blob: ba59d952ba193634b11f7e3dc2d2dcebeb977e4d [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099
100/*
101 * Copy from radeon_drv.h so we don't have to include both and have conflicting
102 * symbol;
103 */
Jerome Glissebb635562012-05-09 15:34:46 +0200104#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
105#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100106/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_IB_POOL_SIZE 16
108#define RADEON_DEBUGFS_MAX_COMPONENTS 32
109#define RADEONFB_CONN_LIMIT 4
110#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Alex Deucher1b370782011-11-17 20:13:28 -0500112/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200113#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200114
115/* fence seq are set to this number when signaled */
116#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200120#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500121
122/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500125
Alex Deucher4d756582012-09-27 15:08:35 -0400126/* R600+ has an async dma ring */
127#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500128/* cayman add a second async dma ring */
129#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400130
Christian Königf2ba57b2013-04-08 12:41:29 +0200131/* R600+ */
132#define R600_RING_TYPE_UVD_INDEX 5
133
Jerome Glisse721604a2012-01-05 22:11:05 -0500134/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200135#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200136#define RADEON_VA_RESERVED_SIZE (8 << 20)
137#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500138
Alex Deucherec46c762013-01-03 12:07:30 -0500139/* reset flags */
140#define RADEON_RESET_GFX (1 << 0)
141#define RADEON_RESET_COMPUTE (1 << 1)
142#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500143#define RADEON_RESET_CP (1 << 3)
144#define RADEON_RESET_GRBM (1 << 4)
145#define RADEON_RESET_DMA1 (1 << 5)
146#define RADEON_RESET_RLC (1 << 6)
147#define RADEON_RESET_SEM (1 << 7)
148#define RADEON_RESET_IH (1 << 8)
149#define RADEON_RESET_VMC (1 << 9)
150#define RADEON_RESET_MC (1 << 10)
151#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500152
Alex Deucher9e05fa12013-01-24 10:06:33 -0500153/* max cursor sizes (in pixels) */
154#define CURSOR_WIDTH 64
155#define CURSOR_HEIGHT 64
156
157#define CIK_CURSOR_WIDTH 128
158#define CIK_CURSOR_HEIGHT 128
159
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160/*
161 * Errata workarounds.
162 */
163enum radeon_pll_errata {
164 CHIP_ERRATA_R300_CG = 0x00000001,
165 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
166 CHIP_ERRATA_PLL_DELAY = 0x00000004
167};
168
169
170struct radeon_device;
171
172
173/*
174 * BIOS.
175 */
176bool radeon_get_bios(struct radeon_device *rdev);
177
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500178/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000179 * Dummy page
180 */
181struct radeon_dummy_page {
182 struct page *page;
183 dma_addr_t addr;
184};
185int radeon_dummy_page_init(struct radeon_device *rdev);
186void radeon_dummy_page_fini(struct radeon_device *rdev);
187
188
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189/*
190 * Clocks
191 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192struct radeon_clock {
193 struct radeon_pll p1pll;
194 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500195 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 struct radeon_pll spll;
197 struct radeon_pll mpll;
198 /* 10 Khz units */
199 uint32_t default_mclk;
200 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500201 uint32_t default_dispclk;
202 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400203 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204};
205
Rafał Miłecki74338742009-11-03 00:53:02 +0100206/*
207 * Power management
208 */
209int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500210void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100211void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400212void radeon_pm_suspend(struct radeon_device *rdev);
213void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500214void radeon_combios_get_power_modes(struct radeon_device *rdev);
215void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200216int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
217 u8 clock_type,
218 u32 clock,
219 bool strobe_mode,
220 struct atom_clock_dividers *dividers);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400221void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400222void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500223extern int rv6xx_get_temp(struct radeon_device *rdev);
224extern int rv770_get_temp(struct radeon_device *rdev);
225extern int evergreen_get_temp(struct radeon_device *rdev);
226extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400227extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500228extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
229 unsigned *bankh, unsigned *mtaspect,
230 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000231
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232/*
233 * Fences.
234 */
235struct radeon_fence_driver {
236 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000237 uint64_t gpu_addr;
238 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200239 /* sync_seq is protected by ring emission lock */
240 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200241 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200242 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100243 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244};
245
246struct radeon_fence {
247 struct radeon_device *rdev;
248 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200250 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400251 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200252 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253};
254
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000255int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
256int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500258void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200259int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400260void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261bool radeon_fence_signaled(struct radeon_fence *fence);
262int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200263int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500264int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200265int radeon_fence_wait_any(struct radeon_device *rdev,
266 struct radeon_fence **fences,
267 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
269void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200270unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200271bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
272void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
273static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
274 struct radeon_fence *b)
275{
276 if (!a) {
277 return b;
278 }
279
280 if (!b) {
281 return a;
282 }
283
284 BUG_ON(a->ring != b->ring);
285
286 if (a->seq > b->seq) {
287 return a;
288 } else {
289 return b;
290 }
291}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292
Christian Königee60e292012-08-09 16:21:08 +0200293static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
294 struct radeon_fence *b)
295{
296 if (!a) {
297 return false;
298 }
299
300 if (!b) {
301 return true;
302 }
303
304 BUG_ON(a->ring != b->ring);
305
306 return a->seq < b->seq;
307}
308
Dave Airliee024e112009-06-24 09:48:08 +1000309/*
310 * Tiling registers
311 */
312struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100313 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000314};
315
316#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317
318/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100319 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100321struct radeon_mman {
322 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000323 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100324 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100325 bool mem_global_referenced;
326 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100327};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328
Jerome Glisse721604a2012-01-05 22:11:05 -0500329/* bo virtual address in a specific vm */
330struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200331 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500332 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500333 uint64_t soffset;
334 uint64_t eoffset;
335 uint32_t flags;
336 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200337 unsigned ref_count;
338
339 /* protected by vm mutex */
340 struct list_head vm_list;
341
342 /* constant after initialization */
343 struct radeon_vm *vm;
344 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500345};
346
Jerome Glisse4c788672009-11-20 14:29:23 +0100347struct radeon_bo {
348 /* Protected by gem.mutex */
349 struct list_head list;
350 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100351 u32 placements[3];
352 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100353 struct ttm_buffer_object tbo;
354 struct ttm_bo_kmap_obj kmap;
355 unsigned pin_count;
356 void *kptr;
357 u32 tiling_flags;
358 u32 pitch;
359 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500360 /* list of all virtual address to which this bo
361 * is associated to
362 */
363 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100364 /* Constant after initialization */
365 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100366 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100367
Jerome Glisse409851f2013-04-25 22:29:27 -0400368 struct ttm_bo_kmap_obj dma_buf_vmap;
369 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100370};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100371#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100372
373struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000374 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100375 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200377 bool written;
378 unsigned domain;
379 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100380 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381};
382
Jerome Glisse409851f2013-04-25 22:29:27 -0400383int radeon_gem_debugfs_init(struct radeon_device *rdev);
384
Jerome Glisseb15ba512011-11-15 11:48:34 -0500385/* sub-allocation manager, it has to be protected by another lock.
386 * By conception this is an helper for other part of the driver
387 * like the indirect buffer or semaphore, which both have their
388 * locking.
389 *
390 * Principe is simple, we keep a list of sub allocation in offset
391 * order (first entry has offset == 0, last entry has the highest
392 * offset).
393 *
394 * When allocating new object we first check if there is room at
395 * the end total_size - (last_object_offset + last_object_size) >=
396 * alloc_size. If so we allocate new object there.
397 *
398 * When there is not enough room at the end, we start waiting for
399 * each sub object until we reach object_offset+object_size >=
400 * alloc_size, this object then become the sub object we return.
401 *
402 * Alignment can't be bigger than page size.
403 *
404 * Hole are not considered for allocation to keep things simple.
405 * Assumption is that there won't be hole (all object on same
406 * alignment).
407 */
408struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200409 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500410 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200411 struct list_head *hole;
412 struct list_head flist[RADEON_NUM_RINGS];
413 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500414 unsigned size;
415 uint64_t gpu_addr;
416 void *cpu_ptr;
417 uint32_t domain;
418};
419
420struct radeon_sa_bo;
421
422/* sub-allocation buffer */
423struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200424 struct list_head olist;
425 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500426 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200427 unsigned soffset;
428 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200429 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500430};
431
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200432/*
433 * GEM objects.
434 */
435struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100436 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200437 struct list_head objects;
438};
439
440int radeon_gem_init(struct radeon_device *rdev);
441void radeon_gem_fini(struct radeon_device *rdev);
442int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100443 int alignment, int initial_domain,
444 bool discardable, bool kernel,
445 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200446
Dave Airlieff72145b2011-02-07 12:16:14 +1000447int radeon_mode_dumb_create(struct drm_file *file_priv,
448 struct drm_device *dev,
449 struct drm_mode_create_dumb *args);
450int radeon_mode_dumb_mmap(struct drm_file *filp,
451 struct drm_device *dev,
452 uint32_t handle, uint64_t *offset_p);
453int radeon_mode_dumb_destroy(struct drm_file *file_priv,
454 struct drm_device *dev,
455 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200456
457/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500458 * Semaphores.
459 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500460/* everything here is constant */
461struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200462 struct radeon_sa_bo *sa_bo;
463 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500464 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500465};
466
Jerome Glissec1341e52011-12-21 12:13:47 -0500467int radeon_semaphore_create(struct radeon_device *rdev,
468 struct radeon_semaphore **semaphore);
469void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
470 struct radeon_semaphore *semaphore);
471void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
472 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200473int radeon_semaphore_sync_rings(struct radeon_device *rdev,
474 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200475 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500476void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200477 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200478 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500479
480/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481 * GART structures, functions & helpers
482 */
483struct radeon_mc;
484
Matt Turnera77f1712009-10-14 00:34:41 -0400485#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000486#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400487#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500488#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400489
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200490struct radeon_gart {
491 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400492 struct radeon_bo *robj;
493 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494 unsigned num_gpu_pages;
495 unsigned num_cpu_pages;
496 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497 struct page **pages;
498 dma_addr_t *pages_addr;
499 bool ready;
500};
501
502int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
503void radeon_gart_table_ram_free(struct radeon_device *rdev);
504int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
505void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400506int radeon_gart_table_vram_pin(struct radeon_device *rdev);
507void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508int radeon_gart_init(struct radeon_device *rdev);
509void radeon_gart_fini(struct radeon_device *rdev);
510void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
511 int pages);
512int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500513 int pages, struct page **pagelist,
514 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400515void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200516
517
518/*
519 * GPU MC structures, functions & helpers
520 */
521struct radeon_mc {
522 resource_size_t aper_size;
523 resource_size_t aper_base;
524 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000525 /* for some chips with <= 32MB we need to lie
526 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000527 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000528 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000529 u64 gtt_size;
530 u64 gtt_start;
531 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000532 u64 vram_start;
533 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000535 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536 int vram_mtrr;
537 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000538 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400539 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400540 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200541};
542
Alex Deucher06b64762010-01-05 11:27:29 -0500543bool radeon_combios_sideport_present(struct radeon_device *rdev);
544bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545
546/*
547 * GPU scratch registers structures, functions & helpers
548 */
549struct radeon_scratch {
550 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400551 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200552 bool free[32];
553 uint32_t reg[32];
554};
555
556int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
557void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
558
Alex Deucher75efdee2013-03-04 12:47:46 -0500559/*
560 * GPU doorbell structures, functions & helpers
561 */
562struct radeon_doorbell {
563 u32 num_pages;
564 bool free[1024];
565 /* doorbell mmio */
566 resource_size_t base;
567 resource_size_t size;
568 void __iomem *ptr;
569};
570
571int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
572void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573
574/*
575 * IRQS.
576 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500577
578struct radeon_unpin_work {
579 struct work_struct work;
580 struct radeon_device *rdev;
581 int crtc_id;
582 struct radeon_fence *fence;
583 struct drm_pending_vblank_event *event;
584 struct radeon_bo *old_rbo;
585 u64 new_crtc_base;
586};
587
588struct r500_irq_stat_regs {
589 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400590 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500591};
592
593struct r600_irq_stat_regs {
594 u32 disp_int;
595 u32 disp_int_cont;
596 u32 disp_int_cont2;
597 u32 d1grph_int;
598 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400599 u32 hdmi0_status;
600 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500601};
602
603struct evergreen_irq_stat_regs {
604 u32 disp_int;
605 u32 disp_int_cont;
606 u32 disp_int_cont2;
607 u32 disp_int_cont3;
608 u32 disp_int_cont4;
609 u32 disp_int_cont5;
610 u32 d1grph_int;
611 u32 d2grph_int;
612 u32 d3grph_int;
613 u32 d4grph_int;
614 u32 d5grph_int;
615 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400616 u32 afmt_status1;
617 u32 afmt_status2;
618 u32 afmt_status3;
619 u32 afmt_status4;
620 u32 afmt_status5;
621 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500622};
623
Alex Deuchera59781b2012-11-09 10:45:57 -0500624struct cik_irq_stat_regs {
625 u32 disp_int;
626 u32 disp_int_cont;
627 u32 disp_int_cont2;
628 u32 disp_int_cont3;
629 u32 disp_int_cont4;
630 u32 disp_int_cont5;
631 u32 disp_int_cont6;
632};
633
Alex Deucher6f34be52010-11-21 10:59:01 -0500634union radeon_irq_stat_regs {
635 struct r500_irq_stat_regs r500;
636 struct r600_irq_stat_regs r600;
637 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500638 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500639};
640
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400641#define RADEON_MAX_HPD_PINS 6
642#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400643#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400644
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200646 bool installed;
647 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200648 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200649 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200650 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200651 wait_queue_head_t vblank_queue;
652 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200653 bool afmt[RADEON_MAX_AFMT_BLOCKS];
654 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655};
656
657int radeon_irq_kms_init(struct radeon_device *rdev);
658void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500659void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
660void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500661void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
662void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200663void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
664void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
665void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
666void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667
668/*
Christian Könige32eb502011-10-23 12:56:27 +0200669 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200670 */
Alex Deucher74652802011-08-25 13:39:48 -0400671
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200672struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200673 struct radeon_sa_bo *sa_bo;
674 uint32_t length_dw;
675 uint64_t gpu_addr;
676 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200677 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200678 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200679 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200680 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200681 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200682 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200683};
684
Christian Könige32eb502011-10-23 12:56:27 +0200685struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100686 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687 volatile uint32_t *ring;
688 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200689 unsigned rptr_offs;
690 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200691 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400692 u64 next_rptr_gpu_addr;
693 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200694 unsigned wptr;
695 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200696 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200697 unsigned ring_size;
698 unsigned ring_free_dw;
699 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200700 unsigned long last_activity;
701 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200702 uint64_t gpu_addr;
703 uint32_t align_mask;
704 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200705 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500706 u32 ptr_reg_shift;
707 u32 ptr_reg_mask;
708 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400709 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500710 u64 last_semaphore_signal_addr;
711 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400712 /* for CIK queues */
713 u32 me;
714 u32 pipe;
715 u32 queue;
716 struct radeon_bo *mqd_obj;
717 u32 doorbell_page_num;
718 u32 doorbell_offset;
719 unsigned wptr_offs;
720};
721
722struct radeon_mec {
723 struct radeon_bo *hpd_eop_obj;
724 u64 hpd_eop_gpu_addr;
725 u32 num_pipe;
726 u32 num_mec;
727 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200728};
729
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500730/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500731 * VM
732 */
Christian Königee60e292012-08-09 16:21:08 +0200733
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200734/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200735#define RADEON_NUM_VM 16
736
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200737/* defines number of bits in page table versus page directory,
738 * a page is 4KB so we have 12 bits offset, 9 bits in the page
739 * table and the remaining 19 bits are in the page directory */
740#define RADEON_VM_BLOCK_SIZE 9
741
742/* number of entries in page table */
743#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
744
Jerome Glisse721604a2012-01-05 22:11:05 -0500745struct radeon_vm {
746 struct list_head list;
747 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200748 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200749
750 /* contains the page directory */
751 struct radeon_sa_bo *page_directory;
752 uint64_t pd_gpu_addr;
753
754 /* array of page tables, one for each page directory entry */
755 struct radeon_sa_bo **page_tables;
756
Jerome Glisse721604a2012-01-05 22:11:05 -0500757 struct mutex mutex;
758 /* last fence for cs using this vm */
759 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200760 /* last flush or NULL if we still need to flush */
761 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500762};
763
Jerome Glisse721604a2012-01-05 22:11:05 -0500764struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200765 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500766 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200767 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500768 struct radeon_sa_manager sa_manager;
769 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500770 /* number of VMIDs */
771 unsigned nvm;
772 /* vram base address for page table entry */
773 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500774 /* is vm enabled? */
775 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500776};
777
778/*
779 * file private structure
780 */
781struct radeon_fpriv {
782 struct radeon_vm vm;
783};
784
785/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500786 * R6xx+ IH ring
787 */
788struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100789 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500790 volatile uint32_t *ring;
791 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500792 unsigned ring_size;
793 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500794 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200795 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500796 bool enabled;
797};
798
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400799struct r600_blit_cp_primitives {
800 void (*set_render_target)(struct radeon_device *rdev, int format,
801 int w, int h, u64 gpu_addr);
802 void (*cp_set_surface_sync)(struct radeon_device *rdev,
803 u32 sync_type, u32 size,
804 u64 mc_addr);
805 void (*set_shaders)(struct radeon_device *rdev);
806 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
807 void (*set_tex_resource)(struct radeon_device *rdev,
808 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400809 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400810 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
811 int x2, int y2);
812 void (*draw_auto)(struct radeon_device *rdev);
813 void (*set_default_state)(struct radeon_device *rdev);
814};
815
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000816struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100817 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400818 struct r600_blit_cp_primitives primitives;
819 int max_dim;
820 int ring_size_common;
821 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000822 u64 shader_gpu_addr;
823 u32 vs_offset, ps_offset;
824 u32 state_offset;
825 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000826};
827
Alex Deucher347e7592012-03-20 17:18:21 -0400828/*
829 * SI RLC stuff
830 */
831struct si_rlc {
832 /* for power gating */
833 struct radeon_bo *save_restore_obj;
834 uint64_t save_restore_gpu_addr;
835 /* for clear state */
836 struct radeon_bo *clear_state_obj;
837 uint64_t clear_state_gpu_addr;
838};
839
Jerome Glisse69e130a2011-12-21 12:13:46 -0500840int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200841 struct radeon_ib *ib, struct radeon_vm *vm,
842 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200843void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100844void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200845int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
846 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847int radeon_ib_pool_init(struct radeon_device *rdev);
848void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200849int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400851bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
852 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200853void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
854int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
855int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
856void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
857void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200858void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200859void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
860int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200861void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200862void radeon_ring_lockup_update(struct radeon_ring *ring);
863bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200864unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
865 uint32_t **data);
866int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
867 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200868int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500869 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
870 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200871void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200872
873
Alex Deucher4d756582012-09-27 15:08:35 -0400874/* r600 async dma */
875void r600_dma_stop(struct radeon_device *rdev);
876int r600_dma_resume(struct radeon_device *rdev);
877void r600_dma_fini(struct radeon_device *rdev);
878
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500879void cayman_dma_stop(struct radeon_device *rdev);
880int cayman_dma_resume(struct radeon_device *rdev);
881void cayman_dma_fini(struct radeon_device *rdev);
882
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200883/*
884 * CS.
885 */
886struct radeon_cs_reloc {
887 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100888 struct radeon_bo *robj;
889 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200890 uint32_t handle;
891 uint32_t flags;
892};
893
894struct radeon_cs_chunk {
895 uint32_t chunk_id;
896 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500897 int kpage_idx[2];
898 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200899 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500900 void __user *user_ptr;
901 int last_copied_page;
902 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200903};
904
905struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100906 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907 struct radeon_device *rdev;
908 struct drm_file *filp;
909 /* chunks */
910 unsigned nchunks;
911 struct radeon_cs_chunk *chunks;
912 uint64_t *chunks_array;
913 /* IB */
914 unsigned idx;
915 /* relocations */
916 unsigned nrelocs;
917 struct radeon_cs_reloc *relocs;
918 struct radeon_cs_reloc **relocs_ptr;
919 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500920 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921 /* indices of various chunks */
922 int chunk_ib_idx;
923 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500924 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400925 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200926 struct radeon_ib ib;
927 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200928 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000929 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200930 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500931 u32 cs_flags;
932 u32 ring;
933 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934};
935
Dave Airlie513bcb42009-09-23 16:56:27 +1000936extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700937extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000938
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200939struct radeon_cs_packet {
940 unsigned idx;
941 unsigned type;
942 unsigned reg;
943 unsigned opcode;
944 int count;
945 unsigned one_reg_wr;
946};
947
948typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
949 struct radeon_cs_packet *pkt,
950 unsigned idx, unsigned reg);
951typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
952 struct radeon_cs_packet *pkt);
953
954
955/*
956 * AGP
957 */
958int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000959void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200960void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200961void radeon_agp_fini(struct radeon_device *rdev);
962
963
964/*
965 * Writeback
966 */
967struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100968 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200969 volatile uint32_t *wb;
970 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400971 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400972 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200973};
974
Alex Deucher724c80e2010-08-27 18:25:25 -0400975#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400976#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400977#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500978#define RADEON_WB_CP1_RPTR_OFFSET 1280
979#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400980#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400981#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500982#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +0200983#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -0400984#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -0400985#define CIK_WB_CP1_WPTR_OFFSET 3328
986#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -0400987
Jerome Glissec93bb852009-07-13 21:04:08 +0200988/**
989 * struct radeon_pm - power management datas
990 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
991 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
992 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
993 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
994 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
995 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
996 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
997 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
998 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300999 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001000 * @needed_bandwidth: current bandwidth needs
1001 *
1002 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001003 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001004 * Equation between gpu/memory clock and available bandwidth is hw dependent
1005 * (type of memory, bus size, efficiency, ...)
1006 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001007
1008enum radeon_pm_method {
1009 PM_METHOD_PROFILE,
1010 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001011};
Alex Deucherce8f5372010-05-07 15:10:16 -04001012
1013enum radeon_dynpm_state {
1014 DYNPM_STATE_DISABLED,
1015 DYNPM_STATE_MINIMUM,
1016 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001017 DYNPM_STATE_ACTIVE,
1018 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001019};
1020enum radeon_dynpm_action {
1021 DYNPM_ACTION_NONE,
1022 DYNPM_ACTION_MINIMUM,
1023 DYNPM_ACTION_DOWNCLOCK,
1024 DYNPM_ACTION_UPCLOCK,
1025 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001026};
Alex Deucher56278a82009-12-28 13:58:44 -05001027
1028enum radeon_voltage_type {
1029 VOLTAGE_NONE = 0,
1030 VOLTAGE_GPIO,
1031 VOLTAGE_VDDC,
1032 VOLTAGE_SW
1033};
1034
Alex Deucher0ec0e742009-12-23 13:21:58 -05001035enum radeon_pm_state_type {
1036 POWER_STATE_TYPE_DEFAULT,
1037 POWER_STATE_TYPE_POWERSAVE,
1038 POWER_STATE_TYPE_BATTERY,
1039 POWER_STATE_TYPE_BALANCED,
1040 POWER_STATE_TYPE_PERFORMANCE,
1041};
1042
Alex Deucherce8f5372010-05-07 15:10:16 -04001043enum radeon_pm_profile_type {
1044 PM_PROFILE_DEFAULT,
1045 PM_PROFILE_AUTO,
1046 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001047 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001048 PM_PROFILE_HIGH,
1049};
1050
1051#define PM_PROFILE_DEFAULT_IDX 0
1052#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001053#define PM_PROFILE_MID_SH_IDX 2
1054#define PM_PROFILE_HIGH_SH_IDX 3
1055#define PM_PROFILE_LOW_MH_IDX 4
1056#define PM_PROFILE_MID_MH_IDX 5
1057#define PM_PROFILE_HIGH_MH_IDX 6
1058#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001059
1060struct radeon_pm_profile {
1061 int dpms_off_ps_idx;
1062 int dpms_on_ps_idx;
1063 int dpms_off_cm_idx;
1064 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001065};
1066
Alex Deucher21a81222010-07-02 12:58:16 -04001067enum radeon_int_thermal_type {
1068 THERMAL_TYPE_NONE,
1069 THERMAL_TYPE_RV6XX,
1070 THERMAL_TYPE_RV770,
1071 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001072 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001073 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001074 THERMAL_TYPE_SI,
Alex Deucher51150202012-12-18 22:07:14 -05001075 THERMAL_TYPE_CI,
Alex Deucher21a81222010-07-02 12:58:16 -04001076};
1077
Alex Deucher56278a82009-12-28 13:58:44 -05001078struct radeon_voltage {
1079 enum radeon_voltage_type type;
1080 /* gpio voltage */
1081 struct radeon_gpio_rec gpio;
1082 u32 delay; /* delay in usec from voltage drop to sclk change */
1083 bool active_high; /* voltage drop is active when bit is high */
1084 /* VDDC voltage */
1085 u8 vddc_id; /* index into vddc voltage table */
1086 u8 vddci_id; /* index into vddci voltage table */
1087 bool vddci_enabled;
1088 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001089 u16 voltage;
1090 /* evergreen+ vddci */
1091 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001092};
1093
Alex Deucherd7311172010-05-03 01:13:14 -04001094/* clock mode flags */
1095#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1096
Alex Deucher56278a82009-12-28 13:58:44 -05001097struct radeon_pm_clock_info {
1098 /* memory clock */
1099 u32 mclk;
1100 /* engine clock */
1101 u32 sclk;
1102 /* voltage info */
1103 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001104 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001105 u32 flags;
1106};
1107
Alex Deuchera48b9b42010-04-22 14:03:55 -04001108/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001109#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001110
Alex Deucher56278a82009-12-28 13:58:44 -05001111struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001112 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001113 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001114 /* number of valid clock modes in this power state */
1115 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001116 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001117 /* standardized state flags */
1118 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001119 u32 misc; /* vbios specific flags */
1120 u32 misc2; /* vbios specific flags */
1121 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001122};
1123
Rafał Miłecki27459322010-02-11 22:16:36 +00001124/*
1125 * Some modes are overclocked by very low value, accept them
1126 */
1127#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1128
Jerome Glissec93bb852009-07-13 21:04:08 +02001129struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001130 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001131 /* write locked while reprogramming mclk */
1132 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001133 u32 active_crtcs;
1134 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001135 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001136 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001137 fixed20_12 max_bandwidth;
1138 fixed20_12 igp_sideport_mclk;
1139 fixed20_12 igp_system_mclk;
1140 fixed20_12 igp_ht_link_clk;
1141 fixed20_12 igp_ht_link_width;
1142 fixed20_12 k8_bandwidth;
1143 fixed20_12 sideport_bandwidth;
1144 fixed20_12 ht_bandwidth;
1145 fixed20_12 core_bandwidth;
1146 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001147 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001148 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001149 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001150 /* number of valid power states */
1151 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001152 int current_power_state_index;
1153 int current_clock_mode_index;
1154 int requested_power_state_index;
1155 int requested_clock_mode_index;
1156 int default_power_state_index;
1157 u32 current_sclk;
1158 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001159 u16 current_vddc;
1160 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001161 u32 default_sclk;
1162 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001163 u16 default_vddc;
1164 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001165 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001166 /* selected pm method */
1167 enum radeon_pm_method pm_method;
1168 /* dynpm power management */
1169 struct delayed_work dynpm_idle_work;
1170 enum radeon_dynpm_state dynpm_state;
1171 enum radeon_dynpm_action dynpm_planned_action;
1172 unsigned long dynpm_action_timeout;
1173 bool dynpm_can_upclock;
1174 bool dynpm_can_downclock;
1175 /* profile-based power management */
1176 enum radeon_pm_profile_type profile;
1177 int profile_index;
1178 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001179 /* internal thermal controller on rv6xx+ */
1180 enum radeon_int_thermal_type int_thermal_type;
1181 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001182};
1183
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001184int radeon_pm_get_type_index(struct radeon_device *rdev,
1185 enum radeon_pm_state_type ps_type,
1186 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001187/*
1188 * UVD
1189 */
1190#define RADEON_MAX_UVD_HANDLES 10
1191#define RADEON_UVD_STACK_SIZE (1024*1024)
1192#define RADEON_UVD_HEAP_SIZE (1024*1024)
1193
1194struct radeon_uvd {
1195 struct radeon_bo *vcpu_bo;
1196 void *cpu_addr;
1197 uint64_t gpu_addr;
1198 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1199 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001200 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001201};
1202
1203int radeon_uvd_init(struct radeon_device *rdev);
1204void radeon_uvd_fini(struct radeon_device *rdev);
1205int radeon_uvd_suspend(struct radeon_device *rdev);
1206int radeon_uvd_resume(struct radeon_device *rdev);
1207int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1208 uint32_t handle, struct radeon_fence **fence);
1209int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1210 uint32_t handle, struct radeon_fence **fence);
1211void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1212void radeon_uvd_free_handles(struct radeon_device *rdev,
1213 struct drm_file *filp);
1214int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001215void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001216int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1217 unsigned vclk, unsigned dclk,
1218 unsigned vco_min, unsigned vco_max,
1219 unsigned fb_factor, unsigned fb_mask,
1220 unsigned pd_min, unsigned pd_max,
1221 unsigned pd_even,
1222 unsigned *optimal_fb_div,
1223 unsigned *optimal_vclk_div,
1224 unsigned *optimal_dclk_div);
1225int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1226 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001227
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001228struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001229 int channels;
1230 int rate;
1231 int bits_per_sample;
1232 u8 status_bits;
1233 u8 category_code;
1234};
1235
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001236/*
1237 * Benchmarking
1238 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001239void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240
1241
1242/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001243 * Testing
1244 */
1245void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001246void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001247 struct radeon_ring *cpA,
1248 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001249void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001250
1251
1252/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001253 * Debugfs
1254 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001255struct radeon_debugfs {
1256 struct drm_info_list *files;
1257 unsigned num_files;
1258};
1259
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001260int radeon_debugfs_add_files(struct radeon_device *rdev,
1261 struct drm_info_list *files,
1262 unsigned nfiles);
1263int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001264
1265
1266/*
1267 * ASIC specific functions.
1268 */
1269struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001270 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001271 void (*fini)(struct radeon_device *rdev);
1272 int (*resume)(struct radeon_device *rdev);
1273 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001274 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001275 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001276 /* ioctl hw specific callback. Some hw might want to perform special
1277 * operation on specific ioctl. For instance on wait idle some hw
1278 * might want to perform and HDP flush through MMIO as it seems that
1279 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1280 * through ring.
1281 */
1282 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1283 /* check if 3D engine is idle */
1284 bool (*gui_idle)(struct radeon_device *rdev);
1285 /* wait for mc_idle */
1286 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001287 /* get the reference clock */
1288 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001289 /* get the gpu clock counter */
1290 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001291 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001292 struct {
1293 void (*tlb_flush)(struct radeon_device *rdev);
1294 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1295 } gart;
Christian König05b07142012-08-06 20:21:10 +02001296 struct {
1297 int (*init)(struct radeon_device *rdev);
1298 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001299
1300 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001301 void (*set_page)(struct radeon_device *rdev,
1302 struct radeon_ib *ib,
1303 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001304 uint64_t addr, unsigned count,
1305 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001306 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001307 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001308 struct {
1309 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001310 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001311 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001312 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001313 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001314 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001315 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1316 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1317 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001318 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001319 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucherf93bdef2013-01-29 14:10:56 -05001320
1321 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1322 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1323 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König4c87bc22011-10-19 19:02:21 +02001324 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001325 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001326 struct {
1327 int (*set)(struct radeon_device *rdev);
1328 int (*process)(struct radeon_device *rdev);
1329 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001330 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001331 struct {
1332 /* display watermarks */
1333 void (*bandwidth_update)(struct radeon_device *rdev);
1334 /* get frame count */
1335 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1336 /* wait for vblank */
1337 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001338 /* set backlight level */
1339 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001340 /* get backlight level */
1341 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001342 /* audio callbacks */
1343 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1344 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001345 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001346 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001347 struct {
1348 int (*blit)(struct radeon_device *rdev,
1349 uint64_t src_offset,
1350 uint64_t dst_offset,
1351 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001352 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001353 u32 blit_ring_index;
1354 int (*dma)(struct radeon_device *rdev,
1355 uint64_t src_offset,
1356 uint64_t dst_offset,
1357 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001358 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001359 u32 dma_ring_index;
1360 /* method used for bo copy */
1361 int (*copy)(struct radeon_device *rdev,
1362 uint64_t src_offset,
1363 uint64_t dst_offset,
1364 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001365 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001366 /* ring used for bo copies */
1367 u32 copy_ring_index;
1368 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001369 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001370 struct {
1371 int (*set_reg)(struct radeon_device *rdev, int reg,
1372 uint32_t tiling_flags, uint32_t pitch,
1373 uint32_t offset, uint32_t obj_size);
1374 void (*clear_reg)(struct radeon_device *rdev, int reg);
1375 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001376 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001377 struct {
1378 void (*init)(struct radeon_device *rdev);
1379 void (*fini)(struct radeon_device *rdev);
1380 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1381 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1382 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001383 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001384 struct {
1385 void (*misc)(struct radeon_device *rdev);
1386 void (*prepare)(struct radeon_device *rdev);
1387 void (*finish)(struct radeon_device *rdev);
1388 void (*init_profile)(struct radeon_device *rdev);
1389 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001390 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1391 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1392 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1393 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1394 int (*get_pcie_lanes)(struct radeon_device *rdev);
1395 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1396 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001397 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deuchera02fa392012-02-23 17:53:41 -05001398 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001399 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001400 struct {
1401 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1402 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1403 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1404 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001405};
1406
Jerome Glisse21f9a432009-09-11 15:55:33 +02001407/*
1408 * Asic structures
1409 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001410struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001411 const unsigned *reg_safe_bm;
1412 unsigned reg_safe_bm_size;
1413 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001414};
1415
Jerome Glisse21f9a432009-09-11 15:55:33 +02001416struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001417 const unsigned *reg_safe_bm;
1418 unsigned reg_safe_bm_size;
1419 u32 resync_scratch;
1420 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001421};
1422
1423struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001424 unsigned max_pipes;
1425 unsigned max_tile_pipes;
1426 unsigned max_simds;
1427 unsigned max_backends;
1428 unsigned max_gprs;
1429 unsigned max_threads;
1430 unsigned max_stack_entries;
1431 unsigned max_hw_contexts;
1432 unsigned max_gs_threads;
1433 unsigned sx_max_export_size;
1434 unsigned sx_max_export_pos_size;
1435 unsigned sx_max_export_smx_size;
1436 unsigned sq_num_cf_insts;
1437 unsigned tiling_nbanks;
1438 unsigned tiling_npipes;
1439 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001440 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001441 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001442};
1443
1444struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001445 unsigned max_pipes;
1446 unsigned max_tile_pipes;
1447 unsigned max_simds;
1448 unsigned max_backends;
1449 unsigned max_gprs;
1450 unsigned max_threads;
1451 unsigned max_stack_entries;
1452 unsigned max_hw_contexts;
1453 unsigned max_gs_threads;
1454 unsigned sx_max_export_size;
1455 unsigned sx_max_export_pos_size;
1456 unsigned sx_max_export_smx_size;
1457 unsigned sq_num_cf_insts;
1458 unsigned sx_num_of_sets;
1459 unsigned sc_prim_fifo_size;
1460 unsigned sc_hiz_tile_fifo_size;
1461 unsigned sc_earlyz_tile_fifo_fize;
1462 unsigned tiling_nbanks;
1463 unsigned tiling_npipes;
1464 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001465 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001466 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001467};
1468
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001469struct evergreen_asic {
1470 unsigned num_ses;
1471 unsigned max_pipes;
1472 unsigned max_tile_pipes;
1473 unsigned max_simds;
1474 unsigned max_backends;
1475 unsigned max_gprs;
1476 unsigned max_threads;
1477 unsigned max_stack_entries;
1478 unsigned max_hw_contexts;
1479 unsigned max_gs_threads;
1480 unsigned sx_max_export_size;
1481 unsigned sx_max_export_pos_size;
1482 unsigned sx_max_export_smx_size;
1483 unsigned sq_num_cf_insts;
1484 unsigned sx_num_of_sets;
1485 unsigned sc_prim_fifo_size;
1486 unsigned sc_hiz_tile_fifo_size;
1487 unsigned sc_earlyz_tile_fifo_size;
1488 unsigned tiling_nbanks;
1489 unsigned tiling_npipes;
1490 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001491 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001492 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001493};
1494
Alex Deucherfecf1d02011-03-02 20:07:29 -05001495struct cayman_asic {
1496 unsigned max_shader_engines;
1497 unsigned max_pipes_per_simd;
1498 unsigned max_tile_pipes;
1499 unsigned max_simds_per_se;
1500 unsigned max_backends_per_se;
1501 unsigned max_texture_channel_caches;
1502 unsigned max_gprs;
1503 unsigned max_threads;
1504 unsigned max_gs_threads;
1505 unsigned max_stack_entries;
1506 unsigned sx_num_of_sets;
1507 unsigned sx_max_export_size;
1508 unsigned sx_max_export_pos_size;
1509 unsigned sx_max_export_smx_size;
1510 unsigned max_hw_contexts;
1511 unsigned sq_num_cf_insts;
1512 unsigned sc_prim_fifo_size;
1513 unsigned sc_hiz_tile_fifo_size;
1514 unsigned sc_earlyz_tile_fifo_size;
1515
1516 unsigned num_shader_engines;
1517 unsigned num_shader_pipes_per_simd;
1518 unsigned num_tile_pipes;
1519 unsigned num_simds_per_se;
1520 unsigned num_backends_per_se;
1521 unsigned backend_disable_mask_per_asic;
1522 unsigned backend_map;
1523 unsigned num_texture_channel_caches;
1524 unsigned mem_max_burst_length_bytes;
1525 unsigned mem_row_size_in_kb;
1526 unsigned shader_engine_tile_size;
1527 unsigned num_gpus;
1528 unsigned multi_gpu_tile_size;
1529
1530 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001531};
1532
Alex Deucher0a96d722012-03-20 17:18:11 -04001533struct si_asic {
1534 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001535 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001536 unsigned max_cu_per_sh;
1537 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001538 unsigned max_backends_per_se;
1539 unsigned max_texture_channel_caches;
1540 unsigned max_gprs;
1541 unsigned max_gs_threads;
1542 unsigned max_hw_contexts;
1543 unsigned sc_prim_fifo_size_frontend;
1544 unsigned sc_prim_fifo_size_backend;
1545 unsigned sc_hiz_tile_fifo_size;
1546 unsigned sc_earlyz_tile_fifo_size;
1547
Alex Deucher0a96d722012-03-20 17:18:11 -04001548 unsigned num_tile_pipes;
1549 unsigned num_backends_per_se;
1550 unsigned backend_disable_mask_per_asic;
1551 unsigned backend_map;
1552 unsigned num_texture_channel_caches;
1553 unsigned mem_max_burst_length_bytes;
1554 unsigned mem_row_size_in_kb;
1555 unsigned shader_engine_tile_size;
1556 unsigned num_gpus;
1557 unsigned multi_gpu_tile_size;
1558
1559 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001560 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001561};
1562
Alex Deucher8cc1a532013-04-09 12:41:24 -04001563struct cik_asic {
1564 unsigned max_shader_engines;
1565 unsigned max_tile_pipes;
1566 unsigned max_cu_per_sh;
1567 unsigned max_sh_per_se;
1568 unsigned max_backends_per_se;
1569 unsigned max_texture_channel_caches;
1570 unsigned max_gprs;
1571 unsigned max_gs_threads;
1572 unsigned max_hw_contexts;
1573 unsigned sc_prim_fifo_size_frontend;
1574 unsigned sc_prim_fifo_size_backend;
1575 unsigned sc_hiz_tile_fifo_size;
1576 unsigned sc_earlyz_tile_fifo_size;
1577
1578 unsigned num_tile_pipes;
1579 unsigned num_backends_per_se;
1580 unsigned backend_disable_mask_per_asic;
1581 unsigned backend_map;
1582 unsigned num_texture_channel_caches;
1583 unsigned mem_max_burst_length_bytes;
1584 unsigned mem_row_size_in_kb;
1585 unsigned shader_engine_tile_size;
1586 unsigned num_gpus;
1587 unsigned multi_gpu_tile_size;
1588
1589 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001590 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001591};
1592
Jerome Glisse068a1172009-06-17 13:28:30 +02001593union radeon_asic_config {
1594 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001595 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001596 struct r600_asic r600;
1597 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001598 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001599 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001600 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001601 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001602};
1603
Daniel Vetter0a10c852010-03-11 21:19:14 +00001604/*
1605 * asic initizalization from radeon_asic.c
1606 */
1607void radeon_agp_disable(struct radeon_device *rdev);
1608int radeon_asic_init(struct radeon_device *rdev);
1609
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001610
1611/*
1612 * IOCTL.
1613 */
1614int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1615 struct drm_file *filp);
1616int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1617 struct drm_file *filp);
1618int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1619 struct drm_file *file_priv);
1620int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1621 struct drm_file *file_priv);
1622int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1623 struct drm_file *file_priv);
1624int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1625 struct drm_file *file_priv);
1626int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1627 struct drm_file *filp);
1628int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1629 struct drm_file *filp);
1630int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1631 struct drm_file *filp);
1632int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1633 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001634int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1635 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001636int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001637int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1638 struct drm_file *filp);
1639int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1640 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001641
Alex Deucher16cdf042011-10-28 10:30:02 -04001642/* VRAM scratch page for HDP bug, default vram page */
1643struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001644 struct radeon_bo *robj;
1645 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001646 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001647};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001648
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001649/*
1650 * ACPI
1651 */
1652struct radeon_atif_notification_cfg {
1653 bool enabled;
1654 int command_code;
1655};
1656
1657struct radeon_atif_notifications {
1658 bool display_switch;
1659 bool expansion_mode_change;
1660 bool thermal_state;
1661 bool forced_power_state;
1662 bool system_power_state;
1663 bool display_conf_change;
1664 bool px_gfx_switch;
1665 bool brightness_change;
1666 bool dgpu_display_event;
1667};
1668
1669struct radeon_atif_functions {
1670 bool system_params;
1671 bool sbios_requests;
1672 bool select_active_disp;
1673 bool lid_state;
1674 bool get_tv_standard;
1675 bool set_tv_standard;
1676 bool get_panel_expansion_mode;
1677 bool set_panel_expansion_mode;
1678 bool temperature_change;
1679 bool graphics_device_types;
1680};
1681
1682struct radeon_atif {
1683 struct radeon_atif_notifications notifications;
1684 struct radeon_atif_functions functions;
1685 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001686 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001687};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001688
Alex Deuchere3a15922012-08-16 11:13:43 -04001689struct radeon_atcs_functions {
1690 bool get_ext_state;
1691 bool pcie_perf_req;
1692 bool pcie_dev_rdy;
1693 bool pcie_bus_width;
1694};
1695
1696struct radeon_atcs {
1697 struct radeon_atcs_functions functions;
1698};
1699
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001700/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001701 * Core structure, functions and helpers.
1702 */
1703typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1704typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1705
1706struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001707 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001708 struct drm_device *ddev;
1709 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001710 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001711 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001712 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001713 enum radeon_family family;
1714 unsigned long flags;
1715 int usec_timeout;
1716 enum radeon_pll_errata pll_errata;
1717 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001718 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001719 int disp_priority;
1720 /* BIOS */
1721 uint8_t *bios;
1722 bool is_atom_bios;
1723 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001724 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001725 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001726 resource_size_t rmmio_base;
1727 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001728 /* protects concurrent MM_INDEX/DATA based register access */
1729 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001730 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001731 radeon_rreg_t mc_rreg;
1732 radeon_wreg_t mc_wreg;
1733 radeon_rreg_t pll_rreg;
1734 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001735 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001736 radeon_rreg_t pciep_rreg;
1737 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001738 /* io port */
1739 void __iomem *rio_mem;
1740 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001741 struct radeon_clock clock;
1742 struct radeon_mc mc;
1743 struct radeon_gart gart;
1744 struct radeon_mode_info mode_info;
1745 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05001746 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001747 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001748 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001749 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001750 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001751 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001752 bool ib_pool_ready;
1753 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001754 struct radeon_irq irq;
1755 struct radeon_asic *asic;
1756 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001757 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001758 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001759 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001760 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001761 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001762 bool shutdown;
1763 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001764 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001765 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001766 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001767 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001768 const struct firmware *me_fw; /* all family ME firmware */
1769 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001770 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001771 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001772 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02001773 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05001774 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04001775 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001776 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001777 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001778 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001779 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001780 struct si_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04001781 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001782 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001783 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04001784 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001785 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001786 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001787 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04001788 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02001789 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001790 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001791 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001792 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001793 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001794 /* i2c buses */
1795 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001796 /* debugfs */
1797 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1798 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001799 /* virtual memory */
1800 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001801 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001802 /* ACPI interface */
1803 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001804 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001805};
1806
1807int radeon_device_init(struct radeon_device *rdev,
1808 struct drm_device *ddev,
1809 struct pci_dev *pdev,
1810 uint32_t flags);
1811void radeon_device_fini(struct radeon_device *rdev);
1812int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1813
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001814uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1815 bool always_indirect);
1816void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1817 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001818u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1819void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001820
Alex Deucher75efdee2013-03-04 12:47:46 -05001821u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
1822void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
1823
Jerome Glisse4c788672009-11-20 14:29:23 +01001824/*
1825 * Cast helper
1826 */
1827#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001828
1829/*
1830 * Registers read & write functions.
1831 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001832#define RREG8(reg) readb((rdev->rmmio) + (reg))
1833#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1834#define RREG16(reg) readw((rdev->rmmio) + (reg))
1835#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001836#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1837#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1838#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1839#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1840#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001841#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1842#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1843#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1844#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1845#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1846#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001847#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1848#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04001849#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
1850#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04001851#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
1852#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001853#define WREG32_P(reg, val, mask) \
1854 do { \
1855 uint32_t tmp_ = RREG32(reg); \
1856 tmp_ &= (mask); \
1857 tmp_ |= ((val) & ~(mask)); \
1858 WREG32(reg, tmp_); \
1859 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02001860#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1861#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001862#define WREG32_PLL_P(reg, val, mask) \
1863 do { \
1864 uint32_t tmp_ = RREG32_PLL(reg); \
1865 tmp_ &= (mask); \
1866 tmp_ |= ((val) & ~(mask)); \
1867 WREG32_PLL(reg, tmp_); \
1868 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001869#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001870#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1871#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001872
Alex Deucher75efdee2013-03-04 12:47:46 -05001873#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
1874#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
1875
Dave Airliede1b2892009-08-12 18:43:14 +10001876/*
1877 * Indirect registers accessor
1878 */
1879static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1880{
1881 uint32_t r;
1882
1883 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1884 r = RREG32(RADEON_PCIE_DATA);
1885 return r;
1886}
1887
1888static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1889{
1890 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1891 WREG32(RADEON_PCIE_DATA, (v));
1892}
1893
Alex Deucher1d5d0c32012-04-20 12:39:49 -04001894static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
1895{
1896 u32 r;
1897
1898 WREG32(TN_SMC_IND_INDEX_0, (reg));
1899 r = RREG32(TN_SMC_IND_DATA_0);
1900 return r;
1901}
1902
1903static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1904{
1905 WREG32(TN_SMC_IND_INDEX_0, (reg));
1906 WREG32(TN_SMC_IND_DATA_0, (v));
1907}
1908
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001909void r100_pll_errata_after_index(struct radeon_device *rdev);
1910
1911
1912/*
1913 * ASICs helpers.
1914 */
Dave Airlieb995e432009-07-14 02:02:32 +10001915#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1916 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001917#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1918 (rdev->family == CHIP_RV200) || \
1919 (rdev->family == CHIP_RS100) || \
1920 (rdev->family == CHIP_RS200) || \
1921 (rdev->family == CHIP_RV250) || \
1922 (rdev->family == CHIP_RV280) || \
1923 (rdev->family == CHIP_RS300))
1924#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1925 (rdev->family == CHIP_RV350) || \
1926 (rdev->family == CHIP_R350) || \
1927 (rdev->family == CHIP_RV380) || \
1928 (rdev->family == CHIP_R420) || \
1929 (rdev->family == CHIP_R423) || \
1930 (rdev->family == CHIP_RV410) || \
1931 (rdev->family == CHIP_RS400) || \
1932 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001933#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1934 (rdev->ddev->pdev->device == 0x9443) || \
1935 (rdev->ddev->pdev->device == 0x944B) || \
1936 (rdev->ddev->pdev->device == 0x9506) || \
1937 (rdev->ddev->pdev->device == 0x9509) || \
1938 (rdev->ddev->pdev->device == 0x950F) || \
1939 (rdev->ddev->pdev->device == 0x689C) || \
1940 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001941#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001942#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1943 (rdev->family == CHIP_RS690) || \
1944 (rdev->family == CHIP_RS740) || \
1945 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001946#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1947#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001948#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001949#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1950 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001951#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001952#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1953#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1954 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05001955#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04001956#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04001957#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001958
1959/*
1960 * BIOS helpers.
1961 */
1962#define RBIOS8(i) (rdev->bios[i])
1963#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1964#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1965
1966int radeon_combios_init(struct radeon_device *rdev);
1967void radeon_combios_fini(struct radeon_device *rdev);
1968int radeon_atombios_init(struct radeon_device *rdev);
1969void radeon_atombios_fini(struct radeon_device *rdev);
1970
1971
1972/*
1973 * RING helpers.
1974 */
Andi Kleence580fa2011-10-13 16:08:47 -07001975#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001976static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001977{
Christian Könige32eb502011-10-23 12:56:27 +02001978 ring->ring[ring->wptr++] = v;
1979 ring->wptr &= ring->ptr_mask;
1980 ring->count_dw--;
1981 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001982}
Andi Kleence580fa2011-10-13 16:08:47 -07001983#else
1984/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001985void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001986#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001987
1988/*
1989 * ASICs macro.
1990 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001991#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001992#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1993#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1994#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001995#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001996#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001997#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001998#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1999#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002000#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2001#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002002#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05002003#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
2004#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
2005#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02002006#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05002007#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02002008#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04002009#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherf93bdef2013-01-29 14:10:56 -05002010#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
2011#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
2012#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002013#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2014#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002015#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002016#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002017#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002018#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2019#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02002020#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
2021#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002022#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2023#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2024#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2025#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2026#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2027#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002028#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2029#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2030#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2031#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2032#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2033#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2034#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002035#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002036#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2037#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002038#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002039#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2040#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2041#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2042#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002043#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002044#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2045#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2046#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2047#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2048#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002049#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2050#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2051#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2052#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2053#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002054#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002055#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002056
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002057/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002058/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002059extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002060extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002061extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002062extern int radeon_modeset_init(struct radeon_device *rdev);
2063extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002064extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002065extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002066extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002067extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002068extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002069extern void radeon_wb_fini(struct radeon_device *rdev);
2070extern int radeon_wb_init(struct radeon_device *rdev);
2071extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002072extern void radeon_surface_init(struct radeon_device *rdev);
2073extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002074extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002075extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002076extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002077extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002078extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2079extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002080extern int radeon_resume_kms(struct drm_device *dev);
2081extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002082extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002083extern void radeon_program_register_sequence(struct radeon_device *rdev,
2084 const u32 *registers,
2085 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002086
Daniel Vetter3574dda2011-02-18 17:59:19 +01002087/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002088 * vm
2089 */
2090int radeon_vm_manager_init(struct radeon_device *rdev);
2091void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002092void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002093void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002094int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002095void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002096struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2097 struct radeon_vm *vm, int ring);
2098void radeon_vm_fence(struct radeon_device *rdev,
2099 struct radeon_vm *vm,
2100 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002101uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002102int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2103 struct radeon_vm *vm,
2104 struct radeon_bo *bo,
2105 struct ttm_mem_reg *mem);
2106void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2107 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002108struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2109 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002110struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2111 struct radeon_vm *vm,
2112 struct radeon_bo *bo);
2113int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2114 struct radeon_bo_va *bo_va,
2115 uint64_t offset,
2116 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002117int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002118 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002119
Alex Deucherf122c612012-03-30 08:59:57 -04002120/* audio */
2121void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002122
2123/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002124 * R600 vram scratch functions
2125 */
2126int r600_vram_scratch_init(struct radeon_device *rdev);
2127void r600_vram_scratch_fini(struct radeon_device *rdev);
2128
2129/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002130 * r600 cs checking helper
2131 */
2132unsigned r600_mip_minify(unsigned size, unsigned level);
2133bool r600_fmt_is_valid_color(u32 format);
2134bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2135int r600_fmt_get_blocksize(u32 format);
2136int r600_fmt_get_nblocksx(u32 format, u32 w);
2137int r600_fmt_get_nblocksy(u32 format, u32 h);
2138
2139/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002140 * r600 functions used by radeon_encoder.c
2141 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002142struct radeon_hdmi_acr {
2143 u32 clock;
2144
2145 int n_32khz;
2146 int cts_32khz;
2147
2148 int n_44_1khz;
2149 int cts_44_1khz;
2150
2151 int n_48khz;
2152 int cts_48khz;
2153
2154};
2155
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002156extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2157
Alex Deucher416a2bd2012-05-31 19:00:25 -04002158extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2159 u32 tiling_pipe_num,
2160 u32 max_rb_num,
2161 u32 total_max_rb_num,
2162 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002163
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002164/*
2165 * evergreen functions used by radeon_encoder.c
2166 */
2167
Alex Deucher0af62b02011-01-06 21:19:31 -05002168extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002169extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002170
Alex Deucherc4917072012-07-31 17:14:35 -04002171/* radeon_acpi.c */
2172#if defined(CONFIG_ACPI)
2173extern int radeon_acpi_init(struct radeon_device *rdev);
2174extern void radeon_acpi_fini(struct radeon_device *rdev);
2175#else
2176static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2177static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2178#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002179
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002180int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2181 struct radeon_cs_packet *pkt,
2182 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002183bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002184void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2185 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002186int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2187 struct radeon_cs_reloc **cs_reloc,
2188 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002189int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2190 uint32_t *vline_start_end,
2191 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002192
Jerome Glisse4c788672009-11-20 14:29:23 +01002193#include "radeon_object.h"
2194
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002195#endif