blob: 3d8df7c6a3b965ccc7450b1bf83999b086fd7014 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Takashi Iwai6ab31742013-01-09 11:15:13 +0100137static int power_save_controller = -1;
138module_param(power_save_controller, bint, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200418 /*
419 * For VIA:
420 * A flag to ensure DMA position is 0
421 * when link position is not greater than FIFO size
422 */
423 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200424 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200425 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500426
427 struct timecounter azx_tc;
428 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
431/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100432struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u32 *buf; /* CORB/RIRB buffer
434 * Each CORB entry is 4byte, RIRB is 8byte
435 */
436 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
437 /* for RIRB */
438 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800439 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
440 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441};
442
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100443struct azx_pcm {
444 struct azx *chip;
445 struct snd_pcm *pcm;
446 struct hda_codec *codec;
447 struct hda_pcm_stream *hinfo[2];
448 struct list_head list;
449};
450
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx {
452 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200454 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 /* chip type specific */
457 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200458 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200459 int playback_streams;
460 int playback_index_offset;
461 int capture_streams;
462 int capture_index_offset;
463 int num_streams;
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* pci resources */
466 unsigned long addr;
467 void __iomem *remap_addr;
468 int irq;
469
470 /* locks */
471 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100472 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100473 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100479 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* HD codec */
482 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100483 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100485 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488 struct azx_rb corb;
489 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100491 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 struct snd_dma_buffer rb;
493 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200494
Takashi Iwai4918cda2012-08-09 12:33:28 +0200495#ifdef CONFIG_SND_HDA_PATCH_LOADER
496 const struct firmware *fw;
497#endif
498
Takashi Iwaic74db862005-05-12 14:26:27 +0200499 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200500 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200501 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200503 unsigned int initialized :1;
504 unsigned int single_cmd :1;
505 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200506 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200507 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100508 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200509 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100510 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200511 unsigned int region_requested:1;
512
513 /* VGA-switcheroo setup */
514 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200515 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200516 unsigned int init_failed:1; /* delayed init failed */
517 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200518
519 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800520 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200521
522 /* for pending irqs */
523 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100524
525 /* reboot notifier (for mysterious hangup problem at power-down) */
526 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200527
528 /* card list (for power_save trigger) */
529 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530};
531
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200532#define CREATE_TRACE_POINTS
533#include "hda_intel_trace.h"
534
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535/* driver types */
536enum {
537 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800538 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800542 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 AZX_DRIVER_VIA,
544 AZX_DRIVER_SIS,
545 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200546 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200547 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200549 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100550 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200551 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200552};
553
Takashi Iwai9477c582011-05-25 09:11:37 +0200554/* driver quirks (capabilities) */
555/* bits 0-7 are used for indicating driver type */
556#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
557#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
558#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
559#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
560#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
561#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
562#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
563#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
564#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
565#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
566#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
567#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200568#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500569#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100570#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200571#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500572#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100573#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
574
575/* quirks for Intel PCH */
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100576#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100577 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100578 AZX_DCAPS_COUNT_LPIB_DELAY)
579
580#define AZX_DCAPS_INTEL_PCH \
581 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200582
583/* quirks for ATI SB / AMD Hudson */
584#define AZX_DCAPS_PRESET_ATI_SB \
585 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
586 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
587
588/* quirks for ATI/AMD HDMI */
589#define AZX_DCAPS_PRESET_ATI_HDMI \
590 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
591
592/* quirks for Nvidia */
593#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100594 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
595 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200596
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200597#define AZX_DCAPS_PRESET_CTHDA \
598 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
599
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200600/*
601 * VGA-switcher support
602 */
603#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200604#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
605#else
606#define use_vga_switcheroo(chip) 0
607#endif
608
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100609static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200610 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800611 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100612 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200613 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200614 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800615 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200616 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
617 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200618 [AZX_DRIVER_ULI] = "HDA ULI M5461",
619 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200620 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200621 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200622 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100623 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200624};
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626/*
627 * macros for easy use
628 */
629#define azx_writel(chip,reg,value) \
630 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
631#define azx_readl(chip,reg) \
632 readl((chip)->remap_addr + ICH6_REG_##reg)
633#define azx_writew(chip,reg,value) \
634 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
635#define azx_readw(chip,reg) \
636 readw((chip)->remap_addr + ICH6_REG_##reg)
637#define azx_writeb(chip,reg,value) \
638 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
639#define azx_readb(chip,reg) \
640 readb((chip)->remap_addr + ICH6_REG_##reg)
641
642#define azx_sd_writel(dev,reg,value) \
643 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
644#define azx_sd_readl(dev,reg) \
645 readl((dev)->sd_addr + ICH6_REG_##reg)
646#define azx_sd_writew(dev,reg,value) \
647 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
648#define azx_sd_readw(dev,reg) \
649 readw((dev)->sd_addr + ICH6_REG_##reg)
650#define azx_sd_writeb(dev,reg,value) \
651 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
652#define azx_sd_readb(dev,reg) \
653 readb((dev)->sd_addr + ICH6_REG_##reg)
654
655/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100656#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200658#ifdef CONFIG_X86
659static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
660{
661 if (azx_snoop(chip))
662 return;
663 if (addr && size) {
664 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
665 if (on)
666 set_memory_wc((unsigned long)addr, pages);
667 else
668 set_memory_wb((unsigned long)addr, pages);
669 }
670}
671
672static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
673 bool on)
674{
675 __mark_pages_wc(chip, buf->area, buf->bytes, on);
676}
677static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
678 struct snd_pcm_runtime *runtime, bool on)
679{
680 if (azx_dev->wc_marked != on) {
681 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
682 azx_dev->wc_marked = on;
683 }
684}
685#else
686/* NOP for other archs */
687static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
688 bool on)
689{
690}
691static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
692 struct snd_pcm_runtime *runtime, bool on)
693{
694}
695#endif
696
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200697static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200698static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699/*
700 * Interface for HD codec
701 */
702
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703/*
704 * CORB / RIRB interface
705 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100706static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707{
708 int err;
709
710 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200711 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
712 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 PAGE_SIZE, &chip->rb);
714 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800715 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return err;
717 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200718 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 return 0;
720}
721
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100722static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800724 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* CORB set up */
726 chip->corb.addr = chip->rb.addr;
727 chip->corb.buf = (u32 *)chip->rb.area;
728 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200729 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200731 /* set the corb size to 256 entries (ULI requires explicitly) */
732 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 /* set the corb write pointer to 0 */
734 azx_writew(chip, CORBWP, 0);
735 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200736 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200738 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
740 /* RIRB set up */
741 chip->rirb.addr = chip->rb.addr + 2048;
742 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800743 chip->rirb.wp = chip->rirb.rp = 0;
744 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200746 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200748 /* set the rirb size to 256 entries (ULI requires explicitly) */
749 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200751 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200753 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200754 azx_writew(chip, RINTCNT, 0xc0);
755 else
756 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800759 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760}
761
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100762static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800764 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 /* disable ringbuffer DMAs */
766 azx_writeb(chip, RIRBCTL, 0);
767 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800768 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769}
770
Wu Fengguangdeadff12009-08-01 18:45:16 +0800771static unsigned int azx_command_addr(u32 cmd)
772{
773 unsigned int addr = cmd >> 28;
774
775 if (addr >= AZX_MAX_CODECS) {
776 snd_BUG();
777 addr = 0;
778 }
779
780 return addr;
781}
782
783static unsigned int azx_response_addr(u32 res)
784{
785 unsigned int addr = res & 0xf;
786
787 if (addr >= AZX_MAX_CODECS) {
788 snd_BUG();
789 addr = 0;
790 }
791
792 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793}
794
795/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100796static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100798 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800799 unsigned int addr = azx_command_addr(val);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100800 unsigned int wp, rp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Wu Fengguangc32649f2009-08-01 18:48:12 +0800802 spin_lock_irq(&chip->reg_lock);
803
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100805 wp = azx_readw(chip, CORBWP);
806 if (wp == 0xffff) {
807 /* something wrong, controller likely turned to D3 */
808 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100809 return -EIO;
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100810 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 wp++;
812 wp %= ICH6_MAX_CORB_ENTRIES;
813
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100814 rp = azx_readw(chip, CORBRP);
815 if (wp == rp) {
816 /* oops, it's full */
817 spin_unlock_irq(&chip->reg_lock);
818 return -EAGAIN;
819 }
820
Wu Fengguangdeadff12009-08-01 18:45:16 +0800821 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 chip->corb.buf[wp] = cpu_to_le32(val);
823 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 spin_unlock_irq(&chip->reg_lock);
826
827 return 0;
828}
829
830#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
831
832/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100833static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
835 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800836 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 u32 res, res_ex;
838
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100839 wp = azx_readw(chip, RIRBWP);
840 if (wp == 0xffff) {
841 /* something wrong, controller likely turned to D3 */
842 return;
843 }
844
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 if (wp == chip->rirb.wp)
846 return;
847 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800848
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 while (chip->rirb.rp != wp) {
850 chip->rirb.rp++;
851 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
852
853 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
854 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
855 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800856 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
858 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800859 else if (chip->rirb.cmds[addr]) {
860 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100861 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800862 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800863 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200864 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800865 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200866 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800867 res, res_ex,
868 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 }
870}
871
872/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800873static unsigned int azx_rirb_get_response(struct hda_bus *bus,
874 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100876 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200877 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200878 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200879 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200881 again:
882 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200883
884 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200885 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200886 spin_lock_irq(&chip->reg_lock);
887 azx_update_rirb(chip);
888 spin_unlock_irq(&chip->reg_lock);
889 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800890 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100891 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100892 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200893
894 if (!do_poll)
895 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800896 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100897 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100898 if (time_after(jiffies, timeout))
899 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200900 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100901 msleep(2); /* temporary workaround */
902 else {
903 udelay(10);
904 cond_resched();
905 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100906 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200907
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200908 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800909 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200910 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800911 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200912 do_poll = 1;
913 chip->poll_count++;
914 goto again;
915 }
916
917
Takashi Iwai23c4a882009-10-30 13:21:49 +0100918 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800919 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100920 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800921 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100922 chip->polling_mode = 1;
923 goto again;
924 }
925
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200926 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800927 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800928 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800929 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200930 free_irq(chip->irq, chip);
931 chip->irq = -1;
932 pci_disable_msi(chip->pci);
933 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100934 if (azx_acquire_irq(chip, 1) < 0) {
935 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200936 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100937 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200938 goto again;
939 }
940
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100941 if (chip->probing) {
942 /* If this critical timeout happens during the codec probing
943 * phase, this is likely an access to a non-existing codec
944 * slot. Better to return an error and reset the system.
945 */
946 return -1;
947 }
948
Takashi Iwai8dd78332009-06-02 01:16:07 +0200949 /* a fatal communication error; need either to reset or to fallback
950 * to the single_cmd mode
951 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100952 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200953 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200954 bus->response_reset = 1;
955 return -1; /* give a chance to retry */
956 }
957
958 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
959 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800960 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200961 chip->single_cmd = 1;
962 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100963 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200964 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100965 /* disable unsolicited responses */
966 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200967 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968}
969
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970/*
971 * Use the single immediate command instead of CORB/RIRB for simplicity
972 *
973 * Note: according to Intel, this is not preferred use. The command was
974 * intended for the BIOS only, and may get confused with unsolicited
975 * responses. So, we shouldn't use it for normal operation from the
976 * driver.
977 * I left the codes, however, for debugging/testing purposes.
978 */
979
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200980/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800981static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200982{
983 int timeout = 50;
984
985 while (timeout--) {
986 /* check IRV busy bit */
987 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
988 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800989 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200990 return 0;
991 }
992 udelay(1);
993 }
994 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800995 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
996 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800997 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200998 return -EIO;
999}
1000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001002static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001004 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001005 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 int timeout = 50;
1007
Takashi Iwai8dd78332009-06-02 01:16:07 +02001008 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 while (timeout--) {
1010 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001011 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001013 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1014 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001016 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1017 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001018 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 }
1020 udelay(1);
1021 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001022 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001023 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1024 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 return -EIO;
1026}
1027
1028/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001029static unsigned int azx_single_get_response(struct hda_bus *bus,
1030 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001032 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001033 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034}
1035
Takashi Iwai111d3af2006-02-16 18:17:58 +01001036/*
1037 * The below are the main callbacks from hda_codec.
1038 *
1039 * They are just the skeleton to call sub-callbacks according to the
1040 * current setting of chip->single_cmd.
1041 */
1042
1043/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001044static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001045{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001046 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001047
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001048 if (chip->disabled)
1049 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001050 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001051 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001052 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001053 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001054 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001055}
1056
1057/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001058static unsigned int azx_get_response(struct hda_bus *bus,
1059 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001060{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001061 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001062 if (chip->disabled)
1063 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001064 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001065 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001066 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001067 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001068}
1069
Takashi Iwai83012a72012-08-24 18:38:08 +02001070#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001071static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001072#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001073
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001075static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076{
Mengdong Linfa348da2012-12-12 09:16:15 -05001077 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001079 if (!full_reset)
1080 goto __skip;
1081
Danny Tholene8a7f132007-09-11 21:41:56 +02001082 /* clear STATESTS */
1083 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 /* reset controller */
1086 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1087
Mengdong Linfa348da2012-12-12 09:16:15 -05001088 timeout = jiffies + msecs_to_jiffies(100);
1089 while (azx_readb(chip, GCTL) &&
1090 time_before(jiffies, timeout))
1091 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092
1093 /* delay for >= 100us for codec PLL to settle per spec
1094 * Rev 0.9 section 5.5.1
1095 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001096 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
1098 /* Bring controller out of reset */
1099 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1100
Mengdong Linfa348da2012-12-12 09:16:15 -05001101 timeout = jiffies + msecs_to_jiffies(100);
1102 while (!azx_readb(chip, GCTL) &&
1103 time_before(jiffies, timeout))
1104 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Pavel Machek927fc862006-08-31 17:03:43 +02001106 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001107 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001109 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001111 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001112 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 return -EBUSY;
1114 }
1115
Matt41e2fce2005-07-04 17:49:55 +02001116 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001117 if (!chip->single_cmd)
1118 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1119 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001122 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001124 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 }
1126
1127 return 0;
1128}
1129
1130
1131/*
1132 * Lowlevel interface
1133 */
1134
1135/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001136static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137{
1138 /* enable controller CIE and GIE */
1139 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1140 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1141}
1142
1143/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001144static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145{
1146 int i;
1147
1148 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001149 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001150 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 azx_sd_writeb(azx_dev, SD_CTL,
1152 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1153 }
1154
1155 /* disable SIE for all streams */
1156 azx_writeb(chip, INTCTL, 0);
1157
1158 /* disable controller CIE and GIE */
1159 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1160 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1161}
1162
1163/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001164static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165{
1166 int i;
1167
1168 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001169 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001170 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1172 }
1173
1174 /* clear STATESTS */
1175 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1176
1177 /* clear rirb status */
1178 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1179
1180 /* clear int status */
1181 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1182}
1183
1184/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001185static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186{
Joseph Chan0e153472008-08-26 14:38:03 +02001187 /*
1188 * Before stream start, initialize parameter
1189 */
1190 azx_dev->insufficient = 1;
1191
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001193 azx_writel(chip, INTCTL,
1194 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 /* set DMA start and interrupt mask */
1196 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1197 SD_CTL_DMA_START | SD_INT_MASK);
1198}
1199
Takashi Iwai1dddab42009-03-18 15:15:37 +01001200/* stop DMA */
1201static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1204 ~(SD_CTL_DMA_START | SD_INT_MASK));
1205 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001206}
1207
1208/* stop a stream */
1209static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1210{
1211 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001213 azx_writel(chip, INTCTL,
1214 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215}
1216
1217
1218/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001219 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001221static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001223 if (chip->initialized)
1224 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
1226 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001227 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
1229 /* initialize interrupts */
1230 azx_int_clear(chip);
1231 azx_int_enable(chip);
1232
1233 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001234 if (!chip->single_cmd)
1235 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001237 /* program the position buffer */
1238 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001239 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001240
Takashi Iwaicb53c622007-08-10 17:21:45 +02001241 chip->initialized = 1;
1242}
1243
1244/*
1245 * initialize the PCI registers
1246 */
1247/* update bits in a PCI register byte */
1248static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1249 unsigned char mask, unsigned char val)
1250{
1251 unsigned char data;
1252
1253 pci_read_config_byte(pci, reg, &data);
1254 data &= ~mask;
1255 data |= (val & mask);
1256 pci_write_config_byte(pci, reg, data);
1257}
1258
1259static void azx_init_pci(struct azx *chip)
1260{
1261 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1262 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1263 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001264 * codecs.
1265 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001266 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001267 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001268 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001269 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001270 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001271
Takashi Iwai9477c582011-05-25 09:11:37 +02001272 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1273 * we need to enable snoop.
1274 */
1275 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001276 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001277 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001278 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1279 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001280 }
1281
1282 /* For NVIDIA HDA, enable snoop */
1283 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001284 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001285 update_pci_byte(chip->pci,
1286 NVIDIA_HDA_TRANSREG_ADDR,
1287 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001288 update_pci_byte(chip->pci,
1289 NVIDIA_HDA_ISTRM_COH,
1290 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1291 update_pci_byte(chip->pci,
1292 NVIDIA_HDA_OSTRM_COH,
1293 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001294 }
1295
1296 /* Enable SCH/PCH snoop if needed */
1297 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001298 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001299 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001300 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1301 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1302 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1303 if (!azx_snoop(chip))
1304 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1305 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001306 pci_read_config_word(chip->pci,
1307 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001308 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001309 snd_printdd(SFX "%s: SCH snoop: %s\n",
1310 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001311 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001312 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313}
1314
1315
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001316static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1317
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318/*
1319 * interrupt handler
1320 */
David Howells7d12e782006-10-05 14:55:46 +01001321static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001323 struct azx *chip = dev_id;
1324 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001326 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001327 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001329#ifdef CONFIG_PM_RUNTIME
1330 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1331 return IRQ_NONE;
1332#endif
1333
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 spin_lock(&chip->reg_lock);
1335
Dan Carpenter60911062012-05-18 10:36:11 +03001336 if (chip->disabled) {
1337 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001338 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001339 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001340
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 status = azx_readl(chip, INTSTS);
1342 if (status == 0) {
1343 spin_unlock(&chip->reg_lock);
1344 return IRQ_NONE;
1345 }
1346
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001347 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 azx_dev = &chip->azx_dev[i];
1349 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001350 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001352 if (!azx_dev->substream || !azx_dev->running ||
1353 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001354 continue;
1355 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001356 ok = azx_position_ok(chip, azx_dev);
1357 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001358 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 spin_unlock(&chip->reg_lock);
1360 snd_pcm_period_elapsed(azx_dev->substream);
1361 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001362 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001363 /* bogus IRQ, process it later */
1364 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001365 queue_work(chip->bus->workq,
1366 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 }
1368 }
1369 }
1370
1371 /* clear rirb int */
1372 status = azx_readb(chip, RIRBSTS);
1373 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001374 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001375 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001376 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001378 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1380 }
1381
1382#if 0
1383 /* clear state status int */
1384 if (azx_readb(chip, STATESTS) & 0x04)
1385 azx_writeb(chip, STATESTS, 0x04);
1386#endif
1387 spin_unlock(&chip->reg_lock);
1388
1389 return IRQ_HANDLED;
1390}
1391
1392
1393/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001394 * set up a BDL entry
1395 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001396static int setup_bdle(struct azx *chip,
1397 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001398 struct azx_dev *azx_dev, u32 **bdlp,
1399 int ofs, int size, int with_ioc)
1400{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001401 u32 *bdl = *bdlp;
1402
1403 while (size > 0) {
1404 dma_addr_t addr;
1405 int chunk;
1406
1407 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1408 return -EINVAL;
1409
Takashi Iwai77a23f22008-08-21 13:00:13 +02001410 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001411 /* program the address field of the BDL entry */
1412 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001413 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001414 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001415 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001416 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1417 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1418 u32 remain = 0x1000 - (ofs & 0xfff);
1419 if (chunk > remain)
1420 chunk = remain;
1421 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001422 bdl[2] = cpu_to_le32(chunk);
1423 /* program the IOC to enable interrupt
1424 * only when the whole fragment is processed
1425 */
1426 size -= chunk;
1427 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1428 bdl += 4;
1429 azx_dev->frags++;
1430 ofs += chunk;
1431 }
1432 *bdlp = bdl;
1433 return ofs;
1434}
1435
1436/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 * set up BDL entries
1438 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001439static int azx_setup_periods(struct azx *chip,
1440 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001441 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001443 u32 *bdl;
1444 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001445 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
1447 /* reset BDL address */
1448 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1449 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1450
Takashi Iwai97b71c92009-03-18 15:09:13 +01001451 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001452 periods = azx_dev->bufsize / period_bytes;
1453
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001455 bdl = (u32 *)azx_dev->bdl.area;
1456 ofs = 0;
1457 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001458 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001459 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001460 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001461 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001462 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001463 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001464 pos_adj = pos_align;
1465 else
1466 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1467 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001468 pos_adj = frames_to_bytes(runtime, pos_adj);
1469 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001470 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1471 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001472 pos_adj = 0;
1473 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001474 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001475 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001476 if (ofs < 0)
1477 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001478 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001479 } else
1480 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001481 for (i = 0; i < periods; i++) {
1482 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001483 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001484 period_bytes - pos_adj, 0);
1485 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001486 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001487 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001488 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001489 if (ofs < 0)
1490 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001492 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001493
1494 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001495 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1496 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001497 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498}
1499
Takashi Iwai1dddab42009-03-18 15:15:37 +01001500/* reset stream */
1501static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
1503 unsigned char val;
1504 int timeout;
1505
Takashi Iwai1dddab42009-03-18 15:15:37 +01001506 azx_stream_clear(chip, azx_dev);
1507
Takashi Iwaid01ce992007-07-27 16:52:19 +02001508 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1509 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 udelay(3);
1511 timeout = 300;
1512 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1513 --timeout)
1514 ;
1515 val &= ~SD_CTL_STREAM_RESET;
1516 azx_sd_writeb(azx_dev, SD_CTL, val);
1517 udelay(3);
1518
1519 timeout = 300;
1520 /* waiting for hardware to report that the stream is out of reset */
1521 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1522 --timeout)
1523 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001524
1525 /* reset first position - may not be synced with hw at this time */
1526 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001527}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Takashi Iwai1dddab42009-03-18 15:15:37 +01001529/*
1530 * set up the SD for streaming
1531 */
1532static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1533{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001534 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001535 /* make sure the run bit is zero for SD */
1536 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001538 val = azx_sd_readl(azx_dev, SD_CTL);
1539 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1540 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1541 if (!azx_snoop(chip))
1542 val |= SD_CTL_TRAFFIC_PRIO;
1543 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
1545 /* program the length of samples in cyclic buffer */
1546 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1547
1548 /* program the stream format */
1549 /* this value needs to be the same as the one programmed */
1550 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1551
1552 /* program the stream LVI (last valid index) of the BDL */
1553 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1554
1555 /* program the BDL address */
1556 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001557 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001559 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001561 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001562 if (chip->position_fix[0] != POS_FIX_LPIB ||
1563 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001564 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1565 azx_writel(chip, DPLBASE,
1566 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1567 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001568
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001570 azx_sd_writel(azx_dev, SD_CTL,
1571 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573 return 0;
1574}
1575
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001576/*
1577 * Probe the given codec address
1578 */
1579static int probe_codec(struct azx *chip, int addr)
1580{
1581 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1582 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1583 unsigned int res;
1584
Wu Fengguanga678cde2009-08-01 18:46:46 +08001585 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001586 chip->probing = 1;
1587 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001588 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001589 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001590 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001591 if (res == -1)
1592 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001593 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001594 return 0;
1595}
1596
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001597static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1598 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001599static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
Takashi Iwai8dd78332009-06-02 01:16:07 +02001601static void azx_bus_reset(struct hda_bus *bus)
1602{
1603 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001604
1605 bus->in_reset = 1;
1606 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001607 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001608#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001609 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001610 struct azx_pcm *p;
1611 list_for_each_entry(p, &chip->pcm_list, list)
1612 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001613 snd_hda_suspend(chip->bus);
1614 snd_hda_resume(chip->bus);
1615 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001616#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001617 bus->in_reset = 0;
1618}
1619
David Henningsson26a6cb62012-10-09 15:04:21 +02001620static int get_jackpoll_interval(struct azx *chip)
1621{
1622 int i = jackpoll_ms[chip->dev_index];
1623 unsigned int j;
1624 if (i == 0)
1625 return 0;
1626 if (i < 50 || i > 60000)
1627 j = 0;
1628 else
1629 j = msecs_to_jiffies(i);
1630 if (j == 0)
1631 snd_printk(KERN_WARNING SFX
1632 "jackpoll_ms value out of range: %d\n", i);
1633 return j;
1634}
1635
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636/*
1637 * Codec initialization
1638 */
1639
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001640/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001641static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001642 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001643 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001644};
1645
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001646static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647{
1648 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001649 int c, codecs, err;
1650 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
1652 memset(&bus_temp, 0, sizeof(bus_temp));
1653 bus_temp.private_data = chip;
1654 bus_temp.modelname = model;
1655 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001656 bus_temp.ops.command = azx_send_cmd;
1657 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001658 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001659 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001660#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001661 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001662 bus_temp.ops.pm_notify = azx_power_notify;
1663#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
Takashi Iwaid01ce992007-07-27 16:52:19 +02001665 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1666 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 return err;
1668
Takashi Iwai9477c582011-05-25 09:11:37 +02001669 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001670 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001671 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001672 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001673
Takashi Iwai34c25352008-10-28 11:38:58 +01001674 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001675 max_slots = azx_max_codecs[chip->driver_type];
1676 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001677 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001678
1679 /* First try to probe all given codec slots */
1680 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001681 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001682 if (probe_codec(chip, c) < 0) {
1683 /* Some BIOSen give you wrong codec addresses
1684 * that don't exist
1685 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001686 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001687 "%s: Codec #%d probe error; "
1688 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001689 chip->codec_mask &= ~(1 << c);
1690 /* More badly, accessing to a non-existing
1691 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001692 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001693 * Thus if an error occurs during probing,
1694 * better to reset the controller chip to
1695 * get back to the sanity state.
1696 */
1697 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001698 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001699 }
1700 }
1701 }
1702
Takashi Iwaid507cd62011-04-26 15:25:02 +02001703 /* AMD chipsets often cause the communication stalls upon certain
1704 * sequence like the pin-detection. It seems that forcing the synced
1705 * access works around the stall. Grrr...
1706 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001707 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001708 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1709 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001710 chip->bus->sync_write = 1;
1711 chip->bus->allow_bus_reset = 1;
1712 }
1713
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001714 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001715 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001716 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001717 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001718 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 if (err < 0)
1720 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001721 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001722 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001724 }
1725 }
1726 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001727 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 return -ENXIO;
1729 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001730 return 0;
1731}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001733/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001734static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001735{
1736 struct hda_codec *codec;
1737 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1738 snd_hda_codec_configure(codec);
1739 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 return 0;
1741}
1742
1743
1744/*
1745 * PCM support
1746 */
1747
1748/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001749static inline struct azx_dev *
1750azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001752 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001753 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001754 /* make a non-zero unique key for the substream */
1755 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1756 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001757
1758 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001759 dev = chip->playback_index_offset;
1760 nums = chip->playback_streams;
1761 } else {
1762 dev = chip->capture_index_offset;
1763 nums = chip->capture_streams;
1764 }
1765 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001766 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001767 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001768 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001769 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001771 if (res) {
1772 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001773 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001774 }
1775 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776}
1777
1778/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001779static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780{
1781 azx_dev->opened = 0;
1782}
1783
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001784static cycle_t azx_cc_read(const struct cyclecounter *cc)
1785{
1786 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1787 struct snd_pcm_substream *substream = azx_dev->substream;
1788 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1789 struct azx *chip = apcm->chip;
1790
1791 return azx_readl(chip, WALLCLK);
1792}
1793
1794static void azx_timecounter_init(struct snd_pcm_substream *substream,
1795 bool force, cycle_t last)
1796{
1797 struct azx_dev *azx_dev = get_azx_dev(substream);
1798 struct timecounter *tc = &azx_dev->azx_tc;
1799 struct cyclecounter *cc = &azx_dev->azx_cc;
1800 u64 nsec;
1801
1802 cc->read = azx_cc_read;
1803 cc->mask = CLOCKSOURCE_MASK(32);
1804
1805 /*
1806 * Converting from 24 MHz to ns means applying a 125/3 factor.
1807 * To avoid any saturation issues in intermediate operations,
1808 * the 125 factor is applied first. The division is applied
1809 * last after reading the timecounter value.
1810 * Applying the 1/3 factor as part of the multiplication
1811 * requires at least 20 bits for a decent precision, however
1812 * overflows occur after about 4 hours or less, not a option.
1813 */
1814
1815 cc->mult = 125; /* saturation after 195 years */
1816 cc->shift = 0;
1817
1818 nsec = 0; /* audio time is elapsed time since trigger */
1819 timecounter_init(tc, cc, nsec);
1820 if (force)
1821 /*
1822 * force timecounter to use predefined value,
1823 * used for synchronized starts
1824 */
1825 tc->cycle_last = last;
1826}
1827
1828static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1829 struct timespec *ts)
1830{
1831 struct azx_dev *azx_dev = get_azx_dev(substream);
1832 u64 nsec;
1833
1834 nsec = timecounter_read(&azx_dev->azx_tc);
1835 nsec = div_u64(nsec, 3); /* can be optimized */
1836
1837 *ts = ns_to_timespec(nsec);
1838
1839 return 0;
1840}
1841
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001842static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001843 .info = (SNDRV_PCM_INFO_MMAP |
1844 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1846 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001847 /* No full-resume yet implemented */
1848 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001849 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001850 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001851 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001852 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1854 .rates = SNDRV_PCM_RATE_48000,
1855 .rate_min = 48000,
1856 .rate_max = 48000,
1857 .channels_min = 2,
1858 .channels_max = 2,
1859 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1860 .period_bytes_min = 128,
1861 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1862 .periods_min = 2,
1863 .periods_max = AZX_MAX_FRAG,
1864 .fifo_size = 0,
1865};
1866
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001867static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868{
1869 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1870 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001871 struct azx *chip = apcm->chip;
1872 struct azx_dev *azx_dev;
1873 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874 unsigned long flags;
1875 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001876 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877
Ingo Molnar62932df2006-01-16 16:34:20 +01001878 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001879 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001881 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 return -EBUSY;
1883 }
1884 runtime->hw = azx_pcm_hw;
1885 runtime->hw.channels_min = hinfo->channels_min;
1886 runtime->hw.channels_max = hinfo->channels_max;
1887 runtime->hw.formats = hinfo->formats;
1888 runtime->hw.rates = hinfo->rates;
1889 snd_pcm_limit_hw_rates(runtime);
1890 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001891
1892 /* avoid wrap-around with wall-clock */
1893 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1894 20,
1895 178000000);
1896
Takashi Iwai52409aa2012-01-23 17:10:24 +01001897 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001898 /* constrain buffer sizes to be multiple of 128
1899 bytes. This is more efficient in terms of memory
1900 access but isn't required by the HDA spec and
1901 prevents users from specifying exact period/buffer
1902 sizes. For example for 44.1kHz, a period size set
1903 to 20ms will be rounded to 19.59ms. */
1904 buff_step = 128;
1905 else
1906 /* Don't enforce steps on buffer sizes, still need to
1907 be multiple of 4 bytes (HDA spec). Tested on Intel
1908 HDA controllers, may not work on all devices where
1909 option needs to be disabled */
1910 buff_step = 4;
1911
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001912 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001913 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001914 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001915 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001916 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001917 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1918 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001920 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001921 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 return err;
1923 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001924 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001925 /* sanity check */
1926 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1927 snd_BUG_ON(!runtime->hw.channels_max) ||
1928 snd_BUG_ON(!runtime->hw.formats) ||
1929 snd_BUG_ON(!runtime->hw.rates)) {
1930 azx_release_device(azx_dev);
1931 hinfo->ops.close(hinfo, apcm->codec, substream);
1932 snd_hda_power_down(apcm->codec);
1933 mutex_unlock(&chip->open_mutex);
1934 return -EINVAL;
1935 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001936
1937 /* disable WALLCLOCK timestamps for capture streams
1938 until we figure out how to handle digital inputs */
1939 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1940 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1941
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 spin_lock_irqsave(&chip->reg_lock, flags);
1943 azx_dev->substream = substream;
1944 azx_dev->running = 0;
1945 spin_unlock_irqrestore(&chip->reg_lock, flags);
1946
1947 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001948 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001949 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 return 0;
1951}
1952
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001953static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954{
1955 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1956 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001957 struct azx *chip = apcm->chip;
1958 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 unsigned long flags;
1960
Ingo Molnar62932df2006-01-16 16:34:20 +01001961 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 spin_lock_irqsave(&chip->reg_lock, flags);
1963 azx_dev->substream = NULL;
1964 azx_dev->running = 0;
1965 spin_unlock_irqrestore(&chip->reg_lock, flags);
1966 azx_release_device(azx_dev);
1967 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001968 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001969 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 return 0;
1971}
1972
Takashi Iwaid01ce992007-07-27 16:52:19 +02001973static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1974 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001976 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1977 struct azx *chip = apcm->chip;
1978 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001979 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001980 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001981
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001982 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001983 azx_dev->bufsize = 0;
1984 azx_dev->period_bytes = 0;
1985 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001986 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001987 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001988 if (ret < 0)
1989 return ret;
1990 mark_runtime_wc(chip, azx_dev, runtime, true);
1991 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992}
1993
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001994static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995{
1996 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001997 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001998 struct azx *chip = apcm->chip;
1999 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2001
2002 /* reset BDL address */
2003 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2004 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2005 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002006 azx_dev->bufsize = 0;
2007 azx_dev->period_bytes = 0;
2008 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009
Takashi Iwaieb541332010-08-06 13:48:11 +02002010 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002012 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013 return snd_pcm_lib_free_pages(substream);
2014}
2015
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002016static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017{
2018 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002019 struct azx *chip = apcm->chip;
2020 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002022 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002023 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002024 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002025 struct hda_spdif_out *spdif =
2026 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2027 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002029 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002030 format_val = snd_hda_calc_stream_format(runtime->rate,
2031 runtime->channels,
2032 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002033 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002034 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002035 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002036 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002037 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2038 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 return -EINVAL;
2040 }
2041
Takashi Iwai97b71c92009-03-18 15:09:13 +01002042 bufsize = snd_pcm_lib_buffer_bytes(substream);
2043 period_bytes = snd_pcm_lib_period_bytes(substream);
2044
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002045 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2046 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002047
2048 if (bufsize != azx_dev->bufsize ||
2049 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002050 format_val != azx_dev->format_val ||
2051 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002052 azx_dev->bufsize = bufsize;
2053 azx_dev->period_bytes = period_bytes;
2054 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002055 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002056 err = azx_setup_periods(chip, substream, azx_dev);
2057 if (err < 0)
2058 return err;
2059 }
2060
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002061 /* wallclk has 24Mhz clock source */
2062 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2063 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 azx_setup_controller(chip, azx_dev);
2065 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2066 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2067 else
2068 azx_dev->fifo_size = 0;
2069
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002070 stream_tag = azx_dev->stream_tag;
2071 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002072 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002073 stream_tag > chip->capture_streams)
2074 stream_tag -= chip->capture_streams;
2075 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002076 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077}
2078
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002079static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080{
2081 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002082 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002083 struct azx_dev *azx_dev;
2084 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002085 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002086 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002088 azx_dev = get_azx_dev(substream);
2089 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2090
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002092 case SNDRV_PCM_TRIGGER_START:
2093 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2095 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002096 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 break;
2098 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002099 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002101 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 break;
2103 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002104 return -EINVAL;
2105 }
2106
2107 snd_pcm_group_for_each_entry(s, substream) {
2108 if (s->pcm->card != substream->pcm->card)
2109 continue;
2110 azx_dev = get_azx_dev(s);
2111 sbits |= 1 << azx_dev->index;
2112 nsync++;
2113 snd_pcm_trigger_done(s, substream);
2114 }
2115
2116 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002117
2118 /* first, set SYNC bits of corresponding streams */
2119 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2120 azx_writel(chip, OLD_SSYNC,
2121 azx_readl(chip, OLD_SSYNC) | sbits);
2122 else
2123 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2124
Takashi Iwai850f0e52008-03-18 17:11:05 +01002125 snd_pcm_group_for_each_entry(s, substream) {
2126 if (s->pcm->card != substream->pcm->card)
2127 continue;
2128 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002129 if (start) {
2130 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2131 if (!rstart)
2132 azx_dev->start_wallclk -=
2133 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002134 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002135 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002136 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002137 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002138 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 }
2140 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002141 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002142 /* wait until all FIFOs get ready */
2143 for (timeout = 5000; timeout; timeout--) {
2144 nwait = 0;
2145 snd_pcm_group_for_each_entry(s, substream) {
2146 if (s->pcm->card != substream->pcm->card)
2147 continue;
2148 azx_dev = get_azx_dev(s);
2149 if (!(azx_sd_readb(azx_dev, SD_STS) &
2150 SD_STS_FIFO_READY))
2151 nwait++;
2152 }
2153 if (!nwait)
2154 break;
2155 cpu_relax();
2156 }
2157 } else {
2158 /* wait until all RUN bits are cleared */
2159 for (timeout = 5000; timeout; timeout--) {
2160 nwait = 0;
2161 snd_pcm_group_for_each_entry(s, substream) {
2162 if (s->pcm->card != substream->pcm->card)
2163 continue;
2164 azx_dev = get_azx_dev(s);
2165 if (azx_sd_readb(azx_dev, SD_CTL) &
2166 SD_CTL_DMA_START)
2167 nwait++;
2168 }
2169 if (!nwait)
2170 break;
2171 cpu_relax();
2172 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002174 spin_lock(&chip->reg_lock);
2175 /* reset SYNC bits */
2176 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2177 azx_writel(chip, OLD_SSYNC,
2178 azx_readl(chip, OLD_SSYNC) & ~sbits);
2179 else
2180 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002181 if (start) {
2182 azx_timecounter_init(substream, 0, 0);
2183 if (nsync > 1) {
2184 cycle_t cycle_last;
2185
2186 /* same start cycle for master and group */
2187 azx_dev = get_azx_dev(substream);
2188 cycle_last = azx_dev->azx_tc.cycle_last;
2189
2190 snd_pcm_group_for_each_entry(s, substream) {
2191 if (s->pcm->card != substream->pcm->card)
2192 continue;
2193 azx_timecounter_init(s, 1, cycle_last);
2194 }
2195 }
2196 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002197 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002198 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199}
2200
Joseph Chan0e153472008-08-26 14:38:03 +02002201/* get the current DMA position with correction on VIA chips */
2202static unsigned int azx_via_get_position(struct azx *chip,
2203 struct azx_dev *azx_dev)
2204{
2205 unsigned int link_pos, mini_pos, bound_pos;
2206 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2207 unsigned int fifo_size;
2208
2209 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002210 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002211 /* Playback, no problem using link position */
2212 return link_pos;
2213 }
2214
2215 /* Capture */
2216 /* For new chipset,
2217 * use mod to get the DMA position just like old chipset
2218 */
2219 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2220 mod_dma_pos %= azx_dev->period_bytes;
2221
2222 /* azx_dev->fifo_size can't get FIFO size of in stream.
2223 * Get from base address + offset.
2224 */
2225 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2226
2227 if (azx_dev->insufficient) {
2228 /* Link position never gather than FIFO size */
2229 if (link_pos <= fifo_size)
2230 return 0;
2231
2232 azx_dev->insufficient = 0;
2233 }
2234
2235 if (link_pos <= fifo_size)
2236 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2237 else
2238 mini_pos = link_pos - fifo_size;
2239
2240 /* Find nearest previous boudary */
2241 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2242 mod_link_pos = link_pos % azx_dev->period_bytes;
2243 if (mod_link_pos >= fifo_size)
2244 bound_pos = link_pos - mod_link_pos;
2245 else if (mod_dma_pos >= mod_mini_pos)
2246 bound_pos = mini_pos - mod_mini_pos;
2247 else {
2248 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2249 if (bound_pos >= azx_dev->bufsize)
2250 bound_pos = 0;
2251 }
2252
2253 /* Calculate real DMA position we want */
2254 return bound_pos + mod_dma_pos;
2255}
2256
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002257static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002258 struct azx_dev *azx_dev,
2259 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002262 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002263 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264
David Henningsson4cb36312010-09-30 10:12:50 +02002265 switch (chip->position_fix[stream]) {
2266 case POS_FIX_LPIB:
2267 /* read LPIB */
2268 pos = azx_sd_readl(azx_dev, SD_LPIB);
2269 break;
2270 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002271 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002272 break;
2273 default:
2274 /* use the position buffer */
2275 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002276 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002277 if (!pos || pos == (u32)-1) {
2278 printk(KERN_WARNING
2279 "hda-intel: Invalid position buffer, "
2280 "using LPIB read method instead.\n");
2281 chip->position_fix[stream] = POS_FIX_LPIB;
2282 pos = azx_sd_readl(azx_dev, SD_LPIB);
2283 } else
2284 chip->position_fix[stream] = POS_FIX_POSBUF;
2285 }
2286 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002287 }
David Henningsson4cb36312010-09-30 10:12:50 +02002288
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 if (pos >= azx_dev->bufsize)
2290 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002291
2292 /* calculate runtime delay from LPIB */
2293 if (azx_dev->substream->runtime &&
2294 chip->position_fix[stream] == POS_FIX_POSBUF &&
2295 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2296 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002297 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2298 delay = pos - lpib_pos;
2299 else
2300 delay = lpib_pos - pos;
2301 if (delay < 0)
2302 delay += azx_dev->bufsize;
2303 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002304 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002305 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002306 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002307 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002308 delay = 0;
2309 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002310 }
2311 azx_dev->substream->runtime->delay =
2312 bytes_to_frames(azx_dev->substream->runtime, delay);
2313 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002314 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002315 return pos;
2316}
2317
2318static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2319{
2320 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2321 struct azx *chip = apcm->chip;
2322 struct azx_dev *azx_dev = get_azx_dev(substream);
2323 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002324 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002325}
2326
2327/*
2328 * Check whether the current DMA position is acceptable for updating
2329 * periods. Returns non-zero if it's OK.
2330 *
2331 * Many HD-audio controllers appear pretty inaccurate about
2332 * the update-IRQ timing. The IRQ is issued before actually the
2333 * data is processed. So, we need to process it afterwords in a
2334 * workqueue.
2335 */
2336static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2337{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002338 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002339 unsigned int pos;
2340
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002341 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2342 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002343 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002344
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002345 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002346
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002347 if (WARN_ONCE(!azx_dev->period_bytes,
2348 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002349 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002350 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002351 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2352 /* NG - it's below the first next period boundary */
2353 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002354 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002355 return 1; /* OK, it's fine */
2356}
2357
2358/*
2359 * The work for pending PCM period updates.
2360 */
2361static void azx_irq_pending_work(struct work_struct *work)
2362{
2363 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002364 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002365
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002366 if (!chip->irq_pending_warned) {
2367 printk(KERN_WARNING
2368 "hda-intel: IRQ timing workaround is activated "
2369 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2370 chip->card->number);
2371 chip->irq_pending_warned = 1;
2372 }
2373
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002374 for (;;) {
2375 pending = 0;
2376 spin_lock_irq(&chip->reg_lock);
2377 for (i = 0; i < chip->num_streams; i++) {
2378 struct azx_dev *azx_dev = &chip->azx_dev[i];
2379 if (!azx_dev->irq_pending ||
2380 !azx_dev->substream ||
2381 !azx_dev->running)
2382 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002383 ok = azx_position_ok(chip, azx_dev);
2384 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002385 azx_dev->irq_pending = 0;
2386 spin_unlock(&chip->reg_lock);
2387 snd_pcm_period_elapsed(azx_dev->substream);
2388 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002389 } else if (ok < 0) {
2390 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002391 } else
2392 pending++;
2393 }
2394 spin_unlock_irq(&chip->reg_lock);
2395 if (!pending)
2396 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002397 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002398 }
2399}
2400
2401/* clear irq_pending flags and assure no on-going workq */
2402static void azx_clear_irq_pending(struct azx *chip)
2403{
2404 int i;
2405
2406 spin_lock_irq(&chip->reg_lock);
2407 for (i = 0; i < chip->num_streams; i++)
2408 chip->azx_dev[i].irq_pending = 0;
2409 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410}
2411
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002412#ifdef CONFIG_X86
2413static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2414 struct vm_area_struct *area)
2415{
2416 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2417 struct azx *chip = apcm->chip;
2418 if (!azx_snoop(chip))
2419 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2420 return snd_pcm_lib_default_mmap(substream, area);
2421}
2422#else
2423#define azx_pcm_mmap NULL
2424#endif
2425
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002426static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 .open = azx_pcm_open,
2428 .close = azx_pcm_close,
2429 .ioctl = snd_pcm_lib_ioctl,
2430 .hw_params = azx_pcm_hw_params,
2431 .hw_free = azx_pcm_hw_free,
2432 .prepare = azx_pcm_prepare,
2433 .trigger = azx_pcm_trigger,
2434 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002435 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002436 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002437 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438};
2439
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002440static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441{
Takashi Iwai176d5332008-07-30 15:01:44 +02002442 struct azx_pcm *apcm = pcm->private_data;
2443 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002444 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002445 kfree(apcm);
2446 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447}
2448
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002449#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2450
Takashi Iwai176d5332008-07-30 15:01:44 +02002451static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002452azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2453 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002455 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002456 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002458 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002459 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002460 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002462 list_for_each_entry(apcm, &chip->pcm_list, list) {
2463 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002464 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2465 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002466 return -EBUSY;
2467 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002468 }
2469 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2470 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2471 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 &pcm);
2473 if (err < 0)
2474 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002475 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002476 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 if (apcm == NULL)
2478 return -ENOMEM;
2479 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002480 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 pcm->private_data = apcm;
2483 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002484 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2485 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002486 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002487 cpcm->pcm = pcm;
2488 for (s = 0; s < 2; s++) {
2489 apcm->hinfo[s] = &cpcm->stream[s];
2490 if (cpcm->stream[s].substreams)
2491 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2492 }
2493 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002494 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2495 if (size > MAX_PREALLOC_SIZE)
2496 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002497 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002499 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 return 0;
2501}
2502
2503/*
2504 * mixer creation - all stuff is implemented in hda module
2505 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002506static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507{
2508 return snd_hda_build_controls(chip->bus);
2509}
2510
2511
2512/*
2513 * initialize SD streams
2514 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002515static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516{
2517 int i;
2518
2519 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002520 * assign the starting bdl address to each stream (device)
2521 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002523 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002524 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002525 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2527 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2528 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2529 azx_dev->sd_int_sta_mask = 1 << i;
2530 /* stream tag: must be non-zero and unique */
2531 azx_dev->index = i;
2532 azx_dev->stream_tag = i + 1;
2533 }
2534
2535 return 0;
2536}
2537
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002538static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2539{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002540 if (request_irq(chip->pci->irq, azx_interrupt,
2541 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002542 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002543 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2544 "disabling device\n", chip->pci->irq);
2545 if (do_disconnect)
2546 snd_card_disconnect(chip->card);
2547 return -1;
2548 }
2549 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002550 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002551 return 0;
2552}
2553
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554
Takashi Iwaicb53c622007-08-10 17:21:45 +02002555static void azx_stop_chip(struct azx *chip)
2556{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002557 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002558 return;
2559
2560 /* disable interrupts */
2561 azx_int_disable(chip);
2562 azx_int_clear(chip);
2563
2564 /* disable CORB/RIRB */
2565 azx_free_cmd_io(chip);
2566
2567 /* disable position buffer */
2568 azx_writel(chip, DPLBASE, 0);
2569 azx_writel(chip, DPUBASE, 0);
2570
2571 chip->initialized = 0;
2572}
2573
Takashi Iwai83012a72012-08-24 18:38:08 +02002574#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002575/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002576static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002577{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002578 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002579
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002580 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2581 return;
2582
Takashi Iwai68467f52012-08-28 09:14:29 -07002583 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002584 pm_runtime_get_sync(&chip->pci->dev);
2585 else
2586 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002587}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002588
2589static DEFINE_MUTEX(card_list_lock);
2590static LIST_HEAD(card_list);
2591
2592static void azx_add_card_list(struct azx *chip)
2593{
2594 mutex_lock(&card_list_lock);
2595 list_add(&chip->list, &card_list);
2596 mutex_unlock(&card_list_lock);
2597}
2598
2599static void azx_del_card_list(struct azx *chip)
2600{
2601 mutex_lock(&card_list_lock);
2602 list_del_init(&chip->list);
2603 mutex_unlock(&card_list_lock);
2604}
2605
2606/* trigger power-save check at writing parameter */
2607static int param_set_xint(const char *val, const struct kernel_param *kp)
2608{
2609 struct azx *chip;
2610 struct hda_codec *c;
2611 int prev = power_save;
2612 int ret = param_set_int(val, kp);
2613
2614 if (ret || prev == power_save)
2615 return ret;
2616
2617 mutex_lock(&card_list_lock);
2618 list_for_each_entry(chip, &card_list, list) {
2619 if (!chip->bus || chip->disabled)
2620 continue;
2621 list_for_each_entry(c, &chip->bus->codec_list, list)
2622 snd_hda_power_sync(c);
2623 }
2624 mutex_unlock(&card_list_lock);
2625 return 0;
2626}
2627#else
2628#define azx_add_card_list(chip) /* NOP */
2629#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002630#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002631
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002632#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002633/*
2634 * power management
2635 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002636static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002638 struct pci_dev *pci = to_pci_dev(dev);
2639 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002640 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002641 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642
Takashi Iwaic5c21522012-12-04 17:01:25 +01002643 if (chip->disabled)
2644 return 0;
2645
Takashi Iwai421a1252005-11-17 16:11:09 +01002646 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002647 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002648 list_for_each_entry(p, &chip->pcm_list, list)
2649 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002650 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002651 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002652 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002653 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002654 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002655 chip->irq = -1;
2656 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002657 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002658 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002659 pci_disable_device(pci);
2660 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002661 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662 return 0;
2663}
2664
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002665static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002667 struct pci_dev *pci = to_pci_dev(dev);
2668 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002669 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670
Takashi Iwaic5c21522012-12-04 17:01:25 +01002671 if (chip->disabled)
2672 return 0;
2673
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002674 pci_set_power_state(pci, PCI_D0);
2675 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002676 if (pci_enable_device(pci) < 0) {
2677 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2678 "disabling device\n");
2679 snd_card_disconnect(card);
2680 return -EIO;
2681 }
2682 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002683 if (chip->msi)
2684 if (pci_enable_msi(pci) < 0)
2685 chip->msi = 0;
2686 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002687 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002688 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002689
Takashi Iwai7f308302012-05-08 16:52:23 +02002690 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002691
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002693 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694 return 0;
2695}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002696#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2697
2698#ifdef CONFIG_PM_RUNTIME
2699static int azx_runtime_suspend(struct device *dev)
2700{
2701 struct snd_card *card = dev_get_drvdata(dev);
2702 struct azx *chip = card->private_data;
2703
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002704 azx_stop_chip(chip);
2705 azx_clear_irq_pending(chip);
2706 return 0;
2707}
2708
2709static int azx_runtime_resume(struct device *dev)
2710{
2711 struct snd_card *card = dev_get_drvdata(dev);
2712 struct azx *chip = card->private_data;
2713
2714 azx_init_pci(chip);
2715 azx_init_chip(chip, 1);
2716 return 0;
2717}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002718
2719static int azx_runtime_idle(struct device *dev)
2720{
2721 struct snd_card *card = dev_get_drvdata(dev);
2722 struct azx *chip = card->private_data;
2723
Takashi Iwai6ab31742013-01-09 11:15:13 +01002724 if (power_save_controller > 0)
2725 return 0;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002726 if (!power_save_controller ||
2727 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2728 return -EBUSY;
2729
2730 return 0;
2731}
2732
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002733#endif /* CONFIG_PM_RUNTIME */
2734
2735#ifdef CONFIG_PM
2736static const struct dev_pm_ops azx_pm = {
2737 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002738 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002739};
2740
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002741#define AZX_PM_OPS &azx_pm
2742#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002743#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002744#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745
2746
2747/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002748 * reboot notifier for hang-up problem at power-down
2749 */
2750static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2751{
2752 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002753 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002754 azx_stop_chip(chip);
2755 return NOTIFY_OK;
2756}
2757
2758static void azx_notifier_register(struct azx *chip)
2759{
2760 chip->reboot_notifier.notifier_call = azx_halt;
2761 register_reboot_notifier(&chip->reboot_notifier);
2762}
2763
2764static void azx_notifier_unregister(struct azx *chip)
2765{
2766 if (chip->reboot_notifier.notifier_call)
2767 unregister_reboot_notifier(&chip->reboot_notifier);
2768}
2769
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002770static int azx_first_init(struct azx *chip);
2771static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002772
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002773#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05002774static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002775
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002776static void azx_vs_set_state(struct pci_dev *pci,
2777 enum vga_switcheroo_state state)
2778{
2779 struct snd_card *card = pci_get_drvdata(pci);
2780 struct azx *chip = card->private_data;
2781 bool disabled;
2782
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002783 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002784 if (chip->init_failed)
2785 return;
2786
2787 disabled = (state == VGA_SWITCHEROO_OFF);
2788 if (chip->disabled == disabled)
2789 return;
2790
2791 if (!chip->bus) {
2792 chip->disabled = disabled;
2793 if (!disabled) {
2794 snd_printk(KERN_INFO SFX
2795 "%s: Start delayed initialization\n",
2796 pci_name(chip->pci));
2797 if (azx_first_init(chip) < 0 ||
2798 azx_probe_continue(chip) < 0) {
2799 snd_printk(KERN_ERR SFX
2800 "%s: initialization error\n",
2801 pci_name(chip->pci));
2802 chip->init_failed = true;
2803 }
2804 }
2805 } else {
2806 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002807 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
2808 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002809 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002810 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002811 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002812 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002813 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
2814 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002815 } else {
2816 snd_hda_unlock_devices(chip->bus);
2817 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002818 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002819 }
2820 }
2821}
2822
2823static bool azx_vs_can_switch(struct pci_dev *pci)
2824{
2825 struct snd_card *card = pci_get_drvdata(pci);
2826 struct azx *chip = card->private_data;
2827
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002828 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002829 if (chip->init_failed)
2830 return false;
2831 if (chip->disabled || !chip->bus)
2832 return true;
2833 if (snd_hda_lock_devices(chip->bus))
2834 return false;
2835 snd_hda_unlock_devices(chip->bus);
2836 return true;
2837}
2838
Bill Pembertone23e7a12012-12-06 12:35:10 -05002839static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002840{
2841 struct pci_dev *p = get_bound_vga(chip->pci);
2842 if (p) {
2843 snd_printk(KERN_INFO SFX
2844 "%s: Handle VGA-switcheroo audio client\n",
2845 pci_name(chip->pci));
2846 chip->use_vga_switcheroo = 1;
2847 pci_dev_put(p);
2848 }
2849}
2850
2851static const struct vga_switcheroo_client_ops azx_vs_ops = {
2852 .set_gpu_state = azx_vs_set_state,
2853 .can_switch = azx_vs_can_switch,
2854};
2855
Bill Pembertone23e7a12012-12-06 12:35:10 -05002856static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002857{
Takashi Iwai128960a2012-10-12 17:28:18 +02002858 int err;
2859
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002860 if (!chip->use_vga_switcheroo)
2861 return 0;
2862 /* FIXME: currently only handling DIS controller
2863 * is there any machine with two switchable HDMI audio controllers?
2864 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002865 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002866 VGA_SWITCHEROO_DIS,
2867 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002868 if (err < 0)
2869 return err;
2870 chip->vga_switcheroo_registered = 1;
2871 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002872}
2873#else
2874#define init_vga_switcheroo(chip) /* NOP */
2875#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002876#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002877#endif /* SUPPORT_VGA_SWITCHER */
2878
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002879/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880 * destructor
2881 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002882static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002884 int i;
2885
Takashi Iwai65fcd412012-08-14 17:13:32 +02002886 azx_del_card_list(chip);
2887
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002888 azx_notifier_unregister(chip);
2889
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002890 chip->init_failed = 1; /* to be sure */
Daniel J Blueman44728e92012-12-18 23:59:33 +08002891 complete_all(&chip->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002892
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002893 if (use_vga_switcheroo(chip)) {
2894 if (chip->disabled && chip->bus)
2895 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002896 if (chip->vga_switcheroo_registered)
2897 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002898 }
2899
Takashi Iwaice43fba2005-05-30 20:33:44 +02002900 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002901 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002902 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002904 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905 }
2906
Jeff Garzikf000fd82008-04-22 13:50:34 +02002907 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002909 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002910 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002911 if (chip->remap_addr)
2912 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002914 if (chip->azx_dev) {
2915 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002916 if (chip->azx_dev[i].bdl.area) {
2917 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002918 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002919 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002920 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002921 if (chip->rb.area) {
2922 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002924 }
2925 if (chip->posbuf.area) {
2926 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002928 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002929 if (chip->region_requested)
2930 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002932 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002933#ifdef CONFIG_SND_HDA_PATCH_LOADER
2934 if (chip->fw)
2935 release_firmware(chip->fw);
2936#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937 kfree(chip);
2938
2939 return 0;
2940}
2941
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002942static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943{
2944 return azx_free(device->device_data);
2945}
2946
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002947#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002948/*
Takashi Iwai91219472012-04-26 12:13:25 +02002949 * Check of disabled HDMI controller by vga-switcheroo
2950 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002951static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002952{
2953 struct pci_dev *p;
2954
2955 /* check only discrete GPU */
2956 switch (pci->vendor) {
2957 case PCI_VENDOR_ID_ATI:
2958 case PCI_VENDOR_ID_AMD:
2959 case PCI_VENDOR_ID_NVIDIA:
2960 if (pci->devfn == 1) {
2961 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2962 pci->bus->number, 0);
2963 if (p) {
2964 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2965 return p;
2966 pci_dev_put(p);
2967 }
2968 }
2969 break;
2970 }
2971 return NULL;
2972}
2973
Bill Pembertone23e7a12012-12-06 12:35:10 -05002974static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002975{
2976 bool vga_inactive = false;
2977 struct pci_dev *p = get_bound_vga(pci);
2978
2979 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002980 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002981 vga_inactive = true;
2982 pci_dev_put(p);
2983 }
2984 return vga_inactive;
2985}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002986#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002987
2988/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002989 * white/black-listing for position_fix
2990 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002991static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002992 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2993 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002994 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002995 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002996 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002997 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002998 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002999 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04003000 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04003001 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01003002 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02003003 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04003004 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04003005 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01003006 {}
3007};
3008
Bill Pembertone23e7a12012-12-06 12:35:10 -05003009static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01003010{
3011 const struct snd_pci_quirk *q;
3012
Takashi Iwaic673ba12009-03-17 07:49:14 +01003013 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02003014 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003015 case POS_FIX_LPIB:
3016 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02003017 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003018 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003019 return fix;
3020 }
3021
Takashi Iwaic673ba12009-03-17 07:49:14 +01003022 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3023 if (q) {
3024 printk(KERN_INFO
3025 "hda_intel: position_fix set to %d "
3026 "for device %04x:%04x\n",
3027 q->value, q->subvendor, q->subdevice);
3028 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003029 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003030
3031 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003032 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003033 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003034 return POS_FIX_VIACOMBO;
3035 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003036 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003037 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003038 return POS_FIX_LPIB;
3039 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003040 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003041}
3042
3043/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003044 * black-lists for probe_mask
3045 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003046static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003047 /* Thinkpad often breaks the controller communication when accessing
3048 * to the non-working (or non-existing) modem codec slot.
3049 */
3050 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3051 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3052 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003053 /* broken BIOS */
3054 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003055 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3056 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003057 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003058 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003059 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003060 /* WinFast VP200 H (Teradici) user reported broken communication */
3061 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003062 {}
3063};
3064
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003065#define AZX_FORCE_CODEC_MASK 0x100
3066
Bill Pembertone23e7a12012-12-06 12:35:10 -05003067static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003068{
3069 const struct snd_pci_quirk *q;
3070
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003071 chip->codec_probe_mask = probe_mask[dev];
3072 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003073 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3074 if (q) {
3075 printk(KERN_INFO
3076 "hda_intel: probe_mask set to 0x%x "
3077 "for device %04x:%04x\n",
3078 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003079 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003080 }
3081 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003082
3083 /* check forced option */
3084 if (chip->codec_probe_mask != -1 &&
3085 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3086 chip->codec_mask = chip->codec_probe_mask & 0xff;
3087 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3088 chip->codec_mask);
3089 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003090}
3091
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003092/*
Takashi Iwai716238552009-09-28 13:14:04 +02003093 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003094 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003095static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003096 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003097 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003098 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003099 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003100 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003101 {}
3102};
3103
Bill Pembertone23e7a12012-12-06 12:35:10 -05003104static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003105{
3106 const struct snd_pci_quirk *q;
3107
Takashi Iwai716238552009-09-28 13:14:04 +02003108 if (enable_msi >= 0) {
3109 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003110 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003111 }
3112 chip->msi = 1; /* enable MSI as default */
3113 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003114 if (q) {
3115 printk(KERN_INFO
3116 "hda_intel: msi for device %04x:%04x set to %d\n",
3117 q->subvendor, q->subdevice, q->value);
3118 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003119 return;
3120 }
3121
3122 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003123 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3124 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003125 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003126 }
3127}
3128
Takashi Iwaia1585d72011-12-14 09:27:04 +01003129/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003130static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003131{
3132 bool snoop = chip->snoop;
3133
3134 switch (chip->driver_type) {
3135 case AZX_DRIVER_VIA:
3136 /* force to non-snoop mode for a new VIA controller
3137 * when BIOS is set
3138 */
3139 if (snoop) {
3140 u8 val;
3141 pci_read_config_byte(chip->pci, 0x42, &val);
3142 if (!(val & 0x80) && chip->pci->revision == 0x30)
3143 snoop = false;
3144 }
3145 break;
3146 case AZX_DRIVER_ATIHDMI_NS:
3147 /* new ATI HDMI requires non-snoop */
3148 snoop = false;
3149 break;
3150 }
3151
3152 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003153 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3154 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003155 chip->snoop = snoop;
3156 }
3157}
Takashi Iwai669ba272007-08-17 09:17:36 +02003158
3159/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160 * constructor
3161 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003162static int azx_create(struct snd_card *card, struct pci_dev *pci,
3163 int dev, unsigned int driver_caps,
3164 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003165{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003166 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167 .dev_free = azx_dev_free,
3168 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003169 struct azx *chip;
3170 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003171
3172 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003173
Pavel Machek927fc862006-08-31 17:03:43 +02003174 err = pci_enable_device(pci);
3175 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003176 return err;
3177
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003178 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003179 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003180 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003181 pci_disable_device(pci);
3182 return -ENOMEM;
3183 }
3184
3185 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003186 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187 chip->card = card;
3188 chip->pci = pci;
3189 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003190 chip->driver_caps = driver_caps;
3191 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003192 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003193 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003194 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003195 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003196 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003197 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003198 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003199
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003200 chip->position_fix[0] = chip->position_fix[1] =
3201 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003202 /* combo mode uses LPIB for playback */
3203 if (chip->position_fix[0] == POS_FIX_COMBO) {
3204 chip->position_fix[0] = POS_FIX_LPIB;
3205 chip->position_fix[1] = POS_FIX_AUTO;
3206 }
3207
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003208 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003209
Takashi Iwai27346162006-01-12 18:28:44 +01003210 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003211 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003212 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003213
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003214 if (bdl_pos_adj[dev] < 0) {
3215 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003216 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003217 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003218 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003219 break;
3220 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003221 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003222 break;
3223 }
3224 }
3225
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003226 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3227 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003228 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3229 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003230 azx_free(chip);
3231 return err;
3232 }
3233
3234 *rchip = chip;
3235 return 0;
3236}
3237
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003238static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003239{
3240 int dev = chip->dev_index;
3241 struct pci_dev *pci = chip->pci;
3242 struct snd_card *card = chip->card;
3243 int i, err;
3244 unsigned short gcap;
3245
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003246#if BITS_PER_LONG != 64
3247 /* Fix up base address on ULI M5461 */
3248 if (chip->driver_type == AZX_DRIVER_ULI) {
3249 u16 tmp3;
3250 pci_read_config_word(pci, 0x40, &tmp3);
3251 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3252 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3253 }
3254#endif
3255
Pavel Machek927fc862006-08-31 17:03:43 +02003256 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003257 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003259 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260
Pavel Machek927fc862006-08-31 17:03:43 +02003261 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003262 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003264 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003265 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 }
3267
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003268 if (chip->msi)
3269 if (pci_enable_msi(pci) < 0)
3270 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003271
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003272 if (azx_acquire_irq(chip, 0) < 0)
3273 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003274
3275 pci_set_master(pci);
3276 synchronize_irq(chip->irq);
3277
Tobin Davisbcd72002008-01-15 11:23:55 +01003278 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003279 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003280
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003281 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003282 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003283 struct pci_dev *p_smbus;
3284 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3285 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3286 NULL);
3287 if (p_smbus) {
3288 if (p_smbus->revision < 0x30)
3289 gcap &= ~ICH6_GCAP_64OK;
3290 pci_dev_put(p_smbus);
3291 }
3292 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003293
Takashi Iwai9477c582011-05-25 09:11:37 +02003294 /* disable 64bit DMA address on some devices */
3295 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003296 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003297 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003298 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003299
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003300 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003301 if (align_buffer_size >= 0)
3302 chip->align_buffer_size = !!align_buffer_size;
3303 else {
3304 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3305 chip->align_buffer_size = 0;
3306 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3307 chip->align_buffer_size = 1;
3308 else
3309 chip->align_buffer_size = 1;
3310 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003311
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003312 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003313 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003314 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003315 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003316 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3317 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003318 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003319
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003320 /* read number of streams from GCAP register instead of using
3321 * hardcoded value
3322 */
3323 chip->capture_streams = (gcap >> 8) & 0x0f;
3324 chip->playback_streams = (gcap >> 12) & 0x0f;
3325 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003326 /* gcap didn't give any info, switching to old method */
3327
3328 switch (chip->driver_type) {
3329 case AZX_DRIVER_ULI:
3330 chip->playback_streams = ULI_NUM_PLAYBACK;
3331 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003332 break;
3333 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003334 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003335 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3336 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003337 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003338 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003339 default:
3340 chip->playback_streams = ICH6_NUM_PLAYBACK;
3341 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003342 break;
3343 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003344 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003345 chip->capture_index_offset = 0;
3346 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003347 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003348 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3349 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003350 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003351 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003352 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003353 }
3354
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003355 for (i = 0; i < chip->num_streams; i++) {
3356 /* allocate memory for the BDL for each stream */
3357 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3358 snd_dma_pci_data(chip->pci),
3359 BDL_SIZE, &chip->azx_dev[i].bdl);
3360 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003361 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003362 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003363 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003364 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003365 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003366 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003367 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3368 snd_dma_pci_data(chip->pci),
3369 chip->num_streams * 8, &chip->posbuf);
3370 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003371 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003372 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003373 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003374 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003376 err = azx_alloc_cmd_io(chip);
3377 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003378 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379
3380 /* initialize streams */
3381 azx_init_stream(chip);
3382
3383 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003384 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003385 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003386
3387 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003388 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003389 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003390 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 }
3392
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003393 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003394 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3395 sizeof(card->shortname));
3396 snprintf(card->longname, sizeof(card->longname),
3397 "%s at 0x%lx irq %i",
3398 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003399
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003401}
3402
Takashi Iwaicb53c622007-08-10 17:21:45 +02003403static void power_down_all_codecs(struct azx *chip)
3404{
Takashi Iwai83012a72012-08-24 18:38:08 +02003405#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003406 /* The codecs were powered up in snd_hda_codec_new().
3407 * Now all initialization done, so turn them down if possible
3408 */
3409 struct hda_codec *codec;
3410 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3411 snd_hda_power_down(codec);
3412 }
3413#endif
3414}
3415
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003416#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003417/* callback from request_firmware_nowait() */
3418static void azx_firmware_cb(const struct firmware *fw, void *context)
3419{
3420 struct snd_card *card = context;
3421 struct azx *chip = card->private_data;
3422 struct pci_dev *pci = chip->pci;
3423
3424 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003425 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3426 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003427 goto error;
3428 }
3429
3430 chip->fw = fw;
3431 if (!chip->disabled) {
3432 /* continue probing */
3433 if (azx_probe_continue(chip))
3434 goto error;
3435 }
3436 return; /* OK */
3437
3438 error:
3439 snd_card_free(card);
3440 pci_set_drvdata(pci, NULL);
3441}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003442#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003443
Bill Pembertone23e7a12012-12-06 12:35:10 -05003444static int azx_probe(struct pci_dev *pci,
3445 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003446{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003447 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003448 struct snd_card *card;
3449 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003450 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003451 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003452
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003453 if (dev >= SNDRV_CARDS)
3454 return -ENODEV;
3455 if (!enable[dev]) {
3456 dev++;
3457 return -ENOENT;
3458 }
3459
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003460 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3461 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003462 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003463 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464 }
3465
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003466 snd_card_set_dev(card, &pci->dev);
3467
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003468 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003469 if (err < 0)
3470 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003471 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003472
3473 pci_set_drvdata(pci, card);
3474
3475 err = register_vga_switcheroo(chip);
3476 if (err < 0) {
3477 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003478 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003479 goto out_free;
3480 }
3481
3482 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003483 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003484 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003485 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003486 chip->disabled = true;
3487 }
3488
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003489 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003490 if (probe_now) {
3491 err = azx_first_init(chip);
3492 if (err < 0)
3493 goto out_free;
3494 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003495
Takashi Iwai4918cda2012-08-09 12:33:28 +02003496#ifdef CONFIG_SND_HDA_PATCH_LOADER
3497 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003498 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3499 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003500 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3501 &pci->dev, GFP_KERNEL, card,
3502 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003503 if (err < 0)
3504 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003505 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003506 }
3507#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3508
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003509 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003510 err = azx_probe_continue(chip);
3511 if (err < 0)
3512 goto out_free;
3513 }
3514
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003515 if (pci_dev_run_wake(pci))
3516 pm_runtime_put_noidle(&pci->dev);
3517
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003518 dev++;
Daniel J Blueman44728e92012-12-18 23:59:33 +08003519 complete_all(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003520 return 0;
3521
3522out_free:
3523 snd_card_free(card);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003524 pci_set_drvdata(pci, NULL);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003525 return err;
3526}
3527
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003528static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003529{
3530 int dev = chip->dev_index;
3531 int err;
3532
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003533#ifdef CONFIG_SND_HDA_INPUT_BEEP
3534 chip->beep_mode = beep_mode[dev];
3535#endif
3536
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003538 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003539 if (err < 0)
3540 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003541#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003542 if (chip->fw) {
3543 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3544 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003545 if (err < 0)
3546 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003547#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003548 release_firmware(chip->fw); /* no longer needed */
3549 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003550#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003551 }
3552#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003553 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003554 err = azx_codec_configure(chip);
3555 if (err < 0)
3556 goto out_free;
3557 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003558
3559 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003560 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003561 if (err < 0)
3562 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563
3564 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003565 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003566 if (err < 0)
3567 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003568
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003569 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003570 if (err < 0)
3571 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003572
Takashi Iwaicb53c622007-08-10 17:21:45 +02003573 chip->running = 1;
3574 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003575 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003576 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577
Takashi Iwai91219472012-04-26 12:13:25 +02003578 return 0;
3579
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003580out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003581 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003582 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003583}
3584
Bill Pembertone23e7a12012-12-06 12:35:10 -05003585static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003586{
Takashi Iwai91219472012-04-26 12:13:25 +02003587 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003588
3589 if (pci_dev_run_wake(pci))
3590 pm_runtime_get_noresume(&pci->dev);
3591
Takashi Iwai91219472012-04-26 12:13:25 +02003592 if (card)
3593 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003594 pci_set_drvdata(pci, NULL);
3595}
3596
3597/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003598static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003599 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003600 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003601 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07003602 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003603 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003604 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003605 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003606 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003607 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003608 /* Lynx Point */
3609 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003610 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003611 /* Lynx Point-LP */
3612 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003613 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003614 /* Lynx Point-LP */
3615 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003616 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003617 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08003618 { PCI_DEVICE(0x8086, 0x0a0c),
3619 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003620 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003621 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003622 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003623 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003624 /* 5 Series/3400 */
3625 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003626 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01003627 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003628 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003629 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003630 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003631 { PCI_DEVICE(0x8086, 0x080a),
3632 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003633 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003634 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003635 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003636 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3637 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003638 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003639 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3640 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003641 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003642 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3643 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003644 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003645 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3646 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003647 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003648 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3649 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003650 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003651 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3652 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003653 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003654 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3655 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003656 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003657 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3658 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003659 /* Generic Intel */
3660 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3661 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3662 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003663 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003664 /* ATI SB 450/600/700/800/900 */
3665 { PCI_DEVICE(0x1002, 0x437b),
3666 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3667 { PCI_DEVICE(0x1002, 0x4383),
3668 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3669 /* AMD Hudson */
3670 { PCI_DEVICE(0x1022, 0x780d),
3671 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003672 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003673 { PCI_DEVICE(0x1002, 0x793b),
3674 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3675 { PCI_DEVICE(0x1002, 0x7919),
3676 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3677 { PCI_DEVICE(0x1002, 0x960f),
3678 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3679 { PCI_DEVICE(0x1002, 0x970f),
3680 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3681 { PCI_DEVICE(0x1002, 0xaa00),
3682 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3683 { PCI_DEVICE(0x1002, 0xaa08),
3684 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3685 { PCI_DEVICE(0x1002, 0xaa10),
3686 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3687 { PCI_DEVICE(0x1002, 0xaa18),
3688 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3689 { PCI_DEVICE(0x1002, 0xaa20),
3690 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3691 { PCI_DEVICE(0x1002, 0xaa28),
3692 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3693 { PCI_DEVICE(0x1002, 0xaa30),
3694 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3695 { PCI_DEVICE(0x1002, 0xaa38),
3696 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3697 { PCI_DEVICE(0x1002, 0xaa40),
3698 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3699 { PCI_DEVICE(0x1002, 0xaa48),
3700 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003701 { PCI_DEVICE(0x1002, 0x9902),
3702 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3703 { PCI_DEVICE(0x1002, 0xaaa0),
3704 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3705 { PCI_DEVICE(0x1002, 0xaaa8),
3706 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3707 { PCI_DEVICE(0x1002, 0xaab0),
3708 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003709 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003710 { PCI_DEVICE(0x1106, 0x3288),
3711 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003712 /* VIA GFX VT7122/VX900 */
3713 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3714 /* VIA GFX VT6122/VX11 */
3715 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003716 /* SIS966 */
3717 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3718 /* ULI M5461 */
3719 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3720 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003721 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3722 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3723 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003724 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003725 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003726 { PCI_DEVICE(0x6549, 0x1200),
3727 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003728 { PCI_DEVICE(0x6549, 0x2200),
3729 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003730 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003731 /* CTHDA chips */
3732 { PCI_DEVICE(0x1102, 0x0010),
3733 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3734 { PCI_DEVICE(0x1102, 0x0012),
3735 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003736#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3737 /* the following entry conflicts with snd-ctxfi driver,
3738 * as ctxfi driver mutates from HD-audio to native mode with
3739 * a special command sequence.
3740 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003741 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3742 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3743 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003744 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003745 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003746#else
3747 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003748 { PCI_DEVICE(0x1102, 0x0009),
3749 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003750 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003751#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003752 /* Vortex86MX */
3753 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003754 /* VMware HDAudio */
3755 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003756 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003757 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3758 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3759 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003760 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003761 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3762 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3763 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003764 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003765 { 0, }
3766};
3767MODULE_DEVICE_TABLE(pci, azx_ids);
3768
3769/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003770static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003771 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003772 .id_table = azx_ids,
3773 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05003774 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003775 .driver = {
3776 .pm = AZX_PM_OPS,
3777 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003778};
3779
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003780module_pci_driver(azx_driver);