blob: 6c17b0b455da46efa213b857764004b477500ce1 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190static int
Keith Packardc8982612012-01-25 08:16:25 -0800191intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400193 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194}
195
196static int
Dave Airliefe27d532010-06-30 11:46:17 +1000197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000202static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100206 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100214 return MODE_PANEL;
215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200218
219 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 }
221
Ville Syrjälä50fec212015-03-12 17:10:34 +0200222 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300223 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200229 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
Daniel Vetter0af78a22012-05-23 11:30:55 +0200234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 return MODE_OK;
238}
239
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
Jani Nikulabf13e812013-09-06 07:40:05 +0300261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300263 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300266 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300267
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100280 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100296 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300297 intel_display_power_put(dev_priv, power_domain);
298}
299
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
Ville Syrjäläd288f652014-10-28 13:20:22 +0200343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
393 base.head) {
394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 return intel_dp->pps_pipe;
432}
433
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
454
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300455static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300459{
Jani Nikulabf13e812013-09-06 07:40:05 +0300460 enum pipe pipe;
461
Jani Nikulabf13e812013-09-06 07:40:05 +0300462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300472 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300473 }
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
506 }
507
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300513}
514
Ville Syrjälä773538e82014-09-04 14:54:56 +0300515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
520 if (WARN_ON(!IS_VALLEYVIEW(dev)))
521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
533 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300542}
543
544static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530560 if (IS_BROXTON(dev))
561 return BXT_PP_STATUS(0);
562 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300563 return PCH_PP_STATUS;
564 else
565 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
566}
567
Clint Taylor01527b32014-07-07 13:01:46 -0700568/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
569 This function only applicable when panel PM state is not to be tracked */
570static int edp_notify_handler(struct notifier_block *this, unsigned long code,
571 void *unused)
572{
573 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
574 edp_notifier);
575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
576 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
Ville Syrjälä773538e82014-09-04 14:54:56 +0300581 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300582
Clint Taylor01527b32014-07-07 13:01:46 -0700583 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjälä649636e2015-09-22 19:50:01 +0300585 u32 pp_ctrl_reg, pp_div_reg;
586 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300587
Clint Taylor01527b32014-07-07 13:01:46 -0700588 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
589 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
590 pp_div = I915_READ(pp_div_reg);
591 pp_div &= PP_REFERENCE_DIVIDER_MASK;
592
593 /* 0x1F write to PP_DIV_REG sets max cycle delay */
594 I915_WRITE(pp_div_reg, pp_div | 0x1F);
595 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
596 msleep(intel_dp->panel_power_cycle_delay);
597 }
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 return 0;
602}
603
Daniel Vetter4be73782014-01-17 14:39:48 +0100604static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700605{
Paulo Zanoni30add222012-10-26 19:05:45 -0200606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700607 struct drm_i915_private *dev_priv = dev->dev_private;
608
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300609 lockdep_assert_held(&dev_priv->pps_mutex);
610
Ville Syrjälä9a423562014-10-16 21:29:48 +0300611 if (IS_VALLEYVIEW(dev) &&
612 intel_dp->pps_pipe == INVALID_PIPE)
613 return false;
614
Jani Nikulabf13e812013-09-06 07:40:05 +0300615 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700616}
617
Daniel Vetter4be73782014-01-17 14:39:48 +0100618static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700619{
Paulo Zanoni30add222012-10-26 19:05:45 -0200620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700621 struct drm_i915_private *dev_priv = dev->dev_private;
622
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300623 lockdep_assert_held(&dev_priv->pps_mutex);
624
Ville Syrjälä9a423562014-10-16 21:29:48 +0300625 if (IS_VALLEYVIEW(dev) &&
626 intel_dp->pps_pipe == INVALID_PIPE)
627 return false;
628
Ville Syrjälä773538e82014-09-04 14:54:56 +0300629 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700630}
631
Keith Packard9b984da2011-09-19 13:54:47 -0700632static void
633intel_dp_check_edp(struct intel_dp *intel_dp)
634{
Paulo Zanoni30add222012-10-26 19:05:45 -0200635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700636 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700637
Keith Packard9b984da2011-09-19 13:54:47 -0700638 if (!is_edp(intel_dp))
639 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700640
Daniel Vetter4be73782014-01-17 14:39:48 +0100641 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700642 WARN(1, "eDP powered off while attempting aux channel communication.\n");
643 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300644 I915_READ(_pp_stat_reg(intel_dp)),
645 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700646 }
647}
648
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100649static uint32_t
650intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
651{
652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
653 struct drm_device *dev = intel_dig_port->base.base.dev;
654 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300655 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100656 uint32_t status;
657 bool done;
658
Daniel Vetteref04f002012-12-01 21:03:59 +0100659#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300661 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300662 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100663 else
664 done = wait_for_atomic(C, 10) == 0;
665 if (!done)
666 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
667 has_aux_irq);
668#undef C
669
670 return status;
671}
672
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000673static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
674{
675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
676 struct drm_device *dev = intel_dig_port->base.base.dev;
677
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
680 * 2MHz. So, take the hrawclk value and divide by 2 and use that
681 */
682 return index ? 0 : intel_hrawclk(dev) / 2;
683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300689 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000690
691 if (index)
692 return 0;
693
694 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300695 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
696
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000697 } else {
698 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
699 }
700}
701
702static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000708 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100709 if (index)
710 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300711 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
713 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100714 switch (index) {
715 case 0: return 63;
716 case 1: return 72;
717 default: return 0;
718 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 }
722}
723
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 return index ? 0 : 100;
727}
728
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000729static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
730{
731 /*
732 * SKL doesn't need us to program the AUX clock divider (Hardware will
733 * derive the clock from CDCLK automatically). We still implement the
734 * get_aux_clock_divider vfunc to plug-in into the existing code.
735 */
736 return index ? 0 : 1;
737}
738
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000739static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
740 bool has_aux_irq,
741 int send_bytes,
742 uint32_t aux_clock_divider)
743{
744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
745 struct drm_device *dev = intel_dig_port->base.base.dev;
746 uint32_t precharge, timeout;
747
748 if (IS_GEN6(dev))
749 precharge = 3;
750 else
751 precharge = 5;
752
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200753 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
755 else
756 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
757
758 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000759 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000760 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000761 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000762 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000763 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000764 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
765 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000766 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000767}
768
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000769static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
770 bool has_aux_irq,
771 int send_bytes,
772 uint32_t unused)
773{
774 return DP_AUX_CH_CTL_SEND_BUSY |
775 DP_AUX_CH_CTL_DONE |
776 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
777 DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_TIME_OUT_1600us |
779 DP_AUX_CH_CTL_RECEIVE_ERROR |
780 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
781 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
782}
783
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200786 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 uint8_t *recv, int recv_size)
788{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
790 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300792 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100793 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100794 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000796 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100797 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200798 bool vdd;
799
Ville Syrjälä773538e82014-09-04 14:54:56 +0300800 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300801
Ville Syrjälä72c35002014-08-18 22:16:00 +0300802 /*
803 * We will be called with VDD already enabled for dpcd/edid/oui reads.
804 * In such cases we want to leave VDD enabled and it's up to upper layers
805 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
806 * ourselves.
807 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300808 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100809
810 /* dp aux is extremely sensitive to irq latency, hence request the
811 * lowest possible wakeup latency and so prevent the cpu from going into
812 * deep sleep states.
813 */
814 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815
Keith Packard9b984da2011-09-19 13:54:47 -0700816 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800817
Jesse Barnes11bee432011-08-01 15:02:20 -0700818 /* Try to wait for any previous AUX channel activity */
819 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100820 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700821 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
822 break;
823 msleep(1);
824 }
825
826 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300827 static u32 last_status = -1;
828 const u32 status = I915_READ(ch_ctl);
829
830 if (status != last_status) {
831 WARN(1, "dp_aux_ch not started status 0x%08x\n",
832 status);
833 last_status = status;
834 }
835
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100836 ret = -EBUSY;
837 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100838 }
839
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300840 /* Only 5 data registers! */
841 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
842 ret = -E2BIG;
843 goto out;
844 }
845
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000846 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000847 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
848 has_aux_irq,
849 send_bytes,
850 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000851
Chris Wilsonbc866252013-07-21 16:00:03 +0100852 /* Must try at least 3 times according to DP spec */
853 for (try = 0; try < 5; try++) {
854 /* Load the send data into the aux channel data registers */
855 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200856 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800857 intel_dp_pack_aux(send + i,
858 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400859
Chris Wilsonbc866252013-07-21 16:00:03 +0100860 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000861 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400864
Chris Wilsonbc866252013-07-21 16:00:03 +0100865 /* Clear done status and any errors */
866 I915_WRITE(ch_ctl,
867 status |
868 DP_AUX_CH_CTL_DONE |
869 DP_AUX_CH_CTL_TIME_OUT_ERROR |
870 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400871
Todd Previte74ebf292015-04-15 08:38:41 -0700872 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100873 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700874
875 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
876 * 400us delay required for errors and timeouts
877 * Timeout errors from the HW already meet this
878 * requirement so skip to next iteration
879 */
880 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
881 usleep_range(400, 500);
882 continue;
883 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100884 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700885 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100886 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 }
888
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700890 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
894
Jim Bridee058c942015-05-27 10:21:48 -0700895done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896 /* Check for timeout or receive error.
897 * Timeouts occur when the sink is not connected
898 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700899 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700900 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100901 ret = -EIO;
902 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700903 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700904
905 /* Timeouts occur when the device isn't connected, so they're
906 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700907 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800908 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100909 ret = -ETIMEDOUT;
910 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911 }
912
913 /* Unload any bytes sent back from the other side */
914 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
915 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700916 if (recv_bytes > recv_size)
917 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400918
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100919 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200920 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800921 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100923 ret = recv_bytes;
924out:
925 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
926
Jani Nikula884f19e2014-03-14 16:51:14 +0200927 if (vdd)
928 edp_panel_vdd_off(intel_dp, false);
929
Ville Syrjälä773538e82014-09-04 14:54:56 +0300930 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300931
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100932 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933}
934
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300935#define BARE_ADDRESS_SIZE 3
936#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200937static ssize_t
938intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200940 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
941 uint8_t txbuf[20], rxbuf[20];
942 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200945 txbuf[0] = (msg->request << 4) |
946 ((msg->address >> 16) & 0xf);
947 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200948 txbuf[2] = msg->address & 0xff;
949 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300950
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951 switch (msg->request & ~DP_AUX_I2C_MOT) {
952 case DP_AUX_NATIVE_WRITE:
953 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300954 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300955 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200956 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200957
Jani Nikula9d1a1032014-03-14 16:51:15 +0200958 if (WARN_ON(txsize > 20))
959 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962
Jani Nikula9d1a1032014-03-14 16:51:15 +0200963 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
964 if (ret > 0) {
965 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200967 if (ret > 1) {
968 /* Number of bytes written in a short write. */
969 ret = clamp_t(int, rxbuf[1], 0, msg->size);
970 } else {
971 /* Return payload size. */
972 ret = msg->size;
973 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200975 break;
976
977 case DP_AUX_NATIVE_READ:
978 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300979 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 rxsize = msg->size + 1;
981
982 if (WARN_ON(rxsize > 20))
983 return -E2BIG;
984
985 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
986 if (ret > 0) {
987 msg->reply = rxbuf[0] >> 4;
988 /*
989 * Assume happy day, and copy the data. The caller is
990 * expected to check msg->reply before touching it.
991 *
992 * Return payload size.
993 */
994 ret--;
995 memcpy(msg->buffer, rxbuf + 1, ret);
996 }
997 break;
998
999 default:
1000 ret = -EINVAL;
1001 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001003
Jani Nikula9d1a1032014-03-14 16:51:15 +02001004 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001005}
1006
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001007static uint32_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1008 enum port port)
1009{
1010 switch (port) {
1011 case PORT_B:
1012 case PORT_C:
1013 case PORT_D:
1014 return DP_AUX_CH_CTL(port);
1015 default:
1016 MISSING_CASE(port);
1017 return DP_AUX_CH_CTL(PORT_B);
1018 }
1019}
1020
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001021static uint32_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1022 enum port port, int index)
1023{
1024 switch (port) {
1025 case PORT_B:
1026 case PORT_C:
1027 case PORT_D:
1028 return DP_AUX_CH_DATA(port, index);
1029 default:
1030 MISSING_CASE(port);
1031 return DP_AUX_CH_DATA(PORT_B, index);
1032 }
1033}
1034
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001035static uint32_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1036 enum port port)
1037{
1038 switch (port) {
1039 case PORT_A:
1040 return DP_AUX_CH_CTL(port);
1041 case PORT_B:
1042 case PORT_C:
1043 case PORT_D:
1044 return PCH_DP_AUX_CH_CTL(port);
1045 default:
1046 MISSING_CASE(port);
1047 return DP_AUX_CH_CTL(PORT_A);
1048 }
1049}
1050
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001051static uint32_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1052 enum port port, int index)
1053{
1054 switch (port) {
1055 case PORT_A:
1056 return DP_AUX_CH_DATA(port, index);
1057 case PORT_B:
1058 case PORT_C:
1059 case PORT_D:
1060 return PCH_DP_AUX_CH_DATA(port, index);
1061 default:
1062 MISSING_CASE(port);
1063 return DP_AUX_CH_DATA(PORT_A, index);
1064 }
1065}
1066
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001067/*
1068 * On SKL we don't have Aux for port E so we rely
1069 * on VBT to set a proper alternate aux channel.
1070 */
1071static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1072{
1073 const struct ddi_vbt_port_info *info =
1074 &dev_priv->vbt.ddi_port_info[PORT_E];
1075
1076 switch (info->alternate_aux_channel) {
1077 case DP_AUX_A:
1078 return PORT_A;
1079 case DP_AUX_B:
1080 return PORT_B;
1081 case DP_AUX_C:
1082 return PORT_C;
1083 case DP_AUX_D:
1084 return PORT_D;
1085 default:
1086 MISSING_CASE(info->alternate_aux_channel);
1087 return PORT_A;
1088 }
1089}
1090
1091static uint32_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1092 enum port port)
1093{
1094 if (port == PORT_E)
1095 port = skl_porte_aux_port(dev_priv);
1096
1097 switch (port) {
1098 case PORT_A:
1099 case PORT_B:
1100 case PORT_C:
1101 case PORT_D:
1102 return DP_AUX_CH_CTL(port);
1103 default:
1104 MISSING_CASE(port);
1105 return DP_AUX_CH_CTL(PORT_A);
1106 }
1107}
1108
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001109static uint32_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1110 enum port port, int index)
1111{
1112 if (port == PORT_E)
1113 port = skl_porte_aux_port(dev_priv);
1114
1115 switch (port) {
1116 case PORT_A:
1117 case PORT_B:
1118 case PORT_C:
1119 case PORT_D:
1120 return DP_AUX_CH_DATA(port, index);
1121 default:
1122 MISSING_CASE(port);
1123 return DP_AUX_CH_DATA(PORT_A, index);
1124 }
1125}
1126
1127static uint32_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1128 enum port port)
1129{
1130 if (INTEL_INFO(dev_priv)->gen >= 9)
1131 return skl_aux_ctl_reg(dev_priv, port);
1132 else if (HAS_PCH_SPLIT(dev_priv))
1133 return ilk_aux_ctl_reg(dev_priv, port);
1134 else
1135 return g4x_aux_ctl_reg(dev_priv, port);
1136}
1137
1138static uint32_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1139 enum port port, int index)
1140{
1141 if (INTEL_INFO(dev_priv)->gen >= 9)
1142 return skl_aux_data_reg(dev_priv, port, index);
1143 else if (HAS_PCH_SPLIT(dev_priv))
1144 return ilk_aux_data_reg(dev_priv, port, index);
1145 else
1146 return g4x_aux_data_reg(dev_priv, port, index);
1147}
1148
1149static void intel_aux_reg_init(struct intel_dp *intel_dp)
1150{
1151 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1152 enum port port = dp_to_dig_port(intel_dp)->port;
1153 int i;
1154
1155 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1156 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1157 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1158}
1159
Jani Nikula9d1a1032014-03-14 16:51:15 +02001160static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001161intel_dp_aux_fini(struct intel_dp *intel_dp)
1162{
1163 drm_dp_aux_unregister(&intel_dp->aux);
1164 kfree(intel_dp->aux.name);
1165}
1166
1167static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001168intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001169{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001170 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001171 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1172 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001173 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001174
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001175 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001176
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001177 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1178 if (!intel_dp->aux.name)
1179 return -ENOMEM;
1180
Jani Nikula9d1a1032014-03-14 16:51:15 +02001181 intel_dp->aux.dev = dev->dev;
1182 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001183
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001184 DRM_DEBUG_KMS("registering %s bus for %s\n",
1185 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001186 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001187
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001188 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001189 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001190 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001191 intel_dp->aux.name, ret);
1192 kfree(intel_dp->aux.name);
1193 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001194 }
David Flynn8316f332010-12-08 16:10:21 +00001195
Jani Nikula0b998362014-03-14 16:51:17 +02001196 ret = sysfs_create_link(&connector->base.kdev->kobj,
1197 &intel_dp->aux.ddc.dev.kobj,
1198 intel_dp->aux.ddc.dev.kobj.name);
1199 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001200 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1201 intel_dp->aux.name, ret);
1202 intel_dp_aux_fini(intel_dp);
1203 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001204 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001205
1206 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001207}
1208
Imre Deak80f65de2014-02-11 17:12:49 +02001209static void
1210intel_dp_connector_unregister(struct intel_connector *intel_connector)
1211{
1212 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1213
Dave Airlie0e32b392014-05-02 14:02:48 +10001214 if (!intel_connector->mst_port)
1215 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1216 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001217 intel_connector_unregister(intel_connector);
1218}
1219
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001220static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001221skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001222{
1223 u32 ctrl1;
1224
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001225 memset(&pipe_config->dpll_hw_state, 0,
1226 sizeof(pipe_config->dpll_hw_state));
1227
Damien Lespiau5416d872014-11-14 17:24:33 +00001228 pipe_config->ddi_pll_sel = SKL_DPLL0;
1229 pipe_config->dpll_hw_state.cfgcr1 = 0;
1230 pipe_config->dpll_hw_state.cfgcr2 = 0;
1231
1232 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001233 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301234 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001235 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001236 SKL_DPLL0);
1237 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301238 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001239 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001240 SKL_DPLL0);
1241 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301242 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001243 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001244 SKL_DPLL0);
1245 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301246 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001247 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301248 SKL_DPLL0);
1249 break;
1250 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1251 results in CDCLK change. Need to handle the change of CDCLK by
1252 disabling pipes and re-enabling them */
1253 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001254 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301255 SKL_DPLL0);
1256 break;
1257 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001258 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301259 SKL_DPLL0);
1260 break;
1261
Damien Lespiau5416d872014-11-14 17:24:33 +00001262 }
1263 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1264}
1265
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001266void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001267hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001268{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001269 memset(&pipe_config->dpll_hw_state, 0,
1270 sizeof(pipe_config->dpll_hw_state));
1271
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001272 switch (pipe_config->port_clock / 2) {
1273 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001274 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1275 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001276 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001277 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1278 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001279 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001280 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1281 break;
1282 }
1283}
1284
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301285static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001286intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301287{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001288 if (intel_dp->num_sink_rates) {
1289 *sink_rates = intel_dp->sink_rates;
1290 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301291 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001292
1293 *sink_rates = default_rates;
1294
1295 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301296}
1297
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001298bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301299{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001300 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1301 struct drm_device *dev = dig_port->base.base.dev;
1302
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301303 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001304 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301305 return false;
1306
1307 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1308 (INTEL_INFO(dev)->gen >= 9))
1309 return true;
1310 else
1311 return false;
1312}
1313
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301314static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001315intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301316{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001317 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1318 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301319 int size;
1320
Sonika Jindal64987fc2015-05-26 17:50:13 +05301321 if (IS_BROXTON(dev)) {
1322 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301323 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001324 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301325 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301326 size = ARRAY_SIZE(skl_rates);
1327 } else {
1328 *source_rates = default_rates;
1329 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301330 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001331
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301332 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001333 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301334 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001335
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301336 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301337}
1338
Daniel Vetter0e503382014-07-04 11:26:04 -03001339static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001340intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001341 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001342{
1343 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001344 const struct dp_link_dpll *divisor = NULL;
1345 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001346
1347 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001348 divisor = gen4_dpll;
1349 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001350 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001351 divisor = pch_dpll;
1352 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001353 } else if (IS_CHERRYVIEW(dev)) {
1354 divisor = chv_dpll;
1355 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001356 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001357 divisor = vlv_dpll;
1358 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001359 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001360
1361 if (divisor && count) {
1362 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001363 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001364 pipe_config->dpll = divisor[i].dpll;
1365 pipe_config->clock_set = true;
1366 break;
1367 }
1368 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001369 }
1370}
1371
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001372static int intersect_rates(const int *source_rates, int source_len,
1373 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001374 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301375{
1376 int i = 0, j = 0, k = 0;
1377
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301378 while (i < source_len && j < sink_len) {
1379 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001380 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1381 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001382 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301383 ++k;
1384 ++i;
1385 ++j;
1386 } else if (source_rates[i] < sink_rates[j]) {
1387 ++i;
1388 } else {
1389 ++j;
1390 }
1391 }
1392 return k;
1393}
1394
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001395static int intel_dp_common_rates(struct intel_dp *intel_dp,
1396 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001397{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001398 const int *source_rates, *sink_rates;
1399 int source_len, sink_len;
1400
1401 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001402 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001403
1404 return intersect_rates(source_rates, source_len,
1405 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001406 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001407}
1408
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001409static void snprintf_int_array(char *str, size_t len,
1410 const int *array, int nelem)
1411{
1412 int i;
1413
1414 str[0] = '\0';
1415
1416 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001417 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001418 if (r >= len)
1419 return;
1420 str += r;
1421 len -= r;
1422 }
1423}
1424
1425static void intel_dp_print_rates(struct intel_dp *intel_dp)
1426{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001427 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001428 int source_len, sink_len, common_len;
1429 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001430 char str[128]; /* FIXME: too big for stack? */
1431
1432 if ((drm_debug & DRM_UT_KMS) == 0)
1433 return;
1434
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001435 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001436 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1437 DRM_DEBUG_KMS("source rates: %s\n", str);
1438
1439 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1440 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1441 DRM_DEBUG_KMS("sink rates: %s\n", str);
1442
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001443 common_len = intel_dp_common_rates(intel_dp, common_rates);
1444 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1445 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001446}
1447
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001448static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301449{
1450 int i = 0;
1451
1452 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1453 if (find == rates[i])
1454 break;
1455
1456 return i;
1457}
1458
Ville Syrjälä50fec212015-03-12 17:10:34 +02001459int
1460intel_dp_max_link_rate(struct intel_dp *intel_dp)
1461{
1462 int rates[DP_MAX_SUPPORTED_RATES] = {};
1463 int len;
1464
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001465 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001466 if (WARN_ON(len <= 0))
1467 return 162000;
1468
1469 return rates[rate_to_index(0, rates) - 1];
1470}
1471
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001472int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1473{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001474 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001475}
1476
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001477void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1478 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001479{
1480 if (intel_dp->num_sink_rates) {
1481 *link_bw = 0;
1482 *rate_select =
1483 intel_dp_rate_select(intel_dp, port_clock);
1484 } else {
1485 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1486 *rate_select = 0;
1487 }
1488}
1489
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001490bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001491intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001492 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001493{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001494 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001495 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001496 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001497 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001498 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001499 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001500 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001502 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001503 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001504 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001505 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301506 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001507 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001508 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001509 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1510 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001511 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301512
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001513 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301514
1515 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001516 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301517
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001518 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001519
Imre Deakbc7d38a2013-05-16 14:40:36 +03001520 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001521 pipe_config->has_pch_encoder = true;
1522
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001523 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001524 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001525 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526
Jani Nikuladd06f902012-10-19 14:51:50 +03001527 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1528 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1529 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001530
1531 if (INTEL_INFO(dev)->gen >= 9) {
1532 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001533 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001534 if (ret)
1535 return ret;
1536 }
1537
Matt Roperb56676272015-11-04 09:05:27 -08001538 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001539 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1540 intel_connector->panel.fitting_mode);
1541 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001542 intel_pch_panel_fitting(intel_crtc, pipe_config,
1543 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001544 }
1545
Daniel Vettercb1793c2012-06-04 18:39:21 +02001546 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001547 return false;
1548
Daniel Vetter083f9562012-04-20 20:23:49 +02001549 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301550 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001551 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001552 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001553
Daniel Vetter36008362013-03-27 00:44:59 +01001554 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1555 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001556 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001557 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301558
1559 /* Get bpp from vbt only for panels that dont have bpp in edid */
1560 if (intel_connector->base.display_info.bpc == 0 &&
1561 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001562 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1563 dev_priv->vbt.edp_bpp);
1564 bpp = dev_priv->vbt.edp_bpp;
1565 }
1566
Jani Nikula344c5bb2014-09-09 11:25:13 +03001567 /*
1568 * Use the maximum clock and number of lanes the eDP panel
1569 * advertizes being capable of. The panels are generally
1570 * designed to support only a single clock and lane
1571 * configuration, and typically these values correspond to the
1572 * native resolution of the panel.
1573 */
1574 min_lane_count = max_lane_count;
1575 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001576 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001577
Daniel Vetter36008362013-03-27 00:44:59 +01001578 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001579 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1580 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001581
Dave Airliec6930992014-07-14 11:04:39 +10001582 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301583 for (lane_count = min_lane_count;
1584 lane_count <= max_lane_count;
1585 lane_count <<= 1) {
1586
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001587 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001588 link_avail = intel_dp_max_data_rate(link_clock,
1589 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001590
Daniel Vetter36008362013-03-27 00:44:59 +01001591 if (mode_rate <= link_avail) {
1592 goto found;
1593 }
1594 }
1595 }
1596 }
1597
1598 return false;
1599
1600found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001601 if (intel_dp->color_range_auto) {
1602 /*
1603 * See:
1604 * CEA-861-E - 5.1 Default Encoding Parameters
1605 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1606 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001607 pipe_config->limited_color_range =
1608 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1609 } else {
1610 pipe_config->limited_color_range =
1611 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001612 }
1613
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001614 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301615
Daniel Vetter657445f2013-05-04 10:09:18 +02001616 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001617 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001618
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001619 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1620 &link_bw, &rate_select);
1621
1622 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1623 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001624 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001625 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1626 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001627
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001628 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001629 adjusted_mode->crtc_clock,
1630 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001631 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001632
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301633 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301634 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001635 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301636 intel_link_compute_m_n(bpp, lane_count,
1637 intel_connector->panel.downclock_mode->clock,
1638 pipe_config->port_clock,
1639 &pipe_config->dp_m2_n2);
1640 }
1641
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001642 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001643 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301644 else if (IS_BROXTON(dev))
1645 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001646 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001647 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001648 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001649 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001650
Daniel Vetter36008362013-03-27 00:44:59 +01001651 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001652}
1653
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001654void intel_dp_set_link_params(struct intel_dp *intel_dp,
1655 const struct intel_crtc_state *pipe_config)
1656{
1657 intel_dp->link_rate = pipe_config->port_clock;
1658 intel_dp->lane_count = pipe_config->lane_count;
1659}
1660
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001661static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001662{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001663 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001664 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001665 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001666 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001667 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001668 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001669
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001670 intel_dp_set_link_params(intel_dp, crtc->config);
1671
Keith Packard417e8222011-11-01 19:54:11 -07001672 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001673 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001674 *
1675 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001676 * SNB CPU
1677 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001678 * CPT PCH
1679 *
1680 * IBX PCH and CPU are the same for almost everything,
1681 * except that the CPU DP PLL is configured in this
1682 * register
1683 *
1684 * CPT PCH is quite different, having many bits moved
1685 * to the TRANS_DP_CTL register instead. That
1686 * configuration happens (oddly) in ironlake_pch_enable
1687 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001688
Keith Packard417e8222011-11-01 19:54:11 -07001689 /* Preserve the BIOS-computed detected bit. This is
1690 * supposed to be read-only.
1691 */
1692 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001693
Keith Packard417e8222011-11-01 19:54:11 -07001694 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001695 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001696 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001697
Keith Packard417e8222011-11-01 19:54:11 -07001698 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001699
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001700 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001701 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1702 intel_dp->DP |= DP_SYNC_HS_HIGH;
1703 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1704 intel_dp->DP |= DP_SYNC_VS_HIGH;
1705 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1706
Jani Nikula6aba5b62013-10-04 15:08:10 +03001707 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001708 intel_dp->DP |= DP_ENHANCED_FRAMING;
1709
Daniel Vetter7c62a162013-06-01 17:16:20 +02001710 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001711 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001712 u32 trans_dp;
1713
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001714 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001715
1716 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1717 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1718 trans_dp |= TRANS_DP_ENH_FRAMING;
1719 else
1720 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1721 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001722 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001723 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1724 crtc->config->limited_color_range)
1725 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001726
1727 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1728 intel_dp->DP |= DP_SYNC_HS_HIGH;
1729 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1730 intel_dp->DP |= DP_SYNC_VS_HIGH;
1731 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1732
Jani Nikula6aba5b62013-10-04 15:08:10 +03001733 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001734 intel_dp->DP |= DP_ENHANCED_FRAMING;
1735
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001736 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001737 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001738 else if (crtc->pipe == PIPE_B)
1739 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001740 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001741}
1742
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001743#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1744#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001745
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001746#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1747#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001748
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001749#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1750#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001751
Daniel Vetter4be73782014-01-17 14:39:48 +01001752static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001753 u32 mask,
1754 u32 value)
1755{
Paulo Zanoni30add222012-10-26 19:05:45 -02001756 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001758 u32 pp_stat_reg, pp_ctrl_reg;
1759
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001760 lockdep_assert_held(&dev_priv->pps_mutex);
1761
Jani Nikulabf13e812013-09-06 07:40:05 +03001762 pp_stat_reg = _pp_stat_reg(intel_dp);
1763 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001764
1765 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001766 mask, value,
1767 I915_READ(pp_stat_reg),
1768 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001769
Jesse Barnes453c5422013-03-28 09:55:41 -07001770 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001771 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001772 I915_READ(pp_stat_reg),
1773 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001774 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001775
1776 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001777}
1778
Daniel Vetter4be73782014-01-17 14:39:48 +01001779static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001780{
1781 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001782 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001783}
1784
Daniel Vetter4be73782014-01-17 14:39:48 +01001785static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001786{
Keith Packardbd943152011-09-18 23:09:52 -07001787 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001788 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001789}
Keith Packardbd943152011-09-18 23:09:52 -07001790
Daniel Vetter4be73782014-01-17 14:39:48 +01001791static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001792{
1793 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001794
1795 /* When we disable the VDD override bit last we have to do the manual
1796 * wait. */
1797 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1798 intel_dp->panel_power_cycle_delay);
1799
Daniel Vetter4be73782014-01-17 14:39:48 +01001800 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001801}
Keith Packardbd943152011-09-18 23:09:52 -07001802
Daniel Vetter4be73782014-01-17 14:39:48 +01001803static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001804{
1805 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1806 intel_dp->backlight_on_delay);
1807}
1808
Daniel Vetter4be73782014-01-17 14:39:48 +01001809static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001810{
1811 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1812 intel_dp->backlight_off_delay);
1813}
Keith Packard99ea7122011-11-01 19:57:50 -07001814
Keith Packard832dd3c2011-11-01 19:34:06 -07001815/* Read the current pp_control value, unlocking the register if it
1816 * is locked
1817 */
1818
Jesse Barnes453c5422013-03-28 09:55:41 -07001819static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001820{
Jesse Barnes453c5422013-03-28 09:55:41 -07001821 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1822 struct drm_i915_private *dev_priv = dev->dev_private;
1823 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001824
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001825 lockdep_assert_held(&dev_priv->pps_mutex);
1826
Jani Nikulabf13e812013-09-06 07:40:05 +03001827 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301828 if (!IS_BROXTON(dev)) {
1829 control &= ~PANEL_UNLOCK_MASK;
1830 control |= PANEL_UNLOCK_REGS;
1831 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001832 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001833}
1834
Ville Syrjälä951468f2014-09-04 14:55:31 +03001835/*
1836 * Must be paired with edp_panel_vdd_off().
1837 * Must hold pps_mutex around the whole on/off sequence.
1838 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1839 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001840static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001841{
Paulo Zanoni30add222012-10-26 19:05:45 -02001842 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001843 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1844 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001845 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001846 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001847 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001848 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001849 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001850
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001851 lockdep_assert_held(&dev_priv->pps_mutex);
1852
Keith Packard97af61f572011-09-28 16:23:51 -07001853 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001854 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001855
Egbert Eich2c623c12014-11-25 12:54:57 +01001856 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001857 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001858
Daniel Vetter4be73782014-01-17 14:39:48 +01001859 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001860 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001861
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001862 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001863 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001864
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001865 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1866 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001867
Daniel Vetter4be73782014-01-17 14:39:48 +01001868 if (!edp_have_panel_power(intel_dp))
1869 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001870
Jesse Barnes453c5422013-03-28 09:55:41 -07001871 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001872 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001873
Jani Nikulabf13e812013-09-06 07:40:05 +03001874 pp_stat_reg = _pp_stat_reg(intel_dp);
1875 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001876
1877 I915_WRITE(pp_ctrl_reg, pp);
1878 POSTING_READ(pp_ctrl_reg);
1879 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1880 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001881 /*
1882 * If the panel wasn't on, delay before accessing aux channel
1883 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001884 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001885 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1886 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001887 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001888 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001889
1890 return need_to_disable;
1891}
1892
Ville Syrjälä951468f2014-09-04 14:55:31 +03001893/*
1894 * Must be paired with intel_edp_panel_vdd_off() or
1895 * intel_edp_panel_off().
1896 * Nested calls to these functions are not allowed since
1897 * we drop the lock. Caller must use some higher level
1898 * locking to prevent nested calls from other threads.
1899 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001900void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001901{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001902 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001903
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001904 if (!is_edp(intel_dp))
1905 return;
1906
Ville Syrjälä773538e82014-09-04 14:54:56 +03001907 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001908 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001909 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001910
Rob Clarke2c719b2014-12-15 13:56:32 -05001911 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001912 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001913}
1914
Daniel Vetter4be73782014-01-17 14:39:48 +01001915static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001916{
Paulo Zanoni30add222012-10-26 19:05:45 -02001917 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001918 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001919 struct intel_digital_port *intel_dig_port =
1920 dp_to_dig_port(intel_dp);
1921 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1922 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001923 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001924 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001925
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001926 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001927
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001928 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001929
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001930 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001931 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001932
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001933 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1934 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001935
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001936 pp = ironlake_get_pp_control(intel_dp);
1937 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001938
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001939 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1940 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001941
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001942 I915_WRITE(pp_ctrl_reg, pp);
1943 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001944
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001945 /* Make sure sequencer is idle before allowing subsequent activity */
1946 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1947 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001948
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001949 if ((pp & POWER_TARGET_ON) == 0)
1950 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001951
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001952 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001953 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001954}
1955
Daniel Vetter4be73782014-01-17 14:39:48 +01001956static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001957{
1958 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1959 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001960
Ville Syrjälä773538e82014-09-04 14:54:56 +03001961 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001962 if (!intel_dp->want_panel_vdd)
1963 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001964 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001965}
1966
Imre Deakaba86892014-07-30 15:57:31 +03001967static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1968{
1969 unsigned long delay;
1970
1971 /*
1972 * Queue the timer to fire a long time from now (relative to the power
1973 * down delay) to keep the panel power up across a sequence of
1974 * operations.
1975 */
1976 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1977 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1978}
1979
Ville Syrjälä951468f2014-09-04 14:55:31 +03001980/*
1981 * Must be paired with edp_panel_vdd_on().
1982 * Must hold pps_mutex around the whole on/off sequence.
1983 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1984 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001985static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001986{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001987 struct drm_i915_private *dev_priv =
1988 intel_dp_to_dev(intel_dp)->dev_private;
1989
1990 lockdep_assert_held(&dev_priv->pps_mutex);
1991
Keith Packard97af61f572011-09-28 16:23:51 -07001992 if (!is_edp(intel_dp))
1993 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001994
Rob Clarke2c719b2014-12-15 13:56:32 -05001995 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001996 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001997
Keith Packardbd943152011-09-18 23:09:52 -07001998 intel_dp->want_panel_vdd = false;
1999
Imre Deakaba86892014-07-30 15:57:31 +03002000 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002001 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002002 else
2003 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002004}
2005
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002006static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002007{
Paulo Zanoni30add222012-10-26 19:05:45 -02002008 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002009 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002010 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002011 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002012
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002013 lockdep_assert_held(&dev_priv->pps_mutex);
2014
Keith Packard97af61f572011-09-28 16:23:51 -07002015 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002016 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002017
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002018 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2019 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002020
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002021 if (WARN(edp_have_panel_power(intel_dp),
2022 "eDP port %c panel power already on\n",
2023 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002024 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002025
Daniel Vetter4be73782014-01-17 14:39:48 +01002026 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002027
Jani Nikulabf13e812013-09-06 07:40:05 +03002028 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002029 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002030 if (IS_GEN5(dev)) {
2031 /* ILK workaround: disable reset around power sequence */
2032 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002033 I915_WRITE(pp_ctrl_reg, pp);
2034 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002035 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002036
Keith Packard1c0ae802011-09-19 13:59:29 -07002037 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002038 if (!IS_GEN5(dev))
2039 pp |= PANEL_POWER_RESET;
2040
Jesse Barnes453c5422013-03-28 09:55:41 -07002041 I915_WRITE(pp_ctrl_reg, pp);
2042 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002043
Daniel Vetter4be73782014-01-17 14:39:48 +01002044 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002045 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002046
Keith Packard05ce1a42011-09-29 16:33:01 -07002047 if (IS_GEN5(dev)) {
2048 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002049 I915_WRITE(pp_ctrl_reg, pp);
2050 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002051 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002052}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002053
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002054void intel_edp_panel_on(struct intel_dp *intel_dp)
2055{
2056 if (!is_edp(intel_dp))
2057 return;
2058
2059 pps_lock(intel_dp);
2060 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002061 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002062}
2063
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002064
2065static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002066{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002067 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2068 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002069 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002070 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002071 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002072 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002073 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002074
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002075 lockdep_assert_held(&dev_priv->pps_mutex);
2076
Keith Packard97af61f572011-09-28 16:23:51 -07002077 if (!is_edp(intel_dp))
2078 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002079
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002080 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2081 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002082
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002083 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2084 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002085
Jesse Barnes453c5422013-03-28 09:55:41 -07002086 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002087 /* We need to switch off panel power _and_ force vdd, for otherwise some
2088 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002089 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2090 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002091
Jani Nikulabf13e812013-09-06 07:40:05 +03002092 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002093
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002094 intel_dp->want_panel_vdd = false;
2095
Jesse Barnes453c5422013-03-28 09:55:41 -07002096 I915_WRITE(pp_ctrl_reg, pp);
2097 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002098
Paulo Zanonidce56b32013-12-19 14:29:40 -02002099 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002100 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002101
2102 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002103 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002104 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002105}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002106
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002107void intel_edp_panel_off(struct intel_dp *intel_dp)
2108{
2109 if (!is_edp(intel_dp))
2110 return;
2111
2112 pps_lock(intel_dp);
2113 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002114 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002115}
2116
Jani Nikula1250d102014-08-12 17:11:39 +03002117/* Enable backlight in the panel power control. */
2118static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002119{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002120 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2121 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002122 struct drm_i915_private *dev_priv = dev->dev_private;
2123 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002124 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002125
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002126 /*
2127 * If we enable the backlight right away following a panel power
2128 * on, we may see slight flicker as the panel syncs with the eDP
2129 * link. So delay a bit to make sure the image is solid before
2130 * allowing it to appear.
2131 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002132 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002133
Ville Syrjälä773538e82014-09-04 14:54:56 +03002134 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002135
Jesse Barnes453c5422013-03-28 09:55:41 -07002136 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002137 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002138
Jani Nikulabf13e812013-09-06 07:40:05 +03002139 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002140
2141 I915_WRITE(pp_ctrl_reg, pp);
2142 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002143
Ville Syrjälä773538e82014-09-04 14:54:56 +03002144 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002145}
2146
Jani Nikula1250d102014-08-12 17:11:39 +03002147/* Enable backlight PWM and backlight PP control. */
2148void intel_edp_backlight_on(struct intel_dp *intel_dp)
2149{
2150 if (!is_edp(intel_dp))
2151 return;
2152
2153 DRM_DEBUG_KMS("\n");
2154
2155 intel_panel_enable_backlight(intel_dp->attached_connector);
2156 _intel_edp_backlight_on(intel_dp);
2157}
2158
2159/* Disable backlight in the panel power control. */
2160static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002161{
Paulo Zanoni30add222012-10-26 19:05:45 -02002162 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002163 struct drm_i915_private *dev_priv = dev->dev_private;
2164 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002165 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002166
Keith Packardf01eca22011-09-28 16:48:10 -07002167 if (!is_edp(intel_dp))
2168 return;
2169
Ville Syrjälä773538e82014-09-04 14:54:56 +03002170 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002171
Jesse Barnes453c5422013-03-28 09:55:41 -07002172 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002173 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002174
Jani Nikulabf13e812013-09-06 07:40:05 +03002175 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002176
2177 I915_WRITE(pp_ctrl_reg, pp);
2178 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002179
Ville Syrjälä773538e82014-09-04 14:54:56 +03002180 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002181
Paulo Zanonidce56b32013-12-19 14:29:40 -02002182 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002183 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002184}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002185
Jani Nikula1250d102014-08-12 17:11:39 +03002186/* Disable backlight PP control and backlight PWM. */
2187void intel_edp_backlight_off(struct intel_dp *intel_dp)
2188{
2189 if (!is_edp(intel_dp))
2190 return;
2191
2192 DRM_DEBUG_KMS("\n");
2193
2194 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002195 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002196}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002197
Jani Nikula73580fb72014-08-12 17:11:41 +03002198/*
2199 * Hook for controlling the panel power control backlight through the bl_power
2200 * sysfs attribute. Take care to handle multiple calls.
2201 */
2202static void intel_edp_backlight_power(struct intel_connector *connector,
2203 bool enable)
2204{
2205 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002206 bool is_enabled;
2207
Ville Syrjälä773538e82014-09-04 14:54:56 +03002208 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002209 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002210 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002211
2212 if (is_enabled == enable)
2213 return;
2214
Jani Nikula23ba9372014-08-27 14:08:43 +03002215 DRM_DEBUG_KMS("panel power control backlight %s\n",
2216 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002217
2218 if (enable)
2219 _intel_edp_backlight_on(intel_dp);
2220 else
2221 _intel_edp_backlight_off(intel_dp);
2222}
2223
Ville Syrjälä64e10772015-10-29 21:26:01 +02002224static const char *state_string(bool enabled)
2225{
2226 return enabled ? "on" : "off";
2227}
2228
2229static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2230{
2231 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2232 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2233 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2234
2235 I915_STATE_WARN(cur_state != state,
2236 "DP port %c state assertion failure (expected %s, current %s)\n",
2237 port_name(dig_port->port),
2238 state_string(state), state_string(cur_state));
2239}
2240#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2241
2242static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2243{
2244 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2245
2246 I915_STATE_WARN(cur_state != state,
2247 "eDP PLL state assertion failure (expected %s, current %s)\n",
2248 state_string(state), state_string(cur_state));
2249}
2250#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2251#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2252
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002253static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002254{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002255 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002256 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2257 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002258
Ville Syrjälä64e10772015-10-29 21:26:01 +02002259 assert_pipe_disabled(dev_priv, crtc->pipe);
2260 assert_dp_port_disabled(intel_dp);
2261 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002262
Ville Syrjäläabfce942015-10-29 21:26:03 +02002263 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2264 crtc->config->port_clock);
2265
2266 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2267
2268 if (crtc->config->port_clock == 162000)
2269 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2270 else
2271 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2272
2273 I915_WRITE(DP_A, intel_dp->DP);
2274 POSTING_READ(DP_A);
2275 udelay(500);
2276
Daniel Vetter07679352012-09-06 22:15:42 +02002277 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002278
Daniel Vetter07679352012-09-06 22:15:42 +02002279 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002280 POSTING_READ(DP_A);
2281 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002282}
2283
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002284static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002285{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002286 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002287 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2288 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002289
Ville Syrjälä64e10772015-10-29 21:26:01 +02002290 assert_pipe_disabled(dev_priv, crtc->pipe);
2291 assert_dp_port_disabled(intel_dp);
2292 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002293
Ville Syrjäläabfce942015-10-29 21:26:03 +02002294 DRM_DEBUG_KMS("disabling eDP PLL\n");
2295
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002296 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002297
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002298 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002299 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002300 udelay(200);
2301}
2302
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002303/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002304void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002305{
2306 int ret, i;
2307
2308 /* Should have a valid DPCD by this point */
2309 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2310 return;
2311
2312 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002313 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2314 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002315 } else {
2316 /*
2317 * When turning on, we need to retry for 1ms to give the sink
2318 * time to wake up.
2319 */
2320 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002321 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2322 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002323 if (ret == 1)
2324 break;
2325 msleep(1);
2326 }
2327 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002328
2329 if (ret != 1)
2330 DRM_DEBUG_KMS("failed to %s sink power state\n",
2331 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002332}
2333
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002334static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2335 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002336{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002337 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002338 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002339 struct drm_device *dev = encoder->base.dev;
2340 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002341 enum intel_display_power_domain power_domain;
2342 u32 tmp;
2343
2344 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002345 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002346 return false;
2347
2348 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002349
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002350 if (!(tmp & DP_PORT_EN))
2351 return false;
2352
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002353 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002354 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002355 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002356 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002357
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002358 for_each_pipe(dev_priv, p) {
2359 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2360 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2361 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002362 return true;
2363 }
2364 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002365
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002366 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2367 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002368 } else if (IS_CHERRYVIEW(dev)) {
2369 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2370 } else {
2371 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002372 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002373
2374 return true;
2375}
2376
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002377static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002378 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002379{
2380 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002381 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002382 struct drm_device *dev = encoder->base.dev;
2383 struct drm_i915_private *dev_priv = dev->dev_private;
2384 enum port port = dp_to_dig_port(intel_dp)->port;
2385 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002386 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002387
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002388 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002389
2390 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002391
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002392 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002393 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2394
2395 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002396 flags |= DRM_MODE_FLAG_PHSYNC;
2397 else
2398 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002399
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002400 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002401 flags |= DRM_MODE_FLAG_PVSYNC;
2402 else
2403 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002404 } else {
2405 if (tmp & DP_SYNC_HS_HIGH)
2406 flags |= DRM_MODE_FLAG_PHSYNC;
2407 else
2408 flags |= DRM_MODE_FLAG_NHSYNC;
2409
2410 if (tmp & DP_SYNC_VS_HIGH)
2411 flags |= DRM_MODE_FLAG_PVSYNC;
2412 else
2413 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002414 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002415
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002416 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002417
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002418 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2419 tmp & DP_COLOR_RANGE_16_235)
2420 pipe_config->limited_color_range = true;
2421
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002422 pipe_config->has_dp_encoder = true;
2423
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002424 pipe_config->lane_count =
2425 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2426
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002427 intel_dp_get_m_n(crtc, pipe_config);
2428
Ville Syrjälä18442d02013-09-13 16:00:08 +03002429 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002430 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002431 pipe_config->port_clock = 162000;
2432 else
2433 pipe_config->port_clock = 270000;
2434 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002435
2436 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2437 &pipe_config->dp_m_n);
2438
2439 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2440 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2441
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002442 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002443
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002444 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2445 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2446 /*
2447 * This is a big fat ugly hack.
2448 *
2449 * Some machines in UEFI boot mode provide us a VBT that has 18
2450 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2451 * unknown we fail to light up. Yet the same BIOS boots up with
2452 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2453 * max, not what it tells us to use.
2454 *
2455 * Note: This will still be broken if the eDP panel is not lit
2456 * up by the BIOS, and thus we can't get the mode at module
2457 * load.
2458 */
2459 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2460 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2461 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2462 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002463}
2464
Daniel Vettere8cb4552012-07-01 13:05:48 +02002465static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002466{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002467 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002468 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002469 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2470
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002471 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002472 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002473
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002474 if (HAS_PSR(dev) && !HAS_DDI(dev))
2475 intel_psr_disable(intel_dp);
2476
Daniel Vetter6cb49832012-05-20 17:14:50 +02002477 /* Make sure the panel is off before trying to change the mode. But also
2478 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002479 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002480 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002481 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002482 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002483
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002484 /* disable the port before the pipe on g4x */
2485 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002486 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002487}
2488
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002489static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002490{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002491 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002492 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002493
Ville Syrjälä49277c32014-03-31 18:21:26 +03002494 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002495
2496 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002497 if (port == PORT_A)
2498 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002499}
2500
2501static void vlv_post_disable_dp(struct intel_encoder *encoder)
2502{
2503 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2504
2505 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002506}
2507
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002508static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2509 bool reset)
2510{
2511 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2512 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2513 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2514 enum pipe pipe = crtc->pipe;
2515 uint32_t val;
2516
2517 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2518 if (reset)
2519 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2520 else
2521 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2522 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2523
2524 if (crtc->config->lane_count > 2) {
2525 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2526 if (reset)
2527 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2528 else
2529 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2530 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2531 }
2532
2533 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2534 val |= CHV_PCS_REQ_SOFTRESET_EN;
2535 if (reset)
2536 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2537 else
2538 val |= DPIO_PCS_CLK_SOFT_RESET;
2539 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2540
2541 if (crtc->config->lane_count > 2) {
2542 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2543 val |= CHV_PCS_REQ_SOFTRESET_EN;
2544 if (reset)
2545 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2546 else
2547 val |= DPIO_PCS_CLK_SOFT_RESET;
2548 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2549 }
2550}
2551
Ville Syrjälä580d3812014-04-09 13:29:00 +03002552static void chv_post_disable_dp(struct intel_encoder *encoder)
2553{
2554 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002555 struct drm_device *dev = encoder->base.dev;
2556 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002557
2558 intel_dp_link_down(intel_dp);
2559
Ville Syrjäläa5805162015-05-26 20:42:30 +03002560 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002561
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002562 /* Assert data lane reset */
2563 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002564
Ville Syrjäläa5805162015-05-26 20:42:30 +03002565 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002566}
2567
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002568static void
2569_intel_dp_set_link_train(struct intel_dp *intel_dp,
2570 uint32_t *DP,
2571 uint8_t dp_train_pat)
2572{
2573 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2574 struct drm_device *dev = intel_dig_port->base.base.dev;
2575 struct drm_i915_private *dev_priv = dev->dev_private;
2576 enum port port = intel_dig_port->port;
2577
2578 if (HAS_DDI(dev)) {
2579 uint32_t temp = I915_READ(DP_TP_CTL(port));
2580
2581 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2582 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2583 else
2584 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2585
2586 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2587 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2588 case DP_TRAINING_PATTERN_DISABLE:
2589 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2590
2591 break;
2592 case DP_TRAINING_PATTERN_1:
2593 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2594 break;
2595 case DP_TRAINING_PATTERN_2:
2596 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2597 break;
2598 case DP_TRAINING_PATTERN_3:
2599 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2600 break;
2601 }
2602 I915_WRITE(DP_TP_CTL(port), temp);
2603
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002604 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2605 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002606 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2607
2608 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2609 case DP_TRAINING_PATTERN_DISABLE:
2610 *DP |= DP_LINK_TRAIN_OFF_CPT;
2611 break;
2612 case DP_TRAINING_PATTERN_1:
2613 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2614 break;
2615 case DP_TRAINING_PATTERN_2:
2616 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2617 break;
2618 case DP_TRAINING_PATTERN_3:
2619 DRM_ERROR("DP training pattern 3 not supported\n");
2620 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2621 break;
2622 }
2623
2624 } else {
2625 if (IS_CHERRYVIEW(dev))
2626 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2627 else
2628 *DP &= ~DP_LINK_TRAIN_MASK;
2629
2630 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2631 case DP_TRAINING_PATTERN_DISABLE:
2632 *DP |= DP_LINK_TRAIN_OFF;
2633 break;
2634 case DP_TRAINING_PATTERN_1:
2635 *DP |= DP_LINK_TRAIN_PAT_1;
2636 break;
2637 case DP_TRAINING_PATTERN_2:
2638 *DP |= DP_LINK_TRAIN_PAT_2;
2639 break;
2640 case DP_TRAINING_PATTERN_3:
2641 if (IS_CHERRYVIEW(dev)) {
2642 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2643 } else {
2644 DRM_ERROR("DP training pattern 3 not supported\n");
2645 *DP |= DP_LINK_TRAIN_PAT_2;
2646 }
2647 break;
2648 }
2649 }
2650}
2651
2652static void intel_dp_enable_port(struct intel_dp *intel_dp)
2653{
2654 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002656 struct intel_crtc *crtc =
2657 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002658
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002659 /* enable with pattern 1 (as per spec) */
2660 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2661 DP_TRAINING_PATTERN_1);
2662
2663 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2664 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002665
2666 /*
2667 * Magic for VLV/CHV. We _must_ first set up the register
2668 * without actually enabling the port, and then do another
2669 * write to enable the port. Otherwise link training will
2670 * fail when the power sequencer is freshly used for this port.
2671 */
2672 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002673 if (crtc->config->has_audio)
2674 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002675
2676 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2677 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002678}
2679
Daniel Vettere8cb4552012-07-01 13:05:48 +02002680static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002681{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002682 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2683 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002684 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002685 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002686 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002687 enum port port = dp_to_dig_port(intel_dp)->port;
2688 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002689
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002690 if (WARN_ON(dp_reg & DP_PORT_EN))
2691 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002692
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002693 pps_lock(intel_dp);
2694
2695 if (IS_VALLEYVIEW(dev))
2696 vlv_init_panel_power_sequencer(intel_dp);
2697
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002698 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002699
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002700 if (port == PORT_A && IS_GEN5(dev_priv)) {
2701 /*
2702 * Underrun reporting for the other pipe was disabled in
2703 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2704 * enabled, so it's now safe to re-enable underrun reporting.
2705 */
2706 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2707 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2708 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2709 }
2710
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002711 edp_panel_vdd_on(intel_dp);
2712 edp_panel_on(intel_dp);
2713 edp_panel_vdd_off(intel_dp, true);
2714
2715 pps_unlock(intel_dp);
2716
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002717 if (IS_VALLEYVIEW(dev)) {
2718 unsigned int lane_mask = 0x0;
2719
2720 if (IS_CHERRYVIEW(dev))
2721 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2722
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002723 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2724 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002725 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002726
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002727 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2728 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002729 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002730
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002731 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002732 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002733 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002734 intel_audio_codec_enable(encoder);
2735 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002736}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002737
Jani Nikulaecff4f32013-09-06 07:38:29 +03002738static void g4x_enable_dp(struct intel_encoder *encoder)
2739{
Jani Nikula828f5c62013-09-05 16:44:45 +03002740 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2741
Jani Nikulaecff4f32013-09-06 07:38:29 +03002742 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002743 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002744}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002745
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002746static void vlv_enable_dp(struct intel_encoder *encoder)
2747{
Jani Nikula828f5c62013-09-05 16:44:45 +03002748 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2749
Daniel Vetter4be73782014-01-17 14:39:48 +01002750 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002751 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002752}
2753
Jani Nikulaecff4f32013-09-06 07:38:29 +03002754static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002755{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002756 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002757 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002758 enum port port = dp_to_dig_port(intel_dp)->port;
2759 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002760
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002761 intel_dp_prepare(encoder);
2762
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002763 if (port == PORT_A && IS_GEN5(dev_priv)) {
2764 /*
2765 * We get FIFO underruns on the other pipe when
2766 * enabling the CPU eDP PLL, and when enabling CPU
2767 * eDP port. We could potentially avoid the PLL
2768 * underrun with a vblank wait just prior to enabling
2769 * the PLL, but that doesn't appear to help the port
2770 * enable case. Just sweep it all under the rug.
2771 */
2772 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2773 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2774 }
2775
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002776 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002777 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002778 ironlake_edp_pll_on(intel_dp);
2779}
2780
Ville Syrjälä83b84592014-10-16 21:29:51 +03002781static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2782{
2783 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2784 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2785 enum pipe pipe = intel_dp->pps_pipe;
2786 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2787
2788 edp_panel_vdd_off_sync(intel_dp);
2789
2790 /*
2791 * VLV seems to get confused when multiple power seqeuencers
2792 * have the same port selected (even if only one has power/vdd
2793 * enabled). The failure manifests as vlv_wait_port_ready() failing
2794 * CHV on the other hand doesn't seem to mind having the same port
2795 * selected in multiple power seqeuencers, but let's clear the
2796 * port select always when logically disconnecting a power sequencer
2797 * from a port.
2798 */
2799 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2800 pipe_name(pipe), port_name(intel_dig_port->port));
2801 I915_WRITE(pp_on_reg, 0);
2802 POSTING_READ(pp_on_reg);
2803
2804 intel_dp->pps_pipe = INVALID_PIPE;
2805}
2806
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002807static void vlv_steal_power_sequencer(struct drm_device *dev,
2808 enum pipe pipe)
2809{
2810 struct drm_i915_private *dev_priv = dev->dev_private;
2811 struct intel_encoder *encoder;
2812
2813 lockdep_assert_held(&dev_priv->pps_mutex);
2814
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002815 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2816 return;
2817
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002818 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2819 base.head) {
2820 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002821 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002822
2823 if (encoder->type != INTEL_OUTPUT_EDP)
2824 continue;
2825
2826 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002827 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002828
2829 if (intel_dp->pps_pipe != pipe)
2830 continue;
2831
2832 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002833 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002834
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002835 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002836 "stealing pipe %c power sequencer from active eDP port %c\n",
2837 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002838
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002839 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002840 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002841 }
2842}
2843
2844static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2845{
2846 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2847 struct intel_encoder *encoder = &intel_dig_port->base;
2848 struct drm_device *dev = encoder->base.dev;
2849 struct drm_i915_private *dev_priv = dev->dev_private;
2850 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002851
2852 lockdep_assert_held(&dev_priv->pps_mutex);
2853
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002854 if (!is_edp(intel_dp))
2855 return;
2856
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002857 if (intel_dp->pps_pipe == crtc->pipe)
2858 return;
2859
2860 /*
2861 * If another power sequencer was being used on this
2862 * port previously make sure to turn off vdd there while
2863 * we still have control of it.
2864 */
2865 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002866 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002867
2868 /*
2869 * We may be stealing the power
2870 * sequencer from another port.
2871 */
2872 vlv_steal_power_sequencer(dev, crtc->pipe);
2873
2874 /* now it's all ours */
2875 intel_dp->pps_pipe = crtc->pipe;
2876
2877 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2878 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2879
2880 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002881 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2882 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002883}
2884
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002885static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2886{
2887 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2888 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002889 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002890 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002891 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002892 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002893 int pipe = intel_crtc->pipe;
2894 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002895
Ville Syrjäläa5805162015-05-26 20:42:30 +03002896 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002897
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002898 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002899 val = 0;
2900 if (pipe)
2901 val |= (1<<21);
2902 else
2903 val &= ~(1<<21);
2904 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002905 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2906 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2907 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002908
Ville Syrjäläa5805162015-05-26 20:42:30 +03002909 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002910
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002911 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002912}
2913
Jani Nikulaecff4f32013-09-06 07:38:29 +03002914static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002915{
2916 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2917 struct drm_device *dev = encoder->base.dev;
2918 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002919 struct intel_crtc *intel_crtc =
2920 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002921 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002922 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002923
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002924 intel_dp_prepare(encoder);
2925
Jesse Barnes89b667f2013-04-18 14:51:36 -07002926 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002927 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002928 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002929 DPIO_PCS_TX_LANE2_RESET |
2930 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002931 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002932 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2933 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2934 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2935 DPIO_PCS_CLK_SOFT_RESET);
2936
2937 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002938 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2939 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2940 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002941 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002942}
2943
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002944static void chv_pre_enable_dp(struct intel_encoder *encoder)
2945{
2946 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2947 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2948 struct drm_device *dev = encoder->base.dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002950 struct intel_crtc *intel_crtc =
2951 to_intel_crtc(encoder->base.crtc);
2952 enum dpio_channel ch = vlv_dport_to_channel(dport);
2953 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002954 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002955 u32 val;
2956
Ville Syrjäläa5805162015-05-26 20:42:30 +03002957 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002958
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002959 /* allow hardware to manage TX FIFO reset source */
2960 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2961 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2962 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2963
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002964 if (intel_crtc->config->lane_count > 2) {
2965 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2966 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2967 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2968 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002969
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002970 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002971 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002972 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002973 if (intel_crtc->config->lane_count == 1)
2974 data = 0x0;
2975 else
2976 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002977 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2978 data << DPIO_UPAR_SHIFT);
2979 }
2980
2981 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002982 if (intel_crtc->config->port_clock > 270000)
2983 stagger = 0x18;
2984 else if (intel_crtc->config->port_clock > 135000)
2985 stagger = 0xd;
2986 else if (intel_crtc->config->port_clock > 67500)
2987 stagger = 0x7;
2988 else if (intel_crtc->config->port_clock > 33750)
2989 stagger = 0x4;
2990 else
2991 stagger = 0x2;
2992
2993 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2994 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2995 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2996
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002997 if (intel_crtc->config->lane_count > 2) {
2998 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2999 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3000 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3001 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003002
3003 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3004 DPIO_LANESTAGGER_STRAP(stagger) |
3005 DPIO_LANESTAGGER_STRAP_OVRD |
3006 DPIO_TX1_STAGGER_MASK(0x1f) |
3007 DPIO_TX1_STAGGER_MULT(6) |
3008 DPIO_TX2_STAGGER_MULT(0));
3009
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003010 if (intel_crtc->config->lane_count > 2) {
3011 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3012 DPIO_LANESTAGGER_STRAP(stagger) |
3013 DPIO_LANESTAGGER_STRAP_OVRD |
3014 DPIO_TX1_STAGGER_MASK(0x1f) |
3015 DPIO_TX1_STAGGER_MULT(7) |
3016 DPIO_TX2_STAGGER_MULT(5));
3017 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003018
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003019 /* Deassert data lane reset */
3020 chv_data_lane_soft_reset(encoder, false);
3021
Ville Syrjäläa5805162015-05-26 20:42:30 +03003022 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003023
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003024 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003025
3026 /* Second common lane will stay alive on its own now */
3027 if (dport->release_cl2_override) {
3028 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3029 dport->release_cl2_override = false;
3030 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003031}
3032
Ville Syrjälä9197c882014-04-09 13:29:05 +03003033static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3034{
3035 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3036 struct drm_device *dev = encoder->base.dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc =
3039 to_intel_crtc(encoder->base.crtc);
3040 enum dpio_channel ch = vlv_dport_to_channel(dport);
3041 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003042 unsigned int lane_mask =
3043 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003044 u32 val;
3045
Ville Syrjälä625695f2014-06-28 02:04:02 +03003046 intel_dp_prepare(encoder);
3047
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003048 /*
3049 * Must trick the second common lane into life.
3050 * Otherwise we can't even access the PLL.
3051 */
3052 if (ch == DPIO_CH0 && pipe == PIPE_B)
3053 dport->release_cl2_override =
3054 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3055
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003056 chv_phy_powergate_lanes(encoder, true, lane_mask);
3057
Ville Syrjäläa5805162015-05-26 20:42:30 +03003058 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003059
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003060 /* Assert data lane reset */
3061 chv_data_lane_soft_reset(encoder, true);
3062
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003063 /* program left/right clock distribution */
3064 if (pipe != PIPE_B) {
3065 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3066 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3067 if (ch == DPIO_CH0)
3068 val |= CHV_BUFLEFTENA1_FORCE;
3069 if (ch == DPIO_CH1)
3070 val |= CHV_BUFRIGHTENA1_FORCE;
3071 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3072 } else {
3073 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3074 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3075 if (ch == DPIO_CH0)
3076 val |= CHV_BUFLEFTENA2_FORCE;
3077 if (ch == DPIO_CH1)
3078 val |= CHV_BUFRIGHTENA2_FORCE;
3079 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3080 }
3081
Ville Syrjälä9197c882014-04-09 13:29:05 +03003082 /* program clock channel usage */
3083 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3084 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3085 if (pipe != PIPE_B)
3086 val &= ~CHV_PCS_USEDCLKCHANNEL;
3087 else
3088 val |= CHV_PCS_USEDCLKCHANNEL;
3089 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3090
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003091 if (intel_crtc->config->lane_count > 2) {
3092 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3093 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3094 if (pipe != PIPE_B)
3095 val &= ~CHV_PCS_USEDCLKCHANNEL;
3096 else
3097 val |= CHV_PCS_USEDCLKCHANNEL;
3098 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3099 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003100
3101 /*
3102 * This a a bit weird since generally CL
3103 * matches the pipe, but here we need to
3104 * pick the CL based on the port.
3105 */
3106 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3107 if (pipe != PIPE_B)
3108 val &= ~CHV_CMN_USEDCLKCHANNEL;
3109 else
3110 val |= CHV_CMN_USEDCLKCHANNEL;
3111 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3112
Ville Syrjäläa5805162015-05-26 20:42:30 +03003113 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003114}
3115
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003116static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3117{
3118 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3119 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3120 u32 val;
3121
3122 mutex_lock(&dev_priv->sb_lock);
3123
3124 /* disable left/right clock distribution */
3125 if (pipe != PIPE_B) {
3126 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3127 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3128 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3129 } else {
3130 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3131 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3132 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3133 }
3134
3135 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003136
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003137 /*
3138 * Leave the power down bit cleared for at least one
3139 * lane so that chv_powergate_phy_ch() will power
3140 * on something when the channel is otherwise unused.
3141 * When the port is off and the override is removed
3142 * the lanes power down anyway, so otherwise it doesn't
3143 * really matter what the state of power down bits is
3144 * after this.
3145 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003146 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003147}
3148
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003149/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003150 * Native read with retry for link status and receiver capability reads for
3151 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003152 *
3153 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3154 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003155 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003156static ssize_t
3157intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3158 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003159{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003160 ssize_t ret;
3161 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003162
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003163 /*
3164 * Sometime we just get the same incorrect byte repeated
3165 * over the entire buffer. Doing just one throw away read
3166 * initially seems to "solve" it.
3167 */
3168 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3169
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003170 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003171 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3172 if (ret == size)
3173 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003174 msleep(1);
3175 }
3176
Jani Nikula9d1a1032014-03-14 16:51:15 +02003177 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003178}
3179
3180/*
3181 * Fetch AUX CH registers 0x202 - 0x207 which contain
3182 * link status information
3183 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003184bool
Keith Packard93f62da2011-11-01 19:45:03 -07003185intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003186{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003187 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3188 DP_LANE0_1_STATUS,
3189 link_status,
3190 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003191}
3192
Paulo Zanoni11002442014-06-13 18:45:41 -03003193/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003194uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003195intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003196{
Paulo Zanoni30add222012-10-26 19:05:45 -02003197 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303198 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003199 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003200
Vandana Kannan93147262014-11-18 15:45:29 +05303201 if (IS_BROXTON(dev))
3202 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3203 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303204 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303205 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003206 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303207 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303208 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003209 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003211 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003213 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303214 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003215}
3216
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003217uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003218intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3219{
Paulo Zanoni30add222012-10-26 19:05:45 -02003220 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003221 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003222
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003223 if (INTEL_INFO(dev)->gen >= 9) {
3224 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3226 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3228 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3229 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3230 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303231 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3232 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003233 default:
3234 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3235 }
3236 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003237 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303238 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3239 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3240 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3241 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3243 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3244 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003245 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303246 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003247 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003248 } else if (IS_VALLEYVIEW(dev)) {
3249 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303250 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3251 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3253 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3254 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3255 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3256 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003257 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303258 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003259 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003260 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003261 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303262 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3263 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3264 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3265 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3266 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003267 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303268 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003269 }
3270 } else {
3271 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3273 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3275 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3276 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3277 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3278 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003279 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303280 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003281 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003282 }
3283}
3284
Daniel Vetter5829975c2015-04-16 11:36:52 +02003285static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003286{
3287 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3288 struct drm_i915_private *dev_priv = dev->dev_private;
3289 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003290 struct intel_crtc *intel_crtc =
3291 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292 unsigned long demph_reg_value, preemph_reg_value,
3293 uniqtranscale_reg_value;
3294 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003295 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003296 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003297
3298 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003300 preemph_reg_value = 0x0004000;
3301 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003303 demph_reg_value = 0x2B405555;
3304 uniqtranscale_reg_value = 0x552AB83A;
3305 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003307 demph_reg_value = 0x2B404040;
3308 uniqtranscale_reg_value = 0x5548B83A;
3309 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003311 demph_reg_value = 0x2B245555;
3312 uniqtranscale_reg_value = 0x5560B83A;
3313 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003315 demph_reg_value = 0x2B405555;
3316 uniqtranscale_reg_value = 0x5598DA3A;
3317 break;
3318 default:
3319 return 0;
3320 }
3321 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303322 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003323 preemph_reg_value = 0x0002000;
3324 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 demph_reg_value = 0x2B404040;
3327 uniqtranscale_reg_value = 0x5552B83A;
3328 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003330 demph_reg_value = 0x2B404848;
3331 uniqtranscale_reg_value = 0x5580B83A;
3332 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003334 demph_reg_value = 0x2B404040;
3335 uniqtranscale_reg_value = 0x55ADDA3A;
3336 break;
3337 default:
3338 return 0;
3339 }
3340 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003342 preemph_reg_value = 0x0000000;
3343 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003345 demph_reg_value = 0x2B305555;
3346 uniqtranscale_reg_value = 0x5570B83A;
3347 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003349 demph_reg_value = 0x2B2B4040;
3350 uniqtranscale_reg_value = 0x55ADDA3A;
3351 break;
3352 default:
3353 return 0;
3354 }
3355 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303356 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003357 preemph_reg_value = 0x0006000;
3358 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003360 demph_reg_value = 0x1B405555;
3361 uniqtranscale_reg_value = 0x55ADDA3A;
3362 break;
3363 default:
3364 return 0;
3365 }
3366 break;
3367 default:
3368 return 0;
3369 }
3370
Ville Syrjäläa5805162015-05-26 20:42:30 +03003371 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003372 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3373 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3374 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003375 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003376 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3377 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3378 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3379 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003380 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003381
3382 return 0;
3383}
3384
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003385static bool chv_need_uniq_trans_scale(uint8_t train_set)
3386{
3387 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3388 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3389}
3390
Daniel Vetter5829975c2015-04-16 11:36:52 +02003391static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003392{
3393 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3396 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003397 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003398 uint8_t train_set = intel_dp->train_set[0];
3399 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003400 enum pipe pipe = intel_crtc->pipe;
3401 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003402
3403 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303404 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003405 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003407 deemph_reg_value = 128;
3408 margin_reg_value = 52;
3409 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003411 deemph_reg_value = 128;
3412 margin_reg_value = 77;
3413 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303414 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003415 deemph_reg_value = 128;
3416 margin_reg_value = 102;
3417 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303418 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003419 deemph_reg_value = 128;
3420 margin_reg_value = 154;
3421 /* FIXME extra to set for 1200 */
3422 break;
3423 default:
3424 return 0;
3425 }
3426 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003428 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003430 deemph_reg_value = 85;
3431 margin_reg_value = 78;
3432 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003434 deemph_reg_value = 85;
3435 margin_reg_value = 116;
3436 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003438 deemph_reg_value = 85;
3439 margin_reg_value = 154;
3440 break;
3441 default:
3442 return 0;
3443 }
3444 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303445 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003446 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003448 deemph_reg_value = 64;
3449 margin_reg_value = 104;
3450 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303451 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003452 deemph_reg_value = 64;
3453 margin_reg_value = 154;
3454 break;
3455 default:
3456 return 0;
3457 }
3458 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303459 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003460 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303461 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003462 deemph_reg_value = 43;
3463 margin_reg_value = 154;
3464 break;
3465 default:
3466 return 0;
3467 }
3468 break;
3469 default:
3470 return 0;
3471 }
3472
Ville Syrjäläa5805162015-05-26 20:42:30 +03003473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003474
3475 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003476 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3477 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003478 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3479 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003480 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3481
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003482 if (intel_crtc->config->lane_count > 2) {
3483 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3484 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3485 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3486 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3487 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3488 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003489
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003490 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3491 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3492 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3493 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3494
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003495 if (intel_crtc->config->lane_count > 2) {
3496 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3497 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3498 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3499 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3500 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003501
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003502 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003503 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003504 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3505 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3506 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3507 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3508 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003509
3510 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003511 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003512 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003513
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003514 val &= ~DPIO_SWING_MARGIN000_MASK;
3515 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003516
3517 /*
3518 * Supposedly this value shouldn't matter when unique transition
3519 * scale is disabled, but in fact it does matter. Let's just
3520 * always program the same value and hope it's OK.
3521 */
3522 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3523 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3524
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003525 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3526 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003527
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003528 /*
3529 * The document said it needs to set bit 27 for ch0 and bit 26
3530 * for ch1. Might be a typo in the doc.
3531 * For now, for this unique transition scale selection, set bit
3532 * 27 for ch0 and ch1.
3533 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003534 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003535 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003536 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003537 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003538 else
3539 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3540 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003541 }
3542
3543 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003544 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3545 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3546 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3547
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003548 if (intel_crtc->config->lane_count > 2) {
3549 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3550 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3551 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3552 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003553
Ville Syrjäläa5805162015-05-26 20:42:30 +03003554 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003555
3556 return 0;
3557}
3558
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003560gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003561{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003562 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003563
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003564 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303565 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003566 default:
3567 signal_levels |= DP_VOLTAGE_0_4;
3568 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303569 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003570 signal_levels |= DP_VOLTAGE_0_6;
3571 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303572 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003573 signal_levels |= DP_VOLTAGE_0_8;
3574 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303575 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003576 signal_levels |= DP_VOLTAGE_1_2;
3577 break;
3578 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003579 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303580 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581 default:
3582 signal_levels |= DP_PRE_EMPHASIS_0;
3583 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303584 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003585 signal_levels |= DP_PRE_EMPHASIS_3_5;
3586 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303587 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003588 signal_levels |= DP_PRE_EMPHASIS_6;
3589 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303590 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003591 signal_levels |= DP_PRE_EMPHASIS_9_5;
3592 break;
3593 }
3594 return signal_levels;
3595}
3596
Zhenyu Wange3421a12010-04-08 09:43:27 +08003597/* Gen6's DP voltage swing and pre-emphasis control */
3598static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003599gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003600{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003601 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3602 DP_TRAIN_PRE_EMPHASIS_MASK);
3603 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303604 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3605 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003606 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303607 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003608 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303609 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3610 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003611 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303612 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3613 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003614 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303615 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3616 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003617 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003618 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003619 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3620 "0x%x\n", signal_levels);
3621 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003622 }
3623}
3624
Keith Packard1a2eb462011-11-16 16:26:07 -08003625/* Gen7's DP voltage swing and pre-emphasis control */
3626static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003627gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003628{
3629 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3630 DP_TRAIN_PRE_EMPHASIS_MASK);
3631 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303632 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003633 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303634 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003635 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303636 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003637 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3638
Sonika Jindalbd600182014-08-08 16:23:41 +05303639 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003640 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303641 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003642 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3643
Sonika Jindalbd600182014-08-08 16:23:41 +05303644 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003645 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303646 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003647 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3648
3649 default:
3650 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3651 "0x%x\n", signal_levels);
3652 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3653 }
3654}
3655
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003656void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003657intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003658{
3659 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003660 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003661 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003662 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003663 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003664 uint8_t train_set = intel_dp->train_set[0];
3665
David Weinehallf8896f52015-06-25 11:11:03 +03003666 if (HAS_DDI(dev)) {
3667 signal_levels = ddi_signal_levels(intel_dp);
3668
3669 if (IS_BROXTON(dev))
3670 signal_levels = 0;
3671 else
3672 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003673 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003674 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003675 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003676 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003677 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003678 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003679 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003680 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003681 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003682 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3683 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003684 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003685 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3686 }
3687
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303688 if (mask)
3689 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3690
3691 DRM_DEBUG_KMS("Using vswing level %d\n",
3692 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3693 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3694 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3695 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003696
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003697 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003698
3699 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3700 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003701}
3702
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003703void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003704intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3705 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003706{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003707 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003708 struct drm_i915_private *dev_priv =
3709 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003710
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003711 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003712
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003713 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003714 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003715}
3716
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003717void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003718{
3719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3720 struct drm_device *dev = intel_dig_port->base.base.dev;
3721 struct drm_i915_private *dev_priv = dev->dev_private;
3722 enum port port = intel_dig_port->port;
3723 uint32_t val;
3724
3725 if (!HAS_DDI(dev))
3726 return;
3727
3728 val = I915_READ(DP_TP_CTL(port));
3729 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3730 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3731 I915_WRITE(DP_TP_CTL(port), val);
3732
3733 /*
3734 * On PORT_A we can have only eDP in SST mode. There the only reason
3735 * we need to set idle transmission mode is to work around a HW issue
3736 * where we enable the pipe while not in idle link-training mode.
3737 * In this case there is requirement to wait for a minimum number of
3738 * idle patterns to be sent.
3739 */
3740 if (port == PORT_A)
3741 return;
3742
3743 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3744 1))
3745 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3746}
3747
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003748static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003749intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003750{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003751 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003752 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003753 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003754 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003755 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003756 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003757
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003758 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003759 return;
3760
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003761 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003762 return;
3763
Zhao Yakui28c97732009-10-09 11:39:41 +08003764 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003765
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003766 if ((IS_GEN7(dev) && port == PORT_A) ||
3767 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003768 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003769 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003770 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003771 if (IS_CHERRYVIEW(dev))
3772 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3773 else
3774 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003775 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003776 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003777 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003778 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003779
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003780 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3781 I915_WRITE(intel_dp->output_reg, DP);
3782 POSTING_READ(intel_dp->output_reg);
3783
3784 /*
3785 * HW workaround for IBX, we need to move the port
3786 * to transcoder A after disabling it to allow the
3787 * matching HDMI port to be enabled on transcoder A.
3788 */
3789 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003790 /*
3791 * We get CPU/PCH FIFO underruns on the other pipe when
3792 * doing the workaround. Sweep them under the rug.
3793 */
3794 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3795 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3796
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003797 /* always enable with pattern 1 (as per spec) */
3798 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3799 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3800 I915_WRITE(intel_dp->output_reg, DP);
3801 POSTING_READ(intel_dp->output_reg);
3802
3803 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003804 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003805 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003806
3807 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3808 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3809 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003810 }
3811
Keith Packardf01eca22011-09-28 16:48:10 -07003812 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003813
3814 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003815}
3816
Keith Packard26d61aa2011-07-25 20:01:09 -07003817static bool
3818intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003819{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003820 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3821 struct drm_device *dev = dig_port->base.base.dev;
3822 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303823 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003824
Jani Nikula9d1a1032014-03-14 16:51:15 +02003825 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3826 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003827 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003828
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003829 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003830
Adam Jacksonedb39242012-09-18 10:58:49 -04003831 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3832 return false; /* DPCD not present */
3833
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003834 /* Check if the panel supports PSR */
3835 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003836 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003837 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3838 intel_dp->psr_dpcd,
3839 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003840 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3841 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003842 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003843 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303844
3845 if (INTEL_INFO(dev)->gen >= 9 &&
3846 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3847 uint8_t frame_sync_cap;
3848
3849 dev_priv->psr.sink_support = true;
3850 intel_dp_dpcd_read_wake(&intel_dp->aux,
3851 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3852 &frame_sync_cap, 1);
3853 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3854 /* PSR2 needs frame sync as well */
3855 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3856 DRM_DEBUG_KMS("PSR2 %s on sink",
3857 dev_priv->psr.psr2_support ? "supported" : "not supported");
3858 }
Jani Nikula50003932013-09-20 16:42:17 +03003859 }
3860
Jani Nikulabc5133d2015-09-03 11:16:07 +03003861 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003862 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003863 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003864
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303865 /* Intermediate frequency support */
3866 if (is_edp(intel_dp) &&
3867 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3868 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3869 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003870 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003871 int i;
3872
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303873 intel_dp_dpcd_read_wake(&intel_dp->aux,
3874 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003875 sink_rates,
3876 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003877
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003878 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3879 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003880
3881 if (val == 0)
3882 break;
3883
Sonika Jindalaf77b972015-05-07 13:59:28 +05303884 /* Value read is in kHz while drm clock is saved in deca-kHz */
3885 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003886 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003887 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303888 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003889
3890 intel_dp_print_rates(intel_dp);
3891
Adam Jacksonedb39242012-09-18 10:58:49 -04003892 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3893 DP_DWN_STRM_PORT_PRESENT))
3894 return true; /* native DP sink */
3895
3896 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3897 return true; /* no per-port downstream info */
3898
Jani Nikula9d1a1032014-03-14 16:51:15 +02003899 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3900 intel_dp->downstream_ports,
3901 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003902 return false; /* downstream port status fetch failed */
3903
3904 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003905}
3906
Adam Jackson0d198322012-05-14 16:05:47 -04003907static void
3908intel_dp_probe_oui(struct intel_dp *intel_dp)
3909{
3910 u8 buf[3];
3911
3912 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3913 return;
3914
Jani Nikula9d1a1032014-03-14 16:51:15 +02003915 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003916 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3917 buf[0], buf[1], buf[2]);
3918
Jani Nikula9d1a1032014-03-14 16:51:15 +02003919 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003920 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3921 buf[0], buf[1], buf[2]);
3922}
3923
Dave Airlie0e32b392014-05-02 14:02:48 +10003924static bool
3925intel_dp_probe_mst(struct intel_dp *intel_dp)
3926{
3927 u8 buf[1];
3928
3929 if (!intel_dp->can_mst)
3930 return false;
3931
3932 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3933 return false;
3934
Dave Airlie0e32b392014-05-02 14:02:48 +10003935 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3936 if (buf[0] & DP_MST_CAP) {
3937 DRM_DEBUG_KMS("Sink is MST capable\n");
3938 intel_dp->is_mst = true;
3939 } else {
3940 DRM_DEBUG_KMS("Sink is not MST capable\n");
3941 intel_dp->is_mst = false;
3942 }
3943 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003944
3945 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3946 return intel_dp->is_mst;
3947}
3948
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003949static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003950{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003951 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003952 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003953 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003954 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003955 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003956 int count = 0;
3957 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003958
3959 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003960 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003961 ret = -EIO;
3962 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003963 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003964
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003965 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003966 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003967 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003968 ret = -EIO;
3969 goto out;
3970 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003971
Rodrigo Vivic6297842015-11-05 10:50:20 -08003972 do {
3973 intel_wait_for_vblank(dev, intel_crtc->pipe);
3974
3975 if (drm_dp_dpcd_readb(&intel_dp->aux,
3976 DP_TEST_SINK_MISC, &buf) < 0) {
3977 ret = -EIO;
3978 goto out;
3979 }
3980 count = buf & DP_TEST_COUNT_MASK;
3981 } while (--attempts && count);
3982
3983 if (attempts == 0) {
3984 DRM_ERROR("TIMEOUT: Sink CRC counter is not zeroed\n");
3985 ret = -ETIMEDOUT;
3986 }
3987
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003988 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003989 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003990 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003991}
3992
3993static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3994{
3995 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003996 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003997 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3998 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003999 int ret;
4000
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004001 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4002 return -EIO;
4003
4004 if (!(buf & DP_TEST_CRC_SUPPORTED))
4005 return -ENOTTY;
4006
4007 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4008 return -EIO;
4009
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004010 if (buf & DP_TEST_SINK_START) {
4011 ret = intel_dp_sink_crc_stop(intel_dp);
4012 if (ret)
4013 return ret;
4014 }
4015
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004016 hsw_disable_ips(intel_crtc);
4017
4018 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4019 buf | DP_TEST_SINK_START) < 0) {
4020 hsw_enable_ips(intel_crtc);
4021 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004022 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004023
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004024 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004025 return 0;
4026}
4027
4028int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4029{
4030 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4031 struct drm_device *dev = dig_port->base.base.dev;
4032 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4033 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004034 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004035 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004036
4037 ret = intel_dp_sink_crc_start(intel_dp);
4038 if (ret)
4039 return ret;
4040
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004041 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004042 intel_wait_for_vblank(dev, intel_crtc->pipe);
4043
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004044 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004045 DP_TEST_SINK_MISC, &buf) < 0) {
4046 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004047 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004048 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004049 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004050
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004051 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004052
4053 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004054 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4055 ret = -ETIMEDOUT;
4056 goto stop;
4057 }
4058
4059 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4060 ret = -EIO;
4061 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004062 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004063
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004064stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004065 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004066 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004067}
4068
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004069static bool
4070intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4071{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004072 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4073 DP_DEVICE_SERVICE_IRQ_VECTOR,
4074 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004075}
4076
Dave Airlie0e32b392014-05-02 14:02:48 +10004077static bool
4078intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4079{
4080 int ret;
4081
4082 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4083 DP_SINK_COUNT_ESI,
4084 sink_irq_vector, 14);
4085 if (ret != 14)
4086 return false;
4087
4088 return true;
4089}
4090
Todd Previtec5d5ab72015-04-15 08:38:38 -07004091static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004092{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004093 uint8_t test_result = DP_TEST_ACK;
4094 return test_result;
4095}
4096
4097static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4098{
4099 uint8_t test_result = DP_TEST_NAK;
4100 return test_result;
4101}
4102
4103static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4104{
4105 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004106 struct intel_connector *intel_connector = intel_dp->attached_connector;
4107 struct drm_connector *connector = &intel_connector->base;
4108
4109 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004110 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004111 intel_dp->aux.i2c_defer_count > 6) {
4112 /* Check EDID read for NACKs, DEFERs and corruption
4113 * (DP CTS 1.2 Core r1.1)
4114 * 4.2.2.4 : Failed EDID read, I2C_NAK
4115 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4116 * 4.2.2.6 : EDID corruption detected
4117 * Use failsafe mode for all cases
4118 */
4119 if (intel_dp->aux.i2c_nack_count > 0 ||
4120 intel_dp->aux.i2c_defer_count > 0)
4121 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4122 intel_dp->aux.i2c_nack_count,
4123 intel_dp->aux.i2c_defer_count);
4124 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4125 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304126 struct edid *block = intel_connector->detect_edid;
4127
4128 /* We have to write the checksum
4129 * of the last block read
4130 */
4131 block += intel_connector->detect_edid->extensions;
4132
Todd Previte559be302015-05-04 07:48:20 -07004133 if (!drm_dp_dpcd_write(&intel_dp->aux,
4134 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304135 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004136 1))
Todd Previte559be302015-05-04 07:48:20 -07004137 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4138
4139 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4140 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4141 }
4142
4143 /* Set test active flag here so userspace doesn't interrupt things */
4144 intel_dp->compliance_test_active = 1;
4145
Todd Previtec5d5ab72015-04-15 08:38:38 -07004146 return test_result;
4147}
4148
4149static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4150{
4151 uint8_t test_result = DP_TEST_NAK;
4152 return test_result;
4153}
4154
4155static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4156{
4157 uint8_t response = DP_TEST_NAK;
4158 uint8_t rxdata = 0;
4159 int status = 0;
4160
Todd Previtec5d5ab72015-04-15 08:38:38 -07004161 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4162 if (status <= 0) {
4163 DRM_DEBUG_KMS("Could not read test request from sink\n");
4164 goto update_status;
4165 }
4166
4167 switch (rxdata) {
4168 case DP_TEST_LINK_TRAINING:
4169 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4170 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4171 response = intel_dp_autotest_link_training(intel_dp);
4172 break;
4173 case DP_TEST_LINK_VIDEO_PATTERN:
4174 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4175 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4176 response = intel_dp_autotest_video_pattern(intel_dp);
4177 break;
4178 case DP_TEST_LINK_EDID_READ:
4179 DRM_DEBUG_KMS("EDID test requested\n");
4180 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4181 response = intel_dp_autotest_edid(intel_dp);
4182 break;
4183 case DP_TEST_LINK_PHY_TEST_PATTERN:
4184 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4185 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4186 response = intel_dp_autotest_phy_pattern(intel_dp);
4187 break;
4188 default:
4189 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4190 break;
4191 }
4192
4193update_status:
4194 status = drm_dp_dpcd_write(&intel_dp->aux,
4195 DP_TEST_RESPONSE,
4196 &response, 1);
4197 if (status <= 0)
4198 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004199}
4200
Dave Airlie0e32b392014-05-02 14:02:48 +10004201static int
4202intel_dp_check_mst_status(struct intel_dp *intel_dp)
4203{
4204 bool bret;
4205
4206 if (intel_dp->is_mst) {
4207 u8 esi[16] = { 0 };
4208 int ret = 0;
4209 int retry;
4210 bool handled;
4211 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4212go_again:
4213 if (bret == true) {
4214
4215 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004216 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004217 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004218 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4219 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004220 intel_dp_stop_link_train(intel_dp);
4221 }
4222
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004223 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004224 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4225
4226 if (handled) {
4227 for (retry = 0; retry < 3; retry++) {
4228 int wret;
4229 wret = drm_dp_dpcd_write(&intel_dp->aux,
4230 DP_SINK_COUNT_ESI+1,
4231 &esi[1], 3);
4232 if (wret == 3) {
4233 break;
4234 }
4235 }
4236
4237 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4238 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004239 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004240 goto go_again;
4241 }
4242 } else
4243 ret = 0;
4244
4245 return ret;
4246 } else {
4247 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4248 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4249 intel_dp->is_mst = false;
4250 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4251 /* send a hotplug event */
4252 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4253 }
4254 }
4255 return -EINVAL;
4256}
4257
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004258/*
4259 * According to DP spec
4260 * 5.1.2:
4261 * 1. Read DPCD
4262 * 2. Configure link according to Receiver Capabilities
4263 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4264 * 4. Check link status on receipt of hot-plug interrupt
4265 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004266static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004267intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004268{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004269 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004270 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004271 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004272 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004273
Dave Airlie5b215bc2014-08-05 10:40:20 +10004274 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4275
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304276 /*
4277 * Clearing compliance test variables to allow capturing
4278 * of values for next automated test request.
4279 */
4280 intel_dp->compliance_test_active = 0;
4281 intel_dp->compliance_test_type = 0;
4282 intel_dp->compliance_test_data = 0;
4283
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004284 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004285 return;
4286
Imre Deak1a125d82014-08-18 14:42:46 +03004287 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4288 return;
4289
Keith Packard92fd8fd2011-07-25 19:50:10 -07004290 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004291 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004292 return;
4293 }
4294
Keith Packard92fd8fd2011-07-25 19:50:10 -07004295 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004296 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004297 return;
4298 }
4299
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004300 /* Try to read the source of the interrupt */
4301 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4302 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4303 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004304 drm_dp_dpcd_writeb(&intel_dp->aux,
4305 DP_DEVICE_SERVICE_IRQ_VECTOR,
4306 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004307
4308 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004309 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004310 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4311 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4312 }
4313
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304314 /* if link training is requested we should perform it always */
4315 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4316 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004317 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004318 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004319 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004320 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004321 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004322}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004323
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004324/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004325static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004326intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004327{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004328 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004329 uint8_t type;
4330
4331 if (!intel_dp_get_dpcd(intel_dp))
4332 return connector_status_disconnected;
4333
4334 /* if there's no downstream port, we're done */
4335 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004336 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004337
4338 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004339 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4340 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004341 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004342
4343 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4344 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004345 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004346
Adam Jackson23235172012-09-20 16:42:45 -04004347 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4348 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004349 }
4350
4351 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004352 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004353 return connector_status_connected;
4354
4355 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004356 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4357 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4358 if (type == DP_DS_PORT_TYPE_VGA ||
4359 type == DP_DS_PORT_TYPE_NON_EDID)
4360 return connector_status_unknown;
4361 } else {
4362 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4363 DP_DWN_STRM_PORT_TYPE_MASK;
4364 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4365 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4366 return connector_status_unknown;
4367 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004368
4369 /* Anything else is out of spec, warn and ignore */
4370 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004371 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004372}
4373
4374static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004375edp_detect(struct intel_dp *intel_dp)
4376{
4377 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4378 enum drm_connector_status status;
4379
4380 status = intel_panel_detect(dev);
4381 if (status == connector_status_unknown)
4382 status = connector_status_connected;
4383
4384 return status;
4385}
4386
Jani Nikulab93433c2015-08-20 10:47:36 +03004387static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4388 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004389{
Jani Nikulab93433c2015-08-20 10:47:36 +03004390 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004391
Jani Nikula0df53b72015-08-20 10:47:40 +03004392 switch (port->port) {
4393 case PORT_A:
4394 return true;
4395 case PORT_B:
4396 bit = SDE_PORTB_HOTPLUG;
4397 break;
4398 case PORT_C:
4399 bit = SDE_PORTC_HOTPLUG;
4400 break;
4401 case PORT_D:
4402 bit = SDE_PORTD_HOTPLUG;
4403 break;
4404 default:
4405 MISSING_CASE(port->port);
4406 return false;
4407 }
4408
4409 return I915_READ(SDEISR) & bit;
4410}
4411
4412static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4413 struct intel_digital_port *port)
4414{
4415 u32 bit;
4416
4417 switch (port->port) {
4418 case PORT_A:
4419 return true;
4420 case PORT_B:
4421 bit = SDE_PORTB_HOTPLUG_CPT;
4422 break;
4423 case PORT_C:
4424 bit = SDE_PORTC_HOTPLUG_CPT;
4425 break;
4426 case PORT_D:
4427 bit = SDE_PORTD_HOTPLUG_CPT;
4428 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004429 case PORT_E:
4430 bit = SDE_PORTE_HOTPLUG_SPT;
4431 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004432 default:
4433 MISSING_CASE(port->port);
4434 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004435 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004436
Jani Nikulab93433c2015-08-20 10:47:36 +03004437 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004438}
4439
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004440static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004441 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004442{
Jani Nikula9642c812015-08-20 10:47:41 +03004443 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004444
Jani Nikula9642c812015-08-20 10:47:41 +03004445 switch (port->port) {
4446 case PORT_B:
4447 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4448 break;
4449 case PORT_C:
4450 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4451 break;
4452 case PORT_D:
4453 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4454 break;
4455 default:
4456 MISSING_CASE(port->port);
4457 return false;
4458 }
4459
4460 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4461}
4462
4463static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4464 struct intel_digital_port *port)
4465{
4466 u32 bit;
4467
4468 switch (port->port) {
4469 case PORT_B:
4470 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4471 break;
4472 case PORT_C:
4473 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4474 break;
4475 case PORT_D:
4476 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4477 break;
4478 default:
4479 MISSING_CASE(port->port);
4480 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004481 }
4482
Jani Nikula1d245982015-08-20 10:47:37 +03004483 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004484}
4485
Jani Nikulae464bfd2015-08-20 10:47:42 +03004486static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304487 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004488{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304489 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4490 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004491 u32 bit;
4492
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304493 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4494 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004495 case PORT_A:
4496 bit = BXT_DE_PORT_HP_DDIA;
4497 break;
4498 case PORT_B:
4499 bit = BXT_DE_PORT_HP_DDIB;
4500 break;
4501 case PORT_C:
4502 bit = BXT_DE_PORT_HP_DDIC;
4503 break;
4504 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304505 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004506 return false;
4507 }
4508
4509 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4510}
4511
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004512/*
4513 * intel_digital_port_connected - is the specified port connected?
4514 * @dev_priv: i915 private structure
4515 * @port: the port to test
4516 *
4517 * Return %true if @port is connected, %false otherwise.
4518 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304519bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004520 struct intel_digital_port *port)
4521{
Jani Nikula0df53b72015-08-20 10:47:40 +03004522 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004523 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004524 if (HAS_PCH_SPLIT(dev_priv))
4525 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004526 else if (IS_BROXTON(dev_priv))
4527 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula9642c812015-08-20 10:47:41 +03004528 else if (IS_VALLEYVIEW(dev_priv))
4529 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004530 else
4531 return g4x_digital_port_connected(dev_priv, port);
4532}
4533
Dave Airlie2a592be2014-09-01 16:58:12 +10004534static enum drm_connector_status
Jani Nikulab93433c2015-08-20 10:47:36 +03004535ironlake_dp_detect(struct intel_dp *intel_dp)
4536{
4537 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4538 struct drm_i915_private *dev_priv = dev->dev_private;
4539 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4540
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004541 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
Jani Nikulab93433c2015-08-20 10:47:36 +03004542 return connector_status_disconnected;
4543
4544 return intel_dp_detect_dpcd(intel_dp);
4545}
4546
4547static enum drm_connector_status
Dave Airlie2a592be2014-09-01 16:58:12 +10004548g4x_dp_detect(struct intel_dp *intel_dp)
4549{
4550 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4551 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Dave Airlie2a592be2014-09-01 16:58:12 +10004552
4553 /* Can't disconnect eDP, but you can close the lid... */
4554 if (is_edp(intel_dp)) {
4555 enum drm_connector_status status;
4556
4557 status = intel_panel_detect(dev);
4558 if (status == connector_status_unknown)
4559 status = connector_status_connected;
4560 return status;
4561 }
4562
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004563 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004564 return connector_status_disconnected;
4565
Keith Packard26d61aa2011-07-25 20:01:09 -07004566 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004567}
4568
Keith Packard8c241fe2011-09-28 16:38:44 -07004569static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004570intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004571{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004572 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004573
Jani Nikula9cd300e2012-10-19 14:51:52 +03004574 /* use cached edid if we have one */
4575 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004576 /* invalid edid */
4577 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004578 return NULL;
4579
Jani Nikula55e9ede2013-10-01 10:38:54 +03004580 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004581 } else
4582 return drm_get_edid(&intel_connector->base,
4583 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004584}
4585
Chris Wilsonbeb60602014-09-02 20:04:00 +01004586static void
4587intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004588{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004589 struct intel_connector *intel_connector = intel_dp->attached_connector;
4590 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004591
Chris Wilsonbeb60602014-09-02 20:04:00 +01004592 edid = intel_dp_get_edid(intel_dp);
4593 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004594
Chris Wilsonbeb60602014-09-02 20:04:00 +01004595 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4596 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4597 else
4598 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4599}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004600
Chris Wilsonbeb60602014-09-02 20:04:00 +01004601static void
4602intel_dp_unset_edid(struct intel_dp *intel_dp)
4603{
4604 struct intel_connector *intel_connector = intel_dp->attached_connector;
4605
4606 kfree(intel_connector->detect_edid);
4607 intel_connector->detect_edid = NULL;
4608
4609 intel_dp->has_audio = false;
4610}
4611
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004612static enum drm_connector_status
4613intel_dp_detect(struct drm_connector *connector, bool force)
4614{
4615 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004616 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4617 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004618 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004619 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004620 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004621 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004622 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004623
Chris Wilson164c8592013-07-20 20:27:08 +01004624 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004625 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004626 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004627
Dave Airlie0e32b392014-05-02 14:02:48 +10004628 if (intel_dp->is_mst) {
4629 /* MST devices are disconnected from a monitor POV */
4630 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4631 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004632 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004633 }
4634
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004635 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4636 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004637
Chris Wilsond410b562014-09-02 20:03:59 +01004638 /* Can't disconnect eDP, but you can close the lid... */
4639 if (is_edp(intel_dp))
4640 status = edp_detect(intel_dp);
4641 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004642 status = ironlake_dp_detect(intel_dp);
4643 else
4644 status = g4x_dp_detect(intel_dp);
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304645 if (status != connector_status_connected) {
4646 intel_dp->compliance_test_active = 0;
4647 intel_dp->compliance_test_type = 0;
4648 intel_dp->compliance_test_data = 0;
4649
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004650 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304651 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004652
Adam Jackson0d198322012-05-14 16:05:47 -04004653 intel_dp_probe_oui(intel_dp);
4654
Dave Airlie0e32b392014-05-02 14:02:48 +10004655 ret = intel_dp_probe_mst(intel_dp);
4656 if (ret) {
4657 /* if we are in MST mode then this connector
4658 won't appear connected or have anything with EDID on it */
4659 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4660 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4661 status = connector_status_disconnected;
4662 goto out;
4663 }
4664
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304665 /*
4666 * Clearing NACK and defer counts to get their exact values
4667 * while reading EDID which are required by Compliance tests
4668 * 4.2.2.4 and 4.2.2.5
4669 */
4670 intel_dp->aux.i2c_nack_count = 0;
4671 intel_dp->aux.i2c_defer_count = 0;
4672
Chris Wilsonbeb60602014-09-02 20:04:00 +01004673 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004674
Paulo Zanonid63885d2012-10-26 19:05:49 -02004675 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4676 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004677 status = connector_status_connected;
4678
Todd Previte09b1eb12015-04-20 15:27:34 -07004679 /* Try to read the source of the interrupt */
4680 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4681 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4682 /* Clear interrupt source */
4683 drm_dp_dpcd_writeb(&intel_dp->aux,
4684 DP_DEVICE_SERVICE_IRQ_VECTOR,
4685 sink_irq_vector);
4686
4687 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4688 intel_dp_handle_test_request(intel_dp);
4689 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4690 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4691 }
4692
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004693out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004694 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004695 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004696}
4697
Chris Wilsonbeb60602014-09-02 20:04:00 +01004698static void
4699intel_dp_force(struct drm_connector *connector)
4700{
4701 struct intel_dp *intel_dp = intel_attached_dp(connector);
4702 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004703 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004704 enum intel_display_power_domain power_domain;
4705
4706 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4707 connector->base.id, connector->name);
4708 intel_dp_unset_edid(intel_dp);
4709
4710 if (connector->status != connector_status_connected)
4711 return;
4712
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004713 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4714 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004715
4716 intel_dp_set_edid(intel_dp);
4717
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004718 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004719
4720 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4721 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4722}
4723
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004724static int intel_dp_get_modes(struct drm_connector *connector)
4725{
Jani Nikuladd06f902012-10-19 14:51:50 +03004726 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004727 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004728
Chris Wilsonbeb60602014-09-02 20:04:00 +01004729 edid = intel_connector->detect_edid;
4730 if (edid) {
4731 int ret = intel_connector_update_modes(connector, edid);
4732 if (ret)
4733 return ret;
4734 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004735
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004736 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004737 if (is_edp(intel_attached_dp(connector)) &&
4738 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004739 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004740
4741 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004742 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004743 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004744 drm_mode_probed_add(connector, mode);
4745 return 1;
4746 }
4747 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004748
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004749 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004750}
4751
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004752static bool
4753intel_dp_detect_audio(struct drm_connector *connector)
4754{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004755 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004756 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004757
Chris Wilsonbeb60602014-09-02 20:04:00 +01004758 edid = to_intel_connector(connector)->detect_edid;
4759 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004760 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004761
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004762 return has_audio;
4763}
4764
Chris Wilsonf6849602010-09-19 09:29:33 +01004765static int
4766intel_dp_set_property(struct drm_connector *connector,
4767 struct drm_property *property,
4768 uint64_t val)
4769{
Chris Wilsone953fd72011-02-21 22:23:52 +00004770 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004771 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004772 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4773 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004774 int ret;
4775
Rob Clark662595d2012-10-11 20:36:04 -05004776 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004777 if (ret)
4778 return ret;
4779
Chris Wilson3f43c482011-05-12 22:17:24 +01004780 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004781 int i = val;
4782 bool has_audio;
4783
4784 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004785 return 0;
4786
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004787 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004788
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004789 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004790 has_audio = intel_dp_detect_audio(connector);
4791 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004792 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004793
4794 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004795 return 0;
4796
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004797 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004798 goto done;
4799 }
4800
Chris Wilsone953fd72011-02-21 22:23:52 +00004801 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004802 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004803 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004804
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004805 switch (val) {
4806 case INTEL_BROADCAST_RGB_AUTO:
4807 intel_dp->color_range_auto = true;
4808 break;
4809 case INTEL_BROADCAST_RGB_FULL:
4810 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004811 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004812 break;
4813 case INTEL_BROADCAST_RGB_LIMITED:
4814 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004815 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004816 break;
4817 default:
4818 return -EINVAL;
4819 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004820
4821 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004822 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004823 return 0;
4824
Chris Wilsone953fd72011-02-21 22:23:52 +00004825 goto done;
4826 }
4827
Yuly Novikov53b41832012-10-26 12:04:00 +03004828 if (is_edp(intel_dp) &&
4829 property == connector->dev->mode_config.scaling_mode_property) {
4830 if (val == DRM_MODE_SCALE_NONE) {
4831 DRM_DEBUG_KMS("no scaling not supported\n");
4832 return -EINVAL;
4833 }
4834
4835 if (intel_connector->panel.fitting_mode == val) {
4836 /* the eDP scaling property is not changed */
4837 return 0;
4838 }
4839 intel_connector->panel.fitting_mode = val;
4840
4841 goto done;
4842 }
4843
Chris Wilsonf6849602010-09-19 09:29:33 +01004844 return -EINVAL;
4845
4846done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004847 if (intel_encoder->base.crtc)
4848 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004849
4850 return 0;
4851}
4852
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004853static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004854intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004855{
Jani Nikula1d508702012-10-19 14:51:49 +03004856 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004857
Chris Wilson10e972d2014-09-04 21:43:45 +01004858 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004859
Jani Nikula9cd300e2012-10-19 14:51:52 +03004860 if (!IS_ERR_OR_NULL(intel_connector->edid))
4861 kfree(intel_connector->edid);
4862
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004863 /* Can't call is_edp() since the encoder may have been destroyed
4864 * already. */
4865 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004866 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004867
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004868 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004869 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004870}
4871
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004872void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004873{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004874 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4875 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004876
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004877 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004878 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004879 if (is_edp(intel_dp)) {
4880 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004881 /*
4882 * vdd might still be enabled do to the delayed vdd off.
4883 * Make sure vdd is actually turned off here.
4884 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004885 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004886 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004887 pps_unlock(intel_dp);
4888
Clint Taylor01527b32014-07-07 13:01:46 -07004889 if (intel_dp->edp_notifier.notifier_call) {
4890 unregister_reboot_notifier(&intel_dp->edp_notifier);
4891 intel_dp->edp_notifier.notifier_call = NULL;
4892 }
Keith Packardbd943152011-09-18 23:09:52 -07004893 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004894 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004895 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004896}
4897
Imre Deak07f9cd02014-08-18 14:42:45 +03004898static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4899{
4900 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4901
4902 if (!is_edp(intel_dp))
4903 return;
4904
Ville Syrjälä951468f2014-09-04 14:55:31 +03004905 /*
4906 * vdd might still be enabled do to the delayed vdd off.
4907 * Make sure vdd is actually turned off here.
4908 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004909 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004910 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004911 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004912 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004913}
4914
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004915static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4916{
4917 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4918 struct drm_device *dev = intel_dig_port->base.base.dev;
4919 struct drm_i915_private *dev_priv = dev->dev_private;
4920 enum intel_display_power_domain power_domain;
4921
4922 lockdep_assert_held(&dev_priv->pps_mutex);
4923
4924 if (!edp_have_panel_vdd(intel_dp))
4925 return;
4926
4927 /*
4928 * The VDD bit needs a power domain reference, so if the bit is
4929 * already enabled when we boot or resume, grab this reference and
4930 * schedule a vdd off, so we don't hold on to the reference
4931 * indefinitely.
4932 */
4933 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004934 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004935 intel_display_power_get(dev_priv, power_domain);
4936
4937 edp_panel_vdd_schedule_off(intel_dp);
4938}
4939
Imre Deak6d93c0c2014-07-31 14:03:36 +03004940static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4941{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004942 struct intel_dp *intel_dp;
4943
4944 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4945 return;
4946
4947 intel_dp = enc_to_intel_dp(encoder);
4948
4949 pps_lock(intel_dp);
4950
4951 /*
4952 * Read out the current power sequencer assignment,
4953 * in case the BIOS did something with it.
4954 */
4955 if (IS_VALLEYVIEW(encoder->dev))
4956 vlv_initial_power_sequencer_setup(intel_dp);
4957
4958 intel_edp_panel_vdd_sanitize(intel_dp);
4959
4960 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004961}
4962
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004963static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004964 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004965 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004966 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004967 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004968 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004969 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004970 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004971 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004972 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004973};
4974
4975static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4976 .get_modes = intel_dp_get_modes,
4977 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004978 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004979};
4980
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004981static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004982 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004983 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004984};
4985
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004986enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004987intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4988{
4989 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004990 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004991 struct drm_device *dev = intel_dig_port->base.base.dev;
4992 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004993 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004994 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004995
Dave Airlie0e32b392014-05-02 14:02:48 +10004996 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4997 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004998
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004999 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5000 /*
5001 * vdd off can generate a long pulse on eDP which
5002 * would require vdd on to handle it, and thus we
5003 * would end up in an endless cycle of
5004 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5005 */
5006 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5007 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005008 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005009 }
5010
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005011 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5012 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005013 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005014
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005015 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005016 intel_display_power_get(dev_priv, power_domain);
5017
Dave Airlie0e32b392014-05-02 14:02:48 +10005018 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005019 /* indicate that we need to restart link training */
5020 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005021
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005022 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5023 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005024
5025 if (!intel_dp_get_dpcd(intel_dp)) {
5026 goto mst_fail;
5027 }
5028
5029 intel_dp_probe_oui(intel_dp);
5030
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005031 if (!intel_dp_probe_mst(intel_dp)) {
5032 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5033 intel_dp_check_link_status(intel_dp);
5034 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005035 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005036 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005037 } else {
5038 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005039 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005040 goto mst_fail;
5041 }
5042
5043 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005044 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005045 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005046 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005047 }
5048 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005049
5050 ret = IRQ_HANDLED;
5051
Imre Deak1c767b32014-08-18 14:42:42 +03005052 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005053mst_fail:
5054 /* if we were in MST mode, and device is not there get out of MST mode */
5055 if (intel_dp->is_mst) {
5056 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5057 intel_dp->is_mst = false;
5058 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5059 }
Imre Deak1c767b32014-08-18 14:42:42 +03005060put_power:
5061 intel_display_power_put(dev_priv, power_domain);
5062
5063 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005064}
5065
Zhenyu Wange3421a12010-04-08 09:43:27 +08005066/* Return which DP Port should be selected for Transcoder DP control */
5067int
Akshay Joshi0206e352011-08-16 15:34:10 -04005068intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005069{
5070 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005071 struct intel_encoder *intel_encoder;
5072 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005073
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005074 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5075 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005076
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005077 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5078 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005079 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005080 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005081
Zhenyu Wange3421a12010-04-08 09:43:27 +08005082 return -1;
5083}
5084
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005085/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005086bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005087{
5088 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005089 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005090 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005091 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005092 [PORT_B] = DVO_PORT_DPB,
5093 [PORT_C] = DVO_PORT_DPC,
5094 [PORT_D] = DVO_PORT_DPD,
5095 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005096 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005097
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005098 /*
5099 * eDP not supported on g4x. so bail out early just
5100 * for a bit extra safety in case the VBT is bonkers.
5101 */
5102 if (INTEL_INFO(dev)->gen < 5)
5103 return false;
5104
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005105 if (port == PORT_A)
5106 return true;
5107
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005108 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005109 return false;
5110
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005111 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5112 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005113
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005114 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005115 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5116 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005117 return true;
5118 }
5119 return false;
5120}
5121
Dave Airlie0e32b392014-05-02 14:02:48 +10005122void
Chris Wilsonf6849602010-09-19 09:29:33 +01005123intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5124{
Yuly Novikov53b41832012-10-26 12:04:00 +03005125 struct intel_connector *intel_connector = to_intel_connector(connector);
5126
Chris Wilson3f43c482011-05-12 22:17:24 +01005127 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005128 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005129 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005130
5131 if (is_edp(intel_dp)) {
5132 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005133 drm_object_attach_property(
5134 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005135 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005136 DRM_MODE_SCALE_ASPECT);
5137 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005138 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005139}
5140
Imre Deakdada1a92014-01-29 13:25:41 +02005141static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5142{
5143 intel_dp->last_power_cycle = jiffies;
5144 intel_dp->last_power_on = jiffies;
5145 intel_dp->last_backlight_off = jiffies;
5146}
5147
Daniel Vetter67a54562012-10-20 20:57:45 +02005148static void
5149intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005150 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005151{
5152 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005153 struct edp_power_seq cur, vbt, spec,
5154 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305155 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5156 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005157
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005158 lockdep_assert_held(&dev_priv->pps_mutex);
5159
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005160 /* already initialized? */
5161 if (final->t11_t12 != 0)
5162 return;
5163
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305164 if (IS_BROXTON(dev)) {
5165 /*
5166 * TODO: BXT has 2 sets of PPS registers.
5167 * Correct Register for Broxton need to be identified
5168 * using VBT. hardcoding for now
5169 */
5170 pp_ctrl_reg = BXT_PP_CONTROL(0);
5171 pp_on_reg = BXT_PP_ON_DELAYS(0);
5172 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5173 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005174 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005175 pp_on_reg = PCH_PP_ON_DELAYS;
5176 pp_off_reg = PCH_PP_OFF_DELAYS;
5177 pp_div_reg = PCH_PP_DIVISOR;
5178 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005179 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5180
5181 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5182 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5183 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5184 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005185 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005186
5187 /* Workaround: Need to write PP_CONTROL with the unlock key as
5188 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305189 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005190
Jesse Barnes453c5422013-03-28 09:55:41 -07005191 pp_on = I915_READ(pp_on_reg);
5192 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305193 if (!IS_BROXTON(dev)) {
5194 I915_WRITE(pp_ctrl_reg, pp_ctl);
5195 pp_div = I915_READ(pp_div_reg);
5196 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005197
5198 /* Pull timing values out of registers */
5199 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5200 PANEL_POWER_UP_DELAY_SHIFT;
5201
5202 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5203 PANEL_LIGHT_ON_DELAY_SHIFT;
5204
5205 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5206 PANEL_LIGHT_OFF_DELAY_SHIFT;
5207
5208 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5209 PANEL_POWER_DOWN_DELAY_SHIFT;
5210
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305211 if (IS_BROXTON(dev)) {
5212 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5213 BXT_POWER_CYCLE_DELAY_SHIFT;
5214 if (tmp > 0)
5215 cur.t11_t12 = (tmp - 1) * 1000;
5216 else
5217 cur.t11_t12 = 0;
5218 } else {
5219 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005220 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305221 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005222
5223 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5224 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5225
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005226 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005227
5228 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5229 * our hw here, which are all in 100usec. */
5230 spec.t1_t3 = 210 * 10;
5231 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5232 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5233 spec.t10 = 500 * 10;
5234 /* This one is special and actually in units of 100ms, but zero
5235 * based in the hw (so we need to add 100 ms). But the sw vbt
5236 * table multiplies it with 1000 to make it in units of 100usec,
5237 * too. */
5238 spec.t11_t12 = (510 + 100) * 10;
5239
5240 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5241 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5242
5243 /* Use the max of the register settings and vbt. If both are
5244 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005245#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005246 spec.field : \
5247 max(cur.field, vbt.field))
5248 assign_final(t1_t3);
5249 assign_final(t8);
5250 assign_final(t9);
5251 assign_final(t10);
5252 assign_final(t11_t12);
5253#undef assign_final
5254
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005255#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005256 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5257 intel_dp->backlight_on_delay = get_delay(t8);
5258 intel_dp->backlight_off_delay = get_delay(t9);
5259 intel_dp->panel_power_down_delay = get_delay(t10);
5260 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5261#undef get_delay
5262
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005263 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5264 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5265 intel_dp->panel_power_cycle_delay);
5266
5267 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5268 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005269}
5270
5271static void
5272intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005273 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005274{
5275 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005276 u32 pp_on, pp_off, pp_div, port_sel = 0;
5277 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305278 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005279 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005280 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005281
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005282 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005283
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305284 if (IS_BROXTON(dev)) {
5285 /*
5286 * TODO: BXT has 2 sets of PPS registers.
5287 * Correct Register for Broxton need to be identified
5288 * using VBT. hardcoding for now
5289 */
5290 pp_ctrl_reg = BXT_PP_CONTROL(0);
5291 pp_on_reg = BXT_PP_ON_DELAYS(0);
5292 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5293
5294 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005295 pp_on_reg = PCH_PP_ON_DELAYS;
5296 pp_off_reg = PCH_PP_OFF_DELAYS;
5297 pp_div_reg = PCH_PP_DIVISOR;
5298 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005299 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5300
5301 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5302 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5303 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005304 }
5305
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005306 /*
5307 * And finally store the new values in the power sequencer. The
5308 * backlight delays are set to 1 because we do manual waits on them. For
5309 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5310 * we'll end up waiting for the backlight off delay twice: once when we
5311 * do the manual sleep, and once when we disable the panel and wait for
5312 * the PP_STATUS bit to become zero.
5313 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005314 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005315 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5316 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005317 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005318 /* Compute the divisor for the pp clock, simply match the Bspec
5319 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305320 if (IS_BROXTON(dev)) {
5321 pp_div = I915_READ(pp_ctrl_reg);
5322 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5323 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5324 << BXT_POWER_CYCLE_DELAY_SHIFT);
5325 } else {
5326 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5327 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5328 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5329 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005330
5331 /* Haswell doesn't have any port selection bits for the panel
5332 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005333 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005334 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005335 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005336 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005337 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005338 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005339 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005340 }
5341
Jesse Barnes453c5422013-03-28 09:55:41 -07005342 pp_on |= port_sel;
5343
5344 I915_WRITE(pp_on_reg, pp_on);
5345 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305346 if (IS_BROXTON(dev))
5347 I915_WRITE(pp_ctrl_reg, pp_div);
5348 else
5349 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005350
Daniel Vetter67a54562012-10-20 20:57:45 +02005351 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005352 I915_READ(pp_on_reg),
5353 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305354 IS_BROXTON(dev) ?
5355 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005356 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005357}
5358
Vandana Kannanb33a2812015-02-13 15:33:03 +05305359/**
5360 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5361 * @dev: DRM device
5362 * @refresh_rate: RR to be programmed
5363 *
5364 * This function gets called when refresh rate (RR) has to be changed from
5365 * one frequency to another. Switches can be between high and low RR
5366 * supported by the panel or to any other RR based on media playback (in
5367 * this case, RR value needs to be passed from user space).
5368 *
5369 * The caller of this function needs to take a lock on dev_priv->drrs.
5370 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305371static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305372{
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305375 struct intel_digital_port *dig_port = NULL;
5376 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005377 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305378 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305379 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305380
5381 if (refresh_rate <= 0) {
5382 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5383 return;
5384 }
5385
Vandana Kannan96178ee2015-01-10 02:25:56 +05305386 if (intel_dp == NULL) {
5387 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305388 return;
5389 }
5390
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005391 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005392 * FIXME: This needs proper synchronization with psr state for some
5393 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005394 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305395
Vandana Kannan96178ee2015-01-10 02:25:56 +05305396 dig_port = dp_to_dig_port(intel_dp);
5397 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005398 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305399
5400 if (!intel_crtc) {
5401 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5402 return;
5403 }
5404
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005405 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305406
Vandana Kannan96178ee2015-01-10 02:25:56 +05305407 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305408 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5409 return;
5410 }
5411
Vandana Kannan96178ee2015-01-10 02:25:56 +05305412 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5413 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305414 index = DRRS_LOW_RR;
5415
Vandana Kannan96178ee2015-01-10 02:25:56 +05305416 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305417 DRM_DEBUG_KMS(
5418 "DRRS requested for previously set RR...ignoring\n");
5419 return;
5420 }
5421
5422 if (!intel_crtc->active) {
5423 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5424 return;
5425 }
5426
Durgadoss R44395bf2015-02-13 15:33:02 +05305427 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305428 switch (index) {
5429 case DRRS_HIGH_RR:
5430 intel_dp_set_m_n(intel_crtc, M1_N1);
5431 break;
5432 case DRRS_LOW_RR:
5433 intel_dp_set_m_n(intel_crtc, M2_N2);
5434 break;
5435 case DRRS_MAX_RR:
5436 default:
5437 DRM_ERROR("Unsupported refreshrate type\n");
5438 }
5439 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03005440 u32 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5441 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305442
Ville Syrjälä649636e2015-09-22 19:50:01 +03005443 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305444 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305445 if (IS_VALLEYVIEW(dev))
5446 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5447 else
5448 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305449 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305450 if (IS_VALLEYVIEW(dev))
5451 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5452 else
5453 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305454 }
5455 I915_WRITE(reg, val);
5456 }
5457
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305458 dev_priv->drrs.refresh_rate_type = index;
5459
5460 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5461}
5462
Vandana Kannanb33a2812015-02-13 15:33:03 +05305463/**
5464 * intel_edp_drrs_enable - init drrs struct if supported
5465 * @intel_dp: DP struct
5466 *
5467 * Initializes frontbuffer_bits and drrs.dp
5468 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305469void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5470{
5471 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5472 struct drm_i915_private *dev_priv = dev->dev_private;
5473 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5474 struct drm_crtc *crtc = dig_port->base.base.crtc;
5475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5476
5477 if (!intel_crtc->config->has_drrs) {
5478 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5479 return;
5480 }
5481
5482 mutex_lock(&dev_priv->drrs.mutex);
5483 if (WARN_ON(dev_priv->drrs.dp)) {
5484 DRM_ERROR("DRRS already enabled\n");
5485 goto unlock;
5486 }
5487
5488 dev_priv->drrs.busy_frontbuffer_bits = 0;
5489
5490 dev_priv->drrs.dp = intel_dp;
5491
5492unlock:
5493 mutex_unlock(&dev_priv->drrs.mutex);
5494}
5495
Vandana Kannanb33a2812015-02-13 15:33:03 +05305496/**
5497 * intel_edp_drrs_disable - Disable DRRS
5498 * @intel_dp: DP struct
5499 *
5500 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305501void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5502{
5503 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5504 struct drm_i915_private *dev_priv = dev->dev_private;
5505 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5506 struct drm_crtc *crtc = dig_port->base.base.crtc;
5507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5508
5509 if (!intel_crtc->config->has_drrs)
5510 return;
5511
5512 mutex_lock(&dev_priv->drrs.mutex);
5513 if (!dev_priv->drrs.dp) {
5514 mutex_unlock(&dev_priv->drrs.mutex);
5515 return;
5516 }
5517
5518 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5519 intel_dp_set_drrs_state(dev_priv->dev,
5520 intel_dp->attached_connector->panel.
5521 fixed_mode->vrefresh);
5522
5523 dev_priv->drrs.dp = NULL;
5524 mutex_unlock(&dev_priv->drrs.mutex);
5525
5526 cancel_delayed_work_sync(&dev_priv->drrs.work);
5527}
5528
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305529static void intel_edp_drrs_downclock_work(struct work_struct *work)
5530{
5531 struct drm_i915_private *dev_priv =
5532 container_of(work, typeof(*dev_priv), drrs.work.work);
5533 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305534
Vandana Kannan96178ee2015-01-10 02:25:56 +05305535 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305536
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305537 intel_dp = dev_priv->drrs.dp;
5538
5539 if (!intel_dp)
5540 goto unlock;
5541
5542 /*
5543 * The delayed work can race with an invalidate hence we need to
5544 * recheck.
5545 */
5546
5547 if (dev_priv->drrs.busy_frontbuffer_bits)
5548 goto unlock;
5549
5550 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5551 intel_dp_set_drrs_state(dev_priv->dev,
5552 intel_dp->attached_connector->panel.
5553 downclock_mode->vrefresh);
5554
5555unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305556 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305557}
5558
Vandana Kannanb33a2812015-02-13 15:33:03 +05305559/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305560 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305561 * @dev: DRM device
5562 * @frontbuffer_bits: frontbuffer plane tracking bits
5563 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305564 * This function gets called everytime rendering on the given planes start.
5565 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305566 *
5567 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5568 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305569void intel_edp_drrs_invalidate(struct drm_device *dev,
5570 unsigned frontbuffer_bits)
5571{
5572 struct drm_i915_private *dev_priv = dev->dev_private;
5573 struct drm_crtc *crtc;
5574 enum pipe pipe;
5575
Daniel Vetter9da7d692015-04-09 16:44:15 +02005576 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305577 return;
5578
Daniel Vetter88f933a2015-04-09 16:44:16 +02005579 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305580
Vandana Kannana93fad02015-01-10 02:25:59 +05305581 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005582 if (!dev_priv->drrs.dp) {
5583 mutex_unlock(&dev_priv->drrs.mutex);
5584 return;
5585 }
5586
Vandana Kannana93fad02015-01-10 02:25:59 +05305587 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5588 pipe = to_intel_crtc(crtc)->pipe;
5589
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005590 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5591 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5592
Ramalingam C0ddfd202015-06-15 20:50:05 +05305593 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005594 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305595 intel_dp_set_drrs_state(dev_priv->dev,
5596 dev_priv->drrs.dp->attached_connector->panel.
5597 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305598
Vandana Kannana93fad02015-01-10 02:25:59 +05305599 mutex_unlock(&dev_priv->drrs.mutex);
5600}
5601
Vandana Kannanb33a2812015-02-13 15:33:03 +05305602/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305603 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305604 * @dev: DRM device
5605 * @frontbuffer_bits: frontbuffer plane tracking bits
5606 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305607 * This function gets called every time rendering on the given planes has
5608 * completed or flip on a crtc is completed. So DRRS should be upclocked
5609 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5610 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305611 *
5612 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5613 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305614void intel_edp_drrs_flush(struct drm_device *dev,
5615 unsigned frontbuffer_bits)
5616{
5617 struct drm_i915_private *dev_priv = dev->dev_private;
5618 struct drm_crtc *crtc;
5619 enum pipe pipe;
5620
Daniel Vetter9da7d692015-04-09 16:44:15 +02005621 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305622 return;
5623
Daniel Vetter88f933a2015-04-09 16:44:16 +02005624 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305625
Vandana Kannana93fad02015-01-10 02:25:59 +05305626 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005627 if (!dev_priv->drrs.dp) {
5628 mutex_unlock(&dev_priv->drrs.mutex);
5629 return;
5630 }
5631
Vandana Kannana93fad02015-01-10 02:25:59 +05305632 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5633 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005634
5635 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305636 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5637
Ramalingam C0ddfd202015-06-15 20:50:05 +05305638 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005639 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305640 intel_dp_set_drrs_state(dev_priv->dev,
5641 dev_priv->drrs.dp->attached_connector->panel.
5642 fixed_mode->vrefresh);
5643
5644 /*
5645 * flush also means no more activity hence schedule downclock, if all
5646 * other fbs are quiescent too
5647 */
5648 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305649 schedule_delayed_work(&dev_priv->drrs.work,
5650 msecs_to_jiffies(1000));
5651 mutex_unlock(&dev_priv->drrs.mutex);
5652}
5653
Vandana Kannanb33a2812015-02-13 15:33:03 +05305654/**
5655 * DOC: Display Refresh Rate Switching (DRRS)
5656 *
5657 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5658 * which enables swtching between low and high refresh rates,
5659 * dynamically, based on the usage scenario. This feature is applicable
5660 * for internal panels.
5661 *
5662 * Indication that the panel supports DRRS is given by the panel EDID, which
5663 * would list multiple refresh rates for one resolution.
5664 *
5665 * DRRS is of 2 types - static and seamless.
5666 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5667 * (may appear as a blink on screen) and is used in dock-undock scenario.
5668 * Seamless DRRS involves changing RR without any visual effect to the user
5669 * and can be used during normal system usage. This is done by programming
5670 * certain registers.
5671 *
5672 * Support for static/seamless DRRS may be indicated in the VBT based on
5673 * inputs from the panel spec.
5674 *
5675 * DRRS saves power by switching to low RR based on usage scenarios.
5676 *
5677 * eDP DRRS:-
5678 * The implementation is based on frontbuffer tracking implementation.
5679 * When there is a disturbance on the screen triggered by user activity or a
5680 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5681 * When there is no movement on screen, after a timeout of 1 second, a switch
5682 * to low RR is made.
5683 * For integration with frontbuffer tracking code,
5684 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5685 *
5686 * DRRS can be further extended to support other internal panels and also
5687 * the scenario of video playback wherein RR is set based on the rate
5688 * requested by userspace.
5689 */
5690
5691/**
5692 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5693 * @intel_connector: eDP connector
5694 * @fixed_mode: preferred mode of panel
5695 *
5696 * This function is called only once at driver load to initialize basic
5697 * DRRS stuff.
5698 *
5699 * Returns:
5700 * Downclock mode if panel supports it, else return NULL.
5701 * DRRS support is determined by the presence of downclock mode (apart
5702 * from VBT setting).
5703 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305704static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305705intel_dp_drrs_init(struct intel_connector *intel_connector,
5706 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305707{
5708 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305709 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305710 struct drm_i915_private *dev_priv = dev->dev_private;
5711 struct drm_display_mode *downclock_mode = NULL;
5712
Daniel Vetter9da7d692015-04-09 16:44:15 +02005713 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5714 mutex_init(&dev_priv->drrs.mutex);
5715
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305716 if (INTEL_INFO(dev)->gen <= 6) {
5717 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5718 return NULL;
5719 }
5720
5721 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005722 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305723 return NULL;
5724 }
5725
5726 downclock_mode = intel_find_panel_downclock
5727 (dev, fixed_mode, connector);
5728
5729 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305730 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305731 return NULL;
5732 }
5733
Vandana Kannan96178ee2015-01-10 02:25:56 +05305734 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305735
Vandana Kannan96178ee2015-01-10 02:25:56 +05305736 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005737 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305738 return downclock_mode;
5739}
5740
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005741static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005742 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005743{
5744 struct drm_connector *connector = &intel_connector->base;
5745 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005746 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5747 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005748 struct drm_i915_private *dev_priv = dev->dev_private;
5749 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305750 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005751 bool has_dpcd;
5752 struct drm_display_mode *scan;
5753 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005754 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005755
5756 if (!is_edp(intel_dp))
5757 return true;
5758
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005759 pps_lock(intel_dp);
5760 intel_edp_panel_vdd_sanitize(intel_dp);
5761 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005762
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005763 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005764 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005765
5766 if (has_dpcd) {
5767 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5768 dev_priv->no_aux_handshake =
5769 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5770 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5771 } else {
5772 /* if this fails, presume the device is a ghost */
5773 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005774 return false;
5775 }
5776
5777 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005778 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005779 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005780 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005781
Daniel Vetter060c8772014-03-21 23:22:35 +01005782 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005783 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005784 if (edid) {
5785 if (drm_add_edid_modes(connector, edid)) {
5786 drm_mode_connector_update_edid_property(connector,
5787 edid);
5788 drm_edid_to_eld(connector, edid);
5789 } else {
5790 kfree(edid);
5791 edid = ERR_PTR(-EINVAL);
5792 }
5793 } else {
5794 edid = ERR_PTR(-ENOENT);
5795 }
5796 intel_connector->edid = edid;
5797
5798 /* prefer fixed mode from EDID if available */
5799 list_for_each_entry(scan, &connector->probed_modes, head) {
5800 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5801 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305802 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305803 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005804 break;
5805 }
5806 }
5807
5808 /* fallback to VBT if available for eDP */
5809 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5810 fixed_mode = drm_mode_duplicate(dev,
5811 dev_priv->vbt.lfp_lvds_vbt_mode);
5812 if (fixed_mode)
5813 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5814 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005815 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005816
Clint Taylor01527b32014-07-07 13:01:46 -07005817 if (IS_VALLEYVIEW(dev)) {
5818 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5819 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005820
5821 /*
5822 * Figure out the current pipe for the initial backlight setup.
5823 * If the current pipe isn't valid, try the PPS pipe, and if that
5824 * fails just assume pipe A.
5825 */
5826 if (IS_CHERRYVIEW(dev))
5827 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5828 else
5829 pipe = PORT_TO_PIPE(intel_dp->DP);
5830
5831 if (pipe != PIPE_A && pipe != PIPE_B)
5832 pipe = intel_dp->pps_pipe;
5833
5834 if (pipe != PIPE_A && pipe != PIPE_B)
5835 pipe = PIPE_A;
5836
5837 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5838 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005839 }
5840
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305841 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005842 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005843 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005844
5845 return true;
5846}
5847
Paulo Zanoni16c25532013-06-12 17:27:25 -03005848bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005849intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5850 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005851{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005852 struct drm_connector *connector = &intel_connector->base;
5853 struct intel_dp *intel_dp = &intel_dig_port->dp;
5854 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5855 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005856 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005857 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005858 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005859
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005860 intel_dp->pps_pipe = INVALID_PIPE;
5861
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005862 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005863 if (INTEL_INFO(dev)->gen >= 9)
5864 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5865 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005866 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5867 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5868 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5869 else if (HAS_PCH_SPLIT(dev))
5870 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5871 else
5872 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5873
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005874 if (INTEL_INFO(dev)->gen >= 9)
5875 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5876 else
5877 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005878
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005879 if (HAS_DDI(dev))
5880 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5881
Daniel Vetter07679352012-09-06 22:15:42 +02005882 /* Preserve the current hw state. */
5883 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005884 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005885
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005886 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305887 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005888 else
5889 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005890
Imre Deakf7d24902013-05-08 13:14:05 +03005891 /*
5892 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5893 * for DP the encoder type can be set by the caller to
5894 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5895 */
5896 if (type == DRM_MODE_CONNECTOR_eDP)
5897 intel_encoder->type = INTEL_OUTPUT_EDP;
5898
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005899 /* eDP only on port B and/or C on vlv/chv */
5900 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5901 port != PORT_B && port != PORT_C))
5902 return false;
5903
Imre Deake7281ea2013-05-08 13:14:08 +03005904 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5905 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5906 port_name(port));
5907
Adam Jacksonb3295302010-07-16 14:46:28 -04005908 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005909 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5910
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005911 connector->interlace_allowed = true;
5912 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005913
Daniel Vetter66a92782012-07-12 20:08:18 +02005914 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005915 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005916
Chris Wilsondf0e9242010-09-09 16:20:55 +01005917 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005918 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005919
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005920 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005921 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5922 else
5923 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005924 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005925
Jani Nikula0b998362014-03-14 16:51:17 +02005926 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005927 switch (port) {
5928 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005929 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005930 break;
5931 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005932 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005933 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305934 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005935 break;
5936 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005937 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005938 break;
5939 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005940 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005941 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005942 case PORT_E:
5943 intel_encoder->hpd_pin = HPD_PORT_E;
5944 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005945 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005946 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005947 }
5948
Imre Deakdada1a92014-01-29 13:25:41 +02005949 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005950 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005951 intel_dp_init_panel_power_timestamps(intel_dp);
5952 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005953 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005954 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005955 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005956 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005957 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005958
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005959 ret = intel_dp_aux_init(intel_dp, intel_connector);
5960 if (ret)
5961 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005962
Dave Airlie0e32b392014-05-02 14:02:48 +10005963 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005964 if (HAS_DP_MST(dev) &&
5965 (port == PORT_B || port == PORT_C || port == PORT_D))
5966 intel_dp_mst_encoder_init(intel_dig_port,
5967 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005968
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005969 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005970 intel_dp_aux_fini(intel_dp);
5971 intel_dp_mst_encoder_cleanup(intel_dig_port);
5972 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005973 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005974
Chris Wilsonf6849602010-09-19 09:29:33 +01005975 intel_dp_add_properties(intel_dp, connector);
5976
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005977 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5978 * 0xd. Failure to do so will result in spurious interrupts being
5979 * generated on the port when a cable is not attached.
5980 */
5981 if (IS_G4X(dev) && !IS_GM45(dev)) {
5982 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5983 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5984 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005985
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005986 i915_debugfs_connector_add(connector);
5987
Paulo Zanoni16c25532013-06-12 17:27:25 -03005988 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005989
5990fail:
5991 if (is_edp(intel_dp)) {
5992 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5993 /*
5994 * vdd might still be enabled do to the delayed vdd off.
5995 * Make sure vdd is actually turned off here.
5996 */
5997 pps_lock(intel_dp);
5998 edp_panel_vdd_off_sync(intel_dp);
5999 pps_unlock(intel_dp);
6000 }
6001 drm_connector_unregister(connector);
6002 drm_connector_cleanup(connector);
6003
6004 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006005}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006006
6007void
6008intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
6009{
Dave Airlie13cf5502014-06-18 11:29:35 +10006010 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006011 struct intel_digital_port *intel_dig_port;
6012 struct intel_encoder *intel_encoder;
6013 struct drm_encoder *encoder;
6014 struct intel_connector *intel_connector;
6015
Daniel Vetterb14c5672013-09-19 12:18:32 +02006016 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006017 if (!intel_dig_port)
6018 return;
6019
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006020 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306021 if (!intel_connector)
6022 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006023
6024 intel_encoder = &intel_dig_port->base;
6025 encoder = &intel_encoder->base;
6026
6027 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
6028 DRM_MODE_ENCODER_TMDS);
6029
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006030 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006031 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006032 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006033 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006034 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006035 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006036 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006037 intel_encoder->pre_enable = chv_pre_enable_dp;
6038 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006039 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006040 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006041 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006042 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006043 intel_encoder->pre_enable = vlv_pre_enable_dp;
6044 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006045 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006046 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006047 intel_encoder->pre_enable = g4x_pre_enable_dp;
6048 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006049 if (INTEL_INFO(dev)->gen >= 5)
6050 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006051 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006052
Paulo Zanoni174edf12012-10-26 19:05:50 -02006053 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006054 intel_dig_port->dp.output_reg = output_reg;
6055
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006056 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006057 if (IS_CHERRYVIEW(dev)) {
6058 if (port == PORT_D)
6059 intel_encoder->crtc_mask = 1 << 2;
6060 else
6061 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6062 } else {
6063 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6064 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006065 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006066
Dave Airlie13cf5502014-06-18 11:29:35 +10006067 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006068 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006069
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306070 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6071 goto err_init_connector;
6072
6073 return;
6074
6075err_init_connector:
6076 drm_encoder_cleanup(encoder);
6077 kfree(intel_connector);
6078err_connector_alloc:
6079 kfree(intel_dig_port);
6080
6081 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006082}
Dave Airlie0e32b392014-05-02 14:02:48 +10006083
6084void intel_dp_mst_suspend(struct drm_device *dev)
6085{
6086 struct drm_i915_private *dev_priv = dev->dev_private;
6087 int i;
6088
6089 /* disable MST */
6090 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006091 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006092 if (!intel_dig_port)
6093 continue;
6094
6095 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6096 if (!intel_dig_port->dp.can_mst)
6097 continue;
6098 if (intel_dig_port->dp.is_mst)
6099 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6100 }
6101 }
6102}
6103
6104void intel_dp_mst_resume(struct drm_device *dev)
6105{
6106 struct drm_i915_private *dev_priv = dev->dev_private;
6107 int i;
6108
6109 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006110 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006111 if (!intel_dig_port)
6112 continue;
6113 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6114 int ret;
6115
6116 if (!intel_dig_port->dp.can_mst)
6117 continue;
6118
6119 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6120 if (ret != 0) {
6121 intel_dp_check_mst_status(&intel_dig_port->dp);
6122 }
6123 }
6124 }
6125}