blob: c78286f6e5d8133e070d34e3927a12c70be626f1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030137static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200138module_param(power_save_controller, bool, 0644);
139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200418 /*
419 * For VIA:
420 * A flag to ensure DMA position is 0
421 * when link position is not greater than FIFO size
422 */
423 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200424 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200425 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500426
427 struct timecounter azx_tc;
428 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
431/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100432struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u32 *buf; /* CORB/RIRB buffer
434 * Each CORB entry is 4byte, RIRB is 8byte
435 */
436 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
437 /* for RIRB */
438 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800439 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
440 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441};
442
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100443struct azx_pcm {
444 struct azx *chip;
445 struct snd_pcm *pcm;
446 struct hda_codec *codec;
447 struct hda_pcm_stream *hinfo[2];
448 struct list_head list;
449};
450
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx {
452 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200454 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 /* chip type specific */
457 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200458 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200459 int playback_streams;
460 int playback_index_offset;
461 int capture_streams;
462 int capture_index_offset;
463 int num_streams;
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* pci resources */
466 unsigned long addr;
467 void __iomem *remap_addr;
468 int irq;
469
470 /* locks */
471 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100472 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100473 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100479 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* HD codec */
482 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100483 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100485 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488 struct azx_rb corb;
489 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100491 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 struct snd_dma_buffer rb;
493 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200494
Takashi Iwai4918cda2012-08-09 12:33:28 +0200495#ifdef CONFIG_SND_HDA_PATCH_LOADER
496 const struct firmware *fw;
497#endif
498
Takashi Iwaic74db862005-05-12 14:26:27 +0200499 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200500 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200501 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200503 unsigned int initialized :1;
504 unsigned int single_cmd :1;
505 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200506 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200507 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100508 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200509 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100510 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200511 unsigned int region_requested:1;
512
513 /* VGA-switcheroo setup */
514 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200515 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200516 unsigned int init_failed:1; /* delayed init failed */
517 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200518
519 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800520 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200521
522 /* for pending irqs */
523 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100524
525 /* reboot notifier (for mysterious hangup problem at power-down) */
526 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200527
528 /* card list (for power_save trigger) */
529 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530};
531
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200532#define CREATE_TRACE_POINTS
533#include "hda_intel_trace.h"
534
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535/* driver types */
536enum {
537 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800538 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800542 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 AZX_DRIVER_VIA,
544 AZX_DRIVER_SIS,
545 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200546 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200547 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200549 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100550 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200551 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200552};
553
Takashi Iwai9477c582011-05-25 09:11:37 +0200554/* driver quirks (capabilities) */
555/* bits 0-7 are used for indicating driver type */
556#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
557#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
558#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
559#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
560#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
561#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
562#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
563#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
564#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
565#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
566#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
567#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200568#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500569#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100570#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200571#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500572#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100573#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
574
575/* quirks for Intel PCH */
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100576#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100577 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100578 AZX_DCAPS_COUNT_LPIB_DELAY)
579
580#define AZX_DCAPS_INTEL_PCH \
581 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200582
583/* quirks for ATI SB / AMD Hudson */
584#define AZX_DCAPS_PRESET_ATI_SB \
585 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
586 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
587
588/* quirks for ATI/AMD HDMI */
589#define AZX_DCAPS_PRESET_ATI_HDMI \
590 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
591
592/* quirks for Nvidia */
593#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100594 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
595 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200596
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200597#define AZX_DCAPS_PRESET_CTHDA \
598 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
599
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200600/*
601 * VGA-switcher support
602 */
603#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200604#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
605#else
606#define use_vga_switcheroo(chip) 0
607#endif
608
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100609static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200610 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800611 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100612 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200613 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200614 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800615 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200616 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
617 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200618 [AZX_DRIVER_ULI] = "HDA ULI M5461",
619 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200620 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200621 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200622 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100623 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200624};
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626/*
627 * macros for easy use
628 */
629#define azx_writel(chip,reg,value) \
630 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
631#define azx_readl(chip,reg) \
632 readl((chip)->remap_addr + ICH6_REG_##reg)
633#define azx_writew(chip,reg,value) \
634 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
635#define azx_readw(chip,reg) \
636 readw((chip)->remap_addr + ICH6_REG_##reg)
637#define azx_writeb(chip,reg,value) \
638 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
639#define azx_readb(chip,reg) \
640 readb((chip)->remap_addr + ICH6_REG_##reg)
641
642#define azx_sd_writel(dev,reg,value) \
643 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
644#define azx_sd_readl(dev,reg) \
645 readl((dev)->sd_addr + ICH6_REG_##reg)
646#define azx_sd_writew(dev,reg,value) \
647 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
648#define azx_sd_readw(dev,reg) \
649 readw((dev)->sd_addr + ICH6_REG_##reg)
650#define azx_sd_writeb(dev,reg,value) \
651 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
652#define azx_sd_readb(dev,reg) \
653 readb((dev)->sd_addr + ICH6_REG_##reg)
654
655/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100656#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200658#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100659static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200660{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100661 int pages;
662
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200663 if (azx_snoop(chip))
664 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100665 if (!dmab || !dmab->area || !dmab->bytes)
666 return;
667
668#ifdef CONFIG_SND_DMA_SGBUF
669 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
670 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200671 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100672 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200673 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100674 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
675 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200676 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100677#endif
678
679 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
680 if (on)
681 set_memory_wc((unsigned long)dmab->area, pages);
682 else
683 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200684}
685
686static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
687 bool on)
688{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100689 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200690}
691static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100692 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200693{
694 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100695 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200696 azx_dev->wc_marked = on;
697 }
698}
699#else
700/* NOP for other archs */
701static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
702 bool on)
703{
704}
705static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100706 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200707{
708}
709#endif
710
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200711static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200712static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713/*
714 * Interface for HD codec
715 */
716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717/*
718 * CORB / RIRB interface
719 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100720static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721{
722 int err;
723
724 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200725 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
726 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 PAGE_SIZE, &chip->rb);
728 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800729 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 return err;
731 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200732 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 return 0;
734}
735
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100736static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800738 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 /* CORB set up */
740 chip->corb.addr = chip->rb.addr;
741 chip->corb.buf = (u32 *)chip->rb.area;
742 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200743 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200745 /* set the corb size to 256 entries (ULI requires explicitly) */
746 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* set the corb write pointer to 0 */
748 azx_writew(chip, CORBWP, 0);
749 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200750 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200752 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
754 /* RIRB set up */
755 chip->rirb.addr = chip->rb.addr + 2048;
756 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800757 chip->rirb.wp = chip->rirb.rp = 0;
758 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200760 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200762 /* set the rirb size to 256 entries (ULI requires explicitly) */
763 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200765 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200767 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200768 azx_writew(chip, RINTCNT, 0xc0);
769 else
770 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800773 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774}
775
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100776static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800778 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 /* disable ringbuffer DMAs */
780 azx_writeb(chip, RIRBCTL, 0);
781 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800782 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783}
784
Wu Fengguangdeadff12009-08-01 18:45:16 +0800785static unsigned int azx_command_addr(u32 cmd)
786{
787 unsigned int addr = cmd >> 28;
788
789 if (addr >= AZX_MAX_CODECS) {
790 snd_BUG();
791 addr = 0;
792 }
793
794 return addr;
795}
796
797static unsigned int azx_response_addr(u32 res)
798{
799 unsigned int addr = res & 0xf;
800
801 if (addr >= AZX_MAX_CODECS) {
802 snd_BUG();
803 addr = 0;
804 }
805
806 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807}
808
809/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100810static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100812 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800813 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
Wu Fengguangc32649f2009-08-01 18:48:12 +0800816 spin_lock_irq(&chip->reg_lock);
817
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100819 wp = azx_readw(chip, CORBWP);
820 if (wp == 0xffff) {
821 /* something wrong, controller likely turned to D3 */
822 spin_unlock_irq(&chip->reg_lock);
823 return -1;
824 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 wp++;
826 wp %= ICH6_MAX_CORB_ENTRIES;
827
Wu Fengguangdeadff12009-08-01 18:45:16 +0800828 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 chip->corb.buf[wp] = cpu_to_le32(val);
830 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800831
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 spin_unlock_irq(&chip->reg_lock);
833
834 return 0;
835}
836
837#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
838
839/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100840static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841{
842 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800843 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 u32 res, res_ex;
845
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100846 wp = azx_readw(chip, RIRBWP);
847 if (wp == 0xffff) {
848 /* something wrong, controller likely turned to D3 */
849 return;
850 }
851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 if (wp == chip->rirb.wp)
853 return;
854 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 while (chip->rirb.rp != wp) {
857 chip->rirb.rp++;
858 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
859
860 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
861 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
862 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800863 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
865 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800866 else if (chip->rirb.cmds[addr]) {
867 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100868 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800869 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800870 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200871 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800872 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200873 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800874 res, res_ex,
875 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 }
877}
878
879/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800880static unsigned int azx_rirb_get_response(struct hda_bus *bus,
881 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100883 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200884 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200885 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200886 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200888 again:
889 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200890
891 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200892 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200893 spin_lock_irq(&chip->reg_lock);
894 azx_update_rirb(chip);
895 spin_unlock_irq(&chip->reg_lock);
896 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800897 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100898 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100899 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200900
901 if (!do_poll)
902 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800903 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100904 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100905 if (time_after(jiffies, timeout))
906 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200907 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100908 msleep(2); /* temporary workaround */
909 else {
910 udelay(10);
911 cond_resched();
912 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100913 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200914
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200915 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800916 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200917 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800918 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200919 do_poll = 1;
920 chip->poll_count++;
921 goto again;
922 }
923
924
Takashi Iwai23c4a882009-10-30 13:21:49 +0100925 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800926 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100927 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800928 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100929 chip->polling_mode = 1;
930 goto again;
931 }
932
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200933 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800934 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800935 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800936 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200937 free_irq(chip->irq, chip);
938 chip->irq = -1;
939 pci_disable_msi(chip->pci);
940 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100941 if (azx_acquire_irq(chip, 1) < 0) {
942 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200943 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100944 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200945 goto again;
946 }
947
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100948 if (chip->probing) {
949 /* If this critical timeout happens during the codec probing
950 * phase, this is likely an access to a non-existing codec
951 * slot. Better to return an error and reset the system.
952 */
953 return -1;
954 }
955
Takashi Iwai8dd78332009-06-02 01:16:07 +0200956 /* a fatal communication error; need either to reset or to fallback
957 * to the single_cmd mode
958 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100959 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200960 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200961 bus->response_reset = 1;
962 return -1; /* give a chance to retry */
963 }
964
965 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
966 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800967 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200968 chip->single_cmd = 1;
969 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100970 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200971 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100972 /* disable unsolicited responses */
973 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200974 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975}
976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977/*
978 * Use the single immediate command instead of CORB/RIRB for simplicity
979 *
980 * Note: according to Intel, this is not preferred use. The command was
981 * intended for the BIOS only, and may get confused with unsolicited
982 * responses. So, we shouldn't use it for normal operation from the
983 * driver.
984 * I left the codes, however, for debugging/testing purposes.
985 */
986
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200987/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800988static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200989{
990 int timeout = 50;
991
992 while (timeout--) {
993 /* check IRV busy bit */
994 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
995 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800996 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200997 return 0;
998 }
999 udelay(1);
1000 }
1001 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001002 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
1003 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +08001004 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001005 return -EIO;
1006}
1007
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001009static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001011 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001012 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 int timeout = 50;
1014
Takashi Iwai8dd78332009-06-02 01:16:07 +02001015 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 while (timeout--) {
1017 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001018 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001020 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1021 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001023 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1024 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001025 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 }
1027 udelay(1);
1028 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001029 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001030 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1031 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 return -EIO;
1033}
1034
1035/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001036static unsigned int azx_single_get_response(struct hda_bus *bus,
1037 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001039 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001040 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041}
1042
Takashi Iwai111d3af2006-02-16 18:17:58 +01001043/*
1044 * The below are the main callbacks from hda_codec.
1045 *
1046 * They are just the skeleton to call sub-callbacks according to the
1047 * current setting of chip->single_cmd.
1048 */
1049
1050/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001051static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001052{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001053 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001054
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001055 if (chip->disabled)
1056 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001057 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001058 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001059 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001060 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001061 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001062}
1063
1064/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001065static unsigned int azx_get_response(struct hda_bus *bus,
1066 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001067{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001068 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001069 if (chip->disabled)
1070 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001071 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001072 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001073 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001074 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001075}
1076
Takashi Iwai83012a72012-08-24 18:38:08 +02001077#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001078static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001079#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001082static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083{
Mengdong Linfa348da2012-12-12 09:16:15 -05001084 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001086 if (!full_reset)
1087 goto __skip;
1088
Danny Tholene8a7f132007-09-11 21:41:56 +02001089 /* clear STATESTS */
1090 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 /* reset controller */
1093 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1094
Mengdong Linfa348da2012-12-12 09:16:15 -05001095 timeout = jiffies + msecs_to_jiffies(100);
1096 while (azx_readb(chip, GCTL) &&
1097 time_before(jiffies, timeout))
1098 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 /* delay for >= 100us for codec PLL to settle per spec
1101 * Rev 0.9 section 5.5.1
1102 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001103 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104
1105 /* Bring controller out of reset */
1106 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1107
Mengdong Linfa348da2012-12-12 09:16:15 -05001108 timeout = jiffies + msecs_to_jiffies(100);
1109 while (!azx_readb(chip, GCTL) &&
1110 time_before(jiffies, timeout))
1111 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
Pavel Machek927fc862006-08-31 17:03:43 +02001113 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001114 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001116 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001118 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001119 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 return -EBUSY;
1121 }
1122
Matt41e2fce2005-07-04 17:49:55 +02001123 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001124 if (!chip->single_cmd)
1125 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1126 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001127
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001129 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001131 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 }
1133
1134 return 0;
1135}
1136
1137
1138/*
1139 * Lowlevel interface
1140 */
1141
1142/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001143static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144{
1145 /* enable controller CIE and GIE */
1146 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1147 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1148}
1149
1150/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001151static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152{
1153 int i;
1154
1155 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001156 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001157 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 azx_sd_writeb(azx_dev, SD_CTL,
1159 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1160 }
1161
1162 /* disable SIE for all streams */
1163 azx_writeb(chip, INTCTL, 0);
1164
1165 /* disable controller CIE and GIE */
1166 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1167 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1168}
1169
1170/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001171static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172{
1173 int i;
1174
1175 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001176 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001177 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1179 }
1180
1181 /* clear STATESTS */
1182 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1183
1184 /* clear rirb status */
1185 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1186
1187 /* clear int status */
1188 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1189}
1190
1191/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001192static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193{
Joseph Chan0e153472008-08-26 14:38:03 +02001194 /*
1195 * Before stream start, initialize parameter
1196 */
1197 azx_dev->insufficient = 1;
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001200 azx_writel(chip, INTCTL,
1201 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 /* set DMA start and interrupt mask */
1203 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1204 SD_CTL_DMA_START | SD_INT_MASK);
1205}
1206
Takashi Iwai1dddab42009-03-18 15:15:37 +01001207/* stop DMA */
1208static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1211 ~(SD_CTL_DMA_START | SD_INT_MASK));
1212 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001213}
1214
1215/* stop a stream */
1216static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1217{
1218 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001220 azx_writel(chip, INTCTL,
1221 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222}
1223
1224
1225/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001226 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001228static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001230 if (chip->initialized)
1231 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232
1233 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001234 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236 /* initialize interrupts */
1237 azx_int_clear(chip);
1238 azx_int_enable(chip);
1239
1240 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001241 if (!chip->single_cmd)
1242 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001244 /* program the position buffer */
1245 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001246 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001247
Takashi Iwaicb53c622007-08-10 17:21:45 +02001248 chip->initialized = 1;
1249}
1250
1251/*
1252 * initialize the PCI registers
1253 */
1254/* update bits in a PCI register byte */
1255static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1256 unsigned char mask, unsigned char val)
1257{
1258 unsigned char data;
1259
1260 pci_read_config_byte(pci, reg, &data);
1261 data &= ~mask;
1262 data |= (val & mask);
1263 pci_write_config_byte(pci, reg, data);
1264}
1265
1266static void azx_init_pci(struct azx *chip)
1267{
1268 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1269 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1270 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001271 * codecs.
1272 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001273 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001274 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001275 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001276 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001277 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001278
Takashi Iwai9477c582011-05-25 09:11:37 +02001279 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1280 * we need to enable snoop.
1281 */
1282 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001283 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001284 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001285 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1286 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001287 }
1288
1289 /* For NVIDIA HDA, enable snoop */
1290 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001291 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001292 update_pci_byte(chip->pci,
1293 NVIDIA_HDA_TRANSREG_ADDR,
1294 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001295 update_pci_byte(chip->pci,
1296 NVIDIA_HDA_ISTRM_COH,
1297 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1298 update_pci_byte(chip->pci,
1299 NVIDIA_HDA_OSTRM_COH,
1300 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001301 }
1302
1303 /* Enable SCH/PCH snoop if needed */
1304 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001305 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001306 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001307 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1308 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1309 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1310 if (!azx_snoop(chip))
1311 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1312 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001313 pci_read_config_word(chip->pci,
1314 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001315 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001316 snd_printdd(SFX "%s: SCH snoop: %s\n",
1317 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001318 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001319 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320}
1321
1322
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001323static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1324
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325/*
1326 * interrupt handler
1327 */
David Howells7d12e782006-10-05 14:55:46 +01001328static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001330 struct azx *chip = dev_id;
1331 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001333 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001334 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001336#ifdef CONFIG_PM_RUNTIME
1337 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1338 return IRQ_NONE;
1339#endif
1340
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 spin_lock(&chip->reg_lock);
1342
Dan Carpenter60911062012-05-18 10:36:11 +03001343 if (chip->disabled) {
1344 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001345 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001346 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001347
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 status = azx_readl(chip, INTSTS);
1349 if (status == 0) {
1350 spin_unlock(&chip->reg_lock);
1351 return IRQ_NONE;
1352 }
1353
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001354 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 azx_dev = &chip->azx_dev[i];
1356 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001357 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001359 if (!azx_dev->substream || !azx_dev->running ||
1360 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001361 continue;
1362 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001363 ok = azx_position_ok(chip, azx_dev);
1364 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001365 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 spin_unlock(&chip->reg_lock);
1367 snd_pcm_period_elapsed(azx_dev->substream);
1368 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001369 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001370 /* bogus IRQ, process it later */
1371 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001372 queue_work(chip->bus->workq,
1373 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 }
1375 }
1376 }
1377
1378 /* clear rirb int */
1379 status = azx_readb(chip, RIRBSTS);
1380 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001381 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001382 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001383 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001385 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1387 }
1388
1389#if 0
1390 /* clear state status int */
1391 if (azx_readb(chip, STATESTS) & 0x04)
1392 azx_writeb(chip, STATESTS, 0x04);
1393#endif
1394 spin_unlock(&chip->reg_lock);
1395
1396 return IRQ_HANDLED;
1397}
1398
1399
1400/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001401 * set up a BDL entry
1402 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001403static int setup_bdle(struct azx *chip,
1404 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001405 struct azx_dev *azx_dev, u32 **bdlp,
1406 int ofs, int size, int with_ioc)
1407{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001408 u32 *bdl = *bdlp;
1409
1410 while (size > 0) {
1411 dma_addr_t addr;
1412 int chunk;
1413
1414 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1415 return -EINVAL;
1416
Takashi Iwai77a23f22008-08-21 13:00:13 +02001417 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001418 /* program the address field of the BDL entry */
1419 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001420 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001421 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001422 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001423 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1424 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1425 u32 remain = 0x1000 - (ofs & 0xfff);
1426 if (chunk > remain)
1427 chunk = remain;
1428 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001429 bdl[2] = cpu_to_le32(chunk);
1430 /* program the IOC to enable interrupt
1431 * only when the whole fragment is processed
1432 */
1433 size -= chunk;
1434 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1435 bdl += 4;
1436 azx_dev->frags++;
1437 ofs += chunk;
1438 }
1439 *bdlp = bdl;
1440 return ofs;
1441}
1442
1443/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 * set up BDL entries
1445 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001446static int azx_setup_periods(struct azx *chip,
1447 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001448 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001450 u32 *bdl;
1451 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001452 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
1454 /* reset BDL address */
1455 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1456 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1457
Takashi Iwai97b71c92009-03-18 15:09:13 +01001458 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001459 periods = azx_dev->bufsize / period_bytes;
1460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001462 bdl = (u32 *)azx_dev->bdl.area;
1463 ofs = 0;
1464 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001465 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001466 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001467 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001468 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001469 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001470 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001471 pos_adj = pos_align;
1472 else
1473 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1474 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001475 pos_adj = frames_to_bytes(runtime, pos_adj);
1476 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001477 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1478 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001479 pos_adj = 0;
1480 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001481 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001482 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001483 if (ofs < 0)
1484 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001485 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001486 } else
1487 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001488 for (i = 0; i < periods; i++) {
1489 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001490 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001491 period_bytes - pos_adj, 0);
1492 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001493 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001494 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001495 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001496 if (ofs < 0)
1497 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001499 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001500
1501 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001502 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1503 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001504 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505}
1506
Takashi Iwai1dddab42009-03-18 15:15:37 +01001507/* reset stream */
1508static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509{
1510 unsigned char val;
1511 int timeout;
1512
Takashi Iwai1dddab42009-03-18 15:15:37 +01001513 azx_stream_clear(chip, azx_dev);
1514
Takashi Iwaid01ce992007-07-27 16:52:19 +02001515 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1516 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 udelay(3);
1518 timeout = 300;
1519 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1520 --timeout)
1521 ;
1522 val &= ~SD_CTL_STREAM_RESET;
1523 azx_sd_writeb(azx_dev, SD_CTL, val);
1524 udelay(3);
1525
1526 timeout = 300;
1527 /* waiting for hardware to report that the stream is out of reset */
1528 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1529 --timeout)
1530 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001531
1532 /* reset first position - may not be synced with hw at this time */
1533 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001534}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535
Takashi Iwai1dddab42009-03-18 15:15:37 +01001536/*
1537 * set up the SD for streaming
1538 */
1539static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1540{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001541 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001542 /* make sure the run bit is zero for SD */
1543 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001545 val = azx_sd_readl(azx_dev, SD_CTL);
1546 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1547 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1548 if (!azx_snoop(chip))
1549 val |= SD_CTL_TRAFFIC_PRIO;
1550 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551
1552 /* program the length of samples in cyclic buffer */
1553 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1554
1555 /* program the stream format */
1556 /* this value needs to be the same as the one programmed */
1557 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1558
1559 /* program the stream LVI (last valid index) of the BDL */
1560 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1561
1562 /* program the BDL address */
1563 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001564 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001566 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001568 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001569 if (chip->position_fix[0] != POS_FIX_LPIB ||
1570 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001571 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1572 azx_writel(chip, DPLBASE,
1573 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1574 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001575
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001577 azx_sd_writel(azx_dev, SD_CTL,
1578 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579
1580 return 0;
1581}
1582
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001583/*
1584 * Probe the given codec address
1585 */
1586static int probe_codec(struct azx *chip, int addr)
1587{
1588 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1589 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1590 unsigned int res;
1591
Wu Fengguanga678cde2009-08-01 18:46:46 +08001592 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001593 chip->probing = 1;
1594 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001595 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001596 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001597 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001598 if (res == -1)
1599 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001600 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001601 return 0;
1602}
1603
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001604static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1605 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001606static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607
Takashi Iwai8dd78332009-06-02 01:16:07 +02001608static void azx_bus_reset(struct hda_bus *bus)
1609{
1610 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001611
1612 bus->in_reset = 1;
1613 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001614 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001615#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001616 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001617 struct azx_pcm *p;
1618 list_for_each_entry(p, &chip->pcm_list, list)
1619 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001620 snd_hda_suspend(chip->bus);
1621 snd_hda_resume(chip->bus);
1622 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001623#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001624 bus->in_reset = 0;
1625}
1626
David Henningsson26a6cb62012-10-09 15:04:21 +02001627static int get_jackpoll_interval(struct azx *chip)
1628{
1629 int i = jackpoll_ms[chip->dev_index];
1630 unsigned int j;
1631 if (i == 0)
1632 return 0;
1633 if (i < 50 || i > 60000)
1634 j = 0;
1635 else
1636 j = msecs_to_jiffies(i);
1637 if (j == 0)
1638 snd_printk(KERN_WARNING SFX
1639 "jackpoll_ms value out of range: %d\n", i);
1640 return j;
1641}
1642
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643/*
1644 * Codec initialization
1645 */
1646
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001647/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001648static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001649 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001650 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001651};
1652
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001653static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654{
1655 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001656 int c, codecs, err;
1657 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
1659 memset(&bus_temp, 0, sizeof(bus_temp));
1660 bus_temp.private_data = chip;
1661 bus_temp.modelname = model;
1662 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001663 bus_temp.ops.command = azx_send_cmd;
1664 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001665 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001666 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001667#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001668 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001669 bus_temp.ops.pm_notify = azx_power_notify;
1670#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671
Takashi Iwaid01ce992007-07-27 16:52:19 +02001672 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1673 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 return err;
1675
Takashi Iwai9477c582011-05-25 09:11:37 +02001676 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001677 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001678 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001679 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001680
Takashi Iwai34c25352008-10-28 11:38:58 +01001681 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001682 max_slots = azx_max_codecs[chip->driver_type];
1683 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001684 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001685
1686 /* First try to probe all given codec slots */
1687 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001688 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001689 if (probe_codec(chip, c) < 0) {
1690 /* Some BIOSen give you wrong codec addresses
1691 * that don't exist
1692 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001693 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001694 "%s: Codec #%d probe error; "
1695 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001696 chip->codec_mask &= ~(1 << c);
1697 /* More badly, accessing to a non-existing
1698 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001699 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001700 * Thus if an error occurs during probing,
1701 * better to reset the controller chip to
1702 * get back to the sanity state.
1703 */
1704 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001705 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001706 }
1707 }
1708 }
1709
Takashi Iwaid507cd62011-04-26 15:25:02 +02001710 /* AMD chipsets often cause the communication stalls upon certain
1711 * sequence like the pin-detection. It seems that forcing the synced
1712 * access works around the stall. Grrr...
1713 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001714 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001715 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1716 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001717 chip->bus->sync_write = 1;
1718 chip->bus->allow_bus_reset = 1;
1719 }
1720
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001721 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001722 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001723 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001724 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001725 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 if (err < 0)
1727 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001728 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001729 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001731 }
1732 }
1733 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001734 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 return -ENXIO;
1736 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001737 return 0;
1738}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001740/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001741static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001742{
1743 struct hda_codec *codec;
1744 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1745 snd_hda_codec_configure(codec);
1746 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 return 0;
1748}
1749
1750
1751/*
1752 * PCM support
1753 */
1754
1755/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001756static inline struct azx_dev *
1757azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001759 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001760 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001761 /* make a non-zero unique key for the substream */
1762 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1763 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001764
1765 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001766 dev = chip->playback_index_offset;
1767 nums = chip->playback_streams;
1768 } else {
1769 dev = chip->capture_index_offset;
1770 nums = chip->capture_streams;
1771 }
1772 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001773 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001774 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001775 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001776 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001778 if (res) {
1779 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001780 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001781 }
1782 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783}
1784
1785/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001786static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787{
1788 azx_dev->opened = 0;
1789}
1790
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001791static cycle_t azx_cc_read(const struct cyclecounter *cc)
1792{
1793 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1794 struct snd_pcm_substream *substream = azx_dev->substream;
1795 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1796 struct azx *chip = apcm->chip;
1797
1798 return azx_readl(chip, WALLCLK);
1799}
1800
1801static void azx_timecounter_init(struct snd_pcm_substream *substream,
1802 bool force, cycle_t last)
1803{
1804 struct azx_dev *azx_dev = get_azx_dev(substream);
1805 struct timecounter *tc = &azx_dev->azx_tc;
1806 struct cyclecounter *cc = &azx_dev->azx_cc;
1807 u64 nsec;
1808
1809 cc->read = azx_cc_read;
1810 cc->mask = CLOCKSOURCE_MASK(32);
1811
1812 /*
1813 * Converting from 24 MHz to ns means applying a 125/3 factor.
1814 * To avoid any saturation issues in intermediate operations,
1815 * the 125 factor is applied first. The division is applied
1816 * last after reading the timecounter value.
1817 * Applying the 1/3 factor as part of the multiplication
1818 * requires at least 20 bits for a decent precision, however
1819 * overflows occur after about 4 hours or less, not a option.
1820 */
1821
1822 cc->mult = 125; /* saturation after 195 years */
1823 cc->shift = 0;
1824
1825 nsec = 0; /* audio time is elapsed time since trigger */
1826 timecounter_init(tc, cc, nsec);
1827 if (force)
1828 /*
1829 * force timecounter to use predefined value,
1830 * used for synchronized starts
1831 */
1832 tc->cycle_last = last;
1833}
1834
1835static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1836 struct timespec *ts)
1837{
1838 struct azx_dev *azx_dev = get_azx_dev(substream);
1839 u64 nsec;
1840
1841 nsec = timecounter_read(&azx_dev->azx_tc);
1842 nsec = div_u64(nsec, 3); /* can be optimized */
1843
1844 *ts = ns_to_timespec(nsec);
1845
1846 return 0;
1847}
1848
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001849static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001850 .info = (SNDRV_PCM_INFO_MMAP |
1851 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1853 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001854 /* No full-resume yet implemented */
1855 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001856 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001857 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001858 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001859 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1861 .rates = SNDRV_PCM_RATE_48000,
1862 .rate_min = 48000,
1863 .rate_max = 48000,
1864 .channels_min = 2,
1865 .channels_max = 2,
1866 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1867 .period_bytes_min = 128,
1868 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1869 .periods_min = 2,
1870 .periods_max = AZX_MAX_FRAG,
1871 .fifo_size = 0,
1872};
1873
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001874static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875{
1876 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1877 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001878 struct azx *chip = apcm->chip;
1879 struct azx_dev *azx_dev;
1880 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 unsigned long flags;
1882 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001883 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884
Ingo Molnar62932df2006-01-16 16:34:20 +01001885 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001886 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001888 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 return -EBUSY;
1890 }
1891 runtime->hw = azx_pcm_hw;
1892 runtime->hw.channels_min = hinfo->channels_min;
1893 runtime->hw.channels_max = hinfo->channels_max;
1894 runtime->hw.formats = hinfo->formats;
1895 runtime->hw.rates = hinfo->rates;
1896 snd_pcm_limit_hw_rates(runtime);
1897 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001898
1899 /* avoid wrap-around with wall-clock */
1900 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1901 20,
1902 178000000);
1903
Takashi Iwai52409aa2012-01-23 17:10:24 +01001904 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001905 /* constrain buffer sizes to be multiple of 128
1906 bytes. This is more efficient in terms of memory
1907 access but isn't required by the HDA spec and
1908 prevents users from specifying exact period/buffer
1909 sizes. For example for 44.1kHz, a period size set
1910 to 20ms will be rounded to 19.59ms. */
1911 buff_step = 128;
1912 else
1913 /* Don't enforce steps on buffer sizes, still need to
1914 be multiple of 4 bytes (HDA spec). Tested on Intel
1915 HDA controllers, may not work on all devices where
1916 option needs to be disabled */
1917 buff_step = 4;
1918
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001919 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001920 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001921 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001922 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001923 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001924 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1925 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001927 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001928 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 return err;
1930 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001931 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001932 /* sanity check */
1933 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1934 snd_BUG_ON(!runtime->hw.channels_max) ||
1935 snd_BUG_ON(!runtime->hw.formats) ||
1936 snd_BUG_ON(!runtime->hw.rates)) {
1937 azx_release_device(azx_dev);
1938 hinfo->ops.close(hinfo, apcm->codec, substream);
1939 snd_hda_power_down(apcm->codec);
1940 mutex_unlock(&chip->open_mutex);
1941 return -EINVAL;
1942 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001943
1944 /* disable WALLCLOCK timestamps for capture streams
1945 until we figure out how to handle digital inputs */
1946 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1947 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1948
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 spin_lock_irqsave(&chip->reg_lock, flags);
1950 azx_dev->substream = substream;
1951 azx_dev->running = 0;
1952 spin_unlock_irqrestore(&chip->reg_lock, flags);
1953
1954 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001955 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001956 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 return 0;
1958}
1959
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001960static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961{
1962 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1963 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001964 struct azx *chip = apcm->chip;
1965 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 unsigned long flags;
1967
Ingo Molnar62932df2006-01-16 16:34:20 +01001968 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 spin_lock_irqsave(&chip->reg_lock, flags);
1970 azx_dev->substream = NULL;
1971 azx_dev->running = 0;
1972 spin_unlock_irqrestore(&chip->reg_lock, flags);
1973 azx_release_device(azx_dev);
1974 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001975 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001976 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 return 0;
1978}
1979
Takashi Iwaid01ce992007-07-27 16:52:19 +02001980static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1981 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001983 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1984 struct azx *chip = apcm->chip;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001985 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001986 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001987
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01001988 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001989 azx_dev->bufsize = 0;
1990 azx_dev->period_bytes = 0;
1991 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001992 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001993 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001994 if (ret < 0)
1995 return ret;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01001996 mark_runtime_wc(chip, azx_dev, substream, true);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001997 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998}
1999
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002000static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001{
2002 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002003 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002004 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2006
2007 /* reset BDL address */
2008 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2009 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2010 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002011 azx_dev->bufsize = 0;
2012 azx_dev->period_bytes = 0;
2013 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014
Takashi Iwaieb541332010-08-06 13:48:11 +02002015 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002017 mark_runtime_wc(chip, azx_dev, substream, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 return snd_pcm_lib_free_pages(substream);
2019}
2020
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002021static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022{
2023 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002024 struct azx *chip = apcm->chip;
2025 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002027 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002028 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002029 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002030 struct hda_spdif_out *spdif =
2031 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2032 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002034 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002035 format_val = snd_hda_calc_stream_format(runtime->rate,
2036 runtime->channels,
2037 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002038 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002039 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002040 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002041 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002042 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2043 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 return -EINVAL;
2045 }
2046
Takashi Iwai97b71c92009-03-18 15:09:13 +01002047 bufsize = snd_pcm_lib_buffer_bytes(substream);
2048 period_bytes = snd_pcm_lib_period_bytes(substream);
2049
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002050 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2051 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002052
2053 if (bufsize != azx_dev->bufsize ||
2054 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002055 format_val != azx_dev->format_val ||
2056 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002057 azx_dev->bufsize = bufsize;
2058 azx_dev->period_bytes = period_bytes;
2059 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002060 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002061 err = azx_setup_periods(chip, substream, azx_dev);
2062 if (err < 0)
2063 return err;
2064 }
2065
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002066 /* wallclk has 24Mhz clock source */
2067 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2068 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 azx_setup_controller(chip, azx_dev);
2070 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2071 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2072 else
2073 azx_dev->fifo_size = 0;
2074
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002075 stream_tag = azx_dev->stream_tag;
2076 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002077 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002078 stream_tag > chip->capture_streams)
2079 stream_tag -= chip->capture_streams;
2080 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002081 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082}
2083
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002084static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085{
2086 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002087 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002088 struct azx_dev *azx_dev;
2089 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002090 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002091 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002093 azx_dev = get_azx_dev(substream);
2094 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2095
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002097 case SNDRV_PCM_TRIGGER_START:
2098 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2100 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002101 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 break;
2103 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002104 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002106 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 break;
2108 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002109 return -EINVAL;
2110 }
2111
2112 snd_pcm_group_for_each_entry(s, substream) {
2113 if (s->pcm->card != substream->pcm->card)
2114 continue;
2115 azx_dev = get_azx_dev(s);
2116 sbits |= 1 << azx_dev->index;
2117 nsync++;
2118 snd_pcm_trigger_done(s, substream);
2119 }
2120
2121 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002122
2123 /* first, set SYNC bits of corresponding streams */
2124 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2125 azx_writel(chip, OLD_SSYNC,
2126 azx_readl(chip, OLD_SSYNC) | sbits);
2127 else
2128 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2129
Takashi Iwai850f0e52008-03-18 17:11:05 +01002130 snd_pcm_group_for_each_entry(s, substream) {
2131 if (s->pcm->card != substream->pcm->card)
2132 continue;
2133 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002134 if (start) {
2135 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2136 if (!rstart)
2137 azx_dev->start_wallclk -=
2138 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002139 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002140 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002141 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002142 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002143 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 }
2145 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002146 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002147 /* wait until all FIFOs get ready */
2148 for (timeout = 5000; timeout; timeout--) {
2149 nwait = 0;
2150 snd_pcm_group_for_each_entry(s, substream) {
2151 if (s->pcm->card != substream->pcm->card)
2152 continue;
2153 azx_dev = get_azx_dev(s);
2154 if (!(azx_sd_readb(azx_dev, SD_STS) &
2155 SD_STS_FIFO_READY))
2156 nwait++;
2157 }
2158 if (!nwait)
2159 break;
2160 cpu_relax();
2161 }
2162 } else {
2163 /* wait until all RUN bits are cleared */
2164 for (timeout = 5000; timeout; timeout--) {
2165 nwait = 0;
2166 snd_pcm_group_for_each_entry(s, substream) {
2167 if (s->pcm->card != substream->pcm->card)
2168 continue;
2169 azx_dev = get_azx_dev(s);
2170 if (azx_sd_readb(azx_dev, SD_CTL) &
2171 SD_CTL_DMA_START)
2172 nwait++;
2173 }
2174 if (!nwait)
2175 break;
2176 cpu_relax();
2177 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002179 spin_lock(&chip->reg_lock);
2180 /* reset SYNC bits */
2181 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2182 azx_writel(chip, OLD_SSYNC,
2183 azx_readl(chip, OLD_SSYNC) & ~sbits);
2184 else
2185 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002186 if (start) {
2187 azx_timecounter_init(substream, 0, 0);
2188 if (nsync > 1) {
2189 cycle_t cycle_last;
2190
2191 /* same start cycle for master and group */
2192 azx_dev = get_azx_dev(substream);
2193 cycle_last = azx_dev->azx_tc.cycle_last;
2194
2195 snd_pcm_group_for_each_entry(s, substream) {
2196 if (s->pcm->card != substream->pcm->card)
2197 continue;
2198 azx_timecounter_init(s, 1, cycle_last);
2199 }
2200 }
2201 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002202 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002203 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204}
2205
Joseph Chan0e153472008-08-26 14:38:03 +02002206/* get the current DMA position with correction on VIA chips */
2207static unsigned int azx_via_get_position(struct azx *chip,
2208 struct azx_dev *azx_dev)
2209{
2210 unsigned int link_pos, mini_pos, bound_pos;
2211 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2212 unsigned int fifo_size;
2213
2214 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002215 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002216 /* Playback, no problem using link position */
2217 return link_pos;
2218 }
2219
2220 /* Capture */
2221 /* For new chipset,
2222 * use mod to get the DMA position just like old chipset
2223 */
2224 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2225 mod_dma_pos %= azx_dev->period_bytes;
2226
2227 /* azx_dev->fifo_size can't get FIFO size of in stream.
2228 * Get from base address + offset.
2229 */
2230 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2231
2232 if (azx_dev->insufficient) {
2233 /* Link position never gather than FIFO size */
2234 if (link_pos <= fifo_size)
2235 return 0;
2236
2237 azx_dev->insufficient = 0;
2238 }
2239
2240 if (link_pos <= fifo_size)
2241 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2242 else
2243 mini_pos = link_pos - fifo_size;
2244
2245 /* Find nearest previous boudary */
2246 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2247 mod_link_pos = link_pos % azx_dev->period_bytes;
2248 if (mod_link_pos >= fifo_size)
2249 bound_pos = link_pos - mod_link_pos;
2250 else if (mod_dma_pos >= mod_mini_pos)
2251 bound_pos = mini_pos - mod_mini_pos;
2252 else {
2253 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2254 if (bound_pos >= azx_dev->bufsize)
2255 bound_pos = 0;
2256 }
2257
2258 /* Calculate real DMA position we want */
2259 return bound_pos + mod_dma_pos;
2260}
2261
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002262static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002263 struct azx_dev *azx_dev,
2264 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002267 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002268 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269
David Henningsson4cb36312010-09-30 10:12:50 +02002270 switch (chip->position_fix[stream]) {
2271 case POS_FIX_LPIB:
2272 /* read LPIB */
2273 pos = azx_sd_readl(azx_dev, SD_LPIB);
2274 break;
2275 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002276 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002277 break;
2278 default:
2279 /* use the position buffer */
2280 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002281 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002282 if (!pos || pos == (u32)-1) {
2283 printk(KERN_WARNING
2284 "hda-intel: Invalid position buffer, "
2285 "using LPIB read method instead.\n");
2286 chip->position_fix[stream] = POS_FIX_LPIB;
2287 pos = azx_sd_readl(azx_dev, SD_LPIB);
2288 } else
2289 chip->position_fix[stream] = POS_FIX_POSBUF;
2290 }
2291 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002292 }
David Henningsson4cb36312010-09-30 10:12:50 +02002293
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294 if (pos >= azx_dev->bufsize)
2295 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002296
2297 /* calculate runtime delay from LPIB */
2298 if (azx_dev->substream->runtime &&
2299 chip->position_fix[stream] == POS_FIX_POSBUF &&
2300 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2301 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002302 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2303 delay = pos - lpib_pos;
2304 else
2305 delay = lpib_pos - pos;
2306 if (delay < 0)
2307 delay += azx_dev->bufsize;
2308 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002309 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002310 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002311 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002312 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002313 delay = 0;
2314 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002315 }
2316 azx_dev->substream->runtime->delay =
2317 bytes_to_frames(azx_dev->substream->runtime, delay);
2318 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002319 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002320 return pos;
2321}
2322
2323static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2324{
2325 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2326 struct azx *chip = apcm->chip;
2327 struct azx_dev *azx_dev = get_azx_dev(substream);
2328 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002329 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002330}
2331
2332/*
2333 * Check whether the current DMA position is acceptable for updating
2334 * periods. Returns non-zero if it's OK.
2335 *
2336 * Many HD-audio controllers appear pretty inaccurate about
2337 * the update-IRQ timing. The IRQ is issued before actually the
2338 * data is processed. So, we need to process it afterwords in a
2339 * workqueue.
2340 */
2341static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2342{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002343 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002344 unsigned int pos;
2345
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002346 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2347 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002348 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002349
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002350 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002351
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002352 if (WARN_ONCE(!azx_dev->period_bytes,
2353 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002354 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002355 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002356 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2357 /* NG - it's below the first next period boundary */
2358 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002359 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002360 return 1; /* OK, it's fine */
2361}
2362
2363/*
2364 * The work for pending PCM period updates.
2365 */
2366static void azx_irq_pending_work(struct work_struct *work)
2367{
2368 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002369 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002370
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002371 if (!chip->irq_pending_warned) {
2372 printk(KERN_WARNING
2373 "hda-intel: IRQ timing workaround is activated "
2374 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2375 chip->card->number);
2376 chip->irq_pending_warned = 1;
2377 }
2378
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002379 for (;;) {
2380 pending = 0;
2381 spin_lock_irq(&chip->reg_lock);
2382 for (i = 0; i < chip->num_streams; i++) {
2383 struct azx_dev *azx_dev = &chip->azx_dev[i];
2384 if (!azx_dev->irq_pending ||
2385 !azx_dev->substream ||
2386 !azx_dev->running)
2387 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002388 ok = azx_position_ok(chip, azx_dev);
2389 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002390 azx_dev->irq_pending = 0;
2391 spin_unlock(&chip->reg_lock);
2392 snd_pcm_period_elapsed(azx_dev->substream);
2393 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002394 } else if (ok < 0) {
2395 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002396 } else
2397 pending++;
2398 }
2399 spin_unlock_irq(&chip->reg_lock);
2400 if (!pending)
2401 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002402 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002403 }
2404}
2405
2406/* clear irq_pending flags and assure no on-going workq */
2407static void azx_clear_irq_pending(struct azx *chip)
2408{
2409 int i;
2410
2411 spin_lock_irq(&chip->reg_lock);
2412 for (i = 0; i < chip->num_streams; i++)
2413 chip->azx_dev[i].irq_pending = 0;
2414 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415}
2416
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002417#ifdef CONFIG_X86
2418static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2419 struct vm_area_struct *area)
2420{
2421 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2422 struct azx *chip = apcm->chip;
2423 if (!azx_snoop(chip))
2424 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2425 return snd_pcm_lib_default_mmap(substream, area);
2426}
2427#else
2428#define azx_pcm_mmap NULL
2429#endif
2430
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002431static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432 .open = azx_pcm_open,
2433 .close = azx_pcm_close,
2434 .ioctl = snd_pcm_lib_ioctl,
2435 .hw_params = azx_pcm_hw_params,
2436 .hw_free = azx_pcm_hw_free,
2437 .prepare = azx_pcm_prepare,
2438 .trigger = azx_pcm_trigger,
2439 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002440 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002441 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002442 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443};
2444
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002445static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446{
Takashi Iwai176d5332008-07-30 15:01:44 +02002447 struct azx_pcm *apcm = pcm->private_data;
2448 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002449 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002450 kfree(apcm);
2451 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452}
2453
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002454#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2455
Takashi Iwai176d5332008-07-30 15:01:44 +02002456static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002457azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2458 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002460 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002461 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002463 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002464 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002465 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002467 list_for_each_entry(apcm, &chip->pcm_list, list) {
2468 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002469 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2470 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002471 return -EBUSY;
2472 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002473 }
2474 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2475 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2476 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 &pcm);
2478 if (err < 0)
2479 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002480 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002481 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 if (apcm == NULL)
2483 return -ENOMEM;
2484 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002485 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487 pcm->private_data = apcm;
2488 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002489 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2490 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002491 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002492 cpcm->pcm = pcm;
2493 for (s = 0; s < 2; s++) {
2494 apcm->hinfo[s] = &cpcm->stream[s];
2495 if (cpcm->stream[s].substreams)
2496 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2497 }
2498 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002499 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2500 if (size > MAX_PREALLOC_SIZE)
2501 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002502 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002504 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 return 0;
2506}
2507
2508/*
2509 * mixer creation - all stuff is implemented in hda module
2510 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002511static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512{
2513 return snd_hda_build_controls(chip->bus);
2514}
2515
2516
2517/*
2518 * initialize SD streams
2519 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002520static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521{
2522 int i;
2523
2524 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002525 * assign the starting bdl address to each stream (device)
2526 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002528 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002529 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002530 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2532 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2533 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2534 azx_dev->sd_int_sta_mask = 1 << i;
2535 /* stream tag: must be non-zero and unique */
2536 azx_dev->index = i;
2537 azx_dev->stream_tag = i + 1;
2538 }
2539
2540 return 0;
2541}
2542
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002543static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2544{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002545 if (request_irq(chip->pci->irq, azx_interrupt,
2546 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002547 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002548 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2549 "disabling device\n", chip->pci->irq);
2550 if (do_disconnect)
2551 snd_card_disconnect(chip->card);
2552 return -1;
2553 }
2554 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002555 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002556 return 0;
2557}
2558
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559
Takashi Iwaicb53c622007-08-10 17:21:45 +02002560static void azx_stop_chip(struct azx *chip)
2561{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002562 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002563 return;
2564
2565 /* disable interrupts */
2566 azx_int_disable(chip);
2567 azx_int_clear(chip);
2568
2569 /* disable CORB/RIRB */
2570 azx_free_cmd_io(chip);
2571
2572 /* disable position buffer */
2573 azx_writel(chip, DPLBASE, 0);
2574 azx_writel(chip, DPUBASE, 0);
2575
2576 chip->initialized = 0;
2577}
2578
Takashi Iwai83012a72012-08-24 18:38:08 +02002579#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002580/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002581static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002582{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002583 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002584
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002585 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2586 return;
2587
Takashi Iwai68467f52012-08-28 09:14:29 -07002588 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002589 pm_runtime_get_sync(&chip->pci->dev);
2590 else
2591 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002592}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002593
2594static DEFINE_MUTEX(card_list_lock);
2595static LIST_HEAD(card_list);
2596
2597static void azx_add_card_list(struct azx *chip)
2598{
2599 mutex_lock(&card_list_lock);
2600 list_add(&chip->list, &card_list);
2601 mutex_unlock(&card_list_lock);
2602}
2603
2604static void azx_del_card_list(struct azx *chip)
2605{
2606 mutex_lock(&card_list_lock);
2607 list_del_init(&chip->list);
2608 mutex_unlock(&card_list_lock);
2609}
2610
2611/* trigger power-save check at writing parameter */
2612static int param_set_xint(const char *val, const struct kernel_param *kp)
2613{
2614 struct azx *chip;
2615 struct hda_codec *c;
2616 int prev = power_save;
2617 int ret = param_set_int(val, kp);
2618
2619 if (ret || prev == power_save)
2620 return ret;
2621
2622 mutex_lock(&card_list_lock);
2623 list_for_each_entry(chip, &card_list, list) {
2624 if (!chip->bus || chip->disabled)
2625 continue;
2626 list_for_each_entry(c, &chip->bus->codec_list, list)
2627 snd_hda_power_sync(c);
2628 }
2629 mutex_unlock(&card_list_lock);
2630 return 0;
2631}
2632#else
2633#define azx_add_card_list(chip) /* NOP */
2634#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002635#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002636
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002637#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002638/*
2639 * power management
2640 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002641static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002643 struct pci_dev *pci = to_pci_dev(dev);
2644 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002645 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002646 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647
Takashi Iwaic5c21522012-12-04 17:01:25 +01002648 if (chip->disabled)
2649 return 0;
2650
Takashi Iwai421a1252005-11-17 16:11:09 +01002651 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002652 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002653 list_for_each_entry(p, &chip->pcm_list, list)
2654 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002655 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002656 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002657 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002658 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002659 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002660 chip->irq = -1;
2661 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002662 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002663 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002664 pci_disable_device(pci);
2665 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002666 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667 return 0;
2668}
2669
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002670static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002672 struct pci_dev *pci = to_pci_dev(dev);
2673 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002674 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675
Takashi Iwaic5c21522012-12-04 17:01:25 +01002676 if (chip->disabled)
2677 return 0;
2678
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002679 pci_set_power_state(pci, PCI_D0);
2680 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002681 if (pci_enable_device(pci) < 0) {
2682 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2683 "disabling device\n");
2684 snd_card_disconnect(card);
2685 return -EIO;
2686 }
2687 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002688 if (chip->msi)
2689 if (pci_enable_msi(pci) < 0)
2690 chip->msi = 0;
2691 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002692 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002693 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002694
Takashi Iwai7f308302012-05-08 16:52:23 +02002695 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002696
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002698 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699 return 0;
2700}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002701#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2702
2703#ifdef CONFIG_PM_RUNTIME
2704static int azx_runtime_suspend(struct device *dev)
2705{
2706 struct snd_card *card = dev_get_drvdata(dev);
2707 struct azx *chip = card->private_data;
2708
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002709 azx_stop_chip(chip);
2710 azx_clear_irq_pending(chip);
2711 return 0;
2712}
2713
2714static int azx_runtime_resume(struct device *dev)
2715{
2716 struct snd_card *card = dev_get_drvdata(dev);
2717 struct azx *chip = card->private_data;
2718
2719 azx_init_pci(chip);
2720 azx_init_chip(chip, 1);
2721 return 0;
2722}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002723
2724static int azx_runtime_idle(struct device *dev)
2725{
2726 struct snd_card *card = dev_get_drvdata(dev);
2727 struct azx *chip = card->private_data;
2728
2729 if (!power_save_controller ||
2730 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2731 return -EBUSY;
2732
2733 return 0;
2734}
2735
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002736#endif /* CONFIG_PM_RUNTIME */
2737
2738#ifdef CONFIG_PM
2739static const struct dev_pm_ops azx_pm = {
2740 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002741 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002742};
2743
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002744#define AZX_PM_OPS &azx_pm
2745#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002746#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002747#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002748
2749
2750/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002751 * reboot notifier for hang-up problem at power-down
2752 */
2753static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2754{
2755 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002756 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002757 azx_stop_chip(chip);
2758 return NOTIFY_OK;
2759}
2760
2761static void azx_notifier_register(struct azx *chip)
2762{
2763 chip->reboot_notifier.notifier_call = azx_halt;
2764 register_reboot_notifier(&chip->reboot_notifier);
2765}
2766
2767static void azx_notifier_unregister(struct azx *chip)
2768{
2769 if (chip->reboot_notifier.notifier_call)
2770 unregister_reboot_notifier(&chip->reboot_notifier);
2771}
2772
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002773static int azx_first_init(struct azx *chip);
2774static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002775
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002776#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05002777static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002778
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002779static void azx_vs_set_state(struct pci_dev *pci,
2780 enum vga_switcheroo_state state)
2781{
2782 struct snd_card *card = pci_get_drvdata(pci);
2783 struct azx *chip = card->private_data;
2784 bool disabled;
2785
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002786 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002787 if (chip->init_failed)
2788 return;
2789
2790 disabled = (state == VGA_SWITCHEROO_OFF);
2791 if (chip->disabled == disabled)
2792 return;
2793
2794 if (!chip->bus) {
2795 chip->disabled = disabled;
2796 if (!disabled) {
2797 snd_printk(KERN_INFO SFX
2798 "%s: Start delayed initialization\n",
2799 pci_name(chip->pci));
2800 if (azx_first_init(chip) < 0 ||
2801 azx_probe_continue(chip) < 0) {
2802 snd_printk(KERN_ERR SFX
2803 "%s: initialization error\n",
2804 pci_name(chip->pci));
2805 chip->init_failed = true;
2806 }
2807 }
2808 } else {
2809 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002810 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
2811 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002812 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002813 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002814 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002815 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002816 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
2817 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002818 } else {
2819 snd_hda_unlock_devices(chip->bus);
2820 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002821 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002822 }
2823 }
2824}
2825
2826static bool azx_vs_can_switch(struct pci_dev *pci)
2827{
2828 struct snd_card *card = pci_get_drvdata(pci);
2829 struct azx *chip = card->private_data;
2830
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002831 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002832 if (chip->init_failed)
2833 return false;
2834 if (chip->disabled || !chip->bus)
2835 return true;
2836 if (snd_hda_lock_devices(chip->bus))
2837 return false;
2838 snd_hda_unlock_devices(chip->bus);
2839 return true;
2840}
2841
Bill Pembertone23e7a12012-12-06 12:35:10 -05002842static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002843{
2844 struct pci_dev *p = get_bound_vga(chip->pci);
2845 if (p) {
2846 snd_printk(KERN_INFO SFX
2847 "%s: Handle VGA-switcheroo audio client\n",
2848 pci_name(chip->pci));
2849 chip->use_vga_switcheroo = 1;
2850 pci_dev_put(p);
2851 }
2852}
2853
2854static const struct vga_switcheroo_client_ops azx_vs_ops = {
2855 .set_gpu_state = azx_vs_set_state,
2856 .can_switch = azx_vs_can_switch,
2857};
2858
Bill Pembertone23e7a12012-12-06 12:35:10 -05002859static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002860{
Takashi Iwai128960a2012-10-12 17:28:18 +02002861 int err;
2862
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002863 if (!chip->use_vga_switcheroo)
2864 return 0;
2865 /* FIXME: currently only handling DIS controller
2866 * is there any machine with two switchable HDMI audio controllers?
2867 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002868 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002869 VGA_SWITCHEROO_DIS,
2870 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002871 if (err < 0)
2872 return err;
2873 chip->vga_switcheroo_registered = 1;
2874 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002875}
2876#else
2877#define init_vga_switcheroo(chip) /* NOP */
2878#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002879#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002880#endif /* SUPPORT_VGA_SWITCHER */
2881
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002882/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883 * destructor
2884 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002885static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002887 int i;
2888
Takashi Iwai65fcd412012-08-14 17:13:32 +02002889 azx_del_card_list(chip);
2890
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002891 azx_notifier_unregister(chip);
2892
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002893 chip->init_failed = 1; /* to be sure */
Daniel J Blueman44728e92012-12-18 23:59:33 +08002894 complete_all(&chip->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002895
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002896 if (use_vga_switcheroo(chip)) {
2897 if (chip->disabled && chip->bus)
2898 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002899 if (chip->vga_switcheroo_registered)
2900 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002901 }
2902
Takashi Iwaice43fba2005-05-30 20:33:44 +02002903 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002904 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002905 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002907 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908 }
2909
Jeff Garzikf000fd82008-04-22 13:50:34 +02002910 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002912 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002913 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002914 if (chip->remap_addr)
2915 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002917 if (chip->azx_dev) {
2918 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002919 if (chip->azx_dev[i].bdl.area) {
2920 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002921 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002922 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002923 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002924 if (chip->rb.area) {
2925 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002926 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002927 }
2928 if (chip->posbuf.area) {
2929 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002931 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002932 if (chip->region_requested)
2933 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002935 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002936#ifdef CONFIG_SND_HDA_PATCH_LOADER
2937 if (chip->fw)
2938 release_firmware(chip->fw);
2939#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940 kfree(chip);
2941
2942 return 0;
2943}
2944
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002945static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946{
2947 return azx_free(device->device_data);
2948}
2949
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002950#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951/*
Takashi Iwai91219472012-04-26 12:13:25 +02002952 * Check of disabled HDMI controller by vga-switcheroo
2953 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002954static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002955{
2956 struct pci_dev *p;
2957
2958 /* check only discrete GPU */
2959 switch (pci->vendor) {
2960 case PCI_VENDOR_ID_ATI:
2961 case PCI_VENDOR_ID_AMD:
2962 case PCI_VENDOR_ID_NVIDIA:
2963 if (pci->devfn == 1) {
2964 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2965 pci->bus->number, 0);
2966 if (p) {
2967 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2968 return p;
2969 pci_dev_put(p);
2970 }
2971 }
2972 break;
2973 }
2974 return NULL;
2975}
2976
Bill Pembertone23e7a12012-12-06 12:35:10 -05002977static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002978{
2979 bool vga_inactive = false;
2980 struct pci_dev *p = get_bound_vga(pci);
2981
2982 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002983 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002984 vga_inactive = true;
2985 pci_dev_put(p);
2986 }
2987 return vga_inactive;
2988}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002989#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002990
2991/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002992 * white/black-listing for position_fix
2993 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002994static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002995 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2996 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002997 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002998 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002999 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04003000 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04003001 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01003002 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04003003 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04003004 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01003005 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02003006 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04003007 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04003008 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01003009 {}
3010};
3011
Bill Pembertone23e7a12012-12-06 12:35:10 -05003012static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01003013{
3014 const struct snd_pci_quirk *q;
3015
Takashi Iwaic673ba12009-03-17 07:49:14 +01003016 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02003017 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003018 case POS_FIX_LPIB:
3019 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02003020 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003021 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003022 return fix;
3023 }
3024
Takashi Iwaic673ba12009-03-17 07:49:14 +01003025 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3026 if (q) {
3027 printk(KERN_INFO
3028 "hda_intel: position_fix set to %d "
3029 "for device %04x:%04x\n",
3030 q->value, q->subvendor, q->subdevice);
3031 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003032 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003033
3034 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003035 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003036 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003037 return POS_FIX_VIACOMBO;
3038 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003039 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003040 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003041 return POS_FIX_LPIB;
3042 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003043 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003044}
3045
3046/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003047 * black-lists for probe_mask
3048 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003049static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003050 /* Thinkpad often breaks the controller communication when accessing
3051 * to the non-working (or non-existing) modem codec slot.
3052 */
3053 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3054 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3055 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003056 /* broken BIOS */
3057 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003058 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3059 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003060 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003061 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003062 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003063 /* WinFast VP200 H (Teradici) user reported broken communication */
3064 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003065 {}
3066};
3067
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003068#define AZX_FORCE_CODEC_MASK 0x100
3069
Bill Pembertone23e7a12012-12-06 12:35:10 -05003070static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003071{
3072 const struct snd_pci_quirk *q;
3073
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003074 chip->codec_probe_mask = probe_mask[dev];
3075 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003076 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3077 if (q) {
3078 printk(KERN_INFO
3079 "hda_intel: probe_mask set to 0x%x "
3080 "for device %04x:%04x\n",
3081 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003082 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003083 }
3084 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003085
3086 /* check forced option */
3087 if (chip->codec_probe_mask != -1 &&
3088 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3089 chip->codec_mask = chip->codec_probe_mask & 0xff;
3090 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3091 chip->codec_mask);
3092 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003093}
3094
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003095/*
Takashi Iwai716238552009-09-28 13:14:04 +02003096 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003097 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003098static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003099 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003100 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003101 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003102 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003103 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003104 {}
3105};
3106
Bill Pembertone23e7a12012-12-06 12:35:10 -05003107static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003108{
3109 const struct snd_pci_quirk *q;
3110
Takashi Iwai716238552009-09-28 13:14:04 +02003111 if (enable_msi >= 0) {
3112 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003113 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003114 }
3115 chip->msi = 1; /* enable MSI as default */
3116 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003117 if (q) {
3118 printk(KERN_INFO
3119 "hda_intel: msi for device %04x:%04x set to %d\n",
3120 q->subvendor, q->subdevice, q->value);
3121 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003122 return;
3123 }
3124
3125 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003126 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3127 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003128 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003129 }
3130}
3131
Takashi Iwaia1585d72011-12-14 09:27:04 +01003132/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003133static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003134{
3135 bool snoop = chip->snoop;
3136
3137 switch (chip->driver_type) {
3138 case AZX_DRIVER_VIA:
3139 /* force to non-snoop mode for a new VIA controller
3140 * when BIOS is set
3141 */
3142 if (snoop) {
3143 u8 val;
3144 pci_read_config_byte(chip->pci, 0x42, &val);
3145 if (!(val & 0x80) && chip->pci->revision == 0x30)
3146 snoop = false;
3147 }
3148 break;
3149 case AZX_DRIVER_ATIHDMI_NS:
3150 /* new ATI HDMI requires non-snoop */
3151 snoop = false;
3152 break;
3153 }
3154
3155 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003156 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3157 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003158 chip->snoop = snoop;
3159 }
3160}
Takashi Iwai669ba272007-08-17 09:17:36 +02003161
3162/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003163 * constructor
3164 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003165static int azx_create(struct snd_card *card, struct pci_dev *pci,
3166 int dev, unsigned int driver_caps,
3167 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003169 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003170 .dev_free = azx_dev_free,
3171 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003172 struct azx *chip;
3173 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003174
3175 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003176
Pavel Machek927fc862006-08-31 17:03:43 +02003177 err = pci_enable_device(pci);
3178 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179 return err;
3180
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003181 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003182 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003183 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184 pci_disable_device(pci);
3185 return -ENOMEM;
3186 }
3187
3188 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003189 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190 chip->card = card;
3191 chip->pci = pci;
3192 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003193 chip->driver_caps = driver_caps;
3194 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003195 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003196 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003197 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003198 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003199 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003200 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003201 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003203 chip->position_fix[0] = chip->position_fix[1] =
3204 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003205 /* combo mode uses LPIB for playback */
3206 if (chip->position_fix[0] == POS_FIX_COMBO) {
3207 chip->position_fix[0] = POS_FIX_LPIB;
3208 chip->position_fix[1] = POS_FIX_AUTO;
3209 }
3210
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003211 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003212
Takashi Iwai27346162006-01-12 18:28:44 +01003213 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003214 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003215 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003216
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003217 if (bdl_pos_adj[dev] < 0) {
3218 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003219 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003220 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003221 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003222 break;
3223 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003224 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003225 break;
3226 }
3227 }
3228
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003229 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3230 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003231 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3232 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003233 azx_free(chip);
3234 return err;
3235 }
3236
3237 *rchip = chip;
3238 return 0;
3239}
3240
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003241static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003242{
3243 int dev = chip->dev_index;
3244 struct pci_dev *pci = chip->pci;
3245 struct snd_card *card = chip->card;
3246 int i, err;
3247 unsigned short gcap;
3248
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003249#if BITS_PER_LONG != 64
3250 /* Fix up base address on ULI M5461 */
3251 if (chip->driver_type == AZX_DRIVER_ULI) {
3252 u16 tmp3;
3253 pci_read_config_word(pci, 0x40, &tmp3);
3254 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3255 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3256 }
3257#endif
3258
Pavel Machek927fc862006-08-31 17:03:43 +02003259 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003260 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003262 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263
Pavel Machek927fc862006-08-31 17:03:43 +02003264 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003265 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003267 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003268 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269 }
3270
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003271 if (chip->msi)
3272 if (pci_enable_msi(pci) < 0)
3273 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003274
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003275 if (azx_acquire_irq(chip, 0) < 0)
3276 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
3278 pci_set_master(pci);
3279 synchronize_irq(chip->irq);
3280
Tobin Davisbcd72002008-01-15 11:23:55 +01003281 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003282 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003283
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003284 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003285 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003286 struct pci_dev *p_smbus;
3287 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3288 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3289 NULL);
3290 if (p_smbus) {
3291 if (p_smbus->revision < 0x30)
3292 gcap &= ~ICH6_GCAP_64OK;
3293 pci_dev_put(p_smbus);
3294 }
3295 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003296
Takashi Iwai9477c582011-05-25 09:11:37 +02003297 /* disable 64bit DMA address on some devices */
3298 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003299 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003300 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003301 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003302
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003303 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003304 if (align_buffer_size >= 0)
3305 chip->align_buffer_size = !!align_buffer_size;
3306 else {
3307 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3308 chip->align_buffer_size = 0;
3309 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3310 chip->align_buffer_size = 1;
3311 else
3312 chip->align_buffer_size = 1;
3313 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003314
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003315 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003316 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003317 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003318 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003319 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3320 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003321 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003322
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003323 /* read number of streams from GCAP register instead of using
3324 * hardcoded value
3325 */
3326 chip->capture_streams = (gcap >> 8) & 0x0f;
3327 chip->playback_streams = (gcap >> 12) & 0x0f;
3328 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003329 /* gcap didn't give any info, switching to old method */
3330
3331 switch (chip->driver_type) {
3332 case AZX_DRIVER_ULI:
3333 chip->playback_streams = ULI_NUM_PLAYBACK;
3334 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003335 break;
3336 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003337 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003338 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3339 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003340 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003341 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003342 default:
3343 chip->playback_streams = ICH6_NUM_PLAYBACK;
3344 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003345 break;
3346 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003347 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003348 chip->capture_index_offset = 0;
3349 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003350 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003351 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3352 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003353 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003354 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003355 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003356 }
3357
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003358 for (i = 0; i < chip->num_streams; i++) {
3359 /* allocate memory for the BDL for each stream */
3360 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3361 snd_dma_pci_data(chip->pci),
3362 BDL_SIZE, &chip->azx_dev[i].bdl);
3363 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003364 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003365 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003366 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003367 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003369 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003370 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3371 snd_dma_pci_data(chip->pci),
3372 chip->num_streams * 8, &chip->posbuf);
3373 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003374 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003375 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003376 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003377 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003378 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003379 err = azx_alloc_cmd_io(chip);
3380 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003381 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003382
3383 /* initialize streams */
3384 azx_init_stream(chip);
3385
3386 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003387 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003388 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003389
3390 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003391 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003392 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003393 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003394 }
3395
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003396 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003397 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3398 sizeof(card->shortname));
3399 snprintf(card->longname, sizeof(card->longname),
3400 "%s at 0x%lx irq %i",
3401 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003402
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003404}
3405
Takashi Iwaicb53c622007-08-10 17:21:45 +02003406static void power_down_all_codecs(struct azx *chip)
3407{
Takashi Iwai83012a72012-08-24 18:38:08 +02003408#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003409 /* The codecs were powered up in snd_hda_codec_new().
3410 * Now all initialization done, so turn them down if possible
3411 */
3412 struct hda_codec *codec;
3413 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3414 snd_hda_power_down(codec);
3415 }
3416#endif
3417}
3418
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003419#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003420/* callback from request_firmware_nowait() */
3421static void azx_firmware_cb(const struct firmware *fw, void *context)
3422{
3423 struct snd_card *card = context;
3424 struct azx *chip = card->private_data;
3425 struct pci_dev *pci = chip->pci;
3426
3427 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003428 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3429 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003430 goto error;
3431 }
3432
3433 chip->fw = fw;
3434 if (!chip->disabled) {
3435 /* continue probing */
3436 if (azx_probe_continue(chip))
3437 goto error;
3438 }
3439 return; /* OK */
3440
3441 error:
3442 snd_card_free(card);
3443 pci_set_drvdata(pci, NULL);
3444}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003445#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003446
Bill Pembertone23e7a12012-12-06 12:35:10 -05003447static int azx_probe(struct pci_dev *pci,
3448 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003449{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003450 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003451 struct snd_card *card;
3452 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003453 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003454 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003455
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003456 if (dev >= SNDRV_CARDS)
3457 return -ENODEV;
3458 if (!enable[dev]) {
3459 dev++;
3460 return -ENOENT;
3461 }
3462
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003463 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3464 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003465 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003466 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003467 }
3468
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003469 snd_card_set_dev(card, &pci->dev);
3470
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003471 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003472 if (err < 0)
3473 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003474 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003475
3476 pci_set_drvdata(pci, card);
3477
3478 err = register_vga_switcheroo(chip);
3479 if (err < 0) {
3480 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003481 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003482 goto out_free;
3483 }
3484
3485 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003486 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003487 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003488 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003489 chip->disabled = true;
3490 }
3491
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003492 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003493 if (probe_now) {
3494 err = azx_first_init(chip);
3495 if (err < 0)
3496 goto out_free;
3497 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003498
Takashi Iwai4918cda2012-08-09 12:33:28 +02003499#ifdef CONFIG_SND_HDA_PATCH_LOADER
3500 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003501 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3502 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003503 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3504 &pci->dev, GFP_KERNEL, card,
3505 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003506 if (err < 0)
3507 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003508 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003509 }
3510#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3511
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003512 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003513 err = azx_probe_continue(chip);
3514 if (err < 0)
3515 goto out_free;
3516 }
3517
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003518 if (pci_dev_run_wake(pci))
3519 pm_runtime_put_noidle(&pci->dev);
3520
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003521 dev++;
Daniel J Blueman44728e92012-12-18 23:59:33 +08003522 complete_all(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003523 return 0;
3524
3525out_free:
3526 snd_card_free(card);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003527 pci_set_drvdata(pci, NULL);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003528 return err;
3529}
3530
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003531static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003532{
3533 int dev = chip->dev_index;
3534 int err;
3535
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003536#ifdef CONFIG_SND_HDA_INPUT_BEEP
3537 chip->beep_mode = beep_mode[dev];
3538#endif
3539
Linus Torvalds1da177e2005-04-16 15:20:36 -07003540 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003541 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003542 if (err < 0)
3543 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003544#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003545 if (chip->fw) {
3546 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3547 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003548 if (err < 0)
3549 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003550#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003551 release_firmware(chip->fw); /* no longer needed */
3552 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003553#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003554 }
3555#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003556 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003557 err = azx_codec_configure(chip);
3558 if (err < 0)
3559 goto out_free;
3560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003561
3562 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003563 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003564 if (err < 0)
3565 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566
3567 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003568 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003569 if (err < 0)
3570 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003571
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003572 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003573 if (err < 0)
3574 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003575
Takashi Iwaicb53c622007-08-10 17:21:45 +02003576 chip->running = 1;
3577 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003578 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003579 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580
Takashi Iwai91219472012-04-26 12:13:25 +02003581 return 0;
3582
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003583out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003584 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003585 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003586}
3587
Bill Pembertone23e7a12012-12-06 12:35:10 -05003588static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003589{
Takashi Iwai91219472012-04-26 12:13:25 +02003590 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003591
3592 if (pci_dev_run_wake(pci))
3593 pm_runtime_get_noresume(&pci->dev);
3594
Takashi Iwai91219472012-04-26 12:13:25 +02003595 if (card)
3596 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003597 pci_set_drvdata(pci, NULL);
3598}
3599
3600/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003601static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003602 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003603 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003604 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07003605 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003606 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003607 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003608 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003609 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003610 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003611 /* Lynx Point */
3612 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003613 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003614 /* Lynx Point-LP */
3615 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003616 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003617 /* Lynx Point-LP */
3618 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003619 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003620 /* Haswell */
3621 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003622 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003623 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003624 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003625 /* 5 Series/3400 */
3626 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003627 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwaif748abc2013-01-29 10:12:23 +01003628 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02003629 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003630 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3631 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00003632 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003633 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
David Henningsson645e9032011-12-14 15:52:30 +08003634 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003635 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003636 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3637 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003638 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003639 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3640 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003641 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003642 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3643 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003644 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003645 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3646 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003647 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003648 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3649 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003650 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003651 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3652 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003653 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003654 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3655 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003656 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003657 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3658 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003659 /* Generic Intel */
3660 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3661 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3662 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003663 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003664 /* ATI SB 450/600/700/800/900 */
3665 { PCI_DEVICE(0x1002, 0x437b),
3666 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3667 { PCI_DEVICE(0x1002, 0x4383),
3668 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3669 /* AMD Hudson */
3670 { PCI_DEVICE(0x1022, 0x780d),
3671 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003672 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003673 { PCI_DEVICE(0x1002, 0x793b),
3674 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3675 { PCI_DEVICE(0x1002, 0x7919),
3676 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3677 { PCI_DEVICE(0x1002, 0x960f),
3678 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3679 { PCI_DEVICE(0x1002, 0x970f),
3680 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3681 { PCI_DEVICE(0x1002, 0xaa00),
3682 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3683 { PCI_DEVICE(0x1002, 0xaa08),
3684 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3685 { PCI_DEVICE(0x1002, 0xaa10),
3686 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3687 { PCI_DEVICE(0x1002, 0xaa18),
3688 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3689 { PCI_DEVICE(0x1002, 0xaa20),
3690 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3691 { PCI_DEVICE(0x1002, 0xaa28),
3692 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3693 { PCI_DEVICE(0x1002, 0xaa30),
3694 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3695 { PCI_DEVICE(0x1002, 0xaa38),
3696 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3697 { PCI_DEVICE(0x1002, 0xaa40),
3698 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3699 { PCI_DEVICE(0x1002, 0xaa48),
3700 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003701 { PCI_DEVICE(0x1002, 0x9902),
3702 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3703 { PCI_DEVICE(0x1002, 0xaaa0),
3704 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3705 { PCI_DEVICE(0x1002, 0xaaa8),
3706 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3707 { PCI_DEVICE(0x1002, 0xaab0),
3708 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003709 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003710 { PCI_DEVICE(0x1106, 0x3288),
3711 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003712 /* VIA GFX VT7122/VX900 */
3713 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3714 /* VIA GFX VT6122/VX11 */
3715 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003716 /* SIS966 */
3717 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3718 /* ULI M5461 */
3719 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3720 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003721 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3722 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3723 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003724 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003725 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003726 { PCI_DEVICE(0x6549, 0x1200),
3727 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003728 { PCI_DEVICE(0x6549, 0x2200),
3729 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003730 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003731 /* CTHDA chips */
3732 { PCI_DEVICE(0x1102, 0x0010),
3733 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3734 { PCI_DEVICE(0x1102, 0x0012),
3735 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003736#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3737 /* the following entry conflicts with snd-ctxfi driver,
3738 * as ctxfi driver mutates from HD-audio to native mode with
3739 * a special command sequence.
3740 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003741 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3742 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3743 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003744 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003745 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003746#else
3747 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003748 { PCI_DEVICE(0x1102, 0x0009),
3749 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003750 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003751#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003752 /* Vortex86MX */
3753 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003754 /* VMware HDAudio */
3755 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003756 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003757 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3758 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3759 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003760 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003761 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3762 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3763 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003764 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003765 { 0, }
3766};
3767MODULE_DEVICE_TABLE(pci, azx_ids);
3768
3769/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003770static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003771 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003772 .id_table = azx_ids,
3773 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05003774 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003775 .driver = {
3776 .pm = AZX_PM_OPS,
3777 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003778};
3779
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003780module_pci_driver(azx_driver);