blob: d637e7b54326c75f43c0d0703e9027bc61219088 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001098 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001138 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001288 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001483 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001484 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1485 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001486 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1487 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1488 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001489 } else {
1490 if ((val & DP_PIPE_MASK) != (pipe << 30))
1491 return false;
1492 }
1493 return true;
1494}
1495
Keith Packard1519b992011-08-06 10:35:34 -07001496static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1497 enum pipe pipe, u32 val)
1498{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
1501
1502 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001503 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001504 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001505 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1506 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1507 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001508 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001509 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001510 return false;
1511 }
1512 return true;
1513}
1514
1515static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1516 enum pipe pipe, u32 val)
1517{
1518 if ((val & LVDS_PORT_EN) == 0)
1519 return false;
1520
1521 if (HAS_PCH_CPT(dev_priv->dev)) {
1522 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1523 return false;
1524 } else {
1525 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1526 return false;
1527 }
1528 return true;
1529}
1530
1531static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1532 enum pipe pipe, u32 val)
1533{
1534 if ((val & ADPA_DAC_ENABLE) == 0)
1535 return false;
1536 if (HAS_PCH_CPT(dev_priv->dev)) {
1537 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1538 return false;
1539 } else {
1540 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1541 return false;
1542 }
1543 return true;
1544}
1545
Jesse Barnes291906f2011-02-02 12:28:03 -08001546static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001547 enum pipe pipe, i915_reg_t reg,
1548 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001553 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001561 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001566 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001602 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001691 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001831 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001958
1959 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001960 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001963 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001964 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
Daniel Vetter23670b322012-11-01 09:15:30 +01001970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001977 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001978
Daniel Vetterab9412b2013-05-03 11:49:46 +02001979 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001980 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001981 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001989 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001998 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003 else
2004 val |= TRANS_PROGRESSIVE;
2005
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002009}
2010
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002012 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002013{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002015
2016 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002023 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002027
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002028 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002033 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 else
2035 val |= TRANS_PROGRESSIVE;
2036
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002039 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040}
2041
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002044{
Daniel Vetter23670b322012-11-01 09:15:30 +01002045 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002046 i915_reg_t reg;
2047 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
Jesse Barnes291906f2011-02-02 12:28:03 -08002053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
Daniel Vetterab9412b2013-05-03 11:49:46 +02002056 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002063
Ville Syrjäläc4656132015-10-29 21:25:56 +02002064 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002071}
2072
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002074{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002075 u32 val;
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002082 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002083
2084 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002088}
2089
2090/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002091 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002094 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002097static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098{
Paulo Zanoni03722642014-01-17 13:51:09 -02002099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002103 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002104 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 u32 val;
2106
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002109 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002110 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002111 assert_sprites_disabled(dev_priv, pipe);
2112
Paulo Zanoni681e5812012-12-06 11:12:38 -02002113 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
Imre Deak50360402015-01-16 00:55:16 -08002123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002124 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002128 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002129 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002130 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002138 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002140 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002143 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002144 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002147 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148}
2149
2150/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002151 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002152 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002153 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002154 * Disable the pipe of @crtc, making sure that various hardware
2155 * specific requirements are met, if applicable, e.g. plane
2156 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157 *
2158 * Will wait until the pipe has shut down before returning.
2159 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002160static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002162 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002163 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002164 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002165 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166 u32 val;
2167
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002168 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2169
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170 /*
2171 * Make sure planes won't keep trying to pump pixels to us,
2172 * or we might hang the display.
2173 */
2174 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002175 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002176 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002178 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002180 if ((val & PIPECONF_ENABLE) == 0)
2181 return;
2182
Ville Syrjälä67adc642014-08-15 01:21:57 +03002183 /*
2184 * Double wide has implications for planes
2185 * so best keep it disabled when not needed.
2186 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002187 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002188 val &= ~PIPECONF_DOUBLE_WIDE;
2189
2190 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002191 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2192 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002193 val &= ~PIPECONF_ENABLE;
2194
2195 I915_WRITE(reg, val);
2196 if ((val & PIPECONF_ENABLE) == 0)
2197 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002198}
2199
Chris Wilson693db182013-03-05 14:52:39 +00002200static bool need_vtd_wa(struct drm_device *dev)
2201{
2202#ifdef CONFIG_INTEL_IOMMU
2203 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2204 return true;
2205#endif
2206 return false;
2207}
2208
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002209unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002210intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002211 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002212{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002213 unsigned int tile_height;
2214 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002215
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002216 switch (fb_format_modifier) {
2217 case DRM_FORMAT_MOD_NONE:
2218 tile_height = 1;
2219 break;
2220 case I915_FORMAT_MOD_X_TILED:
2221 tile_height = IS_GEN2(dev) ? 16 : 8;
2222 break;
2223 case I915_FORMAT_MOD_Y_TILED:
2224 tile_height = 32;
2225 break;
2226 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002227 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002228 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002229 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002230 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002231 tile_height = 64;
2232 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002233 case 2:
2234 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002235 tile_height = 32;
2236 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002237 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002238 tile_height = 16;
2239 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002240 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002241 WARN_ONCE(1,
2242 "128-bit pixels are not supported for display!");
2243 tile_height = 16;
2244 break;
2245 }
2246 break;
2247 default:
2248 MISSING_CASE(fb_format_modifier);
2249 tile_height = 1;
2250 break;
2251 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002252
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002253 return tile_height;
2254}
2255
2256unsigned int
2257intel_fb_align_height(struct drm_device *dev, unsigned int height,
2258 uint32_t pixel_format, uint64_t fb_format_modifier)
2259{
2260 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002261 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002262}
2263
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002264static int
2265intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2266 const struct drm_plane_state *plane_state)
2267{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002268 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002269 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002270
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002271 *view = i915_ggtt_view_normal;
2272
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002273 if (!plane_state)
2274 return 0;
2275
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002276 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002277 return 0;
2278
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002279 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002280
2281 info->height = fb->height;
2282 info->pixel_format = fb->pixel_format;
2283 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002284 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002285 info->fb_modifier = fb->modifier[0];
2286
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002287 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002288 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002289 tile_pitch = PAGE_SIZE / tile_height;
2290 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2291 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2292 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2293
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002294 if (info->pixel_format == DRM_FORMAT_NV12) {
2295 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2296 fb->modifier[0], 1);
2297 tile_pitch = PAGE_SIZE / tile_height;
2298 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2299 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2300 tile_height);
2301 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2302 PAGE_SIZE;
2303 }
2304
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002305 return 0;
2306}
2307
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002308static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2309{
2310 if (INTEL_INFO(dev_priv)->gen >= 9)
2311 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002312 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2313 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002314 return 128 * 1024;
2315 else if (INTEL_INFO(dev_priv)->gen >= 4)
2316 return 4 * 1024;
2317 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002318 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002319}
2320
Chris Wilson127bd2a2010-07-23 23:32:05 +01002321int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002322intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2323 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002324 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002325{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002326 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002327 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002328 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002329 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002330 u32 alignment;
2331 int ret;
2332
Matt Roperebcdd392014-07-09 16:22:11 -07002333 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2334
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002335 switch (fb->modifier[0]) {
2336 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002337 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002339 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002340 if (INTEL_INFO(dev)->gen >= 9)
2341 alignment = 256 * 1024;
2342 else {
2343 /* pin() will align the object as required by fence */
2344 alignment = 0;
2345 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002346 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002347 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002348 case I915_FORMAT_MOD_Yf_TILED:
2349 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2350 "Y tiling bo slipped through, driver bug!\n"))
2351 return -EINVAL;
2352 alignment = 1 * 1024 * 1024;
2353 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002354 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002355 MISSING_CASE(fb->modifier[0]);
2356 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002357 }
2358
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002359 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2360 if (ret)
2361 return ret;
2362
Chris Wilson693db182013-03-05 14:52:39 +00002363 /* Note that the w/a also requires 64 PTE of padding following the
2364 * bo. We currently fill all unused PTE with the shadow page and so
2365 * we should always have valid PTE following the scanout preventing
2366 * the VT-d warning.
2367 */
2368 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2369 alignment = 256 * 1024;
2370
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002371 /*
2372 * Global gtt pte registers are special registers which actually forward
2373 * writes to a chunk of system memory. Which means that there is no risk
2374 * that the register values disappear as soon as we call
2375 * intel_runtime_pm_put(), so it is correct to wrap only the
2376 * pin/unpin/fence and not more.
2377 */
2378 intel_runtime_pm_get(dev_priv);
2379
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002380 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2381 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002382 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002383 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002384
2385 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2386 * fence, whereas 965+ only requires a fence if using
2387 * framebuffer compression. For simplicity, we always install
2388 * a fence as the cost is not that onerous.
2389 */
Chris Wilson06d98132012-04-17 15:31:24 +01002390 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002391 if (ret == -EDEADLK) {
2392 /*
2393 * -EDEADLK means there are no free fences
2394 * no pending flips.
2395 *
2396 * This is propagated to atomic, but it uses
2397 * -EDEADLK to force a locking recovery, so
2398 * change the returned error to -EBUSY.
2399 */
2400 ret = -EBUSY;
2401 goto err_unpin;
2402 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002403 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002404
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002405 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002406
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002407 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002408 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002409
2410err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002411 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002412err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002413 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002414 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415}
2416
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002417static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2418 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002420 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002421 struct i915_ggtt_view view;
2422 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002423
Matt Roperebcdd392014-07-09 16:22:11 -07002424 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2425
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002426 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2427 WARN_ONCE(ret, "Couldn't get view from plane state!");
2428
Chris Wilson1690e1e2011-12-14 13:57:08 +01002429 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002431}
2432
Daniel Vetterc2c75132012-07-05 12:17:30 +02002433/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2434 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002435unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2436 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002437 unsigned int tiling_mode,
2438 unsigned int cpp,
2439 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002440{
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 if (tiling_mode != I915_TILING_NONE) {
2442 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002443
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 tile_rows = *y / 8;
2445 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446
Chris Wilsonbc752862013-02-21 20:04:31 +00002447 tiles = *x / (512/cpp);
2448 *x %= 512/cpp;
2449
2450 return tile_rows * pitch * 8 + tiles * 4096;
2451 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002452 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 unsigned int offset;
2454
2455 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002456 *y = (offset & alignment) / pitch;
2457 *x = ((offset & alignment) - *y * pitch) / cpp;
2458 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460}
2461
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002462static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002463{
2464 switch (format) {
2465 case DISPPLANE_8BPP:
2466 return DRM_FORMAT_C8;
2467 case DISPPLANE_BGRX555:
2468 return DRM_FORMAT_XRGB1555;
2469 case DISPPLANE_BGRX565:
2470 return DRM_FORMAT_RGB565;
2471 default:
2472 case DISPPLANE_BGRX888:
2473 return DRM_FORMAT_XRGB8888;
2474 case DISPPLANE_RGBX888:
2475 return DRM_FORMAT_XBGR8888;
2476 case DISPPLANE_BGRX101010:
2477 return DRM_FORMAT_XRGB2101010;
2478 case DISPPLANE_RGBX101010:
2479 return DRM_FORMAT_XBGR2101010;
2480 }
2481}
2482
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002483static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2484{
2485 switch (format) {
2486 case PLANE_CTL_FORMAT_RGB_565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case PLANE_CTL_FORMAT_XRGB_8888:
2490 if (rgb_order) {
2491 if (alpha)
2492 return DRM_FORMAT_ABGR8888;
2493 else
2494 return DRM_FORMAT_XBGR8888;
2495 } else {
2496 if (alpha)
2497 return DRM_FORMAT_ARGB8888;
2498 else
2499 return DRM_FORMAT_XRGB8888;
2500 }
2501 case PLANE_CTL_FORMAT_XRGB_2101010:
2502 if (rgb_order)
2503 return DRM_FORMAT_XBGR2101010;
2504 else
2505 return DRM_FORMAT_XRGB2101010;
2506 }
2507}
2508
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002509static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002510intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2511 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002512{
2513 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002514 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002515 struct drm_i915_gem_object *obj = NULL;
2516 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002517 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002518 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2519 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2520 PAGE_SIZE);
2521
2522 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523
Chris Wilsonff2652e2014-03-10 08:07:02 +00002524 if (plane_config->size == 0)
2525 return false;
2526
Paulo Zanoni3badb492015-09-23 12:52:23 -03002527 /* If the FB is too big, just don't use it since fbdev is not very
2528 * important and we should probably use that space with FBC or other
2529 * features. */
2530 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2531 return false;
2532
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002533 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2534 base_aligned,
2535 base_aligned,
2536 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002538 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002539
Damien Lespiau49af4492015-01-20 12:51:44 +00002540 obj->tiling_mode = plane_config->tiling;
2541 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002542 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002544 mode_cmd.pixel_format = fb->pixel_format;
2545 mode_cmd.width = fb->width;
2546 mode_cmd.height = fb->height;
2547 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002548 mode_cmd.modifier[0] = fb->modifier[0];
2549 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
2551 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002552 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002553 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554 DRM_DEBUG_KMS("intel fb init failed\n");
2555 goto out_unref_obj;
2556 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558
Daniel Vetterf6936e22015-03-26 12:17:05 +01002559 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561
2562out_unref_obj:
2563 drm_gem_object_unreference(&obj->base);
2564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565 return false;
2566}
2567
Matt Roperafd65eb2015-02-03 13:10:04 -08002568/* Update plane->state->fb to match plane->fb after driver-internal updates */
2569static void
2570update_state_fb(struct drm_plane *plane)
2571{
2572 if (plane->fb == plane->state->fb)
2573 return;
2574
2575 if (plane->state->fb)
2576 drm_framebuffer_unreference(plane->state->fb);
2577 plane->state->fb = plane->fb;
2578 if (plane->state->fb)
2579 drm_framebuffer_reference(plane->state->fb);
2580}
2581
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002582static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002583intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2584 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585{
2586 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002587 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588 struct drm_crtc *c;
2589 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002590 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002591 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002592 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002593 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594
Damien Lespiau2d140302015-02-05 17:22:18 +00002595 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596 return;
2597
Daniel Vetterf6936e22015-03-26 12:17:05 +01002598 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002599 fb = &plane_config->fb->base;
2600 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002601 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
Damien Lespiau2d140302015-02-05 17:22:18 +00002603 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002604
2605 /*
2606 * Failed to alloc the obj, check to see if we should share
2607 * an fb with another CRTC instead
2608 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002609 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610 i = to_intel_crtc(c);
2611
2612 if (c == &intel_crtc->base)
2613 continue;
2614
Matt Roper2ff8fde2014-07-08 07:50:07 -07002615 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 continue;
2617
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 fb = c->primary->fb;
2619 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002620 continue;
2621
Daniel Vetter88595ac2015-03-26 12:42:24 +01002622 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002623 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 drm_framebuffer_reference(fb);
2625 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002626 }
2627 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002628
2629 return;
2630
2631valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002632 plane_state->src_x = plane_state->src_y = 0;
2633 plane_state->src_w = fb->width << 16;
2634 plane_state->src_h = fb->height << 16;
2635
2636 plane_state->crtc_x = plane_state->src_y = 0;
2637 plane_state->crtc_w = fb->width;
2638 plane_state->crtc_h = fb->height;
2639
Daniel Vetter88595ac2015-03-26 12:42:24 +01002640 obj = intel_fb_obj(fb);
2641 if (obj->tiling_mode != I915_TILING_NONE)
2642 dev_priv->preserve_bios_swizzle = true;
2643
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002644 drm_framebuffer_reference(fb);
2645 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002646 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002647 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002648 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002649}
2650
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002651static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2652 struct drm_framebuffer *fb,
2653 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002654{
2655 struct drm_device *dev = crtc->dev;
2656 struct drm_i915_private *dev_priv = dev->dev_private;
2657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002658 struct drm_plane *primary = crtc->primary;
2659 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002660 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002661 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002662 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002663 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002664 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302665 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002666
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002667 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002668 I915_WRITE(reg, 0);
2669 if (INTEL_INFO(dev)->gen >= 4)
2670 I915_WRITE(DSPSURF(plane), 0);
2671 else
2672 I915_WRITE(DSPADDR(plane), 0);
2673 POSTING_READ(reg);
2674 return;
2675 }
2676
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002677 obj = intel_fb_obj(fb);
2678 if (WARN_ON(obj == NULL))
2679 return;
2680
2681 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2682
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002683 dspcntr = DISPPLANE_GAMMA_ENABLE;
2684
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002685 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002686
2687 if (INTEL_INFO(dev)->gen < 4) {
2688 if (intel_crtc->pipe == PIPE_B)
2689 dspcntr |= DISPPLANE_SEL_PIPE_B;
2690
2691 /* pipesrc and dspsize control the size that is scaled from,
2692 * which should always be the user's requested size.
2693 */
2694 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002695 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2696 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002698 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2699 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002700 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2701 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002702 I915_WRITE(PRIMPOS(plane), 0);
2703 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002704 }
2705
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 switch (fb->pixel_format) {
2707 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002708 dspcntr |= DISPPLANE_8BPP;
2709 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002712 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 case DRM_FORMAT_RGB565:
2714 dspcntr |= DISPPLANE_BGRX565;
2715 break;
2716 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 dspcntr |= DISPPLANE_BGRX888;
2718 break;
2719 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720 dspcntr |= DISPPLANE_RGBX888;
2721 break;
2722 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002723 dspcntr |= DISPPLANE_BGRX101010;
2724 break;
2725 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002727 break;
2728 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002729 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002730 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002731
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002732 if (INTEL_INFO(dev)->gen >= 4 &&
2733 obj->tiling_mode != I915_TILING_NONE)
2734 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002735
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002736 if (IS_G4X(dev))
2737 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2738
Ville Syrjäläb98971272014-08-27 16:51:22 +03002739 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002740
Daniel Vetterc2c75132012-07-05 12:17:30 +02002741 if (INTEL_INFO(dev)->gen >= 4) {
2742 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002743 intel_gen4_compute_page_offset(dev_priv,
2744 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002745 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002746 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002747 linear_offset -= intel_crtc->dspaddr_offset;
2748 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002749 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002750 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002751
Matt Roper8e7d6882015-01-21 16:35:41 -08002752 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302753 dspcntr |= DISPPLANE_ROTATE_180;
2754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002755 x += (intel_crtc->config->pipe_src_w - 1);
2756 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302757
2758 /* Finding the last pixel of the last line of the display
2759 data and adding to linear_offset*/
2760 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002761 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2762 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302763 }
2764
Paulo Zanoni2db33662015-09-14 15:20:03 -03002765 intel_crtc->adjusted_x = x;
2766 intel_crtc->adjusted_y = y;
2767
Sonika Jindal48404c12014-08-22 14:06:04 +05302768 I915_WRITE(reg, dspcntr);
2769
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002770 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002771 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002772 I915_WRITE(DSPSURF(plane),
2773 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002775 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002776 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002777 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002778 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002779}
2780
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002781static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2782 struct drm_framebuffer *fb,
2783 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002784{
2785 struct drm_device *dev = crtc->dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002788 struct drm_plane *primary = crtc->primary;
2789 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002790 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002791 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002792 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002793 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002794 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302795 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002796
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002797 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002798 I915_WRITE(reg, 0);
2799 I915_WRITE(DSPSURF(plane), 0);
2800 POSTING_READ(reg);
2801 return;
2802 }
2803
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002804 obj = intel_fb_obj(fb);
2805 if (WARN_ON(obj == NULL))
2806 return;
2807
2808 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2809
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002810 dspcntr = DISPPLANE_GAMMA_ENABLE;
2811
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002812 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002813
2814 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2815 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2816
Ville Syrjälä57779d02012-10-31 17:50:14 +02002817 switch (fb->pixel_format) {
2818 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002819 dspcntr |= DISPPLANE_8BPP;
2820 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 case DRM_FORMAT_RGB565:
2822 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002824 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 dspcntr |= DISPPLANE_BGRX888;
2826 break;
2827 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 dspcntr |= DISPPLANE_RGBX888;
2829 break;
2830 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002831 dspcntr |= DISPPLANE_BGRX101010;
2832 break;
2833 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002834 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002835 break;
2836 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002837 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002838 }
2839
2840 if (obj->tiling_mode != I915_TILING_NONE)
2841 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002843 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002844 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002845
Ville Syrjäläb98971272014-08-27 16:51:22 +03002846 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002847 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002848 intel_gen4_compute_page_offset(dev_priv,
2849 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002850 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002851 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002852 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002853 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302854 dspcntr |= DISPPLANE_ROTATE_180;
2855
2856 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002857 x += (intel_crtc->config->pipe_src_w - 1);
2858 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302859
2860 /* Finding the last pixel of the last line of the display
2861 data and adding to linear_offset*/
2862 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002863 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2864 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302865 }
2866 }
2867
Paulo Zanoni2db33662015-09-14 15:20:03 -03002868 intel_crtc->adjusted_x = x;
2869 intel_crtc->adjusted_y = y;
2870
Sonika Jindal48404c12014-08-22 14:06:04 +05302871 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002872
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002873 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002874 I915_WRITE(DSPSURF(plane),
2875 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002876 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002877 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2878 } else {
2879 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2880 I915_WRITE(DSPLINOFF(plane), linear_offset);
2881 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002882 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883}
2884
Damien Lespiaub3218032015-02-27 11:15:18 +00002885u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2886 uint32_t pixel_format)
2887{
2888 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2889
2890 /*
2891 * The stride is either expressed as a multiple of 64 bytes
2892 * chunks for linear buffers or in number of tiles for tiled
2893 * buffers.
2894 */
2895 switch (fb_modifier) {
2896 case DRM_FORMAT_MOD_NONE:
2897 return 64;
2898 case I915_FORMAT_MOD_X_TILED:
2899 if (INTEL_INFO(dev)->gen == 2)
2900 return 128;
2901 return 512;
2902 case I915_FORMAT_MOD_Y_TILED:
2903 /* No need to check for old gens and Y tiling since this is
2904 * about the display engine and those will be blocked before
2905 * we get here.
2906 */
2907 return 128;
2908 case I915_FORMAT_MOD_Yf_TILED:
2909 if (bits_per_pixel == 8)
2910 return 64;
2911 else
2912 return 128;
2913 default:
2914 MISSING_CASE(fb_modifier);
2915 return 64;
2916 }
2917}
2918
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002919u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2920 struct drm_i915_gem_object *obj,
2921 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002922{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002923 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002924 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002925 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002926
2927 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002928 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002929
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002930 vma = i915_gem_obj_to_ggtt_view(obj, view);
2931 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2932 view->type))
2933 return -1;
2934
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002935 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002936
2937 if (plane == 1) {
2938 offset += vma->ggtt_view.rotation_info.uv_start_page *
2939 PAGE_SIZE;
2940 }
2941
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002942 WARN_ON(upper_32_bits(offset));
2943
2944 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002945}
2946
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002947static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2948{
2949 struct drm_device *dev = intel_crtc->base.dev;
2950 struct drm_i915_private *dev_priv = dev->dev_private;
2951
2952 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2953 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2954 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002955}
2956
Chandra Kondurua1b22782015-04-07 15:28:45 -07002957/*
2958 * This function detaches (aka. unbinds) unused scalers in hardware
2959 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002960static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002961{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002962 struct intel_crtc_scaler_state *scaler_state;
2963 int i;
2964
Chandra Kondurua1b22782015-04-07 15:28:45 -07002965 scaler_state = &intel_crtc->config->scaler_state;
2966
2967 /* loop through and disable scalers that aren't in use */
2968 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002969 if (!scaler_state->scalers[i].in_use)
2970 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002971 }
2972}
2973
Chandra Konduru6156a452015-04-27 13:48:39 -07002974u32 skl_plane_ctl_format(uint32_t pixel_format)
2975{
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002977 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 /*
2986 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2987 * to be already pre-multiplied. We need to add a knob (or a different
2988 * DRM_FORMAT) for user-space to configure that.
2989 */
2990 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003007 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003009 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003011
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003012 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013}
3014
3015u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3016{
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 switch (fb_modifier) {
3018 case DRM_FORMAT_MOD_NONE:
3019 break;
3020 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 default:
3027 MISSING_CASE(fb_modifier);
3028 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003029
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003030 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003031}
3032
3033u32 skl_plane_ctl_rotation(unsigned int rotation)
3034{
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 switch (rotation) {
3036 case BIT(DRM_ROTATE_0):
3037 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303038 /*
3039 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3040 * while i915 HW rotation is clockwise, thats why this swapping.
3041 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303043 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003045 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303047 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003048 default:
3049 MISSING_CASE(rotation);
3050 }
3051
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003052 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003053}
3054
Damien Lespiau70d21f02013-07-03 21:06:04 +01003055static void skylake_update_primary_plane(struct drm_crtc *crtc,
3056 struct drm_framebuffer *fb,
3057 int x, int y)
3058{
3059 struct drm_device *dev = crtc->dev;
3060 struct drm_i915_private *dev_priv = dev->dev_private;
3061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003062 struct drm_plane *plane = crtc->primary;
3063 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003064 struct drm_i915_gem_object *obj;
3065 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 u32 plane_ctl, stride_div, stride;
3067 u32 tile_height, plane_offset, plane_size;
3068 unsigned int rotation;
3069 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003070 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003071 struct intel_crtc_state *crtc_state = intel_crtc->config;
3072 struct intel_plane_state *plane_state;
3073 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3074 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3075 int scaler_id = -1;
3076
Chandra Konduru6156a452015-04-27 13:48:39 -07003077 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003078
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003079 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003080 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3081 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3082 POSTING_READ(PLANE_CTL(pipe, 0));
3083 return;
3084 }
3085
3086 plane_ctl = PLANE_CTL_ENABLE |
3087 PLANE_CTL_PIPE_GAMMA_ENABLE |
3088 PLANE_CTL_PIPE_CSC_ENABLE;
3089
Chandra Konduru6156a452015-04-27 13:48:39 -07003090 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3091 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003092 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303094 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003096
Damien Lespiaub3218032015-02-27 11:15:18 +00003097 obj = intel_fb_obj(fb);
3098 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3099 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003100 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303101
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003102 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003103
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003104 scaler_id = plane_state->scaler_id;
3105 src_x = plane_state->src.x1 >> 16;
3106 src_y = plane_state->src.y1 >> 16;
3107 src_w = drm_rect_width(&plane_state->src) >> 16;
3108 src_h = drm_rect_height(&plane_state->src) >> 16;
3109 dst_x = plane_state->dst.x1;
3110 dst_y = plane_state->dst.y1;
3111 dst_w = drm_rect_width(&plane_state->dst);
3112 dst_h = drm_rect_height(&plane_state->dst);
3113
3114 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003115
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 if (intel_rotation_90_or_270(rotation)) {
3117 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003118 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003119 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003121 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003123 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303124 } else {
3125 stride = fb->pitches[0] / stride_div;
3126 x_offset = x;
3127 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003128 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303129 }
3130 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003131
Paulo Zanoni2db33662015-09-14 15:20:03 -03003132 intel_crtc->adjusted_x = x_offset;
3133 intel_crtc->adjusted_y = y_offset;
3134
Damien Lespiau70d21f02013-07-03 21:06:04 +01003135 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303136 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3137 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3138 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003139
3140 if (scaler_id >= 0) {
3141 uint32_t ps_ctrl = 0;
3142
3143 WARN_ON(!dst_w || !dst_h);
3144 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3145 crtc_state->scaler_state.scalers[scaler_id].mode;
3146 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3147 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3148 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3149 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3150 I915_WRITE(PLANE_POS(pipe, 0), 0);
3151 } else {
3152 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3153 }
3154
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003155 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003156
3157 POSTING_READ(PLANE_SURF(pipe, 0));
3158}
3159
Jesse Barnes17638cd2011-06-24 12:19:23 -07003160/* Assume fb object is pinned & idle & fenced and just update base pointers */
3161static int
3162intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3163 int x, int y, enum mode_set_atomic state)
3164{
3165 struct drm_device *dev = crtc->dev;
3166 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003167
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003168 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003169 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003170
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003171 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3172
3173 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003174}
3175
Ville Syrjälä75147472014-11-24 18:28:11 +02003176static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003177{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003178 struct drm_crtc *crtc;
3179
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003180 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3182 enum plane plane = intel_crtc->plane;
3183
3184 intel_prepare_page_flip(dev, plane);
3185 intel_finish_page_flip_plane(dev, plane);
3186 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003187}
3188
3189static void intel_update_primary_planes(struct drm_device *dev)
3190{
Ville Syrjälä75147472014-11-24 18:28:11 +02003191 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003192
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003193 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003194 struct intel_plane *plane = to_intel_plane(crtc->primary);
3195 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003196
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003197 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003198 plane_state = to_intel_plane_state(plane->base.state);
3199
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003200 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003201 plane->commit_plane(&plane->base, plane_state);
3202
3203 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003204 }
3205}
3206
Ville Syrjälä75147472014-11-24 18:28:11 +02003207void intel_prepare_reset(struct drm_device *dev)
3208{
3209 /* no reset support for gen2 */
3210 if (IS_GEN2(dev))
3211 return;
3212
3213 /* reset doesn't touch the display */
3214 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3215 return;
3216
3217 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003218 /*
3219 * Disabling the crtcs gracefully seems nicer. Also the
3220 * g33 docs say we should at least disable all the planes.
3221 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003222 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003223}
3224
3225void intel_finish_reset(struct drm_device *dev)
3226{
3227 struct drm_i915_private *dev_priv = to_i915(dev);
3228
3229 /*
3230 * Flips in the rings will be nuked by the reset,
3231 * so complete all pending flips so that user space
3232 * will get its events and not get stuck.
3233 */
3234 intel_complete_page_flips(dev);
3235
3236 /* no reset support for gen2 */
3237 if (IS_GEN2(dev))
3238 return;
3239
3240 /* reset doesn't touch the display */
3241 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3242 /*
3243 * Flips in the rings have been nuked by the reset,
3244 * so update the base address of all primary
3245 * planes to the the last fb to make sure we're
3246 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003247 *
3248 * FIXME: Atomic will make this obsolete since we won't schedule
3249 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003250 */
3251 intel_update_primary_planes(dev);
3252 return;
3253 }
3254
3255 /*
3256 * The display has been reset as well,
3257 * so need a full re-initialization.
3258 */
3259 intel_runtime_pm_disable_interrupts(dev_priv);
3260 intel_runtime_pm_enable_interrupts(dev_priv);
3261
3262 intel_modeset_init_hw(dev);
3263
3264 spin_lock_irq(&dev_priv->irq_lock);
3265 if (dev_priv->display.hpd_irq_setup)
3266 dev_priv->display.hpd_irq_setup(dev);
3267 spin_unlock_irq(&dev_priv->irq_lock);
3268
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003269 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003270
3271 intel_hpd_init(dev_priv);
3272
3273 drm_modeset_unlock_all(dev);
3274}
3275
Chris Wilson7d5e3792014-03-04 13:15:08 +00003276static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3277{
3278 struct drm_device *dev = crtc->dev;
3279 struct drm_i915_private *dev_priv = dev->dev_private;
3280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003281 bool pending;
3282
3283 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3284 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3285 return false;
3286
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003287 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003288 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003289 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003290
3291 return pending;
3292}
3293
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003294static void intel_update_pipe_config(struct intel_crtc *crtc,
3295 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003296{
3297 struct drm_device *dev = crtc->base.dev;
3298 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003299 struct intel_crtc_state *pipe_config =
3300 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003301
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003302 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3303 crtc->base.mode = crtc->base.state->mode;
3304
3305 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3306 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3307 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003308
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003309 if (HAS_DDI(dev))
3310 intel_set_pipe_csc(&crtc->base);
3311
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312 /*
3313 * Update pipe size and adjust fitter if needed: the reason for this is
3314 * that in compute_mode_changes we check the native mode (not the pfit
3315 * mode) to see if we can flip rather than do a full mode set. In the
3316 * fastboot case, we'll flip, but if we don't update the pipesrc and
3317 * pfit state, we'll end up with a big fb scanned out into the wrong
3318 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319 */
3320
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003321 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003322 ((pipe_config->pipe_src_w - 1) << 16) |
3323 (pipe_config->pipe_src_h - 1));
3324
3325 /* on skylake this is done by detaching scalers */
3326 if (INTEL_INFO(dev)->gen >= 9) {
3327 skl_detach_scalers(crtc);
3328
3329 if (pipe_config->pch_pfit.enabled)
3330 skylake_pfit_enable(crtc);
3331 } else if (HAS_PCH_SPLIT(dev)) {
3332 if (pipe_config->pch_pfit.enabled)
3333 ironlake_pfit_enable(crtc);
3334 else if (old_crtc_state->pch_pfit.enabled)
3335 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003336 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003337}
3338
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003339static void intel_fdi_normal_train(struct drm_crtc *crtc)
3340{
3341 struct drm_device *dev = crtc->dev;
3342 struct drm_i915_private *dev_priv = dev->dev_private;
3343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3344 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003345 i915_reg_t reg;
3346 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003347
3348 /* enable normal train */
3349 reg = FDI_TX_CTL(pipe);
3350 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003351 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003352 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3353 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003354 } else {
3355 temp &= ~FDI_LINK_TRAIN_NONE;
3356 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003357 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003358 I915_WRITE(reg, temp);
3359
3360 reg = FDI_RX_CTL(pipe);
3361 temp = I915_READ(reg);
3362 if (HAS_PCH_CPT(dev)) {
3363 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3364 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3365 } else {
3366 temp &= ~FDI_LINK_TRAIN_NONE;
3367 temp |= FDI_LINK_TRAIN_NONE;
3368 }
3369 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3370
3371 /* wait one idle pattern time */
3372 POSTING_READ(reg);
3373 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003374
3375 /* IVB wants error correction enabled */
3376 if (IS_IVYBRIDGE(dev))
3377 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3378 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003379}
3380
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003381/* The FDI link training functions for ILK/Ibexpeak. */
3382static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3383{
3384 struct drm_device *dev = crtc->dev;
3385 struct drm_i915_private *dev_priv = dev->dev_private;
3386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3387 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003388 i915_reg_t reg;
3389 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003391 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003392 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003393
Adam Jacksone1a44742010-06-25 15:32:14 -04003394 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3395 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 reg = FDI_RX_IMR(pipe);
3397 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003398 temp &= ~FDI_RX_SYMBOL_LOCK;
3399 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 I915_WRITE(reg, temp);
3401 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003402 udelay(150);
3403
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003405 reg = FDI_TX_CTL(pipe);
3406 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003407 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003408 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409 temp &= ~FDI_LINK_TRAIN_NONE;
3410 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 reg = FDI_RX_CTL(pipe);
3414 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 temp &= ~FDI_LINK_TRAIN_NONE;
3416 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3418
3419 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 udelay(150);
3421
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003422 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003423 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3424 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3425 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003426
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003428 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003430 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3431
3432 if ((temp & FDI_RX_BIT_LOCK)) {
3433 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 break;
3436 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003437 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003438 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440
3441 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 reg = FDI_TX_CTL(pipe);
3443 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 temp &= ~FDI_LINK_TRAIN_NONE;
3445 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003447
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 reg = FDI_RX_CTL(pipe);
3449 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450 temp &= ~FDI_LINK_TRAIN_NONE;
3451 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 I915_WRITE(reg, temp);
3453
3454 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 udelay(150);
3456
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003458 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3461
3462 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 DRM_DEBUG_KMS("FDI train 2 done.\n");
3465 break;
3466 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003468 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470
3471 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003472
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473}
3474
Akshay Joshi0206e352011-08-16 15:34:10 -04003475static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003476 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3477 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3478 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3479 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3480};
3481
3482/* The FDI link training functions for SNB/Cougarpoint. */
3483static void gen6_fdi_link_train(struct drm_crtc *crtc)
3484{
3485 struct drm_device *dev = crtc->dev;
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3488 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003489 i915_reg_t reg;
3490 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491
Adam Jacksone1a44742010-06-25 15:32:14 -04003492 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3493 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 reg = FDI_RX_IMR(pipe);
3495 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003496 temp &= ~FDI_RX_SYMBOL_LOCK;
3497 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003498 I915_WRITE(reg, temp);
3499
3500 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003501 udelay(150);
3502
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003504 reg = FDI_TX_CTL(pipe);
3505 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003506 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003507 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508 temp &= ~FDI_LINK_TRAIN_NONE;
3509 temp |= FDI_LINK_TRAIN_PATTERN_1;
3510 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3511 /* SNB-B */
3512 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514
Daniel Vetterd74cf322012-10-26 10:58:13 +02003515 I915_WRITE(FDI_RX_MISC(pipe),
3516 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3517
Chris Wilson5eddb702010-09-11 13:48:45 +01003518 reg = FDI_RX_CTL(pipe);
3519 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 if (HAS_PCH_CPT(dev)) {
3521 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3522 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3523 } else {
3524 temp &= ~FDI_LINK_TRAIN_NONE;
3525 temp |= FDI_LINK_TRAIN_PATTERN_1;
3526 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3528
3529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 udelay(150);
3531
Akshay Joshi0206e352011-08-16 15:34:10 -04003532 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 reg = FDI_TX_CTL(pipe);
3534 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003535 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3536 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 I915_WRITE(reg, temp);
3538
3539 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 udelay(500);
3541
Sean Paulfa37d392012-03-02 12:53:39 -05003542 for (retry = 0; retry < 5; retry++) {
3543 reg = FDI_RX_IIR(pipe);
3544 temp = I915_READ(reg);
3545 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3546 if (temp & FDI_RX_BIT_LOCK) {
3547 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3548 DRM_DEBUG_KMS("FDI train 1 done.\n");
3549 break;
3550 }
3551 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 }
Sean Paulfa37d392012-03-02 12:53:39 -05003553 if (retry < 5)
3554 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003555 }
3556 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003557 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558
3559 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003560 reg = FDI_TX_CTL(pipe);
3561 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 temp &= ~FDI_LINK_TRAIN_NONE;
3563 temp |= FDI_LINK_TRAIN_PATTERN_2;
3564 if (IS_GEN6(dev)) {
3565 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3566 /* SNB-B */
3567 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3568 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003570
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 reg = FDI_RX_CTL(pipe);
3572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 if (HAS_PCH_CPT(dev)) {
3574 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3575 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3576 } else {
3577 temp &= ~FDI_LINK_TRAIN_NONE;
3578 temp |= FDI_LINK_TRAIN_PATTERN_2;
3579 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
3581
3582 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 udelay(150);
3584
Akshay Joshi0206e352011-08-16 15:34:10 -04003585 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 reg = FDI_TX_CTL(pipe);
3587 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003588 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3589 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 I915_WRITE(reg, temp);
3591
3592 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 udelay(500);
3594
Sean Paulfa37d392012-03-02 12:53:39 -05003595 for (retry = 0; retry < 5; retry++) {
3596 reg = FDI_RX_IIR(pipe);
3597 temp = I915_READ(reg);
3598 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3599 if (temp & FDI_RX_SYMBOL_LOCK) {
3600 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3601 DRM_DEBUG_KMS("FDI train 2 done.\n");
3602 break;
3603 }
3604 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003605 }
Sean Paulfa37d392012-03-02 12:53:39 -05003606 if (retry < 5)
3607 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003608 }
3609 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003610 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003611
3612 DRM_DEBUG_KMS("FDI train done.\n");
3613}
3614
Jesse Barnes357555c2011-04-28 15:09:55 -07003615/* Manual link training for Ivy Bridge A0 parts */
3616static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3617{
3618 struct drm_device *dev = crtc->dev;
3619 struct drm_i915_private *dev_priv = dev->dev_private;
3620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3621 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003622 i915_reg_t reg;
3623 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003624
3625 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3626 for train result */
3627 reg = FDI_RX_IMR(pipe);
3628 temp = I915_READ(reg);
3629 temp &= ~FDI_RX_SYMBOL_LOCK;
3630 temp &= ~FDI_RX_BIT_LOCK;
3631 I915_WRITE(reg, temp);
3632
3633 POSTING_READ(reg);
3634 udelay(150);
3635
Daniel Vetter01a415f2012-10-27 15:58:40 +02003636 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3637 I915_READ(FDI_RX_IIR(pipe)));
3638
Jesse Barnes139ccd32013-08-19 11:04:55 -07003639 /* Try each vswing and preemphasis setting twice before moving on */
3640 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3641 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003642 reg = FDI_TX_CTL(pipe);
3643 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3645 temp &= ~FDI_TX_ENABLE;
3646 I915_WRITE(reg, temp);
3647
3648 reg = FDI_RX_CTL(pipe);
3649 temp = I915_READ(reg);
3650 temp &= ~FDI_LINK_TRAIN_AUTO;
3651 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3652 temp &= ~FDI_RX_ENABLE;
3653 I915_WRITE(reg, temp);
3654
3655 /* enable CPU FDI TX and PCH FDI RX */
3656 reg = FDI_TX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003659 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003660 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003661 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003662 temp |= snb_b_fdi_train_param[j/2];
3663 temp |= FDI_COMPOSITE_SYNC;
3664 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3665
3666 I915_WRITE(FDI_RX_MISC(pipe),
3667 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3668
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3672 temp |= FDI_COMPOSITE_SYNC;
3673 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3674
3675 POSTING_READ(reg);
3676 udelay(1); /* should be 0.5us */
3677
3678 for (i = 0; i < 4; i++) {
3679 reg = FDI_RX_IIR(pipe);
3680 temp = I915_READ(reg);
3681 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3682
3683 if (temp & FDI_RX_BIT_LOCK ||
3684 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3685 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3686 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3687 i);
3688 break;
3689 }
3690 udelay(1); /* should be 0.5us */
3691 }
3692 if (i == 4) {
3693 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3694 continue;
3695 }
3696
3697 /* Train 2 */
3698 reg = FDI_TX_CTL(pipe);
3699 temp = I915_READ(reg);
3700 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3701 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3702 I915_WRITE(reg, temp);
3703
3704 reg = FDI_RX_CTL(pipe);
3705 temp = I915_READ(reg);
3706 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3707 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003708 I915_WRITE(reg, temp);
3709
3710 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003711 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003712
Jesse Barnes139ccd32013-08-19 11:04:55 -07003713 for (i = 0; i < 4; i++) {
3714 reg = FDI_RX_IIR(pipe);
3715 temp = I915_READ(reg);
3716 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003717
Jesse Barnes139ccd32013-08-19 11:04:55 -07003718 if (temp & FDI_RX_SYMBOL_LOCK ||
3719 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3720 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3721 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3722 i);
3723 goto train_done;
3724 }
3725 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003726 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003727 if (i == 4)
3728 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003729 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003730
Jesse Barnes139ccd32013-08-19 11:04:55 -07003731train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003732 DRM_DEBUG_KMS("FDI train done.\n");
3733}
3734
Daniel Vetter88cefb62012-08-12 19:27:14 +02003735static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003736{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003737 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003738 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003739 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003740 i915_reg_t reg;
3741 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003742
Jesse Barnes0e23b992010-09-10 11:10:00 -07003743 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 reg = FDI_RX_CTL(pipe);
3745 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003746 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003747 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003748 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3750
3751 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752 udelay(200);
3753
3754 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 temp = I915_READ(reg);
3756 I915_WRITE(reg, temp | FDI_PCDCLK);
3757
3758 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003759 udelay(200);
3760
Paulo Zanoni20749732012-11-23 15:30:38 -02003761 /* Enable CPU FDI TX PLL, always on for Ironlake */
3762 reg = FDI_TX_CTL(pipe);
3763 temp = I915_READ(reg);
3764 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3765 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003766
Paulo Zanoni20749732012-11-23 15:30:38 -02003767 POSTING_READ(reg);
3768 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003769 }
3770}
3771
Daniel Vetter88cefb62012-08-12 19:27:14 +02003772static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3773{
3774 struct drm_device *dev = intel_crtc->base.dev;
3775 struct drm_i915_private *dev_priv = dev->dev_private;
3776 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003777 i915_reg_t reg;
3778 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003779
3780 /* Switch from PCDclk to Rawclk */
3781 reg = FDI_RX_CTL(pipe);
3782 temp = I915_READ(reg);
3783 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3784
3785 /* Disable CPU FDI TX PLL */
3786 reg = FDI_TX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3789
3790 POSTING_READ(reg);
3791 udelay(100);
3792
3793 reg = FDI_RX_CTL(pipe);
3794 temp = I915_READ(reg);
3795 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3796
3797 /* Wait for the clocks to turn off. */
3798 POSTING_READ(reg);
3799 udelay(100);
3800}
3801
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003802static void ironlake_fdi_disable(struct drm_crtc *crtc)
3803{
3804 struct drm_device *dev = crtc->dev;
3805 struct drm_i915_private *dev_priv = dev->dev_private;
3806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3807 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003808 i915_reg_t reg;
3809 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003810
3811 /* disable CPU FDI tx and PCH FDI rx */
3812 reg = FDI_TX_CTL(pipe);
3813 temp = I915_READ(reg);
3814 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3815 POSTING_READ(reg);
3816
3817 reg = FDI_RX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003820 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3822
3823 POSTING_READ(reg);
3824 udelay(100);
3825
3826 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003827 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003828 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003829
3830 /* still set train pattern 1 */
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 temp &= ~FDI_LINK_TRAIN_NONE;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1;
3835 I915_WRITE(reg, temp);
3836
3837 reg = FDI_RX_CTL(pipe);
3838 temp = I915_READ(reg);
3839 if (HAS_PCH_CPT(dev)) {
3840 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3841 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3842 } else {
3843 temp &= ~FDI_LINK_TRAIN_NONE;
3844 temp |= FDI_LINK_TRAIN_PATTERN_1;
3845 }
3846 /* BPC in FDI rx is consistent with that in PIPECONF */
3847 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003848 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003849 I915_WRITE(reg, temp);
3850
3851 POSTING_READ(reg);
3852 udelay(100);
3853}
3854
Chris Wilson5dce5b932014-01-20 10:17:36 +00003855bool intel_has_pending_fb_unpin(struct drm_device *dev)
3856{
3857 struct intel_crtc *crtc;
3858
3859 /* Note that we don't need to be called with mode_config.lock here
3860 * as our list of CRTC objects is static for the lifetime of the
3861 * device and so cannot disappear as we iterate. Similarly, we can
3862 * happily treat the predicates as racy, atomic checks as userspace
3863 * cannot claim and pin a new fb without at least acquring the
3864 * struct_mutex and so serialising with us.
3865 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003866 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003867 if (atomic_read(&crtc->unpin_work_count) == 0)
3868 continue;
3869
3870 if (crtc->unpin_work)
3871 intel_wait_for_vblank(dev, crtc->pipe);
3872
3873 return true;
3874 }
3875
3876 return false;
3877}
3878
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003879static void page_flip_completed(struct intel_crtc *intel_crtc)
3880{
3881 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3882 struct intel_unpin_work *work = intel_crtc->unpin_work;
3883
3884 /* ensure that the unpin work is consistent wrt ->pending. */
3885 smp_rmb();
3886 intel_crtc->unpin_work = NULL;
3887
3888 if (work->event)
3889 drm_send_vblank_event(intel_crtc->base.dev,
3890 intel_crtc->pipe,
3891 work->event);
3892
3893 drm_crtc_vblank_put(&intel_crtc->base);
3894
3895 wake_up_all(&dev_priv->pending_flip_queue);
3896 queue_work(dev_priv->wq, &work->work);
3897
3898 trace_i915_flip_complete(intel_crtc->plane,
3899 work->pending_flip_obj);
3900}
3901
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003902static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003903{
Chris Wilson0f911282012-04-17 10:05:38 +01003904 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003905 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003906 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003907
Daniel Vetter2c10d572012-12-20 21:24:07 +01003908 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003909
3910 ret = wait_event_interruptible_timeout(
3911 dev_priv->pending_flip_queue,
3912 !intel_crtc_has_pending_flip(crtc),
3913 60*HZ);
3914
3915 if (ret < 0)
3916 return ret;
3917
3918 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003920
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003921 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003922 if (intel_crtc->unpin_work) {
3923 WARN_ONCE(1, "Removing stuck page flip\n");
3924 page_flip_completed(intel_crtc);
3925 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003926 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003927 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003928
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003929 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003930}
3931
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003932/* Program iCLKIP clock to the desired frequency */
3933static void lpt_program_iclkip(struct drm_crtc *crtc)
3934{
3935 struct drm_device *dev = crtc->dev;
3936 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003937 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003938 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3939 u32 temp;
3940
Ville Syrjäläa5805162015-05-26 20:42:30 +03003941 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003942
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943 /* It is necessary to ungate the pixclk gate prior to programming
3944 * the divisors, and gate it back when it is done.
3945 */
3946 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3947
3948 /* Disable SSCCTL */
3949 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003950 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3951 SBI_SSCCTL_DISABLE,
3952 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003953
3954 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003955 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956 auxdiv = 1;
3957 divsel = 0x41;
3958 phaseinc = 0x20;
3959 } else {
3960 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003961 * but the adjusted_mode->crtc_clock in in KHz. To get the
3962 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003963 * convert the virtual clock precision to KHz here for higher
3964 * precision.
3965 */
3966 u32 iclk_virtual_root_freq = 172800 * 1000;
3967 u32 iclk_pi_range = 64;
3968 u32 desired_divisor, msb_divisor_value, pi_value;
3969
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003970 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 msb_divisor_value = desired_divisor / iclk_pi_range;
3972 pi_value = desired_divisor % iclk_pi_range;
3973
3974 auxdiv = 0;
3975 divsel = msb_divisor_value - 2;
3976 phaseinc = pi_value;
3977 }
3978
3979 /* This should not happen with any sane values */
3980 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3981 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3982 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3983 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3984
3985 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003986 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987 auxdiv,
3988 divsel,
3989 phasedir,
3990 phaseinc);
3991
3992 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003993 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003994 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3995 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3996 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3997 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3998 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3999 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004000 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004001
4002 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4005 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004006 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004007
4008 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004011 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012
4013 /* Wait for initialization time */
4014 udelay(24);
4015
4016 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004017
Ville Syrjäläa5805162015-05-26 20:42:30 +03004018 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019}
4020
Daniel Vetter275f01b22013-05-03 11:49:47 +02004021static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4022 enum pipe pch_transcoder)
4023{
4024 struct drm_device *dev = crtc->base.dev;
4025 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004026 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004027
4028 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4029 I915_READ(HTOTAL(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4031 I915_READ(HBLANK(cpu_transcoder)));
4032 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4033 I915_READ(HSYNC(cpu_transcoder)));
4034
4035 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4036 I915_READ(VTOTAL(cpu_transcoder)));
4037 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4038 I915_READ(VBLANK(cpu_transcoder)));
4039 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4040 I915_READ(VSYNC(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4042 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4043}
4044
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004045static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004046{
4047 struct drm_i915_private *dev_priv = dev->dev_private;
4048 uint32_t temp;
4049
4050 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004051 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052 return;
4053
4054 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4055 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4056
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004057 temp &= ~FDI_BC_BIFURCATION_SELECT;
4058 if (enable)
4059 temp |= FDI_BC_BIFURCATION_SELECT;
4060
4061 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004062 I915_WRITE(SOUTH_CHICKEN1, temp);
4063 POSTING_READ(SOUTH_CHICKEN1);
4064}
4065
4066static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4067{
4068 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069
4070 switch (intel_crtc->pipe) {
4071 case PIPE_A:
4072 break;
4073 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004074 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004075 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004076 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004077 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004078
4079 break;
4080 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004081 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004082
4083 break;
4084 default:
4085 BUG();
4086 }
4087}
4088
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004089/* Return which DP Port should be selected for Transcoder DP control */
4090static enum port
4091intel_trans_dp_port_sel(struct drm_crtc *crtc)
4092{
4093 struct drm_device *dev = crtc->dev;
4094 struct intel_encoder *encoder;
4095
4096 for_each_encoder_on_crtc(dev, crtc, encoder) {
4097 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4098 encoder->type == INTEL_OUTPUT_EDP)
4099 return enc_to_dig_port(&encoder->base)->port;
4100 }
4101
4102 return -1;
4103}
4104
Jesse Barnesf67a5592011-01-05 10:31:48 -08004105/*
4106 * Enable PCH resources required for PCH ports:
4107 * - PCH PLLs
4108 * - FDI training & RX/TX
4109 * - update transcoder timings
4110 * - DP transcoding bits
4111 * - transcoder
4112 */
4113static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004114{
4115 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004116 struct drm_i915_private *dev_priv = dev->dev_private;
4117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4118 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004119 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004120
Daniel Vetterab9412b2013-05-03 11:49:46 +02004121 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004122
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004123 if (IS_IVYBRIDGE(dev))
4124 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4125
Daniel Vettercd986ab2012-10-26 10:58:12 +02004126 /* Write the TU size bits before fdi link training, so that error
4127 * detection works. */
4128 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4129 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4130
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004132 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004133
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004134 /* We need to program the right clock selection before writing the pixel
4135 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004136 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004137 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004138
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004140 temp |= TRANS_DPLL_ENABLE(pipe);
4141 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004142 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004143 temp |= sel;
4144 else
4145 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004149 /* XXX: pch pll's can be enabled any time before we enable the PCH
4150 * transcoder, and we actually should do this to not upset any PCH
4151 * transcoder that already use the clock when we share it.
4152 *
4153 * Note that enable_shared_dpll tries to do the right thing, but
4154 * get_shared_dpll unconditionally resets the pll - we need that to have
4155 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004156 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004157
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004158 /* set transcoder timing, panel must allow it */
4159 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004160 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004162 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004163
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004165 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004166 const struct drm_display_mode *adjusted_mode =
4167 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004168 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004169 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004170 temp = I915_READ(reg);
4171 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004172 TRANS_DP_SYNC_MASK |
4173 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004174 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004175 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004177 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004178 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004179 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004180 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181
4182 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004183 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004184 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004185 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004186 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004187 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004188 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004189 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004190 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191 break;
4192 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004193 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004194 }
4195
Chris Wilson5eddb702010-09-11 13:48:45 +01004196 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004197 }
4198
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004199 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004200}
4201
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004202static void lpt_pch_enable(struct drm_crtc *crtc)
4203{
4204 struct drm_device *dev = crtc->dev;
4205 struct drm_i915_private *dev_priv = dev->dev_private;
4206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004207 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004208
Daniel Vetterab9412b2013-05-03 11:49:46 +02004209 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004210
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004211 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004212
Paulo Zanoni0540e482012-10-31 18:12:40 -02004213 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004214 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004215
Paulo Zanoni937bb612012-10-31 18:12:47 -02004216 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004217}
4218
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004219struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4220 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004221{
Daniel Vettere2b78262013-06-07 23:10:03 +02004222 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004223 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004224 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004225 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004226
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004227 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4228
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004229 if (HAS_PCH_IBX(dev_priv->dev)) {
4230 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004231 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004232 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004233
Daniel Vetter46edb022013-06-05 13:34:12 +02004234 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4235 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004236
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004237 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004238
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004239 goto found;
4240 }
4241
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304242 if (IS_BROXTON(dev_priv->dev)) {
4243 /* PLL is attached to port in bxt */
4244 struct intel_encoder *encoder;
4245 struct intel_digital_port *intel_dig_port;
4246
4247 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4248 if (WARN_ON(!encoder))
4249 return NULL;
4250
4251 intel_dig_port = enc_to_dig_port(&encoder->base);
4252 /* 1:1 mapping between ports and PLLs */
4253 i = (enum intel_dpll_id)intel_dig_port->port;
4254 pll = &dev_priv->shared_dplls[i];
4255 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4256 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004257 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304258
4259 goto found;
4260 }
4261
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004262 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4263 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004264
4265 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004266 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004267 continue;
4268
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004269 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004270 &shared_dpll[i].hw_state,
4271 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004272 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004273 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004274 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004275 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004276 goto found;
4277 }
4278 }
4279
4280 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004281 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4282 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004283 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004284 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4285 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004286 goto found;
4287 }
4288 }
4289
4290 return NULL;
4291
4292found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004293 if (shared_dpll[i].crtc_mask == 0)
4294 shared_dpll[i].hw_state =
4295 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004296
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004297 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004298 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4299 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004300
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004301 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004302
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004303 return pll;
4304}
4305
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004306static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004307{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004308 struct drm_i915_private *dev_priv = to_i915(state->dev);
4309 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004310 struct intel_shared_dpll *pll;
4311 enum intel_dpll_id i;
4312
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004313 if (!to_intel_atomic_state(state)->dpll_set)
4314 return;
4315
4316 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004317 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4318 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004319 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004320 }
4321}
4322
Daniel Vettera1520312013-05-03 11:49:50 +02004323static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004324{
4325 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004326 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004327 u32 temp;
4328
4329 temp = I915_READ(dslreg);
4330 udelay(500);
4331 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004332 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004333 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004334 }
4335}
4336
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004337static int
4338skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4339 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4340 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004341{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004342 struct intel_crtc_scaler_state *scaler_state =
4343 &crtc_state->scaler_state;
4344 struct intel_crtc *intel_crtc =
4345 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004346 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004347
4348 need_scaling = intel_rotation_90_or_270(rotation) ?
4349 (src_h != dst_w || src_w != dst_h):
4350 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004351
4352 /*
4353 * if plane is being disabled or scaler is no more required or force detach
4354 * - free scaler binded to this plane/crtc
4355 * - in order to do this, update crtc->scaler_usage
4356 *
4357 * Here scaler state in crtc_state is set free so that
4358 * scaler can be assigned to other user. Actual register
4359 * update to free the scaler is done in plane/panel-fit programming.
4360 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4361 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004362 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004363 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004365 scaler_state->scalers[*scaler_id].in_use = 0;
4366
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4368 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4369 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004370 scaler_state->scaler_users);
4371 *scaler_id = -1;
4372 }
4373 return 0;
4374 }
4375
4376 /* range checks */
4377 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4378 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4379
4380 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4381 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004382 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004383 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004385 return -EINVAL;
4386 }
4387
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004388 /* mark this plane as a scaler user in crtc_state */
4389 scaler_state->scaler_users |= (1 << scaler_user);
4390 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4391 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4392 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4393 scaler_state->scaler_users);
4394
4395 return 0;
4396}
4397
4398/**
4399 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4400 *
4401 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402 *
4403 * Return
4404 * 0 - scaler_usage updated successfully
4405 * error - requested scaling cannot be supported or other error condition
4406 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004407int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004408{
4409 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004410 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004411
4412 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4413 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4414
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004415 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004416 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4417 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004418 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004419}
4420
4421/**
4422 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4423 *
4424 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004425 * @plane_state: atomic plane state to update
4426 *
4427 * Return
4428 * 0 - scaler_usage updated successfully
4429 * error - requested scaling cannot be supported or other error condition
4430 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004431static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4432 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433{
4434
4435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004436 struct intel_plane *intel_plane =
4437 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004438 struct drm_framebuffer *fb = plane_state->base.fb;
4439 int ret;
4440
4441 bool force_detach = !fb || !plane_state->visible;
4442
4443 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4444 intel_plane->base.base.id, intel_crtc->pipe,
4445 drm_plane_index(&intel_plane->base));
4446
4447 ret = skl_update_scaler(crtc_state, force_detach,
4448 drm_plane_index(&intel_plane->base),
4449 &plane_state->scaler_id,
4450 plane_state->base.rotation,
4451 drm_rect_width(&plane_state->src) >> 16,
4452 drm_rect_height(&plane_state->src) >> 16,
4453 drm_rect_width(&plane_state->dst),
4454 drm_rect_height(&plane_state->dst));
4455
4456 if (ret || plane_state->scaler_id < 0)
4457 return ret;
4458
Chandra Kondurua1b22782015-04-07 15:28:45 -07004459 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004460 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004461 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004462 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004463 return -EINVAL;
4464 }
4465
4466 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004467 switch (fb->pixel_format) {
4468 case DRM_FORMAT_RGB565:
4469 case DRM_FORMAT_XBGR8888:
4470 case DRM_FORMAT_XRGB8888:
4471 case DRM_FORMAT_ABGR8888:
4472 case DRM_FORMAT_ARGB8888:
4473 case DRM_FORMAT_XRGB2101010:
4474 case DRM_FORMAT_XBGR2101010:
4475 case DRM_FORMAT_YUYV:
4476 case DRM_FORMAT_YVYU:
4477 case DRM_FORMAT_UYVY:
4478 case DRM_FORMAT_VYUY:
4479 break;
4480 default:
4481 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4482 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4483 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004484 }
4485
Chandra Kondurua1b22782015-04-07 15:28:45 -07004486 return 0;
4487}
4488
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004489static void skylake_scaler_disable(struct intel_crtc *crtc)
4490{
4491 int i;
4492
4493 for (i = 0; i < crtc->num_scalers; i++)
4494 skl_detach_scaler(crtc, i);
4495}
4496
4497static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004498{
4499 struct drm_device *dev = crtc->base.dev;
4500 struct drm_i915_private *dev_priv = dev->dev_private;
4501 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004502 struct intel_crtc_scaler_state *scaler_state =
4503 &crtc->config->scaler_state;
4504
4505 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4506
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004507 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004508 int id;
4509
4510 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4511 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4512 return;
4513 }
4514
4515 id = scaler_state->scaler_id;
4516 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4517 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4518 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4519 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4520
4521 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004522 }
4523}
4524
Jesse Barnesb074cec2013-04-25 12:55:02 -07004525static void ironlake_pfit_enable(struct intel_crtc *crtc)
4526{
4527 struct drm_device *dev = crtc->base.dev;
4528 struct drm_i915_private *dev_priv = dev->dev_private;
4529 int pipe = crtc->pipe;
4530
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004531 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004532 /* Force use of hard-coded filter coefficients
4533 * as some pre-programmed values are broken,
4534 * e.g. x201.
4535 */
4536 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4537 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4538 PF_PIPE_SEL_IVB(pipe));
4539 else
4540 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004541 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4542 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004543 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004544}
4545
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004546void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004547{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004548 struct drm_device *dev = crtc->base.dev;
4549 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004550
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004551 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004552 return;
4553
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004554 /* We can only enable IPS after we enable a plane and wait for a vblank */
4555 intel_wait_for_vblank(dev, crtc->pipe);
4556
Paulo Zanonid77e4532013-09-24 13:52:55 -03004557 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004558 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004559 mutex_lock(&dev_priv->rps.hw_lock);
4560 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4561 mutex_unlock(&dev_priv->rps.hw_lock);
4562 /* Quoting Art Runyan: "its not safe to expect any particular
4563 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004564 * mailbox." Moreover, the mailbox may return a bogus state,
4565 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004566 */
4567 } else {
4568 I915_WRITE(IPS_CTL, IPS_ENABLE);
4569 /* The bit only becomes 1 in the next vblank, so this wait here
4570 * is essentially intel_wait_for_vblank. If we don't have this
4571 * and don't wait for vblanks until the end of crtc_enable, then
4572 * the HW state readout code will complain that the expected
4573 * IPS_CTL value is not the one we read. */
4574 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4575 DRM_ERROR("Timed out waiting for IPS enable\n");
4576 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577}
4578
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004579void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004580{
4581 struct drm_device *dev = crtc->base.dev;
4582 struct drm_i915_private *dev_priv = dev->dev_private;
4583
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004584 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585 return;
4586
4587 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004588 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004589 mutex_lock(&dev_priv->rps.hw_lock);
4590 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4591 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004592 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4593 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4594 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004595 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004596 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004597 POSTING_READ(IPS_CTL);
4598 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004599
4600 /* We need to wait for a vblank before we can disable the plane. */
4601 intel_wait_for_vblank(dev, crtc->pipe);
4602}
4603
4604/** Loads the palette/gamma unit for the CRTC with the prepared values */
4605static void intel_crtc_load_lut(struct drm_crtc *crtc)
4606{
4607 struct drm_device *dev = crtc->dev;
4608 struct drm_i915_private *dev_priv = dev->dev_private;
4609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4610 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004611 int i;
4612 bool reenable_ips = false;
4613
4614 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004615 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004616 return;
4617
Imre Deak50360402015-01-16 00:55:16 -08004618 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004619 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004620 assert_dsi_pll_enabled(dev_priv);
4621 else
4622 assert_pll_enabled(dev_priv, pipe);
4623 }
4624
Paulo Zanonid77e4532013-09-24 13:52:55 -03004625 /* Workaround : Do not read or write the pipe palette/gamma data while
4626 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4627 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004628 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004629 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4630 GAMMA_MODE_MODE_SPLIT)) {
4631 hsw_disable_ips(intel_crtc);
4632 reenable_ips = true;
4633 }
4634
4635 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004636 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004637
4638 if (HAS_GMCH_DISPLAY(dev))
4639 palreg = PALETTE(pipe, i);
4640 else
4641 palreg = LGC_PALETTE(pipe, i);
4642
4643 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004644 (intel_crtc->lut_r[i] << 16) |
4645 (intel_crtc->lut_g[i] << 8) |
4646 intel_crtc->lut_b[i]);
4647 }
4648
4649 if (reenable_ips)
4650 hsw_enable_ips(intel_crtc);
4651}
4652
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004653static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004654{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004655 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004656 struct drm_device *dev = intel_crtc->base.dev;
4657 struct drm_i915_private *dev_priv = dev->dev_private;
4658
4659 mutex_lock(&dev->struct_mutex);
4660 dev_priv->mm.interruptible = false;
4661 (void) intel_overlay_switch_off(intel_crtc->overlay);
4662 dev_priv->mm.interruptible = true;
4663 mutex_unlock(&dev->struct_mutex);
4664 }
4665
4666 /* Let userspace switch the overlay on again. In most cases userspace
4667 * has to recompute where to put it anyway.
4668 */
4669}
4670
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004671/**
4672 * intel_post_enable_primary - Perform operations after enabling primary plane
4673 * @crtc: the CRTC whose primary plane was just enabled
4674 *
4675 * Performs potentially sleeping operations that must be done after the primary
4676 * plane is enabled, such as updating FBC and IPS. Note that this may be
4677 * called due to an explicit primary plane update, or due to an implicit
4678 * re-enable that is caused when a sprite plane is updated to no longer
4679 * completely hide the primary plane.
4680 */
4681static void
4682intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004683{
4684 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004685 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4687 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004688
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004689 /*
4690 * BDW signals flip done immediately if the plane
4691 * is disabled, even if the plane enable is already
4692 * armed to occur at the next vblank :(
4693 */
4694 if (IS_BROADWELL(dev))
4695 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004696
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004697 /*
4698 * FIXME IPS should be fine as long as one plane is
4699 * enabled, but in practice it seems to have problems
4700 * when going from primary only to sprite only and vice
4701 * versa.
4702 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004703 hsw_enable_ips(intel_crtc);
4704
Daniel Vetterf99d7062014-06-19 16:01:59 +02004705 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004706 * Gen2 reports pipe underruns whenever all planes are disabled.
4707 * So don't enable underrun reporting before at least some planes
4708 * are enabled.
4709 * FIXME: Need to fix the logic to work when we turn off all planes
4710 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004711 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004712 if (IS_GEN2(dev))
4713 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4714
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004715 /* Underruns don't always raise interrupts, so check manually. */
4716 intel_check_cpu_fifo_underruns(dev_priv);
4717 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004718}
4719
4720/**
4721 * intel_pre_disable_primary - Perform operations before disabling primary plane
4722 * @crtc: the CRTC whose primary plane is to be disabled
4723 *
4724 * Performs potentially sleeping operations that must be done before the
4725 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4726 * be called due to an explicit primary plane update, or due to an implicit
4727 * disable that is caused when a sprite plane completely hides the primary
4728 * plane.
4729 */
4730static void
4731intel_pre_disable_primary(struct drm_crtc *crtc)
4732{
4733 struct drm_device *dev = crtc->dev;
4734 struct drm_i915_private *dev_priv = dev->dev_private;
4735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4736 int pipe = intel_crtc->pipe;
4737
4738 /*
4739 * Gen2 reports pipe underruns whenever all planes are disabled.
4740 * So diasble underrun reporting before all the planes get disabled.
4741 * FIXME: Need to fix the logic to work when we turn off all planes
4742 * but leave the pipe running.
4743 */
4744 if (IS_GEN2(dev))
4745 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4746
4747 /*
4748 * Vblank time updates from the shadow to live plane control register
4749 * are blocked if the memory self-refresh mode is active at that
4750 * moment. So to make sure the plane gets truly disabled, disable
4751 * first the self-refresh mode. The self-refresh enable bit in turn
4752 * will be checked/applied by the HW only at the next frame start
4753 * event which is after the vblank start event, so we need to have a
4754 * wait-for-vblank between disabling the plane and the pipe.
4755 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004756 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004757 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004758 dev_priv->wm.vlv.cxsr = false;
4759 intel_wait_for_vblank(dev, pipe);
4760 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004761
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004762 /*
4763 * FIXME IPS should be fine as long as one plane is
4764 * enabled, but in practice it seems to have problems
4765 * when going from primary only to sprite only and vice
4766 * versa.
4767 */
4768 hsw_disable_ips(intel_crtc);
4769}
4770
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004771static void intel_post_plane_update(struct intel_crtc *crtc)
4772{
4773 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4774 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004775 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004776
4777 if (atomic->wait_vblank)
4778 intel_wait_for_vblank(dev, crtc->pipe);
4779
4780 intel_frontbuffer_flip(dev, atomic->fb_bits);
4781
Ville Syrjälä852eb002015-06-24 22:00:07 +03004782 if (atomic->disable_cxsr)
4783 crtc->wm.cxsr_allowed = true;
4784
Ville Syrjäläf015c552015-06-24 22:00:02 +03004785 if (crtc->atomic.update_wm_post)
4786 intel_update_watermarks(&crtc->base);
4787
Paulo Zanonic80ac852015-07-02 19:25:13 -03004788 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004789 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790
4791 if (atomic->post_enable_primary)
4792 intel_post_enable_primary(&crtc->base);
4793
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794 memset(atomic, 0, sizeof(*atomic));
4795}
4796
4797static void intel_pre_plane_update(struct intel_crtc *crtc)
4798{
4799 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004800 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004801 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004802
Paulo Zanonic80ac852015-07-02 19:25:13 -03004803 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004804 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004805
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004806 if (crtc->atomic.disable_ips)
4807 hsw_disable_ips(crtc);
4808
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004809 if (atomic->pre_disable_primary)
4810 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004811
4812 if (atomic->disable_cxsr) {
4813 crtc->wm.cxsr_allowed = false;
4814 intel_set_memory_cxsr(dev_priv, false);
4815 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004816}
4817
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004818static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004819{
4820 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004822 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004823 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004824
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004825 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004826
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004827 drm_for_each_plane_mask(p, dev, plane_mask)
4828 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004829
Daniel Vetterf99d7062014-06-19 16:01:59 +02004830 /*
4831 * FIXME: Once we grow proper nuclear flip support out of this we need
4832 * to compute the mask of flip planes precisely. For the time being
4833 * consider this a flip to a NULL plane.
4834 */
4835 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004836}
4837
Jesse Barnesf67a5592011-01-05 10:31:48 -08004838static void ironlake_crtc_enable(struct drm_crtc *crtc)
4839{
4840 struct drm_device *dev = crtc->dev;
4841 struct drm_i915_private *dev_priv = dev->dev_private;
4842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004843 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004844 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004845
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004846 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847 return;
4848
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004849 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004850 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4851
4852 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004853 intel_prepare_shared_dpll(intel_crtc);
4854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304856 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004857
4858 intel_set_pipe_timings(intel_crtc);
4859
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004860 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004861 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004863 }
4864
4865 ironlake_set_pipeconf(crtc);
4866
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004868
Daniel Vettera72e4c92014-09-30 10:56:47 +02004869 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004870
Daniel Vetterf6736a12013-06-05 13:34:30 +02004871 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004872 if (encoder->pre_enable)
4873 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004874
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004875 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004876 /* Note: FDI PLL enabling _must_ be done before we enable the
4877 * cpu pipes, hence this is separate from all the other fdi/pch
4878 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004879 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004880 } else {
4881 assert_fdi_tx_disabled(dev_priv, pipe);
4882 assert_fdi_rx_disabled(dev_priv, pipe);
4883 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004884
Jesse Barnesb074cec2013-04-25 12:55:02 -07004885 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004886
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004887 /*
4888 * On ILK+ LUT must be loaded before the pipe is running but with
4889 * clocks enabled
4890 */
4891 intel_crtc_load_lut(crtc);
4892
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004893 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004894 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004896 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004897 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004898
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004899 assert_vblank_disabled(crtc);
4900 drm_crtc_vblank_on(crtc);
4901
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004902 for_each_encoder_on_crtc(dev, crtc, encoder)
4903 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004904
4905 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004906 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004907
4908 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4909 if (intel_crtc->config->has_pch_encoder)
4910 intel_wait_for_vblank(dev, pipe);
4911 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004912}
4913
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004914/* IPS only exists on ULT machines and is tied to pipe A. */
4915static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4916{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004917 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004918}
4919
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004920static void haswell_crtc_enable(struct drm_crtc *crtc)
4921{
4922 struct drm_device *dev = crtc->dev;
4923 struct drm_i915_private *dev_priv = dev->dev_private;
4924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4925 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004926 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4927 struct intel_crtc_state *pipe_config =
4928 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304929 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004930
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004931 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004932 return;
4933
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004934 if (intel_crtc->config->has_pch_encoder)
4935 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4936 false);
4937
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004938 if (intel_crtc_to_shared_dpll(intel_crtc))
4939 intel_enable_shared_dpll(intel_crtc);
4940
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004941 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304942 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004943
4944 intel_set_pipe_timings(intel_crtc);
4945
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004946 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4947 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4948 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004949 }
4950
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004951 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004952 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004953 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004954 }
4955
4956 haswell_set_pipeconf(crtc);
4957
4958 intel_set_pipe_csc(crtc);
4959
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004960 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004961
Daniel Vettera72e4c92014-09-30 10:56:47 +02004962 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304963 for_each_encoder_on_crtc(dev, crtc, encoder) {
4964 if (encoder->pre_pll_enable)
4965 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004966 if (encoder->pre_enable)
4967 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304968 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004969
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004970 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004971 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004972
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304973 if (!is_dsi)
4974 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004975
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004976 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004977 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004978 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004979 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004980
4981 /*
4982 * On ILK+ LUT must be loaded before the pipe is running but with
4983 * clocks enabled
4984 */
4985 intel_crtc_load_lut(crtc);
4986
Paulo Zanoni1f544382012-10-24 11:32:00 -02004987 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304988 if (!is_dsi)
4989 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004990
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004991 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004992 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004993
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004994 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004995 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304997 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10004998 intel_ddi_set_vc_payload_alloc(crtc, true);
4999
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005000 assert_vblank_disabled(crtc);
5001 drm_crtc_vblank_on(crtc);
5002
Jani Nikula8807e552013-08-30 19:40:32 +03005003 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005004 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005005 intel_opregion_notify_encoder(encoder, true);
5006 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005007
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005008 if (intel_crtc->config->has_pch_encoder)
5009 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5010 true);
5011
Paulo Zanonie4916942013-09-20 16:21:19 -03005012 /* If we change the relative order between pipe/planes enabling, we need
5013 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005014 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5015 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5016 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5017 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5018 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005019}
5020
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005021static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005022{
5023 struct drm_device *dev = crtc->base.dev;
5024 struct drm_i915_private *dev_priv = dev->dev_private;
5025 int pipe = crtc->pipe;
5026
5027 /* To avoid upsetting the power well on haswell only disable the pfit if
5028 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005029 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005030 I915_WRITE(PF_CTL(pipe), 0);
5031 I915_WRITE(PF_WIN_POS(pipe), 0);
5032 I915_WRITE(PF_WIN_SZ(pipe), 0);
5033 }
5034}
5035
Jesse Barnes6be4a602010-09-10 10:26:01 -07005036static void ironlake_crtc_disable(struct drm_crtc *crtc)
5037{
5038 struct drm_device *dev = crtc->dev;
5039 struct drm_i915_private *dev_priv = dev->dev_private;
5040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005041 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005042 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005043
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005044 if (intel_crtc->config->has_pch_encoder)
5045 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5046
Daniel Vetterea9d7582012-07-10 10:42:52 +02005047 for_each_encoder_on_crtc(dev, crtc, encoder)
5048 encoder->disable(encoder);
5049
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005050 drm_crtc_vblank_off(crtc);
5051 assert_vblank_disabled(crtc);
5052
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005053 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005054
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005055 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005056
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005057 if (intel_crtc->config->has_pch_encoder)
5058 ironlake_fdi_disable(crtc);
5059
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005060 for_each_encoder_on_crtc(dev, crtc, encoder)
5061 if (encoder->post_disable)
5062 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005063
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005064 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005065 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005066
Daniel Vetterd925c592013-06-05 13:34:04 +02005067 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005068 i915_reg_t reg;
5069 u32 temp;
5070
Daniel Vetterd925c592013-06-05 13:34:04 +02005071 /* disable TRANS_DP_CTL */
5072 reg = TRANS_DP_CTL(pipe);
5073 temp = I915_READ(reg);
5074 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5075 TRANS_DP_PORT_SEL_MASK);
5076 temp |= TRANS_DP_PORT_SEL_NONE;
5077 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005078
Daniel Vetterd925c592013-06-05 13:34:04 +02005079 /* disable DPLL_SEL */
5080 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005081 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005082 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005083 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005084
Daniel Vetterd925c592013-06-05 13:34:04 +02005085 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005086 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005087
5088 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005089}
5090
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005091static void haswell_crtc_disable(struct drm_crtc *crtc)
5092{
5093 struct drm_device *dev = crtc->dev;
5094 struct drm_i915_private *dev_priv = dev->dev_private;
5095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5096 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005097 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305098 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005099
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005100 if (intel_crtc->config->has_pch_encoder)
5101 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5102 false);
5103
Jani Nikula8807e552013-08-30 19:40:32 +03005104 for_each_encoder_on_crtc(dev, crtc, encoder) {
5105 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005106 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005107 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005109 drm_crtc_vblank_off(crtc);
5110 assert_vblank_disabled(crtc);
5111
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005112 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005113
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005114 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005115 intel_ddi_set_vc_payload_alloc(crtc, false);
5116
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305117 if (!is_dsi)
5118 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005119
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005120 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005121 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005122 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005123 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005124
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305125 if (!is_dsi)
5126 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005127
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005128 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005129 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005130 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005131 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005132
Imre Deak97b040a2014-06-25 22:01:50 +03005133 for_each_encoder_on_crtc(dev, crtc, encoder)
5134 if (encoder->post_disable)
5135 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005136
5137 if (intel_crtc->config->has_pch_encoder)
5138 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5139 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005140}
5141
Jesse Barnes2dd24552013-04-25 12:55:01 -07005142static void i9xx_pfit_enable(struct intel_crtc *crtc)
5143{
5144 struct drm_device *dev = crtc->base.dev;
5145 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005146 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005147
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005148 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005149 return;
5150
Daniel Vetterc0b03412013-05-28 12:05:54 +02005151 /*
5152 * The panel fitter should only be adjusted whilst the pipe is disabled,
5153 * according to register description and PRM.
5154 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005155 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5156 assert_pipe_disabled(dev_priv, crtc->pipe);
5157
Jesse Barnesb074cec2013-04-25 12:55:02 -07005158 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5159 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005160
5161 /* Border color in case we don't scale up to the full screen. Black by
5162 * default, change to something else for debugging. */
5163 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005164}
5165
Dave Airlied05410f2014-06-05 13:22:59 +10005166static enum intel_display_power_domain port_to_power_domain(enum port port)
5167{
5168 switch (port) {
5169 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005170 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005171 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005172 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005173 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005174 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005175 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005176 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005177 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005178 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005179 default:
5180 WARN_ON_ONCE(1);
5181 return POWER_DOMAIN_PORT_OTHER;
5182 }
5183}
5184
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005185static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5186{
5187 switch (port) {
5188 case PORT_A:
5189 return POWER_DOMAIN_AUX_A;
5190 case PORT_B:
5191 return POWER_DOMAIN_AUX_B;
5192 case PORT_C:
5193 return POWER_DOMAIN_AUX_C;
5194 case PORT_D:
5195 return POWER_DOMAIN_AUX_D;
5196 case PORT_E:
5197 /* FIXME: Check VBT for actual wiring of PORT E */
5198 return POWER_DOMAIN_AUX_D;
5199 default:
5200 WARN_ON_ONCE(1);
5201 return POWER_DOMAIN_AUX_A;
5202 }
5203}
5204
Imre Deak77d22dc2014-03-05 16:20:52 +02005205#define for_each_power_domain(domain, mask) \
5206 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5207 if ((1 << (domain)) & (mask))
5208
Imre Deak319be8a2014-03-04 19:22:57 +02005209enum intel_display_power_domain
5210intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005211{
Imre Deak319be8a2014-03-04 19:22:57 +02005212 struct drm_device *dev = intel_encoder->base.dev;
5213 struct intel_digital_port *intel_dig_port;
5214
5215 switch (intel_encoder->type) {
5216 case INTEL_OUTPUT_UNKNOWN:
5217 /* Only DDI platforms should ever use this output type */
5218 WARN_ON_ONCE(!HAS_DDI(dev));
5219 case INTEL_OUTPUT_DISPLAYPORT:
5220 case INTEL_OUTPUT_HDMI:
5221 case INTEL_OUTPUT_EDP:
5222 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005223 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005224 case INTEL_OUTPUT_DP_MST:
5225 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5226 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005227 case INTEL_OUTPUT_ANALOG:
5228 return POWER_DOMAIN_PORT_CRT;
5229 case INTEL_OUTPUT_DSI:
5230 return POWER_DOMAIN_PORT_DSI;
5231 default:
5232 return POWER_DOMAIN_PORT_OTHER;
5233 }
5234}
5235
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005236enum intel_display_power_domain
5237intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5238{
5239 struct drm_device *dev = intel_encoder->base.dev;
5240 struct intel_digital_port *intel_dig_port;
5241
5242 switch (intel_encoder->type) {
5243 case INTEL_OUTPUT_UNKNOWN:
5244 /* Only DDI platforms should ever use this output type */
5245 WARN_ON_ONCE(!HAS_DDI(dev));
5246 case INTEL_OUTPUT_DISPLAYPORT:
5247 case INTEL_OUTPUT_EDP:
5248 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5249 return port_to_aux_power_domain(intel_dig_port->port);
5250 case INTEL_OUTPUT_DP_MST:
5251 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5252 return port_to_aux_power_domain(intel_dig_port->port);
5253 default:
5254 WARN_ON_ONCE(1);
5255 return POWER_DOMAIN_AUX_A;
5256 }
5257}
5258
Imre Deak319be8a2014-03-04 19:22:57 +02005259static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5260{
5261 struct drm_device *dev = crtc->dev;
5262 struct intel_encoder *intel_encoder;
5263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5264 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005265 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005266 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005267
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005268 if (!crtc->state->active)
5269 return 0;
5270
Imre Deak77d22dc2014-03-05 16:20:52 +02005271 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5272 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005273 if (intel_crtc->config->pch_pfit.enabled ||
5274 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005275 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5276
Imre Deak319be8a2014-03-04 19:22:57 +02005277 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5278 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5279
Imre Deak77d22dc2014-03-05 16:20:52 +02005280 return mask;
5281}
5282
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005283static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5284{
5285 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5287 enum intel_display_power_domain domain;
5288 unsigned long domains, new_domains, old_domains;
5289
5290 old_domains = intel_crtc->enabled_power_domains;
5291 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5292
5293 domains = new_domains & ~old_domains;
5294
5295 for_each_power_domain(domain, domains)
5296 intel_display_power_get(dev_priv, domain);
5297
5298 return old_domains & ~new_domains;
5299}
5300
5301static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5302 unsigned long domains)
5303{
5304 enum intel_display_power_domain domain;
5305
5306 for_each_power_domain(domain, domains)
5307 intel_display_power_put(dev_priv, domain);
5308}
5309
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005310static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005311{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005312 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005313 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005314 unsigned long put_domains[I915_MAX_PIPES] = {};
5315 struct drm_crtc_state *crtc_state;
5316 struct drm_crtc *crtc;
5317 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005318
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005319 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5320 if (needs_modeset(crtc->state))
5321 put_domains[to_intel_crtc(crtc)->pipe] =
5322 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005323 }
5324
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005325 if (dev_priv->display.modeset_commit_cdclk) {
5326 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5327
5328 if (cdclk != dev_priv->cdclk_freq &&
5329 !WARN_ON(!state->allow_modeset))
5330 dev_priv->display.modeset_commit_cdclk(state);
5331 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005332
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005333 for (i = 0; i < I915_MAX_PIPES; i++)
5334 if (put_domains[i])
5335 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005336}
5337
Mika Kaholaadafdc62015-08-18 14:36:59 +03005338static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5339{
5340 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5341
5342 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5343 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5344 return max_cdclk_freq;
5345 else if (IS_CHERRYVIEW(dev_priv))
5346 return max_cdclk_freq*95/100;
5347 else if (INTEL_INFO(dev_priv)->gen < 4)
5348 return 2*max_cdclk_freq*90/100;
5349 else
5350 return max_cdclk_freq*90/100;
5351}
5352
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005353static void intel_update_max_cdclk(struct drm_device *dev)
5354{
5355 struct drm_i915_private *dev_priv = dev->dev_private;
5356
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005357 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005358 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5359
5360 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5361 dev_priv->max_cdclk_freq = 675000;
5362 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5363 dev_priv->max_cdclk_freq = 540000;
5364 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5365 dev_priv->max_cdclk_freq = 450000;
5366 else
5367 dev_priv->max_cdclk_freq = 337500;
5368 } else if (IS_BROADWELL(dev)) {
5369 /*
5370 * FIXME with extra cooling we can allow
5371 * 540 MHz for ULX and 675 Mhz for ULT.
5372 * How can we know if extra cooling is
5373 * available? PCI ID, VTB, something else?
5374 */
5375 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5376 dev_priv->max_cdclk_freq = 450000;
5377 else if (IS_BDW_ULX(dev))
5378 dev_priv->max_cdclk_freq = 450000;
5379 else if (IS_BDW_ULT(dev))
5380 dev_priv->max_cdclk_freq = 540000;
5381 else
5382 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005383 } else if (IS_CHERRYVIEW(dev)) {
5384 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005385 } else if (IS_VALLEYVIEW(dev)) {
5386 dev_priv->max_cdclk_freq = 400000;
5387 } else {
5388 /* otherwise assume cdclk is fixed */
5389 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5390 }
5391
Mika Kaholaadafdc62015-08-18 14:36:59 +03005392 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5393
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005394 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5395 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005396
5397 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5398 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005399}
5400
5401static void intel_update_cdclk(struct drm_device *dev)
5402{
5403 struct drm_i915_private *dev_priv = dev->dev_private;
5404
5405 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5406 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5407 dev_priv->cdclk_freq);
5408
5409 /*
5410 * Program the gmbus_freq based on the cdclk frequency.
5411 * BSpec erroneously claims we should aim for 4MHz, but
5412 * in fact 1MHz is the correct frequency.
5413 */
5414 if (IS_VALLEYVIEW(dev)) {
5415 /*
5416 * Program the gmbus_freq based on the cdclk frequency.
5417 * BSpec erroneously claims we should aim for 4MHz, but
5418 * in fact 1MHz is the correct frequency.
5419 */
5420 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5421 }
5422
5423 if (dev_priv->max_cdclk_freq == 0)
5424 intel_update_max_cdclk(dev);
5425}
5426
Damien Lespiau70d0c572015-06-04 18:21:29 +01005427static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305428{
5429 struct drm_i915_private *dev_priv = dev->dev_private;
5430 uint32_t divider;
5431 uint32_t ratio;
5432 uint32_t current_freq;
5433 int ret;
5434
5435 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5436 switch (frequency) {
5437 case 144000:
5438 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5439 ratio = BXT_DE_PLL_RATIO(60);
5440 break;
5441 case 288000:
5442 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5443 ratio = BXT_DE_PLL_RATIO(60);
5444 break;
5445 case 384000:
5446 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5447 ratio = BXT_DE_PLL_RATIO(60);
5448 break;
5449 case 576000:
5450 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5451 ratio = BXT_DE_PLL_RATIO(60);
5452 break;
5453 case 624000:
5454 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5455 ratio = BXT_DE_PLL_RATIO(65);
5456 break;
5457 case 19200:
5458 /*
5459 * Bypass frequency with DE PLL disabled. Init ratio, divider
5460 * to suppress GCC warning.
5461 */
5462 ratio = 0;
5463 divider = 0;
5464 break;
5465 default:
5466 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5467
5468 return;
5469 }
5470
5471 mutex_lock(&dev_priv->rps.hw_lock);
5472 /* Inform power controller of upcoming frequency change */
5473 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5474 0x80000000);
5475 mutex_unlock(&dev_priv->rps.hw_lock);
5476
5477 if (ret) {
5478 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5479 ret, frequency);
5480 return;
5481 }
5482
5483 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5484 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5485 current_freq = current_freq * 500 + 1000;
5486
5487 /*
5488 * DE PLL has to be disabled when
5489 * - setting to 19.2MHz (bypass, PLL isn't used)
5490 * - before setting to 624MHz (PLL needs toggling)
5491 * - before setting to any frequency from 624MHz (PLL needs toggling)
5492 */
5493 if (frequency == 19200 || frequency == 624000 ||
5494 current_freq == 624000) {
5495 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5496 /* Timeout 200us */
5497 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5498 1))
5499 DRM_ERROR("timout waiting for DE PLL unlock\n");
5500 }
5501
5502 if (frequency != 19200) {
5503 uint32_t val;
5504
5505 val = I915_READ(BXT_DE_PLL_CTL);
5506 val &= ~BXT_DE_PLL_RATIO_MASK;
5507 val |= ratio;
5508 I915_WRITE(BXT_DE_PLL_CTL, val);
5509
5510 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5511 /* Timeout 200us */
5512 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5513 DRM_ERROR("timeout waiting for DE PLL lock\n");
5514
5515 val = I915_READ(CDCLK_CTL);
5516 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5517 val |= divider;
5518 /*
5519 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5520 * enable otherwise.
5521 */
5522 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5523 if (frequency >= 500000)
5524 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5525
5526 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5527 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5528 val |= (frequency - 1000) / 500;
5529 I915_WRITE(CDCLK_CTL, val);
5530 }
5531
5532 mutex_lock(&dev_priv->rps.hw_lock);
5533 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5534 DIV_ROUND_UP(frequency, 25000));
5535 mutex_unlock(&dev_priv->rps.hw_lock);
5536
5537 if (ret) {
5538 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5539 ret, frequency);
5540 return;
5541 }
5542
Damien Lespiaua47871b2015-06-04 18:21:34 +01005543 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305544}
5545
5546void broxton_init_cdclk(struct drm_device *dev)
5547{
5548 struct drm_i915_private *dev_priv = dev->dev_private;
5549 uint32_t val;
5550
5551 /*
5552 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5553 * or else the reset will hang because there is no PCH to respond.
5554 * Move the handshake programming to initialization sequence.
5555 * Previously was left up to BIOS.
5556 */
5557 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5558 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5559 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5560
5561 /* Enable PG1 for cdclk */
5562 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5563
5564 /* check if cd clock is enabled */
5565 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5566 DRM_DEBUG_KMS("Display already initialized\n");
5567 return;
5568 }
5569
5570 /*
5571 * FIXME:
5572 * - The initial CDCLK needs to be read from VBT.
5573 * Need to make this change after VBT has changes for BXT.
5574 * - check if setting the max (or any) cdclk freq is really necessary
5575 * here, it belongs to modeset time
5576 */
5577 broxton_set_cdclk(dev, 624000);
5578
5579 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005580 POSTING_READ(DBUF_CTL);
5581
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305582 udelay(10);
5583
5584 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5585 DRM_ERROR("DBuf power enable timeout!\n");
5586}
5587
5588void broxton_uninit_cdclk(struct drm_device *dev)
5589{
5590 struct drm_i915_private *dev_priv = dev->dev_private;
5591
5592 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005593 POSTING_READ(DBUF_CTL);
5594
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305595 udelay(10);
5596
5597 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5598 DRM_ERROR("DBuf power disable timeout!\n");
5599
5600 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5601 broxton_set_cdclk(dev, 19200);
5602
5603 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5604}
5605
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005606static const struct skl_cdclk_entry {
5607 unsigned int freq;
5608 unsigned int vco;
5609} skl_cdclk_frequencies[] = {
5610 { .freq = 308570, .vco = 8640 },
5611 { .freq = 337500, .vco = 8100 },
5612 { .freq = 432000, .vco = 8640 },
5613 { .freq = 450000, .vco = 8100 },
5614 { .freq = 540000, .vco = 8100 },
5615 { .freq = 617140, .vco = 8640 },
5616 { .freq = 675000, .vco = 8100 },
5617};
5618
5619static unsigned int skl_cdclk_decimal(unsigned int freq)
5620{
5621 return (freq - 1000) / 500;
5622}
5623
5624static unsigned int skl_cdclk_get_vco(unsigned int freq)
5625{
5626 unsigned int i;
5627
5628 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5629 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5630
5631 if (e->freq == freq)
5632 return e->vco;
5633 }
5634
5635 return 8100;
5636}
5637
5638static void
5639skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5640{
5641 unsigned int min_freq;
5642 u32 val;
5643
5644 /* select the minimum CDCLK before enabling DPLL 0 */
5645 val = I915_READ(CDCLK_CTL);
5646 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5647 val |= CDCLK_FREQ_337_308;
5648
5649 if (required_vco == 8640)
5650 min_freq = 308570;
5651 else
5652 min_freq = 337500;
5653
5654 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5655
5656 I915_WRITE(CDCLK_CTL, val);
5657 POSTING_READ(CDCLK_CTL);
5658
5659 /*
5660 * We always enable DPLL0 with the lowest link rate possible, but still
5661 * taking into account the VCO required to operate the eDP panel at the
5662 * desired frequency. The usual DP link rates operate with a VCO of
5663 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5664 * The modeset code is responsible for the selection of the exact link
5665 * rate later on, with the constraint of choosing a frequency that
5666 * works with required_vco.
5667 */
5668 val = I915_READ(DPLL_CTRL1);
5669
5670 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5671 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5672 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5673 if (required_vco == 8640)
5674 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5675 SKL_DPLL0);
5676 else
5677 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5678 SKL_DPLL0);
5679
5680 I915_WRITE(DPLL_CTRL1, val);
5681 POSTING_READ(DPLL_CTRL1);
5682
5683 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5684
5685 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5686 DRM_ERROR("DPLL0 not locked\n");
5687}
5688
5689static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5690{
5691 int ret;
5692 u32 val;
5693
5694 /* inform PCU we want to change CDCLK */
5695 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5696 mutex_lock(&dev_priv->rps.hw_lock);
5697 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5698 mutex_unlock(&dev_priv->rps.hw_lock);
5699
5700 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5701}
5702
5703static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5704{
5705 unsigned int i;
5706
5707 for (i = 0; i < 15; i++) {
5708 if (skl_cdclk_pcu_ready(dev_priv))
5709 return true;
5710 udelay(10);
5711 }
5712
5713 return false;
5714}
5715
5716static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5717{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005718 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005719 u32 freq_select, pcu_ack;
5720
5721 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5722
5723 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5724 DRM_ERROR("failed to inform PCU about cdclk change\n");
5725 return;
5726 }
5727
5728 /* set CDCLK_CTL */
5729 switch(freq) {
5730 case 450000:
5731 case 432000:
5732 freq_select = CDCLK_FREQ_450_432;
5733 pcu_ack = 1;
5734 break;
5735 case 540000:
5736 freq_select = CDCLK_FREQ_540;
5737 pcu_ack = 2;
5738 break;
5739 case 308570:
5740 case 337500:
5741 default:
5742 freq_select = CDCLK_FREQ_337_308;
5743 pcu_ack = 0;
5744 break;
5745 case 617140:
5746 case 675000:
5747 freq_select = CDCLK_FREQ_675_617;
5748 pcu_ack = 3;
5749 break;
5750 }
5751
5752 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5753 POSTING_READ(CDCLK_CTL);
5754
5755 /* inform PCU of the change */
5756 mutex_lock(&dev_priv->rps.hw_lock);
5757 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5758 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005759
5760 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005761}
5762
5763void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5764{
5765 /* disable DBUF power */
5766 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5767 POSTING_READ(DBUF_CTL);
5768
5769 udelay(10);
5770
5771 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5772 DRM_ERROR("DBuf power disable timeout\n");
5773
Imre Deakab96c1ee2015-11-04 19:24:18 +02005774 /* disable DPLL0 */
5775 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5776 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5777 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005778}
5779
5780void skl_init_cdclk(struct drm_i915_private *dev_priv)
5781{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005782 unsigned int required_vco;
5783
Gary Wang39d9b852015-08-28 16:40:34 +08005784 /* DPLL0 not enabled (happens on early BIOS versions) */
5785 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5786 /* enable DPLL0 */
5787 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5788 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005789 }
5790
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005791 /* set CDCLK to the frequency the BIOS chose */
5792 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5793
5794 /* enable DBUF power */
5795 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5796 POSTING_READ(DBUF_CTL);
5797
5798 udelay(10);
5799
5800 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5801 DRM_ERROR("DBuf power enable timeout\n");
5802}
5803
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305804int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5805{
5806 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5807 uint32_t cdctl = I915_READ(CDCLK_CTL);
5808 int freq = dev_priv->skl_boot_cdclk;
5809
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305810 /*
5811 * check if the pre-os intialized the display
5812 * There is SWF18 scratchpad register defined which is set by the
5813 * pre-os which can be used by the OS drivers to check the status
5814 */
5815 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5816 goto sanitize;
5817
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305818 /* Is PLL enabled and locked ? */
5819 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5820 goto sanitize;
5821
5822 /* DPLL okay; verify the cdclock
5823 *
5824 * Noticed in some instances that the freq selection is correct but
5825 * decimal part is programmed wrong from BIOS where pre-os does not
5826 * enable display. Verify the same as well.
5827 */
5828 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5829 /* All well; nothing to sanitize */
5830 return false;
5831sanitize:
5832 /*
5833 * As of now initialize with max cdclk till
5834 * we get dynamic cdclk support
5835 * */
5836 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5837 skl_init_cdclk(dev_priv);
5838
5839 /* we did have to sanitize */
5840 return true;
5841}
5842
Jesse Barnes30a970c2013-11-04 13:48:12 -08005843/* Adjust CDclk dividers to allow high res or save power if possible */
5844static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5845{
5846 struct drm_i915_private *dev_priv = dev->dev_private;
5847 u32 val, cmd;
5848
Vandana Kannan164dfd22014-11-24 13:37:41 +05305849 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5850 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005851
Ville Syrjälädfcab172014-06-13 13:37:47 +03005852 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005853 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005854 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005855 cmd = 1;
5856 else
5857 cmd = 0;
5858
5859 mutex_lock(&dev_priv->rps.hw_lock);
5860 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5861 val &= ~DSPFREQGUAR_MASK;
5862 val |= (cmd << DSPFREQGUAR_SHIFT);
5863 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5864 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5865 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5866 50)) {
5867 DRM_ERROR("timed out waiting for CDclk change\n");
5868 }
5869 mutex_unlock(&dev_priv->rps.hw_lock);
5870
Ville Syrjälä54433e92015-05-26 20:42:31 +03005871 mutex_lock(&dev_priv->sb_lock);
5872
Ville Syrjälädfcab172014-06-13 13:37:47 +03005873 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005874 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005875
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005876 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877
Jesse Barnes30a970c2013-11-04 13:48:12 -08005878 /* adjust cdclk divider */
5879 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005880 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005881 val |= divider;
5882 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005883
5884 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005885 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005886 50))
5887 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005888 }
5889
Jesse Barnes30a970c2013-11-04 13:48:12 -08005890 /* adjust self-refresh exit latency value */
5891 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5892 val &= ~0x7f;
5893
5894 /*
5895 * For high bandwidth configs, we set a higher latency in the bunit
5896 * so that the core display fetch happens in time to avoid underruns.
5897 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005898 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899 val |= 4500 / 250; /* 4.5 usec */
5900 else
5901 val |= 3000 / 250; /* 3.0 usec */
5902 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005903
Ville Syrjäläa5805162015-05-26 20:42:30 +03005904 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905
Ville Syrjäläb6283052015-06-03 15:45:07 +03005906 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907}
5908
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005909static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5910{
5911 struct drm_i915_private *dev_priv = dev->dev_private;
5912 u32 val, cmd;
5913
Vandana Kannan164dfd22014-11-24 13:37:41 +05305914 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5915 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005916
5917 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005918 case 333333:
5919 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005920 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005921 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005922 break;
5923 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005924 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005925 return;
5926 }
5927
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005928 /*
5929 * Specs are full of misinformation, but testing on actual
5930 * hardware has shown that we just need to write the desired
5931 * CCK divider into the Punit register.
5932 */
5933 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5934
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005935 mutex_lock(&dev_priv->rps.hw_lock);
5936 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5937 val &= ~DSPFREQGUAR_MASK_CHV;
5938 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5939 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5940 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5941 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5942 50)) {
5943 DRM_ERROR("timed out waiting for CDclk change\n");
5944 }
5945 mutex_unlock(&dev_priv->rps.hw_lock);
5946
Ville Syrjäläb6283052015-06-03 15:45:07 +03005947 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005948}
5949
Jesse Barnes30a970c2013-11-04 13:48:12 -08005950static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5951 int max_pixclk)
5952{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005953 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005954 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005955
Jesse Barnes30a970c2013-11-04 13:48:12 -08005956 /*
5957 * Really only a few cases to deal with, as only 4 CDclks are supported:
5958 * 200MHz
5959 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005960 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005961 * 400MHz (VLV only)
5962 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5963 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005964 *
5965 * We seem to get an unstable or solid color picture at 200MHz.
5966 * Not sure what's wrong. For now use 200MHz only when all pipes
5967 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005968 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005969 if (!IS_CHERRYVIEW(dev_priv) &&
5970 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005971 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005972 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005973 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005974 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005975 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005976 else
5977 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978}
5979
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305980static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5981 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005982{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305983 /*
5984 * FIXME:
5985 * - remove the guardband, it's not needed on BXT
5986 * - set 19.2MHz bypass frequency if there are no active pipes
5987 */
5988 if (max_pixclk > 576000*9/10)
5989 return 624000;
5990 else if (max_pixclk > 384000*9/10)
5991 return 576000;
5992 else if (max_pixclk > 288000*9/10)
5993 return 384000;
5994 else if (max_pixclk > 144000*9/10)
5995 return 288000;
5996 else
5997 return 144000;
5998}
5999
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006000/* Compute the max pixel clock for new configuration. Uses atomic state if
6001 * that's non-NULL, look at current state otherwise. */
6002static int intel_mode_max_pixclk(struct drm_device *dev,
6003 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006004{
Jesse Barnes30a970c2013-11-04 13:48:12 -08006005 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006006 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006007 int max_pixclk = 0;
6008
Damien Lespiaud3fcc802014-05-13 23:32:22 +01006009 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006010 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006011 if (IS_ERR(crtc_state))
6012 return PTR_ERR(crtc_state);
6013
6014 if (!crtc_state->base.enable)
6015 continue;
6016
6017 max_pixclk = max(max_pixclk,
6018 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006019 }
6020
6021 return max_pixclk;
6022}
6023
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006024static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006025{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006026 struct drm_device *dev = state->dev;
6027 struct drm_i915_private *dev_priv = dev->dev_private;
6028 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006029
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006030 if (max_pixclk < 0)
6031 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006032
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006033 to_intel_atomic_state(state)->cdclk =
6034 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306035
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006036 return 0;
6037}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006038
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006039static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6040{
6041 struct drm_device *dev = state->dev;
6042 struct drm_i915_private *dev_priv = dev->dev_private;
6043 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006044
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006045 if (max_pixclk < 0)
6046 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006047
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006048 to_intel_atomic_state(state)->cdclk =
6049 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006050
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006051 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006052}
6053
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006054static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6055{
6056 unsigned int credits, default_credits;
6057
6058 if (IS_CHERRYVIEW(dev_priv))
6059 default_credits = PFI_CREDIT(12);
6060 else
6061 default_credits = PFI_CREDIT(8);
6062
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006063 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006064 /* CHV suggested value is 31 or 63 */
6065 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006066 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006067 else
6068 credits = PFI_CREDIT(15);
6069 } else {
6070 credits = default_credits;
6071 }
6072
6073 /*
6074 * WA - write default credits before re-programming
6075 * FIXME: should we also set the resend bit here?
6076 */
6077 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6078 default_credits);
6079
6080 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6081 credits | PFI_CREDIT_RESEND);
6082
6083 /*
6084 * FIXME is this guaranteed to clear
6085 * immediately or should we poll for it?
6086 */
6087 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6088}
6089
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006090static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006091{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006092 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006093 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006094 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006095
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006096 /*
6097 * FIXME: We can end up here with all power domains off, yet
6098 * with a CDCLK frequency other than the minimum. To account
6099 * for this take the PIPE-A power domain, which covers the HW
6100 * blocks needed for the following programming. This can be
6101 * removed once it's guaranteed that we get here either with
6102 * the minimum CDCLK set, or the required power domains
6103 * enabled.
6104 */
6105 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006106
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006107 if (IS_CHERRYVIEW(dev))
6108 cherryview_set_cdclk(dev, req_cdclk);
6109 else
6110 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006111
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006112 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006113
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006114 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006115}
6116
Jesse Barnes89b667f2013-04-18 14:51:36 -07006117static void valleyview_crtc_enable(struct drm_crtc *crtc)
6118{
6119 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006120 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6122 struct intel_encoder *encoder;
6123 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006124 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006125
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006126 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006127 return;
6128
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006129 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306130
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006131 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306132 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006133
6134 intel_set_pipe_timings(intel_crtc);
6135
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006136 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6137 struct drm_i915_private *dev_priv = dev->dev_private;
6138
6139 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6140 I915_WRITE(CHV_CANVAS(pipe), 0);
6141 }
6142
Daniel Vetter5b18e572014-04-24 23:55:06 +02006143 i9xx_set_pipeconf(intel_crtc);
6144
Jesse Barnes89b667f2013-04-18 14:51:36 -07006145 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006146
Daniel Vettera72e4c92014-09-30 10:56:47 +02006147 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006148
Jesse Barnes89b667f2013-04-18 14:51:36 -07006149 for_each_encoder_on_crtc(dev, crtc, encoder)
6150 if (encoder->pre_pll_enable)
6151 encoder->pre_pll_enable(encoder);
6152
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006153 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006154 if (IS_CHERRYVIEW(dev)) {
6155 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006156 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006157 } else {
6158 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006159 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006160 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006161 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006162
6163 for_each_encoder_on_crtc(dev, crtc, encoder)
6164 if (encoder->pre_enable)
6165 encoder->pre_enable(encoder);
6166
Jesse Barnes2dd24552013-04-25 12:55:01 -07006167 i9xx_pfit_enable(intel_crtc);
6168
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006169 intel_crtc_load_lut(crtc);
6170
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006171 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006172
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006173 assert_vblank_disabled(crtc);
6174 drm_crtc_vblank_on(crtc);
6175
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006176 for_each_encoder_on_crtc(dev, crtc, encoder)
6177 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006178}
6179
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006180static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6181{
6182 struct drm_device *dev = crtc->base.dev;
6183 struct drm_i915_private *dev_priv = dev->dev_private;
6184
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006185 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6186 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006187}
6188
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006189static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006190{
6191 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006192 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006194 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006195 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006196
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006197 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006198 return;
6199
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006200 i9xx_set_pll_dividers(intel_crtc);
6201
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006202 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306203 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006204
6205 intel_set_pipe_timings(intel_crtc);
6206
Daniel Vetter5b18e572014-04-24 23:55:06 +02006207 i9xx_set_pipeconf(intel_crtc);
6208
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006209 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006210
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006211 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006212 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006213
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006214 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006215 if (encoder->pre_enable)
6216 encoder->pre_enable(encoder);
6217
Daniel Vetterf6736a12013-06-05 13:34:30 +02006218 i9xx_enable_pll(intel_crtc);
6219
Jesse Barnes2dd24552013-04-25 12:55:01 -07006220 i9xx_pfit_enable(intel_crtc);
6221
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006222 intel_crtc_load_lut(crtc);
6223
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006224 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006225 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006226
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006227 assert_vblank_disabled(crtc);
6228 drm_crtc_vblank_on(crtc);
6229
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006230 for_each_encoder_on_crtc(dev, crtc, encoder)
6231 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006232}
6233
Daniel Vetter87476d62013-04-11 16:29:06 +02006234static void i9xx_pfit_disable(struct intel_crtc *crtc)
6235{
6236 struct drm_device *dev = crtc->base.dev;
6237 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006238
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006239 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006240 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006241
6242 assert_pipe_disabled(dev_priv, crtc->pipe);
6243
Daniel Vetter328d8e82013-05-08 10:36:31 +02006244 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6245 I915_READ(PFIT_CONTROL));
6246 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006247}
6248
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006249static void i9xx_crtc_disable(struct drm_crtc *crtc)
6250{
6251 struct drm_device *dev = crtc->dev;
6252 struct drm_i915_private *dev_priv = dev->dev_private;
6253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006254 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006255 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006256
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006257 /*
6258 * On gen2 planes are double buffered but the pipe isn't, so we must
6259 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006260 * We also need to wait on all gmch platforms because of the
6261 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006262 */
Imre Deak564ed192014-06-13 14:54:21 +03006263 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006264
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006265 for_each_encoder_on_crtc(dev, crtc, encoder)
6266 encoder->disable(encoder);
6267
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006268 drm_crtc_vblank_off(crtc);
6269 assert_vblank_disabled(crtc);
6270
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006271 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006272
Daniel Vetter87476d62013-04-11 16:29:06 +02006273 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006274
Jesse Barnes89b667f2013-04-18 14:51:36 -07006275 for_each_encoder_on_crtc(dev, crtc, encoder)
6276 if (encoder->post_disable)
6277 encoder->post_disable(encoder);
6278
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006279 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006280 if (IS_CHERRYVIEW(dev))
6281 chv_disable_pll(dev_priv, pipe);
6282 else if (IS_VALLEYVIEW(dev))
6283 vlv_disable_pll(dev_priv, pipe);
6284 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006285 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006286 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006287
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006288 for_each_encoder_on_crtc(dev, crtc, encoder)
6289 if (encoder->post_pll_disable)
6290 encoder->post_pll_disable(encoder);
6291
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006292 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006293 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006294}
6295
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006296static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006297{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006299 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006300 enum intel_display_power_domain domain;
6301 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006302
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006303 if (!intel_crtc->active)
6304 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006305
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006306 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006307 WARN_ON(intel_crtc->unpin_work);
6308
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006309 intel_pre_disable_primary(crtc);
6310 }
6311
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006312 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006313 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006314 intel_crtc->active = false;
6315 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006316 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006317
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006318 domains = intel_crtc->enabled_power_domains;
6319 for_each_power_domain(domain, domains)
6320 intel_display_power_put(dev_priv, domain);
6321 intel_crtc->enabled_power_domains = 0;
6322}
6323
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006324/*
6325 * turn all crtc's off, but do not adjust state
6326 * This has to be paired with a call to intel_modeset_setup_hw_state.
6327 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006328int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006329{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006330 struct drm_mode_config *config = &dev->mode_config;
6331 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6332 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006333 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006334 unsigned crtc_mask = 0;
6335 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006336
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006337 if (WARN_ON(!ctx))
6338 return 0;
6339
6340 lockdep_assert_held(&ctx->ww_ctx);
6341 state = drm_atomic_state_alloc(dev);
6342 if (WARN_ON(!state))
6343 return -ENOMEM;
6344
6345 state->acquire_ctx = ctx;
6346 state->allow_modeset = true;
6347
6348 for_each_crtc(dev, crtc) {
6349 struct drm_crtc_state *crtc_state =
6350 drm_atomic_get_crtc_state(state, crtc);
6351
6352 ret = PTR_ERR_OR_ZERO(crtc_state);
6353 if (ret)
6354 goto free;
6355
6356 if (!crtc_state->active)
6357 continue;
6358
6359 crtc_state->active = false;
6360 crtc_mask |= 1 << drm_crtc_index(crtc);
6361 }
6362
6363 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006364 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006365
6366 if (!ret) {
6367 for_each_crtc(dev, crtc)
6368 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6369 crtc->state->active = true;
6370
6371 return ret;
6372 }
6373 }
6374
6375free:
6376 if (ret)
6377 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6378 drm_atomic_state_free(state);
6379 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006380}
6381
Chris Wilsonea5b2132010-08-04 13:50:23 +01006382void intel_encoder_destroy(struct drm_encoder *encoder)
6383{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006384 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006385
Chris Wilsonea5b2132010-08-04 13:50:23 +01006386 drm_encoder_cleanup(encoder);
6387 kfree(intel_encoder);
6388}
6389
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006390/* Cross check the actual hw state with our own modeset state tracking (and it's
6391 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006392static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006393{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006394 struct drm_crtc *crtc = connector->base.state->crtc;
6395
6396 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6397 connector->base.base.id,
6398 connector->base.name);
6399
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006400 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006401 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006402 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006403
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006404 I915_STATE_WARN(!crtc,
6405 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006406
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006407 if (!crtc)
6408 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006409
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006410 I915_STATE_WARN(!crtc->state->active,
6411 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006412
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006413 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006414 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006415
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006416 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006417 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006418
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006419 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006420 "attached encoder crtc differs from connector crtc\n");
6421 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006422 I915_STATE_WARN(crtc && crtc->state->active,
6423 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006424 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6425 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006426 }
6427}
6428
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006429int intel_connector_init(struct intel_connector *connector)
6430{
6431 struct drm_connector_state *connector_state;
6432
6433 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6434 if (!connector_state)
6435 return -ENOMEM;
6436
6437 connector->base.state = connector_state;
6438 return 0;
6439}
6440
6441struct intel_connector *intel_connector_alloc(void)
6442{
6443 struct intel_connector *connector;
6444
6445 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6446 if (!connector)
6447 return NULL;
6448
6449 if (intel_connector_init(connector) < 0) {
6450 kfree(connector);
6451 return NULL;
6452 }
6453
6454 return connector;
6455}
6456
Daniel Vetterf0947c32012-07-02 13:10:34 +02006457/* Simple connector->get_hw_state implementation for encoders that support only
6458 * one connector and no cloning and hence the encoder state determines the state
6459 * of the connector. */
6460bool intel_connector_get_hw_state(struct intel_connector *connector)
6461{
Daniel Vetter24929352012-07-02 20:28:59 +02006462 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006463 struct intel_encoder *encoder = connector->encoder;
6464
6465 return encoder->get_hw_state(encoder, &pipe);
6466}
6467
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006469{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006470 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6471 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006472
6473 return 0;
6474}
6475
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006476static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006477 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006479 struct drm_atomic_state *state = pipe_config->base.state;
6480 struct intel_crtc *other_crtc;
6481 struct intel_crtc_state *other_crtc_state;
6482
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006483 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6484 pipe_name(pipe), pipe_config->fdi_lanes);
6485 if (pipe_config->fdi_lanes > 4) {
6486 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6487 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006488 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006489 }
6490
Paulo Zanonibafb6552013-11-02 21:07:44 -07006491 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006492 if (pipe_config->fdi_lanes > 2) {
6493 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6494 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006496 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498 }
6499 }
6500
6501 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006503
6504 /* Ivybridge 3 pipe is really complicated */
6505 switch (pipe) {
6506 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006508 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006509 if (pipe_config->fdi_lanes <= 2)
6510 return 0;
6511
6512 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6513 other_crtc_state =
6514 intel_atomic_get_crtc_state(state, other_crtc);
6515 if (IS_ERR(other_crtc_state))
6516 return PTR_ERR(other_crtc_state);
6517
6518 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006519 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6520 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006522 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006524 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006525 if (pipe_config->fdi_lanes > 2) {
6526 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6527 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006528 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006529 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006530
6531 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6532 other_crtc_state =
6533 intel_atomic_get_crtc_state(state, other_crtc);
6534 if (IS_ERR(other_crtc_state))
6535 return PTR_ERR(other_crtc_state);
6536
6537 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006538 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006539 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006540 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006541 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006542 default:
6543 BUG();
6544 }
6545}
6546
Daniel Vettere29c22c2013-02-21 00:00:16 +01006547#define RETRY 1
6548static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006549 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006550{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006551 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006552 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006553 int lane, link_bw, fdi_dotclock, ret;
6554 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006555
Daniel Vettere29c22c2013-02-21 00:00:16 +01006556retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006557 /* FDI is a binary signal running at ~2.7GHz, encoding
6558 * each output octet as 10 bits. The actual frequency
6559 * is stored as a divider into a 100MHz clock, and the
6560 * mode pixel clock is stored in units of 1KHz.
6561 * Hence the bw of each lane in terms of the mode signal
6562 * is:
6563 */
6564 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6565
Damien Lespiau241bfc32013-09-25 16:45:37 +01006566 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006567
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006568 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006569 pipe_config->pipe_bpp);
6570
6571 pipe_config->fdi_lanes = lane;
6572
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006573 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006574 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006575
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006576 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6577 intel_crtc->pipe, pipe_config);
6578 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006579 pipe_config->pipe_bpp -= 2*3;
6580 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6581 pipe_config->pipe_bpp);
6582 needs_recompute = true;
6583 pipe_config->bw_constrained = true;
6584
6585 goto retry;
6586 }
6587
6588 if (needs_recompute)
6589 return RETRY;
6590
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006591 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006592}
6593
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006594static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6595 struct intel_crtc_state *pipe_config)
6596{
6597 if (pipe_config->pipe_bpp > 24)
6598 return false;
6599
6600 /* HSW can handle pixel rate up to cdclk? */
6601 if (IS_HASWELL(dev_priv->dev))
6602 return true;
6603
6604 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006605 * We compare against max which means we must take
6606 * the increased cdclk requirement into account when
6607 * calculating the new cdclk.
6608 *
6609 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006610 */
6611 return ilk_pipe_pixel_rate(pipe_config) <=
6612 dev_priv->max_cdclk_freq * 95 / 100;
6613}
6614
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006615static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006616 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006617{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006618 struct drm_device *dev = crtc->base.dev;
6619 struct drm_i915_private *dev_priv = dev->dev_private;
6620
Jani Nikulad330a952014-01-21 11:24:25 +02006621 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006622 hsw_crtc_supports_ips(crtc) &&
6623 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006624}
6625
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006626static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6627{
6628 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6629
6630 /* GDG double wide on either pipe, otherwise pipe A only */
6631 return INTEL_INFO(dev_priv)->gen < 4 &&
6632 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6633}
6634
Daniel Vettera43f6e02013-06-07 23:10:32 +02006635static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006636 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006637{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006638 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006639 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006640 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006641
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006642 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006643 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006644 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006645
6646 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006647 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006648 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006649 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006650 if (intel_crtc_supports_double_wide(crtc) &&
6651 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006652 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006653 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006654 }
6655
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006656 if (adjusted_mode->crtc_clock > clock_limit) {
6657 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6658 adjusted_mode->crtc_clock, clock_limit,
6659 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006660 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006661 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006662 }
Chris Wilson89749352010-09-12 18:25:19 +01006663
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006664 /*
6665 * Pipe horizontal size must be even in:
6666 * - DVO ganged mode
6667 * - LVDS dual channel mode
6668 * - Double wide pipe
6669 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006670 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006671 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6672 pipe_config->pipe_src_w &= ~1;
6673
Damien Lespiau8693a822013-05-03 18:48:11 +01006674 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6675 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006676 */
6677 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006678 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006679 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006680
Damien Lespiauf5adf942013-06-24 18:29:34 +01006681 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006682 hsw_compute_ips_config(crtc, pipe_config);
6683
Daniel Vetter877d48d2013-04-19 11:24:43 +02006684 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006685 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006686
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006687 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006688}
6689
Ville Syrjälä1652d192015-03-31 14:12:01 +03006690static int skylake_get_display_clock_speed(struct drm_device *dev)
6691{
6692 struct drm_i915_private *dev_priv = to_i915(dev);
6693 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6694 uint32_t cdctl = I915_READ(CDCLK_CTL);
6695 uint32_t linkrate;
6696
Damien Lespiau414355a2015-06-04 18:21:31 +01006697 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006698 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006699
6700 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6701 return 540000;
6702
6703 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006704 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006705
Damien Lespiau71cd8422015-04-30 16:39:17 +01006706 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6707 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006708 /* vco 8640 */
6709 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6710 case CDCLK_FREQ_450_432:
6711 return 432000;
6712 case CDCLK_FREQ_337_308:
6713 return 308570;
6714 case CDCLK_FREQ_675_617:
6715 return 617140;
6716 default:
6717 WARN(1, "Unknown cd freq selection\n");
6718 }
6719 } else {
6720 /* vco 8100 */
6721 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6722 case CDCLK_FREQ_450_432:
6723 return 450000;
6724 case CDCLK_FREQ_337_308:
6725 return 337500;
6726 case CDCLK_FREQ_675_617:
6727 return 675000;
6728 default:
6729 WARN(1, "Unknown cd freq selection\n");
6730 }
6731 }
6732
6733 /* error case, do as if DPLL0 isn't enabled */
6734 return 24000;
6735}
6736
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006737static int broxton_get_display_clock_speed(struct drm_device *dev)
6738{
6739 struct drm_i915_private *dev_priv = to_i915(dev);
6740 uint32_t cdctl = I915_READ(CDCLK_CTL);
6741 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6742 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6743 int cdclk;
6744
6745 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6746 return 19200;
6747
6748 cdclk = 19200 * pll_ratio / 2;
6749
6750 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6751 case BXT_CDCLK_CD2X_DIV_SEL_1:
6752 return cdclk; /* 576MHz or 624MHz */
6753 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6754 return cdclk * 2 / 3; /* 384MHz */
6755 case BXT_CDCLK_CD2X_DIV_SEL_2:
6756 return cdclk / 2; /* 288MHz */
6757 case BXT_CDCLK_CD2X_DIV_SEL_4:
6758 return cdclk / 4; /* 144MHz */
6759 }
6760
6761 /* error case, do as if DE PLL isn't enabled */
6762 return 19200;
6763}
6764
Ville Syrjälä1652d192015-03-31 14:12:01 +03006765static int broadwell_get_display_clock_speed(struct drm_device *dev)
6766{
6767 struct drm_i915_private *dev_priv = dev->dev_private;
6768 uint32_t lcpll = I915_READ(LCPLL_CTL);
6769 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6770
6771 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6772 return 800000;
6773 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6774 return 450000;
6775 else if (freq == LCPLL_CLK_FREQ_450)
6776 return 450000;
6777 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6778 return 540000;
6779 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6780 return 337500;
6781 else
6782 return 675000;
6783}
6784
6785static int haswell_get_display_clock_speed(struct drm_device *dev)
6786{
6787 struct drm_i915_private *dev_priv = dev->dev_private;
6788 uint32_t lcpll = I915_READ(LCPLL_CTL);
6789 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6790
6791 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6792 return 800000;
6793 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6794 return 450000;
6795 else if (freq == LCPLL_CLK_FREQ_450)
6796 return 450000;
6797 else if (IS_HSW_ULT(dev))
6798 return 337500;
6799 else
6800 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006801}
6802
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006803static int valleyview_get_display_clock_speed(struct drm_device *dev)
6804{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006805 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6806 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006807}
6808
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006809static int ilk_get_display_clock_speed(struct drm_device *dev)
6810{
6811 return 450000;
6812}
6813
Jesse Barnese70236a2009-09-21 10:42:27 -07006814static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006815{
Jesse Barnese70236a2009-09-21 10:42:27 -07006816 return 400000;
6817}
Jesse Barnes79e53942008-11-07 14:24:08 -08006818
Jesse Barnese70236a2009-09-21 10:42:27 -07006819static int i915_get_display_clock_speed(struct drm_device *dev)
6820{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006821 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006822}
Jesse Barnes79e53942008-11-07 14:24:08 -08006823
Jesse Barnese70236a2009-09-21 10:42:27 -07006824static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6825{
6826 return 200000;
6827}
Jesse Barnes79e53942008-11-07 14:24:08 -08006828
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006829static int pnv_get_display_clock_speed(struct drm_device *dev)
6830{
6831 u16 gcfgc = 0;
6832
6833 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6834
6835 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6836 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006837 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006838 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006839 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006840 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006841 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006842 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6843 return 200000;
6844 default:
6845 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6846 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006847 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006848 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006849 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006850 }
6851}
6852
Jesse Barnese70236a2009-09-21 10:42:27 -07006853static int i915gm_get_display_clock_speed(struct drm_device *dev)
6854{
6855 u16 gcfgc = 0;
6856
6857 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6858
6859 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006860 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006861 else {
6862 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6863 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006864 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006865 default:
6866 case GC_DISPLAY_CLOCK_190_200_MHZ:
6867 return 190000;
6868 }
6869 }
6870}
Jesse Barnes79e53942008-11-07 14:24:08 -08006871
Jesse Barnese70236a2009-09-21 10:42:27 -07006872static int i865_get_display_clock_speed(struct drm_device *dev)
6873{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006874 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006875}
6876
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006877static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006878{
6879 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006880
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006881 /*
6882 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6883 * encoding is different :(
6884 * FIXME is this the right way to detect 852GM/852GMV?
6885 */
6886 if (dev->pdev->revision == 0x1)
6887 return 133333;
6888
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006889 pci_bus_read_config_word(dev->pdev->bus,
6890 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6891
Jesse Barnese70236a2009-09-21 10:42:27 -07006892 /* Assume that the hardware is in the high speed state. This
6893 * should be the default.
6894 */
6895 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6896 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006897 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006898 case GC_CLOCK_100_200:
6899 return 200000;
6900 case GC_CLOCK_166_250:
6901 return 250000;
6902 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006903 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006904 case GC_CLOCK_133_266:
6905 case GC_CLOCK_133_266_2:
6906 case GC_CLOCK_166_266:
6907 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006908 }
6909
6910 /* Shouldn't happen */
6911 return 0;
6912}
6913
6914static int i830_get_display_clock_speed(struct drm_device *dev)
6915{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006916 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006917}
6918
Ville Syrjälä34edce22015-05-22 11:22:33 +03006919static unsigned int intel_hpll_vco(struct drm_device *dev)
6920{
6921 struct drm_i915_private *dev_priv = dev->dev_private;
6922 static const unsigned int blb_vco[8] = {
6923 [0] = 3200000,
6924 [1] = 4000000,
6925 [2] = 5333333,
6926 [3] = 4800000,
6927 [4] = 6400000,
6928 };
6929 static const unsigned int pnv_vco[8] = {
6930 [0] = 3200000,
6931 [1] = 4000000,
6932 [2] = 5333333,
6933 [3] = 4800000,
6934 [4] = 2666667,
6935 };
6936 static const unsigned int cl_vco[8] = {
6937 [0] = 3200000,
6938 [1] = 4000000,
6939 [2] = 5333333,
6940 [3] = 6400000,
6941 [4] = 3333333,
6942 [5] = 3566667,
6943 [6] = 4266667,
6944 };
6945 static const unsigned int elk_vco[8] = {
6946 [0] = 3200000,
6947 [1] = 4000000,
6948 [2] = 5333333,
6949 [3] = 4800000,
6950 };
6951 static const unsigned int ctg_vco[8] = {
6952 [0] = 3200000,
6953 [1] = 4000000,
6954 [2] = 5333333,
6955 [3] = 6400000,
6956 [4] = 2666667,
6957 [5] = 4266667,
6958 };
6959 const unsigned int *vco_table;
6960 unsigned int vco;
6961 uint8_t tmp = 0;
6962
6963 /* FIXME other chipsets? */
6964 if (IS_GM45(dev))
6965 vco_table = ctg_vco;
6966 else if (IS_G4X(dev))
6967 vco_table = elk_vco;
6968 else if (IS_CRESTLINE(dev))
6969 vco_table = cl_vco;
6970 else if (IS_PINEVIEW(dev))
6971 vco_table = pnv_vco;
6972 else if (IS_G33(dev))
6973 vco_table = blb_vco;
6974 else
6975 return 0;
6976
6977 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6978
6979 vco = vco_table[tmp & 0x7];
6980 if (vco == 0)
6981 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6982 else
6983 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6984
6985 return vco;
6986}
6987
6988static int gm45_get_display_clock_speed(struct drm_device *dev)
6989{
6990 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6991 uint16_t tmp = 0;
6992
6993 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6994
6995 cdclk_sel = (tmp >> 12) & 0x1;
6996
6997 switch (vco) {
6998 case 2666667:
6999 case 4000000:
7000 case 5333333:
7001 return cdclk_sel ? 333333 : 222222;
7002 case 3200000:
7003 return cdclk_sel ? 320000 : 228571;
7004 default:
7005 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7006 return 222222;
7007 }
7008}
7009
7010static int i965gm_get_display_clock_speed(struct drm_device *dev)
7011{
7012 static const uint8_t div_3200[] = { 16, 10, 8 };
7013 static const uint8_t div_4000[] = { 20, 12, 10 };
7014 static const uint8_t div_5333[] = { 24, 16, 14 };
7015 const uint8_t *div_table;
7016 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7017 uint16_t tmp = 0;
7018
7019 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7020
7021 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7022
7023 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7024 goto fail;
7025
7026 switch (vco) {
7027 case 3200000:
7028 div_table = div_3200;
7029 break;
7030 case 4000000:
7031 div_table = div_4000;
7032 break;
7033 case 5333333:
7034 div_table = div_5333;
7035 break;
7036 default:
7037 goto fail;
7038 }
7039
7040 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7041
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007042fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007043 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7044 return 200000;
7045}
7046
7047static int g33_get_display_clock_speed(struct drm_device *dev)
7048{
7049 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7050 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7051 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7052 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7053 const uint8_t *div_table;
7054 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7055 uint16_t tmp = 0;
7056
7057 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7058
7059 cdclk_sel = (tmp >> 4) & 0x7;
7060
7061 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7062 goto fail;
7063
7064 switch (vco) {
7065 case 3200000:
7066 div_table = div_3200;
7067 break;
7068 case 4000000:
7069 div_table = div_4000;
7070 break;
7071 case 4800000:
7072 div_table = div_4800;
7073 break;
7074 case 5333333:
7075 div_table = div_5333;
7076 break;
7077 default:
7078 goto fail;
7079 }
7080
7081 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7082
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007083fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007084 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7085 return 190476;
7086}
7087
Zhenyu Wang2c072452009-06-05 15:38:42 +08007088static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007089intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007090{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007091 while (*num > DATA_LINK_M_N_MASK ||
7092 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007093 *num >>= 1;
7094 *den >>= 1;
7095 }
7096}
7097
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007098static void compute_m_n(unsigned int m, unsigned int n,
7099 uint32_t *ret_m, uint32_t *ret_n)
7100{
7101 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7102 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7103 intel_reduce_m_n_ratio(ret_m, ret_n);
7104}
7105
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007106void
7107intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7108 int pixel_clock, int link_clock,
7109 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007110{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007111 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007112
7113 compute_m_n(bits_per_pixel * pixel_clock,
7114 link_clock * nlanes * 8,
7115 &m_n->gmch_m, &m_n->gmch_n);
7116
7117 compute_m_n(pixel_clock, link_clock,
7118 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007119}
7120
Chris Wilsona7615032011-01-12 17:04:08 +00007121static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7122{
Jani Nikulad330a952014-01-21 11:24:25 +02007123 if (i915.panel_use_ssc >= 0)
7124 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007125 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007126 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007127}
7128
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007129static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7130 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007131{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007132 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007133 struct drm_i915_private *dev_priv = dev->dev_private;
7134 int refclk;
7135
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007136 WARN_ON(!crtc_state->base.state);
7137
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007138 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007139 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007140 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007141 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007142 refclk = dev_priv->vbt.lvds_ssc_freq;
7143 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007144 } else if (!IS_GEN2(dev)) {
7145 refclk = 96000;
7146 } else {
7147 refclk = 48000;
7148 }
7149
7150 return refclk;
7151}
7152
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007153static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007154{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007155 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007156}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007157
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007158static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7159{
7160 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007161}
7162
Daniel Vetterf47709a2013-03-28 10:42:02 +01007163static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007164 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007165 intel_clock_t *reduced_clock)
7166{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007167 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007168 u32 fp, fp2 = 0;
7169
7170 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007171 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007172 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007173 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007174 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007175 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007176 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007177 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007178 }
7179
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007180 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007181
Daniel Vetterf47709a2013-03-28 10:42:02 +01007182 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007183 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007184 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007185 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007186 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007187 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007188 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007189 }
7190}
7191
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007192static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7193 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007194{
7195 u32 reg_val;
7196
7197 /*
7198 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7199 * and set it to a reasonable value instead.
7200 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007201 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007202 reg_val &= 0xffffff00;
7203 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007204 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007205
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007206 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007207 reg_val &= 0x8cffffff;
7208 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007209 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007210
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007211 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007212 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007213 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007214
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007215 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007216 reg_val &= 0x00ffffff;
7217 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007218 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007219}
7220
Daniel Vetterb5518422013-05-03 11:49:48 +02007221static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7222 struct intel_link_m_n *m_n)
7223{
7224 struct drm_device *dev = crtc->base.dev;
7225 struct drm_i915_private *dev_priv = dev->dev_private;
7226 int pipe = crtc->pipe;
7227
Daniel Vettere3b95f12013-05-03 11:49:49 +02007228 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7229 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7230 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7231 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007232}
7233
7234static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007235 struct intel_link_m_n *m_n,
7236 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007237{
7238 struct drm_device *dev = crtc->base.dev;
7239 struct drm_i915_private *dev_priv = dev->dev_private;
7240 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007241 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007242
7243 if (INTEL_INFO(dev)->gen >= 5) {
7244 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7245 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7246 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7247 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007248 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7249 * for gen < 8) and if DRRS is supported (to make sure the
7250 * registers are not unnecessarily accessed).
7251 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307252 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007253 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007254 I915_WRITE(PIPE_DATA_M2(transcoder),
7255 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7256 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7257 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7258 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7259 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007260 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007261 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7262 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7263 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7264 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007265 }
7266}
7267
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307268void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007269{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307270 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7271
7272 if (m_n == M1_N1) {
7273 dp_m_n = &crtc->config->dp_m_n;
7274 dp_m2_n2 = &crtc->config->dp_m2_n2;
7275 } else if (m_n == M2_N2) {
7276
7277 /*
7278 * M2_N2 registers are not supported. Hence m2_n2 divider value
7279 * needs to be programmed into M1_N1.
7280 */
7281 dp_m_n = &crtc->config->dp_m2_n2;
7282 } else {
7283 DRM_ERROR("Unsupported divider value\n");
7284 return;
7285 }
7286
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007287 if (crtc->config->has_pch_encoder)
7288 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007289 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307290 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007291}
7292
Daniel Vetter251ac862015-06-18 10:30:24 +02007293static void vlv_compute_dpll(struct intel_crtc *crtc,
7294 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007295{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007296 u32 dpll, dpll_md;
7297
7298 /*
7299 * Enable DPIO clock input. We should never disable the reference
7300 * clock for pipe B, since VGA hotplug / manual detection depends
7301 * on it.
7302 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007303 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7304 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007305 /* We should never disable this, set it here for state tracking */
7306 if (crtc->pipe == PIPE_B)
7307 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7308 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007309 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007310
Ville Syrjäläd288f652014-10-28 13:20:22 +02007311 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007312 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007313 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007314}
7315
Ville Syrjäläd288f652014-10-28 13:20:22 +02007316static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007317 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007318{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007319 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007320 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007321 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007322 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007323 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007324 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007325
Ville Syrjäläa5805162015-05-26 20:42:30 +03007326 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007327
Ville Syrjäläd288f652014-10-28 13:20:22 +02007328 bestn = pipe_config->dpll.n;
7329 bestm1 = pipe_config->dpll.m1;
7330 bestm2 = pipe_config->dpll.m2;
7331 bestp1 = pipe_config->dpll.p1;
7332 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007333
Jesse Barnes89b667f2013-04-18 14:51:36 -07007334 /* See eDP HDMI DPIO driver vbios notes doc */
7335
7336 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007337 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007338 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007339
7340 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007341 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007342
7343 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007344 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007345 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007346 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007347
7348 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007349 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007350
7351 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007352 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7353 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7354 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007355 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007356
7357 /*
7358 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7359 * but we don't support that).
7360 * Note: don't use the DAC post divider as it seems unstable.
7361 */
7362 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007363 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007364
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007365 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007366 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007367
Jesse Barnes89b667f2013-04-18 14:51:36 -07007368 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007369 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007370 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7371 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007372 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007373 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007374 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007375 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007376 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007377
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007378 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007379 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007380 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007381 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007382 0x0df40000);
7383 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007384 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007385 0x0df70000);
7386 } else { /* HDMI or VGA */
7387 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007388 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007389 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007390 0x0df70000);
7391 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007393 0x0df40000);
7394 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007395
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007396 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007397 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007398 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7399 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007400 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007401 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007402
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007403 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007404 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007405}
7406
Daniel Vetter251ac862015-06-18 10:30:24 +02007407static void chv_compute_dpll(struct intel_crtc *crtc,
7408 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007409{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007410 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7411 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007412 DPLL_VCO_ENABLE;
7413 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007414 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007415
Ville Syrjäläd288f652014-10-28 13:20:22 +02007416 pipe_config->dpll_hw_state.dpll_md =
7417 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007418}
7419
Ville Syrjäläd288f652014-10-28 13:20:22 +02007420static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007421 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007422{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007423 struct drm_device *dev = crtc->base.dev;
7424 struct drm_i915_private *dev_priv = dev->dev_private;
7425 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007426 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007427 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307428 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007429 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307430 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307431 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007432
Ville Syrjäläd288f652014-10-28 13:20:22 +02007433 bestn = pipe_config->dpll.n;
7434 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7435 bestm1 = pipe_config->dpll.m1;
7436 bestm2 = pipe_config->dpll.m2 >> 22;
7437 bestp1 = pipe_config->dpll.p1;
7438 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307439 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307440 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307441 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007442
7443 /*
7444 * Enable Refclk and SSC
7445 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007446 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007447 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007448
Ville Syrjäläa5805162015-05-26 20:42:30 +03007449 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007450
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451 /* p1 and p2 divider */
7452 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7453 5 << DPIO_CHV_S1_DIV_SHIFT |
7454 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7455 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7456 1 << DPIO_CHV_K_DIV_SHIFT);
7457
7458 /* Feedback post-divider - m2 */
7459 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7460
7461 /* Feedback refclk divider - n and m1 */
7462 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7463 DPIO_CHV_M1_DIV_BY_2 |
7464 1 << DPIO_CHV_N_DIV_SHIFT);
7465
7466 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007467 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007468
7469 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307470 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7471 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7472 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7473 if (bestm2_frac)
7474 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7475 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007476
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307477 /* Program digital lock detect threshold */
7478 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7479 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7480 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7481 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7482 if (!bestm2_frac)
7483 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7484 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7485
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007486 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307487 if (vco == 5400000) {
7488 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7489 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7490 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7491 tribuf_calcntr = 0x9;
7492 } else if (vco <= 6200000) {
7493 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7494 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7495 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7496 tribuf_calcntr = 0x9;
7497 } else if (vco <= 6480000) {
7498 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7499 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7500 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7501 tribuf_calcntr = 0x8;
7502 } else {
7503 /* Not supported. Apply the same limits as in the max case */
7504 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7505 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7506 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7507 tribuf_calcntr = 0;
7508 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007509 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7510
Ville Syrjälä968040b2015-03-11 22:52:08 +02007511 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307512 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7513 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7514 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7515
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007516 /* AFC Recal */
7517 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7518 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7519 DPIO_AFC_RECAL);
7520
Ville Syrjäläa5805162015-05-26 20:42:30 +03007521 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007522}
7523
Ville Syrjäläd288f652014-10-28 13:20:22 +02007524/**
7525 * vlv_force_pll_on - forcibly enable just the PLL
7526 * @dev_priv: i915 private structure
7527 * @pipe: pipe PLL to enable
7528 * @dpll: PLL configuration
7529 *
7530 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7531 * in cases where we need the PLL enabled even when @pipe is not going to
7532 * be enabled.
7533 */
7534void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7535 const struct dpll *dpll)
7536{
7537 struct intel_crtc *crtc =
7538 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007539 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007540 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007541 .pixel_multiplier = 1,
7542 .dpll = *dpll,
7543 };
7544
7545 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007546 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007547 chv_prepare_pll(crtc, &pipe_config);
7548 chv_enable_pll(crtc, &pipe_config);
7549 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007550 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007551 vlv_prepare_pll(crtc, &pipe_config);
7552 vlv_enable_pll(crtc, &pipe_config);
7553 }
7554}
7555
7556/**
7557 * vlv_force_pll_off - forcibly disable just the PLL
7558 * @dev_priv: i915 private structure
7559 * @pipe: pipe PLL to disable
7560 *
7561 * Disable the PLL for @pipe. To be used in cases where we need
7562 * the PLL enabled even when @pipe is not going to be enabled.
7563 */
7564void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7565{
7566 if (IS_CHERRYVIEW(dev))
7567 chv_disable_pll(to_i915(dev), pipe);
7568 else
7569 vlv_disable_pll(to_i915(dev), pipe);
7570}
7571
Daniel Vetter251ac862015-06-18 10:30:24 +02007572static void i9xx_compute_dpll(struct intel_crtc *crtc,
7573 struct intel_crtc_state *crtc_state,
7574 intel_clock_t *reduced_clock,
7575 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007576{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007577 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007579 u32 dpll;
7580 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007581 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007582
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007583 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307584
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007585 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7586 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587
7588 dpll = DPLL_VGA_MODE_DIS;
7589
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007590 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007591 dpll |= DPLLB_MODE_LVDS;
7592 else
7593 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007594
Daniel Vetteref1b4602013-06-01 17:17:04 +02007595 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007596 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007597 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007598 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007599
7600 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007601 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007602
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007603 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007604 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007605
7606 /* compute bitmask from p1 value */
7607 if (IS_PINEVIEW(dev))
7608 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7609 else {
7610 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7611 if (IS_G4X(dev) && reduced_clock)
7612 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7613 }
7614 switch (clock->p2) {
7615 case 5:
7616 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7617 break;
7618 case 7:
7619 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7620 break;
7621 case 10:
7622 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7623 break;
7624 case 14:
7625 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7626 break;
7627 }
7628 if (INTEL_INFO(dev)->gen >= 4)
7629 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7630
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007631 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007632 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007633 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007634 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7635 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7636 else
7637 dpll |= PLL_REF_INPUT_DREFCLK;
7638
7639 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007640 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007641
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007642 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007643 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007644 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007645 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007646 }
7647}
7648
Daniel Vetter251ac862015-06-18 10:30:24 +02007649static void i8xx_compute_dpll(struct intel_crtc *crtc,
7650 struct intel_crtc_state *crtc_state,
7651 intel_clock_t *reduced_clock,
7652 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007653{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007654 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007655 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007656 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007657 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007658
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007659 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307660
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007661 dpll = DPLL_VGA_MODE_DIS;
7662
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007663 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007664 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7665 } else {
7666 if (clock->p1 == 2)
7667 dpll |= PLL_P1_DIVIDE_BY_TWO;
7668 else
7669 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7670 if (clock->p2 == 4)
7671 dpll |= PLL_P2_DIVIDE_BY_4;
7672 }
7673
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007674 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007675 dpll |= DPLL_DVO_2X_MODE;
7676
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007677 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007678 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7679 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7680 else
7681 dpll |= PLL_REF_INPUT_DREFCLK;
7682
7683 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007684 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007685}
7686
Daniel Vetter8a654f32013-06-01 17:16:22 +02007687static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007688{
7689 struct drm_device *dev = intel_crtc->base.dev;
7690 struct drm_i915_private *dev_priv = dev->dev_private;
7691 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007692 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007693 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007694 uint32_t crtc_vtotal, crtc_vblank_end;
7695 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007696
7697 /* We need to be careful not to changed the adjusted mode, for otherwise
7698 * the hw state checker will get angry at the mismatch. */
7699 crtc_vtotal = adjusted_mode->crtc_vtotal;
7700 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007701
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007702 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007703 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007704 crtc_vtotal -= 1;
7705 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007706
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007707 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007708 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7709 else
7710 vsyncshift = adjusted_mode->crtc_hsync_start -
7711 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007712 if (vsyncshift < 0)
7713 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007714 }
7715
7716 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007717 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007718
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007719 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007720 (adjusted_mode->crtc_hdisplay - 1) |
7721 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007722 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007723 (adjusted_mode->crtc_hblank_start - 1) |
7724 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007725 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007726 (adjusted_mode->crtc_hsync_start - 1) |
7727 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7728
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007729 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007730 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007731 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007732 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007733 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007734 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007735 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007736 (adjusted_mode->crtc_vsync_start - 1) |
7737 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7738
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007739 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7740 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7741 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7742 * bits. */
7743 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7744 (pipe == PIPE_B || pipe == PIPE_C))
7745 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7746
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007747 /* pipesrc controls the size that is scaled from, which should
7748 * always be the user's requested size.
7749 */
7750 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007751 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7752 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007753}
7754
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007755static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007756 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007757{
7758 struct drm_device *dev = crtc->base.dev;
7759 struct drm_i915_private *dev_priv = dev->dev_private;
7760 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7761 uint32_t tmp;
7762
7763 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007764 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7765 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007766 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007767 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7768 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007769 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007770 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7771 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007772
7773 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007774 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7775 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007776 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007777 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7778 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007779 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007780 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7781 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007782
7783 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007784 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7785 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7786 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007787 }
7788
7789 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007790 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7791 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7792
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007793 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7794 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007795}
7796
Daniel Vetterf6a83282014-02-11 15:28:57 -08007797void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007798 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007799{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007800 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7801 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7802 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7803 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007804
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007805 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7806 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7807 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7808 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007809
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007810 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007811 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007812
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007813 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7814 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007815
7816 mode->hsync = drm_mode_hsync(mode);
7817 mode->vrefresh = drm_mode_vrefresh(mode);
7818 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007819}
7820
Daniel Vetter84b046f2013-02-19 18:48:54 +01007821static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7822{
7823 struct drm_device *dev = intel_crtc->base.dev;
7824 struct drm_i915_private *dev_priv = dev->dev_private;
7825 uint32_t pipeconf;
7826
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007827 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007828
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007829 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7830 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7831 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007832
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007833 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007834 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007835
Daniel Vetterff9ce462013-04-24 14:57:17 +02007836 /* only g4x and later have fancy bpc/dither controls */
7837 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007838 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007839 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007840 pipeconf |= PIPECONF_DITHER_EN |
7841 PIPECONF_DITHER_TYPE_SP;
7842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007843 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007844 case 18:
7845 pipeconf |= PIPECONF_6BPC;
7846 break;
7847 case 24:
7848 pipeconf |= PIPECONF_8BPC;
7849 break;
7850 case 30:
7851 pipeconf |= PIPECONF_10BPC;
7852 break;
7853 default:
7854 /* Case prevented by intel_choose_pipe_bpp_dither. */
7855 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007856 }
7857 }
7858
7859 if (HAS_PIPE_CXSR(dev)) {
7860 if (intel_crtc->lowfreq_avail) {
7861 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7862 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7863 } else {
7864 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007865 }
7866 }
7867
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007868 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007869 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007870 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007871 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7872 else
7873 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7874 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007875 pipeconf |= PIPECONF_PROGRESSIVE;
7876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007877 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007878 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007879
Daniel Vetter84b046f2013-02-19 18:48:54 +01007880 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7881 POSTING_READ(PIPECONF(intel_crtc->pipe));
7882}
7883
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007884static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7885 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007886{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007887 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007888 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007889 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007890 intel_clock_t clock;
7891 bool ok;
7892 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007893 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007894 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007895 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007896 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007897 struct drm_connector_state *connector_state;
7898 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007899
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007900 memset(&crtc_state->dpll_hw_state, 0,
7901 sizeof(crtc_state->dpll_hw_state));
7902
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007903 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007904 if (connector_state->crtc != &crtc->base)
7905 continue;
7906
7907 encoder = to_intel_encoder(connector_state->best_encoder);
7908
Chris Wilson5eddb702010-09-11 13:48:45 +01007909 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007910 case INTEL_OUTPUT_DSI:
7911 is_dsi = true;
7912 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007913 default:
7914 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007915 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007916
Eric Anholtc751ce42010-03-25 11:48:48 -07007917 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007918 }
7919
Jani Nikulaf2335332013-09-13 11:03:09 +03007920 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007921 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007922
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007923 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007924 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007925
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007926 /*
7927 * Returns a set of divisors for the desired target clock with
7928 * the given refclk, or FALSE. The returned values represent
7929 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7930 * 2) / p1 / p2.
7931 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007932 limit = intel_limit(crtc_state, refclk);
7933 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007934 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007935 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007936 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007937 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7938 return -EINVAL;
7939 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007940
Jani Nikulaf2335332013-09-13 11:03:09 +03007941 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007942 crtc_state->dpll.n = clock.n;
7943 crtc_state->dpll.m1 = clock.m1;
7944 crtc_state->dpll.m2 = clock.m2;
7945 crtc_state->dpll.p1 = clock.p1;
7946 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007947 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007948
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007949 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007950 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007951 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007952 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007953 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007954 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007955 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007956 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007957 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007958 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007959 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007960
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007961 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007962}
7963
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007964static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007965 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007966{
7967 struct drm_device *dev = crtc->base.dev;
7968 struct drm_i915_private *dev_priv = dev->dev_private;
7969 uint32_t tmp;
7970
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007971 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7972 return;
7973
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007974 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007975 if (!(tmp & PFIT_ENABLE))
7976 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007977
Daniel Vetter06922822013-07-11 13:35:40 +02007978 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007979 if (INTEL_INFO(dev)->gen < 4) {
7980 if (crtc->pipe != PIPE_B)
7981 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007982 } else {
7983 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7984 return;
7985 }
7986
Daniel Vetter06922822013-07-11 13:35:40 +02007987 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007988 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7989 if (INTEL_INFO(dev)->gen < 5)
7990 pipe_config->gmch_pfit.lvds_border_bits =
7991 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7992}
7993
Jesse Barnesacbec812013-09-20 11:29:32 -07007994static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007995 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007996{
7997 struct drm_device *dev = crtc->base.dev;
7998 struct drm_i915_private *dev_priv = dev->dev_private;
7999 int pipe = pipe_config->cpu_transcoder;
8000 intel_clock_t clock;
8001 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008002 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008003
Shobhit Kumarf573de52014-07-30 20:32:37 +05308004 /* In case of MIPI DPLL will not even be used */
8005 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8006 return;
8007
Ville Syrjäläa5805162015-05-26 20:42:30 +03008008 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008009 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008010 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008011
8012 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8013 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8014 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8015 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8016 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8017
Imre Deakdccbea32015-06-22 23:35:51 +03008018 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008019}
8020
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008021static void
8022i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8023 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008024{
8025 struct drm_device *dev = crtc->base.dev;
8026 struct drm_i915_private *dev_priv = dev->dev_private;
8027 u32 val, base, offset;
8028 int pipe = crtc->pipe, plane = crtc->plane;
8029 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008030 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008031 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008032 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008033
Damien Lespiau42a7b082015-02-05 19:35:13 +00008034 val = I915_READ(DSPCNTR(plane));
8035 if (!(val & DISPLAY_PLANE_ENABLE))
8036 return;
8037
Damien Lespiaud9806c92015-01-21 14:07:19 +00008038 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008039 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008040 DRM_DEBUG_KMS("failed to alloc fb\n");
8041 return;
8042 }
8043
Damien Lespiau1b842c82015-01-21 13:50:54 +00008044 fb = &intel_fb->base;
8045
Daniel Vetter18c52472015-02-10 17:16:09 +00008046 if (INTEL_INFO(dev)->gen >= 4) {
8047 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008048 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008049 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8050 }
8051 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008052
8053 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008054 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008055 fb->pixel_format = fourcc;
8056 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008057
8058 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008059 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008060 offset = I915_READ(DSPTILEOFF(plane));
8061 else
8062 offset = I915_READ(DSPLINOFF(plane));
8063 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8064 } else {
8065 base = I915_READ(DSPADDR(plane));
8066 }
8067 plane_config->base = base;
8068
8069 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008070 fb->width = ((val >> 16) & 0xfff) + 1;
8071 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008072
8073 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008074 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008075
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008076 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008077 fb->pixel_format,
8078 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008079
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008080 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008081
Damien Lespiau2844a922015-01-20 12:51:48 +00008082 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8083 pipe_name(pipe), plane, fb->width, fb->height,
8084 fb->bits_per_pixel, base, fb->pitches[0],
8085 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008086
Damien Lespiau2d140302015-02-05 17:22:18 +00008087 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008088}
8089
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008090static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008091 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008092{
8093 struct drm_device *dev = crtc->base.dev;
8094 struct drm_i915_private *dev_priv = dev->dev_private;
8095 int pipe = pipe_config->cpu_transcoder;
8096 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8097 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008098 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008099 int refclk = 100000;
8100
Ville Syrjäläa5805162015-05-26 20:42:30 +03008101 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008102 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8103 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8104 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8105 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008106 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008107 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008108
8109 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008110 clock.m2 = (pll_dw0 & 0xff) << 22;
8111 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8112 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008113 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8114 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8115 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8116
Imre Deakdccbea32015-06-22 23:35:51 +03008117 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008118}
8119
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008120static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008121 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008122{
8123 struct drm_device *dev = crtc->base.dev;
8124 struct drm_i915_private *dev_priv = dev->dev_private;
8125 uint32_t tmp;
8126
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008127 if (!intel_display_power_is_enabled(dev_priv,
8128 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008129 return false;
8130
Daniel Vettere143a212013-07-04 12:01:15 +02008131 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008132 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008133
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008134 tmp = I915_READ(PIPECONF(crtc->pipe));
8135 if (!(tmp & PIPECONF_ENABLE))
8136 return false;
8137
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008138 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8139 switch (tmp & PIPECONF_BPC_MASK) {
8140 case PIPECONF_6BPC:
8141 pipe_config->pipe_bpp = 18;
8142 break;
8143 case PIPECONF_8BPC:
8144 pipe_config->pipe_bpp = 24;
8145 break;
8146 case PIPECONF_10BPC:
8147 pipe_config->pipe_bpp = 30;
8148 break;
8149 default:
8150 break;
8151 }
8152 }
8153
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008154 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8155 pipe_config->limited_color_range = true;
8156
Ville Syrjälä282740f2013-09-04 18:30:03 +03008157 if (INTEL_INFO(dev)->gen < 4)
8158 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8159
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008160 intel_get_pipe_timings(crtc, pipe_config);
8161
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008162 i9xx_get_pfit_config(crtc, pipe_config);
8163
Daniel Vetter6c49f242013-06-06 12:45:25 +02008164 if (INTEL_INFO(dev)->gen >= 4) {
8165 tmp = I915_READ(DPLL_MD(crtc->pipe));
8166 pipe_config->pixel_multiplier =
8167 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8168 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008169 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008170 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8171 tmp = I915_READ(DPLL(crtc->pipe));
8172 pipe_config->pixel_multiplier =
8173 ((tmp & SDVO_MULTIPLIER_MASK)
8174 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8175 } else {
8176 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8177 * port and will be fixed up in the encoder->get_config
8178 * function. */
8179 pipe_config->pixel_multiplier = 1;
8180 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008181 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8182 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008183 /*
8184 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8185 * on 830. Filter it out here so that we don't
8186 * report errors due to that.
8187 */
8188 if (IS_I830(dev))
8189 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8190
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008191 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8192 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008193 } else {
8194 /* Mask out read-only status bits. */
8195 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8196 DPLL_PORTC_READY_MASK |
8197 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008198 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008199
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008200 if (IS_CHERRYVIEW(dev))
8201 chv_crtc_clock_get(crtc, pipe_config);
8202 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008203 vlv_crtc_clock_get(crtc, pipe_config);
8204 else
8205 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008206
Ville Syrjälä0f646142015-08-26 19:39:18 +03008207 /*
8208 * Normally the dotclock is filled in by the encoder .get_config()
8209 * but in case the pipe is enabled w/o any ports we need a sane
8210 * default.
8211 */
8212 pipe_config->base.adjusted_mode.crtc_clock =
8213 pipe_config->port_clock / pipe_config->pixel_multiplier;
8214
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008215 return true;
8216}
8217
Paulo Zanonidde86e22012-12-01 12:04:25 -02008218static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008219{
8220 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008221 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008222 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008223 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008224 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008225 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008226 bool has_ck505 = false;
8227 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008228
8229 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008230 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008231 switch (encoder->type) {
8232 case INTEL_OUTPUT_LVDS:
8233 has_panel = true;
8234 has_lvds = true;
8235 break;
8236 case INTEL_OUTPUT_EDP:
8237 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008238 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008239 has_cpu_edp = true;
8240 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008241 default:
8242 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008243 }
8244 }
8245
Keith Packard99eb6a02011-09-26 14:29:12 -07008246 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008247 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008248 can_ssc = has_ck505;
8249 } else {
8250 has_ck505 = false;
8251 can_ssc = true;
8252 }
8253
Imre Deak2de69052013-05-08 13:14:04 +03008254 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8255 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008256
8257 /* Ironlake: try to setup display ref clock before DPLL
8258 * enabling. This is only under driver's control after
8259 * PCH B stepping, previous chipset stepping should be
8260 * ignoring this setting.
8261 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008263
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 /* As we must carefully and slowly disable/enable each source in turn,
8265 * compute the final state we want first and check if we need to
8266 * make any changes at all.
8267 */
8268 final = val;
8269 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008270 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008271 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008272 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008273 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8274
8275 final &= ~DREF_SSC_SOURCE_MASK;
8276 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8277 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008278
Keith Packard199e5d72011-09-22 12:01:57 -07008279 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008280 final |= DREF_SSC_SOURCE_ENABLE;
8281
8282 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8283 final |= DREF_SSC1_ENABLE;
8284
8285 if (has_cpu_edp) {
8286 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8287 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8288 else
8289 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8290 } else
8291 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8292 } else {
8293 final |= DREF_SSC_SOURCE_DISABLE;
8294 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8295 }
8296
8297 if (final == val)
8298 return;
8299
8300 /* Always enable nonspread source */
8301 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8302
8303 if (has_ck505)
8304 val |= DREF_NONSPREAD_CK505_ENABLE;
8305 else
8306 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8307
8308 if (has_panel) {
8309 val &= ~DREF_SSC_SOURCE_MASK;
8310 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008311
Keith Packard199e5d72011-09-22 12:01:57 -07008312 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008313 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008314 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008315 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008316 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008317 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008318
8319 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008320 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008321 POSTING_READ(PCH_DREF_CONTROL);
8322 udelay(200);
8323
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008324 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008325
8326 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008327 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008328 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008329 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008330 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008331 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008332 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008333 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008334 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008335
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008336 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008337 POSTING_READ(PCH_DREF_CONTROL);
8338 udelay(200);
8339 } else {
8340 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8341
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008342 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008343
8344 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008345 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008346
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008347 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008348 POSTING_READ(PCH_DREF_CONTROL);
8349 udelay(200);
8350
8351 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008352 val &= ~DREF_SSC_SOURCE_MASK;
8353 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008354
8355 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008356 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008357
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008358 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008359 POSTING_READ(PCH_DREF_CONTROL);
8360 udelay(200);
8361 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008362
8363 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008364}
8365
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008366static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008367{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008368 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008369
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008370 tmp = I915_READ(SOUTH_CHICKEN2);
8371 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8372 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008373
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008374 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8375 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8376 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008377
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008378 tmp = I915_READ(SOUTH_CHICKEN2);
8379 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8380 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008381
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008382 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8383 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8384 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008385}
8386
8387/* WaMPhyProgramming:hsw */
8388static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8389{
8390 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008391
8392 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8393 tmp &= ~(0xFF << 24);
8394 tmp |= (0x12 << 24);
8395 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8396
Paulo Zanonidde86e22012-12-01 12:04:25 -02008397 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8398 tmp |= (1 << 11);
8399 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8400
8401 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8402 tmp |= (1 << 11);
8403 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8404
Paulo Zanonidde86e22012-12-01 12:04:25 -02008405 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8406 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8407 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8408
8409 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8410 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8411 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8412
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008413 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8414 tmp &= ~(7 << 13);
8415 tmp |= (5 << 13);
8416 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008417
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008418 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8419 tmp &= ~(7 << 13);
8420 tmp |= (5 << 13);
8421 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008422
8423 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8424 tmp &= ~0xFF;
8425 tmp |= 0x1C;
8426 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8427
8428 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8429 tmp &= ~0xFF;
8430 tmp |= 0x1C;
8431 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8432
8433 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8434 tmp &= ~(0xFF << 16);
8435 tmp |= (0x1C << 16);
8436 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8437
8438 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8439 tmp &= ~(0xFF << 16);
8440 tmp |= (0x1C << 16);
8441 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8442
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008443 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8444 tmp |= (1 << 27);
8445 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008446
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008447 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8448 tmp |= (1 << 27);
8449 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008450
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008451 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8452 tmp &= ~(0xF << 28);
8453 tmp |= (4 << 28);
8454 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008455
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008456 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8457 tmp &= ~(0xF << 28);
8458 tmp |= (4 << 28);
8459 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008460}
8461
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008462/* Implements 3 different sequences from BSpec chapter "Display iCLK
8463 * Programming" based on the parameters passed:
8464 * - Sequence to enable CLKOUT_DP
8465 * - Sequence to enable CLKOUT_DP without spread
8466 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8467 */
8468static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8469 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008470{
8471 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008472 uint32_t reg, tmp;
8473
8474 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8475 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008476 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008477 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008478
Ville Syrjäläa5805162015-05-26 20:42:30 +03008479 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008480
8481 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8482 tmp &= ~SBI_SSCCTL_DISABLE;
8483 tmp |= SBI_SSCCTL_PATHALT;
8484 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8485
8486 udelay(24);
8487
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008488 if (with_spread) {
8489 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8490 tmp &= ~SBI_SSCCTL_PATHALT;
8491 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008492
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008493 if (with_fdi) {
8494 lpt_reset_fdi_mphy(dev_priv);
8495 lpt_program_fdi_mphy(dev_priv);
8496 }
8497 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008498
Ville Syrjäläc2699522015-08-27 23:55:59 +03008499 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008500 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8501 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8502 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008503
Ville Syrjäläa5805162015-05-26 20:42:30 +03008504 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008505}
8506
Paulo Zanoni47701c32013-07-23 11:19:25 -03008507/* Sequence to disable CLKOUT_DP */
8508static void lpt_disable_clkout_dp(struct drm_device *dev)
8509{
8510 struct drm_i915_private *dev_priv = dev->dev_private;
8511 uint32_t reg, tmp;
8512
Ville Syrjäläa5805162015-05-26 20:42:30 +03008513 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008514
Ville Syrjäläc2699522015-08-27 23:55:59 +03008515 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008516 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8517 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8518 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8519
8520 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8521 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8522 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8523 tmp |= SBI_SSCCTL_PATHALT;
8524 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8525 udelay(32);
8526 }
8527 tmp |= SBI_SSCCTL_DISABLE;
8528 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8529 }
8530
Ville Syrjäläa5805162015-05-26 20:42:30 +03008531 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008532}
8533
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008534static void lpt_init_pch_refclk(struct drm_device *dev)
8535{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008536 struct intel_encoder *encoder;
8537 bool has_vga = false;
8538
Damien Lespiaub2784e12014-08-05 11:29:37 +01008539 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008540 switch (encoder->type) {
8541 case INTEL_OUTPUT_ANALOG:
8542 has_vga = true;
8543 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008544 default:
8545 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008546 }
8547 }
8548
Paulo Zanoni47701c32013-07-23 11:19:25 -03008549 if (has_vga)
8550 lpt_enable_clkout_dp(dev, true, true);
8551 else
8552 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008553}
8554
Paulo Zanonidde86e22012-12-01 12:04:25 -02008555/*
8556 * Initialize reference clocks when the driver loads
8557 */
8558void intel_init_pch_refclk(struct drm_device *dev)
8559{
8560 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8561 ironlake_init_pch_refclk(dev);
8562 else if (HAS_PCH_LPT(dev))
8563 lpt_init_pch_refclk(dev);
8564}
8565
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008566static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008567{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008568 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008569 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008570 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008571 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008572 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008573 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008574 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008575 bool is_lvds = false;
8576
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008577 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008578 if (connector_state->crtc != crtc_state->base.crtc)
8579 continue;
8580
8581 encoder = to_intel_encoder(connector_state->best_encoder);
8582
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008583 switch (encoder->type) {
8584 case INTEL_OUTPUT_LVDS:
8585 is_lvds = true;
8586 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008587 default:
8588 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008589 }
8590 num_connectors++;
8591 }
8592
8593 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008594 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008595 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008596 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008597 }
8598
8599 return 120000;
8600}
8601
Daniel Vetter6ff93602013-04-19 11:24:36 +02008602static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008603{
8604 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8606 int pipe = intel_crtc->pipe;
8607 uint32_t val;
8608
Daniel Vetter78114072013-06-13 00:54:57 +02008609 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008610
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008611 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008612 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008613 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008614 break;
8615 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008616 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008617 break;
8618 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008619 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008620 break;
8621 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008622 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008623 break;
8624 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008625 /* Case prevented by intel_choose_pipe_bpp_dither. */
8626 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008627 }
8628
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008629 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008630 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8631
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008632 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008633 val |= PIPECONF_INTERLACED_ILK;
8634 else
8635 val |= PIPECONF_PROGRESSIVE;
8636
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008637 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008638 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008639
Paulo Zanonic8203562012-09-12 10:06:29 -03008640 I915_WRITE(PIPECONF(pipe), val);
8641 POSTING_READ(PIPECONF(pipe));
8642}
8643
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008644/*
8645 * Set up the pipe CSC unit.
8646 *
8647 * Currently only full range RGB to limited range RGB conversion
8648 * is supported, but eventually this should handle various
8649 * RGB<->YCbCr scenarios as well.
8650 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008651static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008652{
8653 struct drm_device *dev = crtc->dev;
8654 struct drm_i915_private *dev_priv = dev->dev_private;
8655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8656 int pipe = intel_crtc->pipe;
8657 uint16_t coeff = 0x7800; /* 1.0 */
8658
8659 /*
8660 * TODO: Check what kind of values actually come out of the pipe
8661 * with these coeff/postoff values and adjust to get the best
8662 * accuracy. Perhaps we even need to take the bpc value into
8663 * consideration.
8664 */
8665
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008666 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008667 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8668
8669 /*
8670 * GY/GU and RY/RU should be the other way around according
8671 * to BSpec, but reality doesn't agree. Just set them up in
8672 * a way that results in the correct picture.
8673 */
8674 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8675 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8676
8677 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8678 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8679
8680 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8681 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8682
8683 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8684 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8685 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8686
8687 if (INTEL_INFO(dev)->gen > 6) {
8688 uint16_t postoff = 0;
8689
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008690 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008691 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008692
8693 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8694 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8695 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8696
8697 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8698 } else {
8699 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8700
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008701 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008702 mode |= CSC_BLACK_SCREEN_OFFSET;
8703
8704 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8705 }
8706}
8707
Daniel Vetter6ff93602013-04-19 11:24:36 +02008708static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008709{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008710 struct drm_device *dev = crtc->dev;
8711 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008713 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008714 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008715 uint32_t val;
8716
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008717 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008718
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008719 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008720 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8721
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008722 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008723 val |= PIPECONF_INTERLACED_ILK;
8724 else
8725 val |= PIPECONF_PROGRESSIVE;
8726
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008727 I915_WRITE(PIPECONF(cpu_transcoder), val);
8728 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008729
8730 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8731 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008732
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308733 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008734 val = 0;
8735
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008736 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008737 case 18:
8738 val |= PIPEMISC_DITHER_6_BPC;
8739 break;
8740 case 24:
8741 val |= PIPEMISC_DITHER_8_BPC;
8742 break;
8743 case 30:
8744 val |= PIPEMISC_DITHER_10_BPC;
8745 break;
8746 case 36:
8747 val |= PIPEMISC_DITHER_12_BPC;
8748 break;
8749 default:
8750 /* Case prevented by pipe_config_set_bpp. */
8751 BUG();
8752 }
8753
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008754 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008755 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8756
8757 I915_WRITE(PIPEMISC(pipe), val);
8758 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008759}
8760
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008761static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008762 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008763 intel_clock_t *clock,
8764 bool *has_reduced_clock,
8765 intel_clock_t *reduced_clock)
8766{
8767 struct drm_device *dev = crtc->dev;
8768 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008769 int refclk;
8770 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008771 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008772
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008773 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008774
8775 /*
8776 * Returns a set of divisors for the desired target clock with the given
8777 * refclk, or FALSE. The returned values represent the clock equation:
8778 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8779 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008780 limit = intel_limit(crtc_state, refclk);
8781 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008782 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008783 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008784 if (!ret)
8785 return false;
8786
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008787 return true;
8788}
8789
Paulo Zanonid4b19312012-11-29 11:29:32 -02008790int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8791{
8792 /*
8793 * Account for spread spectrum to avoid
8794 * oversubscribing the link. Max center spread
8795 * is 2.5%; use 5% for safety's sake.
8796 */
8797 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008798 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008799}
8800
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008801static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008802{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008803 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008804}
8805
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008806static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008807 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008808 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008809 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008810{
8811 struct drm_crtc *crtc = &intel_crtc->base;
8812 struct drm_device *dev = crtc->dev;
8813 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008814 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008815 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008816 struct drm_connector_state *connector_state;
8817 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008818 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008819 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008820 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008821
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008822 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008823 if (connector_state->crtc != crtc_state->base.crtc)
8824 continue;
8825
8826 encoder = to_intel_encoder(connector_state->best_encoder);
8827
8828 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008829 case INTEL_OUTPUT_LVDS:
8830 is_lvds = true;
8831 break;
8832 case INTEL_OUTPUT_SDVO:
8833 case INTEL_OUTPUT_HDMI:
8834 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008835 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008836 default:
8837 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008838 }
8839
8840 num_connectors++;
8841 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008842
Chris Wilsonc1858122010-12-03 21:35:48 +00008843 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008844 factor = 21;
8845 if (is_lvds) {
8846 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008847 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008848 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008849 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008850 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008851 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008852
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008853 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008854 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008855
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008856 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8857 *fp2 |= FP_CB_TUNE;
8858
Chris Wilson5eddb702010-09-11 13:48:45 +01008859 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008860
Eric Anholta07d6782011-03-30 13:01:08 -07008861 if (is_lvds)
8862 dpll |= DPLLB_MODE_LVDS;
8863 else
8864 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008865
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008866 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008867 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008868
8869 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008870 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008871 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008872 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008873
Eric Anholta07d6782011-03-30 13:01:08 -07008874 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008875 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008876 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008877 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008878
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008879 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008880 case 5:
8881 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8882 break;
8883 case 7:
8884 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8885 break;
8886 case 10:
8887 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8888 break;
8889 case 14:
8890 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8891 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008892 }
8893
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008894 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008895 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008896 else
8897 dpll |= PLL_REF_INPUT_DREFCLK;
8898
Daniel Vetter959e16d2013-06-05 13:34:21 +02008899 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008900}
8901
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008902static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8903 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008904{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008905 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008906 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008907 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008908 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008909 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008910 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008911
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008912 memset(&crtc_state->dpll_hw_state, 0,
8913 sizeof(crtc_state->dpll_hw_state));
8914
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008915 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008916
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008917 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8918 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8919
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008920 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008921 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008922 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008923 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8924 return -EINVAL;
8925 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008926 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008927 if (!crtc_state->clock_set) {
8928 crtc_state->dpll.n = clock.n;
8929 crtc_state->dpll.m1 = clock.m1;
8930 crtc_state->dpll.m2 = clock.m2;
8931 crtc_state->dpll.p1 = clock.p1;
8932 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008933 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008934
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008935 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008936 if (crtc_state->has_pch_encoder) {
8937 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008938 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008939 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008940
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008941 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008942 &fp, &reduced_clock,
8943 has_reduced_clock ? &fp2 : NULL);
8944
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008945 crtc_state->dpll_hw_state.dpll = dpll;
8946 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008947 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008948 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008949 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008950 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008951
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008952 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008953 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008954 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008955 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008956 return -EINVAL;
8957 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008958 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008959
Rodrigo Viviab585de2015-03-24 12:40:09 -07008960 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008961 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008962 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008963 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008964
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008965 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008966}
8967
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008968static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8969 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008970{
8971 struct drm_device *dev = crtc->base.dev;
8972 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008973 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008974
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008975 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8976 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8977 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8978 & ~TU_SIZE_MASK;
8979 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8980 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8981 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8982}
8983
8984static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8985 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008986 struct intel_link_m_n *m_n,
8987 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008988{
8989 struct drm_device *dev = crtc->base.dev;
8990 struct drm_i915_private *dev_priv = dev->dev_private;
8991 enum pipe pipe = crtc->pipe;
8992
8993 if (INTEL_INFO(dev)->gen >= 5) {
8994 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8995 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8996 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8997 & ~TU_SIZE_MASK;
8998 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8999 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9000 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009001 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9002 * gen < 8) and if DRRS is supported (to make sure the
9003 * registers are not unnecessarily read).
9004 */
9005 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009006 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009007 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9008 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9009 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9010 & ~TU_SIZE_MASK;
9011 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9012 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9013 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9014 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009015 } else {
9016 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9017 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9018 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9019 & ~TU_SIZE_MASK;
9020 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9021 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9022 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9023 }
9024}
9025
9026void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009027 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009028{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009029 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009030 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9031 else
9032 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009033 &pipe_config->dp_m_n,
9034 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009035}
9036
Daniel Vetter72419202013-04-04 13:28:53 +02009037static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009038 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009039{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009040 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009041 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009042}
9043
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009044static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009045 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009046{
9047 struct drm_device *dev = crtc->base.dev;
9048 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009049 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9050 uint32_t ps_ctrl = 0;
9051 int id = -1;
9052 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009053
Chandra Kondurua1b22782015-04-07 15:28:45 -07009054 /* find scaler attached to this pipe */
9055 for (i = 0; i < crtc->num_scalers; i++) {
9056 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9057 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9058 id = i;
9059 pipe_config->pch_pfit.enabled = true;
9060 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9061 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9062 break;
9063 }
9064 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009065
Chandra Kondurua1b22782015-04-07 15:28:45 -07009066 scaler_state->scaler_id = id;
9067 if (id >= 0) {
9068 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9069 } else {
9070 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009071 }
9072}
9073
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009074static void
9075skylake_get_initial_plane_config(struct intel_crtc *crtc,
9076 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009077{
9078 struct drm_device *dev = crtc->base.dev;
9079 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009080 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009081 int pipe = crtc->pipe;
9082 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009083 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009084 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009085 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009086
Damien Lespiaud9806c92015-01-21 14:07:19 +00009087 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009088 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009089 DRM_DEBUG_KMS("failed to alloc fb\n");
9090 return;
9091 }
9092
Damien Lespiau1b842c82015-01-21 13:50:54 +00009093 fb = &intel_fb->base;
9094
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009095 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009096 if (!(val & PLANE_CTL_ENABLE))
9097 goto error;
9098
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009099 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9100 fourcc = skl_format_to_fourcc(pixel_format,
9101 val & PLANE_CTL_ORDER_RGBX,
9102 val & PLANE_CTL_ALPHA_MASK);
9103 fb->pixel_format = fourcc;
9104 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9105
Damien Lespiau40f46282015-02-27 11:15:21 +00009106 tiling = val & PLANE_CTL_TILED_MASK;
9107 switch (tiling) {
9108 case PLANE_CTL_TILED_LINEAR:
9109 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9110 break;
9111 case PLANE_CTL_TILED_X:
9112 plane_config->tiling = I915_TILING_X;
9113 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9114 break;
9115 case PLANE_CTL_TILED_Y:
9116 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9117 break;
9118 case PLANE_CTL_TILED_YF:
9119 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9120 break;
9121 default:
9122 MISSING_CASE(tiling);
9123 goto error;
9124 }
9125
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009126 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9127 plane_config->base = base;
9128
9129 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9130
9131 val = I915_READ(PLANE_SIZE(pipe, 0));
9132 fb->height = ((val >> 16) & 0xfff) + 1;
9133 fb->width = ((val >> 0) & 0x1fff) + 1;
9134
9135 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009136 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9137 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009138 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9139
9140 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009141 fb->pixel_format,
9142 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009143
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009144 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009145
9146 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9147 pipe_name(pipe), fb->width, fb->height,
9148 fb->bits_per_pixel, base, fb->pitches[0],
9149 plane_config->size);
9150
Damien Lespiau2d140302015-02-05 17:22:18 +00009151 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009152 return;
9153
9154error:
9155 kfree(fb);
9156}
9157
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009158static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009159 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009160{
9161 struct drm_device *dev = crtc->base.dev;
9162 struct drm_i915_private *dev_priv = dev->dev_private;
9163 uint32_t tmp;
9164
9165 tmp = I915_READ(PF_CTL(crtc->pipe));
9166
9167 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009168 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009169 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9170 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009171
9172 /* We currently do not free assignements of panel fitters on
9173 * ivb/hsw (since we don't use the higher upscaling modes which
9174 * differentiates them) so just WARN about this case for now. */
9175 if (IS_GEN7(dev)) {
9176 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9177 PF_PIPE_SEL_IVB(crtc->pipe));
9178 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009179 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009180}
9181
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009182static void
9183ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9184 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009185{
9186 struct drm_device *dev = crtc->base.dev;
9187 struct drm_i915_private *dev_priv = dev->dev_private;
9188 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009189 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009190 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009191 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009192 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009193 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009194
Damien Lespiau42a7b082015-02-05 19:35:13 +00009195 val = I915_READ(DSPCNTR(pipe));
9196 if (!(val & DISPLAY_PLANE_ENABLE))
9197 return;
9198
Damien Lespiaud9806c92015-01-21 14:07:19 +00009199 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009200 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009201 DRM_DEBUG_KMS("failed to alloc fb\n");
9202 return;
9203 }
9204
Damien Lespiau1b842c82015-01-21 13:50:54 +00009205 fb = &intel_fb->base;
9206
Daniel Vetter18c52472015-02-10 17:16:09 +00009207 if (INTEL_INFO(dev)->gen >= 4) {
9208 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009209 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009210 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9211 }
9212 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009213
9214 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009215 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009216 fb->pixel_format = fourcc;
9217 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009218
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009219 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009220 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009221 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009222 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009223 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009224 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009226 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009227 }
9228 plane_config->base = base;
9229
9230 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009231 fb->width = ((val >> 16) & 0xfff) + 1;
9232 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009233
9234 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009235 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009236
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009237 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009238 fb->pixel_format,
9239 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009240
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009241 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009242
Damien Lespiau2844a922015-01-20 12:51:48 +00009243 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9244 pipe_name(pipe), fb->width, fb->height,
9245 fb->bits_per_pixel, base, fb->pitches[0],
9246 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009247
Damien Lespiau2d140302015-02-05 17:22:18 +00009248 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009249}
9250
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009251static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009252 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009253{
9254 struct drm_device *dev = crtc->base.dev;
9255 struct drm_i915_private *dev_priv = dev->dev_private;
9256 uint32_t tmp;
9257
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009258 if (!intel_display_power_is_enabled(dev_priv,
9259 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009260 return false;
9261
Daniel Vettere143a212013-07-04 12:01:15 +02009262 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009263 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009264
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009265 tmp = I915_READ(PIPECONF(crtc->pipe));
9266 if (!(tmp & PIPECONF_ENABLE))
9267 return false;
9268
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009269 switch (tmp & PIPECONF_BPC_MASK) {
9270 case PIPECONF_6BPC:
9271 pipe_config->pipe_bpp = 18;
9272 break;
9273 case PIPECONF_8BPC:
9274 pipe_config->pipe_bpp = 24;
9275 break;
9276 case PIPECONF_10BPC:
9277 pipe_config->pipe_bpp = 30;
9278 break;
9279 case PIPECONF_12BPC:
9280 pipe_config->pipe_bpp = 36;
9281 break;
9282 default:
9283 break;
9284 }
9285
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009286 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9287 pipe_config->limited_color_range = true;
9288
Daniel Vetterab9412b2013-05-03 11:49:46 +02009289 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009290 struct intel_shared_dpll *pll;
9291
Daniel Vetter88adfff2013-03-28 10:42:01 +01009292 pipe_config->has_pch_encoder = true;
9293
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009294 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9295 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9296 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009297
9298 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009299
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009300 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009301 pipe_config->shared_dpll =
9302 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009303 } else {
9304 tmp = I915_READ(PCH_DPLL_SEL);
9305 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9306 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9307 else
9308 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9309 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009310
9311 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9312
9313 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9314 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009315
9316 tmp = pipe_config->dpll_hw_state.dpll;
9317 pipe_config->pixel_multiplier =
9318 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9319 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009320
9321 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009322 } else {
9323 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009324 }
9325
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009326 intel_get_pipe_timings(crtc, pipe_config);
9327
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009328 ironlake_get_pfit_config(crtc, pipe_config);
9329
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009330 return true;
9331}
9332
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009333static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9334{
9335 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009336 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009337
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009338 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009339 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009340 pipe_name(crtc->pipe));
9341
Rob Clarke2c719b2014-12-15 13:56:32 -05009342 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9343 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009344 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9345 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009346 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9347 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009348 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009349 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009350 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009351 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009352 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009353 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009354 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009355 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009356 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009357
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009358 /*
9359 * In theory we can still leave IRQs enabled, as long as only the HPD
9360 * interrupts remain enabled. We used to check for that, but since it's
9361 * gen-specific and since we only disable LCPLL after we fully disable
9362 * the interrupts, the check below should be enough.
9363 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009364 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365}
9366
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009367static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9368{
9369 struct drm_device *dev = dev_priv->dev;
9370
9371 if (IS_HASWELL(dev))
9372 return I915_READ(D_COMP_HSW);
9373 else
9374 return I915_READ(D_COMP_BDW);
9375}
9376
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009377static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9378{
9379 struct drm_device *dev = dev_priv->dev;
9380
9381 if (IS_HASWELL(dev)) {
9382 mutex_lock(&dev_priv->rps.hw_lock);
9383 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9384 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009385 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009386 mutex_unlock(&dev_priv->rps.hw_lock);
9387 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009388 I915_WRITE(D_COMP_BDW, val);
9389 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009390 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009391}
9392
9393/*
9394 * This function implements pieces of two sequences from BSpec:
9395 * - Sequence for display software to disable LCPLL
9396 * - Sequence for display software to allow package C8+
9397 * The steps implemented here are just the steps that actually touch the LCPLL
9398 * register. Callers should take care of disabling all the display engine
9399 * functions, doing the mode unset, fixing interrupts, etc.
9400 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009401static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9402 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009403{
9404 uint32_t val;
9405
9406 assert_can_disable_lcpll(dev_priv);
9407
9408 val = I915_READ(LCPLL_CTL);
9409
9410 if (switch_to_fclk) {
9411 val |= LCPLL_CD_SOURCE_FCLK;
9412 I915_WRITE(LCPLL_CTL, val);
9413
9414 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9415 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9416 DRM_ERROR("Switching to FCLK failed\n");
9417
9418 val = I915_READ(LCPLL_CTL);
9419 }
9420
9421 val |= LCPLL_PLL_DISABLE;
9422 I915_WRITE(LCPLL_CTL, val);
9423 POSTING_READ(LCPLL_CTL);
9424
9425 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9426 DRM_ERROR("LCPLL still locked\n");
9427
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009428 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009429 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009430 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009431 ndelay(100);
9432
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009433 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9434 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009435 DRM_ERROR("D_COMP RCOMP still in progress\n");
9436
9437 if (allow_power_down) {
9438 val = I915_READ(LCPLL_CTL);
9439 val |= LCPLL_POWER_DOWN_ALLOW;
9440 I915_WRITE(LCPLL_CTL, val);
9441 POSTING_READ(LCPLL_CTL);
9442 }
9443}
9444
9445/*
9446 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9447 * source.
9448 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009449static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009450{
9451 uint32_t val;
9452
9453 val = I915_READ(LCPLL_CTL);
9454
9455 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9456 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9457 return;
9458
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009459 /*
9460 * Make sure we're not on PC8 state before disabling PC8, otherwise
9461 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009462 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009463 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009464
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009465 if (val & LCPLL_POWER_DOWN_ALLOW) {
9466 val &= ~LCPLL_POWER_DOWN_ALLOW;
9467 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009468 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009469 }
9470
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009471 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009472 val |= D_COMP_COMP_FORCE;
9473 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009474 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009475
9476 val = I915_READ(LCPLL_CTL);
9477 val &= ~LCPLL_PLL_DISABLE;
9478 I915_WRITE(LCPLL_CTL, val);
9479
9480 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9481 DRM_ERROR("LCPLL not locked yet\n");
9482
9483 if (val & LCPLL_CD_SOURCE_FCLK) {
9484 val = I915_READ(LCPLL_CTL);
9485 val &= ~LCPLL_CD_SOURCE_FCLK;
9486 I915_WRITE(LCPLL_CTL, val);
9487
9488 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9489 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9490 DRM_ERROR("Switching back to LCPLL failed\n");
9491 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009492
Mika Kuoppala59bad942015-01-16 11:34:40 +02009493 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009494 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009495}
9496
Paulo Zanoni765dab672014-03-07 20:08:18 -03009497/*
9498 * Package states C8 and deeper are really deep PC states that can only be
9499 * reached when all the devices on the system allow it, so even if the graphics
9500 * device allows PC8+, it doesn't mean the system will actually get to these
9501 * states. Our driver only allows PC8+ when going into runtime PM.
9502 *
9503 * The requirements for PC8+ are that all the outputs are disabled, the power
9504 * well is disabled and most interrupts are disabled, and these are also
9505 * requirements for runtime PM. When these conditions are met, we manually do
9506 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9507 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9508 * hang the machine.
9509 *
9510 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9511 * the state of some registers, so when we come back from PC8+ we need to
9512 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9513 * need to take care of the registers kept by RC6. Notice that this happens even
9514 * if we don't put the device in PCI D3 state (which is what currently happens
9515 * because of the runtime PM support).
9516 *
9517 * For more, read "Display Sequences for Package C8" on the hardware
9518 * documentation.
9519 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009520void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009521{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009522 struct drm_device *dev = dev_priv->dev;
9523 uint32_t val;
9524
Paulo Zanonic67a4702013-08-19 13:18:09 -03009525 DRM_DEBUG_KMS("Enabling package C8+\n");
9526
Ville Syrjäläc2699522015-08-27 23:55:59 +03009527 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009528 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9529 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9530 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9531 }
9532
9533 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009534 hsw_disable_lcpll(dev_priv, true, true);
9535}
9536
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009537void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009538{
9539 struct drm_device *dev = dev_priv->dev;
9540 uint32_t val;
9541
Paulo Zanonic67a4702013-08-19 13:18:09 -03009542 DRM_DEBUG_KMS("Disabling package C8+\n");
9543
9544 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009545 lpt_init_pch_refclk(dev);
9546
Ville Syrjäläc2699522015-08-27 23:55:59 +03009547 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009548 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9549 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9550 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9551 }
9552
9553 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009554}
9555
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009556static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309557{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009558 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009559 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309560
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009561 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309562}
9563
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009564/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009565static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009566{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009567 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009568 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009569 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009570
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009571 for_each_intel_crtc(state->dev, intel_crtc) {
9572 int pixel_rate;
9573
9574 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9575 if (IS_ERR(crtc_state))
9576 return PTR_ERR(crtc_state);
9577
9578 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009579 continue;
9580
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009581 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009582
9583 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009584 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009585 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9586
9587 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9588 }
9589
9590 return max_pixel_rate;
9591}
9592
9593static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9594{
9595 struct drm_i915_private *dev_priv = dev->dev_private;
9596 uint32_t val, data;
9597 int ret;
9598
9599 if (WARN((I915_READ(LCPLL_CTL) &
9600 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9601 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9602 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9603 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9604 "trying to change cdclk frequency with cdclk not enabled\n"))
9605 return;
9606
9607 mutex_lock(&dev_priv->rps.hw_lock);
9608 ret = sandybridge_pcode_write(dev_priv,
9609 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9610 mutex_unlock(&dev_priv->rps.hw_lock);
9611 if (ret) {
9612 DRM_ERROR("failed to inform pcode about cdclk change\n");
9613 return;
9614 }
9615
9616 val = I915_READ(LCPLL_CTL);
9617 val |= LCPLL_CD_SOURCE_FCLK;
9618 I915_WRITE(LCPLL_CTL, val);
9619
9620 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9621 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9622 DRM_ERROR("Switching to FCLK failed\n");
9623
9624 val = I915_READ(LCPLL_CTL);
9625 val &= ~LCPLL_CLK_FREQ_MASK;
9626
9627 switch (cdclk) {
9628 case 450000:
9629 val |= LCPLL_CLK_FREQ_450;
9630 data = 0;
9631 break;
9632 case 540000:
9633 val |= LCPLL_CLK_FREQ_54O_BDW;
9634 data = 1;
9635 break;
9636 case 337500:
9637 val |= LCPLL_CLK_FREQ_337_5_BDW;
9638 data = 2;
9639 break;
9640 case 675000:
9641 val |= LCPLL_CLK_FREQ_675_BDW;
9642 data = 3;
9643 break;
9644 default:
9645 WARN(1, "invalid cdclk frequency\n");
9646 return;
9647 }
9648
9649 I915_WRITE(LCPLL_CTL, val);
9650
9651 val = I915_READ(LCPLL_CTL);
9652 val &= ~LCPLL_CD_SOURCE_FCLK;
9653 I915_WRITE(LCPLL_CTL, val);
9654
9655 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9656 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9657 DRM_ERROR("Switching back to LCPLL failed\n");
9658
9659 mutex_lock(&dev_priv->rps.hw_lock);
9660 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9661 mutex_unlock(&dev_priv->rps.hw_lock);
9662
9663 intel_update_cdclk(dev);
9664
9665 WARN(cdclk != dev_priv->cdclk_freq,
9666 "cdclk requested %d kHz but got %d kHz\n",
9667 cdclk, dev_priv->cdclk_freq);
9668}
9669
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009670static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009671{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009672 struct drm_i915_private *dev_priv = to_i915(state->dev);
9673 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009674 int cdclk;
9675
9676 /*
9677 * FIXME should also account for plane ratio
9678 * once 64bpp pixel formats are supported.
9679 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009680 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009681 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009682 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009683 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009684 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009685 cdclk = 450000;
9686 else
9687 cdclk = 337500;
9688
9689 /*
9690 * FIXME move the cdclk caclulation to
9691 * compute_config() so we can fail gracegully.
9692 */
9693 if (cdclk > dev_priv->max_cdclk_freq) {
9694 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9695 cdclk, dev_priv->max_cdclk_freq);
9696 cdclk = dev_priv->max_cdclk_freq;
9697 }
9698
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009699 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009700
9701 return 0;
9702}
9703
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009704static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009705{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009706 struct drm_device *dev = old_state->dev;
9707 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009709 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009710}
9711
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009712static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9713 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009714{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009715 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009716 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009717
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009718 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009719
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009720 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009721}
9722
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309723static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9724 enum port port,
9725 struct intel_crtc_state *pipe_config)
9726{
9727 switch (port) {
9728 case PORT_A:
9729 pipe_config->ddi_pll_sel = SKL_DPLL0;
9730 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9731 break;
9732 case PORT_B:
9733 pipe_config->ddi_pll_sel = SKL_DPLL1;
9734 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9735 break;
9736 case PORT_C:
9737 pipe_config->ddi_pll_sel = SKL_DPLL2;
9738 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9739 break;
9740 default:
9741 DRM_ERROR("Incorrect port type\n");
9742 }
9743}
9744
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009745static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9746 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009747 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009748{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009749 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009750
9751 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9752 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9753
9754 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009755 case SKL_DPLL0:
9756 /*
9757 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9758 * of the shared DPLL framework and thus needs to be read out
9759 * separately
9760 */
9761 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9762 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9763 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009764 case SKL_DPLL1:
9765 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9766 break;
9767 case SKL_DPLL2:
9768 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9769 break;
9770 case SKL_DPLL3:
9771 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9772 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009773 }
9774}
9775
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009776static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9777 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009778 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009779{
9780 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9781
9782 switch (pipe_config->ddi_pll_sel) {
9783 case PORT_CLK_SEL_WRPLL1:
9784 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9785 break;
9786 case PORT_CLK_SEL_WRPLL2:
9787 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9788 break;
9789 }
9790}
9791
Daniel Vetter26804af2014-06-25 22:01:55 +03009792static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009793 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009794{
9795 struct drm_device *dev = crtc->base.dev;
9796 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009797 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009798 enum port port;
9799 uint32_t tmp;
9800
9801 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9802
9803 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9804
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009805 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009806 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309807 else if (IS_BROXTON(dev))
9808 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009809 else
9810 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009811
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009812 if (pipe_config->shared_dpll >= 0) {
9813 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9814
9815 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9816 &pipe_config->dpll_hw_state));
9817 }
9818
Daniel Vetter26804af2014-06-25 22:01:55 +03009819 /*
9820 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9821 * DDI E. So just check whether this pipe is wired to DDI E and whether
9822 * the PCH transcoder is on.
9823 */
Damien Lespiauca370452013-12-03 13:56:24 +00009824 if (INTEL_INFO(dev)->gen < 9 &&
9825 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009826 pipe_config->has_pch_encoder = true;
9827
9828 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9829 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9830 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9831
9832 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9833 }
9834}
9835
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009836static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009837 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009838{
9839 struct drm_device *dev = crtc->base.dev;
9840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009841 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009842 uint32_t tmp;
9843
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009844 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009845 POWER_DOMAIN_PIPE(crtc->pipe)))
9846 return false;
9847
Daniel Vettere143a212013-07-04 12:01:15 +02009848 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009849 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9850
Daniel Vettereccb1402013-05-22 00:50:22 +02009851 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9852 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9853 enum pipe trans_edp_pipe;
9854 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9855 default:
9856 WARN(1, "unknown pipe linked to edp transcoder\n");
9857 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9858 case TRANS_DDI_EDP_INPUT_A_ON:
9859 trans_edp_pipe = PIPE_A;
9860 break;
9861 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9862 trans_edp_pipe = PIPE_B;
9863 break;
9864 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9865 trans_edp_pipe = PIPE_C;
9866 break;
9867 }
9868
9869 if (trans_edp_pipe == crtc->pipe)
9870 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9871 }
9872
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009873 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009874 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009875 return false;
9876
Daniel Vettereccb1402013-05-22 00:50:22 +02009877 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009878 if (!(tmp & PIPECONF_ENABLE))
9879 return false;
9880
Daniel Vetter26804af2014-06-25 22:01:55 +03009881 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009882
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009883 intel_get_pipe_timings(crtc, pipe_config);
9884
Chandra Kondurua1b22782015-04-07 15:28:45 -07009885 if (INTEL_INFO(dev)->gen >= 9) {
9886 skl_init_scalers(dev, crtc, pipe_config);
9887 }
9888
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009889 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009890
9891 if (INTEL_INFO(dev)->gen >= 9) {
9892 pipe_config->scaler_state.scaler_id = -1;
9893 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9894 }
9895
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009896 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009897 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009898 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009899 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009900 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009901 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009902
Jesse Barnese59150d2014-01-07 13:30:45 -08009903 if (IS_HASWELL(dev))
9904 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9905 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009906
Clint Taylorebb69c92014-09-30 10:30:22 -07009907 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9908 pipe_config->pixel_multiplier =
9909 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9910 } else {
9911 pipe_config->pixel_multiplier = 1;
9912 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009913
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009914 return true;
9915}
9916
Chris Wilson560b85b2010-08-07 11:01:38 +01009917static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9918{
9919 struct drm_device *dev = crtc->dev;
9920 struct drm_i915_private *dev_priv = dev->dev_private;
9921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009922 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009923
Ville Syrjälädc41c152014-08-13 11:57:05 +03009924 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009925 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9926 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009927 unsigned int stride = roundup_pow_of_two(width) * 4;
9928
9929 switch (stride) {
9930 default:
9931 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9932 width, stride);
9933 stride = 256;
9934 /* fallthrough */
9935 case 256:
9936 case 512:
9937 case 1024:
9938 case 2048:
9939 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009940 }
9941
Ville Syrjälädc41c152014-08-13 11:57:05 +03009942 cntl |= CURSOR_ENABLE |
9943 CURSOR_GAMMA_ENABLE |
9944 CURSOR_FORMAT_ARGB |
9945 CURSOR_STRIDE(stride);
9946
9947 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009948 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009949
Ville Syrjälädc41c152014-08-13 11:57:05 +03009950 if (intel_crtc->cursor_cntl != 0 &&
9951 (intel_crtc->cursor_base != base ||
9952 intel_crtc->cursor_size != size ||
9953 intel_crtc->cursor_cntl != cntl)) {
9954 /* On these chipsets we can only modify the base/size/stride
9955 * whilst the cursor is disabled.
9956 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009957 I915_WRITE(CURCNTR(PIPE_A), 0);
9958 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009959 intel_crtc->cursor_cntl = 0;
9960 }
9961
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009962 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009963 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009964 intel_crtc->cursor_base = base;
9965 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009966
9967 if (intel_crtc->cursor_size != size) {
9968 I915_WRITE(CURSIZE, size);
9969 intel_crtc->cursor_size = size;
9970 }
9971
Chris Wilson4b0e3332014-05-30 16:35:26 +03009972 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009973 I915_WRITE(CURCNTR(PIPE_A), cntl);
9974 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009975 intel_crtc->cursor_cntl = cntl;
9976 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009977}
9978
9979static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9980{
9981 struct drm_device *dev = crtc->dev;
9982 struct drm_i915_private *dev_priv = dev->dev_private;
9983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9984 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009985 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009986
Chris Wilson4b0e3332014-05-30 16:35:26 +03009987 cntl = 0;
9988 if (base) {
9989 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009990 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309991 case 64:
9992 cntl |= CURSOR_MODE_64_ARGB_AX;
9993 break;
9994 case 128:
9995 cntl |= CURSOR_MODE_128_ARGB_AX;
9996 break;
9997 case 256:
9998 cntl |= CURSOR_MODE_256_ARGB_AX;
9999 break;
10000 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010001 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010002 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010003 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010004 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010005
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010006 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010007 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010008 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010009
Matt Roper8e7d6882015-01-21 16:35:41 -080010010 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010011 cntl |= CURSOR_ROTATE_180;
10012
Chris Wilson4b0e3332014-05-30 16:35:26 +030010013 if (intel_crtc->cursor_cntl != cntl) {
10014 I915_WRITE(CURCNTR(pipe), cntl);
10015 POSTING_READ(CURCNTR(pipe));
10016 intel_crtc->cursor_cntl = cntl;
10017 }
10018
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010019 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010020 I915_WRITE(CURBASE(pipe), base);
10021 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010022
10023 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010024}
10025
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010026/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010027static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10028 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010029{
10030 struct drm_device *dev = crtc->dev;
10031 struct drm_i915_private *dev_priv = dev->dev_private;
10032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10033 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010034 struct drm_plane_state *cursor_state = crtc->cursor->state;
10035 int x = cursor_state->crtc_x;
10036 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010037 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010038
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010039 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010040 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010041
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010042 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010043 base = 0;
10044
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010045 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010046 base = 0;
10047
10048 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010049 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010050 base = 0;
10051
10052 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10053 x = -x;
10054 }
10055 pos |= x << CURSOR_X_SHIFT;
10056
10057 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010058 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010059 base = 0;
10060
10061 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10062 y = -y;
10063 }
10064 pos |= y << CURSOR_Y_SHIFT;
10065
Chris Wilson4b0e3332014-05-30 16:35:26 +030010066 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010067 return;
10068
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010069 I915_WRITE(CURPOS(pipe), pos);
10070
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010071 /* ILK+ do this automagically */
10072 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010073 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010074 base += (cursor_state->crtc_h *
10075 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010076 }
10077
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010078 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010079 i845_update_cursor(crtc, base);
10080 else
10081 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010082}
10083
Ville Syrjälädc41c152014-08-13 11:57:05 +030010084static bool cursor_size_ok(struct drm_device *dev,
10085 uint32_t width, uint32_t height)
10086{
10087 if (width == 0 || height == 0)
10088 return false;
10089
10090 /*
10091 * 845g/865g are special in that they are only limited by
10092 * the width of their cursors, the height is arbitrary up to
10093 * the precision of the register. Everything else requires
10094 * square cursors, limited to a few power-of-two sizes.
10095 */
10096 if (IS_845G(dev) || IS_I865G(dev)) {
10097 if ((width & 63) != 0)
10098 return false;
10099
10100 if (width > (IS_845G(dev) ? 64 : 512))
10101 return false;
10102
10103 if (height > 1023)
10104 return false;
10105 } else {
10106 switch (width | height) {
10107 case 256:
10108 case 128:
10109 if (IS_GEN2(dev))
10110 return false;
10111 case 64:
10112 break;
10113 default:
10114 return false;
10115 }
10116 }
10117
10118 return true;
10119}
10120
Jesse Barnes79e53942008-11-07 14:24:08 -080010121static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010122 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010123{
James Simmons72034252010-08-03 01:33:19 +010010124 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010126
James Simmons72034252010-08-03 01:33:19 +010010127 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010128 intel_crtc->lut_r[i] = red[i] >> 8;
10129 intel_crtc->lut_g[i] = green[i] >> 8;
10130 intel_crtc->lut_b[i] = blue[i] >> 8;
10131 }
10132
10133 intel_crtc_load_lut(crtc);
10134}
10135
Jesse Barnes79e53942008-11-07 14:24:08 -080010136/* VESA 640x480x72Hz mode to set on the pipe */
10137static struct drm_display_mode load_detect_mode = {
10138 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10139 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10140};
10141
Daniel Vettera8bb6812014-02-10 18:00:39 +010010142struct drm_framebuffer *
10143__intel_framebuffer_create(struct drm_device *dev,
10144 struct drm_mode_fb_cmd2 *mode_cmd,
10145 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010146{
10147 struct intel_framebuffer *intel_fb;
10148 int ret;
10149
10150 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010151 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010152 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010153
10154 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010155 if (ret)
10156 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010157
10158 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010159
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010160err:
10161 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010162 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010163}
10164
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010165static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010166intel_framebuffer_create(struct drm_device *dev,
10167 struct drm_mode_fb_cmd2 *mode_cmd,
10168 struct drm_i915_gem_object *obj)
10169{
10170 struct drm_framebuffer *fb;
10171 int ret;
10172
10173 ret = i915_mutex_lock_interruptible(dev);
10174 if (ret)
10175 return ERR_PTR(ret);
10176 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10177 mutex_unlock(&dev->struct_mutex);
10178
10179 return fb;
10180}
10181
Chris Wilsond2dff872011-04-19 08:36:26 +010010182static u32
10183intel_framebuffer_pitch_for_width(int width, int bpp)
10184{
10185 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10186 return ALIGN(pitch, 64);
10187}
10188
10189static u32
10190intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10191{
10192 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010193 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010194}
10195
10196static struct drm_framebuffer *
10197intel_framebuffer_create_for_mode(struct drm_device *dev,
10198 struct drm_display_mode *mode,
10199 int depth, int bpp)
10200{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010201 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010202 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010203 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010204
10205 obj = i915_gem_alloc_object(dev,
10206 intel_framebuffer_size_for_mode(mode, bpp));
10207 if (obj == NULL)
10208 return ERR_PTR(-ENOMEM);
10209
10210 mode_cmd.width = mode->hdisplay;
10211 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010212 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10213 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010214 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010215
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010216 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10217 if (IS_ERR(fb))
10218 drm_gem_object_unreference_unlocked(&obj->base);
10219
10220 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010221}
10222
10223static struct drm_framebuffer *
10224mode_fits_in_fbdev(struct drm_device *dev,
10225 struct drm_display_mode *mode)
10226{
Daniel Vetter06957262015-08-10 13:34:08 +020010227#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010228 struct drm_i915_private *dev_priv = dev->dev_private;
10229 struct drm_i915_gem_object *obj;
10230 struct drm_framebuffer *fb;
10231
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010232 if (!dev_priv->fbdev)
10233 return NULL;
10234
10235 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010236 return NULL;
10237
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010238 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010239 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010240
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010241 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010242 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10243 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010244 return NULL;
10245
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010246 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010247 return NULL;
10248
10249 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010250#else
10251 return NULL;
10252#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010253}
10254
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010255static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10256 struct drm_crtc *crtc,
10257 struct drm_display_mode *mode,
10258 struct drm_framebuffer *fb,
10259 int x, int y)
10260{
10261 struct drm_plane_state *plane_state;
10262 int hdisplay, vdisplay;
10263 int ret;
10264
10265 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10266 if (IS_ERR(plane_state))
10267 return PTR_ERR(plane_state);
10268
10269 if (mode)
10270 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10271 else
10272 hdisplay = vdisplay = 0;
10273
10274 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10275 if (ret)
10276 return ret;
10277 drm_atomic_set_fb_for_plane(plane_state, fb);
10278 plane_state->crtc_x = 0;
10279 plane_state->crtc_y = 0;
10280 plane_state->crtc_w = hdisplay;
10281 plane_state->crtc_h = vdisplay;
10282 plane_state->src_x = x << 16;
10283 plane_state->src_y = y << 16;
10284 plane_state->src_w = hdisplay << 16;
10285 plane_state->src_h = vdisplay << 16;
10286
10287 return 0;
10288}
10289
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010290bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010291 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010292 struct intel_load_detect_pipe *old,
10293 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010294{
10295 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010296 struct intel_encoder *intel_encoder =
10297 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010298 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010299 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010300 struct drm_crtc *crtc = NULL;
10301 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010302 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010303 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010304 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010305 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010306 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010307 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010308
Chris Wilsond2dff872011-04-19 08:36:26 +010010309 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010310 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010311 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010312
Rob Clark51fd3712013-11-19 12:10:12 -050010313retry:
10314 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10315 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010316 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010317
Jesse Barnes79e53942008-11-07 14:24:08 -080010318 /*
10319 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010320 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010321 * - if the connector already has an assigned crtc, use it (but make
10322 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010323 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010324 * - try to find the first unused crtc that can drive this connector,
10325 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010326 */
10327
10328 /* See if we already have a CRTC for this connector */
10329 if (encoder->crtc) {
10330 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010331
Rob Clark51fd3712013-11-19 12:10:12 -050010332 ret = drm_modeset_lock(&crtc->mutex, ctx);
10333 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010334 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010335 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10336 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010337 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010338
Daniel Vetter24218aa2012-08-12 19:27:11 +020010339 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010340 old->load_detect_temp = false;
10341
10342 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010343 if (connector->dpms != DRM_MODE_DPMS_ON)
10344 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010345
Chris Wilson71731882011-04-19 23:10:58 +010010346 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010347 }
10348
10349 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010350 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010351 i++;
10352 if (!(encoder->possible_crtcs & (1 << i)))
10353 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010354 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010355 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010356
10357 crtc = possible_crtc;
10358 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010359 }
10360
10361 /*
10362 * If we didn't find an unused CRTC, don't use any.
10363 */
10364 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010365 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010366 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010367 }
10368
Rob Clark51fd3712013-11-19 12:10:12 -050010369 ret = drm_modeset_lock(&crtc->mutex, ctx);
10370 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010371 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010372 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10373 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010374 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010375
10376 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010377 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010378 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010379 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010380
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010381 state = drm_atomic_state_alloc(dev);
10382 if (!state)
10383 return false;
10384
10385 state->acquire_ctx = ctx;
10386
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010387 connector_state = drm_atomic_get_connector_state(state, connector);
10388 if (IS_ERR(connector_state)) {
10389 ret = PTR_ERR(connector_state);
10390 goto fail;
10391 }
10392
10393 connector_state->crtc = crtc;
10394 connector_state->best_encoder = &intel_encoder->base;
10395
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010396 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10397 if (IS_ERR(crtc_state)) {
10398 ret = PTR_ERR(crtc_state);
10399 goto fail;
10400 }
10401
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010402 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010403
Chris Wilson64927112011-04-20 07:25:26 +010010404 if (!mode)
10405 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010406
Chris Wilsond2dff872011-04-19 08:36:26 +010010407 /* We need a framebuffer large enough to accommodate all accesses
10408 * that the plane may generate whilst we perform load detection.
10409 * We can not rely on the fbcon either being present (we get called
10410 * during its initialisation to detect all boot displays, or it may
10411 * not even exist) or that it is large enough to satisfy the
10412 * requested mode.
10413 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010414 fb = mode_fits_in_fbdev(dev, mode);
10415 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010416 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010417 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10418 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010419 } else
10420 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010421 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010422 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010423 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010424 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010425
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010426 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10427 if (ret)
10428 goto fail;
10429
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010430 drm_mode_copy(&crtc_state->base.mode, mode);
10431
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010432 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010433 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010434 if (old->release_fb)
10435 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010436 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010437 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010438 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010439
Jesse Barnes79e53942008-11-07 14:24:08 -080010440 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010441 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010442 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010443
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010444fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010445 drm_atomic_state_free(state);
10446 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010447
Rob Clark51fd3712013-11-19 12:10:12 -050010448 if (ret == -EDEADLK) {
10449 drm_modeset_backoff(ctx);
10450 goto retry;
10451 }
10452
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010453 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010454}
10455
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010456void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010457 struct intel_load_detect_pipe *old,
10458 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010459{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010460 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010461 struct intel_encoder *intel_encoder =
10462 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010463 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010464 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010466 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010467 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010468 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010469 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010470
Chris Wilsond2dff872011-04-19 08:36:26 +010010471 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010472 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010473 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010474
Chris Wilson8261b192011-04-19 23:18:09 +010010475 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010476 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010477 if (!state)
10478 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010479
10480 state->acquire_ctx = ctx;
10481
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010482 connector_state = drm_atomic_get_connector_state(state, connector);
10483 if (IS_ERR(connector_state))
10484 goto fail;
10485
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010486 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10487 if (IS_ERR(crtc_state))
10488 goto fail;
10489
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010490 connector_state->best_encoder = NULL;
10491 connector_state->crtc = NULL;
10492
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010493 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010494
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010495 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10496 0, 0);
10497 if (ret)
10498 goto fail;
10499
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010500 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010501 if (ret)
10502 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010503
Daniel Vetter36206362012-12-10 20:42:17 +010010504 if (old->release_fb) {
10505 drm_framebuffer_unregister_private(old->release_fb);
10506 drm_framebuffer_unreference(old->release_fb);
10507 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010508
Chris Wilson0622a532011-04-21 09:32:11 +010010509 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010510 }
10511
Eric Anholtc751ce42010-03-25 11:48:48 -070010512 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010513 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10514 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010515
10516 return;
10517fail:
10518 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10519 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010520}
10521
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010522static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010523 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010524{
10525 struct drm_i915_private *dev_priv = dev->dev_private;
10526 u32 dpll = pipe_config->dpll_hw_state.dpll;
10527
10528 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010529 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010530 else if (HAS_PCH_SPLIT(dev))
10531 return 120000;
10532 else if (!IS_GEN2(dev))
10533 return 96000;
10534 else
10535 return 48000;
10536}
10537
Jesse Barnes79e53942008-11-07 14:24:08 -080010538/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010539static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010540 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010541{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010542 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010543 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010544 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010545 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010546 u32 fp;
10547 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010548 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010549 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010550
10551 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010552 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010553 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010554 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010555
10556 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010557 if (IS_PINEVIEW(dev)) {
10558 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10559 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010560 } else {
10561 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10562 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10563 }
10564
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010565 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010566 if (IS_PINEVIEW(dev))
10567 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10568 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010569 else
10570 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010571 DPLL_FPA01_P1_POST_DIV_SHIFT);
10572
10573 switch (dpll & DPLL_MODE_MASK) {
10574 case DPLLB_MODE_DAC_SERIAL:
10575 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10576 5 : 10;
10577 break;
10578 case DPLLB_MODE_LVDS:
10579 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10580 7 : 14;
10581 break;
10582 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010583 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010584 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010585 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010586 }
10587
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010588 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010589 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010590 else
Imre Deakdccbea32015-06-22 23:35:51 +030010591 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010592 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010593 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010594 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010595
10596 if (is_lvds) {
10597 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10598 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010599
10600 if (lvds & LVDS_CLKB_POWER_UP)
10601 clock.p2 = 7;
10602 else
10603 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010604 } else {
10605 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10606 clock.p1 = 2;
10607 else {
10608 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10609 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10610 }
10611 if (dpll & PLL_P2_DIVIDE_BY_4)
10612 clock.p2 = 4;
10613 else
10614 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010615 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010616
Imre Deakdccbea32015-06-22 23:35:51 +030010617 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010618 }
10619
Ville Syrjälä18442d02013-09-13 16:00:08 +030010620 /*
10621 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010622 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010623 * encoder's get_config() function.
10624 */
Imre Deakdccbea32015-06-22 23:35:51 +030010625 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010626}
10627
Ville Syrjälä6878da02013-09-13 15:59:11 +030010628int intel_dotclock_calculate(int link_freq,
10629 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010630{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010631 /*
10632 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010633 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010634 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010635 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010636 *
10637 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010638 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010639 */
10640
Ville Syrjälä6878da02013-09-13 15:59:11 +030010641 if (!m_n->link_n)
10642 return 0;
10643
10644 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10645}
10646
Ville Syrjälä18442d02013-09-13 16:00:08 +030010647static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010648 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010649{
10650 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010651
10652 /* read out port_clock from the DPLL */
10653 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010654
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010655 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010656 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010657 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010658 * agree once we know their relationship in the encoder's
10659 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010660 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010661 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010662 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10663 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010664}
10665
10666/** Returns the currently programmed mode of the given pipe. */
10667struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10668 struct drm_crtc *crtc)
10669{
Jesse Barnes548f2452011-02-17 10:40:53 -080010670 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010672 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010673 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010674 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010675 int htot = I915_READ(HTOTAL(cpu_transcoder));
10676 int hsync = I915_READ(HSYNC(cpu_transcoder));
10677 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10678 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010679 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010680
10681 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10682 if (!mode)
10683 return NULL;
10684
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010685 /*
10686 * Construct a pipe_config sufficient for getting the clock info
10687 * back out of crtc_clock_get.
10688 *
10689 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10690 * to use a real value here instead.
10691 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010692 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010693 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010694 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10695 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10696 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010697 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10698
Ville Syrjälä773ae032013-09-23 17:48:20 +030010699 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010700 mode->hdisplay = (htot & 0xffff) + 1;
10701 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10702 mode->hsync_start = (hsync & 0xffff) + 1;
10703 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10704 mode->vdisplay = (vtot & 0xffff) + 1;
10705 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10706 mode->vsync_start = (vsync & 0xffff) + 1;
10707 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10708
10709 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010710
10711 return mode;
10712}
10713
Chris Wilsonf047e392012-07-21 12:31:41 +010010714void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010715{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010716 struct drm_i915_private *dev_priv = dev->dev_private;
10717
Chris Wilsonf62a0072014-02-21 17:55:39 +000010718 if (dev_priv->mm.busy)
10719 return;
10720
Paulo Zanoni43694d62014-03-07 20:08:08 -030010721 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010722 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010723 if (INTEL_INFO(dev)->gen >= 6)
10724 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010725 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010726}
10727
10728void intel_mark_idle(struct drm_device *dev)
10729{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010730 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010731
Chris Wilsonf62a0072014-02-21 17:55:39 +000010732 if (!dev_priv->mm.busy)
10733 return;
10734
10735 dev_priv->mm.busy = false;
10736
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010737 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010738 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010739
Paulo Zanoni43694d62014-03-07 20:08:08 -030010740 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010741}
10742
Jesse Barnes79e53942008-11-07 14:24:08 -080010743static void intel_crtc_destroy(struct drm_crtc *crtc)
10744{
10745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010746 struct drm_device *dev = crtc->dev;
10747 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010748
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010749 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010750 work = intel_crtc->unpin_work;
10751 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010752 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010753
10754 if (work) {
10755 cancel_work_sync(&work->work);
10756 kfree(work);
10757 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010758
10759 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010760
Jesse Barnes79e53942008-11-07 14:24:08 -080010761 kfree(intel_crtc);
10762}
10763
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010764static void intel_unpin_work_fn(struct work_struct *__work)
10765{
10766 struct intel_unpin_work *work =
10767 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010768 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10769 struct drm_device *dev = crtc->base.dev;
10770 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010771
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010772 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010773 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010774 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010775
John Harrisonf06cc1b2014-11-24 18:49:37 +000010776 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010777 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010778 mutex_unlock(&dev->struct_mutex);
10779
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010780 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010781 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010782
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010783 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10784 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010785
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010786 kfree(work);
10787}
10788
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010789static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010790 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010791{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10793 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010794 unsigned long flags;
10795
10796 /* Ignore early vblank irqs */
10797 if (intel_crtc == NULL)
10798 return;
10799
Daniel Vetterf3260382014-09-15 14:55:23 +020010800 /*
10801 * This is called both by irq handlers and the reset code (to complete
10802 * lost pageflips) so needs the full irqsave spinlocks.
10803 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010804 spin_lock_irqsave(&dev->event_lock, flags);
10805 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010806
10807 /* Ensure we don't miss a work->pending update ... */
10808 smp_rmb();
10809
10810 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010811 spin_unlock_irqrestore(&dev->event_lock, flags);
10812 return;
10813 }
10814
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010815 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010816
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010817 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010818}
10819
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010820void intel_finish_page_flip(struct drm_device *dev, int pipe)
10821{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010822 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010823 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10824
Mario Kleiner49b14a52010-12-09 07:00:07 +010010825 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010826}
10827
10828void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10829{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010830 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010831 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10832
Mario Kleiner49b14a52010-12-09 07:00:07 +010010833 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010834}
10835
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010836/* Is 'a' after or equal to 'b'? */
10837static bool g4x_flip_count_after_eq(u32 a, u32 b)
10838{
10839 return !((a - b) & 0x80000000);
10840}
10841
10842static bool page_flip_finished(struct intel_crtc *crtc)
10843{
10844 struct drm_device *dev = crtc->base.dev;
10845 struct drm_i915_private *dev_priv = dev->dev_private;
10846
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010847 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10848 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10849 return true;
10850
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010851 /*
10852 * The relevant registers doen't exist on pre-ctg.
10853 * As the flip done interrupt doesn't trigger for mmio
10854 * flips on gmch platforms, a flip count check isn't
10855 * really needed there. But since ctg has the registers,
10856 * include it in the check anyway.
10857 */
10858 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10859 return true;
10860
10861 /*
10862 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10863 * used the same base address. In that case the mmio flip might
10864 * have completed, but the CS hasn't even executed the flip yet.
10865 *
10866 * A flip count check isn't enough as the CS might have updated
10867 * the base address just after start of vblank, but before we
10868 * managed to process the interrupt. This means we'd complete the
10869 * CS flip too soon.
10870 *
10871 * Combining both checks should get us a good enough result. It may
10872 * still happen that the CS flip has been executed, but has not
10873 * yet actually completed. But in case the base address is the same
10874 * anyway, we don't really care.
10875 */
10876 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10877 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010878 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010879 crtc->unpin_work->flip_count);
10880}
10881
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010882void intel_prepare_page_flip(struct drm_device *dev, int plane)
10883{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010884 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010885 struct intel_crtc *intel_crtc =
10886 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10887 unsigned long flags;
10888
Daniel Vetterf3260382014-09-15 14:55:23 +020010889
10890 /*
10891 * This is called both by irq handlers and the reset code (to complete
10892 * lost pageflips) so needs the full irqsave spinlocks.
10893 *
10894 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010895 * generate a page-flip completion irq, i.e. every modeset
10896 * is also accompanied by a spurious intel_prepare_page_flip().
10897 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010898 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010899 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010900 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010901 spin_unlock_irqrestore(&dev->event_lock, flags);
10902}
10903
Chris Wilson60426392015-10-10 10:44:32 +010010904static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010905{
10906 /* Ensure that the work item is consistent when activating it ... */
10907 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010908 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010909 /* and that it is marked active as soon as the irq could fire. */
10910 smp_wmb();
10911}
10912
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010913static int intel_gen2_queue_flip(struct drm_device *dev,
10914 struct drm_crtc *crtc,
10915 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010916 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010917 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010918 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010919{
John Harrison6258fbe2015-05-29 17:43:48 +010010920 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010922 u32 flip_mask;
10923 int ret;
10924
John Harrison5fb9de12015-05-29 17:44:07 +010010925 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010926 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010927 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010928
10929 /* Can't queue multiple flips, so wait for the previous
10930 * one to finish before executing the next.
10931 */
10932 if (intel_crtc->plane)
10933 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10934 else
10935 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010936 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10937 intel_ring_emit(ring, MI_NOOP);
10938 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10939 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10940 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010941 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010942 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010943
Chris Wilson60426392015-10-10 10:44:32 +010010944 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010945 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010946}
10947
10948static int intel_gen3_queue_flip(struct drm_device *dev,
10949 struct drm_crtc *crtc,
10950 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010951 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010952 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010953 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010954{
John Harrison6258fbe2015-05-29 17:43:48 +010010955 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010957 u32 flip_mask;
10958 int ret;
10959
John Harrison5fb9de12015-05-29 17:44:07 +010010960 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010962 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010963
10964 if (intel_crtc->plane)
10965 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10966 else
10967 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010968 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10969 intel_ring_emit(ring, MI_NOOP);
10970 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10971 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10972 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010973 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010974 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010975
Chris Wilson60426392015-10-10 10:44:32 +010010976 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010977 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010978}
10979
10980static int intel_gen4_queue_flip(struct drm_device *dev,
10981 struct drm_crtc *crtc,
10982 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010983 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010984 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010985 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010986{
John Harrison6258fbe2015-05-29 17:43:48 +010010987 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010988 struct drm_i915_private *dev_priv = dev->dev_private;
10989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10990 uint32_t pf, pipesrc;
10991 int ret;
10992
John Harrison5fb9de12015-05-29 17:44:07 +010010993 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010994 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010995 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010996
10997 /* i965+ uses the linear or tiled offsets from the
10998 * Display Registers (which do not change across a page-flip)
10999 * so we need only reprogram the base address.
11000 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011001 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11002 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11003 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011004 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011005 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011006
11007 /* XXX Enabling the panel-fitter across page-flip is so far
11008 * untested on non-native modes, so ignore it for now.
11009 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11010 */
11011 pf = 0;
11012 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011013 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011014
Chris Wilson60426392015-10-10 10:44:32 +010011015 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011016 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011017}
11018
11019static int intel_gen6_queue_flip(struct drm_device *dev,
11020 struct drm_crtc *crtc,
11021 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011022 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011023 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011024 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011025{
John Harrison6258fbe2015-05-29 17:43:48 +010011026 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011027 struct drm_i915_private *dev_priv = dev->dev_private;
11028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11029 uint32_t pf, pipesrc;
11030 int ret;
11031
John Harrison5fb9de12015-05-29 17:44:07 +010011032 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011033 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011034 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011035
Daniel Vetter6d90c952012-04-26 23:28:05 +020011036 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11037 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11038 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011039 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011040
Chris Wilson99d9acd2012-04-17 20:37:00 +010011041 /* Contrary to the suggestions in the documentation,
11042 * "Enable Panel Fitter" does not seem to be required when page
11043 * flipping with a non-native mode, and worse causes a normal
11044 * modeset to fail.
11045 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11046 */
11047 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011049 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011050
Chris Wilson60426392015-10-10 10:44:32 +010011051 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011052 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011053}
11054
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011055static int intel_gen7_queue_flip(struct drm_device *dev,
11056 struct drm_crtc *crtc,
11057 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011058 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011059 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011060 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011061{
John Harrison6258fbe2015-05-29 17:43:48 +010011062 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011064 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011065 int len, ret;
11066
Robin Schroereba905b2014-05-18 02:24:50 +020011067 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011068 case PLANE_A:
11069 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11070 break;
11071 case PLANE_B:
11072 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11073 break;
11074 case PLANE_C:
11075 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11076 break;
11077 default:
11078 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011079 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011080 }
11081
Chris Wilsonffe74d72013-08-26 20:58:12 +010011082 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011083 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011084 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011085 /*
11086 * On Gen 8, SRM is now taking an extra dword to accommodate
11087 * 48bits addresses, and we need a NOOP for the batch size to
11088 * stay even.
11089 */
11090 if (IS_GEN8(dev))
11091 len += 2;
11092 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011093
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011094 /*
11095 * BSpec MI_DISPLAY_FLIP for IVB:
11096 * "The full packet must be contained within the same cache line."
11097 *
11098 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11099 * cacheline, if we ever start emitting more commands before
11100 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11101 * then do the cacheline alignment, and finally emit the
11102 * MI_DISPLAY_FLIP.
11103 */
John Harrisonbba09b12015-05-29 17:44:06 +010011104 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011105 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011106 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011107
John Harrison5fb9de12015-05-29 17:44:07 +010011108 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011109 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011110 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011111
Chris Wilsonffe74d72013-08-26 20:58:12 +010011112 /* Unmask the flip-done completion message. Note that the bspec says that
11113 * we should do this for both the BCS and RCS, and that we must not unmask
11114 * more than one flip event at any time (or ensure that one flip message
11115 * can be sent by waiting for flip-done prior to queueing new flips).
11116 * Experimentation says that BCS works despite DERRMR masking all
11117 * flip-done completion events and that unmasking all planes at once
11118 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11119 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11120 */
11121 if (ring->id == RCS) {
11122 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011123 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011124 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11125 DERRMR_PIPEB_PRI_FLIP_DONE |
11126 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011127 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011128 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011129 MI_SRM_LRM_GLOBAL_GTT);
11130 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011131 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011132 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011133 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011134 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011135 if (IS_GEN8(dev)) {
11136 intel_ring_emit(ring, 0);
11137 intel_ring_emit(ring, MI_NOOP);
11138 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011139 }
11140
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011141 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011142 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011143 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011144 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011145
Chris Wilson60426392015-10-10 10:44:32 +010011146 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011147 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011148}
11149
Sourab Gupta84c33a62014-06-02 16:47:17 +053011150static bool use_mmio_flip(struct intel_engine_cs *ring,
11151 struct drm_i915_gem_object *obj)
11152{
11153 /*
11154 * This is not being used for older platforms, because
11155 * non-availability of flip done interrupt forces us to use
11156 * CS flips. Older platforms derive flip done using some clever
11157 * tricks involving the flip_pending status bits and vblank irqs.
11158 * So using MMIO flips there would disrupt this mechanism.
11159 */
11160
Chris Wilson8e09bf82014-07-08 10:40:30 +010011161 if (ring == NULL)
11162 return true;
11163
Sourab Gupta84c33a62014-06-02 16:47:17 +053011164 if (INTEL_INFO(ring->dev)->gen < 5)
11165 return false;
11166
11167 if (i915.use_mmio_flip < 0)
11168 return false;
11169 else if (i915.use_mmio_flip > 0)
11170 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011171 else if (i915.enable_execlists)
11172 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011173 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011174 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011175}
11176
Chris Wilson60426392015-10-10 10:44:32 +010011177static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011178 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011179 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011180{
11181 struct drm_device *dev = intel_crtc->base.dev;
11182 struct drm_i915_private *dev_priv = dev->dev_private;
11183 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011184 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011185 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011186
11187 ctl = I915_READ(PLANE_CTL(pipe, 0));
11188 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011189 switch (fb->modifier[0]) {
11190 case DRM_FORMAT_MOD_NONE:
11191 break;
11192 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011193 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011194 break;
11195 case I915_FORMAT_MOD_Y_TILED:
11196 ctl |= PLANE_CTL_TILED_Y;
11197 break;
11198 case I915_FORMAT_MOD_Yf_TILED:
11199 ctl |= PLANE_CTL_TILED_YF;
11200 break;
11201 default:
11202 MISSING_CASE(fb->modifier[0]);
11203 }
Damien Lespiauff944562014-11-20 14:58:16 +000011204
11205 /*
11206 * The stride is either expressed as a multiple of 64 bytes chunks for
11207 * linear buffers or in number of tiles for tiled buffers.
11208 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011209 if (intel_rotation_90_or_270(rotation)) {
11210 /* stride = Surface height in tiles */
11211 tile_height = intel_tile_height(dev, fb->pixel_format,
11212 fb->modifier[0], 0);
11213 stride = DIV_ROUND_UP(fb->height, tile_height);
11214 } else {
11215 stride = fb->pitches[0] /
11216 intel_fb_stride_alignment(dev, fb->modifier[0],
11217 fb->pixel_format);
11218 }
Damien Lespiauff944562014-11-20 14:58:16 +000011219
11220 /*
11221 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11222 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11223 */
11224 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11225 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11226
Chris Wilson60426392015-10-10 10:44:32 +010011227 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011228 POSTING_READ(PLANE_SURF(pipe, 0));
11229}
11230
Chris Wilson60426392015-10-10 10:44:32 +010011231static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11232 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011233{
11234 struct drm_device *dev = intel_crtc->base.dev;
11235 struct drm_i915_private *dev_priv = dev->dev_private;
11236 struct intel_framebuffer *intel_fb =
11237 to_intel_framebuffer(intel_crtc->base.primary->fb);
11238 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011239 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011240 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011241
Sourab Gupta84c33a62014-06-02 16:47:17 +053011242 dspcntr = I915_READ(reg);
11243
Damien Lespiauc5d97472014-10-25 00:11:11 +010011244 if (obj->tiling_mode != I915_TILING_NONE)
11245 dspcntr |= DISPPLANE_TILED;
11246 else
11247 dspcntr &= ~DISPPLANE_TILED;
11248
Sourab Gupta84c33a62014-06-02 16:47:17 +053011249 I915_WRITE(reg, dspcntr);
11250
Chris Wilson60426392015-10-10 10:44:32 +010011251 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011252 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011253}
11254
11255/*
11256 * XXX: This is the temporary way to update the plane registers until we get
11257 * around to using the usual plane update functions for MMIO flips
11258 */
Chris Wilson60426392015-10-10 10:44:32 +010011259static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011260{
Chris Wilson60426392015-10-10 10:44:32 +010011261 struct intel_crtc *crtc = mmio_flip->crtc;
11262 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011263
Chris Wilson60426392015-10-10 10:44:32 +010011264 spin_lock_irq(&crtc->base.dev->event_lock);
11265 work = crtc->unpin_work;
11266 spin_unlock_irq(&crtc->base.dev->event_lock);
11267 if (work == NULL)
11268 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011269
Chris Wilson60426392015-10-10 10:44:32 +010011270 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011271
Chris Wilson60426392015-10-10 10:44:32 +010011272 intel_pipe_update_start(crtc);
11273
11274 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011275 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011276 else
11277 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011278 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011279
Chris Wilson60426392015-10-10 10:44:32 +010011280 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011281}
11282
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011283static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011284{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011285 struct intel_mmio_flip *mmio_flip =
11286 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011287
Chris Wilson60426392015-10-10 10:44:32 +010011288 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011289 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011290 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011291 false, NULL,
11292 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011293 i915_gem_request_unreference__unlocked(mmio_flip->req);
11294 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011295
Chris Wilson60426392015-10-10 10:44:32 +010011296 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011297 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011298}
11299
11300static int intel_queue_mmio_flip(struct drm_device *dev,
11301 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011302 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011303{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011304 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011305
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011306 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11307 if (mmio_flip == NULL)
11308 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011309
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011310 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011311 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011312 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011313 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011314
11315 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11316 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011317
Sourab Gupta84c33a62014-06-02 16:47:17 +053011318 return 0;
11319}
11320
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011321static int intel_default_queue_flip(struct drm_device *dev,
11322 struct drm_crtc *crtc,
11323 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011324 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011325 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011326 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011327{
11328 return -ENODEV;
11329}
11330
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011331static bool __intel_pageflip_stall_check(struct drm_device *dev,
11332 struct drm_crtc *crtc)
11333{
11334 struct drm_i915_private *dev_priv = dev->dev_private;
11335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11336 struct intel_unpin_work *work = intel_crtc->unpin_work;
11337 u32 addr;
11338
11339 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11340 return true;
11341
Chris Wilson908565c2015-08-12 13:08:22 +010011342 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11343 return false;
11344
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011345 if (!work->enable_stall_check)
11346 return false;
11347
11348 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011349 if (work->flip_queued_req &&
11350 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011351 return false;
11352
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011353 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011354 }
11355
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011356 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011357 return false;
11358
11359 /* Potential stall - if we see that the flip has happened,
11360 * assume a missed interrupt. */
11361 if (INTEL_INFO(dev)->gen >= 4)
11362 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11363 else
11364 addr = I915_READ(DSPADDR(intel_crtc->plane));
11365
11366 /* There is a potential issue here with a false positive after a flip
11367 * to the same address. We could address this by checking for a
11368 * non-incrementing frame counter.
11369 */
11370 return addr == work->gtt_offset;
11371}
11372
11373void intel_check_page_flip(struct drm_device *dev, int pipe)
11374{
11375 struct drm_i915_private *dev_priv = dev->dev_private;
11376 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011378 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011379
Dave Gordon6c51d462015-03-06 15:34:26 +000011380 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011381
11382 if (crtc == NULL)
11383 return;
11384
Daniel Vetterf3260382014-09-15 14:55:23 +020011385 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011386 work = intel_crtc->unpin_work;
11387 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011388 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011389 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011390 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011391 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011392 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011393 if (work != NULL &&
11394 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11395 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011396 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011397}
11398
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011399static int intel_crtc_page_flip(struct drm_crtc *crtc,
11400 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011401 struct drm_pending_vblank_event *event,
11402 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011403{
11404 struct drm_device *dev = crtc->dev;
11405 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011406 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011407 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011409 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011410 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011411 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011412 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011413 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011414 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011415 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011416
Matt Roper2ff8fde2014-07-08 07:50:07 -070011417 /*
11418 * drm_mode_page_flip_ioctl() should already catch this, but double
11419 * check to be safe. In the future we may enable pageflipping from
11420 * a disabled primary plane.
11421 */
11422 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11423 return -EBUSY;
11424
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011425 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011426 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011427 return -EINVAL;
11428
11429 /*
11430 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11431 * Note that pitch changes could also affect these register.
11432 */
11433 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011434 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11435 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011436 return -EINVAL;
11437
Chris Wilsonf900db42014-02-20 09:26:13 +000011438 if (i915_terminally_wedged(&dev_priv->gpu_error))
11439 goto out_hang;
11440
Daniel Vetterb14c5672013-09-19 12:18:32 +020011441 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011442 if (work == NULL)
11443 return -ENOMEM;
11444
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011445 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011446 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011447 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011448 INIT_WORK(&work->work, intel_unpin_work_fn);
11449
Daniel Vetter87b6b102014-05-15 15:33:46 +020011450 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011451 if (ret)
11452 goto free_work;
11453
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011454 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011455 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011456 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011457 /* Before declaring the flip queue wedged, check if
11458 * the hardware completed the operation behind our backs.
11459 */
11460 if (__intel_pageflip_stall_check(dev, crtc)) {
11461 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11462 page_flip_completed(intel_crtc);
11463 } else {
11464 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011465 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011466
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011467 drm_crtc_vblank_put(crtc);
11468 kfree(work);
11469 return -EBUSY;
11470 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011471 }
11472 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011473 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011474
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011475 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11476 flush_workqueue(dev_priv->wq);
11477
Jesse Barnes75dfca82010-02-10 15:09:44 -080011478 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011479 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011480 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011481
Matt Roperf4510a22014-04-01 15:22:40 -070011482 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011483 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011484
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011485 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011486
Chris Wilson89ed88b2015-02-16 14:31:49 +000011487 ret = i915_mutex_lock_interruptible(dev);
11488 if (ret)
11489 goto cleanup;
11490
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011491 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011492 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011493
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011494 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011495 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011496
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011497 if (IS_VALLEYVIEW(dev)) {
11498 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011499 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011500 /* vlv: DISPLAY_FLIP fails to change tiling */
11501 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011502 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011503 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011504 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011505 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011506 if (ring == NULL || ring->id != RCS)
11507 ring = &dev_priv->ring[BCS];
11508 } else {
11509 ring = &dev_priv->ring[RCS];
11510 }
11511
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011512 mmio_flip = use_mmio_flip(ring, obj);
11513
11514 /* When using CS flips, we want to emit semaphores between rings.
11515 * However, when using mmio flips we will create a task to do the
11516 * synchronisation, so all we want here is to pin the framebuffer
11517 * into the display plane and skip any waits.
11518 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011519 if (!mmio_flip) {
11520 ret = i915_gem_object_sync(obj, ring, &request);
11521 if (ret)
11522 goto cleanup_pending;
11523 }
11524
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011525 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011526 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011527 if (ret)
11528 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011529
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011530 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11531 obj, 0);
11532 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011533
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011534 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011535 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011536 if (ret)
11537 goto cleanup_unpin;
11538
John Harrisonf06cc1b2014-11-24 18:49:37 +000011539 i915_gem_request_assign(&work->flip_queued_req,
11540 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011541 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011542 if (!request) {
11543 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11544 if (ret)
11545 goto cleanup_unpin;
11546 }
11547
11548 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011549 page_flip_flags);
11550 if (ret)
11551 goto cleanup_unpin;
11552
John Harrison6258fbe2015-05-29 17:43:48 +010011553 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011554 }
11555
John Harrison91af1272015-06-18 13:14:56 +010011556 if (request)
John Harrison75289872015-05-29 17:43:49 +010011557 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011558
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011559 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011560 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011561
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011562 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011563 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011564 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011565
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011566 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011567 intel_frontbuffer_flip_prepare(dev,
11568 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011569
Jesse Barnese5510fa2010-07-01 16:48:37 -070011570 trace_i915_flip_request(intel_crtc->plane, obj);
11571
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011572 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011573
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011574cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011575 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011576cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011577 if (request)
11578 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011579 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011580 mutex_unlock(&dev->struct_mutex);
11581cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011582 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011583 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011584
Chris Wilson89ed88b2015-02-16 14:31:49 +000011585 drm_gem_object_unreference_unlocked(&obj->base);
11586 drm_framebuffer_unreference(work->old_fb);
11587
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011588 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011589 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011590 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011591
Daniel Vetter87b6b102014-05-15 15:33:46 +020011592 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011593free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011594 kfree(work);
11595
Chris Wilsonf900db42014-02-20 09:26:13 +000011596 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011597 struct drm_atomic_state *state;
11598 struct drm_plane_state *plane_state;
11599
Chris Wilsonf900db42014-02-20 09:26:13 +000011600out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011601 state = drm_atomic_state_alloc(dev);
11602 if (!state)
11603 return -ENOMEM;
11604 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11605
11606retry:
11607 plane_state = drm_atomic_get_plane_state(state, primary);
11608 ret = PTR_ERR_OR_ZERO(plane_state);
11609 if (!ret) {
11610 drm_atomic_set_fb_for_plane(plane_state, fb);
11611
11612 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11613 if (!ret)
11614 ret = drm_atomic_commit(state);
11615 }
11616
11617 if (ret == -EDEADLK) {
11618 drm_modeset_backoff(state->acquire_ctx);
11619 drm_atomic_state_clear(state);
11620 goto retry;
11621 }
11622
11623 if (ret)
11624 drm_atomic_state_free(state);
11625
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011626 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011627 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011628 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011629 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011630 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011631 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011632 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011633}
11634
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011635
11636/**
11637 * intel_wm_need_update - Check whether watermarks need updating
11638 * @plane: drm plane
11639 * @state: new plane state
11640 *
11641 * Check current plane state versus the new one to determine whether
11642 * watermarks need to be recalculated.
11643 *
11644 * Returns true or false.
11645 */
11646static bool intel_wm_need_update(struct drm_plane *plane,
11647 struct drm_plane_state *state)
11648{
Matt Roperd21fbe82015-09-24 15:53:12 -070011649 struct intel_plane_state *new = to_intel_plane_state(state);
11650 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11651
11652 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011653 if (!plane->state->fb || !state->fb ||
11654 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011655 plane->state->rotation != state->rotation ||
11656 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11657 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11658 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11659 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011660 return true;
11661
11662 return false;
11663}
11664
Matt Roperd21fbe82015-09-24 15:53:12 -070011665static bool needs_scaling(struct intel_plane_state *state)
11666{
11667 int src_w = drm_rect_width(&state->src) >> 16;
11668 int src_h = drm_rect_height(&state->src) >> 16;
11669 int dst_w = drm_rect_width(&state->dst);
11670 int dst_h = drm_rect_height(&state->dst);
11671
11672 return (src_w != dst_w || src_h != dst_h);
11673}
11674
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011675int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11676 struct drm_plane_state *plane_state)
11677{
11678 struct drm_crtc *crtc = crtc_state->crtc;
11679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11680 struct drm_plane *plane = plane_state->plane;
11681 struct drm_device *dev = crtc->dev;
11682 struct drm_i915_private *dev_priv = dev->dev_private;
11683 struct intel_plane_state *old_plane_state =
11684 to_intel_plane_state(plane->state);
11685 int idx = intel_crtc->base.base.id, ret;
11686 int i = drm_plane_index(plane);
11687 bool mode_changed = needs_modeset(crtc_state);
11688 bool was_crtc_enabled = crtc->state->active;
11689 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011690 bool turn_off, turn_on, visible, was_visible;
11691 struct drm_framebuffer *fb = plane_state->fb;
11692
11693 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11694 plane->type != DRM_PLANE_TYPE_CURSOR) {
11695 ret = skl_update_scaler_plane(
11696 to_intel_crtc_state(crtc_state),
11697 to_intel_plane_state(plane_state));
11698 if (ret)
11699 return ret;
11700 }
11701
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011702 was_visible = old_plane_state->visible;
11703 visible = to_intel_plane_state(plane_state)->visible;
11704
11705 if (!was_crtc_enabled && WARN_ON(was_visible))
11706 was_visible = false;
11707
11708 if (!is_crtc_enabled && WARN_ON(visible))
11709 visible = false;
11710
11711 if (!was_visible && !visible)
11712 return 0;
11713
11714 turn_off = was_visible && (!visible || mode_changed);
11715 turn_on = visible && (!was_visible || mode_changed);
11716
11717 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11718 plane->base.id, fb ? fb->base.id : -1);
11719
11720 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11721 plane->base.id, was_visible, visible,
11722 turn_off, turn_on, mode_changed);
11723
Ville Syrjälä852eb002015-06-24 22:00:07 +030011724 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011725 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011726 /* must disable cxsr around plane enable/disable */
11727 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11728 intel_crtc->atomic.disable_cxsr = true;
11729 /* to potentially re-enable cxsr */
11730 intel_crtc->atomic.wait_vblank = true;
11731 intel_crtc->atomic.update_wm_post = true;
11732 }
11733 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011734 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011735 /* must disable cxsr around plane enable/disable */
11736 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11737 if (is_crtc_enabled)
11738 intel_crtc->atomic.wait_vblank = true;
11739 intel_crtc->atomic.disable_cxsr = true;
11740 }
11741 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011742 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011743 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011744
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011745 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011746 intel_crtc->atomic.fb_bits |=
11747 to_intel_plane(plane)->frontbuffer_bit;
11748
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011749 switch (plane->type) {
11750 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011751 intel_crtc->atomic.pre_disable_primary = turn_off;
11752 intel_crtc->atomic.post_enable_primary = turn_on;
11753
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011754 if (turn_off) {
11755 /*
11756 * FIXME: Actually if we will still have any other
11757 * plane enabled on the pipe we could let IPS enabled
11758 * still, but for now lets consider that when we make
11759 * primary invisible by setting DSPCNTR to 0 on
11760 * update_primary_plane function IPS needs to be
11761 * disable.
11762 */
11763 intel_crtc->atomic.disable_ips = true;
11764
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011765 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011766 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011767
11768 /*
11769 * FBC does not work on some platforms for rotated
11770 * planes, so disable it when rotation is not 0 and
11771 * update it when rotation is set back to 0.
11772 *
11773 * FIXME: This is redundant with the fbc update done in
11774 * the primary plane enable function except that that
11775 * one is done too late. We eventually need to unify
11776 * this.
11777 */
11778
11779 if (visible &&
11780 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11781 dev_priv->fbc.crtc == intel_crtc &&
11782 plane_state->rotation != BIT(DRM_ROTATE_0))
11783 intel_crtc->atomic.disable_fbc = true;
11784
11785 /*
11786 * BDW signals flip done immediately if the plane
11787 * is disabled, even if the plane enable is already
11788 * armed to occur at the next vblank :(
11789 */
11790 if (turn_on && IS_BROADWELL(dev))
11791 intel_crtc->atomic.wait_vblank = true;
11792
11793 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11794 break;
11795 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011796 break;
11797 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011798 /*
11799 * WaCxSRDisabledForSpriteScaling:ivb
11800 *
11801 * cstate->update_wm was already set above, so this flag will
11802 * take effect when we commit and program watermarks.
11803 */
11804 if (IS_IVYBRIDGE(dev) &&
11805 needs_scaling(to_intel_plane_state(plane_state)) &&
11806 !needs_scaling(old_plane_state)) {
11807 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11808 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011809 intel_crtc->atomic.wait_vblank = true;
11810 intel_crtc->atomic.update_sprite_watermarks |=
11811 1 << i;
11812 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011813
11814 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011815 }
11816 return 0;
11817}
11818
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011819static bool encoders_cloneable(const struct intel_encoder *a,
11820 const struct intel_encoder *b)
11821{
11822 /* masks could be asymmetric, so check both ways */
11823 return a == b || (a->cloneable & (1 << b->type) &&
11824 b->cloneable & (1 << a->type));
11825}
11826
11827static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11828 struct intel_crtc *crtc,
11829 struct intel_encoder *encoder)
11830{
11831 struct intel_encoder *source_encoder;
11832 struct drm_connector *connector;
11833 struct drm_connector_state *connector_state;
11834 int i;
11835
11836 for_each_connector_in_state(state, connector, connector_state, i) {
11837 if (connector_state->crtc != &crtc->base)
11838 continue;
11839
11840 source_encoder =
11841 to_intel_encoder(connector_state->best_encoder);
11842 if (!encoders_cloneable(encoder, source_encoder))
11843 return false;
11844 }
11845
11846 return true;
11847}
11848
11849static bool check_encoder_cloning(struct drm_atomic_state *state,
11850 struct intel_crtc *crtc)
11851{
11852 struct intel_encoder *encoder;
11853 struct drm_connector *connector;
11854 struct drm_connector_state *connector_state;
11855 int i;
11856
11857 for_each_connector_in_state(state, connector, connector_state, i) {
11858 if (connector_state->crtc != &crtc->base)
11859 continue;
11860
11861 encoder = to_intel_encoder(connector_state->best_encoder);
11862 if (!check_single_encoder_cloning(state, crtc, encoder))
11863 return false;
11864 }
11865
11866 return true;
11867}
11868
11869static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11870 struct drm_crtc_state *crtc_state)
11871{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011872 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011873 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011875 struct intel_crtc_state *pipe_config =
11876 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011877 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011878 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011879 bool mode_changed = needs_modeset(crtc_state);
11880
11881 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11882 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11883 return -EINVAL;
11884 }
11885
Ville Syrjälä852eb002015-06-24 22:00:07 +030011886 if (mode_changed && !crtc_state->active)
11887 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011888
Maarten Lankhorstad421372015-06-15 12:33:42 +020011889 if (mode_changed && crtc_state->enable &&
11890 dev_priv->display.crtc_compute_clock &&
11891 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11892 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11893 pipe_config);
11894 if (ret)
11895 return ret;
11896 }
11897
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011898 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011899 if (dev_priv->display.compute_pipe_wm) {
11900 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11901 if (ret)
11902 return ret;
11903 }
11904
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011905 if (INTEL_INFO(dev)->gen >= 9) {
11906 if (mode_changed)
11907 ret = skl_update_scaler_crtc(pipe_config);
11908
11909 if (!ret)
11910 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11911 pipe_config);
11912 }
11913
11914 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011915}
11916
Jani Nikula65b38e02015-04-13 11:26:56 +030011917static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011918 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11919 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011920 .atomic_begin = intel_begin_crtc_commit,
11921 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011922 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011923};
11924
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011925static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11926{
11927 struct intel_connector *connector;
11928
11929 for_each_intel_connector(dev, connector) {
11930 if (connector->base.encoder) {
11931 connector->base.state->best_encoder =
11932 connector->base.encoder;
11933 connector->base.state->crtc =
11934 connector->base.encoder->crtc;
11935 } else {
11936 connector->base.state->best_encoder = NULL;
11937 connector->base.state->crtc = NULL;
11938 }
11939 }
11940}
11941
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011942static void
Robin Schroereba905b2014-05-18 02:24:50 +020011943connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011944 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011945{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011946 int bpp = pipe_config->pipe_bpp;
11947
11948 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11949 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011950 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011951
11952 /* Don't use an invalid EDID bpc value */
11953 if (connector->base.display_info.bpc &&
11954 connector->base.display_info.bpc * 3 < bpp) {
11955 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11956 bpp, connector->base.display_info.bpc*3);
11957 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11958 }
11959
11960 /* Clamp bpp to 8 on screens without EDID 1.4 */
11961 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11962 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11963 bpp);
11964 pipe_config->pipe_bpp = 24;
11965 }
11966}
11967
11968static int
11969compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011970 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011971{
11972 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011973 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011974 struct drm_connector *connector;
11975 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011976 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011977
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011978 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011979 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011980 else if (INTEL_INFO(dev)->gen >= 5)
11981 bpp = 12*3;
11982 else
11983 bpp = 8*3;
11984
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011985
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011986 pipe_config->pipe_bpp = bpp;
11987
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011988 state = pipe_config->base.state;
11989
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011990 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011991 for_each_connector_in_state(state, connector, connector_state, i) {
11992 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011993 continue;
11994
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011995 connected_sink_compute_bpp(to_intel_connector(connector),
11996 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011997 }
11998
11999 return bpp;
12000}
12001
Daniel Vetter644db712013-09-19 14:53:58 +020012002static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12003{
12004 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12005 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012006 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012007 mode->crtc_hdisplay, mode->crtc_hsync_start,
12008 mode->crtc_hsync_end, mode->crtc_htotal,
12009 mode->crtc_vdisplay, mode->crtc_vsync_start,
12010 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12011}
12012
Daniel Vetterc0b03412013-05-28 12:05:54 +020012013static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012014 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012015 const char *context)
12016{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012017 struct drm_device *dev = crtc->base.dev;
12018 struct drm_plane *plane;
12019 struct intel_plane *intel_plane;
12020 struct intel_plane_state *state;
12021 struct drm_framebuffer *fb;
12022
12023 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12024 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012025
12026 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12027 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12028 pipe_config->pipe_bpp, pipe_config->dither);
12029 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12030 pipe_config->has_pch_encoder,
12031 pipe_config->fdi_lanes,
12032 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12033 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12034 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012035 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012036 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012037 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012038 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12039 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12040 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012041
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012042 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012043 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012044 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012045 pipe_config->dp_m2_n2.gmch_m,
12046 pipe_config->dp_m2_n2.gmch_n,
12047 pipe_config->dp_m2_n2.link_m,
12048 pipe_config->dp_m2_n2.link_n,
12049 pipe_config->dp_m2_n2.tu);
12050
Daniel Vetter55072d12014-11-20 16:10:28 +010012051 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12052 pipe_config->has_audio,
12053 pipe_config->has_infoframe);
12054
Daniel Vetterc0b03412013-05-28 12:05:54 +020012055 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012056 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012057 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012058 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12059 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012060 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012061 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12062 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012063 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12064 crtc->num_scalers,
12065 pipe_config->scaler_state.scaler_users,
12066 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012067 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12068 pipe_config->gmch_pfit.control,
12069 pipe_config->gmch_pfit.pgm_ratios,
12070 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012071 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012072 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012073 pipe_config->pch_pfit.size,
12074 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012075 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012076 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012077
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012078 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012079 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012080 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012081 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012082 pipe_config->ddi_pll_sel,
12083 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012084 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012085 pipe_config->dpll_hw_state.pll0,
12086 pipe_config->dpll_hw_state.pll1,
12087 pipe_config->dpll_hw_state.pll2,
12088 pipe_config->dpll_hw_state.pll3,
12089 pipe_config->dpll_hw_state.pll6,
12090 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012091 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012092 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012093 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012094 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012095 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12096 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12097 pipe_config->ddi_pll_sel,
12098 pipe_config->dpll_hw_state.ctrl1,
12099 pipe_config->dpll_hw_state.cfgcr1,
12100 pipe_config->dpll_hw_state.cfgcr2);
12101 } else if (HAS_DDI(dev)) {
12102 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12103 pipe_config->ddi_pll_sel,
12104 pipe_config->dpll_hw_state.wrpll);
12105 } else {
12106 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12107 "fp0: 0x%x, fp1: 0x%x\n",
12108 pipe_config->dpll_hw_state.dpll,
12109 pipe_config->dpll_hw_state.dpll_md,
12110 pipe_config->dpll_hw_state.fp0,
12111 pipe_config->dpll_hw_state.fp1);
12112 }
12113
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012114 DRM_DEBUG_KMS("planes on this crtc\n");
12115 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12116 intel_plane = to_intel_plane(plane);
12117 if (intel_plane->pipe != crtc->pipe)
12118 continue;
12119
12120 state = to_intel_plane_state(plane->state);
12121 fb = state->base.fb;
12122 if (!fb) {
12123 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12124 "disabled, scaler_id = %d\n",
12125 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12126 plane->base.id, intel_plane->pipe,
12127 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12128 drm_plane_index(plane), state->scaler_id);
12129 continue;
12130 }
12131
12132 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12133 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12134 plane->base.id, intel_plane->pipe,
12135 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12136 drm_plane_index(plane));
12137 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12138 fb->base.id, fb->width, fb->height, fb->pixel_format);
12139 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12140 state->scaler_id,
12141 state->src.x1 >> 16, state->src.y1 >> 16,
12142 drm_rect_width(&state->src) >> 16,
12143 drm_rect_height(&state->src) >> 16,
12144 state->dst.x1, state->dst.y1,
12145 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12146 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012147}
12148
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012149static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012150{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012151 struct drm_device *dev = state->dev;
12152 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012153 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012154 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012155 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012156 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012157
12158 /*
12159 * Walk the connector list instead of the encoder
12160 * list to detect the problem on ddi platforms
12161 * where there's just one encoder per digital port.
12162 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012163 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012164 if (!connector_state->best_encoder)
12165 continue;
12166
12167 encoder = to_intel_encoder(connector_state->best_encoder);
12168
12169 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012170
12171 switch (encoder->type) {
12172 unsigned int port_mask;
12173 case INTEL_OUTPUT_UNKNOWN:
12174 if (WARN_ON(!HAS_DDI(dev)))
12175 break;
12176 case INTEL_OUTPUT_DISPLAYPORT:
12177 case INTEL_OUTPUT_HDMI:
12178 case INTEL_OUTPUT_EDP:
12179 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12180
12181 /* the same port mustn't appear more than once */
12182 if (used_ports & port_mask)
12183 return false;
12184
12185 used_ports |= port_mask;
12186 default:
12187 break;
12188 }
12189 }
12190
12191 return true;
12192}
12193
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012194static void
12195clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12196{
12197 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012198 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012199 struct intel_dpll_hw_state dpll_hw_state;
12200 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012201 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012202 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012203
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012204 /* FIXME: before the switch to atomic started, a new pipe_config was
12205 * kzalloc'd. Code that depends on any field being zero should be
12206 * fixed, so that the crtc_state can be safely duplicated. For now,
12207 * only fields that are know to not cause problems are preserved. */
12208
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012209 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012210 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012211 shared_dpll = crtc_state->shared_dpll;
12212 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012213 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012214 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012215
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012216 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012217
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012218 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012219 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012220 crtc_state->shared_dpll = shared_dpll;
12221 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012222 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012223 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012224}
12225
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012226static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012227intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012228 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012229{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012230 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012231 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012232 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012233 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012234 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012235 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012236 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012237
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012238 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012239
Daniel Vettere143a212013-07-04 12:01:15 +020012240 pipe_config->cpu_transcoder =
12241 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012242
Imre Deak2960bc92013-07-30 13:36:32 +030012243 /*
12244 * Sanitize sync polarity flags based on requested ones. If neither
12245 * positive or negative polarity is requested, treat this as meaning
12246 * negative polarity.
12247 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012248 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012249 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012250 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012251
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012252 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012253 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012254 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012255
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012256 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12257 pipe_config);
12258 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012259 goto fail;
12260
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012261 /*
12262 * Determine the real pipe dimensions. Note that stereo modes can
12263 * increase the actual pipe size due to the frame doubling and
12264 * insertion of additional space for blanks between the frame. This
12265 * is stored in the crtc timings. We use the requested mode to do this
12266 * computation to clearly distinguish it from the adjusted mode, which
12267 * can be changed by the connectors in the below retry loop.
12268 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012269 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012270 &pipe_config->pipe_src_w,
12271 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012272
Daniel Vettere29c22c2013-02-21 00:00:16 +010012273encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012274 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012275 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012276 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012277
Daniel Vetter135c81b2013-07-21 21:37:09 +020012278 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012279 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12280 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012281
Daniel Vetter7758a112012-07-08 19:40:39 +020012282 /* Pass our mode to the connectors and the CRTC to give them a chance to
12283 * adjust it according to limitations or connector properties, and also
12284 * a chance to reject the mode entirely.
12285 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012286 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012287 if (connector_state->crtc != crtc)
12288 continue;
12289
12290 encoder = to_intel_encoder(connector_state->best_encoder);
12291
Daniel Vetterefea6e82013-07-21 21:36:59 +020012292 if (!(encoder->compute_config(encoder, pipe_config))) {
12293 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012294 goto fail;
12295 }
12296 }
12297
Daniel Vetterff9a6752013-06-01 17:16:21 +020012298 /* Set default port clock if not overwritten by the encoder. Needs to be
12299 * done afterwards in case the encoder adjusts the mode. */
12300 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012301 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012302 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012303
Daniel Vettera43f6e02013-06-07 23:10:32 +020012304 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012305 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012306 DRM_DEBUG_KMS("CRTC fixup failed\n");
12307 goto fail;
12308 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012309
12310 if (ret == RETRY) {
12311 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12312 ret = -EINVAL;
12313 goto fail;
12314 }
12315
12316 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12317 retry = false;
12318 goto encoder_retry;
12319 }
12320
Daniel Vettere8fa4272015-08-12 11:43:34 +020012321 /* Dithering seems to not pass-through bits correctly when it should, so
12322 * only enable it on 6bpc panels. */
12323 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012324 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012325 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012326
Daniel Vetter7758a112012-07-08 19:40:39 +020012327fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012328 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012329}
12330
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012331static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012332intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012333{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012334 struct drm_crtc *crtc;
12335 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012336 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012337
Ville Syrjälä76688512014-01-10 11:28:06 +020012338 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012339 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012340 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012341
12342 /* Update hwmode for vblank functions */
12343 if (crtc->state->active)
12344 crtc->hwmode = crtc->state->adjusted_mode;
12345 else
12346 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012347
12348 /*
12349 * Update legacy state to satisfy fbc code. This can
12350 * be removed when fbc uses the atomic state.
12351 */
12352 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12353 struct drm_plane_state *plane_state = crtc->primary->state;
12354
12355 crtc->primary->fb = plane_state->fb;
12356 crtc->x = plane_state->src_x >> 16;
12357 crtc->y = plane_state->src_y >> 16;
12358 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012359 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012360}
12361
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012362static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012363{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012364 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012365
12366 if (clock1 == clock2)
12367 return true;
12368
12369 if (!clock1 || !clock2)
12370 return false;
12371
12372 diff = abs(clock1 - clock2);
12373
12374 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12375 return true;
12376
12377 return false;
12378}
12379
Daniel Vetter25c5b262012-07-08 22:08:04 +020012380#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12381 list_for_each_entry((intel_crtc), \
12382 &(dev)->mode_config.crtc_list, \
12383 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012384 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012385
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012386static bool
12387intel_compare_m_n(unsigned int m, unsigned int n,
12388 unsigned int m2, unsigned int n2,
12389 bool exact)
12390{
12391 if (m == m2 && n == n2)
12392 return true;
12393
12394 if (exact || !m || !n || !m2 || !n2)
12395 return false;
12396
12397 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12398
12399 if (m > m2) {
12400 while (m > m2) {
12401 m2 <<= 1;
12402 n2 <<= 1;
12403 }
12404 } else if (m < m2) {
12405 while (m < m2) {
12406 m <<= 1;
12407 n <<= 1;
12408 }
12409 }
12410
12411 return m == m2 && n == n2;
12412}
12413
12414static bool
12415intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12416 struct intel_link_m_n *m2_n2,
12417 bool adjust)
12418{
12419 if (m_n->tu == m2_n2->tu &&
12420 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12421 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12422 intel_compare_m_n(m_n->link_m, m_n->link_n,
12423 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12424 if (adjust)
12425 *m2_n2 = *m_n;
12426
12427 return true;
12428 }
12429
12430 return false;
12431}
12432
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012433static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012434intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012435 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012436 struct intel_crtc_state *pipe_config,
12437 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012438{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012439 bool ret = true;
12440
12441#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12442 do { \
12443 if (!adjust) \
12444 DRM_ERROR(fmt, ##__VA_ARGS__); \
12445 else \
12446 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12447 } while (0)
12448
Daniel Vetter66e985c2013-06-05 13:34:20 +020012449#define PIPE_CONF_CHECK_X(name) \
12450 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012451 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012452 "(expected 0x%08x, found 0x%08x)\n", \
12453 current_config->name, \
12454 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012455 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012456 }
12457
Daniel Vetter08a24032013-04-19 11:25:34 +020012458#define PIPE_CONF_CHECK_I(name) \
12459 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012460 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012461 "(expected %i, found %i)\n", \
12462 current_config->name, \
12463 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012464 ret = false; \
12465 }
12466
12467#define PIPE_CONF_CHECK_M_N(name) \
12468 if (!intel_compare_link_m_n(&current_config->name, \
12469 &pipe_config->name,\
12470 adjust)) { \
12471 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12472 "(expected tu %i gmch %i/%i link %i/%i, " \
12473 "found tu %i, gmch %i/%i link %i/%i)\n", \
12474 current_config->name.tu, \
12475 current_config->name.gmch_m, \
12476 current_config->name.gmch_n, \
12477 current_config->name.link_m, \
12478 current_config->name.link_n, \
12479 pipe_config->name.tu, \
12480 pipe_config->name.gmch_m, \
12481 pipe_config->name.gmch_n, \
12482 pipe_config->name.link_m, \
12483 pipe_config->name.link_n); \
12484 ret = false; \
12485 }
12486
12487#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12488 if (!intel_compare_link_m_n(&current_config->name, \
12489 &pipe_config->name, adjust) && \
12490 !intel_compare_link_m_n(&current_config->alt_name, \
12491 &pipe_config->name, adjust)) { \
12492 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12493 "(expected tu %i gmch %i/%i link %i/%i, " \
12494 "or tu %i gmch %i/%i link %i/%i, " \
12495 "found tu %i, gmch %i/%i link %i/%i)\n", \
12496 current_config->name.tu, \
12497 current_config->name.gmch_m, \
12498 current_config->name.gmch_n, \
12499 current_config->name.link_m, \
12500 current_config->name.link_n, \
12501 current_config->alt_name.tu, \
12502 current_config->alt_name.gmch_m, \
12503 current_config->alt_name.gmch_n, \
12504 current_config->alt_name.link_m, \
12505 current_config->alt_name.link_n, \
12506 pipe_config->name.tu, \
12507 pipe_config->name.gmch_m, \
12508 pipe_config->name.gmch_n, \
12509 pipe_config->name.link_m, \
12510 pipe_config->name.link_n); \
12511 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012512 }
12513
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012514/* This is required for BDW+ where there is only one set of registers for
12515 * switching between high and low RR.
12516 * This macro can be used whenever a comparison has to be made between one
12517 * hw state and multiple sw state variables.
12518 */
12519#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12520 if ((current_config->name != pipe_config->name) && \
12521 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012522 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012523 "(expected %i or %i, found %i)\n", \
12524 current_config->name, \
12525 current_config->alt_name, \
12526 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012527 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012528 }
12529
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012530#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12531 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012532 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012533 "(expected %i, found %i)\n", \
12534 current_config->name & (mask), \
12535 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012536 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012537 }
12538
Ville Syrjälä5e550652013-09-06 23:29:07 +030012539#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12540 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012541 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012542 "(expected %i, found %i)\n", \
12543 current_config->name, \
12544 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012545 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012546 }
12547
Daniel Vetterbb760062013-06-06 14:55:52 +020012548#define PIPE_CONF_QUIRK(quirk) \
12549 ((current_config->quirks | pipe_config->quirks) & (quirk))
12550
Daniel Vettereccb1402013-05-22 00:50:22 +020012551 PIPE_CONF_CHECK_I(cpu_transcoder);
12552
Daniel Vetter08a24032013-04-19 11:25:34 +020012553 PIPE_CONF_CHECK_I(has_pch_encoder);
12554 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012555 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012556
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012557 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012558 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012559
12560 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012561 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012562
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012563 PIPE_CONF_CHECK_I(has_drrs);
12564 if (current_config->has_drrs)
12565 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12566 } else
12567 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012568
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012569 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12570 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12571 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12572 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12573 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12574 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012575
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012576 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12577 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12578 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12579 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12580 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12581 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012582
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012583 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012584 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012585 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12586 IS_VALLEYVIEW(dev))
12587 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012588 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012589
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012590 PIPE_CONF_CHECK_I(has_audio);
12591
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012592 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012593 DRM_MODE_FLAG_INTERLACE);
12594
Daniel Vetterbb760062013-06-06 14:55:52 +020012595 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012596 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012597 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012598 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012599 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012600 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012601 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012602 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012603 DRM_MODE_FLAG_NVSYNC);
12604 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012605
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012606 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012607 /* pfit ratios are autocomputed by the hw on gen4+ */
12608 if (INTEL_INFO(dev)->gen < 4)
12609 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012610 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012611
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012612 if (!adjust) {
12613 PIPE_CONF_CHECK_I(pipe_src_w);
12614 PIPE_CONF_CHECK_I(pipe_src_h);
12615
12616 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12617 if (current_config->pch_pfit.enabled) {
12618 PIPE_CONF_CHECK_X(pch_pfit.pos);
12619 PIPE_CONF_CHECK_X(pch_pfit.size);
12620 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012621
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012622 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12623 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012624
Jesse Barnese59150d2014-01-07 13:30:45 -080012625 /* BDW+ don't expose a synchronous way to read the state */
12626 if (IS_HASWELL(dev))
12627 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012628
Ville Syrjälä282740f2013-09-04 18:30:03 +030012629 PIPE_CONF_CHECK_I(double_wide);
12630
Daniel Vetter26804af2014-06-25 22:01:55 +030012631 PIPE_CONF_CHECK_X(ddi_pll_sel);
12632
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012633 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012634 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012635 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012636 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12637 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012638 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012639 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12640 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12641 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012642
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012643 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12644 PIPE_CONF_CHECK_I(pipe_bpp);
12645
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012646 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012647 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012648
Daniel Vetter66e985c2013-06-05 13:34:20 +020012649#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012650#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012651#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012652#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012653#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012654#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012655#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012656
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012657 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012658}
12659
Damien Lespiau08db6652014-11-04 17:06:52 +000012660static void check_wm_state(struct drm_device *dev)
12661{
12662 struct drm_i915_private *dev_priv = dev->dev_private;
12663 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12664 struct intel_crtc *intel_crtc;
12665 int plane;
12666
12667 if (INTEL_INFO(dev)->gen < 9)
12668 return;
12669
12670 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12671 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12672
12673 for_each_intel_crtc(dev, intel_crtc) {
12674 struct skl_ddb_entry *hw_entry, *sw_entry;
12675 const enum pipe pipe = intel_crtc->pipe;
12676
12677 if (!intel_crtc->active)
12678 continue;
12679
12680 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012681 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012682 hw_entry = &hw_ddb.plane[pipe][plane];
12683 sw_entry = &sw_ddb->plane[pipe][plane];
12684
12685 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12686 continue;
12687
12688 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12689 "(expected (%u,%u), found (%u,%u))\n",
12690 pipe_name(pipe), plane + 1,
12691 sw_entry->start, sw_entry->end,
12692 hw_entry->start, hw_entry->end);
12693 }
12694
12695 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012696 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12697 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012698
12699 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12700 continue;
12701
12702 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12703 "(expected (%u,%u), found (%u,%u))\n",
12704 pipe_name(pipe),
12705 sw_entry->start, sw_entry->end,
12706 hw_entry->start, hw_entry->end);
12707 }
12708}
12709
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012710static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012711check_connector_state(struct drm_device *dev,
12712 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012713{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012714 struct drm_connector_state *old_conn_state;
12715 struct drm_connector *connector;
12716 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012717
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012718 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12719 struct drm_encoder *encoder = connector->encoder;
12720 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012721
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012722 /* This also checks the encoder/connector hw state with the
12723 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012724 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012725
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012726 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012727 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012728 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012729}
12730
12731static void
12732check_encoder_state(struct drm_device *dev)
12733{
12734 struct intel_encoder *encoder;
12735 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012736
Damien Lespiaub2784e12014-08-05 11:29:37 +010012737 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012738 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012739 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012740
12741 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12742 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012743 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012744
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012745 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012746 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012747 continue;
12748 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012749
12750 I915_STATE_WARN(connector->base.state->crtc !=
12751 encoder->base.crtc,
12752 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012753 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012754
Rob Clarke2c719b2014-12-15 13:56:32 -050012755 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012756 "encoder's enabled state mismatch "
12757 "(expected %i, found %i)\n",
12758 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012759
12760 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012761 bool active;
12762
12763 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012764 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012765 "encoder detached but still enabled on pipe %c.\n",
12766 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012767 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012768 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012769}
12770
12771static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012772check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012773{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012775 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012776 struct drm_crtc_state *old_crtc_state;
12777 struct drm_crtc *crtc;
12778 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012779
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012780 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12782 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012783 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012784
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012785 if (!needs_modeset(crtc->state) &&
12786 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012787 continue;
12788
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012789 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12790 pipe_config = to_intel_crtc_state(old_crtc_state);
12791 memset(pipe_config, 0, sizeof(*pipe_config));
12792 pipe_config->base.crtc = crtc;
12793 pipe_config->base.state = old_state;
12794
12795 DRM_DEBUG_KMS("[CRTC:%d]\n",
12796 crtc->base.id);
12797
12798 active = dev_priv->display.get_pipe_config(intel_crtc,
12799 pipe_config);
12800
12801 /* hw state is inconsistent with the pipe quirk */
12802 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12803 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12804 active = crtc->state->active;
12805
12806 I915_STATE_WARN(crtc->state->active != active,
12807 "crtc active state doesn't match with hw state "
12808 "(expected %i, found %i)\n", crtc->state->active, active);
12809
12810 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12811 "transitional active state does not match atomic hw state "
12812 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12813
12814 for_each_encoder_on_crtc(dev, crtc, encoder) {
12815 enum pipe pipe;
12816
12817 active = encoder->get_hw_state(encoder, &pipe);
12818 I915_STATE_WARN(active != crtc->state->active,
12819 "[ENCODER:%i] active %i with crtc active %i\n",
12820 encoder->base.base.id, active, crtc->state->active);
12821
12822 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12823 "Encoder connected to wrong pipe %c\n",
12824 pipe_name(pipe));
12825
12826 if (active)
12827 encoder->get_config(encoder, pipe_config);
12828 }
12829
12830 if (!crtc->state->active)
12831 continue;
12832
12833 sw_config = to_intel_crtc_state(crtc->state);
12834 if (!intel_pipe_config_compare(dev, sw_config,
12835 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012836 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012837 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012838 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012839 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012840 "[sw state]");
12841 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012842 }
12843}
12844
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012845static void
12846check_shared_dpll_state(struct drm_device *dev)
12847{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012848 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012849 struct intel_crtc *crtc;
12850 struct intel_dpll_hw_state dpll_hw_state;
12851 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012852
12853 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12854 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12855 int enabled_crtcs = 0, active_crtcs = 0;
12856 bool active;
12857
12858 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12859
12860 DRM_DEBUG_KMS("%s\n", pll->name);
12861
12862 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12863
Rob Clarke2c719b2014-12-15 13:56:32 -050012864 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012865 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012866 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012867 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012868 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012869 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012870 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012871 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012872 "pll on state mismatch (expected %i, found %i)\n",
12873 pll->on, active);
12874
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012875 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012876 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012877 enabled_crtcs++;
12878 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12879 active_crtcs++;
12880 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012881 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012882 "pll active crtcs mismatch (expected %i, found %i)\n",
12883 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012884 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012885 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012886 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012887
Rob Clarke2c719b2014-12-15 13:56:32 -050012888 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012889 sizeof(dpll_hw_state)),
12890 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012891 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012892}
12893
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012894static void
12895intel_modeset_check_state(struct drm_device *dev,
12896 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012897{
Damien Lespiau08db6652014-11-04 17:06:52 +000012898 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012899 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012900 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012901 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012902 check_shared_dpll_state(dev);
12903}
12904
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012905void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012906 int dotclock)
12907{
12908 /*
12909 * FDI already provided one idea for the dotclock.
12910 * Yell if the encoder disagrees.
12911 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012912 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012913 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012914 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012915}
12916
Ville Syrjälä80715b22014-05-15 20:23:23 +030012917static void update_scanline_offset(struct intel_crtc *crtc)
12918{
12919 struct drm_device *dev = crtc->base.dev;
12920
12921 /*
12922 * The scanline counter increments at the leading edge of hsync.
12923 *
12924 * On most platforms it starts counting from vtotal-1 on the
12925 * first active line. That means the scanline counter value is
12926 * always one less than what we would expect. Ie. just after
12927 * start of vblank, which also occurs at start of hsync (on the
12928 * last active line), the scanline counter will read vblank_start-1.
12929 *
12930 * On gen2 the scanline counter starts counting from 1 instead
12931 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12932 * to keep the value positive), instead of adding one.
12933 *
12934 * On HSW+ the behaviour of the scanline counter depends on the output
12935 * type. For DP ports it behaves like most other platforms, but on HDMI
12936 * there's an extra 1 line difference. So we need to add two instead of
12937 * one to the value.
12938 */
12939 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012940 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012941 int vtotal;
12942
Ville Syrjälä124abe02015-09-08 13:40:45 +030012943 vtotal = adjusted_mode->crtc_vtotal;
12944 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012945 vtotal /= 2;
12946
12947 crtc->scanline_offset = vtotal - 1;
12948 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012949 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012950 crtc->scanline_offset = 2;
12951 } else
12952 crtc->scanline_offset = 1;
12953}
12954
Maarten Lankhorstad421372015-06-15 12:33:42 +020012955static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012956{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012957 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012958 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012959 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012960 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012961 struct intel_crtc_state *intel_crtc_state;
12962 struct drm_crtc *crtc;
12963 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012964 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012965
12966 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012967 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012968
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012969 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012970 int dpll;
12971
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012972 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012973 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012974 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012975
Maarten Lankhorstad421372015-06-15 12:33:42 +020012976 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012977 continue;
12978
Maarten Lankhorstad421372015-06-15 12:33:42 +020012979 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012980
Maarten Lankhorstad421372015-06-15 12:33:42 +020012981 if (!shared_dpll)
12982 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12983
12984 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012985 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012986}
12987
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012988/*
12989 * This implements the workaround described in the "notes" section of the mode
12990 * set sequence documentation. When going from no pipes or single pipe to
12991 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12992 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12993 */
12994static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12995{
12996 struct drm_crtc_state *crtc_state;
12997 struct intel_crtc *intel_crtc;
12998 struct drm_crtc *crtc;
12999 struct intel_crtc_state *first_crtc_state = NULL;
13000 struct intel_crtc_state *other_crtc_state = NULL;
13001 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13002 int i;
13003
13004 /* look at all crtc's that are going to be enabled in during modeset */
13005 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13006 intel_crtc = to_intel_crtc(crtc);
13007
13008 if (!crtc_state->active || !needs_modeset(crtc_state))
13009 continue;
13010
13011 if (first_crtc_state) {
13012 other_crtc_state = to_intel_crtc_state(crtc_state);
13013 break;
13014 } else {
13015 first_crtc_state = to_intel_crtc_state(crtc_state);
13016 first_pipe = intel_crtc->pipe;
13017 }
13018 }
13019
13020 /* No workaround needed? */
13021 if (!first_crtc_state)
13022 return 0;
13023
13024 /* w/a possibly needed, check how many crtc's are already enabled. */
13025 for_each_intel_crtc(state->dev, intel_crtc) {
13026 struct intel_crtc_state *pipe_config;
13027
13028 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13029 if (IS_ERR(pipe_config))
13030 return PTR_ERR(pipe_config);
13031
13032 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13033
13034 if (!pipe_config->base.active ||
13035 needs_modeset(&pipe_config->base))
13036 continue;
13037
13038 /* 2 or more enabled crtcs means no need for w/a */
13039 if (enabled_pipe != INVALID_PIPE)
13040 return 0;
13041
13042 enabled_pipe = intel_crtc->pipe;
13043 }
13044
13045 if (enabled_pipe != INVALID_PIPE)
13046 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13047 else if (other_crtc_state)
13048 other_crtc_state->hsw_workaround_pipe = first_pipe;
13049
13050 return 0;
13051}
13052
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013053static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13054{
13055 struct drm_crtc *crtc;
13056 struct drm_crtc_state *crtc_state;
13057 int ret = 0;
13058
13059 /* add all active pipes to the state */
13060 for_each_crtc(state->dev, crtc) {
13061 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13062 if (IS_ERR(crtc_state))
13063 return PTR_ERR(crtc_state);
13064
13065 if (!crtc_state->active || needs_modeset(crtc_state))
13066 continue;
13067
13068 crtc_state->mode_changed = true;
13069
13070 ret = drm_atomic_add_affected_connectors(state, crtc);
13071 if (ret)
13072 break;
13073
13074 ret = drm_atomic_add_affected_planes(state, crtc);
13075 if (ret)
13076 break;
13077 }
13078
13079 return ret;
13080}
13081
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013082static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013083{
13084 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013085 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013086 int ret;
13087
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013088 if (!check_digital_port_conflicts(state)) {
13089 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13090 return -EINVAL;
13091 }
13092
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013093 /*
13094 * See if the config requires any additional preparation, e.g.
13095 * to adjust global state with pipes off. We need to do this
13096 * here so we can get the modeset_pipe updated config for the new
13097 * mode set on this crtc. For other crtcs we need to use the
13098 * adjusted_mode bits in the crtc directly.
13099 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013100 if (dev_priv->display.modeset_calc_cdclk) {
13101 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013102
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013103 ret = dev_priv->display.modeset_calc_cdclk(state);
13104
13105 cdclk = to_intel_atomic_state(state)->cdclk;
13106 if (!ret && cdclk != dev_priv->cdclk_freq)
13107 ret = intel_modeset_all_pipes(state);
13108
13109 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013110 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013111 } else
13112 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013113
Maarten Lankhorstad421372015-06-15 12:33:42 +020013114 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013115
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013116 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013117 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013118
Maarten Lankhorstad421372015-06-15 12:33:42 +020013119 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013120}
13121
Matt Roperaa363132015-09-24 15:53:18 -070013122/*
13123 * Handle calculation of various watermark data at the end of the atomic check
13124 * phase. The code here should be run after the per-crtc and per-plane 'check'
13125 * handlers to ensure that all derived state has been updated.
13126 */
13127static void calc_watermark_data(struct drm_atomic_state *state)
13128{
13129 struct drm_device *dev = state->dev;
13130 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13131 struct drm_crtc *crtc;
13132 struct drm_crtc_state *cstate;
13133 struct drm_plane *plane;
13134 struct drm_plane_state *pstate;
13135
13136 /*
13137 * Calculate watermark configuration details now that derived
13138 * plane/crtc state is all properly updated.
13139 */
13140 drm_for_each_crtc(crtc, dev) {
13141 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13142 crtc->state;
13143
13144 if (cstate->active)
13145 intel_state->wm_config.num_pipes_active++;
13146 }
13147 drm_for_each_legacy_plane(plane, dev) {
13148 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13149 plane->state;
13150
13151 if (!to_intel_plane_state(pstate)->visible)
13152 continue;
13153
13154 intel_state->wm_config.sprites_enabled = true;
13155 if (pstate->crtc_w != pstate->src_w >> 16 ||
13156 pstate->crtc_h != pstate->src_h >> 16)
13157 intel_state->wm_config.sprites_scaled = true;
13158 }
13159}
13160
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013161/**
13162 * intel_atomic_check - validate state object
13163 * @dev: drm device
13164 * @state: state to validate
13165 */
13166static int intel_atomic_check(struct drm_device *dev,
13167 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013168{
Matt Roperaa363132015-09-24 15:53:18 -070013169 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013170 struct drm_crtc *crtc;
13171 struct drm_crtc_state *crtc_state;
13172 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013173 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013174
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013175 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013176 if (ret)
13177 return ret;
13178
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013179 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013180 struct intel_crtc_state *pipe_config =
13181 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013182
13183 /* Catch I915_MODE_FLAG_INHERITED */
13184 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13185 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013186
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013187 if (!crtc_state->enable) {
13188 if (needs_modeset(crtc_state))
13189 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013190 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013191 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013192
Daniel Vetter26495482015-07-15 14:15:52 +020013193 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013194 continue;
13195
Daniel Vetter26495482015-07-15 14:15:52 +020013196 /* FIXME: For only active_changed we shouldn't need to do any
13197 * state recomputation at all. */
13198
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013199 ret = drm_atomic_add_affected_connectors(state, crtc);
13200 if (ret)
13201 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013202
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013203 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013204 if (ret)
13205 return ret;
13206
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013207 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013208 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013209 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013210 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013211 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013212 }
13213
13214 if (needs_modeset(crtc_state)) {
13215 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013216
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013217 ret = drm_atomic_add_affected_planes(state, crtc);
13218 if (ret)
13219 return ret;
13220 }
13221
Daniel Vetter26495482015-07-15 14:15:52 +020013222 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13223 needs_modeset(crtc_state) ?
13224 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013225 }
13226
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013227 if (any_ms) {
13228 ret = intel_modeset_checks(state);
13229
13230 if (ret)
13231 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013232 } else
Matt Roperaa363132015-09-24 15:53:18 -070013233 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013234
Matt Roperaa363132015-09-24 15:53:18 -070013235 ret = drm_atomic_helper_check_planes(state->dev, state);
13236 if (ret)
13237 return ret;
13238
13239 calc_watermark_data(state);
13240
13241 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013242}
13243
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013244static int intel_atomic_prepare_commit(struct drm_device *dev,
13245 struct drm_atomic_state *state,
13246 bool async)
13247{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013248 struct drm_i915_private *dev_priv = dev->dev_private;
13249 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013250 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013251 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013252 struct drm_crtc *crtc;
13253 int i, ret;
13254
13255 if (async) {
13256 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13257 return -EINVAL;
13258 }
13259
13260 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13261 ret = intel_crtc_wait_for_pending_flips(crtc);
13262 if (ret)
13263 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013264
13265 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13266 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013267 }
13268
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013269 ret = mutex_lock_interruptible(&dev->struct_mutex);
13270 if (ret)
13271 return ret;
13272
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013273 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013274 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13275 u32 reset_counter;
13276
13277 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13278 mutex_unlock(&dev->struct_mutex);
13279
13280 for_each_plane_in_state(state, plane, plane_state, i) {
13281 struct intel_plane_state *intel_plane_state =
13282 to_intel_plane_state(plane_state);
13283
13284 if (!intel_plane_state->wait_req)
13285 continue;
13286
13287 ret = __i915_wait_request(intel_plane_state->wait_req,
13288 reset_counter, true,
13289 NULL, NULL);
13290
13291 /* Swallow -EIO errors to allow updates during hw lockup. */
13292 if (ret == -EIO)
13293 ret = 0;
13294
13295 if (ret)
13296 break;
13297 }
13298
13299 if (!ret)
13300 return 0;
13301
13302 mutex_lock(&dev->struct_mutex);
13303 drm_atomic_helper_cleanup_planes(dev, state);
13304 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013305
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013306 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013307 return ret;
13308}
13309
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013310/**
13311 * intel_atomic_commit - commit validated state object
13312 * @dev: DRM device
13313 * @state: the top-level driver state object
13314 * @async: asynchronous commit
13315 *
13316 * This function commits a top-level state object that has been validated
13317 * with drm_atomic_helper_check().
13318 *
13319 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13320 * we can only handle plane-related operations and do not yet support
13321 * asynchronous commit.
13322 *
13323 * RETURNS
13324 * Zero for success or -errno.
13325 */
13326static int intel_atomic_commit(struct drm_device *dev,
13327 struct drm_atomic_state *state,
13328 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013329{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013330 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013331 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013332 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013333 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013334 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013335 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013336
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013337 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013338 if (ret) {
13339 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013340 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013341 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013342
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013343 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013344 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013345
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013346 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13348
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013349 if (!needs_modeset(crtc->state))
13350 continue;
13351
13352 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013353 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013354
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013355 if (crtc_state->active) {
13356 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13357 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013358 intel_crtc->active = false;
13359 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013360 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013361 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013362
Daniel Vetterea9d7582012-07-10 10:42:52 +020013363 /* Only after disabling all output pipelines that will be changed can we
13364 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013365 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013366
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013367 if (any_ms) {
13368 intel_shared_dpll_commit(state);
13369
13370 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013371 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013372 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013373
Daniel Vettera6778b32012-07-02 09:56:42 +020013374 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013375 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13377 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013378 bool update_pipe = !modeset &&
13379 to_intel_crtc_state(crtc->state)->update_pipe;
13380 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013381
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013382 if (modeset)
13383 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13384
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013385 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013386 update_scanline_offset(to_intel_crtc(crtc));
13387 dev_priv->display.crtc_enable(crtc);
13388 }
13389
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013390 if (update_pipe) {
13391 put_domains = modeset_get_crtc_power_domains(crtc);
13392
13393 /* make sure intel_modeset_check_state runs */
13394 any_ms = true;
13395 }
13396
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013397 if (!modeset)
13398 intel_pre_plane_update(intel_crtc);
13399
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013400 if (crtc->state->active &&
13401 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013402 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013403
13404 if (put_domains)
13405 modeset_put_power_domains(dev_priv, put_domains);
13406
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013407 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013408
13409 if (modeset)
13410 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013411 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013412
Daniel Vettera6778b32012-07-02 09:56:42 +020013413 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013414
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013415 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013416
13417 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013418 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013419 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013420
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013421 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013422 intel_modeset_check_state(dev, state);
13423
13424 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013425
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013426 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013427}
13428
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013429void intel_crtc_restore_mode(struct drm_crtc *crtc)
13430{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013431 struct drm_device *dev = crtc->dev;
13432 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013433 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013434 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013435
13436 state = drm_atomic_state_alloc(dev);
13437 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013438 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013439 crtc->base.id);
13440 return;
13441 }
13442
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013443 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013444
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013445retry:
13446 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13447 ret = PTR_ERR_OR_ZERO(crtc_state);
13448 if (!ret) {
13449 if (!crtc_state->active)
13450 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013451
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013452 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013453 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013454 }
13455
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013456 if (ret == -EDEADLK) {
13457 drm_atomic_state_clear(state);
13458 drm_modeset_backoff(state->acquire_ctx);
13459 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013460 }
13461
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013462 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013463out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013464 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013465}
13466
Daniel Vetter25c5b262012-07-08 22:08:04 +020013467#undef for_each_intel_crtc_masked
13468
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013469static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013470 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013471 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013472 .destroy = intel_crtc_destroy,
13473 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013474 .atomic_duplicate_state = intel_crtc_duplicate_state,
13475 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013476};
13477
Daniel Vetter53589012013-06-05 13:34:16 +020013478static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13479 struct intel_shared_dpll *pll,
13480 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013481{
Daniel Vetter53589012013-06-05 13:34:16 +020013482 uint32_t val;
13483
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013484 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013485 return false;
13486
Daniel Vetter53589012013-06-05 13:34:16 +020013487 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013488 hw_state->dpll = val;
13489 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13490 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013491
13492 return val & DPLL_VCO_ENABLE;
13493}
13494
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013495static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13496 struct intel_shared_dpll *pll)
13497{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013498 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13499 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013500}
13501
Daniel Vettere7b903d2013-06-05 13:34:14 +020013502static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13503 struct intel_shared_dpll *pll)
13504{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013505 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013506 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013507
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013508 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013509
13510 /* Wait for the clocks to stabilize. */
13511 POSTING_READ(PCH_DPLL(pll->id));
13512 udelay(150);
13513
13514 /* The pixel multiplier can only be updated once the
13515 * DPLL is enabled and the clocks are stable.
13516 *
13517 * So write it again.
13518 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013519 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013520 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013521 udelay(200);
13522}
13523
13524static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13525 struct intel_shared_dpll *pll)
13526{
13527 struct drm_device *dev = dev_priv->dev;
13528 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013529
13530 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013531 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013532 if (intel_crtc_to_shared_dpll(crtc) == pll)
13533 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13534 }
13535
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013536 I915_WRITE(PCH_DPLL(pll->id), 0);
13537 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013538 udelay(200);
13539}
13540
Daniel Vetter46edb022013-06-05 13:34:12 +020013541static char *ibx_pch_dpll_names[] = {
13542 "PCH DPLL A",
13543 "PCH DPLL B",
13544};
13545
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013546static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013547{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013548 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013549 int i;
13550
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013551 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013552
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013553 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013554 dev_priv->shared_dplls[i].id = i;
13555 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013556 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013557 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13558 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013559 dev_priv->shared_dplls[i].get_hw_state =
13560 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013561 }
13562}
13563
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013564static void intel_shared_dpll_init(struct drm_device *dev)
13565{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013566 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013567
Daniel Vetter9cd86932014-06-25 22:01:57 +030013568 if (HAS_DDI(dev))
13569 intel_ddi_pll_init(dev);
13570 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013571 ibx_pch_dpll_init(dev);
13572 else
13573 dev_priv->num_shared_dpll = 0;
13574
13575 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013576}
13577
Matt Roper6beb8c232014-12-01 15:40:14 -080013578/**
13579 * intel_prepare_plane_fb - Prepare fb for usage on plane
13580 * @plane: drm plane to prepare for
13581 * @fb: framebuffer to prepare for presentation
13582 *
13583 * Prepares a framebuffer for usage on a display plane. Generally this
13584 * involves pinning the underlying object and updating the frontbuffer tracking
13585 * bits. Some older platforms need special physical address handling for
13586 * cursor planes.
13587 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013588 * Must be called with struct_mutex held.
13589 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013590 * Returns 0 on success, negative error code on failure.
13591 */
13592int
13593intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013594 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013595{
13596 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013597 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013598 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013599 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013600 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013601 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013602
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013603 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013604 return 0;
13605
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013606 if (old_obj) {
13607 struct drm_crtc_state *crtc_state =
13608 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13609
13610 /* Big Hammer, we also need to ensure that any pending
13611 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13612 * current scanout is retired before unpinning the old
13613 * framebuffer. Note that we rely on userspace rendering
13614 * into the buffer attached to the pipe they are waiting
13615 * on. If not, userspace generates a GPU hang with IPEHR
13616 * point to the MI_WAIT_FOR_EVENT.
13617 *
13618 * This should only fail upon a hung GPU, in which case we
13619 * can safely continue.
13620 */
13621 if (needs_modeset(crtc_state))
13622 ret = i915_gem_object_wait_rendering(old_obj, true);
13623
13624 /* Swallow -EIO errors to allow updates during hw lockup. */
13625 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013626 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013627 }
13628
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013629 if (!obj) {
13630 ret = 0;
13631 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013632 INTEL_INFO(dev)->cursor_needs_physical) {
13633 int align = IS_I830(dev) ? 16 * 1024 : 256;
13634 ret = i915_gem_object_attach_phys(obj, align);
13635 if (ret)
13636 DRM_DEBUG_KMS("failed to attach phys object\n");
13637 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013638 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013639 }
13640
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013641 if (ret == 0) {
13642 if (obj) {
13643 struct intel_plane_state *plane_state =
13644 to_intel_plane_state(new_state);
13645
13646 i915_gem_request_assign(&plane_state->wait_req,
13647 obj->last_write_req);
13648 }
13649
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013650 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013651 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013652
Matt Roper6beb8c232014-12-01 15:40:14 -080013653 return ret;
13654}
13655
Matt Roper38f3ce32014-12-02 07:45:25 -080013656/**
13657 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13658 * @plane: drm plane to clean up for
13659 * @fb: old framebuffer that was on plane
13660 *
13661 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013662 *
13663 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013664 */
13665void
13666intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013667 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013668{
13669 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013670 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013671 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013672 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13673 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013674
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013675 old_intel_state = to_intel_plane_state(old_state);
13676
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013677 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013678 return;
13679
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013680 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13681 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013682 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013683
13684 /* prepare_fb aborted? */
13685 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13686 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13687 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013688
13689 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13690
Matt Roper465c1202014-05-29 08:06:54 -070013691}
13692
Chandra Konduru6156a452015-04-27 13:48:39 -070013693int
13694skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13695{
13696 int max_scale;
13697 struct drm_device *dev;
13698 struct drm_i915_private *dev_priv;
13699 int crtc_clock, cdclk;
13700
13701 if (!intel_crtc || !crtc_state)
13702 return DRM_PLANE_HELPER_NO_SCALING;
13703
13704 dev = intel_crtc->base.dev;
13705 dev_priv = dev->dev_private;
13706 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013707 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013708
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013709 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013710 return DRM_PLANE_HELPER_NO_SCALING;
13711
13712 /*
13713 * skl max scale is lower of:
13714 * close to 3 but not 3, -1 is for that purpose
13715 * or
13716 * cdclk/crtc_clock
13717 */
13718 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13719
13720 return max_scale;
13721}
13722
Matt Roper465c1202014-05-29 08:06:54 -070013723static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013724intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013725 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013726 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013727{
Matt Roper2b875c22014-12-01 15:40:13 -080013728 struct drm_crtc *crtc = state->base.crtc;
13729 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013730 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013731 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13732 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013733
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013734 /* use scaler when colorkey is not required */
13735 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013736 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013737 min_scale = 1;
13738 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013739 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013740 }
Sonika Jindald8106362015-04-10 14:37:28 +053013741
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013742 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13743 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013744 min_scale, max_scale,
13745 can_position, true,
13746 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013747}
13748
Gustavo Padovan14af2932014-10-24 14:51:31 +010013749static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013750intel_commit_primary_plane(struct drm_plane *plane,
13751 struct intel_plane_state *state)
13752{
Matt Roper2b875c22014-12-01 15:40:13 -080013753 struct drm_crtc *crtc = state->base.crtc;
13754 struct drm_framebuffer *fb = state->base.fb;
13755 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013756 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013757
Matt Roperea2c67b2014-12-23 10:41:52 -080013758 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013759
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013760 dev_priv->display.update_primary_plane(crtc, fb,
13761 state->src.x1 >> 16,
13762 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013763}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013764
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013765static void
13766intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013767 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013768{
13769 struct drm_device *dev = plane->dev;
13770 struct drm_i915_private *dev_priv = dev->dev_private;
13771
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013772 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13773}
13774
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013775static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13776 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013777{
13778 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013780 struct intel_crtc_state *old_intel_state =
13781 to_intel_crtc_state(old_crtc_state);
13782 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013783
Ville Syrjäläf015c552015-06-24 22:00:02 +030013784 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013785 intel_update_watermarks(crtc);
13786
Matt Roperc34c9ee2014-12-23 10:41:50 -080013787 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013788 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013789
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013790 if (modeset)
13791 return;
13792
13793 if (to_intel_crtc_state(crtc->state)->update_pipe)
13794 intel_update_pipe_config(intel_crtc, old_intel_state);
13795 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013796 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013797}
13798
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013799static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13800 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013801{
Matt Roper32b7eee2014-12-24 07:59:06 -080013802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013803
Maarten Lankhorst62852622015-09-23 16:29:38 +020013804 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013805}
13806
Matt Ropercf4c7c12014-12-04 10:27:42 -080013807/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013808 * intel_plane_destroy - destroy a plane
13809 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013810 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013811 * Common destruction function for all types of planes (primary, cursor,
13812 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013813 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013814void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013815{
13816 struct intel_plane *intel_plane = to_intel_plane(plane);
13817 drm_plane_cleanup(plane);
13818 kfree(intel_plane);
13819}
13820
Matt Roper65a3fea2015-01-21 16:35:42 -080013821const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013822 .update_plane = drm_atomic_helper_update_plane,
13823 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013824 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013825 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013826 .atomic_get_property = intel_plane_atomic_get_property,
13827 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013828 .atomic_duplicate_state = intel_plane_duplicate_state,
13829 .atomic_destroy_state = intel_plane_destroy_state,
13830
Matt Roper465c1202014-05-29 08:06:54 -070013831};
13832
13833static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13834 int pipe)
13835{
13836 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013837 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013838 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013839 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013840
13841 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13842 if (primary == NULL)
13843 return NULL;
13844
Matt Roper8e7d6882015-01-21 16:35:41 -080013845 state = intel_create_plane_state(&primary->base);
13846 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013847 kfree(primary);
13848 return NULL;
13849 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013850 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013851
Matt Roper465c1202014-05-29 08:06:54 -070013852 primary->can_scale = false;
13853 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013854 if (INTEL_INFO(dev)->gen >= 9) {
13855 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013856 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013857 }
Matt Roper465c1202014-05-29 08:06:54 -070013858 primary->pipe = pipe;
13859 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013860 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013861 primary->check_plane = intel_check_primary_plane;
13862 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013863 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013864 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13865 primary->plane = !pipe;
13866
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013867 if (INTEL_INFO(dev)->gen >= 9) {
13868 intel_primary_formats = skl_primary_formats;
13869 num_formats = ARRAY_SIZE(skl_primary_formats);
13870 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013871 intel_primary_formats = i965_primary_formats;
13872 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013873 } else {
13874 intel_primary_formats = i8xx_primary_formats;
13875 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013876 }
13877
13878 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013879 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013880 intel_primary_formats, num_formats,
13881 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013882
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013883 if (INTEL_INFO(dev)->gen >= 4)
13884 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013885
Matt Roperea2c67b2014-12-23 10:41:52 -080013886 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13887
Matt Roper465c1202014-05-29 08:06:54 -070013888 return &primary->base;
13889}
13890
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013891void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13892{
13893 if (!dev->mode_config.rotation_property) {
13894 unsigned long flags = BIT(DRM_ROTATE_0) |
13895 BIT(DRM_ROTATE_180);
13896
13897 if (INTEL_INFO(dev)->gen >= 9)
13898 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13899
13900 dev->mode_config.rotation_property =
13901 drm_mode_create_rotation_property(dev, flags);
13902 }
13903 if (dev->mode_config.rotation_property)
13904 drm_object_attach_property(&plane->base.base,
13905 dev->mode_config.rotation_property,
13906 plane->base.state->rotation);
13907}
13908
Matt Roper3d7d6512014-06-10 08:28:13 -070013909static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013910intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013911 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013912 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013913{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013914 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013915 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013916 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013917 unsigned stride;
13918 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013919
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013920 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13921 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013922 DRM_PLANE_HELPER_NO_SCALING,
13923 DRM_PLANE_HELPER_NO_SCALING,
13924 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013925 if (ret)
13926 return ret;
13927
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013928 /* if we want to turn off the cursor ignore width and height */
13929 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013930 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013931
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013932 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013933 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013934 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13935 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013936 return -EINVAL;
13937 }
13938
Matt Roperea2c67b2014-12-23 10:41:52 -080013939 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13940 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013941 DRM_DEBUG_KMS("buffer is too small\n");
13942 return -ENOMEM;
13943 }
13944
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013945 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013946 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013947 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013948 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013949
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013950 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013951}
13952
Matt Roperf4a2cf22014-12-01 15:40:12 -080013953static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013954intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013955 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013956{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013957 intel_crtc_update_cursor(crtc, false);
13958}
13959
13960static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013961intel_commit_cursor_plane(struct drm_plane *plane,
13962 struct intel_plane_state *state)
13963{
Matt Roper2b875c22014-12-01 15:40:13 -080013964 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013965 struct drm_device *dev = plane->dev;
13966 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013967 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013968 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013969
Matt Roperea2c67b2014-12-23 10:41:52 -080013970 crtc = crtc ? crtc : plane->crtc;
13971 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013972
Gustavo Padovana912f122014-12-01 15:40:10 -080013973 if (intel_crtc->cursor_bo == obj)
13974 goto update;
13975
Matt Roperf4a2cf22014-12-01 15:40:12 -080013976 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013977 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013978 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013979 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013980 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013981 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013982
Gustavo Padovana912f122014-12-01 15:40:10 -080013983 intel_crtc->cursor_addr = addr;
13984 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013985
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013986update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020013987 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013988}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013989
Matt Roper3d7d6512014-06-10 08:28:13 -070013990static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13991 int pipe)
13992{
13993 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013994 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013995
13996 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13997 if (cursor == NULL)
13998 return NULL;
13999
Matt Roper8e7d6882015-01-21 16:35:41 -080014000 state = intel_create_plane_state(&cursor->base);
14001 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014002 kfree(cursor);
14003 return NULL;
14004 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014005 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014006
Matt Roper3d7d6512014-06-10 08:28:13 -070014007 cursor->can_scale = false;
14008 cursor->max_downscale = 1;
14009 cursor->pipe = pipe;
14010 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014011 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014012 cursor->check_plane = intel_check_cursor_plane;
14013 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014014 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014015
14016 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014017 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014018 intel_cursor_formats,
14019 ARRAY_SIZE(intel_cursor_formats),
14020 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014021
14022 if (INTEL_INFO(dev)->gen >= 4) {
14023 if (!dev->mode_config.rotation_property)
14024 dev->mode_config.rotation_property =
14025 drm_mode_create_rotation_property(dev,
14026 BIT(DRM_ROTATE_0) |
14027 BIT(DRM_ROTATE_180));
14028 if (dev->mode_config.rotation_property)
14029 drm_object_attach_property(&cursor->base.base,
14030 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014031 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014032 }
14033
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014034 if (INTEL_INFO(dev)->gen >=9)
14035 state->scaler_id = -1;
14036
Matt Roperea2c67b2014-12-23 10:41:52 -080014037 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14038
Matt Roper3d7d6512014-06-10 08:28:13 -070014039 return &cursor->base;
14040}
14041
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014042static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14043 struct intel_crtc_state *crtc_state)
14044{
14045 int i;
14046 struct intel_scaler *intel_scaler;
14047 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14048
14049 for (i = 0; i < intel_crtc->num_scalers; i++) {
14050 intel_scaler = &scaler_state->scalers[i];
14051 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014052 intel_scaler->mode = PS_SCALER_MODE_DYN;
14053 }
14054
14055 scaler_state->scaler_id = -1;
14056}
14057
Hannes Ederb358d0a2008-12-18 21:18:47 +010014058static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014059{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014060 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014061 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014062 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014063 struct drm_plane *primary = NULL;
14064 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014065 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014066
Daniel Vetter955382f2013-09-19 14:05:45 +020014067 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014068 if (intel_crtc == NULL)
14069 return;
14070
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014071 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14072 if (!crtc_state)
14073 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014074 intel_crtc->config = crtc_state;
14075 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014076 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014077
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014078 /* initialize shared scalers */
14079 if (INTEL_INFO(dev)->gen >= 9) {
14080 if (pipe == PIPE_C)
14081 intel_crtc->num_scalers = 1;
14082 else
14083 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14084
14085 skl_init_scalers(dev, intel_crtc, crtc_state);
14086 }
14087
Matt Roper465c1202014-05-29 08:06:54 -070014088 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014089 if (!primary)
14090 goto fail;
14091
14092 cursor = intel_cursor_plane_create(dev, pipe);
14093 if (!cursor)
14094 goto fail;
14095
Matt Roper465c1202014-05-29 08:06:54 -070014096 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014097 cursor, &intel_crtc_funcs);
14098 if (ret)
14099 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014100
14101 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014102 for (i = 0; i < 256; i++) {
14103 intel_crtc->lut_r[i] = i;
14104 intel_crtc->lut_g[i] = i;
14105 intel_crtc->lut_b[i] = i;
14106 }
14107
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014108 /*
14109 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014110 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014111 */
Jesse Barnes80824002009-09-10 15:28:06 -070014112 intel_crtc->pipe = pipe;
14113 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014114 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014115 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014116 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014117 }
14118
Chris Wilson4b0e3332014-05-30 16:35:26 +030014119 intel_crtc->cursor_base = ~0;
14120 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014121 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014122
Ville Syrjälä852eb002015-06-24 22:00:07 +030014123 intel_crtc->wm.cxsr_allowed = true;
14124
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014125 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14126 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14127 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14128 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14129
Jesse Barnes79e53942008-11-07 14:24:08 -080014130 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014131
14132 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014133 return;
14134
14135fail:
14136 if (primary)
14137 drm_plane_cleanup(primary);
14138 if (cursor)
14139 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014140 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014141 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014142}
14143
Jesse Barnes752aa882013-10-31 18:55:49 +020014144enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14145{
14146 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014147 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014148
Rob Clark51fd3712013-11-19 12:10:12 -050014149 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014150
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014151 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014152 return INVALID_PIPE;
14153
14154 return to_intel_crtc(encoder->crtc)->pipe;
14155}
14156
Carl Worth08d7b3d2009-04-29 14:43:54 -070014157int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014158 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014159{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014160 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014161 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014162 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014163
Rob Clark7707e652014-07-17 23:30:04 -040014164 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014165
Rob Clark7707e652014-07-17 23:30:04 -040014166 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014167 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014168 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014169 }
14170
Rob Clark7707e652014-07-17 23:30:04 -040014171 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014172 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014173
Daniel Vetterc05422d2009-08-11 16:05:30 +020014174 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014175}
14176
Daniel Vetter66a92782012-07-12 20:08:18 +020014177static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014178{
Daniel Vetter66a92782012-07-12 20:08:18 +020014179 struct drm_device *dev = encoder->base.dev;
14180 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014181 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014182 int entry = 0;
14183
Damien Lespiaub2784e12014-08-05 11:29:37 +010014184 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014185 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014186 index_mask |= (1 << entry);
14187
Jesse Barnes79e53942008-11-07 14:24:08 -080014188 entry++;
14189 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014190
Jesse Barnes79e53942008-11-07 14:24:08 -080014191 return index_mask;
14192}
14193
Chris Wilson4d302442010-12-14 19:21:29 +000014194static bool has_edp_a(struct drm_device *dev)
14195{
14196 struct drm_i915_private *dev_priv = dev->dev_private;
14197
14198 if (!IS_MOBILE(dev))
14199 return false;
14200
14201 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14202 return false;
14203
Damien Lespiaue3589902014-02-07 19:12:50 +000014204 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014205 return false;
14206
14207 return true;
14208}
14209
Jesse Barnes84b4e042014-06-25 08:24:29 -070014210static bool intel_crt_present(struct drm_device *dev)
14211{
14212 struct drm_i915_private *dev_priv = dev->dev_private;
14213
Damien Lespiau884497e2013-12-03 13:56:23 +000014214 if (INTEL_INFO(dev)->gen >= 9)
14215 return false;
14216
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014217 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014218 return false;
14219
14220 if (IS_CHERRYVIEW(dev))
14221 return false;
14222
14223 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14224 return false;
14225
14226 return true;
14227}
14228
Jesse Barnes79e53942008-11-07 14:24:08 -080014229static void intel_setup_outputs(struct drm_device *dev)
14230{
Eric Anholt725e30a2009-01-22 13:01:02 -080014231 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014232 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014233 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014234
Daniel Vetterc9093352013-06-06 22:22:47 +020014235 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014236
Jesse Barnes84b4e042014-06-25 08:24:29 -070014237 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014238 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014239
Vandana Kannanc776eb22014-08-19 12:05:01 +053014240 if (IS_BROXTON(dev)) {
14241 /*
14242 * FIXME: Broxton doesn't support port detection via the
14243 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14244 * detect the ports.
14245 */
14246 intel_ddi_init(dev, PORT_A);
14247 intel_ddi_init(dev, PORT_B);
14248 intel_ddi_init(dev, PORT_C);
14249 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014250 int found;
14251
Jesse Barnesde31fac2015-03-06 15:53:32 -080014252 /*
14253 * Haswell uses DDI functions to detect digital outputs.
14254 * On SKL pre-D0 the strap isn't connected, so we assume
14255 * it's there.
14256 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014257 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014258 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014259 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014260 intel_ddi_init(dev, PORT_A);
14261
14262 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14263 * register */
14264 found = I915_READ(SFUSE_STRAP);
14265
14266 if (found & SFUSE_STRAP_DDIB_DETECTED)
14267 intel_ddi_init(dev, PORT_B);
14268 if (found & SFUSE_STRAP_DDIC_DETECTED)
14269 intel_ddi_init(dev, PORT_C);
14270 if (found & SFUSE_STRAP_DDID_DETECTED)
14271 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014272 /*
14273 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14274 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014275 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014276 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14277 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14278 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14279 intel_ddi_init(dev, PORT_E);
14280
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014281 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014282 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014283 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014284
14285 if (has_edp_a(dev))
14286 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014287
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014288 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014289 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014290 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014291 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014292 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014293 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014294 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014295 }
14296
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014297 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014298 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014299
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014300 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014301 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014302
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014303 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014304 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014305
Daniel Vetter270b3042012-10-27 15:52:05 +020014306 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014307 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014308 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014309 /*
14310 * The DP_DETECTED bit is the latched state of the DDC
14311 * SDA pin at boot. However since eDP doesn't require DDC
14312 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14313 * eDP ports may have been muxed to an alternate function.
14314 * Thus we can't rely on the DP_DETECTED bit alone to detect
14315 * eDP ports. Consult the VBT as well as DP_DETECTED to
14316 * detect eDP ports.
14317 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014318 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014319 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014320 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14321 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014322 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014323 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014324
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014325 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014326 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014327 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14328 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014329 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014330 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014331
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014332 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014333 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014334 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14335 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14336 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14337 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014338 }
14339
Jani Nikula3cfca972013-08-27 15:12:26 +030014340 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014341 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014342 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014343
Paulo Zanonie2debe92013-02-18 19:00:27 -030014344 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014345 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014346 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014347 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014348 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014349 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014350 }
Ma Ling27185ae2009-08-24 13:50:23 +080014351
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014352 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014353 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014354 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014355
14356 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014357
Paulo Zanonie2debe92013-02-18 19:00:27 -030014358 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014359 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014360 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014361 }
Ma Ling27185ae2009-08-24 13:50:23 +080014362
Paulo Zanonie2debe92013-02-18 19:00:27 -030014363 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014364
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014365 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014366 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014367 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014368 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014369 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014370 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014371 }
Ma Ling27185ae2009-08-24 13:50:23 +080014372
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014373 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014374 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014375 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014376 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014377 intel_dvo_init(dev);
14378
Zhenyu Wang103a1962009-11-27 11:44:36 +080014379 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014380 intel_tv_init(dev);
14381
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014382 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014383
Damien Lespiaub2784e12014-08-05 11:29:37 +010014384 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014385 encoder->base.possible_crtcs = encoder->crtc_mask;
14386 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014387 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014388 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014389
Paulo Zanonidde86e22012-12-01 12:04:25 -020014390 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014391
14392 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014393}
14394
14395static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14396{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014397 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014398 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014399
Daniel Vetteref2d6332014-02-10 18:00:38 +010014400 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014401 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014402 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014403 drm_gem_object_unreference(&intel_fb->obj->base);
14404 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014405 kfree(intel_fb);
14406}
14407
14408static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014409 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014410 unsigned int *handle)
14411{
14412 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014413 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014414
Chris Wilson05394f32010-11-08 19:18:58 +000014415 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014416}
14417
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014418static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14419 struct drm_file *file,
14420 unsigned flags, unsigned color,
14421 struct drm_clip_rect *clips,
14422 unsigned num_clips)
14423{
14424 struct drm_device *dev = fb->dev;
14425 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14426 struct drm_i915_gem_object *obj = intel_fb->obj;
14427
14428 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014429 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014430 mutex_unlock(&dev->struct_mutex);
14431
14432 return 0;
14433}
14434
Jesse Barnes79e53942008-11-07 14:24:08 -080014435static const struct drm_framebuffer_funcs intel_fb_funcs = {
14436 .destroy = intel_user_framebuffer_destroy,
14437 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014438 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014439};
14440
Damien Lespiaub3218032015-02-27 11:15:18 +000014441static
14442u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14443 uint32_t pixel_format)
14444{
14445 u32 gen = INTEL_INFO(dev)->gen;
14446
14447 if (gen >= 9) {
14448 /* "The stride in bytes must not exceed the of the size of 8K
14449 * pixels and 32K bytes."
14450 */
14451 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14452 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14453 return 32*1024;
14454 } else if (gen >= 4) {
14455 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14456 return 16*1024;
14457 else
14458 return 32*1024;
14459 } else if (gen >= 3) {
14460 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14461 return 8*1024;
14462 else
14463 return 16*1024;
14464 } else {
14465 /* XXX DSPC is limited to 4k tiled */
14466 return 8*1024;
14467 }
14468}
14469
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014470static int intel_framebuffer_init(struct drm_device *dev,
14471 struct intel_framebuffer *intel_fb,
14472 struct drm_mode_fb_cmd2 *mode_cmd,
14473 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014474{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014475 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014476 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014477 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014478
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014479 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14480
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014481 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14482 /* Enforce that fb modifier and tiling mode match, but only for
14483 * X-tiled. This is needed for FBC. */
14484 if (!!(obj->tiling_mode == I915_TILING_X) !=
14485 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14486 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14487 return -EINVAL;
14488 }
14489 } else {
14490 if (obj->tiling_mode == I915_TILING_X)
14491 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14492 else if (obj->tiling_mode == I915_TILING_Y) {
14493 DRM_DEBUG("No Y tiling for legacy addfb\n");
14494 return -EINVAL;
14495 }
14496 }
14497
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014498 /* Passed in modifier sanity checking. */
14499 switch (mode_cmd->modifier[0]) {
14500 case I915_FORMAT_MOD_Y_TILED:
14501 case I915_FORMAT_MOD_Yf_TILED:
14502 if (INTEL_INFO(dev)->gen < 9) {
14503 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14504 mode_cmd->modifier[0]);
14505 return -EINVAL;
14506 }
14507 case DRM_FORMAT_MOD_NONE:
14508 case I915_FORMAT_MOD_X_TILED:
14509 break;
14510 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014511 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14512 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014513 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014514 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014515
Damien Lespiaub3218032015-02-27 11:15:18 +000014516 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14517 mode_cmd->pixel_format);
14518 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14519 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14520 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014521 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014522 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014523
Damien Lespiaub3218032015-02-27 11:15:18 +000014524 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14525 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014526 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014527 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14528 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014529 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014530 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014531 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014532 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014533
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014534 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014535 mode_cmd->pitches[0] != obj->stride) {
14536 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14537 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014538 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014539 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014540
Ville Syrjälä57779d02012-10-31 17:50:14 +020014541 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014542 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014543 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014544 case DRM_FORMAT_RGB565:
14545 case DRM_FORMAT_XRGB8888:
14546 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014547 break;
14548 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014549 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014550 DRM_DEBUG("unsupported pixel format: %s\n",
14551 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014552 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014553 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014554 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014555 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014556 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14557 DRM_DEBUG("unsupported pixel format: %s\n",
14558 drm_get_format_name(mode_cmd->pixel_format));
14559 return -EINVAL;
14560 }
14561 break;
14562 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014563 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014564 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014565 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014566 DRM_DEBUG("unsupported pixel format: %s\n",
14567 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014568 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014569 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014570 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014571 case DRM_FORMAT_ABGR2101010:
14572 if (!IS_VALLEYVIEW(dev)) {
14573 DRM_DEBUG("unsupported pixel format: %s\n",
14574 drm_get_format_name(mode_cmd->pixel_format));
14575 return -EINVAL;
14576 }
14577 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014578 case DRM_FORMAT_YUYV:
14579 case DRM_FORMAT_UYVY:
14580 case DRM_FORMAT_YVYU:
14581 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014582 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014583 DRM_DEBUG("unsupported pixel format: %s\n",
14584 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014585 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014586 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014587 break;
14588 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014589 DRM_DEBUG("unsupported pixel format: %s\n",
14590 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014591 return -EINVAL;
14592 }
14593
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014594 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14595 if (mode_cmd->offsets[0] != 0)
14596 return -EINVAL;
14597
Damien Lespiauec2c9812015-01-20 12:51:45 +000014598 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014599 mode_cmd->pixel_format,
14600 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014601 /* FIXME drm helper for size checks (especially planar formats)? */
14602 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14603 return -EINVAL;
14604
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014605 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14606 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014607 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014608
Jesse Barnes79e53942008-11-07 14:24:08 -080014609 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14610 if (ret) {
14611 DRM_ERROR("framebuffer init failed %d\n", ret);
14612 return ret;
14613 }
14614
Jesse Barnes79e53942008-11-07 14:24:08 -080014615 return 0;
14616}
14617
Jesse Barnes79e53942008-11-07 14:24:08 -080014618static struct drm_framebuffer *
14619intel_user_framebuffer_create(struct drm_device *dev,
14620 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014621 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014622{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014623 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014624 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014625
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014626 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14627 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014628 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014629 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014630
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014631 fb = intel_framebuffer_create(dev, mode_cmd, obj);
14632 if (IS_ERR(fb))
14633 drm_gem_object_unreference_unlocked(&obj->base);
14634
14635 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014636}
14637
Daniel Vetter06957262015-08-10 13:34:08 +020014638#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014639static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014640{
14641}
14642#endif
14643
Jesse Barnes79e53942008-11-07 14:24:08 -080014644static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014645 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014646 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014647 .atomic_check = intel_atomic_check,
14648 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014649 .atomic_state_alloc = intel_atomic_state_alloc,
14650 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014651};
14652
Jesse Barnese70236a2009-09-21 10:42:27 -070014653/* Set up chip specific display functions */
14654static void intel_init_display(struct drm_device *dev)
14655{
14656 struct drm_i915_private *dev_priv = dev->dev_private;
14657
Daniel Vetteree9300b2013-06-03 22:40:22 +020014658 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14659 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014660 else if (IS_CHERRYVIEW(dev))
14661 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014662 else if (IS_VALLEYVIEW(dev))
14663 dev_priv->display.find_dpll = vlv_find_best_dpll;
14664 else if (IS_PINEVIEW(dev))
14665 dev_priv->display.find_dpll = pnv_find_best_dpll;
14666 else
14667 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14668
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014669 if (INTEL_INFO(dev)->gen >= 9) {
14670 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014671 dev_priv->display.get_initial_plane_config =
14672 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014673 dev_priv->display.crtc_compute_clock =
14674 haswell_crtc_compute_clock;
14675 dev_priv->display.crtc_enable = haswell_crtc_enable;
14676 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014677 dev_priv->display.update_primary_plane =
14678 skylake_update_primary_plane;
14679 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014680 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014681 dev_priv->display.get_initial_plane_config =
14682 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014683 dev_priv->display.crtc_compute_clock =
14684 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014685 dev_priv->display.crtc_enable = haswell_crtc_enable;
14686 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014687 dev_priv->display.update_primary_plane =
14688 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014689 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014690 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014691 dev_priv->display.get_initial_plane_config =
14692 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014693 dev_priv->display.crtc_compute_clock =
14694 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014695 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14696 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014697 dev_priv->display.update_primary_plane =
14698 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014699 } else if (IS_VALLEYVIEW(dev)) {
14700 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014701 dev_priv->display.get_initial_plane_config =
14702 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014703 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014704 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14705 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014706 dev_priv->display.update_primary_plane =
14707 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014708 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014709 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014710 dev_priv->display.get_initial_plane_config =
14711 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014712 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014713 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14714 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014715 dev_priv->display.update_primary_plane =
14716 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014717 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014718
Jesse Barnese70236a2009-09-21 10:42:27 -070014719 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014720 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014721 dev_priv->display.get_display_clock_speed =
14722 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014723 else if (IS_BROXTON(dev))
14724 dev_priv->display.get_display_clock_speed =
14725 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014726 else if (IS_BROADWELL(dev))
14727 dev_priv->display.get_display_clock_speed =
14728 broadwell_get_display_clock_speed;
14729 else if (IS_HASWELL(dev))
14730 dev_priv->display.get_display_clock_speed =
14731 haswell_get_display_clock_speed;
14732 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014733 dev_priv->display.get_display_clock_speed =
14734 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014735 else if (IS_GEN5(dev))
14736 dev_priv->display.get_display_clock_speed =
14737 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014738 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014739 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014740 dev_priv->display.get_display_clock_speed =
14741 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014742 else if (IS_GM45(dev))
14743 dev_priv->display.get_display_clock_speed =
14744 gm45_get_display_clock_speed;
14745 else if (IS_CRESTLINE(dev))
14746 dev_priv->display.get_display_clock_speed =
14747 i965gm_get_display_clock_speed;
14748 else if (IS_PINEVIEW(dev))
14749 dev_priv->display.get_display_clock_speed =
14750 pnv_get_display_clock_speed;
14751 else if (IS_G33(dev) || IS_G4X(dev))
14752 dev_priv->display.get_display_clock_speed =
14753 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014754 else if (IS_I915G(dev))
14755 dev_priv->display.get_display_clock_speed =
14756 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014757 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014758 dev_priv->display.get_display_clock_speed =
14759 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014760 else if (IS_PINEVIEW(dev))
14761 dev_priv->display.get_display_clock_speed =
14762 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014763 else if (IS_I915GM(dev))
14764 dev_priv->display.get_display_clock_speed =
14765 i915gm_get_display_clock_speed;
14766 else if (IS_I865G(dev))
14767 dev_priv->display.get_display_clock_speed =
14768 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014769 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014770 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014771 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014772 else { /* 830 */
14773 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014774 dev_priv->display.get_display_clock_speed =
14775 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014776 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014777
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014778 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014779 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014780 } else if (IS_GEN6(dev)) {
14781 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014782 } else if (IS_IVYBRIDGE(dev)) {
14783 /* FIXME: detect B0+ stepping and use auto training */
14784 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014785 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014786 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014787 if (IS_BROADWELL(dev)) {
14788 dev_priv->display.modeset_commit_cdclk =
14789 broadwell_modeset_commit_cdclk;
14790 dev_priv->display.modeset_calc_cdclk =
14791 broadwell_modeset_calc_cdclk;
14792 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014793 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014794 dev_priv->display.modeset_commit_cdclk =
14795 valleyview_modeset_commit_cdclk;
14796 dev_priv->display.modeset_calc_cdclk =
14797 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014798 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014799 dev_priv->display.modeset_commit_cdclk =
14800 broxton_modeset_commit_cdclk;
14801 dev_priv->display.modeset_calc_cdclk =
14802 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014803 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014804
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014805 switch (INTEL_INFO(dev)->gen) {
14806 case 2:
14807 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14808 break;
14809
14810 case 3:
14811 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14812 break;
14813
14814 case 4:
14815 case 5:
14816 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14817 break;
14818
14819 case 6:
14820 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14821 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014822 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014823 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014824 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14825 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014826 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014827 /* Drop through - unsupported since execlist only. */
14828 default:
14829 /* Default just returns -ENODEV to indicate unsupported */
14830 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014831 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014832
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014833 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014834}
14835
Jesse Barnesb690e962010-07-19 13:53:12 -070014836/*
14837 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14838 * resume, or other times. This quirk makes sure that's the case for
14839 * affected systems.
14840 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014841static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014842{
14843 struct drm_i915_private *dev_priv = dev->dev_private;
14844
14845 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014846 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014847}
14848
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014849static void quirk_pipeb_force(struct drm_device *dev)
14850{
14851 struct drm_i915_private *dev_priv = dev->dev_private;
14852
14853 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14854 DRM_INFO("applying pipe b force quirk\n");
14855}
14856
Keith Packard435793d2011-07-12 14:56:22 -070014857/*
14858 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14859 */
14860static void quirk_ssc_force_disable(struct drm_device *dev)
14861{
14862 struct drm_i915_private *dev_priv = dev->dev_private;
14863 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014864 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014865}
14866
Carsten Emde4dca20e2012-03-15 15:56:26 +010014867/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014868 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14869 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014870 */
14871static void quirk_invert_brightness(struct drm_device *dev)
14872{
14873 struct drm_i915_private *dev_priv = dev->dev_private;
14874 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014875 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014876}
14877
Scot Doyle9c72cc62014-07-03 23:27:50 +000014878/* Some VBT's incorrectly indicate no backlight is present */
14879static void quirk_backlight_present(struct drm_device *dev)
14880{
14881 struct drm_i915_private *dev_priv = dev->dev_private;
14882 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14883 DRM_INFO("applying backlight present quirk\n");
14884}
14885
Jesse Barnesb690e962010-07-19 13:53:12 -070014886struct intel_quirk {
14887 int device;
14888 int subsystem_vendor;
14889 int subsystem_device;
14890 void (*hook)(struct drm_device *dev);
14891};
14892
Egbert Eich5f85f172012-10-14 15:46:38 +020014893/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14894struct intel_dmi_quirk {
14895 void (*hook)(struct drm_device *dev);
14896 const struct dmi_system_id (*dmi_id_list)[];
14897};
14898
14899static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14900{
14901 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14902 return 1;
14903}
14904
14905static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14906 {
14907 .dmi_id_list = &(const struct dmi_system_id[]) {
14908 {
14909 .callback = intel_dmi_reverse_brightness,
14910 .ident = "NCR Corporation",
14911 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14912 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14913 },
14914 },
14915 { } /* terminating entry */
14916 },
14917 .hook = quirk_invert_brightness,
14918 },
14919};
14920
Ben Widawskyc43b5632012-04-16 14:07:40 -070014921static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014922 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14923 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14924
Jesse Barnesb690e962010-07-19 13:53:12 -070014925 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14926 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14927
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014928 /* 830 needs to leave pipe A & dpll A up */
14929 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14930
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014931 /* 830 needs to leave pipe B & dpll B up */
14932 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14933
Keith Packard435793d2011-07-12 14:56:22 -070014934 /* Lenovo U160 cannot use SSC on LVDS */
14935 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014936
14937 /* Sony Vaio Y cannot use SSC on LVDS */
14938 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014939
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014940 /* Acer Aspire 5734Z must invert backlight brightness */
14941 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14942
14943 /* Acer/eMachines G725 */
14944 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14945
14946 /* Acer/eMachines e725 */
14947 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14948
14949 /* Acer/Packard Bell NCL20 */
14950 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14951
14952 /* Acer Aspire 4736Z */
14953 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014954
14955 /* Acer Aspire 5336 */
14956 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014957
14958 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14959 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014960
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014961 /* Acer C720 Chromebook (Core i3 4005U) */
14962 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14963
jens steinb2a96012014-10-28 20:25:53 +010014964 /* Apple Macbook 2,1 (Core 2 T7400) */
14965 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14966
Scot Doyled4967d82014-07-03 23:27:52 +000014967 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14968 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014969
14970 /* HP Chromebook 14 (Celeron 2955U) */
14971 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014972
14973 /* Dell Chromebook 11 */
14974 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014975};
14976
14977static void intel_init_quirks(struct drm_device *dev)
14978{
14979 struct pci_dev *d = dev->pdev;
14980 int i;
14981
14982 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14983 struct intel_quirk *q = &intel_quirks[i];
14984
14985 if (d->device == q->device &&
14986 (d->subsystem_vendor == q->subsystem_vendor ||
14987 q->subsystem_vendor == PCI_ANY_ID) &&
14988 (d->subsystem_device == q->subsystem_device ||
14989 q->subsystem_device == PCI_ANY_ID))
14990 q->hook(dev);
14991 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014992 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14993 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14994 intel_dmi_quirks[i].hook(dev);
14995 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014996}
14997
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014998/* Disable the VGA plane that we never use */
14999static void i915_disable_vga(struct drm_device *dev)
15000{
15001 struct drm_i915_private *dev_priv = dev->dev_private;
15002 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015003 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015004
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015005 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015006 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015007 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015008 sr1 = inb(VGA_SR_DATA);
15009 outb(sr1 | 1<<5, VGA_SR_DATA);
15010 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15011 udelay(300);
15012
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015013 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015014 POSTING_READ(vga_reg);
15015}
15016
Daniel Vetterf8175862012-04-10 15:50:11 +020015017void intel_modeset_init_hw(struct drm_device *dev)
15018{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015019 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015020 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015021 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015022 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015023}
15024
Jesse Barnes79e53942008-11-07 14:24:08 -080015025void intel_modeset_init(struct drm_device *dev)
15026{
Jesse Barnes652c3932009-08-17 13:31:43 -070015027 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015028 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015029 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015030 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015031
15032 drm_mode_config_init(dev);
15033
15034 dev->mode_config.min_width = 0;
15035 dev->mode_config.min_height = 0;
15036
Dave Airlie019d96c2011-09-29 16:20:42 +010015037 dev->mode_config.preferred_depth = 24;
15038 dev->mode_config.prefer_shadow = 1;
15039
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015040 dev->mode_config.allow_fb_modifiers = true;
15041
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015042 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015043
Jesse Barnesb690e962010-07-19 13:53:12 -070015044 intel_init_quirks(dev);
15045
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015046 intel_init_pm(dev);
15047
Ben Widawskye3c74752013-04-05 13:12:39 -070015048 if (INTEL_INFO(dev)->num_pipes == 0)
15049 return;
15050
Lukas Wunner69f92f62015-07-15 13:57:35 +020015051 /*
15052 * There may be no VBT; and if the BIOS enabled SSC we can
15053 * just keep using it to avoid unnecessary flicker. Whereas if the
15054 * BIOS isn't using it, don't assume it will work even if the VBT
15055 * indicates as much.
15056 */
15057 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15058 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15059 DREF_SSC1_ENABLE);
15060
15061 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15062 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15063 bios_lvds_use_ssc ? "en" : "dis",
15064 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15065 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15066 }
15067 }
15068
Jesse Barnese70236a2009-09-21 10:42:27 -070015069 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015070 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015071
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015072 if (IS_GEN2(dev)) {
15073 dev->mode_config.max_width = 2048;
15074 dev->mode_config.max_height = 2048;
15075 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015076 dev->mode_config.max_width = 4096;
15077 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015078 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015079 dev->mode_config.max_width = 8192;
15080 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015081 }
Damien Lespiau068be562014-03-28 14:17:49 +000015082
Ville Syrjälädc41c152014-08-13 11:57:05 +030015083 if (IS_845G(dev) || IS_I865G(dev)) {
15084 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15085 dev->mode_config.cursor_height = 1023;
15086 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015087 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15088 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15089 } else {
15090 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15091 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15092 }
15093
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015094 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015095
Zhao Yakui28c97732009-10-09 11:39:41 +080015096 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015097 INTEL_INFO(dev)->num_pipes,
15098 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015099
Damien Lespiau055e3932014-08-18 13:49:10 +010015100 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015101 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015102 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015103 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015104 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015105 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015106 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015107 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015108 }
15109
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015110 intel_update_czclk(dev_priv);
15111 intel_update_cdclk(dev);
15112
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015113 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015114
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015115 /* Just disable it once at startup */
15116 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015117 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015118
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015119 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015120 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015121 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015122
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015123 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015124 struct intel_initial_plane_config plane_config = {};
15125
Jesse Barnes46f297f2014-03-07 08:57:48 -080015126 if (!crtc->active)
15127 continue;
15128
Jesse Barnes46f297f2014-03-07 08:57:48 -080015129 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015130 * Note that reserving the BIOS fb up front prevents us
15131 * from stuffing other stolen allocations like the ring
15132 * on top. This prevents some ugliness at boot time, and
15133 * can even allow for smooth boot transitions if the BIOS
15134 * fb is large enough for the active pipe configuration.
15135 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015136 dev_priv->display.get_initial_plane_config(crtc,
15137 &plane_config);
15138
15139 /*
15140 * If the fb is shared between multiple heads, we'll
15141 * just get the first one.
15142 */
15143 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015144 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015145}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015146
Daniel Vetter7fad7982012-07-04 17:51:47 +020015147static void intel_enable_pipe_a(struct drm_device *dev)
15148{
15149 struct intel_connector *connector;
15150 struct drm_connector *crt = NULL;
15151 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015152 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015153
15154 /* We can't just switch on the pipe A, we need to set things up with a
15155 * proper mode and output configuration. As a gross hack, enable pipe A
15156 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015157 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015158 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15159 crt = &connector->base;
15160 break;
15161 }
15162 }
15163
15164 if (!crt)
15165 return;
15166
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015167 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015168 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015169}
15170
Daniel Vetterfa555832012-10-10 23:14:00 +020015171static bool
15172intel_check_plane_mapping(struct intel_crtc *crtc)
15173{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015174 struct drm_device *dev = crtc->base.dev;
15175 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015176 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015177
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015178 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015179 return true;
15180
Ville Syrjälä649636e2015-09-22 19:50:01 +030015181 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015182
15183 if ((val & DISPLAY_PLANE_ENABLE) &&
15184 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15185 return false;
15186
15187 return true;
15188}
15189
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015190static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15191{
15192 struct drm_device *dev = crtc->base.dev;
15193 struct intel_encoder *encoder;
15194
15195 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15196 return true;
15197
15198 return false;
15199}
15200
Daniel Vetter24929352012-07-02 20:28:59 +020015201static void intel_sanitize_crtc(struct intel_crtc *crtc)
15202{
15203 struct drm_device *dev = crtc->base.dev;
15204 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015205 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015206
Daniel Vetter24929352012-07-02 20:28:59 +020015207 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015208 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15209
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015210 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015211 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015212 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015213 struct intel_plane *plane;
15214
Daniel Vetter96256042015-02-13 21:03:42 +010015215 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015216
15217 /* Disable everything but the primary plane */
15218 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15219 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15220 continue;
15221
15222 plane->disable_plane(&plane->base, &crtc->base);
15223 }
Daniel Vetter96256042015-02-13 21:03:42 +010015224 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015225
Daniel Vetter24929352012-07-02 20:28:59 +020015226 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015227 * disable the crtc (and hence change the state) if it is wrong. Note
15228 * that gen4+ has a fixed plane -> pipe mapping. */
15229 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015230 bool plane;
15231
Daniel Vetter24929352012-07-02 20:28:59 +020015232 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15233 crtc->base.base.id);
15234
15235 /* Pipe has the wrong plane attached and the plane is active.
15236 * Temporarily change the plane mapping and disable everything
15237 * ... */
15238 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015239 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015240 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015241 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015242 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015243 }
Daniel Vetter24929352012-07-02 20:28:59 +020015244
Daniel Vetter7fad7982012-07-04 17:51:47 +020015245 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15246 crtc->pipe == PIPE_A && !crtc->active) {
15247 /* BIOS forgot to enable pipe A, this mostly happens after
15248 * resume. Force-enable the pipe to fix this, the update_dpms
15249 * call below we restore the pipe to the right state, but leave
15250 * the required bits on. */
15251 intel_enable_pipe_a(dev);
15252 }
15253
Daniel Vetter24929352012-07-02 20:28:59 +020015254 /* Adjust the state of the output pipe according to whether we
15255 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015256 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015257 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015258
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015259 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015260 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015261
15262 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015263 * functions or because of calls to intel_crtc_disable_noatomic,
15264 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015265 * pipe A quirk. */
15266 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15267 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015268 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015269 crtc->active ? "enabled" : "disabled");
15270
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015271 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015272 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015273 crtc->base.enabled = crtc->active;
15274
15275 /* Because we only establish the connector -> encoder ->
15276 * crtc links if something is active, this means the
15277 * crtc is now deactivated. Break the links. connector
15278 * -> encoder links are only establish when things are
15279 * actually up, hence no need to break them. */
15280 WARN_ON(crtc->active);
15281
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015282 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015283 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015284 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015285
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015286 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015287 /*
15288 * We start out with underrun reporting disabled to avoid races.
15289 * For correct bookkeeping mark this on active crtcs.
15290 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015291 * Also on gmch platforms we dont have any hardware bits to
15292 * disable the underrun reporting. Which means we need to start
15293 * out with underrun reporting disabled also on inactive pipes,
15294 * since otherwise we'll complain about the garbage we read when
15295 * e.g. coming up after runtime pm.
15296 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015297 * No protection against concurrent access is required - at
15298 * worst a fifo underrun happens which also sets this to false.
15299 */
15300 crtc->cpu_fifo_underrun_disabled = true;
15301 crtc->pch_fifo_underrun_disabled = true;
15302 }
Daniel Vetter24929352012-07-02 20:28:59 +020015303}
15304
15305static void intel_sanitize_encoder(struct intel_encoder *encoder)
15306{
15307 struct intel_connector *connector;
15308 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015309 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015310
15311 /* We need to check both for a crtc link (meaning that the
15312 * encoder is active and trying to read from a pipe) and the
15313 * pipe itself being active. */
15314 bool has_active_crtc = encoder->base.crtc &&
15315 to_intel_crtc(encoder->base.crtc)->active;
15316
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015317 for_each_intel_connector(dev, connector) {
15318 if (connector->base.encoder != &encoder->base)
15319 continue;
15320
15321 active = true;
15322 break;
15323 }
15324
15325 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015326 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15327 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015328 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015329
15330 /* Connector is active, but has no active pipe. This is
15331 * fallout from our resume register restoring. Disable
15332 * the encoder manually again. */
15333 if (encoder->base.crtc) {
15334 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15335 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015336 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015337 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015338 if (encoder->post_disable)
15339 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015340 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015341 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015342
15343 /* Inconsistent output/port/pipe state happens presumably due to
15344 * a bug in one of the get_hw_state functions. Or someplace else
15345 * in our code, like the register restore mess on resume. Clamp
15346 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015347 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015348 if (connector->encoder != encoder)
15349 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015350 connector->base.dpms = DRM_MODE_DPMS_OFF;
15351 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015352 }
15353 }
15354 /* Enabled encoders without active connectors will be fixed in
15355 * the crtc fixup. */
15356}
15357
Imre Deak04098752014-02-18 00:02:16 +020015358void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015359{
15360 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015361 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015362
Imre Deak04098752014-02-18 00:02:16 +020015363 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15364 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15365 i915_disable_vga(dev);
15366 }
15367}
15368
15369void i915_redisable_vga(struct drm_device *dev)
15370{
15371 struct drm_i915_private *dev_priv = dev->dev_private;
15372
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015373 /* This function can be called both from intel_modeset_setup_hw_state or
15374 * at a very early point in our resume sequence, where the power well
15375 * structures are not yet restored. Since this function is at a very
15376 * paranoid "someone might have enabled VGA while we were not looking"
15377 * level, just check if the power well is enabled instead of trying to
15378 * follow the "don't touch the power well if we don't need it" policy
15379 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015380 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015381 return;
15382
Imre Deak04098752014-02-18 00:02:16 +020015383 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015384}
15385
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015386static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015387{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015388 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015389
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015390 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015391}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015392
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015393/* FIXME read out full plane state for all planes */
15394static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015395{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015396 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015397 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015398 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015399
Matt Roper19b8d382015-09-24 15:53:17 -070015400 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015401 primary_get_hw_state(to_intel_plane(primary));
15402
15403 if (plane_state->visible)
15404 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015405}
15406
Daniel Vetter30e984d2013-06-05 13:34:17 +020015407static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015408{
15409 struct drm_i915_private *dev_priv = dev->dev_private;
15410 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015411 struct intel_crtc *crtc;
15412 struct intel_encoder *encoder;
15413 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015414 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015415
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015416 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015417 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015418 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015419 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015420
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015421 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015422 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015423
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015424 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015425 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015426
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015427 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015428
15429 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15430 crtc->base.base.id,
15431 crtc->active ? "enabled" : "disabled");
15432 }
15433
Daniel Vetter53589012013-06-05 13:34:16 +020015434 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15435 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15436
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015437 pll->on = pll->get_hw_state(dev_priv, pll,
15438 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015439 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015440 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015441 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015442 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015443 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015444 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015445 }
Daniel Vetter53589012013-06-05 13:34:16 +020015446 }
Daniel Vetter53589012013-06-05 13:34:16 +020015447
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015448 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015449 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015450
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015451 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015452 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015453 }
15454
Damien Lespiaub2784e12014-08-05 11:29:37 +010015455 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015456 pipe = 0;
15457
15458 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015459 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15460 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015461 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015462 } else {
15463 encoder->base.crtc = NULL;
15464 }
15465
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015466 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015467 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015468 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015469 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015470 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015471 }
15472
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015473 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015474 if (connector->get_hw_state(connector)) {
15475 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015476 connector->base.encoder = &connector->encoder->base;
15477 } else {
15478 connector->base.dpms = DRM_MODE_DPMS_OFF;
15479 connector->base.encoder = NULL;
15480 }
15481 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15482 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015483 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015484 connector->base.encoder ? "enabled" : "disabled");
15485 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015486
15487 for_each_intel_crtc(dev, crtc) {
15488 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15489
15490 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15491 if (crtc->base.state->active) {
15492 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15493 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15494 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15495
15496 /*
15497 * The initial mode needs to be set in order to keep
15498 * the atomic core happy. It wants a valid mode if the
15499 * crtc's enabled, so we do the above call.
15500 *
15501 * At this point some state updated by the connectors
15502 * in their ->detect() callback has not run yet, so
15503 * no recalculation can be done yet.
15504 *
15505 * Even if we could do a recalculation and modeset
15506 * right now it would cause a double modeset if
15507 * fbdev or userspace chooses a different initial mode.
15508 *
15509 * If that happens, someone indicated they wanted a
15510 * mode change, which means it's safe to do a full
15511 * recalculation.
15512 */
15513 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015514
15515 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15516 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015517 }
15518 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015519}
15520
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015521/* Scan out the current hw modeset state,
15522 * and sanitizes it to the current state
15523 */
15524static void
15525intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015526{
15527 struct drm_i915_private *dev_priv = dev->dev_private;
15528 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015529 struct intel_crtc *crtc;
15530 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015531 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015532
15533 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015534
15535 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015536 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015537 intel_sanitize_encoder(encoder);
15538 }
15539
Damien Lespiau055e3932014-08-18 13:49:10 +010015540 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015541 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15542 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015543 intel_dump_pipe_config(crtc, crtc->config,
15544 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015545 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015546
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015547 intel_modeset_update_connector_atomic_state(dev);
15548
Daniel Vetter35c95372013-07-17 06:55:04 +020015549 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15550 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15551
15552 if (!pll->on || pll->active)
15553 continue;
15554
15555 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15556
15557 pll->disable(dev_priv, pll);
15558 pll->on = false;
15559 }
15560
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015561 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015562 vlv_wm_get_hw_state(dev);
15563 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015564 skl_wm_get_hw_state(dev);
15565 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015566 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015567
15568 for_each_intel_crtc(dev, crtc) {
15569 unsigned long put_domains;
15570
15571 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15572 if (WARN_ON(put_domains))
15573 modeset_put_power_domains(dev_priv, put_domains);
15574 }
15575 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015576}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015577
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015578void intel_display_resume(struct drm_device *dev)
15579{
15580 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15581 struct intel_connector *conn;
15582 struct intel_plane *plane;
15583 struct drm_crtc *crtc;
15584 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015585
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015586 if (!state)
15587 return;
15588
15589 state->acquire_ctx = dev->mode_config.acquire_ctx;
15590
15591 /* preserve complete old state, including dpll */
15592 intel_atomic_get_shared_dpll_state(state);
15593
15594 for_each_crtc(dev, crtc) {
15595 struct drm_crtc_state *crtc_state =
15596 drm_atomic_get_crtc_state(state, crtc);
15597
15598 ret = PTR_ERR_OR_ZERO(crtc_state);
15599 if (ret)
15600 goto err;
15601
15602 /* force a restore */
15603 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015604 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015605
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015606 for_each_intel_plane(dev, plane) {
15607 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15608 if (ret)
15609 goto err;
15610 }
15611
15612 for_each_intel_connector(dev, conn) {
15613 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15614 if (ret)
15615 goto err;
15616 }
15617
15618 intel_modeset_setup_hw_state(dev);
15619
15620 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015621 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015622 if (!ret)
15623 return;
15624
15625err:
15626 DRM_ERROR("Restoring old state failed with %i\n", ret);
15627 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015628}
15629
15630void intel_modeset_gem_init(struct drm_device *dev)
15631{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015632 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015633 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015634 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015635
Imre Deakae484342014-03-31 15:10:44 +030015636 mutex_lock(&dev->struct_mutex);
15637 intel_init_gt_powersave(dev);
15638 mutex_unlock(&dev->struct_mutex);
15639
Chris Wilson1833b132012-05-09 11:56:28 +010015640 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015641
15642 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015643
15644 /*
15645 * Make sure any fbs we allocated at startup are properly
15646 * pinned & fenced. When we do the allocation it's too early
15647 * for this.
15648 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015649 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015650 obj = intel_fb_obj(c->primary->fb);
15651 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015652 continue;
15653
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015654 mutex_lock(&dev->struct_mutex);
15655 ret = intel_pin_and_fence_fb_obj(c->primary,
15656 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015657 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015658 mutex_unlock(&dev->struct_mutex);
15659 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015660 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15661 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015662 drm_framebuffer_unreference(c->primary->fb);
15663 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015664 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015665 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015666 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015667 }
15668 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015669
15670 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015671}
15672
Imre Deak4932e2c2014-02-11 17:12:48 +020015673void intel_connector_unregister(struct intel_connector *intel_connector)
15674{
15675 struct drm_connector *connector = &intel_connector->base;
15676
15677 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015678 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015679}
15680
Jesse Barnes79e53942008-11-07 14:24:08 -080015681void intel_modeset_cleanup(struct drm_device *dev)
15682{
Jesse Barnes652c3932009-08-17 13:31:43 -070015683 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015684 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015685
Imre Deak2eb52522014-11-19 15:30:05 +020015686 intel_disable_gt_powersave(dev);
15687
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015688 intel_backlight_unregister(dev);
15689
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015690 /*
15691 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015692 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015693 * experience fancy races otherwise.
15694 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015695 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015696
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015697 /*
15698 * Due to the hpd irq storm handling the hotplug work can re-arm the
15699 * poll handlers. Hence disable polling after hpd handling is shut down.
15700 */
Keith Packardf87ea762010-10-03 19:36:26 -070015701 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015702
Jesse Barnes723bfd72010-10-07 16:01:13 -070015703 intel_unregister_dsm_handler();
15704
Paulo Zanoni7733b492015-07-07 15:26:04 -030015705 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015706
Chris Wilson1630fe72011-07-08 12:22:42 +010015707 /* flush any delayed tasks or pending work */
15708 flush_scheduled_work();
15709
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015710 /* destroy the backlight and sysfs files before encoders/connectors */
15711 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015712 struct intel_connector *intel_connector;
15713
15714 intel_connector = to_intel_connector(connector);
15715 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015716 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015717
Jesse Barnes79e53942008-11-07 14:24:08 -080015718 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015719
15720 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015721
15722 mutex_lock(&dev->struct_mutex);
15723 intel_cleanup_gt_powersave(dev);
15724 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015725}
15726
Dave Airlie28d52042009-09-21 14:33:58 +100015727/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015728 * Return which encoder is currently attached for connector.
15729 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015730struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015731{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015732 return &intel_attached_encoder(connector)->base;
15733}
Jesse Barnes79e53942008-11-07 14:24:08 -080015734
Chris Wilsondf0e9242010-09-09 16:20:55 +010015735void intel_connector_attach_encoder(struct intel_connector *connector,
15736 struct intel_encoder *encoder)
15737{
15738 connector->encoder = encoder;
15739 drm_mode_connector_attach_encoder(&connector->base,
15740 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015741}
Dave Airlie28d52042009-09-21 14:33:58 +100015742
15743/*
15744 * set vga decode state - true == enable VGA decode
15745 */
15746int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15747{
15748 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015749 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015750 u16 gmch_ctrl;
15751
Chris Wilson75fa0412014-02-07 18:37:02 -020015752 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15753 DRM_ERROR("failed to read control word\n");
15754 return -EIO;
15755 }
15756
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015757 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15758 return 0;
15759
Dave Airlie28d52042009-09-21 14:33:58 +100015760 if (state)
15761 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15762 else
15763 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015764
15765 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15766 DRM_ERROR("failed to write control word\n");
15767 return -EIO;
15768 }
15769
Dave Airlie28d52042009-09-21 14:33:58 +100015770 return 0;
15771}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015772
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015773struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015774
15775 u32 power_well_driver;
15776
Chris Wilson63b66e52013-08-08 15:12:06 +020015777 int num_transcoders;
15778
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015779 struct intel_cursor_error_state {
15780 u32 control;
15781 u32 position;
15782 u32 base;
15783 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015784 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015785
15786 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015787 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015788 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015789 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015790 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015791
15792 struct intel_plane_error_state {
15793 u32 control;
15794 u32 stride;
15795 u32 size;
15796 u32 pos;
15797 u32 addr;
15798 u32 surface;
15799 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015800 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015801
15802 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015803 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015804 enum transcoder cpu_transcoder;
15805
15806 u32 conf;
15807
15808 u32 htotal;
15809 u32 hblank;
15810 u32 hsync;
15811 u32 vtotal;
15812 u32 vblank;
15813 u32 vsync;
15814 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015815};
15816
15817struct intel_display_error_state *
15818intel_display_capture_error_state(struct drm_device *dev)
15819{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015820 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015821 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015822 int transcoders[] = {
15823 TRANSCODER_A,
15824 TRANSCODER_B,
15825 TRANSCODER_C,
15826 TRANSCODER_EDP,
15827 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015828 int i;
15829
Chris Wilson63b66e52013-08-08 15:12:06 +020015830 if (INTEL_INFO(dev)->num_pipes == 0)
15831 return NULL;
15832
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015833 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015834 if (error == NULL)
15835 return NULL;
15836
Imre Deak190be112013-11-25 17:15:31 +020015837 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015838 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15839
Damien Lespiau055e3932014-08-18 13:49:10 +010015840 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015841 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015842 __intel_display_power_is_enabled(dev_priv,
15843 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015844 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015845 continue;
15846
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015847 error->cursor[i].control = I915_READ(CURCNTR(i));
15848 error->cursor[i].position = I915_READ(CURPOS(i));
15849 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015850
15851 error->plane[i].control = I915_READ(DSPCNTR(i));
15852 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015853 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015854 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015855 error->plane[i].pos = I915_READ(DSPPOS(i));
15856 }
Paulo Zanonica291362013-03-06 20:03:14 -030015857 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15858 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015859 if (INTEL_INFO(dev)->gen >= 4) {
15860 error->plane[i].surface = I915_READ(DSPSURF(i));
15861 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15862 }
15863
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015864 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015865
Sonika Jindal3abfce72014-07-21 15:23:43 +053015866 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015867 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015868 }
15869
15870 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15871 if (HAS_DDI(dev_priv->dev))
15872 error->num_transcoders++; /* Account for eDP. */
15873
15874 for (i = 0; i < error->num_transcoders; i++) {
15875 enum transcoder cpu_transcoder = transcoders[i];
15876
Imre Deakddf9c532013-11-27 22:02:02 +020015877 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015878 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015879 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015880 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015881 continue;
15882
Chris Wilson63b66e52013-08-08 15:12:06 +020015883 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15884
15885 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15886 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15887 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15888 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15889 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15890 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15891 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015892 }
15893
15894 return error;
15895}
15896
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015897#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15898
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015899void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015900intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015901 struct drm_device *dev,
15902 struct intel_display_error_state *error)
15903{
Damien Lespiau055e3932014-08-18 13:49:10 +010015904 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015905 int i;
15906
Chris Wilson63b66e52013-08-08 15:12:06 +020015907 if (!error)
15908 return;
15909
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015910 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015911 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015912 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015913 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015914 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015915 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015916 err_printf(m, " Power: %s\n",
15917 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015918 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015919 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015920
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015921 err_printf(m, "Plane [%d]:\n", i);
15922 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15923 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015924 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015925 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15926 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015927 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015928 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015929 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015930 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015931 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15932 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015933 }
15934
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015935 err_printf(m, "Cursor [%d]:\n", i);
15936 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15937 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15938 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015939 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015940
15941 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015942 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015943 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015944 err_printf(m, " Power: %s\n",
15945 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015946 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15947 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15948 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15949 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15950 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15951 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15952 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15953 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015954}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015955
15956void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15957{
15958 struct intel_crtc *crtc;
15959
15960 for_each_intel_crtc(dev, crtc) {
15961 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015962
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015963 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015964
15965 work = crtc->unpin_work;
15966
15967 if (work && work->event &&
15968 work->event->base.file_priv == file) {
15969 kfree(work->event);
15970 work->event = NULL;
15971 }
15972
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015973 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015974 }
15975}