blob: def35bbef63f9b9b6263038c7cb9c0b869ef884f [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
377// no instruction is needed for the conversion
378let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000379 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000381 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
383 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000384 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000385 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
387 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000390 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
391 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000392 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000393 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
394 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000395 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000396 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
397 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000398 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000399 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
409 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000410
411 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
440 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
441
442// Bitcasts between 256-bit vector types. Return the original type since
443// no instruction is needed for the conversion
444 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
473 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
474}
475
Craig Topper9d9251b2016-05-08 20:10:20 +0000476// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
477// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
478// swizzled by ExecutionDepsFix to pxor.
479// We set canFoldAsLoad because this can be converted to a constant-pool
480// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000481let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
482 isPseudo = 1, Predicates = [HasAVX512] in {
483def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000484 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
Craig Toppere5ce84a2016-05-08 21:33:53 +0000487let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
488 isPseudo = 1, Predicates = [HasVLX] in {
489def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
490 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
491def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
492 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
493}
494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000495//===----------------------------------------------------------------------===//
496// AVX-512 - VECTOR INSERT
497//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000498multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
499 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
502 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
503 "vinsert" # From.EltTypeName # "x" # From.NumElts,
504 "$src3, $src2, $src1", "$src1, $src2, $src3",
505 (vinsert_insert:$src3 (To.VT To.RC:$src1),
506 (From.VT From.RC:$src2),
507 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000508
Igor Breger0ede3cb2015-09-20 06:52:42 +0000509 let mayLoad = 1 in
510 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
511 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
512 "vinsert" # From.EltTypeName # "x" # From.NumElts,
513 "$src3, $src2, $src1", "$src1, $src2, $src3",
514 (vinsert_insert:$src3 (To.VT To.RC:$src1),
515 (From.VT (bitconvert (From.LdFrag addr:$src2))),
516 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
517 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000518 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000519}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000520
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
522 X86VectorVTInfo To, PatFrag vinsert_insert,
523 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
524 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rr")
528 To.RC:$src1, From.RC:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530
531 def : Pat<(vinsert_insert:$ins
532 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
534 (iPTR imm)),
535 (To.VT (!cast<Instruction>(InstrStr#"rm")
536 To.RC:$src1, addr:$src2,
537 (INSERT_get_vinsert_imm To.RC:$ins)))>;
538 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539}
540
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000541multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
542 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000543
544 let Predicates = [HasVLX] in
545 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 4, EltVT32, VR128X>,
547 X86VectorVTInfo< 8, EltVT32, VR256X>,
548 vinsert128_insert>, EVEX_V256;
549
550 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000551 X86VectorVTInfo< 4, EltVT32, VR128X>,
552 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000553 vinsert128_insert>, EVEX_V512;
554
555 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000556 X86VectorVTInfo< 4, EltVT64, VR256X>,
557 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000558 vinsert256_insert>, VEX_W, EVEX_V512;
559
560 let Predicates = [HasVLX, HasDQI] in
561 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
562 X86VectorVTInfo< 2, EltVT64, VR128X>,
563 X86VectorVTInfo< 4, EltVT64, VR256X>,
564 vinsert128_insert>, VEX_W, EVEX_V256;
565
566 let Predicates = [HasDQI] in {
567 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
568 X86VectorVTInfo< 2, EltVT64, VR128X>,
569 X86VectorVTInfo< 8, EltVT64, VR512>,
570 vinsert128_insert>, VEX_W, EVEX_V512;
571
572 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
573 X86VectorVTInfo< 8, EltVT32, VR256X>,
574 X86VectorVTInfo<16, EltVT32, VR512>,
575 vinsert256_insert>, EVEX_V512;
576 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577}
578
Adam Nemet4e2ef472014-10-02 23:18:28 +0000579defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
580defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000581
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582// Codegen pattern with the alternative types,
583// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
584defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
586defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
588
589defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
593
594defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
595 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
596defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
598
599// Codegen pattern with the alternative types insert VEC128 into VEC256
600defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
601 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
602defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
603 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
604// Codegen pattern with the alternative types insert VEC128 into VEC512
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
609// Codegen pattern with the alternative types insert VEC256 into VEC512
610defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
611 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
612defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
613 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
614
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615// vinsertps - insert f32 to XMM
616def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000617 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000618 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000619 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620 EVEX_4V;
621def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000622 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000623 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000624 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000625 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
626 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
627
628//===----------------------------------------------------------------------===//
629// AVX-512 VECTOR EXTRACT
630//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631
Igor Breger7f69a992015-09-10 12:54:54 +0000632multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
633 X86VectorVTInfo To> {
634 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000635 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000636 def NAME # To.NumElts:
637 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
638 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
639}
Renato Golindb7ea862015-09-09 19:44:40 +0000640
Igor Breger7f69a992015-09-10 12:54:54 +0000641multiclass vextract_for_size<int Opcode,
642 X86VectorVTInfo From, X86VectorVTInfo To,
643 PatFrag vextract_extract> :
644 vextract_for_size_first_position_lowering<From, To> {
645
646 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
647 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
648 // vextract_extract), we interesting only in patterns without mask,
649 // intrinsics pattern match generated bellow.
650 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
651 (ins From.RC:$src1, i32u8imm:$idx),
652 "vextract" # To.EltTypeName # "x" # To.NumElts,
653 "$idx, $src1", "$src1, $idx",
654 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
655 (iPTR imm)))]>,
656 AVX512AIi8Base, EVEX;
657 let mayStore = 1 in {
Craig Topperd5da6a32016-05-21 22:50:09 +0000658 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topperdb960ed2016-05-21 22:50:14 +0000659 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000660 "vextract" # To.EltTypeName # "x" # To.NumElts #
Craig Topperdb960ed2016-05-21 22:50:14 +0000661 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
662 [(store (To.VT (vextract_extract:$idx
663 (From.VT From.RC:$src1), (iPTR imm))),
664 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000665
Craig Topperd5da6a32016-05-21 22:50:09 +0000666 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
Igor Breger7f69a992015-09-10 12:54:54 +0000667 (ins To.MemOp:$dst, To.KRCWM:$mask,
Craig Topperdb960ed2016-05-21 22:50:14 +0000668 From.RC:$src1, i32u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000669 "vextract" # To.EltTypeName # "x" # To.NumElts #
Craig Topperdb960ed2016-05-21 22:50:14 +0000670 "\t{$idx, $src1, $dst {${mask}}|"
671 "$dst {${mask}}, $src1, $idx}",
Igor Breger7f69a992015-09-10 12:54:54 +0000672 []>, EVEX_K, EVEX;
673 }//mayStore = 1
674 }
Renato Golindb7ea862015-09-09 19:44:40 +0000675
676 // Intrinsic call with masking.
677 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000678 "x" # To.NumElts # "_" # From.Size)
679 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
680 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
681 From.ZSuffix # "rrk")
682 To.RC:$src0,
683 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
684 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000685
686 // Intrinsic call with zero-masking.
687 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000688 "x" # To.NumElts # "_" # From.Size)
689 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
690 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
691 From.ZSuffix # "rrkz")
692 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
693 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000694
695 // Intrinsic call without masking.
696 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000697 "x" # To.NumElts # "_" # From.Size)
698 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
699 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
700 From.ZSuffix # "rr")
701 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000702}
703
Igor Bregerdefab3c2015-10-08 12:55:01 +0000704// Codegen pattern for the alternative types
705multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
706 X86VectorVTInfo To, PatFrag vextract_extract,
707 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
708 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000709
Craig Topperdb960ed2016-05-21 22:50:14 +0000710 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000711 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
712 (To.VT (!cast<Instruction>(InstrStr#"rr")
713 From.RC:$src1,
714 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000715 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
716 (iPTR imm))), addr:$dst),
717 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
718 (EXTRACT_get_vextract_imm To.RC:$ext))>;
719 }
Igor Breger7f69a992015-09-10 12:54:54 +0000720}
721
722multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000723 ValueType EltVT64, int Opcode256> {
724 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000725 X86VectorVTInfo<16, EltVT32, VR512>,
726 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000729 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000730 X86VectorVTInfo< 8, EltVT64, VR512>,
731 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000732 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000733 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
734 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000735 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000736 X86VectorVTInfo< 8, EltVT32, VR256X>,
737 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000738 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000739 EVEX_V256, EVEX_CD8<32, CD8VT4>;
740 let Predicates = [HasVLX, HasDQI] in
741 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
742 X86VectorVTInfo< 4, EltVT64, VR256X>,
743 X86VectorVTInfo< 2, EltVT64, VR128X>,
744 vextract128_extract>,
745 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
746 let Predicates = [HasDQI] in {
747 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
748 X86VectorVTInfo< 8, EltVT64, VR512>,
749 X86VectorVTInfo< 2, EltVT64, VR128X>,
750 vextract128_extract>,
751 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
752 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
753 X86VectorVTInfo<16, EltVT32, VR512>,
754 X86VectorVTInfo< 8, EltVT32, VR256X>,
755 vextract256_extract>,
756 EVEX_V512, EVEX_CD8<32, CD8VT8>;
757 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000758}
759
Adam Nemet55536c62014-09-25 23:48:45 +0000760defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
761defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762
Igor Bregerdefab3c2015-10-08 12:55:01 +0000763// extract_subvector codegen patterns with the alternative types.
764// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
765defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
766 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
767defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
768 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
769
770defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000771 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000772defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
773 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
774
775defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
776 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
777defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
778 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
779
Craig Topper08a68572016-05-21 22:50:04 +0000780// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000781defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
782 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
783defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
784 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
785
786// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000787defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
788 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
789defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
790 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
791// Codegen pattern with the alternative types extract VEC256 from VEC512
792defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
793 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
794defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
795 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
796
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797// A 128-bit subvector insert to the first 512-bit vector position
798// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000799def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
800 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
801def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
802 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
803def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
804 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
805def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
806 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
807def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
808 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
809def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
810 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811
Igor Bregerfca0a342016-01-28 13:19:25 +0000812def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000814def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000815 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000816def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000818def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000820def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000821 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000822def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000823 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824
825// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000826def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000827 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000828 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000829 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
830 EVEX;
831
Craig Topper03b849e2016-05-21 22:50:11 +0000832def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000833 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000834 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000836 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837
838//===---------------------------------------------------------------------===//
839// AVX-512 BROADCAST
840//---
Igor Breger131008f2016-05-01 08:40:00 +0000841// broadcast with a scalar argument.
842multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
843 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
844
845 let isCodeGenOnly = 1 in {
846 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
847 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
848 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
849 Requires<[HasAVX512]>, T8PD, EVEX;
850
851 let Constraints = "$src0 = $dst" in
852 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
853 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
854 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
855 [(set DestInfo.RC:$dst,
856 (vselect DestInfo.KRCWM:$mask,
857 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
858 DestInfo.RC:$src0))]>,
859 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
860
861 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
862 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
863 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
864 [(set DestInfo.RC:$dst,
865 (vselect DestInfo.KRCWM:$mask,
866 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
867 DestInfo.ImmAllZerosV))]>,
868 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
869 } // let isCodeGenOnly = 1 in
870}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000871
Igor Breger21296d22015-10-20 11:56:42 +0000872multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
873 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
874
875 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
876 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
877 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
878 T8PD, EVEX;
879 let mayLoad = 1 in
880 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
881 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
882 (DestInfo.VT (X86VBroadcast
883 (SrcInfo.ScalarLdFrag addr:$src)))>,
884 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000885}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886
Igor Breger21296d22015-10-20 11:56:42 +0000887multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
888 AVX512VLVectorVTInfo _> {
889 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000890 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000891 EVEX_V512;
892
893 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000894 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000895 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000896 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000897 }
898}
899
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000901 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
902 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000903 let Predicates = [HasVLX] in {
Igor Breger131008f2016-05-01 08:40:00 +0000904 defm VBROADCASTSSZ128 :
905 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
906 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
907 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000908 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909}
910
911let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000912 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
913 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914}
915
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000916def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000917 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000918def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000919 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000920
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
922 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000923 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
924 (ins SrcRC:$src),
925 "vpbroadcast"##_.Suffix, "$src", "$src",
926 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000927}
928
Robert Khasanovcbc57032014-12-09 16:38:41 +0000929multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
930 RegisterClass SrcRC, Predicate prd> {
931 let Predicates = [prd] in
932 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
933 let Predicates = [prd, HasVLX] in {
934 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
935 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
936 }
937}
938
Igor Breger0aeda372016-02-07 08:30:50 +0000939let isCodeGenOnly = 1 in {
940defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000941 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000942defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000943 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000944}
945let isAsmParserOnly = 1 in {
946 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
947 GR32, HasBWI>;
948 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
949 GR32, HasBWI>;
950}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
952 HasAVX512>;
953defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
954 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000955
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000956def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000959 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960
Igor Breger21296d22015-10-20 11:56:42 +0000961// Provide aliases for broadcast from the same register class that
962// automatically does the extract.
963multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
964 X86VectorVTInfo SrcInfo> {
965 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
966 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
967 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
968}
969
970multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
971 AVX512VLVectorVTInfo _, Predicate prd> {
972 let Predicates = [prd] in {
973 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
974 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
975 EVEX_V512;
976 // Defined separately to avoid redefinition.
977 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
978 }
979 let Predicates = [prd, HasVLX] in {
980 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
981 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
982 EVEX_V256;
983 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
984 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000985 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000986}
987
Igor Breger21296d22015-10-20 11:56:42 +0000988defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
989 avx512vl_i8_info, HasBWI>;
990defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
991 avx512vl_i16_info, HasBWI>;
992defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
993 avx512vl_i32_info, HasAVX512>;
994defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
995 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000996
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000997multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
998 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000999 let mayLoad = 1 in
1000 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1001 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1002 (_Dst.VT (X86SubVBroadcast
1003 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1004 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001005}
1006
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001007defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1008 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001009 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001010defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1011 v16f32_info, v4f32x_info>,
1012 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1013defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1014 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001015 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001016defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1017 v8f64_info, v4f64x_info>, VEX_W,
1018 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1019
1020let Predicates = [HasVLX] in {
1021defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1022 v8i32x_info, v4i32x_info>,
1023 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1024defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1025 v8f32x_info, v4f32x_info>,
1026 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1027}
1028let Predicates = [HasVLX, HasDQI] in {
1029defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1030 v4i64x_info, v2i64x_info>, VEX_W,
1031 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1032defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1033 v4f64x_info, v2f64x_info>, VEX_W,
1034 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1035}
1036let Predicates = [HasDQI] in {
1037defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1038 v8i64_info, v2i64x_info>, VEX_W,
1039 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1040defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1041 v16i32_info, v8i32x_info>,
1042 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1043defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1044 v8f64_info, v2f64x_info>, VEX_W,
1045 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1046defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1047 v16f32_info, v8f32x_info>,
1048 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1049}
Adam Nemet73f72e12014-06-27 00:43:38 +00001050
Igor Bregerfa798a92015-11-02 07:39:36 +00001051multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1052 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1053 SDNode OpNode = X86SubVBroadcast> {
1054
1055 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1056 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1057 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1058 T8PD, EVEX;
1059 let mayLoad = 1 in
1060 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1061 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1062 (_Dst.VT (OpNode
1063 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1064 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1065}
1066
1067multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1068 AVX512VLVectorVTInfo _> {
1069 let Predicates = [HasDQI] in
1070 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1071 EVEX_V512;
1072 let Predicates = [HasDQI, HasVLX] in
1073 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1074 EVEX_V256;
1075}
1076
1077multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1078 AVX512VLVectorVTInfo _> :
1079 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1080
1081 let Predicates = [HasDQI, HasVLX] in
1082 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1083 X86SubV32x2Broadcast>, EVEX_V128;
1084}
1085
1086defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1087 avx512vl_i32_info>;
1088defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1089 avx512vl_f32_info>;
1090
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001091def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001092 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001093def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1094 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1095
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001096def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001097 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001098def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1099 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001100
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001101//===----------------------------------------------------------------------===//
1102// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1103//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001104multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1105 X86VectorVTInfo _, RegisterClass KRC> {
1106 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001107 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001108 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109}
1110
Asaf Badouh0d957b82015-11-18 09:42:45 +00001111multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1112 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1113 let Predicates = [HasCDI] in
1114 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1115 let Predicates = [HasCDI, HasVLX] in {
1116 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1117 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1118 }
1119}
1120
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001121defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001122 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001123defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001124 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001125
1126//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001127// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001128multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001129 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001130let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001131 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001132 (ins _.RC:$src2, _.RC:$src3),
1133 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001134 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001135 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001136
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001137 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001138 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001139 (ins _.RC:$src2, _.MemOp:$src3),
1140 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001141 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001142 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1143 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001144 }
1145}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001146multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001147 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001148 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001149 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001150 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1151 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1152 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001153 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001154 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001155 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001156}
1157
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001158multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001159 AVX512VLVectorVTInfo VTInfo,
1160 AVX512VLVectorVTInfo ShuffleMask> {
1161 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1162 ShuffleMask.info512>,
1163 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1164 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001165 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001166 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1167 ShuffleMask.info128>,
1168 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1169 ShuffleMask.info128>, EVEX_V128;
1170 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1171 ShuffleMask.info256>,
1172 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1173 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001174 }
1175}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001176
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001177multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001178 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001179 AVX512VLVectorVTInfo Idx,
1180 Predicate Prd> {
1181 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001182 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1183 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001184 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001185 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1186 Idx.info128>, EVEX_V128;
1187 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1188 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001189 }
1190}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001191
Craig Topperaad5f112015-11-30 00:13:24 +00001192defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1193 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1194defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1195 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001196defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1197 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1198 VEX_W, EVEX_CD8<16, CD8VF>;
1199defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1200 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1201 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001202defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1203 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1204defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1205 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001206
Craig Topperaad5f112015-11-30 00:13:24 +00001207// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001208multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001209 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001210let Constraints = "$src1 = $dst" in {
1211 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1212 (ins IdxVT.RC:$src2, _.RC:$src3),
1213 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001214 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001215 AVX5128IBase;
1216
1217 let mayLoad = 1 in
1218 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1219 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1220 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001221 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001222 (bitconvert (_.LdFrag addr:$src3))))>,
1223 EVEX_4V, AVX5128IBase;
1224 }
1225}
1226multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001227 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001228 let mayLoad = 1, Constraints = "$src1 = $dst" in
1229 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1230 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1231 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1232 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001233 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001234 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1235 AVX5128IBase, EVEX_4V, EVEX_B;
1236}
1237
1238multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001239 AVX512VLVectorVTInfo VTInfo,
1240 AVX512VLVectorVTInfo ShuffleMask> {
1241 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001242 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001243 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 ShuffleMask.info512>, EVEX_V512;
1245 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001246 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001247 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001248 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001249 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001250 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001251 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001252 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1253 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001254 }
1255}
1256
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001257multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001258 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001259 AVX512VLVectorVTInfo Idx,
1260 Predicate Prd> {
1261 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001262 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1263 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001264 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001265 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1266 Idx.info128>, EVEX_V128;
1267 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1268 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001269 }
1270}
1271
Craig Toppera47576f2015-11-26 20:21:29 +00001272defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001273 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001274defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001275 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001276defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1277 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1278 VEX_W, EVEX_CD8<16, CD8VF>;
1279defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1280 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1281 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001282defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001284defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001286
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001287//===----------------------------------------------------------------------===//
1288// AVX-512 - BLEND using mask
1289//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001290multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1291 let ExeDomain = _.ExeDomain in {
1292 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1293 (ins _.RC:$src1, _.RC:$src2),
1294 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001295 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001296 []>, EVEX_4V;
1297 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1298 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001299 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001300 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001301 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1302 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1303 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1304 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1305 !strconcat(OpcodeStr,
1306 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1307 []>, EVEX_4V, EVEX_KZ;
1308 let mayLoad = 1 in {
1309 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1310 (ins _.RC:$src1, _.MemOp:$src2),
1311 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001312 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001313 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1314 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1315 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001316 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001317 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001318 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1319 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1320 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1321 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1322 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1323 !strconcat(OpcodeStr,
1324 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1325 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1326 }
1327 }
1328}
1329multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1330
1331 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1332 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1333 !strconcat(OpcodeStr,
1334 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1335 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1336 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1337 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001338 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001339
1340 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1341 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1342 !strconcat(OpcodeStr,
1343 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1344 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001345 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001346
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001347}
1348
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001349multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1350 AVX512VLVectorVTInfo VTInfo> {
1351 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1352 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001354 let Predicates = [HasVLX] in {
1355 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1356 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1357 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1358 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1359 }
1360}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001361
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001362multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1363 AVX512VLVectorVTInfo VTInfo> {
1364 let Predicates = [HasBWI] in
1365 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001366
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001367 let Predicates = [HasBWI, HasVLX] in {
1368 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1369 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1370 }
1371}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001374defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1375defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1376defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1377defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1378defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1379defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001380
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001381
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382let Predicates = [HasAVX512] in {
1383def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1384 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001385 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001386 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001387 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1388 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1389
1390def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1391 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001392 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001393 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001394 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1395 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1396}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001397//===----------------------------------------------------------------------===//
1398// Compare Instructions
1399//===----------------------------------------------------------------------===//
1400
1401// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001402
1403multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1404
1405 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1406 (outs _.KRC:$dst),
1407 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1408 "vcmp${cc}"#_.Suffix,
1409 "$src2, $src1", "$src1, $src2",
1410 (OpNode (_.VT _.RC:$src1),
1411 (_.VT _.RC:$src2),
1412 imm:$cc)>, EVEX_4V;
1413 let mayLoad = 1 in
1414 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1415 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001416 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001417 "vcmp${cc}"#_.Suffix,
1418 "$src2, $src1", "$src1, $src2",
1419 (OpNode (_.VT _.RC:$src1),
1420 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1421 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1422
1423 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1424 (outs _.KRC:$dst),
1425 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1426 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001427 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001428 (OpNodeRnd (_.VT _.RC:$src1),
1429 (_.VT _.RC:$src2),
1430 imm:$cc,
1431 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1432 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001433 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001434 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1435 (outs VK1:$dst),
1436 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1437 "vcmp"#_.Suffix,
1438 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1439 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1440 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001441 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001442 "vcmp"#_.Suffix,
1443 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1444 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1445
1446 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1447 (outs _.KRC:$dst),
1448 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1449 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001450 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001451 EVEX_4V, EVEX_B;
1452 }// let isAsmParserOnly = 1, hasSideEffects = 0
1453
1454 let isCodeGenOnly = 1 in {
1455 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1456 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1457 !strconcat("vcmp${cc}", _.Suffix,
1458 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1459 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1460 _.FRC:$src2,
1461 imm:$cc))],
1462 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001463 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001464 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1465 (outs _.KRC:$dst),
1466 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1467 !strconcat("vcmp${cc}", _.Suffix,
1468 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1469 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1470 (_.ScalarLdFrag addr:$src2),
1471 imm:$cc))],
1472 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001473 }
1474}
1475
1476let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001477 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1478 AVX512XSIi8Base;
1479 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1480 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001481}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001482
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001483multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1484 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001485 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001486 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1487 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1488 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001489 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001490 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001491 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001492 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1493 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1494 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1495 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001496 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001497 def rrk : AVX512BI<opc, MRMSrcReg,
1498 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1499 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1500 "$dst {${mask}}, $src1, $src2}"),
1501 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1502 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1503 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1504 let mayLoad = 1 in
1505 def rmk : AVX512BI<opc, MRMSrcMem,
1506 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1507 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1508 "$dst {${mask}}, $src1, $src2}"),
1509 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1510 (OpNode (_.VT _.RC:$src1),
1511 (_.VT (bitconvert
1512 (_.LdFrag addr:$src2))))))],
1513 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001514}
1515
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001516multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001517 X86VectorVTInfo _> :
1518 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001519 let mayLoad = 1 in {
1520 def rmb : AVX512BI<opc, MRMSrcMem,
1521 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1522 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1523 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1524 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1525 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1526 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1527 def rmbk : AVX512BI<opc, MRMSrcMem,
1528 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1529 _.ScalarMemOp:$src2),
1530 !strconcat(OpcodeStr,
1531 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1532 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1533 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1534 (OpNode (_.VT _.RC:$src1),
1535 (X86VBroadcast
1536 (_.ScalarLdFrag addr:$src2)))))],
1537 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1538 }
1539}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001540
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001541multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1542 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1543 let Predicates = [prd] in
1544 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1545 EVEX_V512;
1546
1547 let Predicates = [prd, HasVLX] in {
1548 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1549 EVEX_V256;
1550 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1551 EVEX_V128;
1552 }
1553}
1554
1555multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1556 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1557 Predicate prd> {
1558 let Predicates = [prd] in
1559 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1560 EVEX_V512;
1561
1562 let Predicates = [prd, HasVLX] in {
1563 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1564 EVEX_V256;
1565 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1566 EVEX_V128;
1567 }
1568}
1569
1570defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1571 avx512vl_i8_info, HasBWI>,
1572 EVEX_CD8<8, CD8VF>;
1573
1574defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1575 avx512vl_i16_info, HasBWI>,
1576 EVEX_CD8<16, CD8VF>;
1577
Robert Khasanovf70f7982014-09-18 14:06:55 +00001578defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001579 avx512vl_i32_info, HasAVX512>,
1580 EVEX_CD8<32, CD8VF>;
1581
Robert Khasanovf70f7982014-09-18 14:06:55 +00001582defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001583 avx512vl_i64_info, HasAVX512>,
1584 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1585
1586defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1587 avx512vl_i8_info, HasBWI>,
1588 EVEX_CD8<8, CD8VF>;
1589
1590defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1591 avx512vl_i16_info, HasBWI>,
1592 EVEX_CD8<16, CD8VF>;
1593
Robert Khasanovf70f7982014-09-18 14:06:55 +00001594defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001595 avx512vl_i32_info, HasAVX512>,
1596 EVEX_CD8<32, CD8VF>;
1597
Robert Khasanovf70f7982014-09-18 14:06:55 +00001598defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001599 avx512vl_i64_info, HasAVX512>,
1600 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001601
1602def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001603 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001604 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1605 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1606
1607def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001608 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001609 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1610 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1611
Robert Khasanov29e3b962014-08-27 09:34:37 +00001612multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1613 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001615 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001616 !strconcat("vpcmp${cc}", Suffix,
1617 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001618 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1619 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001620 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001621 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001622 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001623 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001624 !strconcat("vpcmp${cc}", Suffix,
1625 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001626 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1627 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001628 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001629 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1630 def rrik : AVX512AIi8<opc, MRMSrcReg,
1631 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001632 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001633 !strconcat("vpcmp${cc}", Suffix,
1634 "\t{$src2, $src1, $dst {${mask}}|",
1635 "$dst {${mask}}, $src1, $src2}"),
1636 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1637 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001638 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001639 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1640 let mayLoad = 1 in
1641 def rmik : AVX512AIi8<opc, MRMSrcMem,
1642 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001643 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001644 !strconcat("vpcmp${cc}", Suffix,
1645 "\t{$src2, $src1, $dst {${mask}}|",
1646 "$dst {${mask}}, $src1, $src2}"),
1647 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1648 (OpNode (_.VT _.RC:$src1),
1649 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001650 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001651 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1652
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001653 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001654 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001655 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001656 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1658 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001659 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001660 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001661 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001662 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001663 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1664 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001665 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001666 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1667 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001668 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001669 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001670 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1671 "$dst {${mask}}, $src1, $src2, $cc}"),
1672 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001673 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001674 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1675 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001676 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001677 !strconcat("vpcmp", Suffix,
1678 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1679 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001680 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001681 }
1682}
1683
Robert Khasanov29e3b962014-08-27 09:34:37 +00001684multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001685 X86VectorVTInfo _> :
1686 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 def rmib : AVX512AIi8<opc, MRMSrcMem,
1688 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001689 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001690 !strconcat("vpcmp${cc}", Suffix,
1691 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1692 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1693 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1694 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001695 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001696 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1697 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1698 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001699 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 !strconcat("vpcmp${cc}", Suffix,
1701 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1702 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1703 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1704 (OpNode (_.VT _.RC:$src1),
1705 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001706 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001710 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001711 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1712 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001713 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001714 !strconcat("vpcmp", Suffix,
1715 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1716 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1717 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1718 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1719 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001720 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001721 !strconcat("vpcmp", Suffix,
1722 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1723 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1724 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1725 }
1726}
1727
1728multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1729 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1730 let Predicates = [prd] in
1731 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1732
1733 let Predicates = [prd, HasVLX] in {
1734 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1735 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1736 }
1737}
1738
1739multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1740 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1741 let Predicates = [prd] in
1742 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1743 EVEX_V512;
1744
1745 let Predicates = [prd, HasVLX] in {
1746 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1747 EVEX_V256;
1748 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1749 EVEX_V128;
1750 }
1751}
1752
1753defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1754 HasBWI>, EVEX_CD8<8, CD8VF>;
1755defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1756 HasBWI>, EVEX_CD8<8, CD8VF>;
1757
1758defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1759 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1760defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1761 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1762
Robert Khasanovf70f7982014-09-18 14:06:55 +00001763defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001765defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001766 HasAVX512>, EVEX_CD8<32, CD8VF>;
1767
Robert Khasanovf70f7982014-09-18 14:06:55 +00001768defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001770defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001771 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001772
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001773multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001774
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001775 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1776 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1777 "vcmp${cc}"#_.Suffix,
1778 "$src2, $src1", "$src1, $src2",
1779 (X86cmpm (_.VT _.RC:$src1),
1780 (_.VT _.RC:$src2),
1781 imm:$cc)>;
1782
1783 let mayLoad = 1 in {
1784 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1785 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1786 "vcmp${cc}"#_.Suffix,
1787 "$src2, $src1", "$src1, $src2",
1788 (X86cmpm (_.VT _.RC:$src1),
1789 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1790 imm:$cc)>;
1791
1792 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1793 (outs _.KRC:$dst),
1794 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1795 "vcmp${cc}"#_.Suffix,
1796 "${src2}"##_.BroadcastStr##", $src1",
1797 "$src1, ${src2}"##_.BroadcastStr,
1798 (X86cmpm (_.VT _.RC:$src1),
1799 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1800 imm:$cc)>,EVEX_B;
1801 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001802 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001803 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001804 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1805 (outs _.KRC:$dst),
1806 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1807 "vcmp"#_.Suffix,
1808 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1809
1810 let mayLoad = 1 in {
1811 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1812 (outs _.KRC:$dst),
1813 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1814 "vcmp"#_.Suffix,
1815 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1816
1817 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1818 (outs _.KRC:$dst),
1819 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1820 "vcmp"#_.Suffix,
1821 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1822 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1823 }
1824 }
1825}
1826
1827multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1828 // comparison code form (VCMP[EQ/LT/LE/...]
1829 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1830 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1831 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001832 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001833 (X86cmpmRnd (_.VT _.RC:$src1),
1834 (_.VT _.RC:$src2),
1835 imm:$cc,
1836 (i32 FROUND_NO_EXC))>, EVEX_B;
1837
1838 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1839 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1840 (outs _.KRC:$dst),
1841 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1842 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001843 "$cc, {sae}, $src2, $src1",
1844 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001845 }
1846}
1847
1848multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1849 let Predicates = [HasAVX512] in {
1850 defm Z : avx512_vcmp_common<_.info512>,
1851 avx512_vcmp_sae<_.info512>, EVEX_V512;
1852
1853 }
1854 let Predicates = [HasAVX512,HasVLX] in {
1855 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1856 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857 }
1858}
1859
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001860defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1861 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1862defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1863 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001864
1865def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1866 (COPY_TO_REGCLASS (VCMPPSZrri
1867 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1868 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1869 imm:$cc), VK8)>;
1870def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1871 (COPY_TO_REGCLASS (VPCMPDZrri
1872 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1873 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1874 imm:$cc), VK8)>;
1875def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1876 (COPY_TO_REGCLASS (VPCMPUDZrri
1877 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1878 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1879 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001880
Asaf Badouh572bbce2015-09-20 08:46:07 +00001881// ----------------------------------------------------------------
1882// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001883//handle fpclass instruction mask = op(reg_scalar,imm)
1884// op(mem_scalar,imm)
1885multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1886 X86VectorVTInfo _, Predicate prd> {
1887 let Predicates = [prd] in {
1888 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1889 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001890 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001891 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1892 (i32 imm:$src2)))], NoItinerary>;
1893 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1894 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1895 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001896 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001897 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1898 (OpNode (_.VT _.RC:$src1),
1899 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1900 let mayLoad = 1, AddedComplexity = 20 in {
1901 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1902 (ins _.MemOp:$src1, i32u8imm:$src2),
1903 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001904 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001905 [(set _.KRC:$dst,
1906 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1907 (i32 imm:$src2)))], NoItinerary>;
1908 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1909 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1910 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001911 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001912 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1913 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1914 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1915 }
1916 }
1917}
1918
Asaf Badouh572bbce2015-09-20 08:46:07 +00001919//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1920// fpclass(reg_vec, mem_vec, imm)
1921// fpclass(reg_vec, broadcast(eltVt), imm)
1922multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1923 X86VectorVTInfo _, string mem, string broadcast>{
1924 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1925 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001926 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001927 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1928 (i32 imm:$src2)))], NoItinerary>;
1929 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1930 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1931 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001932 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001933 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1934 (OpNode (_.VT _.RC:$src1),
1935 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1936 let mayLoad = 1 in {
1937 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1938 (ins _.MemOp:$src1, i32u8imm:$src2),
1939 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001940 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001941 [(set _.KRC:$dst,(OpNode
1942 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1943 (i32 imm:$src2)))], NoItinerary>;
1944 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1945 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1946 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001947 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001948 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1949 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1950 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1951 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1952 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1953 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001954 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001955 ##_.BroadcastStr##", $src2}",
1956 [(set _.KRC:$dst,(OpNode
1957 (_.VT (X86VBroadcast
1958 (_.ScalarLdFrag addr:$src1))),
1959 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1960 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1961 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1962 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001963 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001964 _.BroadcastStr##", $src2}",
1965 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1966 (_.VT (X86VBroadcast
1967 (_.ScalarLdFrag addr:$src1))),
1968 (i32 imm:$src2))))], NoItinerary>,
1969 EVEX_B, EVEX_K;
1970 }
1971}
1972
Asaf Badouh572bbce2015-09-20 08:46:07 +00001973multiclass avx512_vector_fpclass_all<string OpcodeStr,
1974 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1975 string broadcast>{
1976 let Predicates = [prd] in {
1977 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1978 broadcast>, EVEX_V512;
1979 }
1980 let Predicates = [prd, HasVLX] in {
1981 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1982 broadcast>, EVEX_V128;
1983 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1984 broadcast>, EVEX_V256;
1985 }
1986}
1987
1988multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001989 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001990 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001991 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001992 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001993 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1994 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1995 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1996 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1997 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001998}
1999
Asaf Badouh696e8e02015-10-18 11:04:38 +00002000defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2001 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002002
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002003//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002004// Mask register copy, including
2005// - copy between mask registers
2006// - load/store mask registers
2007// - copy from GPR to mask register and vice versa
2008//
2009multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2010 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002011 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002012 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002013 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002014 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002015 let mayLoad = 1 in
2016 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002017 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002018 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002019 let mayStore = 1 in
2020 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002021 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2022 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 }
2024}
2025
2026multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2027 string OpcodeStr,
2028 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002029 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002030 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002031 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002032 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002033 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002034 }
2035}
2036
Robert Khasanov74acbb72014-07-23 14:49:42 +00002037let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002038 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002039 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2040 VEX, PD;
2041
2042let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002043 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002044 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002045 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002046
2047let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002048 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2049 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002050 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2051 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002052 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2053 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002054 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2055 VEX, XD, VEX_W;
2056}
2057
2058// GR from/to mask register
2059let Predicates = [HasDQI] in {
2060 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2061 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2062 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2063 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2064}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002065let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002066 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2067 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2068 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2069 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002070}
2071let Predicates = [HasBWI] in {
2072 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2073 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2074}
2075let Predicates = [HasBWI] in {
2076 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2077 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2078}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079
Robert Khasanov74acbb72014-07-23 14:49:42 +00002080// Load/store kreg
2081let Predicates = [HasDQI] in {
2082 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2083 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002084 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2085 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002086
2087 def : Pat<(store VK4:$src, addr:$dst),
2088 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2089 def : Pat<(store VK2:$src, addr:$dst),
2090 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002091 def : Pat<(store VK1:$src, addr:$dst),
2092 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002093
2094 def : Pat<(v2i1 (load addr:$src)),
2095 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2096 def : Pat<(v4i1 (load addr:$src)),
2097 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002098}
2099let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002100 def : Pat<(store VK1:$src, addr:$dst),
2101 (MOV8mr addr:$dst,
2102 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2103 sub_8bit))>;
2104 def : Pat<(store VK2:$src, addr:$dst),
2105 (MOV8mr addr:$dst,
2106 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2107 sub_8bit))>;
2108 def : Pat<(store VK4:$src, addr:$dst),
2109 (MOV8mr addr:$dst,
2110 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002111 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002112 def : Pat<(store VK8:$src, addr:$dst),
2113 (MOV8mr addr:$dst,
2114 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2115 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002116
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002117 def : Pat<(v8i1 (load addr:$src)),
2118 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2119 def : Pat<(v2i1 (load addr:$src)),
2120 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2121 def : Pat<(v4i1 (load addr:$src)),
2122 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002123}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002124
Robert Khasanov74acbb72014-07-23 14:49:42 +00002125let Predicates = [HasAVX512] in {
2126 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002127 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002128 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002129 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002130 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2131 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002132}
2133let Predicates = [HasBWI] in {
2134 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2135 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002136 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2137 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002138 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2139 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002140 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2141 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002142}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002143
Robert Khasanov74acbb72014-07-23 14:49:42 +00002144let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002145 def : Pat<(i1 (trunc (i64 GR64:$src))),
2146 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2147 (i32 1))), VK1)>;
2148
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002149 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002150 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002151
2152 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002153 (COPY_TO_REGCLASS
2154 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2155 VK1)>;
2156 def : Pat<(i1 (trunc (i16 GR16:$src))),
2157 (COPY_TO_REGCLASS
2158 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2159 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002160
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002161 def : Pat<(i32 (zext VK1:$src)),
2162 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002163 def : Pat<(i32 (anyext VK1:$src)),
2164 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002165
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002166 def : Pat<(i8 (zext VK1:$src)),
2167 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002168 (AND32ri (KMOVWrk
2169 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002170 def : Pat<(i8 (anyext VK1:$src)),
2171 (EXTRACT_SUBREG
2172 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2173
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002174 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002175 (AND64ri8 (SUBREG_TO_REG (i64 0),
2176 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002177 def : Pat<(i16 (zext VK1:$src)),
2178 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002179 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2180 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002181}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002182def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2183 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2184def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2185 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2186def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2187 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2188def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2189 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2190def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2191 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2192def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2193 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002194
Igor Bregerd6c187b2016-01-27 08:43:25 +00002195def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2196def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2197def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2198
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002199// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002200let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002201 // GR from/to 8-bit mask without native support
2202 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2203 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002204 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002205 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2206 (EXTRACT_SUBREG
2207 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2208 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002209}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002210
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002211let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002212 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002213 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002214 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002215 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002216}
2217let Predicates = [HasBWI] in {
2218 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2219 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2220 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2221 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002222}
2223
2224// Mask unary operation
2225// - KNOT
2226multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002227 RegisterClass KRC, SDPatternOperator OpNode,
2228 Predicate prd> {
2229 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002230 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002231 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232 [(set KRC:$dst, (OpNode KRC:$src))]>;
2233}
2234
Robert Khasanov74acbb72014-07-23 14:49:42 +00002235multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2236 SDPatternOperator OpNode> {
2237 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2238 HasDQI>, VEX, PD;
2239 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2240 HasAVX512>, VEX, PS;
2241 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2242 HasBWI>, VEX, PD, VEX_W;
2243 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2244 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002245}
2246
Robert Khasanov74acbb72014-07-23 14:49:42 +00002247defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002248
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002249multiclass avx512_mask_unop_int<string IntName, string InstName> {
2250 let Predicates = [HasAVX512] in
2251 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2252 (i16 GR16:$src)),
2253 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2254 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2255}
2256defm : avx512_mask_unop_int<"knot", "KNOT">;
2257
Robert Khasanov74acbb72014-07-23 14:49:42 +00002258let Predicates = [HasDQI] in
2259def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2260let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002261def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002262let Predicates = [HasBWI] in
2263def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2264let Predicates = [HasBWI] in
2265def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2266
2267// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002268let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2270 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271def : Pat<(not VK8:$src),
2272 (COPY_TO_REGCLASS
2273 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002274}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002275def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2276 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2277def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2278 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279
2280// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002281// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002283 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002284 Predicate prd, bit IsCommutable> {
2285 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002286 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2287 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002288 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002289 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2290}
2291
Robert Khasanov595683d2014-07-28 13:46:45 +00002292multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002293 SDPatternOperator OpNode, bit IsCommutable,
2294 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002295 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002296 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002297 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002298 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002299 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002300 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002301 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002302 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002303}
2304
2305def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2306def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2307
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002308defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2309defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2310defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2311defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2312defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002313defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002314
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315multiclass avx512_mask_binop_int<string IntName, string InstName> {
2316 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002317 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2318 (i16 GR16:$src1), (i16 GR16:$src2)),
2319 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2320 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2321 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002322}
2323
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002324defm : avx512_mask_binop_int<"kand", "KAND">;
2325defm : avx512_mask_binop_int<"kandn", "KANDN">;
2326defm : avx512_mask_binop_int<"kor", "KOR">;
2327defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2328defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002329
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002330multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002331 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2332 // for the DQI set, this type is legal and KxxxB instruction is used
2333 let Predicates = [NoDQI] in
2334 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2335 (COPY_TO_REGCLASS
2336 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2337 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2338
2339 // All types smaller than 8 bits require conversion anyway
2340 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2341 (COPY_TO_REGCLASS (Inst
2342 (COPY_TO_REGCLASS VK1:$src1, VK16),
2343 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2344 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2345 (COPY_TO_REGCLASS (Inst
2346 (COPY_TO_REGCLASS VK2:$src1, VK16),
2347 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2348 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2349 (COPY_TO_REGCLASS (Inst
2350 (COPY_TO_REGCLASS VK4:$src1, VK16),
2351 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002352}
2353
2354defm : avx512_binop_pat<and, KANDWrr>;
2355defm : avx512_binop_pat<andn, KANDNWrr>;
2356defm : avx512_binop_pat<or, KORWrr>;
2357defm : avx512_binop_pat<xnor, KXNORWrr>;
2358defm : avx512_binop_pat<xor, KXORWrr>;
2359
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002360def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2361 (KXNORWrr VK16:$src1, VK16:$src2)>;
2362def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002363 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002364def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002365 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002366def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002367 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002368
2369let Predicates = [NoDQI] in
2370def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2371 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2372 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2373
2374def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2375 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2376 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2377
2378def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2379 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2380 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2381
2382def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2383 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2384 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2385
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002386// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002387multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2388 RegisterClass KRCSrc, Predicate prd> {
2389 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002390 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002391 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2392 (ins KRC:$src1, KRC:$src2),
2393 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2394 VEX_4V, VEX_L;
2395
2396 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2397 (!cast<Instruction>(NAME##rr)
2398 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2399 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2400 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002401}
2402
Igor Bregera54a1a82015-09-08 13:10:00 +00002403defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2404defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2405defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002407// Mask bit testing
2408multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002409 SDNode OpNode, Predicate prd> {
2410 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002411 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002412 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2414}
2415
Igor Breger5ea0a6812015-08-31 13:30:19 +00002416multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2417 Predicate prdW = HasAVX512> {
2418 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2419 VEX, PD;
2420 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2421 VEX, PS;
2422 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2423 VEX, PS, VEX_W;
2424 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2425 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002426}
2427
2428defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002429defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002431// Mask shift
2432multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2433 SDNode OpNode> {
2434 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002435 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002437 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2439}
2440
2441multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2442 SDNode OpNode> {
2443 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002444 VEX, TAPD, VEX_W;
2445 let Predicates = [HasDQI] in
2446 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2447 VEX, TAPD;
2448 let Predicates = [HasBWI] in {
2449 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2450 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002451 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2452 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002453 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454}
2455
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002456defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2457defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458
2459// Mask setting all 0s or 1s
2460multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2461 let Predicates = [HasAVX512] in
2462 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2463 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2464 [(set KRC:$dst, (VT Val))]>;
2465}
2466
2467multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002468 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002470 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2471 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002472}
2473
2474defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2475defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2476
2477// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2478let Predicates = [HasAVX512] in {
2479 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2480 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002481 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2482 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002483 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002484 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2485 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002487
2488// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2489multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2490 RegisterClass RC, ValueType VT> {
2491 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2492 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2493
2494 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2495 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2496}
2497
2498defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2499defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2500defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2501defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2502defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2503
2504defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2505defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2506defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2507defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2508
2509defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2510defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2511defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2512
2513defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2514defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2515
2516defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517
Igor Breger999ac752016-03-08 15:21:25 +00002518def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2519 (v2i1 (COPY_TO_REGCLASS
2520 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2521 VK2))>;
2522def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2523 (v4i1 (COPY_TO_REGCLASS
2524 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2525 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2527 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002528def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2529 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002530def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2531 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2532
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002533def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002534 (v8i1 (COPY_TO_REGCLASS
2535 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2536 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002537
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002538def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2539 (v4i1 (COPY_TO_REGCLASS
2540 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2541 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542//===----------------------------------------------------------------------===//
2543// AVX-512 - Aligned and unaligned load and store
2544//
2545
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002546
2547multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002548 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002549 bit IsReMaterializable = 1,
2550 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002551 let hasSideEffects = 0 in {
2552 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002553 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002554 _.ExeDomain>, EVEX;
2555 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2556 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002557 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002558 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002559 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2560 (_.VT _.RC:$src),
2561 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002562 EVEX, EVEX_KZ;
2563
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002564 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2565 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002566 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002567 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002568 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2569 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002570
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002571 let Constraints = "$src0 = $dst" in {
2572 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2573 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2574 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2575 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002576 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002577 (_.VT _.RC:$src1),
2578 (_.VT _.RC:$src0))))], _.ExeDomain>,
2579 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002580 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002581 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2582 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002583 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2584 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002585 [(set _.RC:$dst, (_.VT
2586 (vselect _.KRCWM:$mask,
2587 (_.VT (bitconvert (ld_frag addr:$src1))),
2588 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002589 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002590 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002591 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2592 (ins _.KRCWM:$mask, _.MemOp:$src),
2593 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2594 "${dst} {${mask}} {z}, $src}",
2595 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2596 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2597 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002598 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002599 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2600 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2601
2602 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2603 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2604
2605 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2606 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2607 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002608}
2609
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002610multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2611 AVX512VLVectorVTInfo _,
2612 Predicate prd,
2613 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002614 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002615 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002616 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002617
2618 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002619 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002620 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002621 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002622 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002623 }
2624}
2625
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2627 AVX512VLVectorVTInfo _,
2628 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002629 bit IsReMaterializable = 1,
2630 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 let Predicates = [prd] in
2632 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002633 masked_load_unaligned, IsReMaterializable,
2634 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002635
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002636 let Predicates = [prd, HasVLX] in {
2637 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002638 masked_load_unaligned, IsReMaterializable,
2639 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002640 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002641 masked_load_unaligned, IsReMaterializable,
2642 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002643 }
2644}
2645
2646multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002647 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002648
Craig Topper99f6b622016-05-01 01:03:56 +00002649 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002650 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2651 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2652 [], _.ExeDomain>, EVEX;
2653 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2654 (ins _.KRCWM:$mask, _.RC:$src),
2655 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2656 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002657 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002658 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002659 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002660 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 "${dst} {${mask}} {z}, $src}",
2662 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002663 }
Igor Breger81b79de2015-11-19 07:43:43 +00002664
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002666 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002668 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2670 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2671 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002672
2673 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2674 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2675 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002676}
2677
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002678
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002679multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2680 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002681 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002682 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2683 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002684
2685 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002686 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2687 masked_store_unaligned>, EVEX_V256;
2688 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2689 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002690 }
2691}
2692
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002693multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2694 AVX512VLVectorVTInfo _, Predicate prd> {
2695 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002696 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2697 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698
2699 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002700 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2701 masked_store_aligned256>, EVEX_V256;
2702 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2703 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002704 }
2705}
2706
2707defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2708 HasAVX512>,
2709 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2710 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2711
2712defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2713 HasAVX512>,
2714 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2715 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2716
Craig Topperc9293492016-02-26 06:50:29 +00002717defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2718 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002719 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002720 PS, EVEX_CD8<32, CD8VF>;
2721
Craig Topperc9293492016-02-26 06:50:29 +00002722defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2723 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2725 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002726
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002727defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2728 HasAVX512>,
2729 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2730 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002731
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002732defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2733 HasAVX512>,
2734 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2735 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002737defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2738 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002739 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2740
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2742 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2744
Craig Topperc9293492016-02-26 06:50:29 +00002745defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2746 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002748 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2749
Craig Topperc9293492016-02-26 06:50:29 +00002750defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2751 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002753 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002754
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002755def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002756 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002757 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002758 VK8), VR512:$src)>;
2759
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002760def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002761 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002762 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002763
Craig Topper33c550c2016-05-22 00:39:30 +00002764// These patterns exist to prevent the above patterns from introducing a second
2765// mask inversion when one already exists.
2766def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2767 (bc_v8i64 (v16i32 immAllZerosV)),
2768 (v8i64 VR512:$src))),
2769 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2770def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2771 (v16i32 immAllZerosV),
2772 (v16i32 VR512:$src))),
2773 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2774
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002775// Move Int Doubleword to Packed Double Int
2776//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002777def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002778 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002779 [(set VR128X:$dst,
2780 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002781 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002782def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002783 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002784 [(set VR128X:$dst,
2785 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002786 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002787def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002788 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002789 [(set VR128X:$dst,
2790 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002791 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002792let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2793def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2794 (ins i64mem:$src),
2795 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002796 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002797let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002798def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002799 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002800 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002802def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002803 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002804 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002806def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002807 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002808 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2810 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002811}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002812
2813// Move Int Doubleword to Single Scalar
2814//
Craig Topper88adf2a2013-10-12 05:41:08 +00002815let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002816def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002817 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002818 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002819 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002821def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002822 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002824 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002825}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002827// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002828//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002829def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002830 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002831 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002832 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002833 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002834def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002836 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002837 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002838 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002839 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002840
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002841// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842//
2843def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002844 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002845 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2846 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002847 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002848 Requires<[HasAVX512, In64BitMode]>;
2849
Craig Topperc648c9b2015-12-28 06:11:42 +00002850let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2851def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2852 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002853 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002854 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002855
Craig Topperc648c9b2015-12-28 06:11:42 +00002856def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2857 (ins i64mem:$dst, VR128X:$src),
2858 "vmovq\t{$src, $dst|$dst, $src}",
2859 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2860 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002861 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002862 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2863
2864let hasSideEffects = 0 in
2865def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2866 (ins VR128X:$src),
2867 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002868 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002869
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002870// Move Scalar Single to Double Int
2871//
Craig Topper88adf2a2013-10-12 05:41:08 +00002872let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002873def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002875 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002876 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002877 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002878def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002879 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002880 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002881 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002882 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002883}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002884
2885// Move Quadword Int to Packed Quadword Int
2886//
Craig Topperc648c9b2015-12-28 06:11:42 +00002887def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002889 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002890 [(set VR128X:$dst,
2891 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002892 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893
2894//===----------------------------------------------------------------------===//
2895// AVX-512 MOVSS, MOVSD
2896//===----------------------------------------------------------------------===//
2897
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002898multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002899 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002900 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002901 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002902 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002903 (_.VT (OpNode (_.VT _.RC:$src1),
2904 (_.VT _.RC:$src2))),
2905 IIC_SSE_MOV_S_RR>, EVEX_4V;
2906 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2907 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002908 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002909 (ins _.ScalarMemOp:$src),
2910 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002911 (_.VT (OpNode (_.VT _.RC:$src1),
2912 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002913 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2914 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002915 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002916 (ins _.RC:$src1, _.FRC:$src2),
2917 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2918 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2919 (scalar_to_vector _.FRC:$src2))))],
2920 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2921 let mayLoad = 1 in
2922 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2923 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2924 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2925 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2926 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002927 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002928 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2929 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2930 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2931 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002932 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002933 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2934 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2935 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002936 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002937}
2938
Asaf Badouh41ecf462015-12-06 13:26:56 +00002939defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2940 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002941
Asaf Badouh41ecf462015-12-06 13:26:56 +00002942defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2943 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944
Craig Topper74ed0872016-05-18 06:55:59 +00002945def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002946 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2947 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002948
Craig Topper74ed0872016-05-18 06:55:59 +00002949def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002950 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2951 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002952
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002953def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2954 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2955 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2956
Craig Topper99f6b622016-05-01 01:03:56 +00002957let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002958defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2959 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2960 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2961 XS, EVEX_4V, VEX_LIG;
2962
Craig Topper99f6b622016-05-01 01:03:56 +00002963let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002964defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2965 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2966 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2967 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968
2969let Predicates = [HasAVX512] in {
2970 let AddedComplexity = 15 in {
2971 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2972 // MOVS{S,D} to the lower bits.
2973 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2974 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2975 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2976 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2977 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2978 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2979 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2980 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2981
2982 // Move low f32 and clear high bits.
2983 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2984 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002985 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002986 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2987 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2988 (SUBREG_TO_REG (i32 0),
2989 (VMOVSSZrr (v4i32 (V_SET0)),
2990 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2991 }
2992
2993 let AddedComplexity = 20 in {
2994 // MOVSSrm zeros the high parts of the register; represent this
2995 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2996 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2997 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2998 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2999 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3000 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3001 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3002
3003 // MOVSDrm zeros the high parts of the register; represent this
3004 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3005 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3006 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3007 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3008 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3009 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3010 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3011 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3012 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3013 def : Pat<(v2f64 (X86vzload addr:$src)),
3014 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3015
3016 // Represent the same patterns above but in the form they appear for
3017 // 256-bit types
3018 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3019 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003020 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003021 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3022 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3023 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3024 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3025 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3026 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003027 def : Pat<(v4f64 (X86vzload addr:$src)),
3028 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003029
3030 // Represent the same patterns above but in the form they appear for
3031 // 512-bit types
3032 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3033 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3034 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3035 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3036 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3037 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3038 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3039 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3040 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003041 def : Pat<(v8f64 (X86vzload addr:$src)),
3042 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043 }
3044 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3045 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3046 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3047 FR32X:$src)), sub_xmm)>;
3048 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3049 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3050 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3051 FR64X:$src)), sub_xmm)>;
3052 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3053 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003054 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055
3056 // Move low f64 and clear high bits.
3057 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3058 (SUBREG_TO_REG (i32 0),
3059 (VMOVSDZrr (v2f64 (V_SET0)),
3060 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3061
3062 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3063 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3064 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3065
3066 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003067 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068 addr:$dst),
3069 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070
3071 // Shuffle with VMOVSS
3072 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3073 (VMOVSSZrr (v4i32 VR128X:$src1),
3074 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3075 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3076 (VMOVSSZrr (v4f32 VR128X:$src1),
3077 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3078
3079 // 256-bit variants
3080 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3081 (SUBREG_TO_REG (i32 0),
3082 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3083 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3084 sub_xmm)>;
3085 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3086 (SUBREG_TO_REG (i32 0),
3087 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3088 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3089 sub_xmm)>;
3090
3091 // Shuffle with VMOVSD
3092 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3093 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3094 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3095 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3096 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3097 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3098 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3099 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3100
3101 // 256-bit variants
3102 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3103 (SUBREG_TO_REG (i32 0),
3104 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3105 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3106 sub_xmm)>;
3107 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3108 (SUBREG_TO_REG (i32 0),
3109 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3110 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3111 sub_xmm)>;
3112
3113 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3114 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3115 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3116 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3117 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3118 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3119 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3120 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3121}
3122
3123let AddedComplexity = 15 in
3124def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3125 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003126 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003127 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128 (v2i64 VR128X:$src))))],
3129 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3130
Igor Breger4ec5abf2015-11-03 07:30:17 +00003131let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3133 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003134 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135 [(set VR128X:$dst, (v2i64 (X86vzmovl
3136 (loadv2i64 addr:$src))))],
3137 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3138 EVEX_CD8<8, CD8VT8>;
3139
3140let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003141 let AddedComplexity = 15 in {
3142 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3143 (VMOVDI2PDIZrr GR32:$src)>;
3144
3145 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3146 (VMOV64toPQIZrr GR64:$src)>;
3147
3148 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3149 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3150 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3151 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003152 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3153 let AddedComplexity = 20 in {
3154 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3155 (VMOVDI2PDIZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003156
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3158 (VMOVDI2PDIZrm addr:$src)>;
3159 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3160 (VMOVDI2PDIZrm addr:$src)>;
3161 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3162 (VMOVZPQILo2PQIZrm addr:$src)>;
3163 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3164 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003165 def : Pat<(v2i64 (X86vzload addr:$src)),
3166 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003167 def : Pat<(v4i64 (X86vzload addr:$src)),
3168 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003169 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003170
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003171 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3172 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3173 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3174 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003175
3176 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3177 def : Pat<(v8i64 (X86vzload addr:$src)),
3178 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179}
3180
3181def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3182 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3183
3184def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3185 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3186
3187def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3188 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3189
3190def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3191 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3192
3193//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003194// AVX-512 - Non-temporals
3195//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003196let SchedRW = [WriteLoad] in {
3197 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3198 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3199 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3200 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3201 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003202
Robert Khasanoved882972014-08-13 10:46:00 +00003203 let Predicates = [HasAVX512, HasVLX] in {
3204 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3205 (ins i256mem:$src),
3206 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3207 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3208 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003209
Robert Khasanoved882972014-08-13 10:46:00 +00003210 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3211 (ins i128mem:$src),
3212 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3213 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3214 EVEX_CD8<64, CD8VF>;
3215 }
Adam Nemetefd07852014-06-18 16:51:10 +00003216}
3217
Igor Bregerd3341f52016-01-20 13:11:47 +00003218multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3219 PatFrag st_frag = alignednontemporalstore,
3220 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003221 let SchedRW = [WriteStore], mayStore = 1,
3222 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003223 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003225 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3226 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003227}
3228
Igor Bregerd3341f52016-01-20 13:11:47 +00003229multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3230 AVX512VLVectorVTInfo VTInfo> {
3231 let Predicates = [HasAVX512] in
3232 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003233
Igor Bregerd3341f52016-01-20 13:11:47 +00003234 let Predicates = [HasAVX512, HasVLX] in {
3235 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3236 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003237 }
3238}
3239
Igor Bregerd3341f52016-01-20 13:11:47 +00003240defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3241defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3242defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003243
Craig Topper707c89c2016-05-08 23:43:17 +00003244let Predicates = [HasAVX512], AddedComplexity = 400 in {
3245 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3246 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3247 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3248 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3249 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3250 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3251}
3252
Craig Topperc41320d2016-05-08 23:08:45 +00003253let Predicates = [HasVLX], AddedComplexity = 400 in {
3254 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3255 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3256 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3257 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3258 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3259 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3260
3261 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3262 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3263 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3264 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3265 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3266 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3267}
3268
Adam Nemet7f62b232014-06-10 16:39:53 +00003269//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270// AVX-512 - Integer arithmetic
3271//
3272multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003273 X86VectorVTInfo _, OpndItins itins,
3274 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003275 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003276 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003277 "$src2, $src1", "$src1, $src2",
3278 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003279 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003280 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003281
Robert Khasanov545d1b72014-10-14 14:36:19 +00003282 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003283 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003284 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003285 "$src2, $src1", "$src1, $src2",
3286 (_.VT (OpNode _.RC:$src1,
3287 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003288 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003289 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003290}
3291
3292multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3293 X86VectorVTInfo _, OpndItins itins,
3294 bit IsCommutable = 0> :
3295 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3296 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003297 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003298 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003299 "${src2}"##_.BroadcastStr##", $src1",
3300 "$src1, ${src2}"##_.BroadcastStr,
3301 (_.VT (OpNode _.RC:$src1,
3302 (X86VBroadcast
3303 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003304 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003305 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003306}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003307
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003308multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3309 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3310 Predicate prd, bit IsCommutable = 0> {
3311 let Predicates = [prd] in
3312 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3313 IsCommutable>, EVEX_V512;
3314
3315 let Predicates = [prd, HasVLX] in {
3316 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3317 IsCommutable>, EVEX_V256;
3318 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3319 IsCommutable>, EVEX_V128;
3320 }
3321}
3322
Robert Khasanov545d1b72014-10-14 14:36:19 +00003323multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3324 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3325 Predicate prd, bit IsCommutable = 0> {
3326 let Predicates = [prd] in
3327 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3328 IsCommutable>, EVEX_V512;
3329
3330 let Predicates = [prd, HasVLX] in {
3331 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3332 IsCommutable>, EVEX_V256;
3333 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3334 IsCommutable>, EVEX_V128;
3335 }
3336}
3337
3338multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3339 OpndItins itins, Predicate prd,
3340 bit IsCommutable = 0> {
3341 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3342 itins, prd, IsCommutable>,
3343 VEX_W, EVEX_CD8<64, CD8VF>;
3344}
3345
3346multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3347 OpndItins itins, Predicate prd,
3348 bit IsCommutable = 0> {
3349 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3350 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3351}
3352
3353multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3354 OpndItins itins, Predicate prd,
3355 bit IsCommutable = 0> {
3356 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3357 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3358}
3359
3360multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3361 OpndItins itins, Predicate prd,
3362 bit IsCommutable = 0> {
3363 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3364 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3365}
3366
3367multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3368 SDNode OpNode, OpndItins itins, Predicate prd,
3369 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003370 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003371 IsCommutable>;
3372
Igor Bregerf2460112015-07-26 14:41:44 +00003373 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003374 IsCommutable>;
3375}
3376
3377multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3378 SDNode OpNode, OpndItins itins, Predicate prd,
3379 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003380 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003381 IsCommutable>;
3382
Igor Bregerf2460112015-07-26 14:41:44 +00003383 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003384 IsCommutable>;
3385}
3386
3387multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3388 bits<8> opc_d, bits<8> opc_q,
3389 string OpcodeStr, SDNode OpNode,
3390 OpndItins itins, bit IsCommutable = 0> {
3391 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3392 itins, HasAVX512, IsCommutable>,
3393 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3394 itins, HasBWI, IsCommutable>;
3395}
3396
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003397multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003398 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003399 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3400 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003401 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003402 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003403 "$src2, $src1","$src1, $src2",
3404 (_Dst.VT (OpNode
3405 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003406 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003407 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003408 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003409 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003410 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3411 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3412 "$src2, $src1", "$src1, $src2",
3413 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3414 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003415 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003416 AVX512BIBase, EVEX_4V;
3417
3418 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003419 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003420 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003421 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003422 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003423 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003424 (_Brdct.VT (X86VBroadcast
3425 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003426 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003427 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003428 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429}
3430
Robert Khasanov545d1b72014-10-14 14:36:19 +00003431defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3432 SSE_INTALU_ITINS_P, 1>;
3433defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3434 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003435defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3436 SSE_INTALU_ITINS_P, HasBWI, 1>;
3437defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3438 SSE_INTALU_ITINS_P, HasBWI, 0>;
3439defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003440 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003441defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003442 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003443defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003444 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003445defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003446 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003447defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003448 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003449defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003450 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003451defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003452 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003453defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003454 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003455defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003456 SSE_INTALU_ITINS_P, HasBWI, 1>;
3457
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003458multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003459 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3460 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3461 let Predicates = [prd] in
3462 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3463 _SrcVTInfo.info512, _DstVTInfo.info512,
3464 v8i64_info, IsCommutable>,
3465 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3466 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003467 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003468 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003469 v4i64x_info, IsCommutable>,
3470 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003471 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003472 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003473 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003474 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3475 }
Michael Liao66233b72015-08-06 09:06:20 +00003476}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003477
3478defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003479 avx512vl_i32_info, avx512vl_i64_info,
3480 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003481defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003482 avx512vl_i32_info, avx512vl_i64_info,
3483 X86pmuludq, HasAVX512, 1>;
3484defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3485 avx512vl_i8_info, avx512vl_i8_info,
3486 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003487
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003488multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3489 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3490 let mayLoad = 1 in {
3491 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003492 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003493 OpcodeStr,
3494 "${src2}"##_Src.BroadcastStr##", $src1",
3495 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003496 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3497 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003498 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003499 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3500 }
3501}
3502
Michael Liao66233b72015-08-06 09:06:20 +00003503multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3504 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003505 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003506 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003507 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003508 "$src2, $src1","$src1, $src2",
3509 (_Dst.VT (OpNode
3510 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003511 (_Src.VT _Src.RC:$src2)))>,
3512 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003513 let mayLoad = 1 in {
3514 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3515 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3516 "$src2, $src1", "$src1, $src2",
3517 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003518 (bitconvert (_Src.LdFrag addr:$src2))))>,
3519 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003520 }
3521}
3522
3523multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3524 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003525 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003526 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3527 v32i16_info>,
3528 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3529 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003530 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003531 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3532 v16i16x_info>,
3533 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3534 v16i16x_info>, EVEX_V256;
3535 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3536 v8i16x_info>,
3537 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3538 v8i16x_info>, EVEX_V128;
3539 }
3540}
3541multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3542 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003543 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003544 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3545 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003546 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003547 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3548 v32i8x_info>, EVEX_V256;
3549 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3550 v16i8x_info>, EVEX_V128;
3551 }
3552}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003553
3554multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3555 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3556 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003557 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003558 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3559 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003560 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003561 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3562 _Dst.info256>, EVEX_V256;
3563 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3564 _Dst.info128>, EVEX_V128;
3565 }
3566}
3567
Craig Topperb6da6542016-05-01 17:38:32 +00003568defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3569defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3570defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3571defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003572
Craig Topper5acb5a12016-05-01 06:24:57 +00003573defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3574 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3575defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3576 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003577
Igor Bregerf2460112015-07-26 14:41:44 +00003578defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003579 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003580defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003581 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003582defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003583 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003584
Igor Bregerf2460112015-07-26 14:41:44 +00003585defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003586 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003587defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003588 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003589defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003590 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003591
Igor Bregerf2460112015-07-26 14:41:44 +00003592defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003593 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003594defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003595 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003596defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003597 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003598
Igor Bregerf2460112015-07-26 14:41:44 +00003599defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003600 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003601defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003602 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003603defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003604 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003605//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003606// AVX-512 Logical Instructions
3607//===----------------------------------------------------------------------===//
3608
Robert Khasanov545d1b72014-10-14 14:36:19 +00003609defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3610 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3611defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3612 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3613defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3614 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3615defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003616 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003617
3618//===----------------------------------------------------------------------===//
3619// AVX-512 FP arithmetic
3620//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003621multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3622 SDNode OpNode, SDNode VecNode, OpndItins itins,
3623 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003625 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3626 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3627 "$src2, $src1", "$src1, $src2",
3628 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3629 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003630 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003631
3632 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003633 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003634 "$src2, $src1", "$src1, $src2",
3635 (VecNode (_.VT _.RC:$src1),
3636 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3637 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003638 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003639 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3640 Predicates = [HasAVX512] in {
3641 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003642 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003643 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3644 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3645 itins.rr>;
3646 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003647 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003648 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3649 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3650 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3651 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003652}
3653
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003654multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003655 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003656
3657 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3658 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3659 "$rc, $src2, $src1", "$src1, $src2, $rc",
3660 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003661 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003662 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003663}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003664multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3665 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3666
3667 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3668 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003669 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003670 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003671 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003672}
3673
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003674multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3675 SDNode VecNode,
3676 SizeItins itins, bit IsCommutable> {
3677 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3678 itins.s, IsCommutable>,
3679 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3680 itins.s, IsCommutable>,
3681 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3682 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3683 itins.d, IsCommutable>,
3684 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3685 itins.d, IsCommutable>,
3686 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3687}
3688
3689multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3690 SDNode VecNode,
3691 SizeItins itins, bit IsCommutable> {
3692 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3693 itins.s, IsCommutable>,
3694 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3695 itins.s, IsCommutable>,
3696 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3697 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3698 itins.d, IsCommutable>,
3699 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3700 itins.d, IsCommutable>,
3701 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3702}
3703defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3704defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3705defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3706defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3707defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3708defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3709
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003710multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003711 X86VectorVTInfo _, bit IsCommutable> {
3712 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3713 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3714 "$src2, $src1", "$src1, $src2",
3715 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003716 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003717 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3718 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3719 "$src2, $src1", "$src1, $src2",
3720 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3721 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3722 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3723 "${src2}"##_.BroadcastStr##", $src1",
3724 "$src1, ${src2}"##_.BroadcastStr,
3725 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3726 (_.ScalarLdFrag addr:$src2))))>,
3727 EVEX_4V, EVEX_B;
3728 }//let mayLoad = 1
3729}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003730
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003731multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003732 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003733 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3734 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3735 "$rc, $src2, $src1", "$src1, $src2, $rc",
3736 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3737 EVEX_4V, EVEX_B, EVEX_RC;
3738}
3739
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003740
3741multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003742 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003743 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3744 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3745 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3746 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3747 EVEX_4V, EVEX_B;
3748}
3749
Michael Liao66233b72015-08-06 09:06:20 +00003750multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003751 Predicate prd, bit IsCommutable = 0> {
3752 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003753 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3754 IsCommutable>, EVEX_V512, PS,
3755 EVEX_CD8<32, CD8VF>;
3756 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3757 IsCommutable>, EVEX_V512, PD, VEX_W,
3758 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003759 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003760
Robert Khasanov595e5982014-10-29 15:43:02 +00003761 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003762 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003763 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3764 IsCommutable>, EVEX_V128, PS,
3765 EVEX_CD8<32, CD8VF>;
3766 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3767 IsCommutable>, EVEX_V256, PS,
3768 EVEX_CD8<32, CD8VF>;
3769 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3770 IsCommutable>, EVEX_V128, PD, VEX_W,
3771 EVEX_CD8<64, CD8VF>;
3772 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3773 IsCommutable>, EVEX_V256, PD, VEX_W,
3774 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003775 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003776}
3777
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003778multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003779 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003780 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003781 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003782 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3783}
3784
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003785multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003786 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003787 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003788 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003789 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3790}
3791
Craig Topperdb290662016-05-01 05:57:06 +00003792defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003793 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003794defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003795 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003796defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003797 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003798defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003799 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003800defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003801 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003802defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003803 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003804let isCodeGenOnly = 1 in {
3805 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3806 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3807}
Craig Topperdb290662016-05-01 05:57:06 +00003808defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3809defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3810defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3811defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003812
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003813multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3814 X86VectorVTInfo _> {
3815 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3816 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3817 "$src2, $src1", "$src1, $src2",
3818 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3819 let mayLoad = 1 in {
3820 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3821 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3822 "$src2, $src1", "$src1, $src2",
3823 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3824 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3825 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3826 "${src2}"##_.BroadcastStr##", $src1",
3827 "$src1, ${src2}"##_.BroadcastStr,
3828 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3829 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3830 EVEX_4V, EVEX_B;
3831 }//let mayLoad = 1
3832}
3833
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003834multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3835 X86VectorVTInfo _> {
3836 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3837 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3838 "$src2, $src1", "$src1, $src2",
3839 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3840 let mayLoad = 1 in {
3841 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003842 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003843 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003844 (OpNode _.RC:$src1,
3845 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3846 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003847 }//let mayLoad = 1
3848}
3849
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003850multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00003851 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003852 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3853 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003854 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003855 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3856 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003857 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
3858 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003859 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003860 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
3861 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003862 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3863
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003864 // Define only if AVX512VL feature is present.
3865 let Predicates = [HasVLX] in {
3866 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3867 EVEX_V128, EVEX_CD8<32, CD8VF>;
3868 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3869 EVEX_V256, EVEX_CD8<32, CD8VF>;
3870 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3871 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3872 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3873 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3874 }
3875}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003876defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003877
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878//===----------------------------------------------------------------------===//
3879// AVX-512 VPTESTM instructions
3880//===----------------------------------------------------------------------===//
3881
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003882multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3883 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003884 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003885 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3886 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3887 "$src2, $src1", "$src1, $src2",
3888 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3889 EVEX_4V;
3890 let mayLoad = 1 in
3891 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3892 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3893 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003894 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003895 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3896 EVEX_4V,
3897 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898}
3899
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003900multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3901 X86VectorVTInfo _> {
3902 let mayLoad = 1 in
3903 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3904 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3905 "${src2}"##_.BroadcastStr##", $src1",
3906 "$src1, ${src2}"##_.BroadcastStr,
3907 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3908 (_.ScalarLdFrag addr:$src2))))>,
3909 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003910}
Igor Bregerfca0a342016-01-28 13:19:25 +00003911
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003912// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003913multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3914 X86VectorVTInfo _, string Suffix> {
3915 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3916 (_.KVT (COPY_TO_REGCLASS
3917 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003918 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003919 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003920 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003921 _.RC:$src2, _.SubRegIdx)),
3922 _.KRC))>;
3923}
3924
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003925multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003926 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003927 let Predicates = [HasAVX512] in
3928 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3929 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3930
3931 let Predicates = [HasAVX512, HasVLX] in {
3932 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3933 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3934 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3935 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3936 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003937 let Predicates = [HasAVX512, NoVLX] in {
3938 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3939 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003940 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003941}
3942
3943multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3944 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003945 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003946 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003947 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003948}
3949
3950multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3951 SDNode OpNode> {
3952 let Predicates = [HasBWI] in {
3953 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3954 EVEX_V512, VEX_W;
3955 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3956 EVEX_V512;
3957 }
3958 let Predicates = [HasVLX, HasBWI] in {
3959
3960 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3961 EVEX_V256, VEX_W;
3962 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3963 EVEX_V128, VEX_W;
3964 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3965 EVEX_V256;
3966 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3967 EVEX_V128;
3968 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003969
Igor Bregerfca0a342016-01-28 13:19:25 +00003970 let Predicates = [HasAVX512, NoVLX] in {
3971 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3972 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3973 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3974 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003975 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003976
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003977}
3978
3979multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3980 SDNode OpNode> :
3981 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3982 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3983
3984defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3985defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003986
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003987
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003988//===----------------------------------------------------------------------===//
3989// AVX-512 Shift instructions
3990//===----------------------------------------------------------------------===//
3991multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003992 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003993 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003994 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003995 "$src2, $src1", "$src1, $src2",
3996 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003997 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003998 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003999 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004000 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004001 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004002 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4003 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004004 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004005}
4006
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004007multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4008 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
4009 let mayLoad = 1 in
4010 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4011 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4012 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4013 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004014 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004015}
4016
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004018 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004019 // src2 is always 128-bit
4020 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4021 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4022 "$src2, $src1", "$src1, $src2",
4023 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004024 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004025 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4026 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4027 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004028 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004029 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004030 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004031}
4032
Cameron McInally5fb084e2014-12-11 17:13:05 +00004033multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004034 ValueType SrcVT, PatFrag bc_frag,
4035 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4036 let Predicates = [prd] in
4037 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4038 VTInfo.info512>, EVEX_V512,
4039 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4040 let Predicates = [prd, HasVLX] in {
4041 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4042 VTInfo.info256>, EVEX_V256,
4043 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4044 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4045 VTInfo.info128>, EVEX_V128,
4046 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4047 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004048}
4049
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004050multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4051 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004052 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004053 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004054 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004055 avx512vl_i64_info, HasAVX512>, VEX_W;
4056 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4057 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058}
4059
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004060multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4061 string OpcodeStr, SDNode OpNode,
4062 AVX512VLVectorVTInfo VTInfo> {
4063 let Predicates = [HasAVX512] in
4064 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4065 VTInfo.info512>,
4066 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4067 VTInfo.info512>, EVEX_V512;
4068 let Predicates = [HasAVX512, HasVLX] in {
4069 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4070 VTInfo.info256>,
4071 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4072 VTInfo.info256>, EVEX_V256;
4073 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4074 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004075 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004076 VTInfo.info128>, EVEX_V128;
4077 }
4078}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004079
Michael Liao66233b72015-08-06 09:06:20 +00004080multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004081 Format ImmFormR, Format ImmFormM,
4082 string OpcodeStr, SDNode OpNode> {
4083 let Predicates = [HasBWI] in
4084 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4085 v32i16_info>, EVEX_V512;
4086 let Predicates = [HasVLX, HasBWI] in {
4087 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4088 v16i16x_info>, EVEX_V256;
4089 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4090 v8i16x_info>, EVEX_V128;
4091 }
4092}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004094multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4095 Format ImmFormR, Format ImmFormM,
4096 string OpcodeStr, SDNode OpNode> {
4097 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4098 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4099 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4100 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4101}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004102
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004103defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004104 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004105
4106defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004107 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004108
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004109defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004110 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004111
Michael Zuckerman298a6802016-01-13 12:39:33 +00004112defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004113defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004114
4115defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4116defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4117defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004118
4119//===-------------------------------------------------------------------===//
4120// Variable Bit Shifts
4121//===-------------------------------------------------------------------===//
4122multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004123 X86VectorVTInfo _> {
4124 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4125 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4126 "$src2, $src1", "$src1, $src2",
4127 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004128 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004129 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004130 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4131 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4132 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004133 (_.VT (OpNode _.RC:$src1,
4134 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004135 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004136 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137}
4138
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004139multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4140 X86VectorVTInfo _> {
4141 let mayLoad = 1 in
4142 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4143 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4144 "${src2}"##_.BroadcastStr##", $src1",
4145 "$src1, ${src2}"##_.BroadcastStr,
4146 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4147 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004148 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004149 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4150}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004151multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4152 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004153 let Predicates = [HasAVX512] in
4154 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4155 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4156
4157 let Predicates = [HasAVX512, HasVLX] in {
4158 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4159 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4160 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4161 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4162 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004163}
4164
4165multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4166 SDNode OpNode> {
4167 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004168 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004169 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004170 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004171}
4172
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004173// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004174multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4175 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004176 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004177 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004178 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004179 (!cast<Instruction>(NAME#"WZrr")
4180 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4181 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4182 sub_ymm)>;
4183
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004184 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004185 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004186 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004187 (!cast<Instruction>(NAME#"WZrr")
4188 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4189 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4190 sub_xmm)>;
4191 }
4192}
4193
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004194multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4195 SDNode OpNode> {
4196 let Predicates = [HasBWI] in
4197 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4198 EVEX_V512, VEX_W;
4199 let Predicates = [HasVLX, HasBWI] in {
4200
4201 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4202 EVEX_V256, VEX_W;
4203 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4204 EVEX_V128, VEX_W;
4205 }
4206}
4207
4208defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004209 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4210 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004211defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004212 avx512_var_shift_w<0x11, "vpsravw", sra>,
4213 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004214defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004215 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4216 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004217defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4218defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004219
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004220//===-------------------------------------------------------------------===//
4221// 1-src variable permutation VPERMW/D/Q
4222//===-------------------------------------------------------------------===//
4223multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4224 AVX512VLVectorVTInfo _> {
4225 let Predicates = [HasAVX512] in
4226 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4227 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4228
4229 let Predicates = [HasAVX512, HasVLX] in
4230 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4231 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4232}
4233
4234multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4235 string OpcodeStr, SDNode OpNode,
4236 AVX512VLVectorVTInfo VTInfo> {
4237 let Predicates = [HasAVX512] in
4238 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4239 VTInfo.info512>,
4240 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4241 VTInfo.info512>, EVEX_V512;
4242 let Predicates = [HasAVX512, HasVLX] in
4243 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4244 VTInfo.info256>,
4245 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4246 VTInfo.info256>, EVEX_V256;
4247}
4248
Michael Zuckermand9cac592016-01-19 17:07:43 +00004249multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4250 Predicate prd, SDNode OpNode,
4251 AVX512VLVectorVTInfo _> {
4252 let Predicates = [prd] in
4253 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4254 EVEX_V512 ;
4255 let Predicates = [HasVLX, prd] in {
4256 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4257 EVEX_V256 ;
4258 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4259 EVEX_V128 ;
4260 }
4261}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004262
Michael Zuckermand9cac592016-01-19 17:07:43 +00004263defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4264 avx512vl_i16_info>, VEX_W;
4265defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4266 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004267
4268defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4269 avx512vl_i32_info>;
4270defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4271 avx512vl_i64_info>, VEX_W;
4272defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4273 avx512vl_f32_info>;
4274defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4275 avx512vl_f64_info>, VEX_W;
4276
4277defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4278 X86VPermi, avx512vl_i64_info>,
4279 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4280defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4281 X86VPermi, avx512vl_f64_info>,
4282 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004283//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004284// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004285//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004286
Igor Breger78741a12015-10-04 07:20:41 +00004287multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4288 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4289 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4290 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4291 "$src2, $src1", "$src1, $src2",
4292 (_.VT (OpNode _.RC:$src1,
4293 (Ctrl.VT Ctrl.RC:$src2)))>,
4294 T8PD, EVEX_4V;
4295 let mayLoad = 1 in {
4296 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4297 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4298 "$src2, $src1", "$src1, $src2",
4299 (_.VT (OpNode
4300 _.RC:$src1,
4301 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4302 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4303 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4304 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4305 "${src2}"##_.BroadcastStr##", $src1",
4306 "$src1, ${src2}"##_.BroadcastStr,
4307 (_.VT (OpNode
4308 _.RC:$src1,
4309 (Ctrl.VT (X86VBroadcast
4310 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4311 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4312 }//let mayLoad = 1
4313}
4314
4315multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4316 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4317 let Predicates = [HasAVX512] in {
4318 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4319 Ctrl.info512>, EVEX_V512;
4320 }
4321 let Predicates = [HasAVX512, HasVLX] in {
4322 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4323 Ctrl.info128>, EVEX_V128;
4324 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4325 Ctrl.info256>, EVEX_V256;
4326 }
4327}
4328
4329multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4330 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4331
4332 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4333 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4334 X86VPermilpi, _>,
4335 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004336}
4337
4338defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4339 avx512vl_i32_info>;
4340defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4341 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004342//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004343// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4344//===----------------------------------------------------------------------===//
4345
4346defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004347 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004348 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4349defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004350 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004351defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004352 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004353
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004354multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4355 let Predicates = [HasBWI] in
4356 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4357
4358 let Predicates = [HasVLX, HasBWI] in {
4359 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4360 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4361 }
4362}
4363
4364defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4365
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004366//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004367// Move Low to High and High to Low packed FP Instructions
4368//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004369def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4370 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004371 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004372 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4373 IIC_SSE_MOV_LH>, EVEX_4V;
4374def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4375 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004376 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004377 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4378 IIC_SSE_MOV_LH>, EVEX_4V;
4379
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004380let Predicates = [HasAVX512] in {
4381 // MOVLHPS patterns
4382 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4383 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4384 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4385 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004386
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004387 // MOVHLPS patterns
4388 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4389 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4390}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004391
4392//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004393// VMOVHPS/PD VMOVLPS Instructions
4394// All patterns was taken from SSS implementation.
4395//===----------------------------------------------------------------------===//
4396multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4397 X86VectorVTInfo _> {
4398 let mayLoad = 1 in
4399 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4400 (ins _.RC:$src1, f64mem:$src2),
4401 !strconcat(OpcodeStr,
4402 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4403 [(set _.RC:$dst,
4404 (OpNode _.RC:$src1,
4405 (_.VT (bitconvert
4406 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4407 IIC_SSE_MOV_LH>, EVEX_4V;
4408}
4409
4410defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4411 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4412defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4413 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4414defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4415 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4416defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4417 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4418
4419let Predicates = [HasAVX512] in {
4420 // VMOVHPS patterns
4421 def : Pat<(X86Movlhps VR128X:$src1,
4422 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4423 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4424 def : Pat<(X86Movlhps VR128X:$src1,
4425 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4426 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4427 // VMOVHPD patterns
4428 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4429 (scalar_to_vector (loadf64 addr:$src2)))),
4430 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4431 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4432 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4433 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4434 // VMOVLPS patterns
4435 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4436 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4437 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4438 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4439 // VMOVLPD patterns
4440 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4441 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4442 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4443 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4444 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4445 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4446 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4447}
4448
4449let mayStore = 1 in {
4450def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4451 (ins f64mem:$dst, VR128X:$src),
4452 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004453 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004454 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4455 (bc_v2f64 (v4f32 VR128X:$src))),
4456 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4457 EVEX, EVEX_CD8<32, CD8VT2>;
4458def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4459 (ins f64mem:$dst, VR128X:$src),
4460 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004461 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004462 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4463 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4464 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4465def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4466 (ins f64mem:$dst, VR128X:$src),
4467 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004468 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004469 (iPTR 0))), addr:$dst)],
4470 IIC_SSE_MOV_LH>,
4471 EVEX, EVEX_CD8<32, CD8VT2>;
4472def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4473 (ins f64mem:$dst, VR128X:$src),
4474 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004475 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004476 (iPTR 0))), addr:$dst)],
4477 IIC_SSE_MOV_LH>,
4478 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4479}
4480let Predicates = [HasAVX512] in {
4481 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004482 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004483 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4484 (iPTR 0))), addr:$dst),
4485 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4486 // VMOVLPS patterns
4487 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4488 addr:$src1),
4489 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4490 def : Pat<(store (v4i32 (X86Movlps
4491 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4492 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4493 // VMOVLPD patterns
4494 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4495 addr:$src1),
4496 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4497 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4498 addr:$src1),
4499 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4500}
4501//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004502// FMA - Fused Multiply Operations
4503//
Adam Nemet26371ce2014-10-24 00:02:55 +00004504
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004505let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004506multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4507 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004508 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004509 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004510 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004511 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004512 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004513
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004514 let mayLoad = 1 in {
4515 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004516 (ins _.RC:$src2, _.MemOp:$src3),
4517 OpcodeStr, "$src3, $src2", "$src2, $src3",
4518 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004519 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004520
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004521 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004522 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004523 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4524 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4525 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004526 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004527 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004528 }
4529}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004530
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004531multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4532 X86VectorVTInfo _> {
4533 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004534 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4535 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4536 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4537 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004538}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004539} // Constraints = "$src1 = $dst"
4540
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004541multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4542 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4543 let Predicates = [HasAVX512] in {
4544 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4545 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4546 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004547 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004548 let Predicates = [HasVLX, HasAVX512] in {
4549 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4550 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4551 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4552 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004553 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004554}
4555
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004556multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4557 SDNode OpNodeRnd > {
4558 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4559 avx512vl_f32_info>;
4560 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4561 avx512vl_f64_info>, VEX_W;
4562}
4563
4564defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4565defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4566defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4567defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4568defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4569defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4570
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004571
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004572let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004573multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4574 X86VectorVTInfo _> {
4575 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4576 (ins _.RC:$src2, _.RC:$src3),
4577 OpcodeStr, "$src3, $src2", "$src2, $src3",
4578 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4579 AVX512FMA3Base;
4580
4581 let mayLoad = 1 in {
4582 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4583 (ins _.RC:$src2, _.MemOp:$src3),
4584 OpcodeStr, "$src3, $src2", "$src2, $src3",
4585 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4586 AVX512FMA3Base;
4587
4588 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4589 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4590 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4591 "$src2, ${src3}"##_.BroadcastStr,
4592 (_.VT (OpNode _.RC:$src2,
4593 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4594 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4595 }
4596}
4597
4598multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4599 X86VectorVTInfo _> {
4600 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4601 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4602 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4603 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4604 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004605}
4606} // Constraints = "$src1 = $dst"
4607
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004608multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4609 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4610 let Predicates = [HasAVX512] in {
4611 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4612 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4613 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004614 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004615 let Predicates = [HasVLX, HasAVX512] in {
4616 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4617 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4618 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4619 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004620 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004621}
4622
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004623multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4624 SDNode OpNodeRnd > {
4625 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4626 avx512vl_f32_info>;
4627 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4628 avx512vl_f64_info>, VEX_W;
4629}
4630
4631defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4632defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4633defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4634defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4635defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4636defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4637
4638let Constraints = "$src1 = $dst" in {
4639multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4640 X86VectorVTInfo _> {
4641 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4642 (ins _.RC:$src3, _.RC:$src2),
4643 OpcodeStr, "$src2, $src3", "$src3, $src2",
4644 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4645 AVX512FMA3Base;
4646
4647 let mayLoad = 1 in {
4648 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4649 (ins _.RC:$src3, _.MemOp:$src2),
4650 OpcodeStr, "$src2, $src3", "$src3, $src2",
4651 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4652 AVX512FMA3Base;
4653
4654 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4655 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4656 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4657 "$src3, ${src2}"##_.BroadcastStr,
4658 (_.VT (OpNode _.RC:$src1,
4659 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4660 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4661 }
4662}
4663
4664multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4665 X86VectorVTInfo _> {
4666 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4667 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4668 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4669 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4670 AVX512FMA3Base, EVEX_B, EVEX_RC;
4671}
4672} // Constraints = "$src1 = $dst"
4673
4674multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4675 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4676 let Predicates = [HasAVX512] in {
4677 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4678 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4679 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4680 }
4681 let Predicates = [HasVLX, HasAVX512] in {
4682 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4683 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4684 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4685 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4686 }
4687}
4688
4689multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4690 SDNode OpNodeRnd > {
4691 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4692 avx512vl_f32_info>;
4693 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4694 avx512vl_f64_info>, VEX_W;
4695}
4696
4697defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4698defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4699defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4700defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4701defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4702defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004703
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004704// Scalar FMA
4705let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004706multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4707 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4708 dag RHS_r, dag RHS_m > {
4709 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4710 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4711 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004712
Igor Breger15820b02015-07-01 13:24:28 +00004713 let mayLoad = 1 in
4714 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004715 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004716 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4717
4718 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4719 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4720 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4721 AVX512FMA3Base, EVEX_B, EVEX_RC;
4722
4723 let isCodeGenOnly = 1 in {
4724 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4725 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4726 !strconcat(OpcodeStr,
4727 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4728 [RHS_r]>;
4729 let mayLoad = 1 in
4730 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4731 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4732 !strconcat(OpcodeStr,
4733 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4734 [RHS_m]>;
4735 }// isCodeGenOnly = 1
4736}
4737}// Constraints = "$src1 = $dst"
4738
4739multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4740 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4741 string SUFF> {
4742
4743 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004744 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4745 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4746 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004747 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4748 (i32 imm:$rc))),
4749 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4750 _.FRC:$src3))),
4751 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4752 (_.ScalarLdFrag addr:$src3))))>;
4753
4754 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004755 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4756 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004757 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004758 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004759 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4760 (i32 imm:$rc))),
4761 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4762 _.FRC:$src1))),
4763 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4764 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4765
4766 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004767 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4768 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004769 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004770 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004771 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4772 (i32 imm:$rc))),
4773 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4774 _.FRC:$src2))),
4775 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4776 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4777}
4778
4779multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4780 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4781 let Predicates = [HasAVX512] in {
4782 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4783 OpNodeRnd, f32x_info, "SS">,
4784 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4785 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4786 OpNodeRnd, f64x_info, "SD">,
4787 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4788 }
4789}
4790
4791defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4792defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4793defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4794defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004795
4796//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004797// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4798//===----------------------------------------------------------------------===//
4799let Constraints = "$src1 = $dst" in {
4800multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4801 X86VectorVTInfo _> {
4802 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4803 (ins _.RC:$src2, _.RC:$src3),
4804 OpcodeStr, "$src3, $src2", "$src2, $src3",
4805 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4806 AVX512FMA3Base;
4807
4808 let mayLoad = 1 in {
4809 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4810 (ins _.RC:$src2, _.MemOp:$src3),
4811 OpcodeStr, "$src3, $src2", "$src2, $src3",
4812 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4813 AVX512FMA3Base;
4814
4815 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4816 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4817 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4818 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4819 (OpNode _.RC:$src1,
4820 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4821 AVX512FMA3Base, EVEX_B;
4822 }
4823}
4824} // Constraints = "$src1 = $dst"
4825
4826multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4827 AVX512VLVectorVTInfo _> {
4828 let Predicates = [HasIFMA] in {
4829 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4830 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4831 }
4832 let Predicates = [HasVLX, HasIFMA] in {
4833 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4834 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4835 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4836 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4837 }
4838}
4839
4840defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4841 avx512vl_i64_info>, VEX_W;
4842defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4843 avx512vl_i64_info>, VEX_W;
4844
4845//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004846// AVX-512 Scalar convert from sign integer to float/double
4847//===----------------------------------------------------------------------===//
4848
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004849multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4850 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4851 PatFrag ld_frag, string asm> {
4852 let hasSideEffects = 0 in {
4853 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4854 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004855 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004856 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004857 let mayLoad = 1 in
4858 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4859 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004860 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004861 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004862 } // hasSideEffects = 0
4863 let isCodeGenOnly = 1 in {
4864 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4865 (ins DstVT.RC:$src1, SrcRC:$src2),
4866 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4867 [(set DstVT.RC:$dst,
4868 (OpNode (DstVT.VT DstVT.RC:$src1),
4869 SrcRC:$src2,
4870 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4871
4872 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4873 (ins DstVT.RC:$src1, x86memop:$src2),
4874 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4875 [(set DstVT.RC:$dst,
4876 (OpNode (DstVT.VT DstVT.RC:$src1),
4877 (ld_frag addr:$src2),
4878 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4879 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004880}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004881
Igor Bregerabe4a792015-06-14 12:44:55 +00004882multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004883 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004884 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4885 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004886 !strconcat(asm,
4887 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004888 [(set DstVT.RC:$dst,
4889 (OpNode (DstVT.VT DstVT.RC:$src1),
4890 SrcRC:$src2,
4891 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4892}
4893
4894multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004895 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4896 PatFrag ld_frag, string asm> {
4897 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4898 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4899 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004900}
4901
Andrew Trick15a47742013-10-09 05:11:10 +00004902let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004903defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004904 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4905 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004906defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004907 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4908 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004909defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004910 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4911 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004912defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004913 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4914 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004915
4916def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4917 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4918def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004919 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004920def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4921 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4922def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004923 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004924
4925def : Pat<(f32 (sint_to_fp GR32:$src)),
4926 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4927def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004928 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004929def : Pat<(f64 (sint_to_fp GR32:$src)),
4930 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4931def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004932 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4933
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004934defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004935 v4f32x_info, i32mem, loadi32,
4936 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004937defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004938 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4939 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004940defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004941 i32mem, loadi32, "cvtusi2sd{l}">,
4942 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004943defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004944 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4945 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004946
4947def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4948 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4949def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4950 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4951def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4952 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4953def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4954 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4955
4956def : Pat<(f32 (uint_to_fp GR32:$src)),
4957 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4958def : Pat<(f32 (uint_to_fp GR64:$src)),
4959 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4960def : Pat<(f64 (uint_to_fp GR32:$src)),
4961 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4962def : Pat<(f64 (uint_to_fp GR64:$src)),
4963 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004964}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004965
4966//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004967// AVX-512 Scalar convert from float/double to integer
4968//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004969multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4970 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004971 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004972 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004973 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004974 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4975 EVEX, VEX_LIG;
4976 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4977 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4978 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004979 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4980 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004981 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4982 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4983 [(set DstVT.RC:$dst, (OpNode
4984 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4985 (i32 FROUND_CURRENT)))]>,
4986 EVEX, VEX_LIG;
4987 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004988}
Asaf Badouh2744d212015-09-20 14:31:19 +00004989
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004990// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004991defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004992 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004993 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004994defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004995 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004996 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004997defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004998 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004999 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005000defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005001 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005002 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005003defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005004 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005005 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005006defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005007 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005008 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005009defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005010 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005011 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005012defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005013 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005014 EVEX_CD8<64, CD8VT1>;
5015
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005016// The SSE version of these instructions are disabled for AVX512.
5017// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5018let Predicates = [HasAVX512] in {
5019 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5020 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5021 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5022 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5023 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5024 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5025 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5026 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5027} // HasAVX512
5028
Asaf Badouh2744d212015-09-20 14:31:19 +00005029let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005030 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5031 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5032 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5033 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5034 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5035 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5036 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5037 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5038 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5039 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5040 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5041 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005042
Craig Topper9dd48c82014-01-02 17:28:14 +00005043 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5044 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5045 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005046} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005047
5048// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005049multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5050 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005051 SDNode OpNodeRnd>{
5052let Predicates = [HasAVX512] in {
5053 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5054 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5055 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5056 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5057 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5058 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005059 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005060 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005061 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005062 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005063
Asaf Badouh2744d212015-09-20 14:31:19 +00005064 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5065 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5066 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005067 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005068 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5069 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5070 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005071 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005072 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005073 EVEX,VEX_LIG , EVEX_B;
5074 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005075 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005076 (ins _SrcRC.MemOp:$src),
5077 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5078 []>, EVEX, VEX_LIG;
5079
5080 } // isCodeGenOnly = 1, hasSideEffects = 0
5081} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005082}
5083
Asaf Badouh2744d212015-09-20 14:31:19 +00005084
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005085defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005086 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005087 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005088defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005089 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005090 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005091defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005092 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005093 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005094defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005095 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005096 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5097
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005098defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005099 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005100 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005101defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005102 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005103 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005104defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005105 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005106 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005107defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005108 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005109 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5110let Predicates = [HasAVX512] in {
5111 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5112 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5113 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5114 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5115 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5116 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5117 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5118 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5119
Elena Demikhovskycf088092013-12-11 14:31:04 +00005120} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005121//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005122// AVX-512 Convert form float to double and back
5123//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005124multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5125 X86VectorVTInfo _Src, SDNode OpNode> {
5126 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005127 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005128 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005129 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005130 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005131 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5132 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005133 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005134 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005135 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005136 (_Src.VT (scalar_to_vector
5137 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005138 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005139}
5140
Asaf Badouh2744d212015-09-20 14:31:19 +00005141// Scalar Coversion with SAE - suppress all exceptions
5142multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5143 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5144 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005145 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005146 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005147 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005148 (_Src.VT _Src.RC:$src2),
5149 (i32 FROUND_NO_EXC)))>,
5150 EVEX_4V, VEX_LIG, EVEX_B;
5151}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005152
Asaf Badouh2744d212015-09-20 14:31:19 +00005153// Scalar Conversion with rounding control (RC)
5154multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5155 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5156 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005157 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005158 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005159 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005160 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5161 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5162 EVEX_B, EVEX_RC;
5163}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005164multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5165 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005166 X86VectorVTInfo _dst> {
5167 let Predicates = [HasAVX512] in {
5168 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5169 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5170 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5171 EVEX_V512, XD;
5172 }
5173}
5174
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005175multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5176 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005177 X86VectorVTInfo _dst> {
5178 let Predicates = [HasAVX512] in {
5179 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005180 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005181 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5182 }
5183}
5184defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5185 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005186defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005187 X86fpextRnd,f32x_info, f64x_info >;
5188
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005189def : Pat<(f64 (fextend FR32X:$src)),
5190 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005191 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5192 Requires<[HasAVX512]>;
5193def : Pat<(f64 (fextend (loadf32 addr:$src))),
5194 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5195 Requires<[HasAVX512]>;
5196
5197def : Pat<(f64 (extloadf32 addr:$src)),
5198 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005199 Requires<[HasAVX512, OptForSize]>;
5200
Asaf Badouh2744d212015-09-20 14:31:19 +00005201def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005202 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005203 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5204 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005205
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005206def : Pat<(f32 (fround FR64X:$src)),
5207 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005208 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005209 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005210//===----------------------------------------------------------------------===//
5211// AVX-512 Vector convert from signed/unsigned integer to float/double
5212// and from float/double to signed/unsigned integer
5213//===----------------------------------------------------------------------===//
5214
5215multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5216 X86VectorVTInfo _Src, SDNode OpNode,
5217 string Broadcast = _.BroadcastStr,
5218 string Alias = ""> {
5219
5220 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5221 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5222 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5223
5224 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5225 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5226 (_.VT (OpNode (_Src.VT
5227 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5228
5229 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005230 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005231 "${src}"##Broadcast, "${src}"##Broadcast,
5232 (_.VT (OpNode (_Src.VT
5233 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5234 ))>, EVEX, EVEX_B;
5235}
5236// Coversion with SAE - suppress all exceptions
5237multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5238 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5239 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5240 (ins _Src.RC:$src), OpcodeStr,
5241 "{sae}, $src", "$src, {sae}",
5242 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5243 (i32 FROUND_NO_EXC)))>,
5244 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005245}
5246
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005247// Conversion with rounding control (RC)
5248multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5249 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5250 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5251 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5252 "$rc, $src", "$src, $rc",
5253 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5254 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005255}
5256
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005257// Extend Float to Double
5258multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5259 let Predicates = [HasAVX512] in {
5260 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5261 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5262 X86vfpextRnd>, EVEX_V512;
5263 }
5264 let Predicates = [HasVLX] in {
5265 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5266 X86vfpext, "{1to2}">, EVEX_V128;
5267 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5268 EVEX_V256;
5269 }
5270}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005271
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005272// Truncate Double to Float
5273multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5274 let Predicates = [HasAVX512] in {
5275 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5276 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5277 X86vfproundRnd>, EVEX_V512;
5278 }
5279 let Predicates = [HasVLX] in {
5280 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5281 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5282 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5283 "{1to4}", "{y}">, EVEX_V256;
5284 }
5285}
5286
5287defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5288 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5289defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5290 PS, EVEX_CD8<32, CD8VH>;
5291
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005292def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5293 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005294
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005295let Predicates = [HasVLX] in {
5296 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5297 (VCVTPS2PDZ256rm addr:$src)>;
5298}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005299
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005300// Convert Signed/Unsigned Doubleword to Double
5301multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5302 SDNode OpNode128> {
5303 // No rounding in this op
5304 let Predicates = [HasAVX512] in
5305 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5306 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005307
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005308 let Predicates = [HasVLX] in {
5309 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5310 OpNode128, "{1to2}">, EVEX_V128;
5311 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5312 EVEX_V256;
5313 }
5314}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005315
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005316// Convert Signed/Unsigned Doubleword to Float
5317multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5318 SDNode OpNodeRnd> {
5319 let Predicates = [HasAVX512] in
5320 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5321 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5322 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005323
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005324 let Predicates = [HasVLX] in {
5325 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5326 EVEX_V128;
5327 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5328 EVEX_V256;
5329 }
5330}
5331
5332// Convert Float to Signed/Unsigned Doubleword with truncation
5333multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5334 SDNode OpNode, SDNode OpNodeRnd> {
5335 let Predicates = [HasAVX512] in {
5336 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5337 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5338 OpNodeRnd>, EVEX_V512;
5339 }
5340 let Predicates = [HasVLX] in {
5341 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5342 EVEX_V128;
5343 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5344 EVEX_V256;
5345 }
5346}
5347
5348// Convert Float to Signed/Unsigned Doubleword
5349multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5350 SDNode OpNode, SDNode OpNodeRnd> {
5351 let Predicates = [HasAVX512] in {
5352 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5353 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5354 OpNodeRnd>, EVEX_V512;
5355 }
5356 let Predicates = [HasVLX] in {
5357 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5358 EVEX_V128;
5359 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5360 EVEX_V256;
5361 }
5362}
5363
5364// Convert Double to Signed/Unsigned Doubleword with truncation
5365multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5366 SDNode OpNode, SDNode OpNodeRnd> {
5367 let Predicates = [HasAVX512] in {
5368 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5369 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5370 OpNodeRnd>, EVEX_V512;
5371 }
5372 let Predicates = [HasVLX] in {
5373 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5374 // memory forms of these instructions in Asm Parcer. They have the same
5375 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5376 // due to the same reason.
5377 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5378 "{1to2}", "{x}">, EVEX_V128;
5379 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5380 "{1to4}", "{y}">, EVEX_V256;
5381 }
5382}
5383
5384// Convert Double to Signed/Unsigned Doubleword
5385multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5386 SDNode OpNode, SDNode OpNodeRnd> {
5387 let Predicates = [HasAVX512] in {
5388 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5389 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5390 OpNodeRnd>, EVEX_V512;
5391 }
5392 let Predicates = [HasVLX] in {
5393 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5394 // memory forms of these instructions in Asm Parcer. They have the same
5395 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5396 // due to the same reason.
5397 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5398 "{1to2}", "{x}">, EVEX_V128;
5399 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5400 "{1to4}", "{y}">, EVEX_V256;
5401 }
5402}
5403
5404// Convert Double to Signed/Unsigned Quardword
5405multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5406 SDNode OpNode, SDNode OpNodeRnd> {
5407 let Predicates = [HasDQI] in {
5408 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5409 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5410 OpNodeRnd>, EVEX_V512;
5411 }
5412 let Predicates = [HasDQI, HasVLX] in {
5413 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5414 EVEX_V128;
5415 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5416 EVEX_V256;
5417 }
5418}
5419
5420// Convert Double to Signed/Unsigned Quardword with truncation
5421multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5422 SDNode OpNode, SDNode OpNodeRnd> {
5423 let Predicates = [HasDQI] in {
5424 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5425 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5426 OpNodeRnd>, EVEX_V512;
5427 }
5428 let Predicates = [HasDQI, HasVLX] in {
5429 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5430 EVEX_V128;
5431 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5432 EVEX_V256;
5433 }
5434}
5435
5436// Convert Signed/Unsigned Quardword to Double
5437multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5438 SDNode OpNode, SDNode OpNodeRnd> {
5439 let Predicates = [HasDQI] in {
5440 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5441 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5442 OpNodeRnd>, EVEX_V512;
5443 }
5444 let Predicates = [HasDQI, HasVLX] in {
5445 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5446 EVEX_V128;
5447 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5448 EVEX_V256;
5449 }
5450}
5451
5452// Convert Float to Signed/Unsigned Quardword
5453multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5454 SDNode OpNode, SDNode OpNodeRnd> {
5455 let Predicates = [HasDQI] in {
5456 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5457 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5458 OpNodeRnd>, EVEX_V512;
5459 }
5460 let Predicates = [HasDQI, HasVLX] in {
5461 // Explicitly specified broadcast string, since we take only 2 elements
5462 // from v4f32x_info source
5463 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5464 "{1to2}">, EVEX_V128;
5465 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5466 EVEX_V256;
5467 }
5468}
5469
5470// Convert Float to Signed/Unsigned Quardword with truncation
5471multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5472 SDNode OpNode, SDNode OpNodeRnd> {
5473 let Predicates = [HasDQI] in {
5474 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5475 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5476 OpNodeRnd>, EVEX_V512;
5477 }
5478 let Predicates = [HasDQI, HasVLX] in {
5479 // Explicitly specified broadcast string, since we take only 2 elements
5480 // from v4f32x_info source
5481 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5482 "{1to2}">, EVEX_V128;
5483 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5484 EVEX_V256;
5485 }
5486}
5487
5488// Convert Signed/Unsigned Quardword to Float
5489multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5490 SDNode OpNode, SDNode OpNodeRnd> {
5491 let Predicates = [HasDQI] in {
5492 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5493 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5494 OpNodeRnd>, EVEX_V512;
5495 }
5496 let Predicates = [HasDQI, HasVLX] in {
5497 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5498 // memory forms of these instructions in Asm Parcer. They have the same
5499 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5500 // due to the same reason.
5501 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5502 "{1to2}", "{x}">, EVEX_V128;
5503 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5504 "{1to4}", "{y}">, EVEX_V256;
5505 }
5506}
5507
5508defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005509 EVEX_CD8<32, CD8VH>;
5510
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005511defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5512 X86VSintToFpRnd>,
5513 PS, EVEX_CD8<32, CD8VF>;
5514
5515defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5516 X86VFpToSintRnd>,
5517 XS, EVEX_CD8<32, CD8VF>;
5518
5519defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5520 X86VFpToSintRnd>,
5521 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5522
5523defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5524 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005525 EVEX_CD8<32, CD8VF>;
5526
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005527defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5528 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005529 EVEX_CD8<64, CD8VF>;
5530
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005531defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5532 XS, EVEX_CD8<32, CD8VH>;
5533
5534defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5535 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005536 EVEX_CD8<32, CD8VF>;
5537
Craig Topper19e04b62016-05-19 06:13:58 +00005538defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5539 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005540
Craig Topper19e04b62016-05-19 06:13:58 +00005541defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5542 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005543 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005544
Craig Topper19e04b62016-05-19 06:13:58 +00005545defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5546 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005547 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005548defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5549 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005550 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005551
Craig Topper19e04b62016-05-19 06:13:58 +00005552defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5553 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005554 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005555
Craig Topper19e04b62016-05-19 06:13:58 +00005556defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5557 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005558
Craig Topper19e04b62016-05-19 06:13:58 +00005559defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5560 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005561 PD, EVEX_CD8<64, CD8VF>;
5562
Craig Topper19e04b62016-05-19 06:13:58 +00005563defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5564 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005565
5566defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005567 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005568 PD, EVEX_CD8<64, CD8VF>;
5569
5570defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005571 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005572
5573defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005574 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005575 PD, EVEX_CD8<64, CD8VF>;
5576
5577defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005578 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005579
5580defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005581 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005582
5583defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005584 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005585
5586defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005587 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005588
5589defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005590 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005591
Craig Toppere38c57a2015-11-27 05:44:02 +00005592let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005593def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005594 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005595 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005596
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005597def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5598 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5599 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5600
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005601def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5602 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5603 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5604
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005605def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5606 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5607 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005608
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005609def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5610 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5611 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005612
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005613def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5614 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5615 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005616}
5617
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005618let Predicates = [HasAVX512] in {
5619 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5620 (VCVTPD2PSZrm addr:$src)>;
5621 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5622 (VCVTPS2PDZrm addr:$src)>;
5623}
5624
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005625//===----------------------------------------------------------------------===//
5626// Half precision conversion instructions
5627//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005628multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005629 X86MemOperand x86memop, PatFrag ld_frag> {
5630 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5631 "vcvtph2ps", "$src", "$src",
5632 (X86cvtph2ps (_src.VT _src.RC:$src),
5633 (i32 FROUND_CURRENT))>, T8PD;
5634 let hasSideEffects = 0, mayLoad = 1 in {
5635 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005636 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005637 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5638 (i32 FROUND_CURRENT))>, T8PD;
5639 }
5640}
5641
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005642multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005643 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5644 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5645 (X86cvtph2ps (_src.VT _src.RC:$src),
5646 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5647
5648}
5649
5650let Predicates = [HasAVX512] in {
5651 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005652 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005653 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5654 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005655 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005656 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5657 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5658 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5659 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005660}
5661
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005662multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005663 X86MemOperand x86memop> {
5664 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5665 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005666 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005667 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005668 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005669 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5670 let hasSideEffects = 0, mayStore = 1 in {
5671 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5672 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005673 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005674 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5675 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5676 addr:$dst)]>;
5677 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5678 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005679 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005680 []>, EVEX_K;
5681 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005682}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005683multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5684 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5685 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005686 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005687 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005688 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005689 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5690}
5691let Predicates = [HasAVX512] in {
5692 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5693 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5694 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5695 let Predicates = [HasVLX] in {
5696 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5697 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5698 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5699 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5700 }
5701}
Asaf Badouh2489f352015-12-02 08:17:51 +00005702
5703// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5704multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5705 string OpcodeStr> {
5706 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5707 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005708 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005709 (i32 FROUND_NO_EXC)))],
5710 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5711 Sched<[WriteFAdd]>;
5712}
5713
5714let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5715 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5716 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5717 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5718 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5719 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5720 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5721 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5722 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5723}
5724
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005725let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5726 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005727 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005728 EVEX_CD8<32, CD8VT1>;
5729 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005730 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005731 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5732 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005733 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005734 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005735 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005736 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005737 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005738 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5739 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005740 let isCodeGenOnly = 1 in {
5741 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005742 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005743 EVEX_CD8<32, CD8VT1>;
5744 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005745 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005746 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005747
Craig Topper9dd48c82014-01-02 17:28:14 +00005748 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005749 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005750 EVEX_CD8<32, CD8VT1>;
5751 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005752 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005753 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5754 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005755}
Michael Liao5bf95782014-12-04 05:20:33 +00005756
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005757/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005758multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5759 X86VectorVTInfo _> {
5760 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5761 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5762 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5763 "$src2, $src1", "$src1, $src2",
5764 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005765 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005766 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005767 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005768 "$src2, $src1", "$src1, $src2",
5769 (OpNode (_.VT _.RC:$src1),
5770 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005771 }
5772}
5773}
5774
Asaf Badouheaf2da12015-09-21 10:23:53 +00005775defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5776 EVEX_CD8<32, CD8VT1>, T8PD;
5777defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5778 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5779defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5780 EVEX_CD8<32, CD8VT1>, T8PD;
5781defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5782 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005783
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005784/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5785multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005786 X86VectorVTInfo _> {
5787 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5788 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5789 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5790 let mayLoad = 1 in {
5791 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5792 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5793 (OpNode (_.FloatVT
5794 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5795 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5796 (ins _.ScalarMemOp:$src), OpcodeStr,
5797 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5798 (OpNode (_.FloatVT
5799 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5800 EVEX, T8PD, EVEX_B;
5801 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005802}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005803
5804multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5805 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5806 EVEX_V512, EVEX_CD8<32, CD8VF>;
5807 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5808 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5809
5810 // Define only if AVX512VL feature is present.
5811 let Predicates = [HasVLX] in {
5812 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5813 OpNode, v4f32x_info>,
5814 EVEX_V128, EVEX_CD8<32, CD8VF>;
5815 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5816 OpNode, v8f32x_info>,
5817 EVEX_V256, EVEX_CD8<32, CD8VF>;
5818 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5819 OpNode, v2f64x_info>,
5820 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5821 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5822 OpNode, v4f64x_info>,
5823 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5824 }
5825}
5826
5827defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5828defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005829
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005830/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005831multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5832 SDNode OpNode> {
5833
5834 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5835 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5836 "$src2, $src1", "$src1, $src2",
5837 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5838 (i32 FROUND_CURRENT))>;
5839
5840 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5841 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005842 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005843 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005844 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005845
5846 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005847 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005848 "$src2, $src1", "$src1, $src2",
5849 (OpNode (_.VT _.RC:$src1),
5850 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5851 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005852}
5853
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005854multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5855 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5856 EVEX_CD8<32, CD8VT1>;
5857 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5858 EVEX_CD8<64, CD8VT1>, VEX_W;
5859}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005860
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005861let hasSideEffects = 0, Predicates = [HasERI] in {
5862 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5863 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5864}
Igor Breger8352a0d2015-07-28 06:53:28 +00005865
5866defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005867/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005868
5869multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5870 SDNode OpNode> {
5871
5872 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5873 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5874 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5875
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005876 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5877 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5878 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005879 (bitconvert (_.LdFrag addr:$src))),
5880 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005881
5882 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005883 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005884 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005885 (OpNode (_.FloatVT
5886 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5887 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005888}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005889multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5890 SDNode OpNode> {
5891 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5892 (ins _.RC:$src), OpcodeStr,
5893 "{sae}, $src", "$src, {sae}",
5894 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5895}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005896
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005897multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5898 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005899 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5900 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005901 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005902 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5903 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005904}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005905
Asaf Badouh402ebb32015-06-03 13:41:48 +00005906multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5907 SDNode OpNode> {
5908 // Define only if AVX512VL feature is present.
5909 let Predicates = [HasVLX] in {
5910 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5911 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5912 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5913 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5914 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5915 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5916 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5917 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5918 }
5919}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005920let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005921
Asaf Badouh402ebb32015-06-03 13:41:48 +00005922 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5923 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5924 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5925}
5926defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5927 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5928
5929multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5930 SDNode OpNodeRnd, X86VectorVTInfo _>{
5931 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5932 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5933 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5934 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005935}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005936
Robert Khasanoveb126392014-10-28 18:15:20 +00005937multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5938 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005939 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005940 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5941 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5942 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005943 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005944 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5945 (OpNode (_.FloatVT
5946 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005947
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005948 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005949 (ins _.ScalarMemOp:$src), OpcodeStr,
5950 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5951 (OpNode (_.FloatVT
5952 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5953 EVEX, EVEX_B;
5954 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005955}
5956
Robert Khasanoveb126392014-10-28 18:15:20 +00005957multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5958 SDNode OpNode> {
5959 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5960 v16f32_info>,
5961 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5962 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5963 v8f64_info>,
5964 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5965 // Define only if AVX512VL feature is present.
5966 let Predicates = [HasVLX] in {
5967 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5968 OpNode, v4f32x_info>,
5969 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5970 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5971 OpNode, v8f32x_info>,
5972 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5973 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5974 OpNode, v2f64x_info>,
5975 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5976 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5977 OpNode, v4f64x_info>,
5978 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5979 }
5980}
5981
Asaf Badouh402ebb32015-06-03 13:41:48 +00005982multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5983 SDNode OpNodeRnd> {
5984 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5985 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5986 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5987 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5988}
5989
Igor Breger4c4cd782015-09-20 09:13:41 +00005990multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5991 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5992
5993 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5994 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5995 "$src2, $src1", "$src1, $src2",
5996 (OpNodeRnd (_.VT _.RC:$src1),
5997 (_.VT _.RC:$src2),
5998 (i32 FROUND_CURRENT))>;
5999 let mayLoad = 1 in
6000 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006001 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00006002 "$src2, $src1", "$src1, $src2",
6003 (OpNodeRnd (_.VT _.RC:$src1),
6004 (_.VT (scalar_to_vector
6005 (_.ScalarLdFrag addr:$src2))),
6006 (i32 FROUND_CURRENT))>;
6007
6008 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6009 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6010 "$rc, $src2, $src1", "$src1, $src2, $rc",
6011 (OpNodeRnd (_.VT _.RC:$src1),
6012 (_.VT _.RC:$src2),
6013 (i32 imm:$rc))>,
6014 EVEX_B, EVEX_RC;
6015
6016 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006017 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006018 (ins _.FRC:$src1, _.FRC:$src2),
6019 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6020
6021 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006022 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006023 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6024 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6025 }
6026
6027 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6028 (!cast<Instruction>(NAME#SUFF#Zr)
6029 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6030
6031 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6032 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006033 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006034}
6035
6036multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6037 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6038 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6039 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6040 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6041}
6042
Asaf Badouh402ebb32015-06-03 13:41:48 +00006043defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6044 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006045
Igor Breger4c4cd782015-09-20 09:13:41 +00006046defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006047
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006048let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006049 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006050 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006051 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006052 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006053 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006054 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006055 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006056 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006057 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006058 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006059}
6060
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006061multiclass
6062avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006063
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006064 let ExeDomain = _.ExeDomain in {
6065 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6066 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6067 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006068 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006069 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6070
6071 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6072 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006073 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6074 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006075 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006076
6077 let mayLoad = 1 in
6078 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006079 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6080 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006081 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006082 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006083 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6084 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6085 }
6086 let Predicates = [HasAVX512] in {
6087 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6088 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6089 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6090 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6091 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6092 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6093 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6094 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6095 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6096 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6097 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6098 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6099 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6100 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6101 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6102
6103 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6104 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6105 addr:$src, (i32 0x1))), _.FRC)>;
6106 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6107 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6108 addr:$src, (i32 0x2))), _.FRC)>;
6109 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6110 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6111 addr:$src, (i32 0x3))), _.FRC)>;
6112 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6113 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6114 addr:$src, (i32 0x4))), _.FRC)>;
6115 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6116 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6117 addr:$src, (i32 0xc))), _.FRC)>;
6118 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006119}
6120
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006121defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6122 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006124defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6125 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006126
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006127//-------------------------------------------------
6128// Integer truncate and extend operations
6129//-------------------------------------------------
6130
Igor Breger074a64e2015-07-24 17:24:15 +00006131multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6132 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6133 X86MemOperand x86memop> {
6134
6135 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6136 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6137 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6138 EVEX, T8XS;
6139
6140 // for intrinsic patter match
6141 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6142 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6143 undef)),
6144 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6145 SrcInfo.RC:$src1)>;
6146
6147 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6148 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6149 DestInfo.ImmAllZerosV)),
6150 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6151 SrcInfo.RC:$src1)>;
6152
6153 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6154 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6155 DestInfo.RC:$src0)),
6156 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6157 DestInfo.KRCWM:$mask ,
6158 SrcInfo.RC:$src1)>;
6159
Craig Topper99f6b622016-05-01 01:03:56 +00006160 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006161 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6162 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006163 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006164 []>, EVEX;
6165
Igor Breger074a64e2015-07-24 17:24:15 +00006166 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6167 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006168 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006169 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006170 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006171}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006172
Igor Breger074a64e2015-07-24 17:24:15 +00006173multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6174 X86VectorVTInfo DestInfo,
6175 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006176
Igor Breger074a64e2015-07-24 17:24:15 +00006177 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6178 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6179 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006180
Igor Breger074a64e2015-07-24 17:24:15 +00006181 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6182 (SrcInfo.VT SrcInfo.RC:$src)),
6183 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6184 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6185}
6186
6187multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6188 X86VectorVTInfo DestInfo, string sat > {
6189
6190 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6191 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6192 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6193 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6194 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6195 (SrcInfo.VT SrcInfo.RC:$src))>;
6196
6197 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6198 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6199 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6200 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6201 (SrcInfo.VT SrcInfo.RC:$src))>;
6202}
6203
6204multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6205 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6206 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6207 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6208 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6209 Predicate prd = HasAVX512>{
6210
6211 let Predicates = [HasVLX, prd] in {
6212 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6213 DestInfoZ128, x86memopZ128>,
6214 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6215 truncFrag, mtruncFrag>, EVEX_V128;
6216
6217 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6218 DestInfoZ256, x86memopZ256>,
6219 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6220 truncFrag, mtruncFrag>, EVEX_V256;
6221 }
6222 let Predicates = [prd] in
6223 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6224 DestInfoZ, x86memopZ>,
6225 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6226 truncFrag, mtruncFrag>, EVEX_V512;
6227}
6228
6229multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6230 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6231 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6232 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6233 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6234
6235 let Predicates = [HasVLX, prd] in {
6236 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6237 DestInfoZ128, x86memopZ128>,
6238 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6239 sat>, EVEX_V128;
6240
6241 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6242 DestInfoZ256, x86memopZ256>,
6243 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6244 sat>, EVEX_V256;
6245 }
6246 let Predicates = [prd] in
6247 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6248 DestInfoZ, x86memopZ>,
6249 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6250 sat>, EVEX_V512;
6251}
6252
6253multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6254 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6255 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6256 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6257}
6258multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6259 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6260 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6261 sat>, EVEX_CD8<8, CD8VO>;
6262}
6263
6264multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6265 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6266 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6267 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6268}
6269multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6270 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6271 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6272 sat>, EVEX_CD8<16, CD8VQ>;
6273}
6274
6275multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6276 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6277 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6278 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6279}
6280multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6281 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6282 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6283 sat>, EVEX_CD8<32, CD8VH>;
6284}
6285
6286multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6287 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6288 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6289 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6290}
6291multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6292 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6293 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6294 sat>, EVEX_CD8<8, CD8VQ>;
6295}
6296
6297multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6298 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6299 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6300 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6301}
6302multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6303 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6304 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6305 sat>, EVEX_CD8<16, CD8VH>;
6306}
6307
6308multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6309 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6310 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6311 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6312}
6313multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6314 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6315 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6316 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6317}
6318
6319defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6320defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6321defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6322
6323defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6324defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6325defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6326
6327defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6328defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6329defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6330
6331defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6332defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6333defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6334
6335defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6336defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6337defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6338
6339defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6340defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6341defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006342
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006343let Predicates = [HasAVX512, NoVLX] in {
6344def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6345 (v8i16 (EXTRACT_SUBREG
6346 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6347 VR256X:$src, sub_ymm)))), sub_xmm))>;
6348def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6349 (v4i32 (EXTRACT_SUBREG
6350 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6351 VR256X:$src, sub_ymm)))), sub_xmm))>;
6352}
6353
6354let Predicates = [HasBWI, NoVLX] in {
6355def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6356 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6357 VR256X:$src, sub_ymm))), sub_xmm))>;
6358}
6359
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006360multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6361 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6362 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006363
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006364 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6365 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6366 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6367 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006368
6369 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006370 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6371 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6372 (DestInfo.VT (LdFrag addr:$src))>,
6373 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006374 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006375}
6376
Igor Bregerc7ba5692016-02-24 08:15:20 +00006377// support full register inputs (like SSE paterns)
6378multiclass avx512_extend_lowering<SDNode OpNode, X86VectorVTInfo To,
6379 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6380 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6381 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6382 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6383}
6384
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006385multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6386 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6387 let Predicates = [HasVLX, HasBWI] in {
6388 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6389 v16i8x_info, i64mem, LdFrag, OpNode>,
6390 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006391
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006392 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6393 v16i8x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006394 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006395 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6396 }
6397 let Predicates = [HasBWI] in {
6398 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6399 v32i8x_info, i256mem, LdFrag, OpNode>,
6400 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6401 }
6402}
6403
6404multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6405 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6406 let Predicates = [HasVLX, HasAVX512] in {
6407 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6408 v16i8x_info, i32mem, LdFrag, OpNode>,
6409 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6410
6411 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6412 v16i8x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006413 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006414 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6415 }
6416 let Predicates = [HasAVX512] in {
6417 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6418 v16i8x_info, i128mem, LdFrag, OpNode>,
6419 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6420 }
6421}
6422
6423multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6424 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6425 let Predicates = [HasVLX, HasAVX512] in {
6426 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6427 v16i8x_info, i16mem, LdFrag, OpNode>,
6428 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6429
6430 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6431 v16i8x_info, i32mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006432 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006433 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6434 }
6435 let Predicates = [HasAVX512] in {
6436 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6437 v16i8x_info, i64mem, LdFrag, OpNode>,
6438 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6439 }
6440}
6441
6442multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6443 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6444 let Predicates = [HasVLX, HasAVX512] in {
6445 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6446 v8i16x_info, i64mem, LdFrag, OpNode>,
6447 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6448
6449 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6450 v8i16x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006451 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006452 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6453 }
6454 let Predicates = [HasAVX512] in {
6455 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6456 v16i16x_info, i256mem, LdFrag, OpNode>,
6457 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6458 }
6459}
6460
6461multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6462 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6463 let Predicates = [HasVLX, HasAVX512] in {
6464 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6465 v8i16x_info, i32mem, LdFrag, OpNode>,
6466 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6467
6468 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6469 v8i16x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006470 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006471 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6472 }
6473 let Predicates = [HasAVX512] in {
6474 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6475 v8i16x_info, i128mem, LdFrag, OpNode>,
6476 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6477 }
6478}
6479
6480multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6481 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6482
6483 let Predicates = [HasVLX, HasAVX512] in {
6484 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6485 v4i32x_info, i64mem, LdFrag, OpNode>,
6486 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6487
6488 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6489 v4i32x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006490 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006491 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6492 }
6493 let Predicates = [HasAVX512] in {
6494 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6495 v8i32x_info, i256mem, LdFrag, OpNode>,
6496 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6497 }
6498}
6499
6500defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6501defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6502defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6503defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6504defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6505defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6506
6507
6508defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6509defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6510defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6511defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6512defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6513defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006514
6515//===----------------------------------------------------------------------===//
6516// GATHER - SCATTER Operations
6517
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006518multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6519 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006520 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6521 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006522 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6523 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006524 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006525 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006526 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6527 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6528 vectoraddr:$src2))]>, EVEX, EVEX_K,
6529 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006530}
Cameron McInally45325962014-03-26 13:50:50 +00006531
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006532multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6533 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6534 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006535 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006536 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006537 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006538let Predicates = [HasVLX] in {
6539 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006540 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006541 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006542 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006543 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006544 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006545 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006546 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006547}
Cameron McInally45325962014-03-26 13:50:50 +00006548}
6549
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006550multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6551 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006552 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006553 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006554 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006555 mgatherv8i64>, EVEX_V512;
6556let Predicates = [HasVLX] in {
6557 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006558 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006559 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006560 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006561 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006562 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006563 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6564 vx64xmem, mgatherv2i64>, EVEX_V128;
6565}
Cameron McInally45325962014-03-26 13:50:50 +00006566}
Michael Liao5bf95782014-12-04 05:20:33 +00006567
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006568
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006569defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6570 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6571
6572defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6573 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006574
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006575multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6576 X86MemOperand memop, PatFrag ScatterNode> {
6577
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006578let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006579
6580 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6581 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006582 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006583 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6584 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6585 _.KRCWM:$mask, vectoraddr:$dst))]>,
6586 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006587}
6588
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006589multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6590 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6591 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006592 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006593 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006594 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006595let Predicates = [HasVLX] in {
6596 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006597 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006598 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006599 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006600 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006601 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006602 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006603 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006604}
Cameron McInally45325962014-03-26 13:50:50 +00006605}
6606
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006607multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6608 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006609 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006610 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006611 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006612 mscatterv8i64>, EVEX_V512;
6613let Predicates = [HasVLX] in {
6614 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006615 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006616 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006617 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006618 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006619 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006620 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6621 vx64xmem, mscatterv2i64>, EVEX_V128;
6622}
Cameron McInally45325962014-03-26 13:50:50 +00006623}
6624
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006625defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6626 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006627
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006628defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6629 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006630
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006631// prefetch
6632multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6633 RegisterClass KRC, X86MemOperand memop> {
6634 let Predicates = [HasPFI], hasSideEffects = 1 in
6635 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006636 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006637 []>, EVEX, EVEX_K;
6638}
6639
6640defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006641 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006642
6643defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006644 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006645
6646defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006647 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006648
6649defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006650 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006651
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006652defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006653 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006654
6655defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006656 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006657
6658defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006659 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006660
6661defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006662 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006663
6664defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006665 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006666
6667defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006668 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006669
6670defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006671 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006672
6673defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006674 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006675
6676defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006677 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006678
6679defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006680 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006681
6682defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006683 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006684
6685defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006686 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006687
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006688// Helper fragments to match sext vXi1 to vXiY.
6689def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6690def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6691
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006692multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006693def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006694 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006695 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6696}
Michael Liao5bf95782014-12-04 05:20:33 +00006697
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006698multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6699 string OpcodeStr, Predicate prd> {
6700let Predicates = [prd] in
6701 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6702
6703 let Predicates = [prd, HasVLX] in {
6704 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6705 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6706 }
6707}
6708
6709multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6710 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6711 HasBWI>;
6712 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6713 HasBWI>, VEX_W;
6714 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6715 HasDQI>;
6716 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6717 HasDQI>, VEX_W;
6718}
Michael Liao5bf95782014-12-04 05:20:33 +00006719
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006720defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006721
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006722multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006723 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6724 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6725 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6726}
6727
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006728// Use 512bit version to implement 128/256 bit in case NoVLX.
6729multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006730 X86VectorVTInfo _> {
6731
6732 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6733 (_.KVT (COPY_TO_REGCLASS
6734 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006735 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006736 _.RC:$src, _.SubRegIdx)),
6737 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006738}
6739
6740multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006741 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6742 let Predicates = [prd] in
6743 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6744 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006745
6746 let Predicates = [prd, HasVLX] in {
6747 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006748 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006749 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006750 EVEX_V128;
6751 }
6752 let Predicates = [prd, NoVLX] in {
6753 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6754 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006755 }
6756}
6757
6758defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6759 avx512vl_i8_info, HasBWI>;
6760defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6761 avx512vl_i16_info, HasBWI>, VEX_W;
6762defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6763 avx512vl_i32_info, HasDQI>;
6764defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6765 avx512vl_i64_info, HasDQI>, VEX_W;
6766
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006767//===----------------------------------------------------------------------===//
6768// AVX-512 - COMPRESS and EXPAND
6769//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006770
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006771multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6772 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006773 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006774 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006775 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006776
6777 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006778 def mr : AVX5128I<opc, MRMDestMem, (outs),
6779 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006780 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006781 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6782
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006783 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6784 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006785 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006786 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006787 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006788 addr:$dst)]>,
6789 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6790 }
6791}
6792
6793multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6794 AVX512VLVectorVTInfo VTInfo> {
6795 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6796
6797 let Predicates = [HasVLX] in {
6798 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6799 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6800 }
6801}
6802
6803defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6804 EVEX;
6805defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6806 EVEX, VEX_W;
6807defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6808 EVEX;
6809defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6810 EVEX, VEX_W;
6811
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006812// expand
6813multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6814 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006815 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006816 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006817 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006818
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006819 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006820 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6821 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6822 (_.VT (X86expand (_.VT (bitconvert
6823 (_.LdFrag addr:$src1)))))>,
6824 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006825}
6826
6827multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6828 AVX512VLVectorVTInfo VTInfo> {
6829 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6830
6831 let Predicates = [HasVLX] in {
6832 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6833 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6834 }
6835}
6836
6837defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6838 EVEX;
6839defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6840 EVEX, VEX_W;
6841defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6842 EVEX;
6843defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6844 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006845
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006846//handle instruction reg_vec1 = op(reg_vec,imm)
6847// op(mem_vec,imm)
6848// op(broadcast(eltVt),imm)
6849//all instruction created with FROUND_CURRENT
6850multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6851 X86VectorVTInfo _>{
6852 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6853 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006854 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006855 (OpNode (_.VT _.RC:$src1),
6856 (i32 imm:$src2),
6857 (i32 FROUND_CURRENT))>;
6858 let mayLoad = 1 in {
6859 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6860 (ins _.MemOp:$src1, i32u8imm:$src2),
6861 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6862 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6863 (i32 imm:$src2),
6864 (i32 FROUND_CURRENT))>;
6865 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6866 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6867 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6868 "${src1}"##_.BroadcastStr##", $src2",
6869 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6870 (i32 imm:$src2),
6871 (i32 FROUND_CURRENT))>, EVEX_B;
6872 }
6873}
6874
6875//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6876multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6877 SDNode OpNode, X86VectorVTInfo _>{
6878 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6879 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006880 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006881 "$src1, {sae}, $src2",
6882 (OpNode (_.VT _.RC:$src1),
6883 (i32 imm:$src2),
6884 (i32 FROUND_NO_EXC))>, EVEX_B;
6885}
6886
6887multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6888 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6889 let Predicates = [prd] in {
6890 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6891 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6892 EVEX_V512;
6893 }
6894 let Predicates = [prd, HasVLX] in {
6895 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6896 EVEX_V128;
6897 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6898 EVEX_V256;
6899 }
6900}
6901
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006902//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6903// op(reg_vec2,mem_vec,imm)
6904// op(reg_vec2,broadcast(eltVt),imm)
6905//all instruction created with FROUND_CURRENT
6906multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6907 X86VectorVTInfo _>{
6908 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006909 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006910 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6911 (OpNode (_.VT _.RC:$src1),
6912 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006913 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006914 (i32 FROUND_CURRENT))>;
6915 let mayLoad = 1 in {
6916 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006917 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006918 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6919 (OpNode (_.VT _.RC:$src1),
6920 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006921 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006922 (i32 FROUND_CURRENT))>;
6923 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006924 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006925 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6926 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6927 (OpNode (_.VT _.RC:$src1),
6928 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006929 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006930 (i32 FROUND_CURRENT))>, EVEX_B;
6931 }
6932}
6933
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006934//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6935// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006936multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6937 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6938
6939 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6940 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6941 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6942 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6943 (SrcInfo.VT SrcInfo.RC:$src2),
6944 (i8 imm:$src3)))>;
6945 let mayLoad = 1 in
6946 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6947 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6948 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6949 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6950 (SrcInfo.VT (bitconvert
6951 (SrcInfo.LdFrag addr:$src2))),
6952 (i8 imm:$src3)))>;
6953}
6954
6955//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6956// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006957// op(reg_vec2,broadcast(eltVt),imm)
6958multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006959 X86VectorVTInfo _>:
6960 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6961
6962 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006963 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6964 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6965 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6966 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6967 (OpNode (_.VT _.RC:$src1),
6968 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6969 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006970}
6971
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006972//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6973// op(reg_vec2,mem_scalar,imm)
6974//all instruction created with FROUND_CURRENT
6975multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6976 X86VectorVTInfo _> {
6977
6978 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006979 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006980 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6981 (OpNode (_.VT _.RC:$src1),
6982 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006983 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006984 (i32 FROUND_CURRENT))>;
6985 let mayLoad = 1 in {
6986 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006987 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006988 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6989 (OpNode (_.VT _.RC:$src1),
6990 (_.VT (scalar_to_vector
6991 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006992 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006993 (i32 FROUND_CURRENT))>;
6994
6995 let isAsmParserOnly = 1 in {
6996 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6997 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6998 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6999 []>;
7000 }
7001 }
7002}
7003
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007004//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7005multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7006 SDNode OpNode, X86VectorVTInfo _>{
7007 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007008 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007009 OpcodeStr, "$src3, {sae}, $src2, $src1",
7010 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007011 (OpNode (_.VT _.RC:$src1),
7012 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007013 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007014 (i32 FROUND_NO_EXC))>, EVEX_B;
7015}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007016//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7017multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7018 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007019 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7020 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007021 OpcodeStr, "$src3, {sae}, $src2, $src1",
7022 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007023 (OpNode (_.VT _.RC:$src1),
7024 (_.VT _.RC:$src2),
7025 (i32 imm:$src3),
7026 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007027}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007028
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007029multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7030 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007031 let Predicates = [prd] in {
7032 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007033 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007034 EVEX_V512;
7035
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007036 }
7037 let Predicates = [prd, HasVLX] in {
7038 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007039 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007040 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007041 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007042 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007043}
7044
Igor Breger2ae0fe32015-08-31 11:14:02 +00007045multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7046 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7047 let Predicates = [HasBWI] in {
7048 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7049 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7050 }
7051 let Predicates = [HasBWI, HasVLX] in {
7052 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7053 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7054 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7055 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7056 }
7057}
7058
Igor Breger00d9f842015-06-08 14:03:17 +00007059multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7060 bits<8> opc, SDNode OpNode>{
7061 let Predicates = [HasAVX512] in {
7062 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7063 }
7064 let Predicates = [HasAVX512, HasVLX] in {
7065 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7066 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7067 }
7068}
7069
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007070multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7071 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7072 let Predicates = [prd] in {
7073 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7074 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007075 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007076}
7077
Igor Breger1e58e8a2015-09-02 11:18:55 +00007078multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7079 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7080 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7081 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7082 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7083 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007084}
7085
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007086
Igor Breger1e58e8a2015-09-02 11:18:55 +00007087defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7088 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7089defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7090 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7091defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7092 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7093
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007094
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007095defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7096 0x50, X86VRange, HasDQI>,
7097 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7098defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7099 0x50, X86VRange, HasDQI>,
7100 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7101
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007102defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7103 0x51, X86VRange, HasDQI>,
7104 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7105defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7106 0x51, X86VRange, HasDQI>,
7107 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7108
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007109defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7110 0x57, X86Reduces, HasDQI>,
7111 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7112defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7113 0x57, X86Reduces, HasDQI>,
7114 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007115
Igor Breger1e58e8a2015-09-02 11:18:55 +00007116defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7117 0x27, X86GetMants, HasAVX512>,
7118 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7119defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7120 0x27, X86GetMants, HasAVX512>,
7121 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7122
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007123multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7124 bits<8> opc, SDNode OpNode = X86Shuf128>{
7125 let Predicates = [HasAVX512] in {
7126 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7127
7128 }
7129 let Predicates = [HasAVX512, HasVLX] in {
7130 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7131 }
7132}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007133let Predicates = [HasAVX512] in {
7134def : Pat<(v16f32 (ffloor VR512:$src)),
7135 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7136def : Pat<(v16f32 (fnearbyint VR512:$src)),
7137 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7138def : Pat<(v16f32 (fceil VR512:$src)),
7139 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7140def : Pat<(v16f32 (frint VR512:$src)),
7141 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7142def : Pat<(v16f32 (ftrunc VR512:$src)),
7143 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7144
7145def : Pat<(v8f64 (ffloor VR512:$src)),
7146 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7147def : Pat<(v8f64 (fnearbyint VR512:$src)),
7148 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7149def : Pat<(v8f64 (fceil VR512:$src)),
7150 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7151def : Pat<(v8f64 (frint VR512:$src)),
7152 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7153def : Pat<(v8f64 (ftrunc VR512:$src)),
7154 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7155}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007156
7157defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7158 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7159defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7160 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7161defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7162 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7163defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7164 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007165
Craig Topperc48fa892015-12-27 19:45:21 +00007166multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007167 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7168 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007169}
7170
Craig Topperc48fa892015-12-27 19:45:21 +00007171defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007172 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007173defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007174 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007175
Igor Breger2ae0fe32015-08-31 11:14:02 +00007176multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7177 let Predicates = p in
7178 def NAME#_.VTName#rri:
7179 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7180 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7181 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7182}
7183
7184multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7185 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7186 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7187 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7188
7189defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7190 avx512vl_i8_info, avx512vl_i8_info>,
7191 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7192 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7193 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7194 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7195 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7196 EVEX_CD8<8, CD8VF>;
7197
Igor Bregerf3ded812015-08-31 13:09:30 +00007198defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7199 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7200
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007201multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7202 X86VectorVTInfo _> {
7203 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007204 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007205 "$src1", "$src1",
7206 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7207
7208 let mayLoad = 1 in
7209 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007210 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007211 "$src1", "$src1",
7212 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7213 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7214}
7215
7216multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7217 X86VectorVTInfo _> :
7218 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7219 let mayLoad = 1 in
7220 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007221 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007222 "${src1}"##_.BroadcastStr,
7223 "${src1}"##_.BroadcastStr,
7224 (_.VT (OpNode (X86VBroadcast
7225 (_.ScalarLdFrag addr:$src1))))>,
7226 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7227}
7228
7229multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7230 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7231 let Predicates = [prd] in
7232 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7233
7234 let Predicates = [prd, HasVLX] in {
7235 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7236 EVEX_V256;
7237 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7238 EVEX_V128;
7239 }
7240}
7241
7242multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7243 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7244 let Predicates = [prd] in
7245 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7246 EVEX_V512;
7247
7248 let Predicates = [prd, HasVLX] in {
7249 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7250 EVEX_V256;
7251 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7252 EVEX_V128;
7253 }
7254}
7255
7256multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7257 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007258 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007259 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007260 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7261 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007262}
7263
7264multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7265 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007266 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7267 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007268}
7269
7270multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7271 bits<8> opc_d, bits<8> opc_q,
7272 string OpcodeStr, SDNode OpNode> {
7273 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7274 HasAVX512>,
7275 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7276 HasBWI>;
7277}
7278
7279defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7280
7281def : Pat<(xor
7282 (bc_v16i32 (v16i1sextv16i32)),
7283 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7284 (VPABSDZrr VR512:$src)>;
7285def : Pat<(xor
7286 (bc_v8i64 (v8i1sextv8i64)),
7287 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7288 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007289
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007290multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7291
7292 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007293}
7294
7295defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7296defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7297
Igor Breger24cab0f2015-11-16 07:22:00 +00007298//===---------------------------------------------------------------------===//
7299// Replicate Single FP - MOVSHDUP and MOVSLDUP
7300//===---------------------------------------------------------------------===//
7301multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7302 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7303 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007304}
7305
7306defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7307defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007308
7309//===----------------------------------------------------------------------===//
7310// AVX-512 - MOVDDUP
7311//===----------------------------------------------------------------------===//
7312
7313multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7314 X86VectorVTInfo _> {
7315 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7316 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7317 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7318 let mayLoad = 1 in
7319 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7320 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7321 (_.VT (OpNode (_.VT (scalar_to_vector
7322 (_.ScalarLdFrag addr:$src)))))>,
7323 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7324}
7325
7326multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7327 AVX512VLVectorVTInfo VTInfo> {
7328
7329 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7330
7331 let Predicates = [HasAVX512, HasVLX] in {
7332 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7333 EVEX_V256;
7334 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7335 EVEX_V128;
7336 }
7337}
7338
7339multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7340 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7341 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007342}
7343
7344defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7345
7346def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7347 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7348def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7349 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7350
Igor Bregerf2460112015-07-26 14:41:44 +00007351//===----------------------------------------------------------------------===//
7352// AVX-512 - Unpack Instructions
7353//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007354defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7355defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007356
7357defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7358 SSE_INTALU_ITINS_P, HasBWI>;
7359defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7360 SSE_INTALU_ITINS_P, HasBWI>;
7361defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7362 SSE_INTALU_ITINS_P, HasBWI>;
7363defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7364 SSE_INTALU_ITINS_P, HasBWI>;
7365
7366defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7367 SSE_INTALU_ITINS_P, HasAVX512>;
7368defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7369 SSE_INTALU_ITINS_P, HasAVX512>;
7370defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7371 SSE_INTALU_ITINS_P, HasAVX512>;
7372defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7373 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007374
7375//===----------------------------------------------------------------------===//
7376// AVX-512 - Extract & Insert Integer Instructions
7377//===----------------------------------------------------------------------===//
7378
7379multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7380 X86VectorVTInfo _> {
7381 let mayStore = 1 in
7382 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7383 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7384 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7385 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7386 imm:$src2)))),
7387 addr:$dst)]>,
7388 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7389}
7390
7391multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7392 let Predicates = [HasBWI] in {
7393 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7394 (ins _.RC:$src1, u8imm:$src2),
7395 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7396 [(set GR32orGR64:$dst,
7397 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7398 EVEX, TAPD;
7399
7400 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7401 }
7402}
7403
7404multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7405 let Predicates = [HasBWI] in {
7406 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7407 (ins _.RC:$src1, u8imm:$src2),
7408 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7409 [(set GR32orGR64:$dst,
7410 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7411 EVEX, PD;
7412
Craig Topper99f6b622016-05-01 01:03:56 +00007413 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007414 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7415 (ins _.RC:$src1, u8imm:$src2),
7416 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7417 EVEX, TAPD;
7418
Igor Bregerdefab3c2015-10-08 12:55:01 +00007419 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7420 }
7421}
7422
7423multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7424 RegisterClass GRC> {
7425 let Predicates = [HasDQI] in {
7426 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7427 (ins _.RC:$src1, u8imm:$src2),
7428 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7429 [(set GRC:$dst,
7430 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7431 EVEX, TAPD;
7432
7433 let mayStore = 1 in
7434 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7435 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7436 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7437 [(store (extractelt (_.VT _.RC:$src1),
7438 imm:$src2),addr:$dst)]>,
7439 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7440 }
7441}
7442
7443defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7444defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7445defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7446defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7447
7448multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7449 X86VectorVTInfo _, PatFrag LdFrag> {
7450 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7451 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7452 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7453 [(set _.RC:$dst,
7454 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7455 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7456}
7457
7458multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7459 X86VectorVTInfo _, PatFrag LdFrag> {
7460 let Predicates = [HasBWI] in {
7461 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7462 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7463 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7464 [(set _.RC:$dst,
7465 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7466
7467 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7468 }
7469}
7470
7471multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7472 X86VectorVTInfo _, RegisterClass GRC> {
7473 let Predicates = [HasDQI] in {
7474 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7475 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7476 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7477 [(set _.RC:$dst,
7478 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7479 EVEX_4V, TAPD;
7480
7481 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7482 _.ScalarLdFrag>, TAPD;
7483 }
7484}
7485
7486defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7487 extloadi8>, TAPD;
7488defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7489 extloadi16>, PD;
7490defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7491defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007492//===----------------------------------------------------------------------===//
7493// VSHUFPS - VSHUFPD Operations
7494//===----------------------------------------------------------------------===//
7495multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7496 AVX512VLVectorVTInfo VTInfo_FP>{
7497 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7498 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7499 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007500}
7501
7502defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7503defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007504//===----------------------------------------------------------------------===//
7505// AVX-512 - Byte shift Left/Right
7506//===----------------------------------------------------------------------===//
7507
7508multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7509 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7510 def rr : AVX512<opc, MRMr,
7511 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7512 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7513 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7514 let mayLoad = 1 in
7515 def rm : AVX512<opc, MRMm,
7516 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7517 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007518 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007519 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7520}
7521
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007522multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007523 Format MRMm, string OpcodeStr, Predicate prd>{
7524 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007525 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007526 OpcodeStr, v8i64_info>, EVEX_V512;
7527 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007528 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007529 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007530 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007531 OpcodeStr, v2i64x_info>, EVEX_V128;
7532 }
7533}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007534defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007535 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007536defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007537 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7538
7539
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007540multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007541 string OpcodeStr, X86VectorVTInfo _dst,
7542 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007543 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007544 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007545 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007546 [(set _dst.RC:$dst,(_dst.VT
7547 (OpNode (_src.VT _src.RC:$src1),
7548 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007549 let mayLoad = 1 in
7550 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007551 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007552 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007553 [(set _dst.RC:$dst,(_dst.VT
7554 (OpNode (_src.VT _src.RC:$src1),
7555 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007556 (_src.LdFrag addr:$src2))))))]>;
7557}
7558
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007559multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007560 string OpcodeStr, Predicate prd> {
7561 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007562 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7563 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007564 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007565 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7566 v32i8x_info>, EVEX_V256;
7567 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7568 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007569 }
7570}
7571
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007572defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007573 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007574
7575multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7576 X86VectorVTInfo _>{
7577 let Constraints = "$src1 = $dst" in {
7578 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7579 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007580 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007581 (OpNode (_.VT _.RC:$src1),
7582 (_.VT _.RC:$src2),
7583 (_.VT _.RC:$src3),
7584 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7585 let mayLoad = 1 in {
7586 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7587 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007588 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007589 (OpNode (_.VT _.RC:$src1),
7590 (_.VT _.RC:$src2),
7591 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7592 (i8 imm:$src4))>,
7593 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7594 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7595 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7596 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7597 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7598 (OpNode (_.VT _.RC:$src1),
7599 (_.VT _.RC:$src2),
7600 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7601 (i8 imm:$src4))>, EVEX_B,
7602 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7603 }
7604 }// Constraints = "$src1 = $dst"
7605}
7606
7607multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7608 let Predicates = [HasAVX512] in
7609 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7610 let Predicates = [HasAVX512, HasVLX] in {
7611 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7612 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7613 }
7614}
7615
7616defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7617defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7618
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007619//===----------------------------------------------------------------------===//
7620// AVX-512 - FixupImm
7621//===----------------------------------------------------------------------===//
7622
7623multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7624 X86VectorVTInfo _>{
7625 let Constraints = "$src1 = $dst" in {
7626 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7627 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7628 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7629 (OpNode (_.VT _.RC:$src1),
7630 (_.VT _.RC:$src2),
7631 (_.IntVT _.RC:$src3),
7632 (i32 imm:$src4),
7633 (i32 FROUND_CURRENT))>;
7634 let mayLoad = 1 in {
7635 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7636 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007637 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007638 (OpNode (_.VT _.RC:$src1),
7639 (_.VT _.RC:$src2),
7640 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7641 (i32 imm:$src4),
7642 (i32 FROUND_CURRENT))>;
7643 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7644 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7645 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7646 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7647 (OpNode (_.VT _.RC:$src1),
7648 (_.VT _.RC:$src2),
7649 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7650 (i32 imm:$src4),
7651 (i32 FROUND_CURRENT))>, EVEX_B;
7652 }
7653 } // Constraints = "$src1 = $dst"
7654}
7655
7656multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7657 SDNode OpNode, X86VectorVTInfo _>{
7658let Constraints = "$src1 = $dst" in {
7659 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7660 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007661 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007662 "$src2, $src3, {sae}, $src4",
7663 (OpNode (_.VT _.RC:$src1),
7664 (_.VT _.RC:$src2),
7665 (_.IntVT _.RC:$src3),
7666 (i32 imm:$src4),
7667 (i32 FROUND_NO_EXC))>, EVEX_B;
7668 }
7669}
7670
7671multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7672 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7673 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7674 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7675 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7676 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7677 (OpNode (_.VT _.RC:$src1),
7678 (_.VT _.RC:$src2),
7679 (_src3VT.VT _src3VT.RC:$src3),
7680 (i32 imm:$src4),
7681 (i32 FROUND_CURRENT))>;
7682
7683 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7684 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7685 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7686 "$src2, $src3, {sae}, $src4",
7687 (OpNode (_.VT _.RC:$src1),
7688 (_.VT _.RC:$src2),
7689 (_src3VT.VT _src3VT.RC:$src3),
7690 (i32 imm:$src4),
7691 (i32 FROUND_NO_EXC))>, EVEX_B;
7692 let mayLoad = 1 in
7693 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7694 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7695 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7696 (OpNode (_.VT _.RC:$src1),
7697 (_.VT _.RC:$src2),
7698 (_src3VT.VT (scalar_to_vector
7699 (_src3VT.ScalarLdFrag addr:$src3))),
7700 (i32 imm:$src4),
7701 (i32 FROUND_CURRENT))>;
7702 }
7703}
7704
7705multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7706 let Predicates = [HasAVX512] in
7707 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7708 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7709 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7710 let Predicates = [HasAVX512, HasVLX] in {
7711 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7712 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7713 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7714 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7715 }
7716}
7717
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007718defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7719 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007720 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007721defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7722 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007723 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007724defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007725 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007726defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007727 EVEX_CD8<64, CD8VF>, VEX_W;