blob: 8d46e96e4d17eb331ab3e73cad4d98e7c4e74862 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Adhemerval Zanellac83b5dc2012-10-30 18:29:42 +0000366 for (unsigned i = (unsigned)MVT::FIRST_FP_VECTOR_VALUETYPE;
367 i <= (unsigned)MVT::LAST_FP_VECTOR_VALUETYPE; ++i) {
368 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
369 setOperationAction(ISD::FSQRT, VT, Expand);
370 }
371
Chris Lattner7ff7e672006-04-04 17:25:31 +0000372 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
373 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000375
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::AND , MVT::v4i32, Legal);
377 setOperationAction(ISD::OR , MVT::v4i32, Legal);
378 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
379 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
380 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
381 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000382 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
383 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
384 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
385 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000386
Craig Topperc9099502012-04-20 06:31:50 +0000387 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
388 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
389 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
390 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000393 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
395 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
396 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
399 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
402 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
403 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
404 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000405
406 // Altivec does not contain unordered floating-point compare instructions
407 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
408 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
409 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
410 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
411 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
412 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000413 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000414
Hal Finkel8cc34742012-08-04 14:10:46 +0000415 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000416 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000417 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
418 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000419
Eli Friedman4db5aca2011-08-29 18:23:02 +0000420 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
421 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
422
Duncan Sands03228082008-11-23 15:47:28 +0000423 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000424 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000425
Evan Cheng769951f2012-07-02 22:39:56 +0000426 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000427 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000428 setExceptionPointerRegister(PPC::X3);
429 setExceptionSelectorRegister(PPC::X4);
430 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000431 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000432 setExceptionPointerRegister(PPC::R3);
433 setExceptionSelectorRegister(PPC::R4);
434 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000435
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000436 // We have target-specific dag combine patterns for the following nodes:
437 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000438 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000439 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000440 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000441
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000442 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000443 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000444 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000445 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
446 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000447 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
448 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000449 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
450 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
451 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
452 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
453 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000454 }
455
Hal Finkelc6129162011-10-17 18:53:03 +0000456 setMinFunctionAlignment(2);
457 if (PPCSubTarget.isDarwin())
458 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000459
Evan Cheng769951f2012-07-02 22:39:56 +0000460 if (isPPC64 && Subtarget->isJITCodeModel())
461 // Temporary workaround for the inability of PPC64 JIT to handle jump
462 // tables.
463 setSupportJumpTables(false);
464
Eli Friedman26689ac2011-08-03 21:06:02 +0000465 setInsertFencesForAtomic(true);
466
Hal Finkel768c65f2011-11-22 16:21:04 +0000467 setSchedulingPreference(Sched::Hybrid);
468
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000469 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000470
471 // The Freescale cores does better with aggressive inlining of memcpy and
472 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
473 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
474 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
475 maxStoresPerMemset = 32;
476 maxStoresPerMemsetOptSize = 16;
477 maxStoresPerMemcpy = 32;
478 maxStoresPerMemcpyOptSize = 8;
479 maxStoresPerMemmove = 32;
480 maxStoresPerMemmoveOptSize = 8;
481
482 setPrefFunctionAlignment(4);
483 benefitFromCodePlacementOpt = true;
484 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000485}
486
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000487/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
488/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000489unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000490 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000491 // Darwin passes everything on 4 byte boundary.
492 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
493 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000494
495 // 16byte and wider vectors are passed on 16byte boundary.
496 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
497 if (VTy->getBitWidth() >= 128)
498 return 16;
499
500 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
501 if (PPCSubTarget.isPPC64())
502 return 8;
503
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000504 return 4;
505}
506
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000507const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
508 switch (Opcode) {
509 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000510 case PPCISD::FSEL: return "PPCISD::FSEL";
511 case PPCISD::FCFID: return "PPCISD::FCFID";
512 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
513 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
514 case PPCISD::STFIWX: return "PPCISD::STFIWX";
515 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
516 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
517 case PPCISD::VPERM: return "PPCISD::VPERM";
518 case PPCISD::Hi: return "PPCISD::Hi";
519 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000520 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000521 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
522 case PPCISD::LOAD: return "PPCISD::LOAD";
523 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000524 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
525 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
526 case PPCISD::SRL: return "PPCISD::SRL";
527 case PPCISD::SRA: return "PPCISD::SRA";
528 case PPCISD::SHL: return "PPCISD::SHL";
529 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
530 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000531 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000532 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000533 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000534 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000535 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000536 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
537 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000538 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
539 case PPCISD::MFCR: return "PPCISD::MFCR";
540 case PPCISD::VCMP: return "PPCISD::VCMP";
541 case PPCISD::VCMPo: return "PPCISD::VCMPo";
542 case PPCISD::LBRX: return "PPCISD::LBRX";
543 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000544 case PPCISD::LARX: return "PPCISD::LARX";
545 case PPCISD::STCX: return "PPCISD::STCX";
546 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
547 case PPCISD::MFFS: return "PPCISD::MFFS";
548 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
549 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
550 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
551 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000552 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000553 case PPCISD::CR6SET: return "PPCISD::CR6SET";
554 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000555 }
556}
557
Duncan Sands28b77e92011-09-06 19:07:46 +0000558EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000559 if (!VT.isVector())
560 return MVT::i32;
561 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000562}
563
Chris Lattner1a635d62006-04-14 06:01:58 +0000564//===----------------------------------------------------------------------===//
565// Node matching predicates, for use by the tblgen matching code.
566//===----------------------------------------------------------------------===//
567
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000568/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000569static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000570 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000571 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000572 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000573 // Maybe this has already been legalized into the constant pool?
574 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000575 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000576 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000577 }
578 return false;
579}
580
Chris Lattnerddb739e2006-04-06 17:23:16 +0000581/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
582/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000583static bool isConstantOrUndef(int Op, int Val) {
584 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000585}
586
587/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
588/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000589bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 if (!isUnary) {
591 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 return false;
594 } else {
595 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
597 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000598 return false;
599 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000600 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000601}
602
603/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
604/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000605bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000606 if (!isUnary) {
607 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000608 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
609 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000610 return false;
611 } else {
612 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
614 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
615 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
616 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000617 return false;
618 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000619 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000620}
621
Chris Lattnercaad1632006-04-06 22:02:42 +0000622/// isVMerge - Common function, used to match vmrg* shuffles.
623///
Nate Begeman9008ca62009-04-27 18:41:29 +0000624static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000625 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000628 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
629 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000630
Chris Lattner116cc482006-04-06 21:11:54 +0000631 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
632 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000634 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000635 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000636 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000637 return false;
638 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000640}
641
642/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
643/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000644bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000645 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000646 if (!isUnary)
647 return isVMerge(N, UnitSize, 8, 24);
648 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000649}
650
651/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
652/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000653bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000654 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000655 if (!isUnary)
656 return isVMerge(N, UnitSize, 0, 16);
657 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000658}
659
660
Chris Lattnerd0608e12006-04-06 18:26:28 +0000661/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
662/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000663int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 "PPC only supports shuffles by bytes!");
666
667 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000668
Chris Lattnerd0608e12006-04-06 18:26:28 +0000669 // Find the first non-undef value in the shuffle mask.
670 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000672 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000673
Chris Lattnerd0608e12006-04-06 18:26:28 +0000674 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000675
Nate Begeman9008ca62009-04-27 18:41:29 +0000676 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000677 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000678 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000679 if (ShiftAmt < i) return -1;
680 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000681
Chris Lattnerf24380e2006-04-06 22:28:36 +0000682 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000683 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000684 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000685 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000686 return -1;
687 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000688 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000689 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000691 return -1;
692 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000693 return ShiftAmt;
694}
Chris Lattneref819f82006-03-20 06:33:01 +0000695
696/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
697/// specifies a splat of a single element that is suitable for input to
698/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000699bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000701 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000702
Chris Lattner88a99ef2006-03-20 06:37:44 +0000703 // This is a splat operation if each element of the permute is the same, and
704 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000705 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706
Nate Begeman9008ca62009-04-27 18:41:29 +0000707 // FIXME: Handle UNDEF elements too!
708 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000709 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000710
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 // Check that the indices are consecutive, in the case of a multi-byte element
712 // splatted with a v16i8 mask.
713 for (unsigned i = 1; i != EltSize; ++i)
714 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000715 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner7ff7e672006-04-04 17:25:31 +0000717 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000718 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000719 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000720 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000721 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000722 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000723 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000724}
725
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000726/// isAllNegativeZeroVector - Returns true if all elements of build_vector
727/// are -0.0.
728bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000729 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
730
731 APInt APVal, APUndef;
732 unsigned BitSize;
733 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000734
Dale Johannesen1e608812009-11-13 01:45:18 +0000735 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000736 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000737 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000738
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000739 return false;
740}
741
Chris Lattneref819f82006-03-20 06:33:01 +0000742/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
743/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000744unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000745 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
746 assert(isSplatShuffleMask(SVOp, EltSize));
747 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000748}
749
Chris Lattnere87192a2006-04-12 17:37:20 +0000750/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000751/// by using a vspltis[bhw] instruction of the specified element size, return
752/// the constant being splatted. The ByteSize field indicates the number of
753/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000754SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
755 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000756
757 // If ByteSize of the splat is bigger than the element size of the
758 // build_vector, then we have a case where we are checking for a splat where
759 // multiple elements of the buildvector are folded together into a single
760 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
761 unsigned EltSize = 16/N->getNumOperands();
762 if (EltSize < ByteSize) {
763 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000764 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000765 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000766
Chris Lattner79d9a882006-04-08 07:14:26 +0000767 // See if all of the elements in the buildvector agree across.
768 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
769 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
770 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000771 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000772
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Gabor Greifba36cb52008-08-28 21:40:38 +0000774 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000775 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
776 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000777 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000778 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Chris Lattner79d9a882006-04-08 07:14:26 +0000780 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
781 // either constant or undef values that are identical for each chunk. See
782 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000783
Chris Lattner79d9a882006-04-08 07:14:26 +0000784 // Check to see if all of the leading entries are either 0 or -1. If
785 // neither, then this won't fit into the immediate field.
786 bool LeadingZero = true;
787 bool LeadingOnes = true;
788 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000789 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000790
Chris Lattner79d9a882006-04-08 07:14:26 +0000791 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
792 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
793 }
794 // Finally, check the least significant entry.
795 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000796 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000798 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000799 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000801 }
802 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000803 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000805 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000806 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000808 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Dan Gohman475871a2008-07-27 21:46:04 +0000810 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000811 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000812
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000813 // Check to see if this buildvec has a single non-undef value in its elements.
814 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
815 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000816 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000817 OpVal = N->getOperand(i);
818 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000819 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000820 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Gabor Greifba36cb52008-08-28 21:40:38 +0000822 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Eli Friedman1a8229b2009-05-24 02:03:36 +0000824 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000825 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000826 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000827 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000828 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000830 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000831 }
832
833 // If the splat value is larger than the element value, then we can never do
834 // this splat. The only case that we could fit the replicated bits into our
835 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000836 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000838 // If the element value is larger than the splat value, cut it in half and
839 // check to see if the two halves are equal. Continue doing this until we
840 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
841 while (ValSizeInBytes > ByteSize) {
842 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000844 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000845 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
846 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000847 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000848 }
849
850 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000851 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000852
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000853 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000854 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000855
Chris Lattner140a58f2006-04-08 06:46:53 +0000856 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000857 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000859 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000860}
861
Chris Lattner1a635d62006-04-14 06:01:58 +0000862//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863// Addressing Mode Selection
864//===----------------------------------------------------------------------===//
865
866/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
867/// or 64-bit immediate, and if the value can be accurately represented as a
868/// sign extension from a 16-bit value. If so, this returns true and the
869/// immediate.
870static bool isIntS16Immediate(SDNode *N, short &Imm) {
871 if (N->getOpcode() != ISD::Constant)
872 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000873
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000874 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000876 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000878 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879}
Dan Gohman475871a2008-07-27 21:46:04 +0000880static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000881 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000882}
883
884
885/// SelectAddressRegReg - Given the specified addressed, check to see if it
886/// can be represented as an indexed [r+r] operation. Returns false if it
887/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000888bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
889 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000890 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 short imm = 0;
892 if (N.getOpcode() == ISD::ADD) {
893 if (isIntS16Immediate(N.getOperand(1), imm))
894 return false; // r+i
895 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
896 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 Base = N.getOperand(0);
899 Index = N.getOperand(1);
900 return true;
901 } else if (N.getOpcode() == ISD::OR) {
902 if (isIntS16Immediate(N.getOperand(1), imm))
903 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000904
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 // If this is an or of disjoint bitfields, we can codegen this as an add
906 // (for better address arithmetic) if the LHS and RHS of the OR are provably
907 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000908 APInt LHSKnownZero, LHSKnownOne;
909 APInt RHSKnownZero, RHSKnownOne;
910 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000911 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000912
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000913 if (LHSKnownZero.getBoolValue()) {
914 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000915 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916 // If all of the bits are known zero on the LHS or RHS, the add won't
917 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000918 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 Base = N.getOperand(0);
920 Index = N.getOperand(1);
921 return true;
922 }
923 }
924 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000926 return false;
927}
928
929/// Returns true if the address N can be represented by a base register plus
930/// a signed 16-bit displacement [r+imm], and if it is not better
931/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000932bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000933 SDValue &Base,
934 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000935 // FIXME dl should come from parent load or store, not from address
936 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If this can be more profitably realized as r+r, fail.
938 if (SelectAddressRegReg(N, Disp, Base, DAG))
939 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 if (N.getOpcode() == ISD::ADD) {
942 short imm = 0;
943 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
946 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
947 } else {
948 Base = N.getOperand(0);
949 }
950 return true; // [r+i]
951 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
952 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000953 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 && "Cannot handle constant offsets yet!");
955 Disp = N.getOperand(1).getOperand(0); // The global address.
956 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000957 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000958 Disp.getOpcode() == ISD::TargetConstantPool ||
959 Disp.getOpcode() == ISD::TargetJumpTable);
960 Base = N.getOperand(0);
961 return true; // [&g+r]
962 }
963 } else if (N.getOpcode() == ISD::OR) {
964 short imm = 0;
965 if (isIntS16Immediate(N.getOperand(1), imm)) {
966 // If this is an or of disjoint bitfields, we can codegen this as an add
967 // (for better address arithmetic) if the LHS and RHS of the OR are
968 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000969 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000970 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000971
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000972 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 // If all of the bits are known zero on the LHS or RHS, the add won't
974 // carry.
975 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 return true;
978 }
979 }
980 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
981 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000982
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983 // If this address fits entirely in a 16-bit sext immediate field, codegen
984 // this as "d, 0"
985 short Imm;
986 if (isIntS16Immediate(CN, Imm)) {
987 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000988 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
989 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 return true;
991 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000992
993 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000995 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
996 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000997
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000999 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001000
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1002 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001003 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 return true;
1005 }
1006 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001007
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 Disp = DAG.getTargetConstant(0, getPointerTy());
1009 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1010 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1011 else
1012 Base = N;
1013 return true; // [r+0]
1014}
1015
1016/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1017/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001018bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1019 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001020 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 // Check to see if we can easily represent this as an [r+r] address. This
1022 // will fail if it thinks that the address is more profitably represented as
1023 // reg+imm, e.g. where imm = 0.
1024 if (SelectAddressRegReg(N, Base, Index, DAG))
1025 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001026
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 // If the operand is an addition, always emit this as [r+r], since this is
1028 // better (for code size, and execution, as the memop does the add for free)
1029 // than emitting an explicit add.
1030 if (N.getOpcode() == ISD::ADD) {
1031 Base = N.getOperand(0);
1032 Index = N.getOperand(1);
1033 return true;
1034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001035
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001037 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1038 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 Index = N;
1040 return true;
1041}
1042
1043/// SelectAddressRegImmShift - Returns true if the address N can be
1044/// represented by a base register plus a signed 14-bit displacement
1045/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001046bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1047 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001048 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001049 // FIXME dl should come from the parent load or store, not the address
1050 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051 // If this can be more profitably realized as r+r, fail.
1052 if (SelectAddressRegReg(N, Disp, Base, DAG))
1053 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 if (N.getOpcode() == ISD::ADD) {
1056 short imm = 0;
1057 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001058 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1060 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1061 } else {
1062 Base = N.getOperand(0);
1063 }
1064 return true; // [r+i]
1065 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1066 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001067 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 && "Cannot handle constant offsets yet!");
1069 Disp = N.getOperand(1).getOperand(0); // The global address.
1070 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1071 Disp.getOpcode() == ISD::TargetConstantPool ||
1072 Disp.getOpcode() == ISD::TargetJumpTable);
1073 Base = N.getOperand(0);
1074 return true; // [&g+r]
1075 }
1076 } else if (N.getOpcode() == ISD::OR) {
1077 short imm = 0;
1078 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1079 // If this is an or of disjoint bitfields, we can codegen this as an add
1080 // (for better address arithmetic) if the LHS and RHS of the OR are
1081 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001082 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001083 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001084 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001085 // If all of the bits are known zero on the LHS or RHS, the add won't
1086 // carry.
1087 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001089 return true;
1090 }
1091 }
1092 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001093 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001094 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001095 // If this address fits entirely in a 14-bit sext immediate field, codegen
1096 // this as "d, 0"
1097 short Imm;
1098 if (isIntS16Immediate(CN, Imm)) {
1099 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001100 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1101 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001102 return true;
1103 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001105 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001107 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1108 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001110 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1112 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1113 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001114 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001115 return true;
1116 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001117 }
1118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001120 Disp = DAG.getTargetConstant(0, getPointerTy());
1121 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1122 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1123 else
1124 Base = N;
1125 return true; // [r+0]
1126}
1127
1128
1129/// getPreIndexedAddressParts - returns true by value, base pointer and
1130/// offset pointer and addressing mode by reference if the node's address
1131/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001132bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1133 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001134 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001135 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001136 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001137
Dan Gohman475871a2008-07-27 21:46:04 +00001138 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001139 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001140 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1141 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001142 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001143
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001144 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001145 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001146 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001147 } else
1148 return false;
1149
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001150 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001151 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001152 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001153
Hal Finkelac81cc32012-06-19 02:34:32 +00001154 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001155 AM = ISD::PRE_INC;
1156 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001158
Chris Lattner0851b4f2006-11-15 19:55:13 +00001159 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001161 // reg + imm
1162 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1163 return false;
1164 } else {
1165 // reg + imm * 4.
1166 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1167 return false;
1168 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001169
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001170 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001171 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1172 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001174 LD->getExtensionType() == ISD::SEXTLOAD &&
1175 isa<ConstantSDNode>(Offset))
1176 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001177 }
1178
Chris Lattner4eab7142006-11-10 02:08:47 +00001179 AM = ISD::PRE_INC;
1180 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001181}
1182
1183//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001184// LowerOperation implementation
1185//===----------------------------------------------------------------------===//
1186
Chris Lattner1e61e692010-11-15 02:46:57 +00001187/// GetLabelAccessInfo - Return true if we should reference labels using a
1188/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1189static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001190 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1191 HiOpFlags = PPCII::MO_HA16;
1192 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001193
Chris Lattner1e61e692010-11-15 02:46:57 +00001194 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1195 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001196 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001197 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001198 if (isPIC) {
1199 HiOpFlags |= PPCII::MO_PIC_FLAG;
1200 LoOpFlags |= PPCII::MO_PIC_FLAG;
1201 }
1202
1203 // If this is a reference to a global value that requires a non-lazy-ptr, make
1204 // sure that instruction lowering adds it.
1205 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1206 HiOpFlags |= PPCII::MO_NLP_FLAG;
1207 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001208
Chris Lattner6d2ff122010-11-15 03:13:19 +00001209 if (GV->hasHiddenVisibility()) {
1210 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1211 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1212 }
1213 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001214
Chris Lattner1e61e692010-11-15 02:46:57 +00001215 return isPIC;
1216}
1217
1218static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1219 SelectionDAG &DAG) {
1220 EVT PtrVT = HiPart.getValueType();
1221 SDValue Zero = DAG.getConstant(0, PtrVT);
1222 DebugLoc DL = HiPart.getDebugLoc();
1223
1224 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1225 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001226
Chris Lattner1e61e692010-11-15 02:46:57 +00001227 // With PIC, the first instruction is actually "GR+hi(&G)".
1228 if (isPIC)
1229 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1230 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001231
Chris Lattner1e61e692010-11-15 02:46:57 +00001232 // Generate non-pic code that has direct accesses to the constant pool.
1233 // The address of the global is just (hi(&g)+lo(&g)).
1234 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1235}
1236
Scott Michelfdc40a02009-02-17 22:15:04 +00001237SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001238 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001239 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001240 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001241 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001242
Roman Divacky9fb8b492012-08-24 16:26:02 +00001243 // 64-bit SVR4 ABI code is always position-independent.
1244 // The actual address of the GlobalValue is stored in the TOC.
1245 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1246 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1247 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1248 DAG.getRegister(PPC::X2, MVT::i64));
1249 }
1250
Chris Lattner1e61e692010-11-15 02:46:57 +00001251 unsigned MOHiFlag, MOLoFlag;
1252 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1253 SDValue CPIHi =
1254 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1255 SDValue CPILo =
1256 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1257 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001258}
1259
Dan Gohmand858e902010-04-17 15:26:15 +00001260SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001261 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001262 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001263
Roman Divacky9fb8b492012-08-24 16:26:02 +00001264 // 64-bit SVR4 ABI code is always position-independent.
1265 // The actual address of the GlobalValue is stored in the TOC.
1266 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1267 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1268 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1269 DAG.getRegister(PPC::X2, MVT::i64));
1270 }
1271
Chris Lattner1e61e692010-11-15 02:46:57 +00001272 unsigned MOHiFlag, MOLoFlag;
1273 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1274 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1275 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1276 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001277}
1278
Dan Gohmand858e902010-04-17 15:26:15 +00001279SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1280 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001281 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001282
Dan Gohman46510a72010-04-15 01:51:59 +00001283 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001284
Chris Lattner1e61e692010-11-15 02:46:57 +00001285 unsigned MOHiFlag, MOLoFlag;
1286 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001287 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1288 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001289 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1290}
1291
Roman Divackyfd42ed62012-06-04 17:36:38 +00001292SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1293 SelectionDAG &DAG) const {
1294
1295 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1296 DebugLoc dl = GA->getDebugLoc();
1297 const GlobalValue *GV = GA->getGlobal();
1298 EVT PtrVT = getPointerTy();
1299 bool is64bit = PPCSubTarget.isPPC64();
1300
1301 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1302
1303 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1304 PPCII::MO_TPREL16_HA);
1305 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1306 PPCII::MO_TPREL16_LO);
1307
1308 if (model != TLSModel::LocalExec)
1309 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001310 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1311 is64bit ? MVT::i64 : MVT::i32);
1312 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001313 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1314}
1315
Chris Lattner1e61e692010-11-15 02:46:57 +00001316SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1317 SelectionDAG &DAG) const {
1318 EVT PtrVT = Op.getValueType();
1319 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1320 DebugLoc DL = GSDN->getDebugLoc();
1321 const GlobalValue *GV = GSDN->getGlobal();
1322
Chris Lattner1e61e692010-11-15 02:46:57 +00001323 // 64-bit SVR4 ABI code is always position-independent.
1324 // The actual address of the GlobalValue is stored in the TOC.
1325 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1326 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1327 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1328 DAG.getRegister(PPC::X2, MVT::i64));
1329 }
1330
Chris Lattner6d2ff122010-11-15 03:13:19 +00001331 unsigned MOHiFlag, MOLoFlag;
1332 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001333
Chris Lattner6d2ff122010-11-15 03:13:19 +00001334 SDValue GAHi =
1335 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1336 SDValue GALo =
1337 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001338
Chris Lattner6d2ff122010-11-15 03:13:19 +00001339 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001340
Chris Lattner6d2ff122010-11-15 03:13:19 +00001341 // If the global reference is actually to a non-lazy-pointer, we have to do an
1342 // extra load to get the address of the global.
1343 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1344 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001345 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001346 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001347}
1348
Dan Gohmand858e902010-04-17 15:26:15 +00001349SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001350 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001351 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001352
Chris Lattner1a635d62006-04-14 06:01:58 +00001353 // If we're comparing for equality to zero, expose the fact that this is
1354 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1355 // fold the new nodes.
1356 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1357 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001358 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001360 if (VT.bitsLT(MVT::i32)) {
1361 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001362 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001363 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001364 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001365 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1366 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001367 DAG.getConstant(Log2b, MVT::i32));
1368 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001370 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001371 // optimized. FIXME: revisit this when we can custom lower all setcc
1372 // optimizations.
1373 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001374 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001376
Chris Lattner1a635d62006-04-14 06:01:58 +00001377 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001378 // by xor'ing the rhs with the lhs, which is faster than setting a
1379 // condition register, reading it back out, and masking the correct bit. The
1380 // normal approach here uses sub to do this instead of xor. Using xor exposes
1381 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001382 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001383 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001384 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001385 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001386 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001387 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001388 }
Dan Gohman475871a2008-07-27 21:46:04 +00001389 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001390}
1391
Dan Gohman475871a2008-07-27 21:46:04 +00001392SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001393 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001394 SDNode *Node = Op.getNode();
1395 EVT VT = Node->getValueType(0);
1396 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1397 SDValue InChain = Node->getOperand(0);
1398 SDValue VAListPtr = Node->getOperand(1);
1399 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1400 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Roman Divackybdb226e2011-06-28 15:30:42 +00001402 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1403
1404 // gpr_index
1405 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1406 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1407 false, false, 0);
1408 InChain = GprIndex.getValue(1);
1409
1410 if (VT == MVT::i64) {
1411 // Check if GprIndex is even
1412 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1413 DAG.getConstant(1, MVT::i32));
1414 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1415 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1416 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1417 DAG.getConstant(1, MVT::i32));
1418 // Align GprIndex to be even if it isn't
1419 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1420 GprIndex);
1421 }
1422
1423 // fpr index is 1 byte after gpr
1424 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1425 DAG.getConstant(1, MVT::i32));
1426
1427 // fpr
1428 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1429 FprPtr, MachinePointerInfo(SV), MVT::i8,
1430 false, false, 0);
1431 InChain = FprIndex.getValue(1);
1432
1433 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1434 DAG.getConstant(8, MVT::i32));
1435
1436 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1437 DAG.getConstant(4, MVT::i32));
1438
1439 // areas
1440 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001441 MachinePointerInfo(), false, false,
1442 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001443 InChain = OverflowArea.getValue(1);
1444
1445 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001446 MachinePointerInfo(), false, false,
1447 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001448 InChain = RegSaveArea.getValue(1);
1449
1450 // select overflow_area if index > 8
1451 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1452 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1453
Roman Divackybdb226e2011-06-28 15:30:42 +00001454 // adjustment constant gpr_index * 4/8
1455 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1456 VT.isInteger() ? GprIndex : FprIndex,
1457 DAG.getConstant(VT.isInteger() ? 4 : 8,
1458 MVT::i32));
1459
1460 // OurReg = RegSaveArea + RegConstant
1461 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1462 RegConstant);
1463
1464 // Floating types are 32 bytes into RegSaveArea
1465 if (VT.isFloatingPoint())
1466 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1467 DAG.getConstant(32, MVT::i32));
1468
1469 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1470 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1471 VT.isInteger() ? GprIndex : FprIndex,
1472 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1473 MVT::i32));
1474
1475 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1476 VT.isInteger() ? VAListPtr : FprPtr,
1477 MachinePointerInfo(SV),
1478 MVT::i8, false, false, 0);
1479
1480 // determine if we should load from reg_save_area or overflow_area
1481 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1482
1483 // increase overflow_area by 4/8 if gpr/fpr > 8
1484 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1485 DAG.getConstant(VT.isInteger() ? 4 : 8,
1486 MVT::i32));
1487
1488 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1489 OverflowAreaPlusN);
1490
1491 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1492 OverflowAreaPtr,
1493 MachinePointerInfo(),
1494 MVT::i32, false, false, 0);
1495
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001496 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001497 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001498}
1499
Duncan Sands4a544a72011-09-06 13:37:06 +00001500SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1501 SelectionDAG &DAG) const {
1502 return Op.getOperand(0);
1503}
1504
1505SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1506 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001507 SDValue Chain = Op.getOperand(0);
1508 SDValue Trmp = Op.getOperand(1); // trampoline
1509 SDValue FPtr = Op.getOperand(2); // nested function
1510 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001511 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001512
Owen Andersone50ed302009-08-10 22:56:29 +00001513 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001515 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001516 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001517 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001518
Scott Michelfdc40a02009-02-17 22:15:04 +00001519 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001520 TargetLowering::ArgListEntry Entry;
1521
1522 Entry.Ty = IntPtrTy;
1523 Entry.Node = Trmp; Args.push_back(Entry);
1524
1525 // TrampSize == (isPPC64 ? 48 : 40);
1526 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001527 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001528 Args.push_back(Entry);
1529
1530 Entry.Node = FPtr; Args.push_back(Entry);
1531 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Bill Wendling77959322008-09-17 00:30:57 +00001533 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001534 TargetLowering::CallLoweringInfo CLI(Chain,
1535 Type::getVoidTy(*DAG.getContext()),
1536 false, false, false, false, 0,
1537 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001538 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001539 /*doesNotRet=*/false,
1540 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001541 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001542 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001543 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001544
Duncan Sands4a544a72011-09-06 13:37:06 +00001545 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001546}
1547
Dan Gohman475871a2008-07-27 21:46:04 +00001548SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001549 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001550 MachineFunction &MF = DAG.getMachineFunction();
1551 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1552
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001553 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001554
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001555 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001556 // vastart just stores the address of the VarArgsFrameIndex slot into the
1557 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001559 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001560 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001561 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1562 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001563 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001564 }
1565
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001566 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001567 // We suppose the given va_list is already allocated.
1568 //
1569 // typedef struct {
1570 // char gpr; /* index into the array of 8 GPRs
1571 // * stored in the register save area
1572 // * gpr=0 corresponds to r3,
1573 // * gpr=1 to r4, etc.
1574 // */
1575 // char fpr; /* index into the array of 8 FPRs
1576 // * stored in the register save area
1577 // * fpr=0 corresponds to f1,
1578 // * fpr=1 to f2, etc.
1579 // */
1580 // char *overflow_arg_area;
1581 // /* location on stack that holds
1582 // * the next overflow argument
1583 // */
1584 // char *reg_save_area;
1585 // /* where r3:r10 and f1:f8 (if saved)
1586 // * are stored
1587 // */
1588 // } va_list[1];
1589
1590
Dan Gohman1e93df62010-04-17 14:41:14 +00001591 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1592 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001593
Nicolas Geoffray01119992007-04-03 13:59:52 +00001594
Owen Andersone50ed302009-08-10 22:56:29 +00001595 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001596
Dan Gohman1e93df62010-04-17 14:41:14 +00001597 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1598 PtrVT);
1599 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1600 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Duncan Sands83ec4b62008-06-06 12:08:01 +00001602 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001603 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001604
Duncan Sands83ec4b62008-06-06 12:08:01 +00001605 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001606 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001607
1608 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001609 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001610
Dan Gohman69de1932008-02-06 22:27:42 +00001611 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001612
Nicolas Geoffray01119992007-04-03 13:59:52 +00001613 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001614 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001615 Op.getOperand(1),
1616 MachinePointerInfo(SV),
1617 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001618 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001619 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001620 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001621
Nicolas Geoffray01119992007-04-03 13:59:52 +00001622 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001623 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001624 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1625 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001626 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001627 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001628 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001629
Nicolas Geoffray01119992007-04-03 13:59:52 +00001630 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001632 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1633 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001634 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001635 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001636 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001637
1638 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001639 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1640 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001641 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001642
Chris Lattner1a635d62006-04-14 06:01:58 +00001643}
1644
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001645#include "PPCGenCallingConv.inc"
1646
Duncan Sands1e96bab2010-11-04 10:49:57 +00001647static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001648 CCValAssign::LocInfo &LocInfo,
1649 ISD::ArgFlagsTy &ArgFlags,
1650 CCState &State) {
1651 return true;
1652}
1653
Duncan Sands1e96bab2010-11-04 10:49:57 +00001654static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001655 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001656 CCValAssign::LocInfo &LocInfo,
1657 ISD::ArgFlagsTy &ArgFlags,
1658 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001659 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001660 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1661 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1662 };
1663 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001664
Tilmann Schellerffd02002009-07-03 06:45:56 +00001665 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1666
1667 // Skip one register if the first unallocated register has an even register
1668 // number and there are still argument registers available which have not been
1669 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1670 // need to skip a register if RegNum is odd.
1671 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1672 State.AllocateReg(ArgRegs[RegNum]);
1673 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001674
Tilmann Schellerffd02002009-07-03 06:45:56 +00001675 // Always return false here, as this function only makes sure that the first
1676 // unallocated register has an odd register number and does not actually
1677 // allocate a register for the current argument.
1678 return false;
1679}
1680
Duncan Sands1e96bab2010-11-04 10:49:57 +00001681static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001682 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001683 CCValAssign::LocInfo &LocInfo,
1684 ISD::ArgFlagsTy &ArgFlags,
1685 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001686 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001687 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1688 PPC::F8
1689 };
1690
1691 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001692
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1694
1695 // If there is only one Floating-point register left we need to put both f64
1696 // values of a split ppc_fp128 value on the stack.
1697 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1698 State.AllocateReg(ArgRegs[RegNum]);
1699 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001700
Tilmann Schellerffd02002009-07-03 06:45:56 +00001701 // Always return false here, as this function only makes sure that the two f64
1702 // values a ppc_fp128 value is split into are both passed in registers or both
1703 // passed on the stack and does not actually allocate a register for the
1704 // current argument.
1705 return false;
1706}
1707
Chris Lattner9f0bc652007-02-25 05:34:32 +00001708/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001709/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001710static const uint16_t *GetFPR() {
1711 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001712 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001713 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001714 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001715
Chris Lattner9f0bc652007-02-25 05:34:32 +00001716 return FPR;
1717}
1718
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001719/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1720/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001721static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001722 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001723 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001724 if (Flags.isByVal())
1725 ArgSize = Flags.getByValSize();
1726 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1727
1728 return ArgSize;
1729}
1730
Dan Gohman475871a2008-07-27 21:46:04 +00001731SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001733 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 const SmallVectorImpl<ISD::InputArg>
1735 &Ins,
1736 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001737 SmallVectorImpl<SDValue> &InVals)
1738 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001739 if (PPCSubTarget.isSVR4ABI()) {
1740 if (PPCSubTarget.isPPC64())
1741 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1742 dl, DAG, InVals);
1743 else
1744 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1745 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001746 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001747 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1748 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 }
1750}
1751
1752SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001753PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001755 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 const SmallVectorImpl<ISD::InputArg>
1757 &Ins,
1758 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001759 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001760
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001761 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001762 // +-----------------------------------+
1763 // +--> | Back chain |
1764 // | +-----------------------------------+
1765 // | | Floating-point register save area |
1766 // | +-----------------------------------+
1767 // | | General register save area |
1768 // | +-----------------------------------+
1769 // | | CR save word |
1770 // | +-----------------------------------+
1771 // | | VRSAVE save word |
1772 // | +-----------------------------------+
1773 // | | Alignment padding |
1774 // | +-----------------------------------+
1775 // | | Vector register save area |
1776 // | +-----------------------------------+
1777 // | | Local variable space |
1778 // | +-----------------------------------+
1779 // | | Parameter list area |
1780 // | +-----------------------------------+
1781 // | | LR save word |
1782 // | +-----------------------------------+
1783 // SP--> +--- | Back chain |
1784 // +-----------------------------------+
1785 //
1786 // Specifications:
1787 // System V Application Binary Interface PowerPC Processor Supplement
1788 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001789
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790 MachineFunction &MF = DAG.getMachineFunction();
1791 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001792 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793
Owen Andersone50ed302009-08-10 22:56:29 +00001794 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001795 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001796 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1797 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001798 unsigned PtrByteSize = 4;
1799
1800 // Assign locations to all of the incoming arguments.
1801 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001802 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001803 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001804
1805 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001806 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001807
Dan Gohman98ca4f22009-08-05 01:29:28 +00001808 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001809
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1811 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001812
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 // Arguments stored in registers.
1814 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001815 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001816 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001817
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001822 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001824 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001825 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001828 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001829 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 case MVT::v16i8:
1831 case MVT::v8i16:
1832 case MVT::v4i32:
1833 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001834 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835 break;
1836 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001839 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001841
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001843 } else {
1844 // Argument stored in memory.
1845 assert(VA.isMemLoc());
1846
1847 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1848 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001849 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001850
1851 // Create load nodes to retrieve arguments from the stack.
1852 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001853 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1854 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001856 }
1857 }
1858
1859 // Assign locations to all of the incoming aggregate by value arguments.
1860 // Aggregates passed by value are stored in the local variable space of the
1861 // caller's stack frame, right above the parameter list area.
1862 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001863 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001864 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001865
1866 // Reserve stack space for the allocations in CCInfo.
1867 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1868
Dan Gohman98ca4f22009-08-05 01:29:28 +00001869 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001870
1871 // Area that is at least reserved in the caller of this function.
1872 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001873
Tilmann Schellerffd02002009-07-03 06:45:56 +00001874 // Set the size that is at least reserved in caller of this function. Tail
1875 // call optimized function's reserved stack space needs to be aligned so that
1876 // taking the difference between two stack areas will result in an aligned
1877 // stack.
1878 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1879
1880 MinReservedArea =
1881 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001882 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001883
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001884 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001885 getStackAlignment();
1886 unsigned AlignMask = TargetAlign-1;
1887 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001888
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889 FI->setMinReservedArea(MinReservedArea);
1890
1891 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001892
Tilmann Schellerffd02002009-07-03 06:45:56 +00001893 // If the function takes variable number of arguments, make a frame index for
1894 // the start of the first vararg value... for expansion of llvm.va_start.
1895 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001896 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1898 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1899 };
1900 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1901
Craig Topperc5eaae42012-03-11 07:57:25 +00001902 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1904 PPC::F8
1905 };
1906 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1907
Dan Gohman1e93df62010-04-17 14:41:14 +00001908 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1909 NumGPArgRegs));
1910 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1911 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912
1913 // Make room for NumGPArgRegs and NumFPArgRegs.
1914 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001916
Dan Gohman1e93df62010-04-17 14:41:14 +00001917 FuncInfo->setVarArgsStackOffset(
1918 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001919 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920
Dan Gohman1e93df62010-04-17 14:41:14 +00001921 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1922 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001923
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001924 // The fixed integer arguments of a variadic function are stored to the
1925 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1926 // the result of va_next.
1927 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1928 // Get an existing live-in vreg, or add a new one.
1929 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1930 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001931 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001932
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001934 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1935 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001936 MemOps.push_back(Store);
1937 // Increment the address by four for the next argument to store
1938 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1939 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1940 }
1941
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001942 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1943 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001944 // The double arguments are stored to the VarArgsFrameIndex
1945 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001946 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1947 // Get an existing live-in vreg, or add a new one.
1948 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1949 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001950 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001951
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001953 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1954 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 MemOps.push_back(Store);
1956 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001958 PtrVT);
1959 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1960 }
1961 }
1962
1963 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001964 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968}
1969
Bill Schmidt726c2372012-10-23 15:51:16 +00001970// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1971// value to MVT::i64 and then truncate to the correct register size.
1972SDValue
1973PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1974 SelectionDAG &DAG, SDValue ArgVal,
1975 DebugLoc dl) const {
1976 if (Flags.isSExt())
1977 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
1978 DAG.getValueType(ObjectVT));
1979 else if (Flags.isZExt())
1980 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
1981 DAG.getValueType(ObjectVT));
1982
1983 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
1984}
1985
1986// Set the size that is at least reserved in caller of this function. Tail
1987// call optimized functions' reserved stack space needs to be aligned so that
1988// taking the difference between two stack areas will result in an aligned
1989// stack.
1990void
1991PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
1992 unsigned nAltivecParamsAtEnd,
1993 unsigned MinReservedArea,
1994 bool isPPC64) const {
1995 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1996 // Add the Altivec parameters at the end, if needed.
1997 if (nAltivecParamsAtEnd) {
1998 MinReservedArea = ((MinReservedArea+15)/16)*16;
1999 MinReservedArea += 16*nAltivecParamsAtEnd;
2000 }
2001 MinReservedArea =
2002 std::max(MinReservedArea,
2003 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2004 unsigned TargetAlign
2005 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2006 getStackAlignment();
2007 unsigned AlignMask = TargetAlign-1;
2008 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2009 FI->setMinReservedArea(MinReservedArea);
2010}
2011
Tilmann Schellerffd02002009-07-03 06:45:56 +00002012SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002013PPCTargetLowering::LowerFormalArguments_64SVR4(
2014 SDValue Chain,
2015 CallingConv::ID CallConv, bool isVarArg,
2016 const SmallVectorImpl<ISD::InputArg>
2017 &Ins,
2018 DebugLoc dl, SelectionDAG &DAG,
2019 SmallVectorImpl<SDValue> &InVals) const {
2020 // TODO: add description of PPC stack frame format, or at least some docs.
2021 //
2022 MachineFunction &MF = DAG.getMachineFunction();
2023 MachineFrameInfo *MFI = MF.getFrameInfo();
2024 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2025
2026 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2027 // Potential tail calls could cause overwriting of argument stack slots.
2028 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2029 (CallConv == CallingConv::Fast));
2030 unsigned PtrByteSize = 8;
2031
2032 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2033 // Area that is at least reserved in caller of this function.
2034 unsigned MinReservedArea = ArgOffset;
2035
2036 static const uint16_t GPR[] = {
2037 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2038 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2039 };
2040
2041 static const uint16_t *FPR = GetFPR();
2042
2043 static const uint16_t VR[] = {
2044 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2045 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2046 };
2047
2048 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2049 const unsigned Num_FPR_Regs = 13;
2050 const unsigned Num_VR_Regs = array_lengthof(VR);
2051
2052 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2053
2054 // Add DAG nodes to load the arguments or copy them out of registers. On
2055 // entry to a function on PPC, the arguments start after the linkage area,
2056 // although the first ones are often in registers.
2057
2058 SmallVector<SDValue, 8> MemOps;
2059 unsigned nAltivecParamsAtEnd = 0;
2060 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2061 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2062 SDValue ArgVal;
2063 bool needsLoad = false;
2064 EVT ObjectVT = Ins[ArgNo].VT;
2065 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2066 unsigned ArgSize = ObjSize;
2067 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2068
2069 unsigned CurArgOffset = ArgOffset;
2070
2071 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2072 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2073 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2074 if (isVarArg) {
2075 MinReservedArea = ((MinReservedArea+15)/16)*16;
2076 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2077 Flags,
2078 PtrByteSize);
2079 } else
2080 nAltivecParamsAtEnd++;
2081 } else
2082 // Calculate min reserved area.
2083 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2084 Flags,
2085 PtrByteSize);
2086
2087 // FIXME the codegen can be much improved in some cases.
2088 // We do not have to keep everything in memory.
2089 if (Flags.isByVal()) {
2090 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2091 ObjSize = Flags.getByValSize();
2092 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002093 // Empty aggregate parameters do not take up registers. Examples:
2094 // struct { } a;
2095 // union { } b;
2096 // int c[0];
2097 // etc. However, we have to provide a place-holder in InVals, so
2098 // pretend we have an 8-byte item at the current address for that
2099 // purpose.
2100 if (!ObjSize) {
2101 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2102 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2103 InVals.push_back(FIN);
2104 continue;
2105 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002106 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002107 if (ObjSize < PtrByteSize)
2108 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002109 // The value of the object is its address.
2110 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2111 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2112 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002113
2114 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002115 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002116 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002117 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002118 SDValue Store;
2119
2120 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2121 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2122 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2123 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2124 MachinePointerInfo(FuncArg, CurArgOffset),
2125 ObjType, false, false, 0);
2126 } else {
2127 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2128 // store the whole register as-is to the parameter save area
2129 // slot. The address of the parameter was already calculated
2130 // above (InVals.push_back(FIN)) to be the right-justified
2131 // offset within the slot. For this store, we need a new
2132 // frame index that points at the beginning of the slot.
2133 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2134 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2135 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2136 MachinePointerInfo(FuncArg, ArgOffset),
2137 false, false, 0);
2138 }
2139
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002140 MemOps.push_back(Store);
2141 ++GPR_idx;
2142 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002143 // Whether we copied from a register or not, advance the offset
2144 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002145 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002146 continue;
2147 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002148
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002149 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2150 // Store whatever pieces of the object are in registers
2151 // to memory. ArgOffset will be the address of the beginning
2152 // of the object.
2153 if (GPR_idx != Num_GPR_Regs) {
2154 unsigned VReg;
2155 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2156 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2157 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2158 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002159 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002160 MachinePointerInfo(FuncArg, ArgOffset),
2161 false, false, 0);
2162 MemOps.push_back(Store);
2163 ++GPR_idx;
2164 ArgOffset += PtrByteSize;
2165 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002166 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002167 break;
2168 }
2169 }
2170 continue;
2171 }
2172
2173 switch (ObjectVT.getSimpleVT().SimpleTy) {
2174 default: llvm_unreachable("Unhandled argument type!");
2175 case MVT::i32:
2176 case MVT::i64:
2177 if (GPR_idx != Num_GPR_Regs) {
2178 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2179 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2180
Bill Schmidt726c2372012-10-23 15:51:16 +00002181 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002182 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2183 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002184 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002185
2186 ++GPR_idx;
2187 } else {
2188 needsLoad = true;
2189 ArgSize = PtrByteSize;
2190 }
2191 ArgOffset += 8;
2192 break;
2193
2194 case MVT::f32:
2195 case MVT::f64:
2196 // Every 8 bytes of argument space consumes one of the GPRs available for
2197 // argument passing.
2198 if (GPR_idx != Num_GPR_Regs) {
2199 ++GPR_idx;
2200 }
2201 if (FPR_idx != Num_FPR_Regs) {
2202 unsigned VReg;
2203
2204 if (ObjectVT == MVT::f32)
2205 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2206 else
2207 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2208
2209 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2210 ++FPR_idx;
2211 } else {
2212 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002213 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002214 }
2215
2216 ArgOffset += 8;
2217 break;
2218 case MVT::v4f32:
2219 case MVT::v4i32:
2220 case MVT::v8i16:
2221 case MVT::v16i8:
2222 // Note that vector arguments in registers don't reserve stack space,
2223 // except in varargs functions.
2224 if (VR_idx != Num_VR_Regs) {
2225 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2226 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2227 if (isVarArg) {
2228 while ((ArgOffset % 16) != 0) {
2229 ArgOffset += PtrByteSize;
2230 if (GPR_idx != Num_GPR_Regs)
2231 GPR_idx++;
2232 }
2233 ArgOffset += 16;
2234 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2235 }
2236 ++VR_idx;
2237 } else {
2238 // Vectors are aligned.
2239 ArgOffset = ((ArgOffset+15)/16)*16;
2240 CurArgOffset = ArgOffset;
2241 ArgOffset += 16;
2242 needsLoad = true;
2243 }
2244 break;
2245 }
2246
2247 // We need to load the argument to a virtual register if we determined
2248 // above that we ran out of physical registers of the appropriate type.
2249 if (needsLoad) {
2250 int FI = MFI->CreateFixedObject(ObjSize,
2251 CurArgOffset + (ArgSize - ObjSize),
2252 isImmutable);
2253 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2254 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2255 false, false, false, 0);
2256 }
2257
2258 InVals.push_back(ArgVal);
2259 }
2260
2261 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002262 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002263 // taking the difference between two stack areas will result in an aligned
2264 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002265 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002266
2267 // If the function takes variable number of arguments, make a frame index for
2268 // the start of the first vararg value... for expansion of llvm.va_start.
2269 if (isVarArg) {
2270 int Depth = ArgOffset;
2271
2272 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002273 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002274 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2275
2276 // If this function is vararg, store any remaining integer argument regs
2277 // to their spots on the stack so that they may be loaded by deferencing the
2278 // result of va_next.
2279 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2280 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2281 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2282 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2283 MachinePointerInfo(), false, false, 0);
2284 MemOps.push_back(Store);
2285 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002286 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002287 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2288 }
2289 }
2290
2291 if (!MemOps.empty())
2292 Chain = DAG.getNode(ISD::TokenFactor, dl,
2293 MVT::Other, &MemOps[0], MemOps.size());
2294
2295 return Chain;
2296}
2297
2298SDValue
2299PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002301 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 const SmallVectorImpl<ISD::InputArg>
2303 &Ins,
2304 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002305 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002306 // TODO: add description of PPC stack frame format, or at least some docs.
2307 //
2308 MachineFunction &MF = DAG.getMachineFunction();
2309 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002310 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002311
Owen Andersone50ed302009-08-10 22:56:29 +00002312 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002313 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002314 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002315 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2316 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002317 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002318
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002319 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002320 // Area that is at least reserved in caller of this function.
2321 unsigned MinReservedArea = ArgOffset;
2322
Craig Topperb78ca422012-03-11 07:16:55 +00002323 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002324 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2325 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2326 };
Craig Topperb78ca422012-03-11 07:16:55 +00002327 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002328 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2329 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2330 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002331
Craig Topperb78ca422012-03-11 07:16:55 +00002332 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002333
Craig Topperb78ca422012-03-11 07:16:55 +00002334 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002335 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2336 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2337 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002338
Owen Anderson718cb662007-09-07 04:06:50 +00002339 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002340 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002341 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002342
2343 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002344
Craig Topperb78ca422012-03-11 07:16:55 +00002345 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002346
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002347 // In 32-bit non-varargs functions, the stack space for vectors is after the
2348 // stack space for non-vectors. We do not use this space unless we have
2349 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002350 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002351 // that out...for the pathological case, compute VecArgOffset as the
2352 // start of the vector parameter area. Computing VecArgOffset is the
2353 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002354 unsigned VecArgOffset = ArgOffset;
2355 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002356 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002357 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002358 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002359 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002360
Duncan Sands276dcbd2008-03-21 09:14:45 +00002361 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002362 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002363 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002364 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002365 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2366 VecArgOffset += ArgSize;
2367 continue;
2368 }
2369
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002371 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002372 case MVT::i32:
2373 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002374 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002375 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 case MVT::i64: // PPC64
2377 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002378 // FIXME: We are guaranteed to be !isPPC64 at this point.
2379 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002380 VecArgOffset += 8;
2381 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 case MVT::v4f32:
2383 case MVT::v4i32:
2384 case MVT::v8i16:
2385 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002386 // Nothing to do, we're only looking at Nonvector args here.
2387 break;
2388 }
2389 }
2390 }
2391 // We've found where the vector parameter area in memory is. Skip the
2392 // first 12 parameters; these don't use that memory.
2393 VecArgOffset = ((VecArgOffset+15)/16)*16;
2394 VecArgOffset += 12*16;
2395
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002396 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002397 // entry to a function on PPC, the arguments start after the linkage area,
2398 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002399
Dan Gohman475871a2008-07-27 21:46:04 +00002400 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002402 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2403 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002404 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002405 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002406 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002407 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002408 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002409 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002410
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002411 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002412
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002413 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002414 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2415 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002416 if (isVarArg || isPPC64) {
2417 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002418 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002419 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002420 PtrByteSize);
2421 } else nAltivecParamsAtEnd++;
2422 } else
2423 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002424 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002425 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002426 PtrByteSize);
2427
Dale Johannesen8419dd62008-03-07 20:27:40 +00002428 // FIXME the codegen can be much improved in some cases.
2429 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002430 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002431 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002432 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002433 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002434 // Objects of size 1 and 2 are right justified, everything else is
2435 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002436 if (ObjSize==1 || ObjSize==2) {
2437 CurArgOffset = CurArgOffset + (4 - ObjSize);
2438 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002439 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002440 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002442 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002443 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002444 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002445 unsigned VReg;
2446 if (isPPC64)
2447 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2448 else
2449 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002450 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002451 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002452 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002453 MachinePointerInfo(FuncArg,
2454 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002455 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002456 MemOps.push_back(Store);
2457 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002458 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002459
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002460 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002461
Dale Johannesen7f96f392008-03-08 01:41:42 +00002462 continue;
2463 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002464 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2465 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002466 // to memory. ArgOffset will be the address of the beginning
2467 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002468 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002469 unsigned VReg;
2470 if (isPPC64)
2471 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2472 else
2473 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002474 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002475 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002476 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002477 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002478 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002479 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002480 MemOps.push_back(Store);
2481 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002482 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002483 } else {
2484 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2485 break;
2486 }
2487 }
2488 continue;
2489 }
2490
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002492 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002494 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002495 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002496 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002498 ++GPR_idx;
2499 } else {
2500 needsLoad = true;
2501 ArgSize = PtrByteSize;
2502 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002503 // All int arguments reserve stack space in the Darwin ABI.
2504 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002505 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002506 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002507 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002509 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002510 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002511 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002512
Bill Schmidt726c2372012-10-23 15:51:16 +00002513 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002514 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002516 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002517
Chris Lattnerc91a4752006-06-26 22:48:35 +00002518 ++GPR_idx;
2519 } else {
2520 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002521 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002522 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002523 // All int arguments reserve stack space in the Darwin ABI.
2524 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002525 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002526
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 case MVT::f32:
2528 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002529 // Every 4 bytes of argument space consumes one of the GPRs available for
2530 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002531 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002532 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002533 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002534 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002535 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002536 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002537 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002538
Owen Anderson825b72b2009-08-11 20:47:22 +00002539 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002540 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002541 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002542 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002543
Dan Gohman98ca4f22009-08-05 01:29:28 +00002544 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002545 ++FPR_idx;
2546 } else {
2547 needsLoad = true;
2548 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002549
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002550 // All FP arguments reserve stack space in the Darwin ABI.
2551 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002552 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 case MVT::v4f32:
2554 case MVT::v4i32:
2555 case MVT::v8i16:
2556 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002557 // Note that vector arguments in registers don't reserve stack space,
2558 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002559 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002560 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002561 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002562 if (isVarArg) {
2563 while ((ArgOffset % 16) != 0) {
2564 ArgOffset += PtrByteSize;
2565 if (GPR_idx != Num_GPR_Regs)
2566 GPR_idx++;
2567 }
2568 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002569 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002570 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002571 ++VR_idx;
2572 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002573 if (!isVarArg && !isPPC64) {
2574 // Vectors go after all the nonvectors.
2575 CurArgOffset = VecArgOffset;
2576 VecArgOffset += 16;
2577 } else {
2578 // Vectors are aligned.
2579 ArgOffset = ((ArgOffset+15)/16)*16;
2580 CurArgOffset = ArgOffset;
2581 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002582 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002583 needsLoad = true;
2584 }
2585 break;
2586 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002587
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002588 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002589 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002590 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002591 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002592 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002593 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002594 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002595 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002596 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002598
Dan Gohman98ca4f22009-08-05 01:29:28 +00002599 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002600 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002601
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002602 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002603 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002604 // taking the difference between two stack areas will result in an aligned
2605 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002606 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002607
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002608 // If the function takes variable number of arguments, make a frame index for
2609 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002610 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002611 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002612
Dan Gohman1e93df62010-04-17 14:41:14 +00002613 FuncInfo->setVarArgsFrameIndex(
2614 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002615 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002616 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002617
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002618 // If this function is vararg, store any remaining integer argument regs
2619 // to their spots on the stack so that they may be loaded by deferencing the
2620 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002621 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002622 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002623
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002624 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002625 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002626 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002627 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002628
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002630 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2631 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002632 MemOps.push_back(Store);
2633 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002634 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002635 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002636 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002637 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002638
Dale Johannesen8419dd62008-03-07 20:27:40 +00002639 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002640 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002642
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002644}
2645
Bill Schmidt419f3762012-09-19 15:42:13 +00002646/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2647/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002648static unsigned
2649CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2650 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002651 bool isVarArg,
2652 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002653 const SmallVectorImpl<ISD::OutputArg>
2654 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002655 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002656 unsigned &nAltivecParamsAtEnd) {
2657 // Count how many bytes are to be pushed on the stack, including the linkage
2658 // area, and parameter passing area. We start with 24/48 bytes, which is
2659 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002660 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002661 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002662 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2663
2664 // Add up all the space actually used.
2665 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2666 // they all go in registers, but we must reserve stack space for them for
2667 // possible use by the caller. In varargs or 64-bit calls, parameters are
2668 // assigned stack space in order, with padding so Altivec parameters are
2669 // 16-byte aligned.
2670 nAltivecParamsAtEnd = 0;
2671 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002672 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002673 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002674 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2676 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002677 if (!isVarArg && !isPPC64) {
2678 // Non-varargs Altivec parameters go after all the non-Altivec
2679 // parameters; handle those later so we know how much padding we need.
2680 nAltivecParamsAtEnd++;
2681 continue;
2682 }
2683 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2684 NumBytes = ((NumBytes+15)/16)*16;
2685 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002686 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002687 }
2688
2689 // Allow for Altivec parameters at the end, if needed.
2690 if (nAltivecParamsAtEnd) {
2691 NumBytes = ((NumBytes+15)/16)*16;
2692 NumBytes += 16*nAltivecParamsAtEnd;
2693 }
2694
2695 // The prolog code of the callee may store up to 8 GPR argument registers to
2696 // the stack, allowing va_start to index over them in memory if its varargs.
2697 // Because we cannot tell if this is needed on the caller side, we have to
2698 // conservatively assume that it is needed. As such, make sure we have at
2699 // least enough stack space for the caller to store the 8 GPRs.
2700 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002701 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002702
2703 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002704 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2705 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2706 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002707 unsigned AlignMask = TargetAlign-1;
2708 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2709 }
2710
2711 return NumBytes;
2712}
2713
2714/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002715/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002716static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717 unsigned ParamSize) {
2718
Dale Johannesenb60d5192009-11-24 01:09:07 +00002719 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002720
2721 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2722 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2723 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2724 // Remember only if the new adjustement is bigger.
2725 if (SPDiff < FI->getTailCallSPDelta())
2726 FI->setTailCallSPDelta(SPDiff);
2727
2728 return SPDiff;
2729}
2730
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2732/// for tail call optimization. Targets which want to do tail call
2733/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002734bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002735PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002736 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 bool isVarArg,
2738 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002739 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002740 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002741 return false;
2742
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002743 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002745 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002746
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002748 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002749 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2750 // Functions containing by val parameters are not supported.
2751 for (unsigned i = 0; i != Ins.size(); i++) {
2752 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2753 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002754 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002755
2756 // Non PIC/GOT tail calls are supported.
2757 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2758 return true;
2759
2760 // At the moment we can only do local tail calls (in same module, hidden
2761 // or protected) if we are generating PIC.
2762 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2763 return G->getGlobal()->hasHiddenVisibility()
2764 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002765 }
2766
2767 return false;
2768}
2769
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002770/// isCallCompatibleAddress - Return the immediate to use if the specified
2771/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002772static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002773 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2774 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002775
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002776 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002777 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002778 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002779 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002780
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002781 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002782 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002783}
2784
Dan Gohman844731a2008-05-13 00:00:25 +00002785namespace {
2786
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002787struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002788 SDValue Arg;
2789 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002790 int FrameIdx;
2791
2792 TailCallArgumentInfo() : FrameIdx(0) {}
2793};
2794
Dan Gohman844731a2008-05-13 00:00:25 +00002795}
2796
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002797/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2798static void
2799StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002800 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002801 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002802 SmallVector<SDValue, 8> &MemOpChains,
2803 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002804 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002805 SDValue Arg = TailCallArgs[i].Arg;
2806 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002807 int FI = TailCallArgs[i].FrameIdx;
2808 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002809 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002810 MachinePointerInfo::getFixedStack(FI),
2811 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002812 }
2813}
2814
2815/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2816/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002817static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002818 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002819 SDValue Chain,
2820 SDValue OldRetAddr,
2821 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002822 int SPDiff,
2823 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002824 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002825 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002826 if (SPDiff) {
2827 // Calculate the new stack slot for the return address.
2828 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002829 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002830 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002831 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002832 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002833 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002834 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002835 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002836 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002837 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002838
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002839 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2840 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002841 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002842 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002843 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002844 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002845 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002846 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2847 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002848 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002849 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002850 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002851 }
2852 return Chain;
2853}
2854
2855/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2856/// the position of the argument.
2857static void
2858CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002859 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002860 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2861 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002862 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002863 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002864 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002865 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002866 TailCallArgumentInfo Info;
2867 Info.Arg = Arg;
2868 Info.FrameIdxOp = FIN;
2869 Info.FrameIdx = FI;
2870 TailCallArguments.push_back(Info);
2871}
2872
2873/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2874/// stack slot. Returns the chain as result and the loaded frame pointers in
2875/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002876SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002877 int SPDiff,
2878 SDValue Chain,
2879 SDValue &LROpOut,
2880 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002881 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002882 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002883 if (SPDiff) {
2884 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002885 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002886 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002887 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002888 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002889 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002890
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002891 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2892 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002893 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002894 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002895 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002896 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002897 Chain = SDValue(FPOpOut.getNode(), 1);
2898 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002899 }
2900 return Chain;
2901}
2902
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002903/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002904/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002905/// specified by the specific parameter attribute. The copy will be passed as
2906/// a byval function parameter.
2907/// Sometimes what we are copying is the end of a larger object, the part that
2908/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002909static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002910CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002911 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002912 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002913 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002914 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002915 false, false, MachinePointerInfo(0),
2916 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002917}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002918
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002919/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2920/// tail calls.
2921static void
Dan Gohman475871a2008-07-27 21:46:04 +00002922LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2923 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002924 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002925 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002926 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002927 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002928 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002929 if (!isTailCall) {
2930 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002931 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002932 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002933 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002934 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002935 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002936 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002937 DAG.getConstant(ArgOffset, PtrVT));
2938 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002939 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2940 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002941 // Calculate and remember argument location.
2942 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2943 TailCallArguments);
2944}
2945
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002946static
2947void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2948 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2949 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2950 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2951 MachineFunction &MF = DAG.getMachineFunction();
2952
2953 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2954 // might overwrite each other in case of tail call optimization.
2955 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002956 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002957 InFlag = SDValue();
2958 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2959 MemOpChains2, dl);
2960 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002961 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002962 &MemOpChains2[0], MemOpChains2.size());
2963
2964 // Store the return address to the appropriate stack slot.
2965 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2966 isPPC64, isDarwinABI, dl);
2967
2968 // Emit callseq_end just before tailcall node.
2969 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2970 DAG.getIntPtrConstant(0, true), InFlag);
2971 InFlag = Chain.getValue(1);
2972}
2973
2974static
2975unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2976 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2977 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002978 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002979 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002980
Chris Lattnerb9082582010-11-14 23:42:06 +00002981 bool isPPC64 = PPCSubTarget.isPPC64();
2982 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2983
Owen Andersone50ed302009-08-10 22:56:29 +00002984 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002985 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002986 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002987
2988 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2989
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002990 bool needIndirectCall = true;
2991 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002992 // If this is an absolute destination address, use the munged value.
2993 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002994 needIndirectCall = false;
2995 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002996
Chris Lattnerb9082582010-11-14 23:42:06 +00002997 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2998 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2999 // Use indirect calls for ALL functions calls in JIT mode, since the
3000 // far-call stubs may be outside relocation limits for a BL instruction.
3001 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3002 unsigned OpFlags = 0;
3003 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003004 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003005 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003006 (G->getGlobal()->isDeclaration() ||
3007 G->getGlobal()->isWeakForLinker())) {
3008 // PC-relative references to external symbols should go through $stub,
3009 // unless we're building with the leopard linker or later, which
3010 // automatically synthesizes these stubs.
3011 OpFlags = PPCII::MO_DARWIN_STUB;
3012 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003013
Chris Lattnerb9082582010-11-14 23:42:06 +00003014 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3015 // every direct call is) turn it into a TargetGlobalAddress /
3016 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003017 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003018 Callee.getValueType(),
3019 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003020 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003021 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003022 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003024 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003025 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003026
Chris Lattnerb9082582010-11-14 23:42:06 +00003027 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003028 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003029 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003030 // PC-relative references to external symbols should go through $stub,
3031 // unless we're building with the leopard linker or later, which
3032 // automatically synthesizes these stubs.
3033 OpFlags = PPCII::MO_DARWIN_STUB;
3034 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003035
Chris Lattnerb9082582010-11-14 23:42:06 +00003036 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3037 OpFlags);
3038 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003039 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003040
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003041 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003042 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3043 // to do the call, we can't use PPCISD::CALL.
3044 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003045
3046 if (isSVR4ABI && isPPC64) {
3047 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3048 // entry point, but to the function descriptor (the function entry point
3049 // address is part of the function descriptor though).
3050 // The function descriptor is a three doubleword structure with the
3051 // following fields: function entry point, TOC base address and
3052 // environment pointer.
3053 // Thus for a call through a function pointer, the following actions need
3054 // to be performed:
3055 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003056 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003057 // 2. Load the address of the function entry point from the function
3058 // descriptor.
3059 // 3. Load the TOC of the callee from the function descriptor into r2.
3060 // 4. Load the environment pointer from the function descriptor into
3061 // r11.
3062 // 5. Branch to the function entry point address.
3063 // 6. On return of the callee, the TOC of the caller needs to be
3064 // restored (this is done in FinishCall()).
3065 //
3066 // All those operations are flagged together to ensure that no other
3067 // operations can be scheduled in between. E.g. without flagging the
3068 // operations together, a TOC access in the caller could be scheduled
3069 // between the load of the callee TOC and the branch to the callee, which
3070 // results in the TOC access going through the TOC of the callee instead
3071 // of going through the TOC of the caller, which leads to incorrect code.
3072
3073 // Load the address of the function entry point from the function
3074 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003075 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003076 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3077 InFlag.getNode() ? 3 : 2);
3078 Chain = LoadFuncPtr.getValue(1);
3079 InFlag = LoadFuncPtr.getValue(2);
3080
3081 // Load environment pointer into r11.
3082 // Offset of the environment pointer within the function descriptor.
3083 SDValue PtrOff = DAG.getIntPtrConstant(16);
3084
3085 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3086 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3087 InFlag);
3088 Chain = LoadEnvPtr.getValue(1);
3089 InFlag = LoadEnvPtr.getValue(2);
3090
3091 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3092 InFlag);
3093 Chain = EnvVal.getValue(0);
3094 InFlag = EnvVal.getValue(1);
3095
3096 // Load TOC of the callee into r2. We are using a target-specific load
3097 // with r2 hard coded, because the result of a target-independent load
3098 // would never go directly into r2, since r2 is a reserved register (which
3099 // prevents the register allocator from allocating it), resulting in an
3100 // additional register being allocated and an unnecessary move instruction
3101 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003102 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003103 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3104 Callee, InFlag);
3105 Chain = LoadTOCPtr.getValue(0);
3106 InFlag = LoadTOCPtr.getValue(1);
3107
3108 MTCTROps[0] = Chain;
3109 MTCTROps[1] = LoadFuncPtr;
3110 MTCTROps[2] = InFlag;
3111 }
3112
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003113 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3114 2 + (InFlag.getNode() != 0));
3115 InFlag = Chain.getValue(1);
3116
3117 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003118 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003119 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003120 Ops.push_back(Chain);
3121 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3122 Callee.setNode(0);
3123 // Add CTR register as callee so a bctr can be emitted later.
3124 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003125 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003126 }
3127
3128 // If this is a direct call, pass the chain and the callee.
3129 if (Callee.getNode()) {
3130 Ops.push_back(Chain);
3131 Ops.push_back(Callee);
3132 }
3133 // If this is a tail call add stack pointer delta.
3134 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003136
3137 // Add argument registers to the end of the list so that they are known live
3138 // into the call.
3139 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3140 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3141 RegsToPass[i].second.getValueType()));
3142
3143 return CallOpc;
3144}
3145
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003146static
3147bool isLocalCall(const SDValue &Callee)
3148{
3149 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003150 return !G->getGlobal()->isDeclaration() &&
3151 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003152 return false;
3153}
3154
Dan Gohman98ca4f22009-08-05 01:29:28 +00003155SDValue
3156PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003157 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003158 const SmallVectorImpl<ISD::InputArg> &Ins,
3159 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003160 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003161
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003162 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003163 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003164 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003165 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003166
3167 // Copy all of the result registers out of their specified physreg.
3168 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3169 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00003170 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003171 assert(VA.isRegLoc() && "Can only return in registers!");
3172 Chain = DAG.getCopyFromReg(Chain, dl,
3173 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003174 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003175 InFlag = Chain.getValue(2);
3176 }
3177
Dan Gohman98ca4f22009-08-05 01:29:28 +00003178 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003179}
3180
Dan Gohman98ca4f22009-08-05 01:29:28 +00003181SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003182PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3183 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003184 SelectionDAG &DAG,
3185 SmallVector<std::pair<unsigned, SDValue>, 8>
3186 &RegsToPass,
3187 SDValue InFlag, SDValue Chain,
3188 SDValue &Callee,
3189 int SPDiff, unsigned NumBytes,
3190 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003191 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003192 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003193 SmallVector<SDValue, 8> Ops;
3194 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3195 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003196 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003197
Hal Finkel82b38212012-08-28 02:10:27 +00003198 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3199 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3200 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3201
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003202 // When performing tail call optimization the callee pops its arguments off
3203 // the stack. Account for this here so these bytes can be pushed back on in
3204 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3205 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003206 (CallConv == CallingConv::Fast &&
3207 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003208
Roman Divackye46137f2012-03-06 16:41:49 +00003209 // Add a register mask operand representing the call-preserved registers.
3210 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3211 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3212 assert(Mask && "Missing call preserved mask for calling convention");
3213 Ops.push_back(DAG.getRegisterMask(Mask));
3214
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003215 if (InFlag.getNode())
3216 Ops.push_back(InFlag);
3217
3218 // Emit tail call.
3219 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003220 // If this is the first return lowered for this function, add the regs
3221 // to the liveout set for the function.
3222 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3223 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003224 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003225 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003226 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3227 for (unsigned i = 0; i != RVLocs.size(); ++i)
3228 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3229 }
3230
3231 assert(((Callee.getOpcode() == ISD::Register &&
3232 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3233 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3234 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3235 isa<ConstantSDNode>(Callee)) &&
3236 "Expecting an global address, external symbol, absolute value or register");
3237
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003239 }
3240
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003241 // Add a NOP immediately after the branch instruction when using the 64-bit
3242 // SVR4 ABI. At link time, if caller and callee are in a different module and
3243 // thus have a different TOC, the call will be replaced with a call to a stub
3244 // function which saves the current TOC, loads the TOC of the callee and
3245 // branches to the callee. The NOP will be replaced with a load instruction
3246 // which restores the TOC of the caller from the TOC save slot of the current
3247 // stack frame. If caller and callee belong to the same module (and have the
3248 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003249
3250 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003251 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003252 if (CallOpc == PPCISD::BCTRL_SVR4) {
3253 // This is a call through a function pointer.
3254 // Restore the caller TOC from the save area into R2.
3255 // See PrepareCall() for more information about calls through function
3256 // pointers in the 64-bit SVR4 ABI.
3257 // We are using a target-specific load with r2 hard coded, because the
3258 // result of a target-independent load would never go directly into r2,
3259 // since r2 is a reserved register (which prevents the register allocator
3260 // from allocating it), resulting in an additional register being
3261 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003262 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003263 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3264 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003265 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003266 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003267 }
3268
Hal Finkel5b00cea2012-03-31 14:45:15 +00003269 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3270 InFlag = Chain.getValue(1);
3271
3272 if (needsTOCRestore) {
3273 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3274 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3275 InFlag = Chain.getValue(1);
3276 }
3277
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003278 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3279 DAG.getIntPtrConstant(BytesCalleePops, true),
3280 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003281 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003282 InFlag = Chain.getValue(1);
3283
Dan Gohman98ca4f22009-08-05 01:29:28 +00003284 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3285 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003286}
3287
Dan Gohman98ca4f22009-08-05 01:29:28 +00003288SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003289PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003290 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003291 SelectionDAG &DAG = CLI.DAG;
3292 DebugLoc &dl = CLI.DL;
3293 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3294 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3295 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3296 SDValue Chain = CLI.Chain;
3297 SDValue Callee = CLI.Callee;
3298 bool &isTailCall = CLI.IsTailCall;
3299 CallingConv::ID CallConv = CLI.CallConv;
3300 bool isVarArg = CLI.IsVarArg;
3301
Evan Cheng0c439eb2010-01-27 00:07:07 +00003302 if (isTailCall)
3303 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3304 Ins, DAG);
3305
Bill Schmidt726c2372012-10-23 15:51:16 +00003306 if (PPCSubTarget.isSVR4ABI()) {
3307 if (PPCSubTarget.isPPC64())
3308 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3309 isTailCall, Outs, OutVals, Ins,
3310 dl, DAG, InVals);
3311 else
3312 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3313 isTailCall, Outs, OutVals, Ins,
3314 dl, DAG, InVals);
3315 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003316
Bill Schmidt726c2372012-10-23 15:51:16 +00003317 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3318 isTailCall, Outs, OutVals, Ins,
3319 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003320}
3321
3322SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003323PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3324 CallingConv::ID CallConv, bool isVarArg,
3325 bool isTailCall,
3326 const SmallVectorImpl<ISD::OutputArg> &Outs,
3327 const SmallVectorImpl<SDValue> &OutVals,
3328 const SmallVectorImpl<ISD::InputArg> &Ins,
3329 DebugLoc dl, SelectionDAG &DAG,
3330 SmallVectorImpl<SDValue> &InVals) const {
3331 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003332 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003333
Dan Gohman98ca4f22009-08-05 01:29:28 +00003334 assert((CallConv == CallingConv::C ||
3335 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003336
Tilmann Schellerffd02002009-07-03 06:45:56 +00003337 unsigned PtrByteSize = 4;
3338
3339 MachineFunction &MF = DAG.getMachineFunction();
3340
3341 // Mark this function as potentially containing a function that contains a
3342 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3343 // and restoring the callers stack pointer in this functions epilog. This is
3344 // done because by tail calling the called function might overwrite the value
3345 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003346 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3347 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003348 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003349
Tilmann Schellerffd02002009-07-03 06:45:56 +00003350 // Count how many bytes are to be pushed on the stack, including the linkage
3351 // area, parameter list area and the part of the local variable space which
3352 // contains copies of aggregates which are passed by value.
3353
3354 // Assign locations to all of the outgoing arguments.
3355 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003356 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003357 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003358
3359 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003360 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003361
3362 if (isVarArg) {
3363 // Handle fixed and variable vector arguments differently.
3364 // Fixed vector arguments go into registers as long as registers are
3365 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003366 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003367
Tilmann Schellerffd02002009-07-03 06:45:56 +00003368 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003369 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003370 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003371 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003372
Dan Gohman98ca4f22009-08-05 01:29:28 +00003373 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003374 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3375 CCInfo);
3376 } else {
3377 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3378 ArgFlags, CCInfo);
3379 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003380
Tilmann Schellerffd02002009-07-03 06:45:56 +00003381 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003382#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003383 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003384 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003385#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003386 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003387 }
3388 }
3389 } else {
3390 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003391 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003392 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003393
Tilmann Schellerffd02002009-07-03 06:45:56 +00003394 // Assign locations to all of the outgoing aggregate by value arguments.
3395 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003396 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003397 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003398
3399 // Reserve stack space for the allocations in CCInfo.
3400 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3401
Dan Gohman98ca4f22009-08-05 01:29:28 +00003402 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003403
3404 // Size of the linkage area, parameter list area and the part of the local
3405 // space variable where copies of aggregates which are passed by value are
3406 // stored.
3407 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003408
Tilmann Schellerffd02002009-07-03 06:45:56 +00003409 // Calculate by how many bytes the stack has to be adjusted in case of tail
3410 // call optimization.
3411 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3412
3413 // Adjust the stack pointer for the new arguments...
3414 // These operations are automatically eliminated by the prolog/epilog pass
3415 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3416 SDValue CallSeqStart = Chain;
3417
3418 // Load the return address and frame pointer so it can be moved somewhere else
3419 // later.
3420 SDValue LROp, FPOp;
3421 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3422 dl);
3423
3424 // Set up a copy of the stack pointer for use loading and storing any
3425 // arguments that may not fit in the registers available for argument
3426 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003428
Tilmann Schellerffd02002009-07-03 06:45:56 +00003429 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3430 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3431 SmallVector<SDValue, 8> MemOpChains;
3432
Roman Divacky0aaa9192011-08-30 17:04:16 +00003433 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003434 // Walk the register/memloc assignments, inserting copies/loads.
3435 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3436 i != e;
3437 ++i) {
3438 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003439 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003440 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003441
Tilmann Schellerffd02002009-07-03 06:45:56 +00003442 if (Flags.isByVal()) {
3443 // Argument is an aggregate which is passed by value, thus we need to
3444 // create a copy of it in the local variable space of the current stack
3445 // frame (which is the stack frame of the caller) and pass the address of
3446 // this copy to the callee.
3447 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3448 CCValAssign &ByValVA = ByValArgLocs[j++];
3449 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003450
Tilmann Schellerffd02002009-07-03 06:45:56 +00003451 // Memory reserved in the local variable space of the callers stack frame.
3452 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003453
Tilmann Schellerffd02002009-07-03 06:45:56 +00003454 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3455 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003456
Tilmann Schellerffd02002009-07-03 06:45:56 +00003457 // Create a copy of the argument in the local area of the current
3458 // stack frame.
3459 SDValue MemcpyCall =
3460 CreateCopyOfByValArgument(Arg, PtrOff,
3461 CallSeqStart.getNode()->getOperand(0),
3462 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003463
Tilmann Schellerffd02002009-07-03 06:45:56 +00003464 // This must go outside the CALLSEQ_START..END.
3465 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3466 CallSeqStart.getNode()->getOperand(1));
3467 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3468 NewCallSeqStart.getNode());
3469 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003470
Tilmann Schellerffd02002009-07-03 06:45:56 +00003471 // Pass the address of the aggregate copy on the stack either in a
3472 // physical register or in the parameter list area of the current stack
3473 // frame to the callee.
3474 Arg = PtrOff;
3475 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003476
Tilmann Schellerffd02002009-07-03 06:45:56 +00003477 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003478 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003479 // Put argument in a physical register.
3480 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3481 } else {
3482 // Put argument in the parameter list area of the current stack frame.
3483 assert(VA.isMemLoc());
3484 unsigned LocMemOffset = VA.getLocMemOffset();
3485
3486 if (!isTailCall) {
3487 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3488 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3489
3490 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003491 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003492 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493 } else {
3494 // Calculate and remember argument location.
3495 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3496 TailCallArguments);
3497 }
3498 }
3499 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003500
Tilmann Schellerffd02002009-07-03 06:45:56 +00003501 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003503 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003504
Tilmann Schellerffd02002009-07-03 06:45:56 +00003505 // Build a sequence of copy-to-reg nodes chained together with token chain
3506 // and flag operands which copy the outgoing args into the appropriate regs.
3507 SDValue InFlag;
3508 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3509 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3510 RegsToPass[i].second, InFlag);
3511 InFlag = Chain.getValue(1);
3512 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003513
Hal Finkel82b38212012-08-28 02:10:27 +00003514 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3515 // registers.
3516 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003517 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3518 SDValue Ops[] = { Chain, InFlag };
3519
Hal Finkel82b38212012-08-28 02:10:27 +00003520 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003521 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3522
Hal Finkel82b38212012-08-28 02:10:27 +00003523 InFlag = Chain.getValue(1);
3524 }
3525
Chris Lattnerb9082582010-11-14 23:42:06 +00003526 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003527 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3528 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003529
Dan Gohman98ca4f22009-08-05 01:29:28 +00003530 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3531 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3532 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003533}
3534
Bill Schmidt726c2372012-10-23 15:51:16 +00003535// Copy an argument into memory, being careful to do this outside the
3536// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003537SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003538PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3539 SDValue CallSeqStart,
3540 ISD::ArgFlagsTy Flags,
3541 SelectionDAG &DAG,
3542 DebugLoc dl) const {
3543 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3544 CallSeqStart.getNode()->getOperand(0),
3545 Flags, DAG, dl);
3546 // The MEMCPY must go outside the CALLSEQ_START..END.
3547 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3548 CallSeqStart.getNode()->getOperand(1));
3549 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3550 NewCallSeqStart.getNode());
3551 return NewCallSeqStart;
3552}
3553
3554SDValue
3555PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003556 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003557 bool isTailCall,
3558 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003559 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003560 const SmallVectorImpl<ISD::InputArg> &Ins,
3561 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003562 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003563
Bill Schmidt726c2372012-10-23 15:51:16 +00003564 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003565
Bill Schmidt726c2372012-10-23 15:51:16 +00003566 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3567 unsigned PtrByteSize = 8;
3568
3569 MachineFunction &MF = DAG.getMachineFunction();
3570
3571 // Mark this function as potentially containing a function that contains a
3572 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3573 // and restoring the callers stack pointer in this functions epilog. This is
3574 // done because by tail calling the called function might overwrite the value
3575 // in this function's (MF) stack pointer stack slot 0(SP).
3576 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3577 CallConv == CallingConv::Fast)
3578 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3579
3580 unsigned nAltivecParamsAtEnd = 0;
3581
3582 // Count how many bytes are to be pushed on the stack, including the linkage
3583 // area, and parameter passing area. We start with at least 48 bytes, which
3584 // is reserved space for [SP][CR][LR][3 x unused].
3585 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3586 // of this call.
3587 unsigned NumBytes =
3588 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3589 Outs, OutVals, nAltivecParamsAtEnd);
3590
3591 // Calculate by how many bytes the stack has to be adjusted in case of tail
3592 // call optimization.
3593 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3594
3595 // To protect arguments on the stack from being clobbered in a tail call,
3596 // force all the loads to happen before doing any other lowering.
3597 if (isTailCall)
3598 Chain = DAG.getStackArgumentTokenFactor(Chain);
3599
3600 // Adjust the stack pointer for the new arguments...
3601 // These operations are automatically eliminated by the prolog/epilog pass
3602 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3603 SDValue CallSeqStart = Chain;
3604
3605 // Load the return address and frame pointer so it can be move somewhere else
3606 // later.
3607 SDValue LROp, FPOp;
3608 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3609 dl);
3610
3611 // Set up a copy of the stack pointer for use loading and storing any
3612 // arguments that may not fit in the registers available for argument
3613 // passing.
3614 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3615
3616 // Figure out which arguments are going to go in registers, and which in
3617 // memory. Also, if this is a vararg function, floating point operations
3618 // must be stored to our stack, and loaded into integer regs as well, if
3619 // any integer regs are available for argument passing.
3620 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3621 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3622
3623 static const uint16_t GPR[] = {
3624 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3625 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3626 };
3627 static const uint16_t *FPR = GetFPR();
3628
3629 static const uint16_t VR[] = {
3630 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3631 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3632 };
3633 const unsigned NumGPRs = array_lengthof(GPR);
3634 const unsigned NumFPRs = 13;
3635 const unsigned NumVRs = array_lengthof(VR);
3636
3637 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3638 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3639
3640 SmallVector<SDValue, 8> MemOpChains;
3641 for (unsigned i = 0; i != NumOps; ++i) {
3642 SDValue Arg = OutVals[i];
3643 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3644
3645 // PtrOff will be used to store the current argument to the stack if a
3646 // register cannot be found for it.
3647 SDValue PtrOff;
3648
3649 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3650
3651 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3652
3653 // Promote integers to 64-bit values.
3654 if (Arg.getValueType() == MVT::i32) {
3655 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3656 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3657 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3658 }
3659
3660 // FIXME memcpy is used way more than necessary. Correctness first.
3661 // Note: "by value" is code for passing a structure by value, not
3662 // basic types.
3663 if (Flags.isByVal()) {
3664 // Note: Size includes alignment padding, so
3665 // struct x { short a; char b; }
3666 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3667 // These are the proper values we need for right-justifying the
3668 // aggregate in a parameter register.
3669 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003670
3671 // An empty aggregate parameter takes up no storage and no
3672 // registers.
3673 if (Size == 0)
3674 continue;
3675
Bill Schmidt726c2372012-10-23 15:51:16 +00003676 // All aggregates smaller than 8 bytes must be passed right-justified.
3677 if (Size==1 || Size==2 || Size==4) {
3678 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3679 if (GPR_idx != NumGPRs) {
3680 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3681 MachinePointerInfo(), VT,
3682 false, false, 0);
3683 MemOpChains.push_back(Load.getValue(1));
3684 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3685
3686 ArgOffset += PtrByteSize;
3687 continue;
3688 }
3689 }
3690
3691 if (GPR_idx == NumGPRs && Size < 8) {
3692 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3693 PtrOff.getValueType());
3694 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3695 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3696 CallSeqStart,
3697 Flags, DAG, dl);
3698 ArgOffset += PtrByteSize;
3699 continue;
3700 }
3701 // Copy entire object into memory. There are cases where gcc-generated
3702 // code assumes it is there, even if it could be put entirely into
3703 // registers. (This is not what the doc says.)
3704
3705 // FIXME: The above statement is likely due to a misunderstanding of the
3706 // documents. All arguments must be copied into the parameter area BY
3707 // THE CALLEE in the event that the callee takes the address of any
3708 // formal argument. That has not yet been implemented. However, it is
3709 // reasonable to use the stack area as a staging area for the register
3710 // load.
3711
3712 // Skip this for small aggregates, as we will use the same slot for a
3713 // right-justified copy, below.
3714 if (Size >= 8)
3715 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3716 CallSeqStart,
3717 Flags, DAG, dl);
3718
3719 // When a register is available, pass a small aggregate right-justified.
3720 if (Size < 8 && GPR_idx != NumGPRs) {
3721 // The easiest way to get this right-justified in a register
3722 // is to copy the structure into the rightmost portion of a
3723 // local variable slot, then load the whole slot into the
3724 // register.
3725 // FIXME: The memcpy seems to produce pretty awful code for
3726 // small aggregates, particularly for packed ones.
3727 // FIXME: It would be preferable to use the slot in the
3728 // parameter save area instead of a new local variable.
3729 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3730 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3731 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3732 CallSeqStart,
3733 Flags, DAG, dl);
3734
3735 // Load the slot into the register.
3736 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3737 MachinePointerInfo(),
3738 false, false, false, 0);
3739 MemOpChains.push_back(Load.getValue(1));
3740 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3741
3742 // Done with this argument.
3743 ArgOffset += PtrByteSize;
3744 continue;
3745 }
3746
3747 // For aggregates larger than PtrByteSize, copy the pieces of the
3748 // object that fit into registers from the parameter save area.
3749 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3750 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3751 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3752 if (GPR_idx != NumGPRs) {
3753 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3754 MachinePointerInfo(),
3755 false, false, false, 0);
3756 MemOpChains.push_back(Load.getValue(1));
3757 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3758 ArgOffset += PtrByteSize;
3759 } else {
3760 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3761 break;
3762 }
3763 }
3764 continue;
3765 }
3766
3767 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3768 default: llvm_unreachable("Unexpected ValueType for argument!");
3769 case MVT::i32:
3770 case MVT::i64:
3771 if (GPR_idx != NumGPRs) {
3772 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3773 } else {
3774 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3775 true, isTailCall, false, MemOpChains,
3776 TailCallArguments, dl);
3777 }
3778 ArgOffset += PtrByteSize;
3779 break;
3780 case MVT::f32:
3781 case MVT::f64:
3782 if (FPR_idx != NumFPRs) {
3783 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3784
3785 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003786 // A single float or an aggregate containing only a single float
3787 // must be passed right-justified in the stack doubleword, and
3788 // in the GPR, if one is available.
3789 SDValue StoreOff;
3790 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3791 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3792 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3793 } else
3794 StoreOff = PtrOff;
3795
3796 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003797 MachinePointerInfo(), false, false, 0);
3798 MemOpChains.push_back(Store);
3799
3800 // Float varargs are always shadowed in available integer registers
3801 if (GPR_idx != NumGPRs) {
3802 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3803 MachinePointerInfo(), false, false,
3804 false, 0);
3805 MemOpChains.push_back(Load.getValue(1));
3806 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3807 }
3808 } else if (GPR_idx != NumGPRs)
3809 // If we have any FPRs remaining, we may also have GPRs remaining.
3810 ++GPR_idx;
3811 } else {
3812 // Single-precision floating-point values are mapped to the
3813 // second (rightmost) word of the stack doubleword.
3814 if (Arg.getValueType() == MVT::f32) {
3815 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3816 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3817 }
3818
3819 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3820 true, isTailCall, false, MemOpChains,
3821 TailCallArguments, dl);
3822 }
3823 ArgOffset += 8;
3824 break;
3825 case MVT::v4f32:
3826 case MVT::v4i32:
3827 case MVT::v8i16:
3828 case MVT::v16i8:
3829 if (isVarArg) {
3830 // These go aligned on the stack, or in the corresponding R registers
3831 // when within range. The Darwin PPC ABI doc claims they also go in
3832 // V registers; in fact gcc does this only for arguments that are
3833 // prototyped, not for those that match the ... We do it for all
3834 // arguments, seems to work.
3835 while (ArgOffset % 16 !=0) {
3836 ArgOffset += PtrByteSize;
3837 if (GPR_idx != NumGPRs)
3838 GPR_idx++;
3839 }
3840 // We could elide this store in the case where the object fits
3841 // entirely in R registers. Maybe later.
3842 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3843 DAG.getConstant(ArgOffset, PtrVT));
3844 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3845 MachinePointerInfo(), false, false, 0);
3846 MemOpChains.push_back(Store);
3847 if (VR_idx != NumVRs) {
3848 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3849 MachinePointerInfo(),
3850 false, false, false, 0);
3851 MemOpChains.push_back(Load.getValue(1));
3852 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3853 }
3854 ArgOffset += 16;
3855 for (unsigned i=0; i<16; i+=PtrByteSize) {
3856 if (GPR_idx == NumGPRs)
3857 break;
3858 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3859 DAG.getConstant(i, PtrVT));
3860 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3861 false, false, false, 0);
3862 MemOpChains.push_back(Load.getValue(1));
3863 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3864 }
3865 break;
3866 }
3867
3868 // Non-varargs Altivec params generally go in registers, but have
3869 // stack space allocated at the end.
3870 if (VR_idx != NumVRs) {
3871 // Doesn't have GPR space allocated.
3872 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3873 } else {
3874 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3875 true, isTailCall, true, MemOpChains,
3876 TailCallArguments, dl);
3877 ArgOffset += 16;
3878 }
3879 break;
3880 }
3881 }
3882
3883 if (!MemOpChains.empty())
3884 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3885 &MemOpChains[0], MemOpChains.size());
3886
3887 // Check if this is an indirect call (MTCTR/BCTRL).
3888 // See PrepareCall() for more information about calls through function
3889 // pointers in the 64-bit SVR4 ABI.
3890 if (!isTailCall &&
3891 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3892 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3893 !isBLACompatibleAddress(Callee, DAG)) {
3894 // Load r2 into a virtual register and store it to the TOC save area.
3895 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3896 // TOC save area offset.
3897 SDValue PtrOff = DAG.getIntPtrConstant(40);
3898 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3899 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3900 false, false, 0);
3901 // R12 must contain the address of an indirect callee. This does not
3902 // mean the MTCTR instruction must use R12; it's easier to model this
3903 // as an extra parameter, so do that.
3904 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3905 }
3906
3907 // Build a sequence of copy-to-reg nodes chained together with token chain
3908 // and flag operands which copy the outgoing args into the appropriate regs.
3909 SDValue InFlag;
3910 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3911 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3912 RegsToPass[i].second, InFlag);
3913 InFlag = Chain.getValue(1);
3914 }
3915
3916 if (isTailCall)
3917 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3918 FPOp, true, TailCallArguments);
3919
3920 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3921 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3922 Ins, InVals);
3923}
3924
3925SDValue
3926PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3927 CallingConv::ID CallConv, bool isVarArg,
3928 bool isTailCall,
3929 const SmallVectorImpl<ISD::OutputArg> &Outs,
3930 const SmallVectorImpl<SDValue> &OutVals,
3931 const SmallVectorImpl<ISD::InputArg> &Ins,
3932 DebugLoc dl, SelectionDAG &DAG,
3933 SmallVectorImpl<SDValue> &InVals) const {
3934
3935 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003936
Owen Andersone50ed302009-08-10 22:56:29 +00003937 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003939 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003940
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003941 MachineFunction &MF = DAG.getMachineFunction();
3942
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003943 // Mark this function as potentially containing a function that contains a
3944 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3945 // and restoring the callers stack pointer in this functions epilog. This is
3946 // done because by tail calling the called function might overwrite the value
3947 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003948 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3949 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003950 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3951
3952 unsigned nAltivecParamsAtEnd = 0;
3953
Chris Lattnerabde4602006-05-16 22:56:08 +00003954 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003955 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003956 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003957 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003958 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003959 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003960 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003961
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003962 // Calculate by how many bytes the stack has to be adjusted in case of tail
3963 // call optimization.
3964 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003965
Dan Gohman98ca4f22009-08-05 01:29:28 +00003966 // To protect arguments on the stack from being clobbered in a tail call,
3967 // force all the loads to happen before doing any other lowering.
3968 if (isTailCall)
3969 Chain = DAG.getStackArgumentTokenFactor(Chain);
3970
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003971 // Adjust the stack pointer for the new arguments...
3972 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003973 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003974 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003975
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003976 // Load the return address and frame pointer so it can be move somewhere else
3977 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003978 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003979 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3980 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003981
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003982 // Set up a copy of the stack pointer for use loading and storing any
3983 // arguments that may not fit in the registers available for argument
3984 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003985 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003986 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003988 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003990
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003991 // Figure out which arguments are going to go in registers, and which in
3992 // memory. Also, if this is a vararg function, floating point operations
3993 // must be stored to our stack, and loaded into integer regs as well, if
3994 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003995 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003996 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003997
Craig Topperb78ca422012-03-11 07:16:55 +00003998 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003999 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4000 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4001 };
Craig Topperb78ca422012-03-11 07:16:55 +00004002 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004003 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4004 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4005 };
Craig Topperb78ca422012-03-11 07:16:55 +00004006 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004007
Craig Topperb78ca422012-03-11 07:16:55 +00004008 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004009 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4010 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4011 };
Owen Anderson718cb662007-09-07 04:06:50 +00004012 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004013 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004014 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004015
Craig Topperb78ca422012-03-11 07:16:55 +00004016 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004017
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004018 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004019 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4020
Dan Gohman475871a2008-07-27 21:46:04 +00004021 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004022 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004023 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004024 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004025
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004026 // PtrOff will be used to store the current argument to the stack if a
4027 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004028 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004029
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004030 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004031
Dale Johannesen39355f92009-02-04 02:34:38 +00004032 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004033
4034 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004036 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4037 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004039 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004040
Dale Johannesen8419dd62008-03-07 20:27:40 +00004041 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004042 // Note: "by value" is code for passing a structure by value, not
4043 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004044 if (Flags.isByVal()) {
4045 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004046 // Very small objects are passed right-justified. Everything else is
4047 // passed left-justified.
4048 if (Size==1 || Size==2) {
4049 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004050 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004051 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004052 MachinePointerInfo(), VT,
4053 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004054 MemOpChains.push_back(Load.getValue(1));
4055 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004056
4057 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004058 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004059 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4060 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004061 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004062 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4063 CallSeqStart,
4064 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004065 ArgOffset += PtrByteSize;
4066 }
4067 continue;
4068 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004069 // Copy entire object into memory. There are cases where gcc-generated
4070 // code assumes it is there, even if it could be put entirely into
4071 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004072 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4073 CallSeqStart,
4074 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004075
4076 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4077 // copy the pieces of the object that fit into registers from the
4078 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004079 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004080 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004081 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004082 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004083 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4084 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004085 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004086 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004087 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004088 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004089 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004090 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004091 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004092 }
4093 }
4094 continue;
4095 }
4096
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004098 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 case MVT::i32:
4100 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004101 if (GPR_idx != NumGPRs) {
4102 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004103 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004104 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4105 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004106 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004107 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004108 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004109 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 case MVT::f32:
4111 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004112 if (FPR_idx != NumFPRs) {
4113 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4114
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004115 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004116 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4117 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004118 MemOpChains.push_back(Store);
4119
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004120 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004121 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004122 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004123 MachinePointerInfo(), false, false,
4124 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004125 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004126 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004127 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004129 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004130 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004131 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4132 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004133 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004134 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004135 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004136 }
4137 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004138 // If we have any FPRs remaining, we may also have GPRs remaining.
4139 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4140 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004141 if (GPR_idx != NumGPRs)
4142 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004144 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4145 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004146 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004147 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004148 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4149 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004150 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004151 if (isPPC64)
4152 ArgOffset += 8;
4153 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004155 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 case MVT::v4f32:
4157 case MVT::v4i32:
4158 case MVT::v8i16:
4159 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004160 if (isVarArg) {
4161 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004162 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004163 // V registers; in fact gcc does this only for arguments that are
4164 // prototyped, not for those that match the ... We do it for all
4165 // arguments, seems to work.
4166 while (ArgOffset % 16 !=0) {
4167 ArgOffset += PtrByteSize;
4168 if (GPR_idx != NumGPRs)
4169 GPR_idx++;
4170 }
4171 // We could elide this store in the case where the object fits
4172 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004173 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004174 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004175 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4176 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004177 MemOpChains.push_back(Store);
4178 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004179 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004180 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004181 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004182 MemOpChains.push_back(Load.getValue(1));
4183 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4184 }
4185 ArgOffset += 16;
4186 for (unsigned i=0; i<16; i+=PtrByteSize) {
4187 if (GPR_idx == NumGPRs)
4188 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004189 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004190 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004191 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004192 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004193 MemOpChains.push_back(Load.getValue(1));
4194 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4195 }
4196 break;
4197 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004198
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004199 // Non-varargs Altivec params generally go in registers, but have
4200 // stack space allocated at the end.
4201 if (VR_idx != NumVRs) {
4202 // Doesn't have GPR space allocated.
4203 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4204 } else if (nAltivecParamsAtEnd==0) {
4205 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004206 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4207 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004208 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004209 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004210 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004211 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004212 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004213 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004214 // If all Altivec parameters fit in registers, as they usually do,
4215 // they get stack space following the non-Altivec parameters. We
4216 // don't track this here because nobody below needs it.
4217 // If there are more Altivec parameters than fit in registers emit
4218 // the stores here.
4219 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4220 unsigned j = 0;
4221 // Offset is aligned; skip 1st 12 params which go in V registers.
4222 ArgOffset = ((ArgOffset+15)/16)*16;
4223 ArgOffset += 12*16;
4224 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004225 SDValue Arg = OutVals[i];
4226 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4228 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004229 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004230 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004231 // We are emitting Altivec params in order.
4232 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4233 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004234 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004235 ArgOffset += 16;
4236 }
4237 }
4238 }
4239 }
4240
Chris Lattner9a2a4972006-05-17 06:01:33 +00004241 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004243 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004244
Dale Johannesenf7b73042010-03-09 20:15:42 +00004245 // On Darwin, R12 must contain the address of an indirect callee. This does
4246 // not mean the MTCTR instruction must use R12; it's easier to model this as
4247 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004248 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004249 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4250 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4251 !isBLACompatibleAddress(Callee, DAG))
4252 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4253 PPC::R12), Callee));
4254
Chris Lattner9a2a4972006-05-17 06:01:33 +00004255 // Build a sequence of copy-to-reg nodes chained together with token chain
4256 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004257 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004258 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004259 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004260 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004261 InFlag = Chain.getValue(1);
4262 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004263
Chris Lattnerb9082582010-11-14 23:42:06 +00004264 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004265 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4266 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004267
Dan Gohman98ca4f22009-08-05 01:29:28 +00004268 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4269 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4270 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004271}
4272
Hal Finkeld712f932011-10-14 19:51:36 +00004273bool
4274PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4275 MachineFunction &MF, bool isVarArg,
4276 const SmallVectorImpl<ISD::OutputArg> &Outs,
4277 LLVMContext &Context) const {
4278 SmallVector<CCValAssign, 16> RVLocs;
4279 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4280 RVLocs, Context);
4281 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4282}
4283
Dan Gohman98ca4f22009-08-05 01:29:28 +00004284SDValue
4285PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004286 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004287 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004288 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004289 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004290
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004291 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004292 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004293 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004294 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004295
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004296 // If this is the first return lowered for this function, add the regs to the
4297 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004298 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004299 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004300 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004301 }
4302
Dan Gohman475871a2008-07-27 21:46:04 +00004303 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004304
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004305 // Copy the result values into the output registers.
4306 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4307 CCValAssign &VA = RVLocs[i];
4308 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004309 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00004310 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004311 Flag = Chain.getValue(1);
4312 }
4313
Gabor Greifba36cb52008-08-28 21:40:38 +00004314 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004316 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004318}
4319
Dan Gohman475871a2008-07-27 21:46:04 +00004320SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004321 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004322 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004323 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004324
Jim Laskeyefc7e522006-12-04 22:04:42 +00004325 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004326 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004327
4328 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004329 bool isPPC64 = Subtarget.isPPC64();
4330 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004331 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004332
4333 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004334 SDValue Chain = Op.getOperand(0);
4335 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004336
Jim Laskeyefc7e522006-12-04 22:04:42 +00004337 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004338 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4339 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004340 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004341
Jim Laskeyefc7e522006-12-04 22:04:42 +00004342 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004343 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004344
Jim Laskeyefc7e522006-12-04 22:04:42 +00004345 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004346 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004347 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004348}
4349
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004350
4351
Dan Gohman475871a2008-07-27 21:46:04 +00004352SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004353PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004354 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004355 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004356 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004357 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004358
4359 // Get current frame pointer save index. The users of this index will be
4360 // primarily DYNALLOC instructions.
4361 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4362 int RASI = FI->getReturnAddrSaveIndex();
4363
4364 // If the frame pointer save index hasn't been defined yet.
4365 if (!RASI) {
4366 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004367 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004368 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004369 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004370 // Save the result.
4371 FI->setReturnAddrSaveIndex(RASI);
4372 }
4373 return DAG.getFrameIndex(RASI, PtrVT);
4374}
4375
Dan Gohman475871a2008-07-27 21:46:04 +00004376SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004377PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4378 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004379 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004380 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004381 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004382
4383 // Get current frame pointer save index. The users of this index will be
4384 // primarily DYNALLOC instructions.
4385 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4386 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004387
Jim Laskey2f616bf2006-11-16 22:43:37 +00004388 // If the frame pointer save index hasn't been defined yet.
4389 if (!FPSI) {
4390 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004391 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004392 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004393
Jim Laskey2f616bf2006-11-16 22:43:37 +00004394 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004395 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004396 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004397 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004398 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004399 return DAG.getFrameIndex(FPSI, PtrVT);
4400}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004401
Dan Gohman475871a2008-07-27 21:46:04 +00004402SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004403 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004404 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004405 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004406 SDValue Chain = Op.getOperand(0);
4407 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004408 DebugLoc dl = Op.getDebugLoc();
4409
Jim Laskey2f616bf2006-11-16 22:43:37 +00004410 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004411 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004412 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004413 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004414 DAG.getConstant(0, PtrVT), Size);
4415 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004416 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004417 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004418 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004419 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004420 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004421}
4422
Chris Lattner1a635d62006-04-14 06:01:58 +00004423/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4424/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004425SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004426 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004427 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4428 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004429 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004430
Chris Lattner1a635d62006-04-14 06:01:58 +00004431 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004432
Chris Lattner1a635d62006-04-14 06:01:58 +00004433 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004434 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004435
Owen Andersone50ed302009-08-10 22:56:29 +00004436 EVT ResVT = Op.getValueType();
4437 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004438 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4439 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004440 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004441
Chris Lattner1a635d62006-04-14 06:01:58 +00004442 // If the RHS of the comparison is a 0.0, we don't need to do the
4443 // subtraction at all.
4444 if (isFloatingPointZero(RHS))
4445 switch (CC) {
4446 default: break; // SETUO etc aren't handled by fsel.
4447 case ISD::SETULT:
4448 case ISD::SETLT:
4449 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004450 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004451 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4453 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004454 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004455 case ISD::SETUGT:
4456 case ISD::SETGT:
4457 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004458 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004459 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4461 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004462 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004464 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004465
Dan Gohman475871a2008-07-27 21:46:04 +00004466 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004467 switch (CC) {
4468 default: break; // SETUO etc aren't handled by fsel.
4469 case ISD::SETULT:
4470 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004471 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4473 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004474 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004475 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004476 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004477 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4479 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004480 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004481 case ISD::SETUGT:
4482 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004483 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004484 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4485 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004486 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004487 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004488 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004489 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004490 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4491 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004492 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004493 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004494 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004495}
4496
Chris Lattner1f873002007-11-28 18:44:47 +00004497// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004498SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004499 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004500 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004501 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004502 if (Src.getValueType() == MVT::f32)
4503 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004504
Dan Gohman475871a2008-07-27 21:46:04 +00004505 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004507 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004508 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004509 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004510 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004511 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004512 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004513 case MVT::i64:
4514 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004515 break;
4516 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004517
Chris Lattner1a635d62006-04-14 06:01:58 +00004518 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004520
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004521 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004522 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4523 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004524
4525 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4526 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004528 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004529 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004530 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004531 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004532}
4533
Dan Gohmand858e902010-04-17 15:26:15 +00004534SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4535 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004536 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004537 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004538 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004539 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004540
Owen Anderson825b72b2009-08-11 20:47:22 +00004541 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004542 SDValue SINT = Op.getOperand(0);
4543 // When converting to single-precision, we actually need to convert
4544 // to double-precision first and then round to single-precision.
4545 // To avoid double-rounding effects during that operation, we have
4546 // to prepare the input operand. Bits that might be truncated when
4547 // converting to double-precision are replaced by a bit that won't
4548 // be lost at this stage, but is below the single-precision rounding
4549 // position.
4550 //
4551 // However, if -enable-unsafe-fp-math is in effect, accept double
4552 // rounding to avoid the extra overhead.
4553 if (Op.getValueType() == MVT::f32 &&
4554 !DAG.getTarget().Options.UnsafeFPMath) {
4555
4556 // Twiddle input to make sure the low 11 bits are zero. (If this
4557 // is the case, we are guaranteed the value will fit into the 53 bit
4558 // mantissa of an IEEE double-precision value without rounding.)
4559 // If any of those low 11 bits were not zero originally, make sure
4560 // bit 12 (value 2048) is set instead, so that the final rounding
4561 // to single-precision gets the correct result.
4562 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4563 SINT, DAG.getConstant(2047, MVT::i64));
4564 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4565 Round, DAG.getConstant(2047, MVT::i64));
4566 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4567 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4568 Round, DAG.getConstant(-2048, MVT::i64));
4569
4570 // However, we cannot use that value unconditionally: if the magnitude
4571 // of the input value is small, the bit-twiddling we did above might
4572 // end up visibly changing the output. Fortunately, in that case, we
4573 // don't need to twiddle bits since the original input will convert
4574 // exactly to double-precision floating-point already. Therefore,
4575 // construct a conditional to use the original value if the top 11
4576 // bits are all sign-bit copies, and use the rounded value computed
4577 // above otherwise.
4578 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4579 SINT, DAG.getConstant(53, MVT::i32));
4580 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4581 Cond, DAG.getConstant(1, MVT::i64));
4582 Cond = DAG.getSetCC(dl, MVT::i32,
4583 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4584
4585 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4586 }
4587 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004588 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4589 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004590 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004591 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004592 return FP;
4593 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004594
Owen Anderson825b72b2009-08-11 20:47:22 +00004595 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004596 "Unhandled SINT_TO_FP type in custom expander!");
4597 // Since we only generate this in 64-bit mode, we can take advantage of
4598 // 64-bit registers. In particular, sign extend the input value into the
4599 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4600 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004601 MachineFunction &MF = DAG.getMachineFunction();
4602 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004603 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004604 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004605 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004606
Owen Anderson825b72b2009-08-11 20:47:22 +00004607 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004608 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004609
Chris Lattner1a635d62006-04-14 06:01:58 +00004610 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004611 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004612 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004613 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004614 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4615 SDValue Store =
4616 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4617 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004618 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004619 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004620 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004621
Chris Lattner1a635d62006-04-14 06:01:58 +00004622 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004623 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4624 if (Op.getValueType() == MVT::f32)
4625 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004626 return FP;
4627}
4628
Dan Gohmand858e902010-04-17 15:26:15 +00004629SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4630 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004631 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004632 /*
4633 The rounding mode is in bits 30:31 of FPSR, and has the following
4634 settings:
4635 00 Round to nearest
4636 01 Round to 0
4637 10 Round to +inf
4638 11 Round to -inf
4639
4640 FLT_ROUNDS, on the other hand, expects the following:
4641 -1 Undefined
4642 0 Round to 0
4643 1 Round to nearest
4644 2 Round to +inf
4645 3 Round to -inf
4646
4647 To perform the conversion, we do:
4648 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4649 */
4650
4651 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004652 EVT VT = Op.getValueType();
4653 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4654 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004655 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004656
4657 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004659 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004660 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004661
4662 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004663 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004664 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004665 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004666 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004667
4668 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004669 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004670 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004671 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004672 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004673
4674 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004675 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 DAG.getNode(ISD::AND, dl, MVT::i32,
4677 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004678 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 DAG.getNode(ISD::SRL, dl, MVT::i32,
4680 DAG.getNode(ISD::AND, dl, MVT::i32,
4681 DAG.getNode(ISD::XOR, dl, MVT::i32,
4682 CWD, DAG.getConstant(3, MVT::i32)),
4683 DAG.getConstant(3, MVT::i32)),
4684 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004685
Dan Gohman475871a2008-07-27 21:46:04 +00004686 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004688
Duncan Sands83ec4b62008-06-06 12:08:01 +00004689 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004690 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004691}
4692
Dan Gohmand858e902010-04-17 15:26:15 +00004693SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004694 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004695 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004696 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004697 assert(Op.getNumOperands() == 3 &&
4698 VT == Op.getOperand(1).getValueType() &&
4699 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004700
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004701 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004702 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004703 SDValue Lo = Op.getOperand(0);
4704 SDValue Hi = Op.getOperand(1);
4705 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004706 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004707
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004708 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004709 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004710 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4711 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4712 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4713 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004714 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004715 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4716 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4717 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004718 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004719 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004720}
4721
Dan Gohmand858e902010-04-17 15:26:15 +00004722SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004723 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004724 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004725 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004726 assert(Op.getNumOperands() == 3 &&
4727 VT == Op.getOperand(1).getValueType() &&
4728 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004729
Dan Gohman9ed06db2008-03-07 20:36:53 +00004730 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004731 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004732 SDValue Lo = Op.getOperand(0);
4733 SDValue Hi = Op.getOperand(1);
4734 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004735 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004736
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004737 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004738 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004739 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4740 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4741 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4742 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004743 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004744 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4745 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4746 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004747 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004748 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004749}
4750
Dan Gohmand858e902010-04-17 15:26:15 +00004751SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004752 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004753 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004754 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004755 assert(Op.getNumOperands() == 3 &&
4756 VT == Op.getOperand(1).getValueType() &&
4757 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004758
Dan Gohman9ed06db2008-03-07 20:36:53 +00004759 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004760 SDValue Lo = Op.getOperand(0);
4761 SDValue Hi = Op.getOperand(1);
4762 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004763 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004764
Dale Johannesenf5d97892009-02-04 01:48:28 +00004765 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004766 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004767 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4768 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4769 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4770 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004771 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004772 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4773 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4774 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004775 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004776 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004777 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004778}
4779
4780//===----------------------------------------------------------------------===//
4781// Vector related lowering.
4782//
4783
Chris Lattner4a998b92006-04-17 06:00:21 +00004784/// BuildSplatI - Build a canonical splati of Val with an element size of
4785/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004786static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004787 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004788 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004789
Owen Andersone50ed302009-08-10 22:56:29 +00004790 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004792 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004793
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004795
Chris Lattner70fa4932006-12-01 01:45:39 +00004796 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4797 if (Val == -1)
4798 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004799
Owen Andersone50ed302009-08-10 22:56:29 +00004800 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004801
Chris Lattner4a998b92006-04-17 06:00:21 +00004802 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004804 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004805 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004806 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4807 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004808 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004809}
4810
Chris Lattnere7c768e2006-04-18 03:24:30 +00004811/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004812/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004813static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004814 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 EVT DestVT = MVT::Other) {
4816 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004817 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004819}
4820
Chris Lattnere7c768e2006-04-18 03:24:30 +00004821/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4822/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004823static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004824 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 DebugLoc dl, EVT DestVT = MVT::Other) {
4826 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004827 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004829}
4830
4831
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004832/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4833/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004834static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004835 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004836 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004837 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4838 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004839
Nate Begeman9008ca62009-04-27 18:41:29 +00004840 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004841 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004842 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004843 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004844 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004845}
4846
Chris Lattnerf1b47082006-04-14 05:19:18 +00004847// If this is a case we can't handle, return null and let the default
4848// expansion code take care of it. If we CAN select this case, and if it
4849// selects to a single instruction, return Op. Otherwise, if we can codegen
4850// this case more efficiently than a constant pool load, lower it to the
4851// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004852SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4853 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004854 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004855 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4856 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004857
Bob Wilson24e338e2009-03-02 23:24:16 +00004858 // Check if this is a splat of a constant value.
4859 APInt APSplatBits, APSplatUndef;
4860 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004861 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004862 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004863 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004864 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004865
Bob Wilsonf2950b02009-03-03 19:26:27 +00004866 unsigned SplatBits = APSplatBits.getZExtValue();
4867 unsigned SplatUndef = APSplatUndef.getZExtValue();
4868 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004869
Bob Wilsonf2950b02009-03-03 19:26:27 +00004870 // First, handle single instruction cases.
4871
4872 // All zeros?
4873 if (SplatBits == 0) {
4874 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4876 SDValue Z = DAG.getConstant(0, MVT::i32);
4877 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004878 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004879 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004880 return Op;
4881 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004882
Bob Wilsonf2950b02009-03-03 19:26:27 +00004883 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4884 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4885 (32-SplatBitSize));
4886 if (SextVal >= -16 && SextVal <= 15)
4887 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004888
4889
Bob Wilsonf2950b02009-03-03 19:26:27 +00004890 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004891
Bob Wilsonf2950b02009-03-03 19:26:27 +00004892 // If this value is in the range [-32,30] and is even, use:
4893 // tmp = VSPLTI[bhw], result = add tmp, tmp
4894 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004895 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004896 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004897 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004898 }
4899
4900 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4901 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4902 // for fneg/fabs.
4903 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4904 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004906
4907 // Make the VSLW intrinsic, computing 0x8000_0000.
4908 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4909 OnesV, DAG, dl);
4910
4911 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004912 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004913 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004914 }
4915
4916 // Check to see if this is a wide variety of vsplti*, binop self cases.
4917 static const signed char SplatCsts[] = {
4918 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4919 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4920 };
4921
4922 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4923 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4924 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4925 int i = SplatCsts[idx];
4926
4927 // Figure out what shift amount will be used by altivec if shifted by i in
4928 // this splat size.
4929 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4930
4931 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004932 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004933 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004934 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4935 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4936 Intrinsic::ppc_altivec_vslw
4937 };
4938 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004939 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004940 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004941
Bob Wilsonf2950b02009-03-03 19:26:27 +00004942 // vsplti + srl self.
4943 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004944 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004945 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4946 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4947 Intrinsic::ppc_altivec_vsrw
4948 };
4949 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004950 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004951 }
4952
Bob Wilsonf2950b02009-03-03 19:26:27 +00004953 // vsplti + sra self.
4954 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004956 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4957 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4958 Intrinsic::ppc_altivec_vsraw
4959 };
4960 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004961 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004962 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004963
Bob Wilsonf2950b02009-03-03 19:26:27 +00004964 // vsplti + rol self.
4965 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4966 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004968 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4969 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4970 Intrinsic::ppc_altivec_vrlw
4971 };
4972 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004973 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004974 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004975
Bob Wilsonf2950b02009-03-03 19:26:27 +00004976 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004977 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004979 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004980 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004981 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004982 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004983 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004984 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004985 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004986 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004987 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004989 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4990 }
4991 }
4992
4993 // Three instruction sequences.
4994
4995 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4996 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004997 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4998 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004999 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005000 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005001 }
5002 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5003 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005004 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5005 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005006 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005007 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005008 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005009
Dan Gohman475871a2008-07-27 21:46:04 +00005010 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005011}
5012
Chris Lattner59138102006-04-17 05:28:54 +00005013/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5014/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005015static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005016 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005017 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005018 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005019 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005020 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005021
Chris Lattner59138102006-04-17 05:28:54 +00005022 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005023 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005024 OP_VMRGHW,
5025 OP_VMRGLW,
5026 OP_VSPLTISW0,
5027 OP_VSPLTISW1,
5028 OP_VSPLTISW2,
5029 OP_VSPLTISW3,
5030 OP_VSLDOI4,
5031 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005032 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005033 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005034
Chris Lattner59138102006-04-17 05:28:54 +00005035 if (OpNum == OP_COPY) {
5036 if (LHSID == (1*9+2)*9+3) return LHS;
5037 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5038 return RHS;
5039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005040
Dan Gohman475871a2008-07-27 21:46:04 +00005041 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005042 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5043 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005044
Nate Begeman9008ca62009-04-27 18:41:29 +00005045 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005046 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005047 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005048 case OP_VMRGHW:
5049 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5050 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5051 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5052 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5053 break;
5054 case OP_VMRGLW:
5055 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5056 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5057 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5058 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5059 break;
5060 case OP_VSPLTISW0:
5061 for (unsigned i = 0; i != 16; ++i)
5062 ShufIdxs[i] = (i&3)+0;
5063 break;
5064 case OP_VSPLTISW1:
5065 for (unsigned i = 0; i != 16; ++i)
5066 ShufIdxs[i] = (i&3)+4;
5067 break;
5068 case OP_VSPLTISW2:
5069 for (unsigned i = 0; i != 16; ++i)
5070 ShufIdxs[i] = (i&3)+8;
5071 break;
5072 case OP_VSPLTISW3:
5073 for (unsigned i = 0; i != 16; ++i)
5074 ShufIdxs[i] = (i&3)+12;
5075 break;
5076 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005077 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005078 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005079 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005080 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005081 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005082 }
Owen Andersone50ed302009-08-10 22:56:29 +00005083 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005084 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5085 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005087 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005088}
5089
Chris Lattnerf1b47082006-04-14 05:19:18 +00005090/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5091/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5092/// return the code it can be lowered into. Worst case, it can always be
5093/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005094SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005095 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005096 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005097 SDValue V1 = Op.getOperand(0);
5098 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005099 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005100 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005101
Chris Lattnerf1b47082006-04-14 05:19:18 +00005102 // Cases that are handled by instructions that take permute immediates
5103 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5104 // selected by the instruction selector.
5105 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005106 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5107 PPC::isSplatShuffleMask(SVOp, 2) ||
5108 PPC::isSplatShuffleMask(SVOp, 4) ||
5109 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5110 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5111 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5112 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5113 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5114 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5115 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5116 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5117 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005118 return Op;
5119 }
5120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005121
Chris Lattnerf1b47082006-04-14 05:19:18 +00005122 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5123 // and produce a fixed permutation. If any of these match, do not lower to
5124 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005125 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5126 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5127 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5128 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5129 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5130 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5131 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5132 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5133 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005134 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005135
Chris Lattner59138102006-04-17 05:28:54 +00005136 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5137 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005138 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005139
Chris Lattner59138102006-04-17 05:28:54 +00005140 unsigned PFIndexes[4];
5141 bool isFourElementShuffle = true;
5142 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5143 unsigned EltNo = 8; // Start out undef.
5144 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005145 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005146 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005147
Nate Begeman9008ca62009-04-27 18:41:29 +00005148 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005149 if ((ByteSource & 3) != j) {
5150 isFourElementShuffle = false;
5151 break;
5152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005153
Chris Lattner59138102006-04-17 05:28:54 +00005154 if (EltNo == 8) {
5155 EltNo = ByteSource/4;
5156 } else if (EltNo != ByteSource/4) {
5157 isFourElementShuffle = false;
5158 break;
5159 }
5160 }
5161 PFIndexes[i] = EltNo;
5162 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005163
5164 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005165 // perfect shuffle vector to determine if it is cost effective to do this as
5166 // discrete instructions, or whether we should use a vperm.
5167 if (isFourElementShuffle) {
5168 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005169 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005170 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005171
Chris Lattner59138102006-04-17 05:28:54 +00005172 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5173 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005174
Chris Lattner59138102006-04-17 05:28:54 +00005175 // Determining when to avoid vperm is tricky. Many things affect the cost
5176 // of vperm, particularly how many times the perm mask needs to be computed.
5177 // For example, if the perm mask can be hoisted out of a loop or is already
5178 // used (perhaps because there are multiple permutes with the same shuffle
5179 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5180 // the loop requires an extra register.
5181 //
5182 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005183 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005184 // available, if this block is within a loop, we should avoid using vperm
5185 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005186 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005187 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005189
Chris Lattnerf1b47082006-04-14 05:19:18 +00005190 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5191 // vector that will get spilled to the constant pool.
5192 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005193
Chris Lattnerf1b47082006-04-14 05:19:18 +00005194 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5195 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005196 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005197 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
Dan Gohman475871a2008-07-27 21:46:04 +00005199 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005200 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5201 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Chris Lattnerf1b47082006-04-14 05:19:18 +00005203 for (unsigned j = 0; j != BytesPerElement; ++j)
5204 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005205 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005206 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005207
Owen Anderson825b72b2009-08-11 20:47:22 +00005208 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005209 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005210 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005211}
5212
Chris Lattner90564f22006-04-18 17:59:36 +00005213/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5214/// altivec comparison. If it is, return true and fill in Opc/isDot with
5215/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005216static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005217 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005218 unsigned IntrinsicID =
5219 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005220 CompareOpc = -1;
5221 isDot = false;
5222 switch (IntrinsicID) {
5223 default: return false;
5224 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005225 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5226 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5227 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5228 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5229 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5230 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5231 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5232 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5233 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5234 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5235 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5236 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5237 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005238
Chris Lattner1a635d62006-04-14 06:01:58 +00005239 // Normal Comparisons.
5240 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5241 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5242 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5243 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5244 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5245 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5246 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5247 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5248 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5249 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5250 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5251 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5252 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5253 }
Chris Lattner90564f22006-04-18 17:59:36 +00005254 return true;
5255}
5256
5257/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5258/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005259SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005260 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005261 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5262 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005263 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005264 int CompareOpc;
5265 bool isDot;
5266 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005267 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005268
Chris Lattner90564f22006-04-18 17:59:36 +00005269 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005270 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005271 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005272 Op.getOperand(1), Op.getOperand(2),
5273 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005274 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005275 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005276
Chris Lattner1a635d62006-04-14 06:01:58 +00005277 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005278 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005279 Op.getOperand(2), // LHS
5280 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005282 };
Owen Andersone50ed302009-08-10 22:56:29 +00005283 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005284 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005285 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005286 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005287
Chris Lattner1a635d62006-04-14 06:01:58 +00005288 // Now that we have the comparison, emit a copy from the CR to a GPR.
5289 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5291 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005292 CompNode.getValue(1));
5293
Chris Lattner1a635d62006-04-14 06:01:58 +00005294 // Unpack the result based on how the target uses it.
5295 unsigned BitNo; // Bit # of CR6.
5296 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005297 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005298 default: // Can't happen, don't crash on invalid number though.
5299 case 0: // Return the value of the EQ bit of CR6.
5300 BitNo = 0; InvertBit = false;
5301 break;
5302 case 1: // Return the inverted value of the EQ bit of CR6.
5303 BitNo = 0; InvertBit = true;
5304 break;
5305 case 2: // Return the value of the LT bit of CR6.
5306 BitNo = 2; InvertBit = false;
5307 break;
5308 case 3: // Return the inverted value of the LT bit of CR6.
5309 BitNo = 2; InvertBit = true;
5310 break;
5311 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005312
Chris Lattner1a635d62006-04-14 06:01:58 +00005313 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5315 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005316 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005317 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5318 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005319
Chris Lattner1a635d62006-04-14 06:01:58 +00005320 // If we are supposed to, toggle the bit.
5321 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5323 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005324 return Flags;
5325}
5326
Scott Michelfdc40a02009-02-17 22:15:04 +00005327SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005328 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005329 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005330 // Create a stack slot that is 16-byte aligned.
5331 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005332 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005333 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005334 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005335
Chris Lattner1a635d62006-04-14 06:01:58 +00005336 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005337 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005338 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005339 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005340 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005341 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005342 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005343}
5344
Dan Gohmand858e902010-04-17 15:26:15 +00005345SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005346 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005347 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005348 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005349
Owen Anderson825b72b2009-08-11 20:47:22 +00005350 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5351 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005352
Dan Gohman475871a2008-07-27 21:46:04 +00005353 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005354 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005355
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005356 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005357 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5358 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5359 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005360
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005361 // Low parts multiplied together, generating 32-bit results (we ignore the
5362 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005365
Dan Gohman475871a2008-07-27 21:46:04 +00005366 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005367 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005368 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005369 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005370 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005371 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5372 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005373 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005374
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005376
Chris Lattnercea2aa72006-04-18 04:28:57 +00005377 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005378 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005380 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005381
Chris Lattner19a81522006-04-18 03:57:35 +00005382 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005383 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005385 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005386
Chris Lattner19a81522006-04-18 03:57:35 +00005387 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005388 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005390 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005391
Chris Lattner19a81522006-04-18 03:57:35 +00005392 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005393 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005394 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005395 Ops[i*2 ] = 2*i+1;
5396 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005397 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005398 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005399 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005400 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005401 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005402}
5403
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005404/// LowerOperation - Provide custom lowering hooks for some operations.
5405///
Dan Gohmand858e902010-04-17 15:26:15 +00005406SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005407 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005408 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005409 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005410 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005411 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005412 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005413 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005414 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005415 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5416 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005417 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005418 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005419
5420 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005421 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005422
Jim Laskeyefc7e522006-12-04 22:04:42 +00005423 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005424 case ISD::DYNAMIC_STACKALLOC:
5425 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005426
Chris Lattner1a635d62006-04-14 06:01:58 +00005427 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005428 case ISD::FP_TO_UINT:
5429 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005430 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005431 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005432 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005433
Chris Lattner1a635d62006-04-14 06:01:58 +00005434 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005435 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5436 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5437 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005438
Chris Lattner1a635d62006-04-14 06:01:58 +00005439 // Vector-related lowering.
5440 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5441 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5442 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5443 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005444 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005445
Chris Lattner3fc027d2007-12-08 06:59:59 +00005446 // Frame & Return address.
5447 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005448 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005449 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005450}
5451
Duncan Sands1607f052008-12-01 11:39:25 +00005452void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5453 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005454 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005455 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005456 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005457 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005458 default:
Craig Topperbc219812012-02-07 02:50:20 +00005459 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005460 case ISD::VAARG: {
5461 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5462 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5463 return;
5464
5465 EVT VT = N->getValueType(0);
5466
5467 if (VT == MVT::i64) {
5468 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5469
5470 Results.push_back(NewNode);
5471 Results.push_back(NewNode.getValue(1));
5472 }
5473 return;
5474 }
Duncan Sands1607f052008-12-01 11:39:25 +00005475 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 assert(N->getValueType(0) == MVT::ppcf128);
5477 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005478 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005480 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005481 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005483 DAG.getIntPtrConstant(1));
5484
5485 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5486 // of the long double, and puts FPSCR back the way it was. We do not
5487 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005488 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005489 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5490
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005492 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005493 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005494 MFFSreg = Result.getValue(0);
5495 InFlag = Result.getValue(1);
5496
5497 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005498 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005500 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005501 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005502 InFlag = Result.getValue(0);
5503
5504 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005505 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005507 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005508 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005509 InFlag = Result.getValue(0);
5510
5511 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005512 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005513 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005514 Ops[0] = Lo;
5515 Ops[1] = Hi;
5516 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005517 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005518 FPreg = Result.getValue(0);
5519 InFlag = Result.getValue(1);
5520
5521 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 NodeTys.push_back(MVT::f64);
5523 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005524 Ops[1] = MFFSreg;
5525 Ops[2] = FPreg;
5526 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005527 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005528 FPreg = Result.getValue(0);
5529
5530 // We know the low half is about to be thrown away, so just use something
5531 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005533 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005534 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005535 }
Duncan Sands1607f052008-12-01 11:39:25 +00005536 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005537 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005538 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005539 }
5540}
5541
5542
Chris Lattner1a635d62006-04-14 06:01:58 +00005543//===----------------------------------------------------------------------===//
5544// Other Lowering Code
5545//===----------------------------------------------------------------------===//
5546
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005547MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005548PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005549 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005550 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005551 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5552
5553 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5554 MachineFunction *F = BB->getParent();
5555 MachineFunction::iterator It = BB;
5556 ++It;
5557
5558 unsigned dest = MI->getOperand(0).getReg();
5559 unsigned ptrA = MI->getOperand(1).getReg();
5560 unsigned ptrB = MI->getOperand(2).getReg();
5561 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005562 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005563
5564 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5565 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5566 F->insert(It, loopMBB);
5567 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005568 exitMBB->splice(exitMBB->begin(), BB,
5569 llvm::next(MachineBasicBlock::iterator(MI)),
5570 BB->end());
5571 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005572
5573 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005574 unsigned TmpReg = (!BinOpcode) ? incr :
5575 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005576 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5577 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005578
5579 // thisMBB:
5580 // ...
5581 // fallthrough --> loopMBB
5582 BB->addSuccessor(loopMBB);
5583
5584 // loopMBB:
5585 // l[wd]arx dest, ptr
5586 // add r0, dest, incr
5587 // st[wd]cx. r0, ptr
5588 // bne- loopMBB
5589 // fallthrough --> exitMBB
5590 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005591 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005592 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005593 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005594 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5595 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005596 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005597 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005598 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005599 BB->addSuccessor(loopMBB);
5600 BB->addSuccessor(exitMBB);
5601
5602 // exitMBB:
5603 // ...
5604 BB = exitMBB;
5605 return BB;
5606}
5607
5608MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005609PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005610 MachineBasicBlock *BB,
5611 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005612 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005613 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005614 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5615 // In 64 bit mode we have to use 64 bits for addresses, even though the
5616 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5617 // registers without caring whether they're 32 or 64, but here we're
5618 // doing actual arithmetic on the addresses.
5619 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005620 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005621
5622 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5623 MachineFunction *F = BB->getParent();
5624 MachineFunction::iterator It = BB;
5625 ++It;
5626
5627 unsigned dest = MI->getOperand(0).getReg();
5628 unsigned ptrA = MI->getOperand(1).getReg();
5629 unsigned ptrB = MI->getOperand(2).getReg();
5630 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005631 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005632
5633 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5634 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5635 F->insert(It, loopMBB);
5636 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005637 exitMBB->splice(exitMBB->begin(), BB,
5638 llvm::next(MachineBasicBlock::iterator(MI)),
5639 BB->end());
5640 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005641
5642 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005643 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005644 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5645 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005646 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5647 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5648 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5649 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5650 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5651 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5652 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5653 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5654 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5655 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005656 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005657 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005658 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005659
5660 // thisMBB:
5661 // ...
5662 // fallthrough --> loopMBB
5663 BB->addSuccessor(loopMBB);
5664
5665 // The 4-byte load must be aligned, while a char or short may be
5666 // anywhere in the word. Hence all this nasty bookkeeping code.
5667 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5668 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005669 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005670 // rlwinm ptr, ptr1, 0, 0, 29
5671 // slw incr2, incr, shift
5672 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5673 // slw mask, mask2, shift
5674 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005675 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005676 // add tmp, tmpDest, incr2
5677 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005678 // and tmp3, tmp, mask
5679 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005680 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005681 // bne- loopMBB
5682 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005683 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005684 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005685 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005686 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005687 .addReg(ptrA).addReg(ptrB);
5688 } else {
5689 Ptr1Reg = ptrB;
5690 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005691 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005692 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005693 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005694 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5695 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005696 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005697 .addReg(Ptr1Reg).addImm(0).addImm(61);
5698 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005699 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005700 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005701 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005702 .addReg(incr).addReg(ShiftReg);
5703 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005704 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005705 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005706 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5707 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005708 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005709 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005710 .addReg(Mask2Reg).addReg(ShiftReg);
5711
5712 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005713 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005714 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005715 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005716 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005717 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005718 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005719 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005720 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005721 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005722 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005723 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005724 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005725 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005726 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005727 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005728 BB->addSuccessor(loopMBB);
5729 BB->addSuccessor(exitMBB);
5730
5731 // exitMBB:
5732 // ...
5733 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005734 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5735 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005736 return BB;
5737}
5738
5739MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005740PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005741 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005742 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005743
5744 // To "insert" these instructions we actually have to insert their
5745 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005746 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005747 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005748 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005749
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005750 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005751
Hal Finkel009f7af2012-06-22 23:10:08 +00005752 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5753 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5754 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5755 PPC::ISEL8 : PPC::ISEL;
5756 unsigned SelectPred = MI->getOperand(4).getImm();
5757 DebugLoc dl = MI->getDebugLoc();
5758
5759 // The SelectPred is ((BI << 5) | BO) for a BCC
5760 unsigned BO = SelectPred & 0xF;
5761 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5762
5763 unsigned TrueOpNo, FalseOpNo;
5764 if (BO == 12) {
5765 TrueOpNo = 2;
5766 FalseOpNo = 3;
5767 } else {
5768 TrueOpNo = 3;
5769 FalseOpNo = 2;
5770 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5771 }
5772
5773 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5774 .addReg(MI->getOperand(TrueOpNo).getReg())
5775 .addReg(MI->getOperand(FalseOpNo).getReg())
5776 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5777 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5778 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5779 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5780 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5781 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5782
Evan Cheng53301922008-07-12 02:23:19 +00005783
5784 // The incoming instruction knows the destination vreg to set, the
5785 // condition code register to branch on, the true/false values to
5786 // select between, and a branch opcode to use.
5787
5788 // thisMBB:
5789 // ...
5790 // TrueVal = ...
5791 // cmpTY ccX, r1, r2
5792 // bCC copy1MBB
5793 // fallthrough --> copy0MBB
5794 MachineBasicBlock *thisMBB = BB;
5795 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5796 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5797 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005798 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005799 F->insert(It, copy0MBB);
5800 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005801
5802 // Transfer the remainder of BB and its successor edges to sinkMBB.
5803 sinkMBB->splice(sinkMBB->begin(), BB,
5804 llvm::next(MachineBasicBlock::iterator(MI)),
5805 BB->end());
5806 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5807
Evan Cheng53301922008-07-12 02:23:19 +00005808 // Next, add the true and fallthrough blocks as its successors.
5809 BB->addSuccessor(copy0MBB);
5810 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005811
Dan Gohman14152b42010-07-06 20:24:04 +00005812 BuildMI(BB, dl, TII->get(PPC::BCC))
5813 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5814
Evan Cheng53301922008-07-12 02:23:19 +00005815 // copy0MBB:
5816 // %FalseValue = ...
5817 // # fallthrough to sinkMBB
5818 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005819
Evan Cheng53301922008-07-12 02:23:19 +00005820 // Update machine-CFG edges
5821 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005822
Evan Cheng53301922008-07-12 02:23:19 +00005823 // sinkMBB:
5824 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5825 // ...
5826 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005827 BuildMI(*BB, BB->begin(), dl,
5828 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005829 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5830 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5831 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005832 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5833 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5834 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5835 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005836 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5837 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5838 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5839 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005840
5841 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5842 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5843 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5844 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005845 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5846 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5847 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5848 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005849
5850 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5851 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5852 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5853 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005854 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5855 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5856 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5857 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005858
5859 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5860 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5861 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5862 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005863 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5864 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5865 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5866 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005867
5868 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005869 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005870 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005871 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005872 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005873 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005874 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005875 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005876
5877 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5878 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5879 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5880 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005881 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5882 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5883 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5884 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005885
Dale Johannesen0e55f062008-08-29 18:29:46 +00005886 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5887 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5888 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5889 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5890 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5891 BB = EmitAtomicBinary(MI, BB, false, 0);
5892 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5893 BB = EmitAtomicBinary(MI, BB, true, 0);
5894
Evan Cheng53301922008-07-12 02:23:19 +00005895 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5896 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5897 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5898
5899 unsigned dest = MI->getOperand(0).getReg();
5900 unsigned ptrA = MI->getOperand(1).getReg();
5901 unsigned ptrB = MI->getOperand(2).getReg();
5902 unsigned oldval = MI->getOperand(3).getReg();
5903 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005904 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005905
Dale Johannesen65e39732008-08-25 18:53:26 +00005906 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5907 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5908 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005909 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005910 F->insert(It, loop1MBB);
5911 F->insert(It, loop2MBB);
5912 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005913 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005914 exitMBB->splice(exitMBB->begin(), BB,
5915 llvm::next(MachineBasicBlock::iterator(MI)),
5916 BB->end());
5917 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005918
5919 // thisMBB:
5920 // ...
5921 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005922 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005923
Dale Johannesen65e39732008-08-25 18:53:26 +00005924 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005925 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005926 // cmp[wd] dest, oldval
5927 // bne- midMBB
5928 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005929 // st[wd]cx. newval, ptr
5930 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005931 // b exitBB
5932 // midMBB:
5933 // st[wd]cx. dest, ptr
5934 // exitBB:
5935 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005936 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005937 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005938 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005939 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005940 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005941 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5942 BB->addSuccessor(loop2MBB);
5943 BB->addSuccessor(midMBB);
5944
5945 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005946 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005947 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005948 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005949 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005950 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005951 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005952 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005953
Dale Johannesen65e39732008-08-25 18:53:26 +00005954 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005955 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005956 .addReg(dest).addReg(ptrA).addReg(ptrB);
5957 BB->addSuccessor(exitMBB);
5958
Evan Cheng53301922008-07-12 02:23:19 +00005959 // exitMBB:
5960 // ...
5961 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005962 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5963 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5964 // We must use 64-bit registers for addresses when targeting 64-bit,
5965 // since we're actually doing arithmetic on them. Other registers
5966 // can be 32-bit.
5967 bool is64bit = PPCSubTarget.isPPC64();
5968 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5969
5970 unsigned dest = MI->getOperand(0).getReg();
5971 unsigned ptrA = MI->getOperand(1).getReg();
5972 unsigned ptrB = MI->getOperand(2).getReg();
5973 unsigned oldval = MI->getOperand(3).getReg();
5974 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005975 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005976
5977 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5978 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5979 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5980 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5981 F->insert(It, loop1MBB);
5982 F->insert(It, loop2MBB);
5983 F->insert(It, midMBB);
5984 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005985 exitMBB->splice(exitMBB->begin(), BB,
5986 llvm::next(MachineBasicBlock::iterator(MI)),
5987 BB->end());
5988 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005989
5990 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005991 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005992 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5993 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005994 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5995 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5996 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5997 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5998 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5999 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6000 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6001 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6002 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6003 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6004 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6005 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6006 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6007 unsigned Ptr1Reg;
6008 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006009 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006010 // thisMBB:
6011 // ...
6012 // fallthrough --> loopMBB
6013 BB->addSuccessor(loop1MBB);
6014
6015 // The 4-byte load must be aligned, while a char or short may be
6016 // anywhere in the word. Hence all this nasty bookkeeping code.
6017 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6018 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006019 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006020 // rlwinm ptr, ptr1, 0, 0, 29
6021 // slw newval2, newval, shift
6022 // slw oldval2, oldval,shift
6023 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6024 // slw mask, mask2, shift
6025 // and newval3, newval2, mask
6026 // and oldval3, oldval2, mask
6027 // loop1MBB:
6028 // lwarx tmpDest, ptr
6029 // and tmp, tmpDest, mask
6030 // cmpw tmp, oldval3
6031 // bne- midMBB
6032 // loop2MBB:
6033 // andc tmp2, tmpDest, mask
6034 // or tmp4, tmp2, newval3
6035 // stwcx. tmp4, ptr
6036 // bne- loop1MBB
6037 // b exitBB
6038 // midMBB:
6039 // stwcx. tmpDest, ptr
6040 // exitBB:
6041 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006042 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006043 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006044 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006045 .addReg(ptrA).addReg(ptrB);
6046 } else {
6047 Ptr1Reg = ptrB;
6048 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006049 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006050 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006051 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006052 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6053 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006054 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006055 .addReg(Ptr1Reg).addImm(0).addImm(61);
6056 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006057 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006058 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006059 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006060 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006061 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006062 .addReg(oldval).addReg(ShiftReg);
6063 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006064 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006065 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006066 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6067 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6068 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006069 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006070 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006071 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006072 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006073 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006074 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006075 .addReg(OldVal2Reg).addReg(MaskReg);
6076
6077 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006078 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006079 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006080 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6081 .addReg(TmpDestReg).addReg(MaskReg);
6082 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006083 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006084 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006085 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6086 BB->addSuccessor(loop2MBB);
6087 BB->addSuccessor(midMBB);
6088
6089 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006090 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6091 .addReg(TmpDestReg).addReg(MaskReg);
6092 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6093 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6094 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006095 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006096 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006097 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006098 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006099 BB->addSuccessor(loop1MBB);
6100 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006101
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006102 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006103 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006104 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006105 BB->addSuccessor(exitMBB);
6106
6107 // exitMBB:
6108 // ...
6109 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006110 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6111 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006112 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006113 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006114 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006115
Dan Gohman14152b42010-07-06 20:24:04 +00006116 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006117 return BB;
6118}
6119
Chris Lattner1a635d62006-04-14 06:01:58 +00006120//===----------------------------------------------------------------------===//
6121// Target Optimization Hooks
6122//===----------------------------------------------------------------------===//
6123
Duncan Sands25cf2272008-11-24 14:53:14 +00006124SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6125 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006126 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006127 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006128 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006129 switch (N->getOpcode()) {
6130 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006131 case PPCISD::SHL:
6132 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006133 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006134 return N->getOperand(0);
6135 }
6136 break;
6137 case PPCISD::SRL:
6138 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006139 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006140 return N->getOperand(0);
6141 }
6142 break;
6143 case PPCISD::SRA:
6144 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006145 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006146 C->isAllOnesValue()) // -1 >>s V -> -1.
6147 return N->getOperand(0);
6148 }
6149 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006150
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006151 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006152 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006153 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6154 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6155 // We allow the src/dst to be either f32/f64, but the intermediate
6156 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006157 if (N->getOperand(0).getValueType() == MVT::i64 &&
6158 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006159 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006160 if (Val.getValueType() == MVT::f32) {
6161 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006162 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006164
Owen Anderson825b72b2009-08-11 20:47:22 +00006165 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006166 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006167 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006168 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006169 if (N->getValueType(0) == MVT::f32) {
6170 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006171 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006172 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006173 }
6174 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006175 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006176 // If the intermediate type is i32, we can avoid the load/store here
6177 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006178 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006179 }
6180 }
6181 break;
Chris Lattner51269842006-03-01 05:50:56 +00006182 case ISD::STORE:
6183 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6184 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006185 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006186 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006187 N->getOperand(1).getValueType() == MVT::i32 &&
6188 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006189 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006190 if (Val.getValueType() == MVT::f32) {
6191 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006192 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006193 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006194 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006195 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006196
Owen Anderson825b72b2009-08-11 20:47:22 +00006197 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006198 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006199 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006200 return Val;
6201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006202
Chris Lattnerd9989382006-07-10 20:56:58 +00006203 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006204 if (cast<StoreSDNode>(N)->isUnindexed() &&
6205 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006206 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006207 (N->getOperand(1).getValueType() == MVT::i32 ||
6208 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006209 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006210 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 if (BSwapOp.getValueType() == MVT::i16)
6212 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006213
Dan Gohmanc76909a2009-09-25 20:36:54 +00006214 SDValue Ops[] = {
6215 N->getOperand(0), BSwapOp, N->getOperand(2),
6216 DAG.getValueType(N->getOperand(1).getValueType())
6217 };
6218 return
6219 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6220 Ops, array_lengthof(Ops),
6221 cast<StoreSDNode>(N)->getMemoryVT(),
6222 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006223 }
6224 break;
6225 case ISD::BSWAP:
6226 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006227 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006228 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006229 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006231 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006232 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006233 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006234 LD->getChain(), // Chain
6235 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006236 DAG.getValueType(N->getValueType(0)) // VT
6237 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006238 SDValue BSLoad =
6239 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6240 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6241 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006242
Scott Michelfdc40a02009-02-17 22:15:04 +00006243 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006244 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006245 if (N->getValueType(0) == MVT::i16)
6246 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006247
Chris Lattnerd9989382006-07-10 20:56:58 +00006248 // First, combine the bswap away. This makes the value produced by the
6249 // load dead.
6250 DCI.CombineTo(N, ResVal);
6251
6252 // Next, combine the load away, we give it a bogus result value but a real
6253 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006254 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006255
Chris Lattnerd9989382006-07-10 20:56:58 +00006256 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006257 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006259
Chris Lattner51269842006-03-01 05:50:56 +00006260 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006261 case PPCISD::VCMP: {
6262 // If a VCMPo node already exists with exactly the same operands as this
6263 // node, use its result instead of this node (VCMPo computes both a CR6 and
6264 // a normal output).
6265 //
6266 if (!N->getOperand(0).hasOneUse() &&
6267 !N->getOperand(1).hasOneUse() &&
6268 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006269
Chris Lattner4468c222006-03-31 06:02:07 +00006270 // Scan all of the users of the LHS, looking for VCMPo's that match.
6271 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006272
Gabor Greifba36cb52008-08-28 21:40:38 +00006273 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006274 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6275 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006276 if (UI->getOpcode() == PPCISD::VCMPo &&
6277 UI->getOperand(1) == N->getOperand(1) &&
6278 UI->getOperand(2) == N->getOperand(2) &&
6279 UI->getOperand(0) == N->getOperand(0)) {
6280 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006281 break;
6282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006283
Chris Lattner00901202006-04-18 18:28:22 +00006284 // If there is no VCMPo node, or if the flag value has a single use, don't
6285 // transform this.
6286 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6287 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006288
6289 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006290 // chain, this transformation is more complex. Note that multiple things
6291 // could use the value result, which we should ignore.
6292 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006293 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006294 FlagUser == 0; ++UI) {
6295 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006296 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006297 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006298 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006299 FlagUser = User;
6300 break;
6301 }
6302 }
6303 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006304
Chris Lattner00901202006-04-18 18:28:22 +00006305 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6306 // give up for right now.
6307 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006308 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006309 }
6310 break;
6311 }
Chris Lattner90564f22006-04-18 17:59:36 +00006312 case ISD::BR_CC: {
6313 // If this is a branch on an altivec predicate comparison, lower this so
6314 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6315 // lowering is done pre-legalize, because the legalizer lowers the predicate
6316 // compare down to code that is difficult to reassemble.
6317 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006318 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006319 int CompareOpc;
6320 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006321
Chris Lattner90564f22006-04-18 17:59:36 +00006322 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6323 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6324 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6325 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006326
Chris Lattner90564f22006-04-18 17:59:36 +00006327 // If this is a comparison against something other than 0/1, then we know
6328 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006329 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006330 if (Val != 0 && Val != 1) {
6331 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6332 return N->getOperand(0);
6333 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006334 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006335 N->getOperand(0), N->getOperand(4));
6336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006337
Chris Lattner90564f22006-04-18 17:59:36 +00006338 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006339
Chris Lattner90564f22006-04-18 17:59:36 +00006340 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006341 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006342 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006343 LHS.getOperand(2), // LHS of compare
6344 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006345 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006346 };
Chris Lattner90564f22006-04-18 17:59:36 +00006347 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006348 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006349 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006350
Chris Lattner90564f22006-04-18 17:59:36 +00006351 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006352 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006353 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006354 default: // Can't happen, don't crash on invalid number though.
6355 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006356 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006357 break;
6358 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006359 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006360 break;
6361 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006362 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006363 break;
6364 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006365 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006366 break;
6367 }
6368
Owen Anderson825b72b2009-08-11 20:47:22 +00006369 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6370 DAG.getConstant(CompOpc, MVT::i32),
6371 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006372 N->getOperand(4), CompNode.getValue(1));
6373 }
6374 break;
6375 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006376 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006377
Dan Gohman475871a2008-07-27 21:46:04 +00006378 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006379}
6380
Chris Lattner1a635d62006-04-14 06:01:58 +00006381//===----------------------------------------------------------------------===//
6382// Inline Assembly Support
6383//===----------------------------------------------------------------------===//
6384
Dan Gohman475871a2008-07-27 21:46:04 +00006385void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006386 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006387 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006388 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006389 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006390 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006391 switch (Op.getOpcode()) {
6392 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006393 case PPCISD::LBRX: {
6394 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006395 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006396 KnownZero = 0xFFFF0000;
6397 break;
6398 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006399 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006400 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006401 default: break;
6402 case Intrinsic::ppc_altivec_vcmpbfp_p:
6403 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6404 case Intrinsic::ppc_altivec_vcmpequb_p:
6405 case Intrinsic::ppc_altivec_vcmpequh_p:
6406 case Intrinsic::ppc_altivec_vcmpequw_p:
6407 case Intrinsic::ppc_altivec_vcmpgefp_p:
6408 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6409 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6410 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6411 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6412 case Intrinsic::ppc_altivec_vcmpgtub_p:
6413 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6414 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6415 KnownZero = ~1U; // All bits but the low one are known to be zero.
6416 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006417 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006418 }
6419 }
6420}
6421
6422
Chris Lattner4234f572007-03-25 02:14:49 +00006423/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006424/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006425PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006426PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6427 if (Constraint.size() == 1) {
6428 switch (Constraint[0]) {
6429 default: break;
6430 case 'b':
6431 case 'r':
6432 case 'f':
6433 case 'v':
6434 case 'y':
6435 return C_RegisterClass;
6436 }
6437 }
6438 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006439}
6440
John Thompson44ab89e2010-10-29 17:29:13 +00006441/// Examine constraint type and operand type and determine a weight value.
6442/// This object must already have been set up with the operand type
6443/// and the current alternative constraint selected.
6444TargetLowering::ConstraintWeight
6445PPCTargetLowering::getSingleConstraintMatchWeight(
6446 AsmOperandInfo &info, const char *constraint) const {
6447 ConstraintWeight weight = CW_Invalid;
6448 Value *CallOperandVal = info.CallOperandVal;
6449 // If we don't have a value, we can't do a match,
6450 // but allow it at the lowest weight.
6451 if (CallOperandVal == NULL)
6452 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006453 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006454 // Look at the constraint type.
6455 switch (*constraint) {
6456 default:
6457 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6458 break;
6459 case 'b':
6460 if (type->isIntegerTy())
6461 weight = CW_Register;
6462 break;
6463 case 'f':
6464 if (type->isFloatTy())
6465 weight = CW_Register;
6466 break;
6467 case 'd':
6468 if (type->isDoubleTy())
6469 weight = CW_Register;
6470 break;
6471 case 'v':
6472 if (type->isVectorTy())
6473 weight = CW_Register;
6474 break;
6475 case 'y':
6476 weight = CW_Register;
6477 break;
6478 }
6479 return weight;
6480}
6481
Scott Michelfdc40a02009-02-17 22:15:04 +00006482std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006483PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006484 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006485 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006486 // GCC RS6000 Constraint Letters
6487 switch (Constraint[0]) {
6488 case 'b': // R1-R31
6489 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006490 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006491 return std::make_pair(0U, &PPC::G8RCRegClass);
6492 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006493 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006494 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006495 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006496 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006497 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006498 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006499 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006500 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006501 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006502 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006503 }
6504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006505
Chris Lattner331d1bc2006-11-02 01:44:04 +00006506 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006507}
Chris Lattner763317d2006-02-07 00:47:13 +00006508
Chris Lattner331d1bc2006-11-02 01:44:04 +00006509
Chris Lattner48884cd2007-08-25 00:47:38 +00006510/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006511/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006512void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006513 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006514 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006515 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006516 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006517
Eric Christopher100c8332011-06-02 23:16:42 +00006518 // Only support length 1 constraints.
6519 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006520
Eric Christopher100c8332011-06-02 23:16:42 +00006521 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006522 switch (Letter) {
6523 default: break;
6524 case 'I':
6525 case 'J':
6526 case 'K':
6527 case 'L':
6528 case 'M':
6529 case 'N':
6530 case 'O':
6531 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006532 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006533 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006534 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006535 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006536 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006537 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006538 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006539 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006540 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006541 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6542 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006543 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006544 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006545 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006546 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006547 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006548 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006549 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006550 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006551 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006552 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006553 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006554 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006555 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006556 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006557 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006558 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006559 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006560 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006561 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006562 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006563 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006564 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006565 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006566 }
6567 break;
6568 }
6569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006570
Gabor Greifba36cb52008-08-28 21:40:38 +00006571 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006572 Ops.push_back(Result);
6573 return;
6574 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006575
Chris Lattner763317d2006-02-07 00:47:13 +00006576 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006577 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006578}
Evan Chengc4c62572006-03-13 23:20:37 +00006579
Chris Lattnerc9addb72007-03-30 23:15:24 +00006580// isLegalAddressingMode - Return true if the addressing mode represented
6581// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006582bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006583 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006584 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006585
Chris Lattnerc9addb72007-03-30 23:15:24 +00006586 // PPC allows a sign-extended 16-bit immediate field.
6587 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6588 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006589
Chris Lattnerc9addb72007-03-30 23:15:24 +00006590 // No global is ever allowed as a base.
6591 if (AM.BaseGV)
6592 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006593
6594 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006595 switch (AM.Scale) {
6596 case 0: // "r+i" or just "i", depending on HasBaseReg.
6597 break;
6598 case 1:
6599 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6600 return false;
6601 // Otherwise we have r+r or r+i.
6602 break;
6603 case 2:
6604 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6605 return false;
6606 // Allow 2*r as r+r.
6607 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006608 default:
6609 // No other scales are supported.
6610 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006611 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006612
Chris Lattnerc9addb72007-03-30 23:15:24 +00006613 return true;
6614}
6615
Evan Chengc4c62572006-03-13 23:20:37 +00006616/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006617/// as the offset of the target addressing mode for load / store of the
6618/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006619bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006620 // PPC allows a sign-extended 16-bit immediate field.
6621 return (V > -(1 << 16) && V < (1 << 16)-1);
6622}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006623
Craig Topperc89c7442012-03-27 07:21:54 +00006624bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006625 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006626}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006627
Dan Gohmand858e902010-04-17 15:26:15 +00006628SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6629 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006630 MachineFunction &MF = DAG.getMachineFunction();
6631 MachineFrameInfo *MFI = MF.getFrameInfo();
6632 MFI->setReturnAddressIsTaken(true);
6633
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006634 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006635 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006636
Dale Johannesen08673d22010-05-03 22:59:34 +00006637 // Make sure the function does not optimize away the store of the RA to
6638 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006639 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006640 FuncInfo->setLRStoreRequired();
6641 bool isPPC64 = PPCSubTarget.isPPC64();
6642 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6643
6644 if (Depth > 0) {
6645 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6646 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006647
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006648 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006649 isPPC64? MVT::i64 : MVT::i32);
6650 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6651 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6652 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006653 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006654 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006655
Chris Lattner3fc027d2007-12-08 06:59:59 +00006656 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006657 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006658 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006659 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006660}
6661
Dan Gohmand858e902010-04-17 15:26:15 +00006662SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6663 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006664 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006665 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006666
Owen Andersone50ed302009-08-10 22:56:29 +00006667 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006668 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006669
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006670 MachineFunction &MF = DAG.getMachineFunction();
6671 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006672 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006673 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6674 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006675 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006676 !MF.getFunction()->getFnAttributes().
6677 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006678 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6679 (is31 ? PPC::R31 : PPC::R1);
6680 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6681 PtrVT);
6682 while (Depth--)
6683 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006684 FrameAddr, MachinePointerInfo(), false, false,
6685 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006686 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006687}
Dan Gohman54aeea32008-10-21 03:41:46 +00006688
6689bool
6690PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6691 // The PowerPC target isn't yet aware of offsets.
6692 return false;
6693}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006694
Evan Cheng42642d02010-04-01 20:10:42 +00006695/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006696/// and store operations as a result of memset, memcpy, and memmove
6697/// lowering. If DstAlign is zero that means it's safe to destination
6698/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6699/// means there isn't a need to check it against alignment requirement,
6700/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006701/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006702/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006703/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6704/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006705/// It returns EVT::Other if the type should be determined using generic
6706/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006707EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6708 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006709 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006710 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006711 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006712 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006713 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006714 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006715 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006716 }
6717}
Hal Finkel3f31d492012-04-01 19:23:08 +00006718
Hal Finkel070b8db2012-06-22 00:49:52 +00006719/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6720/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6721/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6722/// is expanded to mul + add.
6723bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6724 if (!VT.isSimple())
6725 return false;
6726
6727 switch (VT.getSimpleVT().SimpleTy) {
6728 case MVT::f32:
6729 case MVT::f64:
6730 case MVT::v4f32:
6731 return true;
6732 default:
6733 break;
6734 }
6735
6736 return false;
6737}
6738
Hal Finkel3f31d492012-04-01 19:23:08 +00006739Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006740 if (DisableILPPref)
6741 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006742
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006743 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006744}
6745