blob: 98939732a2bb9dd5948826edab201f6d89503cdf [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Eric Christopher836c6242010-12-15 23:47:29 +000062cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000063EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000088 if (ElemTy != MVT::i32) {
89 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
90 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
93 }
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000096 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +000097 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +000098 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000100 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000104 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
105 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000106 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
107 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
108 setTruncStoreAction(VT.getSimpleVT(),
109 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000111 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112
113 // Promote all bit-wise operations.
114 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000116 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 }
Bob Wilson16330762009-09-16 00:17:28 +0000125
126 // Neon does not support vector divide/remainder operations.
127 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000133}
134
Owen Andersone50ed302009-08-10 22:56:29 +0000135void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000136 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000138}
139
Owen Andersone50ed302009-08-10 22:56:29 +0000140void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
146 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000147 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000148
Chris Lattner80ec2792009-08-02 00:34:36 +0000149 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000153 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000154 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000155 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000156 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Uses VFP for Thumb libfuncs if available.
160 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
161 // Single-precision floating-point arithmetic.
162 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
163 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
164 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
165 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Double-precision floating-point arithmetic.
168 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
169 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
170 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
171 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Single-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
175 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
176 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
177 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
178 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
179 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
180 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
181 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Double-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
194 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
195 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
196 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
197 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
198 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
199 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
200 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Floating-point to integer conversions.
212 // i64 conversions are done via library routines even when generating VFP
213 // instructions, so use the same ones.
214 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
215 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
216 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
217 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Conversions between floating types.
220 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
221 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
222
223 // Integer to floating-point conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000226 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
227 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
229 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
230 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
231 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
234
Bob Wilson2f954612009-05-22 17:38:41 +0000235 // These libcalls are not available in 32-bit.
236 setLibcallName(RTLIB::SHL_I128, 0);
237 setLibcallName(RTLIB::SRL_I128, 0);
238 setLibcallName(RTLIB::SRA_I128, 0);
239
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000240 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000241 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // RTABI chapter 4.1.2, Table 2
243 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
244 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
245 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
246 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
247 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
248 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
251
252 // Double-precision floating-point comparison helper functions
253 // RTABI chapter 4.1.2, Table 3
254 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
255 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
256 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
257 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
258 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
259 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
260 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
261 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
262 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
263 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
265 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
266 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
267 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
268 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
269 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
270 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
278
279 // Single-precision floating-point arithmetic helper functions
280 // RTABI chapter 4.1.2, Table 4
281 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
282 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
283 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
284 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
285 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
286 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
289
290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
293 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
294 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
295 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
296 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
297 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
298 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
299 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
300 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
301 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
303 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
304 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
305 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
306 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
307 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
308 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
316
317 // Floating-point to integer conversions.
318 // RTABI chapter 4.1.2, Table 6
319 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
320 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
321 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
322 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
323 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
324 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
326 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
327 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
335
336 // Conversions between floating types.
337 // RTABI chapter 4.1.2, Table 7
338 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
339 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
340 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000341 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000342
343 // Integer to floating-point conversions.
344 // RTABI chapter 4.1.2, Table 8
345 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
346 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
347 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
348 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
349 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
350 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
351 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
352 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
353 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361
362 // Long long helper functions
363 // RTABI chapter 4.2, Table 9
364 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
365 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
366 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
367 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
368 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
369 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
370 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
376
377 // Integer division functions
378 // RTABI chapter 4.3.1
379 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
380 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
382 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
383 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
385 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000390 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000391 }
392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000399 if (!Subtarget->isFPOnlySP())
400 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000403 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000404
405 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 addDRTypeForNEON(MVT::v2f32);
407 addDRTypeForNEON(MVT::v8i8);
408 addDRTypeForNEON(MVT::v4i16);
409 addDRTypeForNEON(MVT::v2i32);
410 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addQRTypeForNEON(MVT::v4f32);
413 addQRTypeForNEON(MVT::v2f64);
414 addQRTypeForNEON(MVT::v16i8);
415 addQRTypeForNEON(MVT::v8i16);
416 addQRTypeForNEON(MVT::v4i32);
417 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
Bob Wilson74dc72e2009-09-15 23:55:57 +0000419 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
420 // neither Neon nor VFP support any arithmetic operations on it.
421 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
422 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
423 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
424 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
425 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
426 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
427 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
428 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
429 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
432 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
435 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
438 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
441 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
443 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
445
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000446 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
447
Bob Wilson642b3292009-09-16 00:32:15 +0000448 // Neon does not support some operations on v1i64 and v2i64 types.
449 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000450 // Custom handling for some quad-vector types to detect VMULL.
451 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
452 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
453 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000454 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
455 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
456
Bob Wilson5bafff32009-06-22 23:27:02 +0000457 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
458 setTargetDAGCombine(ISD::SHL);
459 setTargetDAGCombine(ISD::SRL);
460 setTargetDAGCombine(ISD::SRA);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ZERO_EXTEND);
463 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000464 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000465 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000466 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000467 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
468 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000469 }
470
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000471 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000472
473 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000476 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000478
Evan Chenga8e29892007-01-19 07:51:42 +0000479 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000480 if (!Subtarget->isThumb1Only()) {
481 for (unsigned im = (unsigned)ISD::PRE_INC;
482 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setIndexedLoadAction(im, MVT::i1, Legal);
484 setIndexedLoadAction(im, MVT::i8, Legal);
485 setIndexedLoadAction(im, MVT::i16, Legal);
486 setIndexedLoadAction(im, MVT::i32, Legal);
487 setIndexedStoreAction(im, MVT::i1, Legal);
488 setIndexedStoreAction(im, MVT::i8, Legal);
489 setIndexedStoreAction(im, MVT::i16, Legal);
490 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000491 }
Evan Chenga8e29892007-01-19 07:51:42 +0000492 }
493
494 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000495 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::MUL, MVT::i64, Expand);
497 setOperationAction(ISD::MULHU, MVT::i32, Expand);
498 setOperationAction(ISD::MULHS, MVT::i32, Expand);
499 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
500 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000501 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::MUL, MVT::i64, Expand);
503 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000504 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000506 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000507 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000508 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000509 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::SRL, MVT::i64, Custom);
511 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000512
513 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000515 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000517 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000519
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000520 // Only ARMv6 has BSWAP.
521 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000523
Evan Chenga8e29892007-01-19 07:51:42 +0000524 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000525 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000526 // v7M has a hardware divider
527 setOperationAction(ISD::SDIV, MVT::i32, Expand);
528 setOperationAction(ISD::UDIV, MVT::i32, Expand);
529 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::SREM, MVT::i32, Expand);
531 setOperationAction(ISD::UREM, MVT::i32, Expand);
532 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
533 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
536 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
537 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
538 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000539 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000540
Evan Chengfb3611d2010-05-11 07:26:32 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
542
Evan Chenga8e29892007-01-19 07:51:42 +0000543 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART, MVT::Other, Custom);
545 setOperationAction(ISD::VAARG, MVT::Other, Expand);
546 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
547 setOperationAction(ISD::VAEND, MVT::Other, Expand);
548 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
549 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000550 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
551 // FIXME: Shouldn't need this, since no register is used, but the legalizer
552 // doesn't yet know how to not do that for SjLj.
553 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000554 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000555 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
556 // the default expansion.
557 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000558 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000559 // membarrier needs custom lowering; the rest are legal and handled
560 // normally.
561 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
562 } else {
563 // Set them all for expansion, which will force libcalls.
564 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
566 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
567 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
569 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
570 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000589 // Since the libcalls include locking, fold in the fences
590 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000591 }
592 // 64-bit versions are always libcalls (for now)
593 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000594 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000595 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
600 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000601
Evan Cheng416941d2010-11-04 05:19:35 +0000602 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000603
Eli Friedmana2c6f452010-06-26 04:36:50 +0000604 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
605 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000608 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000610
Nate Begemand1fb5832010-08-03 21:31:55 +0000611 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000612 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
613 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000614 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000615 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
616 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000617
618 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000620 if (Subtarget->isTargetDarwin()) {
621 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
622 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000623 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000624 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SETCC, MVT::i32, Expand);
627 setOperationAction(ISD::SETCC, MVT::f32, Expand);
628 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000629 setOperationAction(ISD::SELECT, MVT::i32, Custom);
630 setOperationAction(ISD::SELECT, MVT::f32, Custom);
631 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
633 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
634 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
637 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
638 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
639 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
640 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000641
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000642 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::FSIN, MVT::f64, Expand);
644 setOperationAction(ISD::FSIN, MVT::f32, Expand);
645 setOperationAction(ISD::FCOS, MVT::f32, Expand);
646 setOperationAction(ISD::FCOS, MVT::f64, Expand);
647 setOperationAction(ISD::FREM, MVT::f64, Expand);
648 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000649 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
651 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000652 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::FPOW, MVT::f64, Expand);
654 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000655
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000656 // Various VFP goodness
657 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000658 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
659 if (Subtarget->hasVFP2()) {
660 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
661 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
662 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
663 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
664 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000665 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000666 if (!Subtarget->hasFP16()) {
667 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
668 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000669 }
Evan Cheng110cf482008-04-01 01:50:16 +0000670 }
Evan Chenga8e29892007-01-19 07:51:42 +0000671
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000672 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000673 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000674 setTargetDAGCombine(ISD::ADD);
675 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000676 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000677
Owen Anderson080c0922010-11-05 19:27:46 +0000678 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000679 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000680 if (Subtarget->hasNEON())
681 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000682
Evan Chenga8e29892007-01-19 07:51:42 +0000683 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000684
Evan Chengf7d87ee2010-05-21 00:43:17 +0000685 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
686 setSchedulingPreference(Sched::RegPressure);
687 else
688 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000689
Evan Cheng05219282011-01-06 06:52:41 +0000690 //// temporary - rewrite interface to use type
691 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000692
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000693 // On ARM arguments smaller than 4 bytes are extended, so all arguments
694 // are at least 4 bytes aligned.
695 setMinStackArgumentAlignment(4);
696
Evan Chengfff606d2010-09-24 19:07:23 +0000697 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000698}
699
Evan Cheng4f6b4672010-07-21 06:09:07 +0000700std::pair<const TargetRegisterClass*, uint8_t>
701ARMTargetLowering::findRepresentativeClass(EVT VT) const{
702 const TargetRegisterClass *RRC = 0;
703 uint8_t Cost = 1;
704 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000705 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000706 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000707 // Use DPR as representative register class for all floating point
708 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
709 // the cost is 1 for both f32 and f64.
710 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000711 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000712 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000713 break;
714 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
715 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000716 RRC = ARM::DPRRegisterClass;
717 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000718 break;
719 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000720 RRC = ARM::DPRRegisterClass;
721 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000722 break;
723 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000724 RRC = ARM::DPRRegisterClass;
725 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000726 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000727 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000728 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000729}
730
Evan Chenga8e29892007-01-19 07:51:42 +0000731const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
732 switch (Opcode) {
733 default: return 0;
734 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000735 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
736 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000737 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000738 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
739 case ARMISD::tCALL: return "ARMISD::tCALL";
740 case ARMISD::BRCOND: return "ARMISD::BRCOND";
741 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000742 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000743 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
744 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
745 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000746 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 case ARMISD::CMPFP: return "ARMISD::CMPFP";
748 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000749 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000750 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
751 case ARMISD::CMOV: return "ARMISD::CMOV";
752 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000753
Jim Grosbach3482c802010-01-18 19:58:49 +0000754 case ARMISD::RBIT: return "ARMISD::RBIT";
755
Bob Wilson76a312b2010-03-19 22:51:32 +0000756 case ARMISD::FTOSI: return "ARMISD::FTOSI";
757 case ARMISD::FTOUI: return "ARMISD::FTOUI";
758 case ARMISD::SITOF: return "ARMISD::SITOF";
759 case ARMISD::UITOF: return "ARMISD::UITOF";
760
Evan Chenga8e29892007-01-19 07:51:42 +0000761 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
762 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
763 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000764
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000765 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
766 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000767
Evan Chengc5942082009-10-28 06:55:03 +0000768 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
769 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000770 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000771
Dale Johannesen51e28e62010-06-03 21:09:53 +0000772 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000773
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000774 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000775
Evan Cheng86198642009-08-07 00:34:42 +0000776 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
777
Jim Grosbach3728e962009-12-10 00:11:09 +0000778 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000779 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000780
Evan Chengdfed19f2010-11-03 06:34:55 +0000781 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
782
Bob Wilson5bafff32009-06-22 23:27:02 +0000783 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000784 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000785 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000786 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
787 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000788 case ARMISD::VCGEU: return "ARMISD::VCGEU";
789 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000790 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
791 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000792 case ARMISD::VCGTU: return "ARMISD::VCGTU";
793 case ARMISD::VTST: return "ARMISD::VTST";
794
795 case ARMISD::VSHL: return "ARMISD::VSHL";
796 case ARMISD::VSHRs: return "ARMISD::VSHRs";
797 case ARMISD::VSHRu: return "ARMISD::VSHRu";
798 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
799 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
800 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
801 case ARMISD::VSHRN: return "ARMISD::VSHRN";
802 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
803 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
804 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
805 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
806 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
807 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
808 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
809 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
810 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
811 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
812 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
813 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
814 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
815 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000816 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000817 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000818 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000819 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000820 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000821 case ARMISD::VREV64: return "ARMISD::VREV64";
822 case ARMISD::VREV32: return "ARMISD::VREV32";
823 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000824 case ARMISD::VZIP: return "ARMISD::VZIP";
825 case ARMISD::VUZP: return "ARMISD::VUZP";
826 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000827 case ARMISD::VMULLs: return "ARMISD::VMULLs";
828 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000829 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000830 case ARMISD::FMAX: return "ARMISD::FMAX";
831 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000832 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000833 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
834 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000835 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
836 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
837 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Evan Chenga8e29892007-01-19 07:51:42 +0000838 }
839}
840
Evan Cheng06b666c2010-05-15 02:18:07 +0000841/// getRegClassFor - Return the register class that should be used for the
842/// specified value type.
843TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
844 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
845 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
846 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000847 if (Subtarget->hasNEON()) {
848 if (VT == MVT::v4i64)
849 return ARM::QQPRRegisterClass;
850 else if (VT == MVT::v8i64)
851 return ARM::QQQQPRRegisterClass;
852 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000853 return TargetLowering::getRegClassFor(VT);
854}
855
Eric Christopherab695882010-07-21 22:26:11 +0000856// Create a fast isel object.
857FastISel *
858ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
859 return ARM::createFastISel(funcInfo);
860}
861
Bill Wendlingb4202b82009-07-01 18:50:55 +0000862/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000863unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000864 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000865}
866
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000867/// getMaximalGlobalOffset - Returns the maximal possible offset which can
868/// be used for loads / stores from the global.
869unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
870 return (Subtarget->isThumb1Only() ? 127 : 4095);
871}
872
Evan Cheng1cc39842010-05-20 23:26:43 +0000873Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000874 unsigned NumVals = N->getNumValues();
875 if (!NumVals)
876 return Sched::RegPressure;
877
878 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000879 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000880 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000881 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000882 if (VT.isFloatingPoint() || VT.isVector())
883 return Sched::Latency;
884 }
Evan Chengc10f5432010-05-28 23:25:23 +0000885
886 if (!N->isMachineOpcode())
887 return Sched::RegPressure;
888
889 // Load are scheduled for latency even if there instruction itinerary
890 // is not available.
891 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
892 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000893
894 if (TID.getNumDefs() == 0)
895 return Sched::RegPressure;
896 if (!Itins->isEmpty() &&
897 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000898 return Sched::Latency;
899
Evan Cheng1cc39842010-05-20 23:26:43 +0000900 return Sched::RegPressure;
901}
902
Evan Cheng31446872010-07-23 22:39:59 +0000903unsigned
904ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
905 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000906 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
907
Evan Cheng31446872010-07-23 22:39:59 +0000908 switch (RC->getID()) {
909 default:
910 return 0;
911 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000912 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000913 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000914 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000915 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
916 }
Evan Cheng31446872010-07-23 22:39:59 +0000917 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
918 case ARM::DPRRegClassID:
919 return 32 - 10;
920 }
921}
922
Evan Chenga8e29892007-01-19 07:51:42 +0000923//===----------------------------------------------------------------------===//
924// Lowering Code
925//===----------------------------------------------------------------------===//
926
Evan Chenga8e29892007-01-19 07:51:42 +0000927/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
928static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
929 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000930 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000931 case ISD::SETNE: return ARMCC::NE;
932 case ISD::SETEQ: return ARMCC::EQ;
933 case ISD::SETGT: return ARMCC::GT;
934 case ISD::SETGE: return ARMCC::GE;
935 case ISD::SETLT: return ARMCC::LT;
936 case ISD::SETLE: return ARMCC::LE;
937 case ISD::SETUGT: return ARMCC::HI;
938 case ISD::SETUGE: return ARMCC::HS;
939 case ISD::SETULT: return ARMCC::LO;
940 case ISD::SETULE: return ARMCC::LS;
941 }
942}
943
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000944/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
945static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000946 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000947 CondCode2 = ARMCC::AL;
948 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000949 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000950 case ISD::SETEQ:
951 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
952 case ISD::SETGT:
953 case ISD::SETOGT: CondCode = ARMCC::GT; break;
954 case ISD::SETGE:
955 case ISD::SETOGE: CondCode = ARMCC::GE; break;
956 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000957 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000958 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
959 case ISD::SETO: CondCode = ARMCC::VC; break;
960 case ISD::SETUO: CondCode = ARMCC::VS; break;
961 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
962 case ISD::SETUGT: CondCode = ARMCC::HI; break;
963 case ISD::SETUGE: CondCode = ARMCC::PL; break;
964 case ISD::SETLT:
965 case ISD::SETULT: CondCode = ARMCC::LT; break;
966 case ISD::SETLE:
967 case ISD::SETULE: CondCode = ARMCC::LE; break;
968 case ISD::SETNE:
969 case ISD::SETUNE: CondCode = ARMCC::NE; break;
970 }
Evan Chenga8e29892007-01-19 07:51:42 +0000971}
972
Bob Wilson1f595bb2009-04-17 19:07:39 +0000973//===----------------------------------------------------------------------===//
974// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000975//===----------------------------------------------------------------------===//
976
977#include "ARMGenCallingConv.inc"
978
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000979/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
980/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000981CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000982 bool Return,
983 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000984 switch (CC) {
985 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000986 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000987 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000988 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000989 if (!Subtarget->isAAPCS_ABI())
990 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
991 // For AAPCS ABI targets, just use VFP variant of the calling convention.
992 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
993 }
994 // Fallthrough
995 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000996 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000997 if (!Subtarget->isAAPCS_ABI())
998 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
999 else if (Subtarget->hasVFP2() &&
1000 FloatABIType == FloatABI::Hard && !isVarArg)
1001 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1002 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1003 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001004 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001005 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001006 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001007 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001008 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001009 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001010 }
1011}
1012
Dan Gohman98ca4f22009-08-05 01:29:28 +00001013/// LowerCallResult - Lower the result values of a call into the
1014/// appropriate copies out of appropriate physical registers.
1015SDValue
1016ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001017 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001018 const SmallVectorImpl<ISD::InputArg> &Ins,
1019 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001020 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001021
Bob Wilson1f595bb2009-04-17 19:07:39 +00001022 // Assign locations to each value returned by this call.
1023 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001024 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001025 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001026 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001027 CCAssignFnForNode(CallConv, /* Return*/ true,
1028 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001029
1030 // Copy all of the result registers out of their specified physreg.
1031 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1032 CCValAssign VA = RVLocs[i];
1033
Bob Wilson80915242009-04-25 00:33:20 +00001034 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001035 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001036 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001037 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001038 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001039 Chain = Lo.getValue(1);
1040 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001043 InFlag);
1044 Chain = Hi.getValue(1);
1045 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001046 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001047
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 if (VA.getLocVT() == MVT::v2f64) {
1049 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1050 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1051 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001052
1053 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001055 Chain = Lo.getValue(1);
1056 InFlag = Lo.getValue(2);
1057 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001059 Chain = Hi.getValue(1);
1060 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001061 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001062 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1063 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001064 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001065 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001066 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1067 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001068 Chain = Val.getValue(1);
1069 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001070 }
Bob Wilson80915242009-04-25 00:33:20 +00001071
1072 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001073 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001074 case CCValAssign::Full: break;
1075 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001076 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001077 break;
1078 }
1079
Dan Gohman98ca4f22009-08-05 01:29:28 +00001080 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001081 }
1082
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084}
1085
1086/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1087/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001088/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089/// a byval function parameter.
1090/// Sometimes what we are copying is the end of a larger object, the part that
1091/// does not fit in registers.
1092static SDValue
1093CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1094 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1095 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001098 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001099 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001100}
1101
Bob Wilsondee46d72009-04-17 20:35:10 +00001102/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001103SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1105 SDValue StackPtr, SDValue Arg,
1106 DebugLoc dl, SelectionDAG &DAG,
1107 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001108 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001109 unsigned LocMemOffset = VA.getLocMemOffset();
1110 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1111 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001112 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001114
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001116 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001117 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001118}
1119
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001121 SDValue Chain, SDValue &Arg,
1122 RegsToPassVector &RegsToPass,
1123 CCValAssign &VA, CCValAssign &NextVA,
1124 SDValue &StackPtr,
1125 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001126 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001127
Jim Grosbache5165492009-11-09 00:11:35 +00001128 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001129 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001130 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1131
1132 if (NextVA.isRegLoc())
1133 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1134 else {
1135 assert(NextVA.isMemLoc());
1136 if (StackPtr.getNode() == 0)
1137 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1138
Dan Gohman98ca4f22009-08-05 01:29:28 +00001139 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1140 dl, DAG, NextVA,
1141 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001142 }
1143}
1144
Dan Gohman98ca4f22009-08-05 01:29:28 +00001145/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001146/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1147/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001148SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001149ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001150 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001151 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001152 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001153 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001154 const SmallVectorImpl<ISD::InputArg> &Ins,
1155 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001156 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001157 MachineFunction &MF = DAG.getMachineFunction();
1158 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1159 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001160 // Temporarily disable tail calls so things don't break.
1161 if (!EnableARMTailCalls)
1162 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001163 if (isTailCall) {
1164 // Check if it's really possible to do a tail call.
1165 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1166 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001167 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001168 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1169 // detected sibcalls.
1170 if (isTailCall) {
1171 ++NumTailCalls;
1172 IsSibCall = true;
1173 }
1174 }
Evan Chenga8e29892007-01-19 07:51:42 +00001175
Bob Wilson1f595bb2009-04-17 19:07:39 +00001176 // Analyze operands of the call, assigning locations to each operand.
1177 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1179 *DAG.getContext());
1180 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001181 CCAssignFnForNode(CallConv, /* Return*/ false,
1182 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001183
Bob Wilson1f595bb2009-04-17 19:07:39 +00001184 // Get a count of how many bytes are to be pushed on the stack.
1185 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001186
Dale Johannesen51e28e62010-06-03 21:09:53 +00001187 // For tail calls, memory operands are available in our caller's stack.
1188 if (IsSibCall)
1189 NumBytes = 0;
1190
Evan Chenga8e29892007-01-19 07:51:42 +00001191 // Adjust the stack pointer for the new arguments...
1192 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001193 if (!IsSibCall)
1194 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001195
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001196 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001197
Bob Wilson5bafff32009-06-22 23:27:02 +00001198 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001199 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001200
Bob Wilson1f595bb2009-04-17 19:07:39 +00001201 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001202 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001203 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1204 i != e;
1205 ++i, ++realArgIdx) {
1206 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001207 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001209
Bob Wilson1f595bb2009-04-17 19:07:39 +00001210 // Promote the value if needed.
1211 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001212 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213 case CCValAssign::Full: break;
1214 case CCValAssign::SExt:
1215 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1216 break;
1217 case CCValAssign::ZExt:
1218 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1219 break;
1220 case CCValAssign::AExt:
1221 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1222 break;
1223 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001224 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001225 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001226 }
1227
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001228 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001229 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 if (VA.getLocVT() == MVT::v2f64) {
1231 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1232 DAG.getConstant(0, MVT::i32));
1233 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1234 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001235
Dan Gohman98ca4f22009-08-05 01:29:28 +00001236 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001237 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1238
1239 VA = ArgLocs[++i]; // skip ahead to next loc
1240 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001241 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001242 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1243 } else {
1244 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001245
Dan Gohman98ca4f22009-08-05 01:29:28 +00001246 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1247 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001248 }
1249 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001250 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001251 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001252 }
1253 } else if (VA.isRegLoc()) {
1254 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001255 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001256 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001257
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1259 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001260 }
Evan Chenga8e29892007-01-19 07:51:42 +00001261 }
1262
1263 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001264 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001265 &MemOpChains[0], MemOpChains.size());
1266
1267 // Build a sequence of copy-to-reg nodes chained together with token chain
1268 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001270 // Tail call byval lowering might overwrite argument registers so in case of
1271 // tail call optimization the copies to registers are lowered later.
1272 if (!isTailCall)
1273 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1274 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1275 RegsToPass[i].second, InFlag);
1276 InFlag = Chain.getValue(1);
1277 }
Evan Chenga8e29892007-01-19 07:51:42 +00001278
Dale Johannesen51e28e62010-06-03 21:09:53 +00001279 // For tail calls lower the arguments to the 'real' stack slot.
1280 if (isTailCall) {
1281 // Force all the incoming stack arguments to be loaded from the stack
1282 // before any new outgoing arguments are stored to the stack, because the
1283 // outgoing stack slots may alias the incoming argument stack slots, and
1284 // the alias isn't otherwise explicit. This is slightly more conservative
1285 // than necessary, because it means that each store effectively depends
1286 // on every argument instead of just those arguments it would clobber.
1287
1288 // Do not flag preceeding copytoreg stuff together with the following stuff.
1289 InFlag = SDValue();
1290 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1291 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1292 RegsToPass[i].second, InFlag);
1293 InFlag = Chain.getValue(1);
1294 }
1295 InFlag =SDValue();
1296 }
1297
Bill Wendling056292f2008-09-16 21:48:12 +00001298 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1299 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1300 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001301 bool isDirect = false;
1302 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001303 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001304 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001305
1306 if (EnableARMLongCalls) {
1307 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1308 && "long-calls with non-static relocation model!");
1309 // Handle a global address or an external symbol. If it's not one of
1310 // those, the target's already in a register, so we don't need to do
1311 // anything extra.
1312 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001313 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001314 // Create a constant pool entry for the callee address
1315 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1316 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1317 ARMPCLabelIndex,
1318 ARMCP::CPValue, 0);
1319 // Get the address of the callee into a register
1320 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1321 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1322 Callee = DAG.getLoad(getPointerTy(), dl,
1323 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001324 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001325 false, false, 0);
1326 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1327 const char *Sym = S->getSymbol();
1328
1329 // Create a constant pool entry for the callee address
1330 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1331 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1332 Sym, ARMPCLabelIndex, 0);
1333 // Get the address of the callee into a register
1334 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1335 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1336 Callee = DAG.getLoad(getPointerTy(), dl,
1337 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001338 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001339 false, false, 0);
1340 }
1341 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001342 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001343 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001344 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001345 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001346 getTargetMachine().getRelocationModel() != Reloc::Static;
1347 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001348 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001349 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001350 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001351 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001352 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001353 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001354 ARMPCLabelIndex,
1355 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001356 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001358 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001359 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001360 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001361 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001362 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001363 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001364 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001365 } else {
1366 // On ELF targets for PIC code, direct calls should go through the PLT
1367 unsigned OpFlags = 0;
1368 if (Subtarget->isTargetELF() &&
1369 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1370 OpFlags = ARMII::MO_PLT;
1371 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1372 }
Bill Wendling056292f2008-09-16 21:48:12 +00001373 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001374 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001375 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001376 getTargetMachine().getRelocationModel() != Reloc::Static;
1377 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001378 // tBX takes a register source operand.
1379 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001380 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001381 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001382 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001383 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001384 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001385 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001386 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001387 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001388 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001389 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001390 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001391 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001392 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001393 } else {
1394 unsigned OpFlags = 0;
1395 // On ELF targets for PIC code, direct calls should go through the PLT
1396 if (Subtarget->isTargetELF() &&
1397 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1398 OpFlags = ARMII::MO_PLT;
1399 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1400 }
Evan Chenga8e29892007-01-19 07:51:42 +00001401 }
1402
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001403 // FIXME: handle tail calls differently.
1404 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001405 if (Subtarget->isThumb()) {
1406 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001407 CallOpc = ARMISD::CALL_NOLINK;
1408 else
1409 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1410 } else {
1411 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001412 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1413 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001414 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001415
Dan Gohman475871a2008-07-27 21:46:04 +00001416 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001417 Ops.push_back(Chain);
1418 Ops.push_back(Callee);
1419
1420 // Add argument registers to the end of the list so that they are known live
1421 // into the call.
1422 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1423 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1424 RegsToPass[i].second.getValueType()));
1425
Gabor Greifba36cb52008-08-28 21:40:38 +00001426 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001427 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001429 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001430 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001432
Duncan Sands4bdcb612008-07-02 17:40:58 +00001433 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001434 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001435 InFlag = Chain.getValue(1);
1436
Chris Lattnere563bbc2008-10-11 22:08:30 +00001437 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1438 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001440 InFlag = Chain.getValue(1);
1441
Bob Wilson1f595bb2009-04-17 19:07:39 +00001442 // Handle result values, copying them out of physregs into vregs that we
1443 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1445 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001446}
1447
Dale Johannesen51e28e62010-06-03 21:09:53 +00001448/// MatchingStackOffset - Return true if the given stack call argument is
1449/// already available in the same position (relatively) of the caller's
1450/// incoming argument stack.
1451static
1452bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1453 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1454 const ARMInstrInfo *TII) {
1455 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1456 int FI = INT_MAX;
1457 if (Arg.getOpcode() == ISD::CopyFromReg) {
1458 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1459 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1460 return false;
1461 MachineInstr *Def = MRI->getVRegDef(VR);
1462 if (!Def)
1463 return false;
1464 if (!Flags.isByVal()) {
1465 if (!TII->isLoadFromStackSlot(Def, FI))
1466 return false;
1467 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001468 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001469 }
1470 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1471 if (Flags.isByVal())
1472 // ByVal argument is passed in as a pointer but it's now being
1473 // dereferenced. e.g.
1474 // define @foo(%struct.X* %A) {
1475 // tail call @bar(%struct.X* byval %A)
1476 // }
1477 return false;
1478 SDValue Ptr = Ld->getBasePtr();
1479 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1480 if (!FINode)
1481 return false;
1482 FI = FINode->getIndex();
1483 } else
1484 return false;
1485
1486 assert(FI != INT_MAX);
1487 if (!MFI->isFixedObjectIndex(FI))
1488 return false;
1489 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1490}
1491
1492/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1493/// for tail call optimization. Targets which want to do tail call
1494/// optimization should implement this function.
1495bool
1496ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1497 CallingConv::ID CalleeCC,
1498 bool isVarArg,
1499 bool isCalleeStructRet,
1500 bool isCallerStructRet,
1501 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001502 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001503 const SmallVectorImpl<ISD::InputArg> &Ins,
1504 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001505 const Function *CallerF = DAG.getMachineFunction().getFunction();
1506 CallingConv::ID CallerCC = CallerF->getCallingConv();
1507 bool CCMatch = CallerCC == CalleeCC;
1508
1509 // Look for obvious safe cases to perform tail call optimization that do not
1510 // require ABI changes. This is what gcc calls sibcall.
1511
Jim Grosbach7616b642010-06-16 23:45:49 +00001512 // Do not sibcall optimize vararg calls unless the call site is not passing
1513 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001514 if (isVarArg && !Outs.empty())
1515 return false;
1516
1517 // Also avoid sibcall optimization if either caller or callee uses struct
1518 // return semantics.
1519 if (isCalleeStructRet || isCallerStructRet)
1520 return false;
1521
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001522 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001523 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001524 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1525 // LR. This means if we need to reload LR, it takes an extra instructions,
1526 // which outweighs the value of the tail call; but here we don't know yet
1527 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001528 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001529 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001530
1531 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1532 // but we need to make sure there are enough registers; the only valid
1533 // registers are the 4 used for parameters. We don't currently do this
1534 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001535 if (Subtarget->isThumb1Only())
1536 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001537
Dale Johannesen51e28e62010-06-03 21:09:53 +00001538 // If the calling conventions do not match, then we'd better make sure the
1539 // results are returned in the same way as what the caller expects.
1540 if (!CCMatch) {
1541 SmallVector<CCValAssign, 16> RVLocs1;
1542 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1543 RVLocs1, *DAG.getContext());
1544 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1545
1546 SmallVector<CCValAssign, 16> RVLocs2;
1547 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1548 RVLocs2, *DAG.getContext());
1549 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1550
1551 if (RVLocs1.size() != RVLocs2.size())
1552 return false;
1553 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1554 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1555 return false;
1556 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1557 return false;
1558 if (RVLocs1[i].isRegLoc()) {
1559 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1560 return false;
1561 } else {
1562 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1563 return false;
1564 }
1565 }
1566 }
1567
1568 // If the callee takes no arguments then go on to check the results of the
1569 // call.
1570 if (!Outs.empty()) {
1571 // Check if stack adjustment is needed. For now, do not do this if any
1572 // argument is passed on the stack.
1573 SmallVector<CCValAssign, 16> ArgLocs;
1574 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1575 ArgLocs, *DAG.getContext());
1576 CCInfo.AnalyzeCallOperands(Outs,
1577 CCAssignFnForNode(CalleeCC, false, isVarArg));
1578 if (CCInfo.getNextStackOffset()) {
1579 MachineFunction &MF = DAG.getMachineFunction();
1580
1581 // Check if the arguments are already laid out in the right way as
1582 // the caller's fixed stack objects.
1583 MachineFrameInfo *MFI = MF.getFrameInfo();
1584 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1585 const ARMInstrInfo *TII =
1586 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001587 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1588 i != e;
1589 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001590 CCValAssign &VA = ArgLocs[i];
1591 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001592 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001593 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001594 if (VA.getLocInfo() == CCValAssign::Indirect)
1595 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001596 if (VA.needsCustom()) {
1597 // f64 and vector types are split into multiple registers or
1598 // register/stack-slot combinations. The types will not match
1599 // the registers; give up on memory f64 refs until we figure
1600 // out what to do about this.
1601 if (!VA.isRegLoc())
1602 return false;
1603 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001604 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001605 if (RegVT == MVT::v2f64) {
1606 if (!ArgLocs[++i].isRegLoc())
1607 return false;
1608 if (!ArgLocs[++i].isRegLoc())
1609 return false;
1610 }
1611 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001612 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1613 MFI, MRI, TII))
1614 return false;
1615 }
1616 }
1617 }
1618 }
1619
1620 return true;
1621}
1622
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623SDValue
1624ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001625 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001627 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001628 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001629
Bob Wilsondee46d72009-04-17 20:35:10 +00001630 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001632
Bob Wilsondee46d72009-04-17 20:35:10 +00001633 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1635 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001636
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001638 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1639 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001640
1641 // If this is the first return lowered for this function, add
1642 // the regs to the liveout set for the function.
1643 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1644 for (unsigned i = 0; i != RVLocs.size(); ++i)
1645 if (RVLocs[i].isRegLoc())
1646 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001647 }
1648
Bob Wilson1f595bb2009-04-17 19:07:39 +00001649 SDValue Flag;
1650
1651 // Copy the result values into the output registers.
1652 for (unsigned i = 0, realRVLocIdx = 0;
1653 i != RVLocs.size();
1654 ++i, ++realRVLocIdx) {
1655 CCValAssign &VA = RVLocs[i];
1656 assert(VA.isRegLoc() && "Can only return in registers!");
1657
Dan Gohmanc9403652010-07-07 15:54:55 +00001658 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001659
1660 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001661 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001662 case CCValAssign::Full: break;
1663 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001664 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001665 break;
1666 }
1667
Bob Wilson1f595bb2009-04-17 19:07:39 +00001668 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001670 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1672 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001673 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001675
1676 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1677 Flag = Chain.getValue(1);
1678 VA = RVLocs[++i]; // skip ahead to next loc
1679 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1680 HalfGPRs.getValue(1), Flag);
1681 Flag = Chain.getValue(1);
1682 VA = RVLocs[++i]; // skip ahead to next loc
1683
1684 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1686 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001687 }
1688 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1689 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001690 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001692 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001693 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001694 VA = RVLocs[++i]; // skip ahead to next loc
1695 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1696 Flag);
1697 } else
1698 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1699
Bob Wilsondee46d72009-04-17 20:35:10 +00001700 // Guarantee that all emitted copies are
1701 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001702 Flag = Chain.getValue(1);
1703 }
1704
1705 SDValue result;
1706 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001708 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001710
1711 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001712}
1713
Evan Cheng3d2125c2010-11-30 23:55:39 +00001714bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1715 if (N->getNumValues() != 1)
1716 return false;
1717 if (!N->hasNUsesOfValue(1, 0))
1718 return false;
1719
1720 unsigned NumCopies = 0;
1721 SDNode* Copies[2];
1722 SDNode *Use = *N->use_begin();
1723 if (Use->getOpcode() == ISD::CopyToReg) {
1724 Copies[NumCopies++] = Use;
1725 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1726 // f64 returned in a pair of GPRs.
1727 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1728 UI != UE; ++UI) {
1729 if (UI->getOpcode() != ISD::CopyToReg)
1730 return false;
1731 Copies[UI.getUse().getResNo()] = *UI;
1732 ++NumCopies;
1733 }
1734 } else if (Use->getOpcode() == ISD::BITCAST) {
1735 // f32 returned in a single GPR.
1736 if (!Use->hasNUsesOfValue(1, 0))
1737 return false;
1738 Use = *Use->use_begin();
1739 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1740 return false;
1741 Copies[NumCopies++] = Use;
1742 } else {
1743 return false;
1744 }
1745
1746 if (NumCopies != 1 && NumCopies != 2)
1747 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001748
1749 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001750 for (unsigned i = 0; i < NumCopies; ++i) {
1751 SDNode *Copy = Copies[i];
1752 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1753 UI != UE; ++UI) {
1754 if (UI->getOpcode() == ISD::CopyToReg) {
1755 SDNode *Use = *UI;
1756 if (Use == Copies[0] || Use == Copies[1])
1757 continue;
1758 return false;
1759 }
1760 if (UI->getOpcode() != ARMISD::RET_FLAG)
1761 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001762 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001763 }
1764 }
1765
Evan Cheng1bf891a2010-12-01 22:59:46 +00001766 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001767}
1768
Bob Wilsonb62d2572009-11-03 00:02:05 +00001769// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1770// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1771// one of the above mentioned nodes. It has to be wrapped because otherwise
1772// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1773// be used to form addressing mode. These wrapped nodes will be selected
1774// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001775static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001776 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001777 // FIXME there is no actual debug info here
1778 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001779 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001780 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001781 if (CP->isMachineConstantPoolEntry())
1782 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1783 CP->getAlignment());
1784 else
1785 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1786 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001787 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001788}
1789
Jim Grosbache1102ca2010-07-19 17:20:38 +00001790unsigned ARMTargetLowering::getJumpTableEncoding() const {
1791 return MachineJumpTableInfo::EK_Inline;
1792}
1793
Dan Gohmand858e902010-04-17 15:26:15 +00001794SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1795 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001796 MachineFunction &MF = DAG.getMachineFunction();
1797 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1798 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001799 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001800 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001801 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001802 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1803 SDValue CPAddr;
1804 if (RelocM == Reloc::Static) {
1805 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1806 } else {
1807 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001808 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001809 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1810 ARMCP::CPBlockAddress,
1811 PCAdj);
1812 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1813 }
1814 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1815 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001816 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001817 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001818 if (RelocM == Reloc::Static)
1819 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001820 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001821 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001822}
1823
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001824// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001825SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001826ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001827 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001828 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001829 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001830 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001831 MachineFunction &MF = DAG.getMachineFunction();
1832 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1833 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001834 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001835 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001836 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001837 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001839 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001840 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001841 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001843
Evan Chenge7e0d622009-11-06 22:24:13 +00001844 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001845 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001846
1847 // call __tls_get_addr.
1848 ArgListTy Args;
1849 ArgListEntry Entry;
1850 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001851 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001852 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001853 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001854 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001855 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1856 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001858 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001859 return CallResult.first;
1860}
1861
1862// Lower ISD::GlobalTLSAddress using the "initial exec" or
1863// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001864SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001865ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001866 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001867 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001868 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001869 SDValue Offset;
1870 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001871 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001872 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001873 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001874
Chris Lattner4fb63d02009-07-15 04:12:33 +00001875 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001876 MachineFunction &MF = DAG.getMachineFunction();
1877 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1878 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1879 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001880 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1881 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001882 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001883 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001884 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001886 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001887 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001888 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001889 Chain = Offset.getValue(1);
1890
Evan Chenge7e0d622009-11-06 22:24:13 +00001891 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001892 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001893
Evan Cheng9eda6892009-10-31 03:39:36 +00001894 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001895 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001896 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001897 } else {
1898 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001899 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001900 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001902 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001903 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001904 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001905 }
1906
1907 // The address of the thread local variable is the add of the thread
1908 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001909 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001913ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001914 // TODO: implement the "local dynamic" model
1915 assert(Subtarget->isTargetELF() &&
1916 "TLS not implemented for non-ELF targets");
1917 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1918 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1919 // otherwise use the "Local Exec" TLS Model
1920 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1921 return LowerToTLSGeneralDynamicModel(GA, DAG);
1922 else
1923 return LowerToTLSExecModels(GA, DAG);
1924}
1925
Dan Gohman475871a2008-07-27 21:46:04 +00001926SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001927 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001928 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001929 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001930 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001931 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1932 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001933 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001934 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001935 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001936 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001938 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001939 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001940 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001941 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001942 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001943 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001944 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001945 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001946 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001947 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001948 return Result;
1949 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001950 // If we have T2 ops, we can materialize the address directly via movt/movw
1951 // pair. This is always cheaper.
1952 if (Subtarget->useMovt()) {
1953 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001954 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001955 } else {
1956 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1957 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1958 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001959 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001960 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001961 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001962 }
1963}
1964
Dan Gohman475871a2008-07-27 21:46:04 +00001965SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001966 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001967 MachineFunction &MF = DAG.getMachineFunction();
1968 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1969 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001971 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001972 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001973 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001975 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001976 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001977 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001978 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001979 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1980 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001981 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001982 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001983 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001985
Evan Cheng9eda6892009-10-31 03:39:36 +00001986 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001987 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001988 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001989 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001990
1991 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001992 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001993 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001994 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001995
Evan Cheng63476a82009-09-03 07:04:02 +00001996 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001997 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001998 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001999
2000 return Result;
2001}
2002
Dan Gohman475871a2008-07-27 21:46:04 +00002003SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002004 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002005 assert(Subtarget->isTargetELF() &&
2006 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002007 MachineFunction &MF = DAG.getMachineFunction();
2008 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2009 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002010 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002011 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002012 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002013 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2014 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002015 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002016 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002018 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002019 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002020 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002021 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002022 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002023}
2024
Jim Grosbach0e0da732009-05-12 23:59:14 +00002025SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002026ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2027 const {
2028 DebugLoc dl = Op.getDebugLoc();
2029 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2030 Op.getOperand(0), Op.getOperand(1));
2031}
2032
2033SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002034ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2035 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002036 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002037 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2038 Op.getOperand(1), Val);
2039}
2040
2041SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002042ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2043 DebugLoc dl = Op.getDebugLoc();
2044 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2045 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2046}
2047
2048SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002049ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002050 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002051 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002052 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002053 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002054 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002055 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002056 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002057 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2058 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002059 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002060 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002061 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2062 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002063 EVT PtrVT = getPointerTy();
2064 DebugLoc dl = Op.getDebugLoc();
2065 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2066 SDValue CPAddr;
2067 unsigned PCAdj = (RelocM != Reloc::PIC_)
2068 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002069 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002070 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2071 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002072 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002074 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002075 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002076 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002077 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002078
2079 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002080 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002081 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2082 }
2083 return Result;
2084 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002085 }
2086}
2087
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002088static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002089 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002090 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002091 if (!Subtarget->hasDataBarrier()) {
2092 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2093 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2094 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002095 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002096 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002097 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002098 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002099 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002100
2101 SDValue Op5 = Op.getOperand(5);
2102 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2103 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2104 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2105 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2106
2107 ARM_MB::MemBOpt DMBOpt;
2108 if (isDeviceBarrier)
2109 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2110 else
2111 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2112 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2113 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002114}
2115
Evan Chengdfed19f2010-11-03 06:34:55 +00002116static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2117 const ARMSubtarget *Subtarget) {
2118 // ARM pre v5TE and Thumb1 does not have preload instructions.
2119 if (!(Subtarget->isThumb2() ||
2120 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2121 // Just preserve the chain.
2122 return Op.getOperand(0);
2123
2124 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002125 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2126 if (!isRead &&
2127 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2128 // ARMv7 with MP extension has PLDW.
2129 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002130
2131 if (Subtarget->isThumb())
2132 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002133 isRead = ~isRead & 1;
2134 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002135
Evan Cheng416941d2010-11-04 05:19:35 +00002136 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002137 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002138 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2139 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002140}
2141
Dan Gohman1e93df62010-04-17 14:41:14 +00002142static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2143 MachineFunction &MF = DAG.getMachineFunction();
2144 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2145
Evan Chenga8e29892007-01-19 07:51:42 +00002146 // vastart just stores the address of the VarArgsFrameIndex slot into the
2147 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002148 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002149 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002150 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002151 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002152 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2153 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002154}
2155
Dan Gohman475871a2008-07-27 21:46:04 +00002156SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002157ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2158 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002159 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002160 MachineFunction &MF = DAG.getMachineFunction();
2161 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2162
2163 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002164 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002165 RC = ARM::tGPRRegisterClass;
2166 else
2167 RC = ARM::GPRRegisterClass;
2168
2169 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002170 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002171 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002172
2173 SDValue ArgValue2;
2174 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002175 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002176 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002177
2178 // Create load node to retrieve arguments from the stack.
2179 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002180 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002181 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002182 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002183 } else {
2184 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002185 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002186 }
2187
Jim Grosbache5165492009-11-09 00:11:35 +00002188 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002189}
2190
2191SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002193 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 const SmallVectorImpl<ISD::InputArg>
2195 &Ins,
2196 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002197 SmallVectorImpl<SDValue> &InVals)
2198 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199
Bob Wilson1f595bb2009-04-17 19:07:39 +00002200 MachineFunction &MF = DAG.getMachineFunction();
2201 MachineFrameInfo *MFI = MF.getFrameInfo();
2202
Bob Wilson1f595bb2009-04-17 19:07:39 +00002203 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2204
2205 // Assign locations to all of the incoming arguments.
2206 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2208 *DAG.getContext());
2209 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002210 CCAssignFnForNode(CallConv, /* Return*/ false,
2211 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002212
2213 SmallVector<SDValue, 16> ArgValues;
2214
2215 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2216 CCValAssign &VA = ArgLocs[i];
2217
Bob Wilsondee46d72009-04-17 20:35:10 +00002218 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002219 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002220 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002221
Bob Wilson5bafff32009-06-22 23:27:02 +00002222 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002223 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002224 // f64 and vector types are split up into multiple registers or
2225 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002227 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002228 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002229 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002230 SDValue ArgValue2;
2231 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002232 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002233 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2234 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002235 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002236 false, false, 0);
2237 } else {
2238 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2239 Chain, DAG, dl);
2240 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2242 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002243 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002244 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002245 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2246 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002247 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002248
Bob Wilson5bafff32009-06-22 23:27:02 +00002249 } else {
2250 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002251
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002253 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002254 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002255 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002256 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002257 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002259 RC = (AFI->isThumb1OnlyFunction() ?
2260 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002261 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002262 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002263
2264 // Transform the arguments in physical registers into virtual ones.
2265 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002266 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002267 }
2268
2269 // If this is an 8 or 16-bit value, it is really passed promoted
2270 // to 32 bits. Insert an assert[sz]ext to capture this, then
2271 // truncate to the right size.
2272 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002273 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002274 case CCValAssign::Full: break;
2275 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002276 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002277 break;
2278 case CCValAssign::SExt:
2279 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2280 DAG.getValueType(VA.getValVT()));
2281 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2282 break;
2283 case CCValAssign::ZExt:
2284 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2285 DAG.getValueType(VA.getValVT()));
2286 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2287 break;
2288 }
2289
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002291
2292 } else { // VA.isRegLoc()
2293
2294 // sanity check
2295 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002296 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002297
2298 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002299 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002300
Bob Wilsondee46d72009-04-17 20:35:10 +00002301 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002302 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002303 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002304 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002305 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002306 }
2307 }
2308
2309 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002310 if (isVarArg) {
2311 static const unsigned GPRArgRegs[] = {
2312 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2313 };
2314
Bob Wilsondee46d72009-04-17 20:35:10 +00002315 unsigned NumGPRs = CCInfo.getFirstUnallocated
2316 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002317
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002318 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2319 unsigned VARegSize = (4 - NumGPRs) * 4;
2320 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002321 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002322 if (VARegSaveSize) {
2323 // If this function is vararg, store any remaining integer argument regs
2324 // to their spots on the stack so that they may be loaded by deferencing
2325 // the result of va_next.
2326 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002327 AFI->setVarArgsFrameIndex(
2328 MFI->CreateFixedObject(VARegSaveSize,
2329 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002330 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002331 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2332 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002333
Dan Gohman475871a2008-07-27 21:46:04 +00002334 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002335 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002336 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002337 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002338 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002339 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002340 RC = ARM::GPRRegisterClass;
2341
Bob Wilson998e1252009-04-20 18:36:57 +00002342 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002343 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002344 SDValue Store =
2345 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002346 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2347 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002348 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002349 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002350 DAG.getConstant(4, getPointerTy()));
2351 }
2352 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002353 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002354 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002355 } else
2356 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002357 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002358 }
2359
Dan Gohman98ca4f22009-08-05 01:29:28 +00002360 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002361}
2362
2363/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002364static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002365 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002366 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002367 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002368 // Maybe this has already been legalized into the constant pool?
2369 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002370 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002371 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002372 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002373 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002374 }
2375 }
2376 return false;
2377}
2378
Evan Chenga8e29892007-01-19 07:51:42 +00002379/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2380/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002381SDValue
2382ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002383 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002384 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002385 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002386 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002387 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002388 // Constant does not fit, try adjusting it by one?
2389 switch (CC) {
2390 default: break;
2391 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002392 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002393 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002394 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002396 }
2397 break;
2398 case ISD::SETULT:
2399 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002400 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002401 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002402 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002403 }
2404 break;
2405 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002406 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002407 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002408 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002410 }
2411 break;
2412 case ISD::SETULE:
2413 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002414 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002415 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002416 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002417 }
2418 break;
2419 }
2420 }
2421 }
2422
2423 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002424 ARMISD::NodeType CompareType;
2425 switch (CondCode) {
2426 default:
2427 CompareType = ARMISD::CMP;
2428 break;
2429 case ARMCC::EQ:
2430 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002431 // Uses only Z Flag
2432 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002433 break;
2434 }
Evan Cheng218977b2010-07-13 19:27:42 +00002435 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002436 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002437}
2438
2439/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002440SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002441ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002442 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002443 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002444 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002445 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002446 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002447 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2448 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002449}
2450
Bill Wendlingde2b1512010-08-11 08:43:16 +00002451SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2452 SDValue Cond = Op.getOperand(0);
2453 SDValue SelectTrue = Op.getOperand(1);
2454 SDValue SelectFalse = Op.getOperand(2);
2455 DebugLoc dl = Op.getDebugLoc();
2456
2457 // Convert:
2458 //
2459 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2460 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2461 //
2462 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2463 const ConstantSDNode *CMOVTrue =
2464 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2465 const ConstantSDNode *CMOVFalse =
2466 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2467
2468 if (CMOVTrue && CMOVFalse) {
2469 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2470 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2471
2472 SDValue True;
2473 SDValue False;
2474 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2475 True = SelectTrue;
2476 False = SelectFalse;
2477 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2478 True = SelectFalse;
2479 False = SelectTrue;
2480 }
2481
2482 if (True.getNode() && False.getNode()) {
2483 EVT VT = Cond.getValueType();
2484 SDValue ARMcc = Cond.getOperand(2);
2485 SDValue CCR = Cond.getOperand(3);
2486 SDValue Cmp = Cond.getOperand(4);
2487 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2488 }
2489 }
2490 }
2491
2492 return DAG.getSelectCC(dl, Cond,
2493 DAG.getConstant(0, Cond.getValueType()),
2494 SelectTrue, SelectFalse, ISD::SETNE);
2495}
2496
Dan Gohmand858e902010-04-17 15:26:15 +00002497SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002498 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002499 SDValue LHS = Op.getOperand(0);
2500 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002501 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002502 SDValue TrueVal = Op.getOperand(2);
2503 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002504 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002505
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002507 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002509 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2510 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002511 }
2512
2513 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002514 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002515
Evan Cheng218977b2010-07-13 19:27:42 +00002516 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2517 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002519 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002520 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002521 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002522 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002523 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002524 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002525 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002526 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002527 }
2528 return Result;
2529}
2530
Evan Cheng218977b2010-07-13 19:27:42 +00002531/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2532/// to morph to an integer compare sequence.
2533static bool canChangeToInt(SDValue Op, bool &SeenZero,
2534 const ARMSubtarget *Subtarget) {
2535 SDNode *N = Op.getNode();
2536 if (!N->hasOneUse())
2537 // Otherwise it requires moving the value from fp to integer registers.
2538 return false;
2539 if (!N->getNumValues())
2540 return false;
2541 EVT VT = Op.getValueType();
2542 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2543 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2544 // vmrs are very slow, e.g. cortex-a8.
2545 return false;
2546
2547 if (isFloatingPointZero(Op)) {
2548 SeenZero = true;
2549 return true;
2550 }
2551 return ISD::isNormalLoad(N);
2552}
2553
2554static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2555 if (isFloatingPointZero(Op))
2556 return DAG.getConstant(0, MVT::i32);
2557
2558 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2559 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002560 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002561 Ld->isVolatile(), Ld->isNonTemporal(),
2562 Ld->getAlignment());
2563
2564 llvm_unreachable("Unknown VFP cmp argument!");
2565}
2566
2567static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2568 SDValue &RetVal1, SDValue &RetVal2) {
2569 if (isFloatingPointZero(Op)) {
2570 RetVal1 = DAG.getConstant(0, MVT::i32);
2571 RetVal2 = DAG.getConstant(0, MVT::i32);
2572 return;
2573 }
2574
2575 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2576 SDValue Ptr = Ld->getBasePtr();
2577 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2578 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002579 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002580 Ld->isVolatile(), Ld->isNonTemporal(),
2581 Ld->getAlignment());
2582
2583 EVT PtrType = Ptr.getValueType();
2584 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2585 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2586 PtrType, Ptr, DAG.getConstant(4, PtrType));
2587 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2588 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002589 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002590 Ld->isVolatile(), Ld->isNonTemporal(),
2591 NewAlign);
2592 return;
2593 }
2594
2595 llvm_unreachable("Unknown VFP cmp argument!");
2596}
2597
2598/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2599/// f32 and even f64 comparisons to integer ones.
2600SDValue
2601ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2602 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002603 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002604 SDValue LHS = Op.getOperand(2);
2605 SDValue RHS = Op.getOperand(3);
2606 SDValue Dest = Op.getOperand(4);
2607 DebugLoc dl = Op.getDebugLoc();
2608
2609 bool SeenZero = false;
2610 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2611 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002612 // If one of the operand is zero, it's safe to ignore the NaN case since
2613 // we only care about equality comparisons.
2614 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002615 // If unsafe fp math optimization is enabled and there are no othter uses of
2616 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2617 // to an integer comparison.
2618 if (CC == ISD::SETOEQ)
2619 CC = ISD::SETEQ;
2620 else if (CC == ISD::SETUNE)
2621 CC = ISD::SETNE;
2622
2623 SDValue ARMcc;
2624 if (LHS.getValueType() == MVT::f32) {
2625 LHS = bitcastf32Toi32(LHS, DAG);
2626 RHS = bitcastf32Toi32(RHS, DAG);
2627 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2628 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2629 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2630 Chain, Dest, ARMcc, CCR, Cmp);
2631 }
2632
2633 SDValue LHS1, LHS2;
2634 SDValue RHS1, RHS2;
2635 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2636 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2637 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2638 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002639 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002640 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2641 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2642 }
2643
2644 return SDValue();
2645}
2646
2647SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2648 SDValue Chain = Op.getOperand(0);
2649 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2650 SDValue LHS = Op.getOperand(2);
2651 SDValue RHS = Op.getOperand(3);
2652 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002653 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002654
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002656 SDValue ARMcc;
2657 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002658 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002660 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002661 }
2662
Owen Anderson825b72b2009-08-11 20:47:22 +00002663 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002664
2665 if (UnsafeFPMath &&
2666 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2667 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2668 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2669 if (Result.getNode())
2670 return Result;
2671 }
2672
Evan Chenga8e29892007-01-19 07:51:42 +00002673 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002674 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002675
Evan Cheng218977b2010-07-13 19:27:42 +00002676 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2677 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002678 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002679 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002680 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002681 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002682 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002683 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2684 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002685 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002686 }
2687 return Res;
2688}
2689
Dan Gohmand858e902010-04-17 15:26:15 +00002690SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002691 SDValue Chain = Op.getOperand(0);
2692 SDValue Table = Op.getOperand(1);
2693 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002694 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002695
Owen Andersone50ed302009-08-10 22:56:29 +00002696 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002697 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2698 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002699 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002700 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002701 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002702 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2703 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002704 if (Subtarget->isThumb2()) {
2705 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2706 // which does another jump to the destination. This also makes it easier
2707 // to translate it to TBB / TBH later.
2708 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002709 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002710 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002711 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002712 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002713 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002714 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002715 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002716 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002717 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002718 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002719 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002720 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002721 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002722 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002723 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002724 }
Evan Chenga8e29892007-01-19 07:51:42 +00002725}
2726
Bob Wilson76a312b2010-03-19 22:51:32 +00002727static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2728 DebugLoc dl = Op.getDebugLoc();
2729 unsigned Opc;
2730
2731 switch (Op.getOpcode()) {
2732 default:
2733 assert(0 && "Invalid opcode!");
2734 case ISD::FP_TO_SINT:
2735 Opc = ARMISD::FTOSI;
2736 break;
2737 case ISD::FP_TO_UINT:
2738 Opc = ARMISD::FTOUI;
2739 break;
2740 }
2741 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002742 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002743}
2744
2745static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2746 EVT VT = Op.getValueType();
2747 DebugLoc dl = Op.getDebugLoc();
2748 unsigned Opc;
2749
2750 switch (Op.getOpcode()) {
2751 default:
2752 assert(0 && "Invalid opcode!");
2753 case ISD::SINT_TO_FP:
2754 Opc = ARMISD::SITOF;
2755 break;
2756 case ISD::UINT_TO_FP:
2757 Opc = ARMISD::UITOF;
2758 break;
2759 }
2760
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002761 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002762 return DAG.getNode(Opc, dl, VT, Op);
2763}
2764
Evan Cheng515fe3a2010-07-08 02:08:50 +00002765SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002766 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002767 SDValue Tmp0 = Op.getOperand(0);
2768 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002769 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002770 EVT VT = Op.getValueType();
2771 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002772 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002773 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002774 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002775 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002776 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002777 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002778}
2779
Evan Cheng2457f2c2010-05-22 01:47:14 +00002780SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2781 MachineFunction &MF = DAG.getMachineFunction();
2782 MachineFrameInfo *MFI = MF.getFrameInfo();
2783 MFI->setReturnAddressIsTaken(true);
2784
2785 EVT VT = Op.getValueType();
2786 DebugLoc dl = Op.getDebugLoc();
2787 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2788 if (Depth) {
2789 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2790 SDValue Offset = DAG.getConstant(4, MVT::i32);
2791 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2792 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002793 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002794 }
2795
2796 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002797 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002798 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2799}
2800
Dan Gohmand858e902010-04-17 15:26:15 +00002801SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002802 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2803 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002804
Owen Andersone50ed302009-08-10 22:56:29 +00002805 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002806 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2807 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002808 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002809 ? ARM::R7 : ARM::R11;
2810 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2811 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002812 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2813 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002814 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002815 return FrameAddr;
2816}
2817
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002818/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002819/// expand a bit convert where either the source or destination type is i64 to
2820/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2821/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2822/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002823static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002824 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2825 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002826 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002827
Bob Wilson9f3f0612010-04-17 05:30:19 +00002828 // This function is only supposed to be called for i64 types, either as the
2829 // source or destination of the bit convert.
2830 EVT SrcVT = Op.getValueType();
2831 EVT DstVT = N->getValueType(0);
2832 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002833 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002834
Bob Wilson9f3f0612010-04-17 05:30:19 +00002835 // Turn i64->f64 into VMOVDRR.
2836 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002837 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2838 DAG.getConstant(0, MVT::i32));
2839 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2840 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002841 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00002842 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002843 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002844
Jim Grosbache5165492009-11-09 00:11:35 +00002845 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002846 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2847 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2848 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2849 // Merge the pieces into a single i64 value.
2850 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2851 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002852
Bob Wilson9f3f0612010-04-17 05:30:19 +00002853 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002854}
2855
Bob Wilson5bafff32009-06-22 23:27:02 +00002856/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002857/// Zero vectors are used to represent vector negation and in those cases
2858/// will be implemented with the NEON VNEG instruction. However, VNEG does
2859/// not support i64 elements, so sometimes the zero vectors will need to be
2860/// explicitly constructed. Regardless, use a canonical VMOV to create the
2861/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002862static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002863 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002864 // The canonical modified immediate encoding of a zero vector is....0!
2865 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2866 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2867 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002868 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002869}
2870
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002871/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2872/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002873SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2874 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002875 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2876 EVT VT = Op.getValueType();
2877 unsigned VTBits = VT.getSizeInBits();
2878 DebugLoc dl = Op.getDebugLoc();
2879 SDValue ShOpLo = Op.getOperand(0);
2880 SDValue ShOpHi = Op.getOperand(1);
2881 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002882 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002883 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002884
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002885 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2886
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002887 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2888 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2889 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2890 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2891 DAG.getConstant(VTBits, MVT::i32));
2892 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2893 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002894 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002895
2896 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2897 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002898 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002899 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002900 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002901 CCR, Cmp);
2902
2903 SDValue Ops[2] = { Lo, Hi };
2904 return DAG.getMergeValues(Ops, 2, dl);
2905}
2906
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002907/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2908/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002909SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2910 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002911 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2912 EVT VT = Op.getValueType();
2913 unsigned VTBits = VT.getSizeInBits();
2914 DebugLoc dl = Op.getDebugLoc();
2915 SDValue ShOpLo = Op.getOperand(0);
2916 SDValue ShOpHi = Op.getOperand(1);
2917 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002918 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002919
2920 assert(Op.getOpcode() == ISD::SHL_PARTS);
2921 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2922 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2923 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2924 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2925 DAG.getConstant(VTBits, MVT::i32));
2926 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2927 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2928
2929 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2930 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2931 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002932 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002933 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002934 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002935 CCR, Cmp);
2936
2937 SDValue Ops[2] = { Lo, Hi };
2938 return DAG.getMergeValues(Ops, 2, dl);
2939}
2940
Jim Grosbach4725ca72010-09-08 03:54:02 +00002941SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002942 SelectionDAG &DAG) const {
2943 // The rounding mode is in bits 23:22 of the FPSCR.
2944 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2945 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2946 // so that the shift + and get folded into a bitfield extract.
2947 DebugLoc dl = Op.getDebugLoc();
2948 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2949 DAG.getConstant(Intrinsic::arm_get_fpscr,
2950 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002951 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002952 DAG.getConstant(1U << 22, MVT::i32));
2953 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2954 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002955 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002956 DAG.getConstant(3, MVT::i32));
2957}
2958
Jim Grosbach3482c802010-01-18 19:58:49 +00002959static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2960 const ARMSubtarget *ST) {
2961 EVT VT = N->getValueType(0);
2962 DebugLoc dl = N->getDebugLoc();
2963
2964 if (!ST->hasV6T2Ops())
2965 return SDValue();
2966
2967 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2968 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2969}
2970
Bob Wilson5bafff32009-06-22 23:27:02 +00002971static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2972 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002973 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002974 DebugLoc dl = N->getDebugLoc();
2975
Bob Wilsond5448bb2010-11-18 21:16:28 +00002976 if (!VT.isVector())
2977 return SDValue();
2978
Bob Wilson5bafff32009-06-22 23:27:02 +00002979 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00002980 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002981
Bob Wilsond5448bb2010-11-18 21:16:28 +00002982 // Left shifts translate directly to the vshiftu intrinsic.
2983 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00002984 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00002985 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
2986 N->getOperand(0), N->getOperand(1));
2987
2988 assert((N->getOpcode() == ISD::SRA ||
2989 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2990
2991 // NEON uses the same intrinsics for both left and right shifts. For
2992 // right shifts, the shift amounts are negative, so negate the vector of
2993 // shift amounts.
2994 EVT ShiftVT = N->getOperand(1).getValueType();
2995 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2996 getZeroVector(ShiftVT, DAG, dl),
2997 N->getOperand(1));
2998 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2999 Intrinsic::arm_neon_vshifts :
3000 Intrinsic::arm_neon_vshiftu);
3001 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3002 DAG.getConstant(vshiftInt, MVT::i32),
3003 N->getOperand(0), NegatedCount);
3004}
3005
3006static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3007 const ARMSubtarget *ST) {
3008 EVT VT = N->getValueType(0);
3009 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003010
Eli Friedmance392eb2009-08-22 03:13:10 +00003011 // We can get here for a node like i32 = ISD::SHL i32, i64
3012 if (VT != MVT::i64)
3013 return SDValue();
3014
3015 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003016 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003017
Chris Lattner27a6c732007-11-24 07:07:01 +00003018 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3019 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003020 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003021 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003022
Chris Lattner27a6c732007-11-24 07:07:01 +00003023 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003024 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003025
Chris Lattner27a6c732007-11-24 07:07:01 +00003026 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003027 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003028 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003029 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003030 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003031
Chris Lattner27a6c732007-11-24 07:07:01 +00003032 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3033 // captures the result into a carry flag.
3034 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003035 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003036
Chris Lattner27a6c732007-11-24 07:07:01 +00003037 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003039
Chris Lattner27a6c732007-11-24 07:07:01 +00003040 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003042}
3043
Bob Wilson5bafff32009-06-22 23:27:02 +00003044static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3045 SDValue TmpOp0, TmpOp1;
3046 bool Invert = false;
3047 bool Swap = false;
3048 unsigned Opc = 0;
3049
3050 SDValue Op0 = Op.getOperand(0);
3051 SDValue Op1 = Op.getOperand(1);
3052 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003053 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003054 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3055 DebugLoc dl = Op.getDebugLoc();
3056
3057 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3058 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003059 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003060 case ISD::SETUNE:
3061 case ISD::SETNE: Invert = true; // Fallthrough
3062 case ISD::SETOEQ:
3063 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3064 case ISD::SETOLT:
3065 case ISD::SETLT: Swap = true; // Fallthrough
3066 case ISD::SETOGT:
3067 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3068 case ISD::SETOLE:
3069 case ISD::SETLE: Swap = true; // Fallthrough
3070 case ISD::SETOGE:
3071 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3072 case ISD::SETUGE: Swap = true; // Fallthrough
3073 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3074 case ISD::SETUGT: Swap = true; // Fallthrough
3075 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3076 case ISD::SETUEQ: Invert = true; // Fallthrough
3077 case ISD::SETONE:
3078 // Expand this to (OLT | OGT).
3079 TmpOp0 = Op0;
3080 TmpOp1 = Op1;
3081 Opc = ISD::OR;
3082 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3083 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3084 break;
3085 case ISD::SETUO: Invert = true; // Fallthrough
3086 case ISD::SETO:
3087 // Expand this to (OLT | OGE).
3088 TmpOp0 = Op0;
3089 TmpOp1 = Op1;
3090 Opc = ISD::OR;
3091 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3092 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3093 break;
3094 }
3095 } else {
3096 // Integer comparisons.
3097 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003098 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003099 case ISD::SETNE: Invert = true;
3100 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3101 case ISD::SETLT: Swap = true;
3102 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3103 case ISD::SETLE: Swap = true;
3104 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3105 case ISD::SETULT: Swap = true;
3106 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3107 case ISD::SETULE: Swap = true;
3108 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3109 }
3110
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003111 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003112 if (Opc == ARMISD::VCEQ) {
3113
3114 SDValue AndOp;
3115 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3116 AndOp = Op0;
3117 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3118 AndOp = Op1;
3119
3120 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003121 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003122 AndOp = AndOp.getOperand(0);
3123
3124 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3125 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003126 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3127 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003128 Invert = !Invert;
3129 }
3130 }
3131 }
3132
3133 if (Swap)
3134 std::swap(Op0, Op1);
3135
Owen Andersonc24cb352010-11-08 23:21:22 +00003136 // If one of the operands is a constant vector zero, attempt to fold the
3137 // comparison to a specialized compare-against-zero form.
3138 SDValue SingleOp;
3139 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3140 SingleOp = Op0;
3141 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3142 if (Opc == ARMISD::VCGE)
3143 Opc = ARMISD::VCLEZ;
3144 else if (Opc == ARMISD::VCGT)
3145 Opc = ARMISD::VCLTZ;
3146 SingleOp = Op1;
3147 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003148
Owen Andersonc24cb352010-11-08 23:21:22 +00003149 SDValue Result;
3150 if (SingleOp.getNode()) {
3151 switch (Opc) {
3152 case ARMISD::VCEQ:
3153 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3154 case ARMISD::VCGE:
3155 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3156 case ARMISD::VCLEZ:
3157 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3158 case ARMISD::VCGT:
3159 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3160 case ARMISD::VCLTZ:
3161 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3162 default:
3163 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3164 }
3165 } else {
3166 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3167 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003168
3169 if (Invert)
3170 Result = DAG.getNOT(dl, Result, VT);
3171
3172 return Result;
3173}
3174
Bob Wilsond3c42842010-06-14 22:19:57 +00003175/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3176/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003177/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003178static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3179 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003180 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003181 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003182
Bob Wilson827b2102010-06-15 19:05:35 +00003183 // SplatBitSize is set to the smallest size that splats the vector, so a
3184 // zero vector will always have SplatBitSize == 8. However, NEON modified
3185 // immediate instructions others than VMOV do not support the 8-bit encoding
3186 // of a zero vector, and the default encoding of zero is supposed to be the
3187 // 32-bit version.
3188 if (SplatBits == 0)
3189 SplatBitSize = 32;
3190
Bob Wilson5bafff32009-06-22 23:27:02 +00003191 switch (SplatBitSize) {
3192 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003193 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003194 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003195 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003196 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003197 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003198 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003199 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003200 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003201
3202 case 16:
3203 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003204 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003205 if ((SplatBits & ~0xff) == 0) {
3206 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003207 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003208 Imm = SplatBits;
3209 break;
3210 }
3211 if ((SplatBits & ~0xff00) == 0) {
3212 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003213 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003214 Imm = SplatBits >> 8;
3215 break;
3216 }
3217 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003218
3219 case 32:
3220 // NEON's 32-bit VMOV supports splat values where:
3221 // * only one byte is nonzero, or
3222 // * the least significant byte is 0xff and the second byte is nonzero, or
3223 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003224 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003225 if ((SplatBits & ~0xff) == 0) {
3226 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003227 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003228 Imm = SplatBits;
3229 break;
3230 }
3231 if ((SplatBits & ~0xff00) == 0) {
3232 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003233 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003234 Imm = SplatBits >> 8;
3235 break;
3236 }
3237 if ((SplatBits & ~0xff0000) == 0) {
3238 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003239 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003240 Imm = SplatBits >> 16;
3241 break;
3242 }
3243 if ((SplatBits & ~0xff000000) == 0) {
3244 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003245 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003246 Imm = SplatBits >> 24;
3247 break;
3248 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003249
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003250 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3251 if (type == OtherModImm) return SDValue();
3252
Bob Wilson5bafff32009-06-22 23:27:02 +00003253 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003254 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3255 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003256 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003257 Imm = SplatBits >> 8;
3258 SplatBits |= 0xff;
3259 break;
3260 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003261
3262 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003263 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3264 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003265 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003266 Imm = SplatBits >> 16;
3267 SplatBits |= 0xffff;
3268 break;
3269 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003270
3271 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3272 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3273 // VMOV.I32. A (very) minor optimization would be to replicate the value
3274 // and fall through here to test for a valid 64-bit splat. But, then the
3275 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003276 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003277
3278 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003279 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003280 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003281 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003282 uint64_t BitMask = 0xff;
3283 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003284 unsigned ImmMask = 1;
3285 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003287 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003288 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003289 Imm |= ImmMask;
3290 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003291 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003292 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003293 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003294 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003295 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003296 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003297 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003298 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003299 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003300 break;
3301 }
3302
Bob Wilson1a913ed2010-06-11 21:34:50 +00003303 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003304 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003305 return SDValue();
3306 }
3307
Bob Wilsoncba270d2010-07-13 21:16:48 +00003308 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3309 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003310}
3311
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003312static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3313 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003314 unsigned NumElts = VT.getVectorNumElements();
3315 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003316
3317 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3318 if (M[0] < 0)
3319 return false;
3320
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003321 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003322
3323 // If this is a VEXT shuffle, the immediate value is the index of the first
3324 // element. The other shuffle indices must be the successive elements after
3325 // the first one.
3326 unsigned ExpectedElt = Imm;
3327 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003328 // Increment the expected index. If it wraps around, it may still be
3329 // a VEXT but the source vectors must be swapped.
3330 ExpectedElt += 1;
3331 if (ExpectedElt == NumElts * 2) {
3332 ExpectedElt = 0;
3333 ReverseVEXT = true;
3334 }
3335
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003336 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003337 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003338 return false;
3339 }
3340
3341 // Adjust the index value if the source operands will be swapped.
3342 if (ReverseVEXT)
3343 Imm -= NumElts;
3344
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003345 return true;
3346}
3347
Bob Wilson8bb9e482009-07-26 00:39:34 +00003348/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3349/// instruction with the specified blocksize. (The order of the elements
3350/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003351static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3352 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003353 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3354 "Only possible block sizes for VREV are: 16, 32, 64");
3355
Bob Wilson8bb9e482009-07-26 00:39:34 +00003356 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003357 if (EltSz == 64)
3358 return false;
3359
3360 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003361 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003362 // If the first shuffle index is UNDEF, be optimistic.
3363 if (M[0] < 0)
3364 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003365
3366 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3367 return false;
3368
3369 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003370 if (M[i] < 0) continue; // ignore UNDEF indices
3371 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003372 return false;
3373 }
3374
3375 return true;
3376}
3377
Bob Wilsonc692cb72009-08-21 20:54:19 +00003378static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3379 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003380 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3381 if (EltSz == 64)
3382 return false;
3383
Bob Wilsonc692cb72009-08-21 20:54:19 +00003384 unsigned NumElts = VT.getVectorNumElements();
3385 WhichResult = (M[0] == 0 ? 0 : 1);
3386 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003387 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3388 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003389 return false;
3390 }
3391 return true;
3392}
3393
Bob Wilson324f4f12009-12-03 06:40:55 +00003394/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3395/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3396/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3397static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3398 unsigned &WhichResult) {
3399 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3400 if (EltSz == 64)
3401 return false;
3402
3403 unsigned NumElts = VT.getVectorNumElements();
3404 WhichResult = (M[0] == 0 ? 0 : 1);
3405 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003406 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3407 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003408 return false;
3409 }
3410 return true;
3411}
3412
Bob Wilsonc692cb72009-08-21 20:54:19 +00003413static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3414 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003415 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3416 if (EltSz == 64)
3417 return false;
3418
Bob Wilsonc692cb72009-08-21 20:54:19 +00003419 unsigned NumElts = VT.getVectorNumElements();
3420 WhichResult = (M[0] == 0 ? 0 : 1);
3421 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003422 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003423 if ((unsigned) M[i] != 2 * i + WhichResult)
3424 return false;
3425 }
3426
3427 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003428 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003429 return false;
3430
3431 return true;
3432}
3433
Bob Wilson324f4f12009-12-03 06:40:55 +00003434/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3435/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3436/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3437static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3438 unsigned &WhichResult) {
3439 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3440 if (EltSz == 64)
3441 return false;
3442
3443 unsigned Half = VT.getVectorNumElements() / 2;
3444 WhichResult = (M[0] == 0 ? 0 : 1);
3445 for (unsigned j = 0; j != 2; ++j) {
3446 unsigned Idx = WhichResult;
3447 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003448 int MIdx = M[i + j * Half];
3449 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003450 return false;
3451 Idx += 2;
3452 }
3453 }
3454
3455 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3456 if (VT.is64BitVector() && EltSz == 32)
3457 return false;
3458
3459 return true;
3460}
3461
Bob Wilsonc692cb72009-08-21 20:54:19 +00003462static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3463 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003464 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3465 if (EltSz == 64)
3466 return false;
3467
Bob Wilsonc692cb72009-08-21 20:54:19 +00003468 unsigned NumElts = VT.getVectorNumElements();
3469 WhichResult = (M[0] == 0 ? 0 : 1);
3470 unsigned Idx = WhichResult * NumElts / 2;
3471 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003472 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3473 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003474 return false;
3475 Idx += 1;
3476 }
3477
3478 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003479 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003480 return false;
3481
3482 return true;
3483}
3484
Bob Wilson324f4f12009-12-03 06:40:55 +00003485/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3486/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3487/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3488static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3489 unsigned &WhichResult) {
3490 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3491 if (EltSz == 64)
3492 return false;
3493
3494 unsigned NumElts = VT.getVectorNumElements();
3495 WhichResult = (M[0] == 0 ? 0 : 1);
3496 unsigned Idx = WhichResult * NumElts / 2;
3497 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003498 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3499 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003500 return false;
3501 Idx += 1;
3502 }
3503
3504 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3505 if (VT.is64BitVector() && EltSz == 32)
3506 return false;
3507
3508 return true;
3509}
3510
Dale Johannesenf630c712010-07-29 20:10:08 +00003511// If N is an integer constant that can be moved into a register in one
3512// instruction, return an SDValue of such a constant (will become a MOV
3513// instruction). Otherwise return null.
3514static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3515 const ARMSubtarget *ST, DebugLoc dl) {
3516 uint64_t Val;
3517 if (!isa<ConstantSDNode>(N))
3518 return SDValue();
3519 Val = cast<ConstantSDNode>(N)->getZExtValue();
3520
3521 if (ST->isThumb1Only()) {
3522 if (Val <= 255 || ~Val <= 255)
3523 return DAG.getConstant(Val, MVT::i32);
3524 } else {
3525 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3526 return DAG.getConstant(Val, MVT::i32);
3527 }
3528 return SDValue();
3529}
3530
Bob Wilson5bafff32009-06-22 23:27:02 +00003531// If this is a case we can't handle, return null and let the default
3532// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003533SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3534 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003535 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003536 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003537 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003538
3539 APInt SplatBits, SplatUndef;
3540 unsigned SplatBitSize;
3541 bool HasAnyUndefs;
3542 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003543 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003544 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003545 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003546 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003547 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003548 DAG, VmovVT, VT.is128BitVector(),
3549 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003550 if (Val.getNode()) {
3551 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003552 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003553 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003554
3555 // Try an immediate VMVN.
3556 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3557 ((1LL << SplatBitSize) - 1));
3558 Val = isNEONModifiedImm(NegatedImm,
3559 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003560 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003561 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003562 if (Val.getNode()) {
3563 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003564 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003565 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003566 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003567 }
3568
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003569 // Scan through the operands to see if only one value is used.
3570 unsigned NumElts = VT.getVectorNumElements();
3571 bool isOnlyLowElement = true;
3572 bool usesOnlyOneValue = true;
3573 bool isConstant = true;
3574 SDValue Value;
3575 for (unsigned i = 0; i < NumElts; ++i) {
3576 SDValue V = Op.getOperand(i);
3577 if (V.getOpcode() == ISD::UNDEF)
3578 continue;
3579 if (i > 0)
3580 isOnlyLowElement = false;
3581 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3582 isConstant = false;
3583
3584 if (!Value.getNode())
3585 Value = V;
3586 else if (V != Value)
3587 usesOnlyOneValue = false;
3588 }
3589
3590 if (!Value.getNode())
3591 return DAG.getUNDEF(VT);
3592
3593 if (isOnlyLowElement)
3594 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3595
Dale Johannesenf630c712010-07-29 20:10:08 +00003596 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3597
Dale Johannesen575cd142010-10-19 20:00:17 +00003598 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3599 // i32 and try again.
3600 if (usesOnlyOneValue && EltSize <= 32) {
3601 if (!isConstant)
3602 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3603 if (VT.getVectorElementType().isFloatingPoint()) {
3604 SmallVector<SDValue, 8> Ops;
3605 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003606 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003607 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003608 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3609 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003610 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3611 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003612 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003613 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003614 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3615 if (Val.getNode())
3616 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003617 }
3618
3619 // If all elements are constants and the case above didn't get hit, fall back
3620 // to the default expansion, which will generate a load from the constant
3621 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003622 if (isConstant)
3623 return SDValue();
3624
Bob Wilson11a1dff2011-01-07 21:37:30 +00003625 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3626 if (NumElts >= 4) {
3627 SDValue shuffle = ReconstructShuffle(Op, DAG);
3628 if (shuffle != SDValue())
3629 return shuffle;
3630 }
3631
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003632 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003633 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3634 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003635 if (EltSize >= 32) {
3636 // Do the expansion with floating-point types, since that is what the VFP
3637 // registers are defined to use, and since i64 is not legal.
3638 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3639 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003640 SmallVector<SDValue, 8> Ops;
3641 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003642 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003643 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003644 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003645 }
3646
3647 return SDValue();
3648}
3649
Bob Wilson11a1dff2011-01-07 21:37:30 +00003650// Gather data to see if the operation can be modelled as a
3651// shuffle in combination with VEXTs.
3652SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op, SelectionDAG &DAG) const {
3653 DebugLoc dl = Op.getDebugLoc();
3654 EVT VT = Op.getValueType();
3655 unsigned NumElts = VT.getVectorNumElements();
3656
3657 SmallVector<SDValue, 2> SourceVecs;
3658 SmallVector<unsigned, 2> MinElts;
3659 SmallVector<unsigned, 2> MaxElts;
3660
3661 for (unsigned i = 0; i < NumElts; ++i) {
3662 SDValue V = Op.getOperand(i);
3663 if (V.getOpcode() == ISD::UNDEF)
3664 continue;
3665 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3666 // A shuffle can only come from building a vector from various
3667 // elements of other vectors.
3668 return SDValue();
3669 }
3670
3671 // Record this extraction against the appropriate vector if possible...
3672 SDValue SourceVec = V.getOperand(0);
3673 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
3674 bool FoundSource = false;
3675 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
3676 if (SourceVecs[j] == SourceVec) {
3677 if (MinElts[j] > EltNo)
3678 MinElts[j] = EltNo;
3679 if (MaxElts[j] < EltNo)
3680 MaxElts[j] = EltNo;
3681 FoundSource = true;
3682 break;
3683 }
3684 }
3685
3686 // Or record a new source if not...
3687 if (!FoundSource) {
3688 SourceVecs.push_back(SourceVec);
3689 MinElts.push_back(EltNo);
3690 MaxElts.push_back(EltNo);
3691 }
3692 }
3693
3694 // Currently only do something sane when at most two source vectors
3695 // involved.
3696 if (SourceVecs.size() > 2)
3697 return SDValue();
3698
3699 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
3700 int VEXTOffsets[2] = {0, 0};
3701
3702 // This loop extracts the usage patterns of the source vectors
3703 // and prepares appropriate SDValues for a shuffle if possible.
3704 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
3705 if (SourceVecs[i].getValueType() == VT) {
3706 // No VEXT necessary
3707 ShuffleSrcs[i] = SourceVecs[i];
3708 VEXTOffsets[i] = 0;
3709 continue;
3710 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
3711 // It probably isn't worth padding out a smaller vector just to
3712 // break it down again in a shuffle.
3713 return SDValue();
3714 }
3715
3716 unsigned SrcNumElts = SourceVecs[i].getValueType().getVectorNumElements();
3717
3718 // Since only 64-bit and 128-bit vectors are legal on ARM and
3719 // we've eliminated the other cases...
3720 assert(SrcNumElts == 2*NumElts);
3721
3722 if (MaxElts[i] - MinElts[i] >= NumElts) {
3723 // Span too large for a VEXT to cope
3724 return SDValue();
3725 }
3726
3727 if (MinElts[i] >= NumElts) {
3728 // The extraction can just take the second half
3729 VEXTOffsets[i] = NumElts;
3730 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, SourceVecs[i],
3731 DAG.getIntPtrConstant(NumElts));
3732 } else if (MaxElts[i] < NumElts) {
3733 // The extraction can just take the first half
3734 VEXTOffsets[i] = 0;
3735 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, SourceVecs[i],
3736 DAG.getIntPtrConstant(0));
3737 } else {
3738 // An actual VEXT is needed
3739 VEXTOffsets[i] = MinElts[i];
3740 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, SourceVecs[i],
3741 DAG.getIntPtrConstant(0));
3742 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, SourceVecs[i],
3743 DAG.getIntPtrConstant(NumElts));
3744 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
3745 DAG.getConstant(VEXTOffsets[i], MVT::i32));
3746 }
3747 }
3748
3749 SmallVector<int, 8> Mask;
3750
3751 for (unsigned i = 0; i < NumElts; ++i) {
3752 SDValue Entry = Op.getOperand(i);
3753 if (Entry.getOpcode() == ISD::UNDEF) {
3754 Mask.push_back(-1);
3755 continue;
3756 }
3757
3758 SDValue ExtractVec = Entry.getOperand(0);
3759 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i).getOperand(1))->getSExtValue();
3760 if (ExtractVec == SourceVecs[0]) {
3761 Mask.push_back(ExtractElt - VEXTOffsets[0]);
3762 } else {
3763 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
3764 }
3765 }
3766
3767 // Final check before we try to produce nonsense...
3768 if (isShuffleMaskLegal(Mask, VT))
3769 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1], &Mask[0]);
3770
3771 return SDValue();
3772}
3773
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003774/// isShuffleMaskLegal - Targets can use this to indicate that they only
3775/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3776/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3777/// are assumed to be legal.
3778bool
3779ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3780 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003781 if (VT.getVectorNumElements() == 4 &&
3782 (VT.is128BitVector() || VT.is64BitVector())) {
3783 unsigned PFIndexes[4];
3784 for (unsigned i = 0; i != 4; ++i) {
3785 if (M[i] < 0)
3786 PFIndexes[i] = 8;
3787 else
3788 PFIndexes[i] = M[i];
3789 }
3790
3791 // Compute the index in the perfect shuffle table.
3792 unsigned PFTableIndex =
3793 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3794 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3795 unsigned Cost = (PFEntry >> 30);
3796
3797 if (Cost <= 4)
3798 return true;
3799 }
3800
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003801 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003802 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003803
Bob Wilson53dd2452010-06-07 23:53:38 +00003804 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3805 return (EltSize >= 32 ||
3806 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003807 isVREVMask(M, VT, 64) ||
3808 isVREVMask(M, VT, 32) ||
3809 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003810 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3811 isVTRNMask(M, VT, WhichResult) ||
3812 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003813 isVZIPMask(M, VT, WhichResult) ||
3814 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3815 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3816 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003817}
3818
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003819/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3820/// the specified operations to build the shuffle.
3821static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3822 SDValue RHS, SelectionDAG &DAG,
3823 DebugLoc dl) {
3824 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3825 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3826 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3827
3828 enum {
3829 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3830 OP_VREV,
3831 OP_VDUP0,
3832 OP_VDUP1,
3833 OP_VDUP2,
3834 OP_VDUP3,
3835 OP_VEXT1,
3836 OP_VEXT2,
3837 OP_VEXT3,
3838 OP_VUZPL, // VUZP, left result
3839 OP_VUZPR, // VUZP, right result
3840 OP_VZIPL, // VZIP, left result
3841 OP_VZIPR, // VZIP, right result
3842 OP_VTRNL, // VTRN, left result
3843 OP_VTRNR // VTRN, right result
3844 };
3845
3846 if (OpNum == OP_COPY) {
3847 if (LHSID == (1*9+2)*9+3) return LHS;
3848 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3849 return RHS;
3850 }
3851
3852 SDValue OpLHS, OpRHS;
3853 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3854 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3855 EVT VT = OpLHS.getValueType();
3856
3857 switch (OpNum) {
3858 default: llvm_unreachable("Unknown shuffle opcode!");
3859 case OP_VREV:
3860 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3861 case OP_VDUP0:
3862 case OP_VDUP1:
3863 case OP_VDUP2:
3864 case OP_VDUP3:
3865 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003866 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003867 case OP_VEXT1:
3868 case OP_VEXT2:
3869 case OP_VEXT3:
3870 return DAG.getNode(ARMISD::VEXT, dl, VT,
3871 OpLHS, OpRHS,
3872 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3873 case OP_VUZPL:
3874 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003875 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003876 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3877 case OP_VZIPL:
3878 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003879 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003880 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3881 case OP_VTRNL:
3882 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003883 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3884 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003885 }
3886}
3887
Bob Wilson5bafff32009-06-22 23:27:02 +00003888static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003889 SDValue V1 = Op.getOperand(0);
3890 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003891 DebugLoc dl = Op.getDebugLoc();
3892 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003893 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003894 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003895
Bob Wilson28865062009-08-13 02:13:04 +00003896 // Convert shuffles that are directly supported on NEON to target-specific
3897 // DAG nodes, instead of keeping them as shuffles and matching them again
3898 // during code selection. This is more efficient and avoids the possibility
3899 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003900 // FIXME: floating-point vectors should be canonicalized to integer vectors
3901 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003902 SVN->getMask(ShuffleMask);
3903
Bob Wilson53dd2452010-06-07 23:53:38 +00003904 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3905 if (EltSize <= 32) {
3906 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3907 int Lane = SVN->getSplatIndex();
3908 // If this is undef splat, generate it via "just" vdup, if possible.
3909 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003910
Bob Wilson53dd2452010-06-07 23:53:38 +00003911 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3912 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3913 }
3914 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3915 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003916 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003917
3918 bool ReverseVEXT;
3919 unsigned Imm;
3920 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3921 if (ReverseVEXT)
3922 std::swap(V1, V2);
3923 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3924 DAG.getConstant(Imm, MVT::i32));
3925 }
3926
3927 if (isVREVMask(ShuffleMask, VT, 64))
3928 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3929 if (isVREVMask(ShuffleMask, VT, 32))
3930 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3931 if (isVREVMask(ShuffleMask, VT, 16))
3932 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3933
3934 // Check for Neon shuffles that modify both input vectors in place.
3935 // If both results are used, i.e., if there are two shuffles with the same
3936 // source operands and with masks corresponding to both results of one of
3937 // these operations, DAG memoization will ensure that a single node is
3938 // used for both shuffles.
3939 unsigned WhichResult;
3940 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3941 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3942 V1, V2).getValue(WhichResult);
3943 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3944 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3945 V1, V2).getValue(WhichResult);
3946 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3947 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3948 V1, V2).getValue(WhichResult);
3949
3950 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3951 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3952 V1, V1).getValue(WhichResult);
3953 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3954 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3955 V1, V1).getValue(WhichResult);
3956 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3957 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3958 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003959 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003960
Bob Wilsonc692cb72009-08-21 20:54:19 +00003961 // If the shuffle is not directly supported and it has 4 elements, use
3962 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003963 unsigned NumElts = VT.getVectorNumElements();
3964 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003965 unsigned PFIndexes[4];
3966 for (unsigned i = 0; i != 4; ++i) {
3967 if (ShuffleMask[i] < 0)
3968 PFIndexes[i] = 8;
3969 else
3970 PFIndexes[i] = ShuffleMask[i];
3971 }
3972
3973 // Compute the index in the perfect shuffle table.
3974 unsigned PFTableIndex =
3975 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003976 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3977 unsigned Cost = (PFEntry >> 30);
3978
3979 if (Cost <= 4)
3980 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3981 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003982
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003983 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003984 if (EltSize >= 32) {
3985 // Do the expansion with floating-point types, since that is what the VFP
3986 // registers are defined to use, and since i64 is not legal.
3987 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3988 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003989 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
3990 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003991 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003992 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003993 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003994 Ops.push_back(DAG.getUNDEF(EltVT));
3995 else
3996 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3997 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3998 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3999 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004000 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004001 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004002 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004003 }
4004
Bob Wilson22cac0d2009-08-14 05:16:33 +00004005 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004006}
4007
Bob Wilson5bafff32009-06-22 23:27:02 +00004008static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004009 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004010 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004011 if (!isa<ConstantSDNode>(Lane))
4012 return SDValue();
4013
4014 SDValue Vec = Op.getOperand(0);
4015 if (Op.getValueType() == MVT::i32 &&
4016 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4017 DebugLoc dl = Op.getDebugLoc();
4018 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4019 }
4020
4021 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004022}
4023
Bob Wilsona6d65862009-08-03 20:36:38 +00004024static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4025 // The only time a CONCAT_VECTORS operation can have legal types is when
4026 // two 64-bit vectors are concatenated to a 128-bit vector.
4027 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4028 "unexpected CONCAT_VECTORS");
4029 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004031 SDValue Op0 = Op.getOperand(0);
4032 SDValue Op1 = Op.getOperand(1);
4033 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004035 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004036 DAG.getIntPtrConstant(0));
4037 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004039 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004040 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004041 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004042}
4043
Bob Wilson626613d2010-11-23 19:38:38 +00004044/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4045/// element has been zero/sign-extended, depending on the isSigned parameter,
4046/// from an integer type half its size.
4047static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4048 bool isSigned) {
4049 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4050 EVT VT = N->getValueType(0);
4051 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4052 SDNode *BVN = N->getOperand(0).getNode();
4053 if (BVN->getValueType(0) != MVT::v4i32 ||
4054 BVN->getOpcode() != ISD::BUILD_VECTOR)
4055 return false;
4056 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4057 unsigned HiElt = 1 - LoElt;
4058 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4059 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4060 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4061 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4062 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4063 return false;
4064 if (isSigned) {
4065 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4066 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4067 return true;
4068 } else {
4069 if (Hi0->isNullValue() && Hi1->isNullValue())
4070 return true;
4071 }
4072 return false;
4073 }
4074
4075 if (N->getOpcode() != ISD::BUILD_VECTOR)
4076 return false;
4077
4078 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4079 SDNode *Elt = N->getOperand(i).getNode();
4080 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4081 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4082 unsigned HalfSize = EltSize / 2;
4083 if (isSigned) {
4084 int64_t SExtVal = C->getSExtValue();
4085 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4086 return false;
4087 } else {
4088 if ((C->getZExtValue() >> HalfSize) != 0)
4089 return false;
4090 }
4091 continue;
4092 }
4093 return false;
4094 }
4095
4096 return true;
4097}
4098
4099/// isSignExtended - Check if a node is a vector value that is sign-extended
4100/// or a constant BUILD_VECTOR with sign-extended elements.
4101static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4102 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4103 return true;
4104 if (isExtendedBUILD_VECTOR(N, DAG, true))
4105 return true;
4106 return false;
4107}
4108
4109/// isZeroExtended - Check if a node is a vector value that is zero-extended
4110/// or a constant BUILD_VECTOR with zero-extended elements.
4111static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4112 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4113 return true;
4114 if (isExtendedBUILD_VECTOR(N, DAG, false))
4115 return true;
4116 return false;
4117}
4118
4119/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4120/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004121static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4122 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4123 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004124 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4125 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4126 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4127 LD->isNonTemporal(), LD->getAlignment());
4128 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4129 // have been legalized as a BITCAST from v4i32.
4130 if (N->getOpcode() == ISD::BITCAST) {
4131 SDNode *BVN = N->getOperand(0).getNode();
4132 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4133 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4134 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4135 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4136 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4137 }
4138 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4139 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4140 EVT VT = N->getValueType(0);
4141 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4142 unsigned NumElts = VT.getVectorNumElements();
4143 MVT TruncVT = MVT::getIntegerVT(EltSize);
4144 SmallVector<SDValue, 8> Ops;
4145 for (unsigned i = 0; i != NumElts; ++i) {
4146 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4147 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004148 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004149 }
4150 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4151 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004152}
4153
4154static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4155 // Multiplications are only custom-lowered for 128-bit vectors so that
4156 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4157 EVT VT = Op.getValueType();
4158 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4159 SDNode *N0 = Op.getOperand(0).getNode();
4160 SDNode *N1 = Op.getOperand(1).getNode();
4161 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004162 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004163 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004164 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004165 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004166 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004167 // Fall through to expand this. It is not legal.
4168 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004169 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004170 // Other vector multiplications are legal.
4171 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004172
4173 // Legalize to a VMULL instruction.
4174 DebugLoc DL = Op.getDebugLoc();
4175 SDValue Op0 = SkipExtension(N0, DAG);
4176 SDValue Op1 = SkipExtension(N1, DAG);
4177
4178 assert(Op0.getValueType().is64BitVector() &&
4179 Op1.getValueType().is64BitVector() &&
4180 "unexpected types for extended operands to VMULL");
4181 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4182}
4183
Dan Gohmand858e902010-04-17 15:26:15 +00004184SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004185 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004186 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004187 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004188 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004189 case ISD::GlobalAddress:
4190 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4191 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004192 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004193 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004194 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4195 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004196 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004197 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004198 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004199 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004200 case ISD::SINT_TO_FP:
4201 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4202 case ISD::FP_TO_SINT:
4203 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004204 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004205 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004206 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004207 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004208 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004209 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004210 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004211 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4212 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004213 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004214 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004215 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004216 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004217 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004218 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004219 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004220 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004221 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004222 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004223 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004224 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004225 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004226 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004227 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004228 }
Dan Gohman475871a2008-07-27 21:46:04 +00004229 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004230}
4231
Duncan Sands1607f052008-12-01 11:39:25 +00004232/// ReplaceNodeResults - Replace the results of node with an illegal result
4233/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004234void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4235 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004236 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004237 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004238 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004239 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004240 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004241 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004242 case ISD::BITCAST:
4243 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004244 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004245 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004246 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004247 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004248 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004249 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004250 if (Res.getNode())
4251 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004252}
Chris Lattner27a6c732007-11-24 07:07:01 +00004253
Evan Chenga8e29892007-01-19 07:51:42 +00004254//===----------------------------------------------------------------------===//
4255// ARM Scheduler Hooks
4256//===----------------------------------------------------------------------===//
4257
4258MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004259ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4260 MachineBasicBlock *BB,
4261 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004262 unsigned dest = MI->getOperand(0).getReg();
4263 unsigned ptr = MI->getOperand(1).getReg();
4264 unsigned oldval = MI->getOperand(2).getReg();
4265 unsigned newval = MI->getOperand(3).getReg();
4266 unsigned scratch = BB->getParent()->getRegInfo()
4267 .createVirtualRegister(ARM::GPRRegisterClass);
4268 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4269 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004270 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004271
4272 unsigned ldrOpc, strOpc;
4273 switch (Size) {
4274 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004275 case 1:
4276 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
4277 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
4278 break;
4279 case 2:
4280 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4281 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4282 break;
4283 case 4:
4284 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4285 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4286 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004287 }
4288
4289 MachineFunction *MF = BB->getParent();
4290 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4291 MachineFunction::iterator It = BB;
4292 ++It; // insert the new blocks after the current block
4293
4294 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4295 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4296 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4297 MF->insert(It, loop1MBB);
4298 MF->insert(It, loop2MBB);
4299 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004300
4301 // Transfer the remainder of BB and its successor edges to exitMBB.
4302 exitMBB->splice(exitMBB->begin(), BB,
4303 llvm::next(MachineBasicBlock::iterator(MI)),
4304 BB->end());
4305 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004306
4307 // thisMBB:
4308 // ...
4309 // fallthrough --> loop1MBB
4310 BB->addSuccessor(loop1MBB);
4311
4312 // loop1MBB:
4313 // ldrex dest, [ptr]
4314 // cmp dest, oldval
4315 // bne exitMBB
4316 BB = loop1MBB;
4317 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004318 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004319 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004320 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4321 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004322 BB->addSuccessor(loop2MBB);
4323 BB->addSuccessor(exitMBB);
4324
4325 // loop2MBB:
4326 // strex scratch, newval, [ptr]
4327 // cmp scratch, #0
4328 // bne loop1MBB
4329 BB = loop2MBB;
4330 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4331 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004332 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004333 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004334 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4335 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004336 BB->addSuccessor(loop1MBB);
4337 BB->addSuccessor(exitMBB);
4338
4339 // exitMBB:
4340 // ...
4341 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004342
Dan Gohman14152b42010-07-06 20:24:04 +00004343 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004344
Jim Grosbach5278eb82009-12-11 01:42:04 +00004345 return BB;
4346}
4347
4348MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004349ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4350 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004351 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4352 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4353
4354 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004355 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004356 MachineFunction::iterator It = BB;
4357 ++It;
4358
4359 unsigned dest = MI->getOperand(0).getReg();
4360 unsigned ptr = MI->getOperand(1).getReg();
4361 unsigned incr = MI->getOperand(2).getReg();
4362 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004363
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004364 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004365 unsigned ldrOpc, strOpc;
4366 switch (Size) {
4367 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004368 case 1:
4369 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004370 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004371 break;
4372 case 2:
4373 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4374 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4375 break;
4376 case 4:
4377 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4378 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4379 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004380 }
4381
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004382 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4383 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4384 MF->insert(It, loopMBB);
4385 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004386
4387 // Transfer the remainder of BB and its successor edges to exitMBB.
4388 exitMBB->splice(exitMBB->begin(), BB,
4389 llvm::next(MachineBasicBlock::iterator(MI)),
4390 BB->end());
4391 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004392
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004393 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004394 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4395 unsigned scratch2 = (!BinOpcode) ? incr :
4396 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4397
4398 // thisMBB:
4399 // ...
4400 // fallthrough --> loopMBB
4401 BB->addSuccessor(loopMBB);
4402
4403 // loopMBB:
4404 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004405 // <binop> scratch2, dest, incr
4406 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004407 // cmp scratch, #0
4408 // bne- loopMBB
4409 // fallthrough --> exitMBB
4410 BB = loopMBB;
4411 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004412 if (BinOpcode) {
4413 // operand order needs to go the other way for NAND
4414 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4415 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4416 addReg(incr).addReg(dest)).addReg(0);
4417 else
4418 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4419 addReg(dest).addReg(incr)).addReg(0);
4420 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004421
4422 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4423 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004424 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004425 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004426 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4427 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004428
4429 BB->addSuccessor(loopMBB);
4430 BB->addSuccessor(exitMBB);
4431
4432 // exitMBB:
4433 // ...
4434 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004435
Dan Gohman14152b42010-07-06 20:24:04 +00004436 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004437
Jim Grosbachc3c23542009-12-14 04:22:04 +00004438 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004439}
4440
Evan Cheng218977b2010-07-13 19:27:42 +00004441static
4442MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4443 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4444 E = MBB->succ_end(); I != E; ++I)
4445 if (*I != Succ)
4446 return *I;
4447 llvm_unreachable("Expecting a BB with two successors!");
4448}
4449
Jim Grosbache801dc42009-12-12 01:40:06 +00004450MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004451ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004452 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004453 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004454 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004455 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004456 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004457 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004458 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004459 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004460
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004461 case ARM::ATOMIC_LOAD_ADD_I8:
4462 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4463 case ARM::ATOMIC_LOAD_ADD_I16:
4464 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4465 case ARM::ATOMIC_LOAD_ADD_I32:
4466 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004467
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004468 case ARM::ATOMIC_LOAD_AND_I8:
4469 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4470 case ARM::ATOMIC_LOAD_AND_I16:
4471 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4472 case ARM::ATOMIC_LOAD_AND_I32:
4473 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004474
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004475 case ARM::ATOMIC_LOAD_OR_I8:
4476 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4477 case ARM::ATOMIC_LOAD_OR_I16:
4478 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4479 case ARM::ATOMIC_LOAD_OR_I32:
4480 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004481
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004482 case ARM::ATOMIC_LOAD_XOR_I8:
4483 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4484 case ARM::ATOMIC_LOAD_XOR_I16:
4485 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4486 case ARM::ATOMIC_LOAD_XOR_I32:
4487 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004488
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004489 case ARM::ATOMIC_LOAD_NAND_I8:
4490 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4491 case ARM::ATOMIC_LOAD_NAND_I16:
4492 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4493 case ARM::ATOMIC_LOAD_NAND_I32:
4494 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004495
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004496 case ARM::ATOMIC_LOAD_SUB_I8:
4497 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4498 case ARM::ATOMIC_LOAD_SUB_I16:
4499 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4500 case ARM::ATOMIC_LOAD_SUB_I32:
4501 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004502
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004503 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4504 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4505 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004506
4507 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4508 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4509 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004510
Evan Cheng007ea272009-08-12 05:17:19 +00004511 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004512 // To "insert" a SELECT_CC instruction, we actually have to insert the
4513 // diamond control-flow pattern. The incoming instruction knows the
4514 // destination vreg to set, the condition code register to branch on, the
4515 // true/false values to select between, and a branch opcode to use.
4516 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004517 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004518 ++It;
4519
4520 // thisMBB:
4521 // ...
4522 // TrueVal = ...
4523 // cmpTY ccX, r1, r2
4524 // bCC copy1MBB
4525 // fallthrough --> copy0MBB
4526 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004527 MachineFunction *F = BB->getParent();
4528 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4529 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004530 F->insert(It, copy0MBB);
4531 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004532
4533 // Transfer the remainder of BB and its successor edges to sinkMBB.
4534 sinkMBB->splice(sinkMBB->begin(), BB,
4535 llvm::next(MachineBasicBlock::iterator(MI)),
4536 BB->end());
4537 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4538
Dan Gohman258c58c2010-07-06 15:49:48 +00004539 BB->addSuccessor(copy0MBB);
4540 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004541
Dan Gohman14152b42010-07-06 20:24:04 +00004542 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4543 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4544
Evan Chenga8e29892007-01-19 07:51:42 +00004545 // copy0MBB:
4546 // %FalseValue = ...
4547 // # fallthrough to sinkMBB
4548 BB = copy0MBB;
4549
4550 // Update machine-CFG edges
4551 BB->addSuccessor(sinkMBB);
4552
4553 // sinkMBB:
4554 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4555 // ...
4556 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004557 BuildMI(*BB, BB->begin(), dl,
4558 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004559 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4560 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4561
Dan Gohman14152b42010-07-06 20:24:04 +00004562 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004563 return BB;
4564 }
Evan Cheng86198642009-08-07 00:34:42 +00004565
Evan Cheng218977b2010-07-13 19:27:42 +00004566 case ARM::BCCi64:
4567 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00004568 // If there is an unconditional branch to the other successor, remove it.
4569 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
4570
Evan Cheng218977b2010-07-13 19:27:42 +00004571 // Compare both parts that make up the double comparison separately for
4572 // equality.
4573 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4574
4575 unsigned LHS1 = MI->getOperand(1).getReg();
4576 unsigned LHS2 = MI->getOperand(2).getReg();
4577 if (RHSisZero) {
4578 AddDefaultPred(BuildMI(BB, dl,
4579 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4580 .addReg(LHS1).addImm(0));
4581 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4582 .addReg(LHS2).addImm(0)
4583 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4584 } else {
4585 unsigned RHS1 = MI->getOperand(3).getReg();
4586 unsigned RHS2 = MI->getOperand(4).getReg();
4587 AddDefaultPred(BuildMI(BB, dl,
4588 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4589 .addReg(LHS1).addReg(RHS1));
4590 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4591 .addReg(LHS2).addReg(RHS2)
4592 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4593 }
4594
4595 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4596 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4597 if (MI->getOperand(0).getImm() == ARMCC::NE)
4598 std::swap(destMBB, exitMBB);
4599
4600 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4601 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4602 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4603 .addMBB(exitMBB);
4604
4605 MI->eraseFromParent(); // The pseudo instruction is gone now.
4606 return BB;
4607 }
Evan Chenga8e29892007-01-19 07:51:42 +00004608 }
4609}
4610
4611//===----------------------------------------------------------------------===//
4612// ARM Optimization Hooks
4613//===----------------------------------------------------------------------===//
4614
Chris Lattnerd1980a52009-03-12 06:52:53 +00004615static
4616SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4617 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004618 SelectionDAG &DAG = DCI.DAG;
4619 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004620 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004621 unsigned Opc = N->getOpcode();
4622 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4623 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4624 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4625 ISD::CondCode CC = ISD::SETCC_INVALID;
4626
4627 if (isSlctCC) {
4628 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4629 } else {
4630 SDValue CCOp = Slct.getOperand(0);
4631 if (CCOp.getOpcode() == ISD::SETCC)
4632 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4633 }
4634
4635 bool DoXform = false;
4636 bool InvCC = false;
4637 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4638 "Bad input!");
4639
4640 if (LHS.getOpcode() == ISD::Constant &&
4641 cast<ConstantSDNode>(LHS)->isNullValue()) {
4642 DoXform = true;
4643 } else if (CC != ISD::SETCC_INVALID &&
4644 RHS.getOpcode() == ISD::Constant &&
4645 cast<ConstantSDNode>(RHS)->isNullValue()) {
4646 std::swap(LHS, RHS);
4647 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004648 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004649 Op0.getOperand(0).getValueType();
4650 bool isInt = OpVT.isInteger();
4651 CC = ISD::getSetCCInverse(CC, isInt);
4652
4653 if (!TLI.isCondCodeLegal(CC, OpVT))
4654 return SDValue(); // Inverse operator isn't legal.
4655
4656 DoXform = true;
4657 InvCC = true;
4658 }
4659
4660 if (DoXform) {
4661 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4662 if (isSlctCC)
4663 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4664 Slct.getOperand(0), Slct.getOperand(1), CC);
4665 SDValue CCOp = Slct.getOperand(0);
4666 if (InvCC)
4667 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4668 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4669 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4670 CCOp, OtherOp, Result);
4671 }
4672 return SDValue();
4673}
4674
Bob Wilson3d5792a2010-07-29 20:34:14 +00004675/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4676/// operands N0 and N1. This is a helper for PerformADDCombine that is
4677/// called with the default operands, and if that fails, with commuted
4678/// operands.
4679static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4680 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004681 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4682 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4683 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4684 if (Result.getNode()) return Result;
4685 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004686 return SDValue();
4687}
4688
Bob Wilson3d5792a2010-07-29 20:34:14 +00004689/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4690///
4691static SDValue PerformADDCombine(SDNode *N,
4692 TargetLowering::DAGCombinerInfo &DCI) {
4693 SDValue N0 = N->getOperand(0);
4694 SDValue N1 = N->getOperand(1);
4695
4696 // First try with the default operand order.
4697 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4698 if (Result.getNode())
4699 return Result;
4700
4701 // If that didn't work, try again with the operands commuted.
4702 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4703}
4704
Chris Lattnerd1980a52009-03-12 06:52:53 +00004705/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004706///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004707static SDValue PerformSUBCombine(SDNode *N,
4708 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004709 SDValue N0 = N->getOperand(0);
4710 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004711
Chris Lattnerd1980a52009-03-12 06:52:53 +00004712 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4713 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4714 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4715 if (Result.getNode()) return Result;
4716 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004717
Chris Lattnerd1980a52009-03-12 06:52:53 +00004718 return SDValue();
4719}
4720
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004721static SDValue PerformMULCombine(SDNode *N,
4722 TargetLowering::DAGCombinerInfo &DCI,
4723 const ARMSubtarget *Subtarget) {
4724 SelectionDAG &DAG = DCI.DAG;
4725
4726 if (Subtarget->isThumb1Only())
4727 return SDValue();
4728
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004729 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4730 return SDValue();
4731
4732 EVT VT = N->getValueType(0);
4733 if (VT != MVT::i32)
4734 return SDValue();
4735
4736 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4737 if (!C)
4738 return SDValue();
4739
4740 uint64_t MulAmt = C->getZExtValue();
4741 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4742 ShiftAmt = ShiftAmt & (32 - 1);
4743 SDValue V = N->getOperand(0);
4744 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004745
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004746 SDValue Res;
4747 MulAmt >>= ShiftAmt;
4748 if (isPowerOf2_32(MulAmt - 1)) {
4749 // (mul x, 2^N + 1) => (add (shl x, N), x)
4750 Res = DAG.getNode(ISD::ADD, DL, VT,
4751 V, DAG.getNode(ISD::SHL, DL, VT,
4752 V, DAG.getConstant(Log2_32(MulAmt-1),
4753 MVT::i32)));
4754 } else if (isPowerOf2_32(MulAmt + 1)) {
4755 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4756 Res = DAG.getNode(ISD::SUB, DL, VT,
4757 DAG.getNode(ISD::SHL, DL, VT,
4758 V, DAG.getConstant(Log2_32(MulAmt+1),
4759 MVT::i32)),
4760 V);
4761 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004762 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004763
4764 if (ShiftAmt != 0)
4765 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4766 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004767
4768 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004769 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004770 return SDValue();
4771}
4772
Owen Anderson080c0922010-11-05 19:27:46 +00004773static SDValue PerformANDCombine(SDNode *N,
4774 TargetLowering::DAGCombinerInfo &DCI) {
4775 // Attempt to use immediate-form VBIC
4776 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4777 DebugLoc dl = N->getDebugLoc();
4778 EVT VT = N->getValueType(0);
4779 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004780
Owen Anderson080c0922010-11-05 19:27:46 +00004781 APInt SplatBits, SplatUndef;
4782 unsigned SplatBitSize;
4783 bool HasAnyUndefs;
4784 if (BVN &&
4785 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4786 if (SplatBitSize <= 64) {
4787 EVT VbicVT;
4788 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
4789 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004790 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004791 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00004792 if (Val.getNode()) {
4793 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004794 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00004795 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004796 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00004797 }
4798 }
4799 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004800
Owen Anderson080c0922010-11-05 19:27:46 +00004801 return SDValue();
4802}
4803
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004804/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4805static SDValue PerformORCombine(SDNode *N,
4806 TargetLowering::DAGCombinerInfo &DCI,
4807 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004808 // Attempt to use immediate-form VORR
4809 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4810 DebugLoc dl = N->getDebugLoc();
4811 EVT VT = N->getValueType(0);
4812 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004813
Owen Anderson60f48702010-11-03 23:15:26 +00004814 APInt SplatBits, SplatUndef;
4815 unsigned SplatBitSize;
4816 bool HasAnyUndefs;
4817 if (BVN && Subtarget->hasNEON() &&
4818 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4819 if (SplatBitSize <= 64) {
4820 EVT VorrVT;
4821 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4822 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004823 DAG, VorrVT, VT.is128BitVector(),
4824 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00004825 if (Val.getNode()) {
4826 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004827 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00004828 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004829 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00004830 }
4831 }
4832 }
4833
Jim Grosbach54238562010-07-17 03:30:54 +00004834 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4835 // reasonable.
4836
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004837 // BFI is only available on V6T2+
4838 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4839 return SDValue();
4840
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004841 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004842 DebugLoc DL = N->getDebugLoc();
4843 // 1) or (and A, mask), val => ARMbfi A, val, mask
4844 // iff (val & mask) == val
4845 //
4846 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4847 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4848 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4849 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4850 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4851 // (i.e., copy a bitfield value into another bitfield of the same width)
4852 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004853 return SDValue();
4854
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004855 if (VT != MVT::i32)
4856 return SDValue();
4857
Evan Cheng30fb13f2010-12-13 20:32:54 +00004858 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00004859
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004860 // The value and the mask need to be constants so we can verify this is
4861 // actually a bitfield set. If the mask is 0xffff, we can do better
4862 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00004863 SDValue MaskOp = N0.getOperand(1);
4864 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
4865 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004866 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004867 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004868 if (Mask == 0xffff)
4869 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004870 SDValue Res;
4871 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004872 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
4873 if (N1C) {
4874 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004875 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00004876 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004877
Evan Chenga9688c42010-12-11 04:11:38 +00004878 if (ARM::isBitFieldInvertedMask(Mask)) {
4879 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004880
Evan Cheng30fb13f2010-12-13 20:32:54 +00004881 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00004882 DAG.getConstant(Val, MVT::i32),
4883 DAG.getConstant(Mask, MVT::i32));
4884
4885 // Do not add new nodes to DAG combiner worklist.
4886 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004887 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004888 }
Jim Grosbach54238562010-07-17 03:30:54 +00004889 } else if (N1.getOpcode() == ISD::AND) {
4890 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004891 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4892 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00004893 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004894 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004895
4896 if (ARM::isBitFieldInvertedMask(Mask) &&
4897 ARM::isBitFieldInvertedMask(~Mask2) &&
4898 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4899 // The pack halfword instruction works better for masks that fit it,
4900 // so use that when it's available.
4901 if (Subtarget->hasT2ExtractPack() &&
4902 (Mask == 0xffff || Mask == 0xffff0000))
4903 return SDValue();
4904 // 2a
4905 unsigned lsb = CountTrailingZeros_32(Mask2);
4906 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4907 DAG.getConstant(lsb, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00004908 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00004909 DAG.getConstant(Mask, MVT::i32));
4910 // Do not add new nodes to DAG combiner worklist.
4911 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004912 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004913 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4914 ARM::isBitFieldInvertedMask(Mask2) &&
4915 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4916 // The pack halfword instruction works better for masks that fit it,
4917 // so use that when it's available.
4918 if (Subtarget->hasT2ExtractPack() &&
4919 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4920 return SDValue();
4921 // 2b
4922 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004923 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00004924 DAG.getConstant(lsb, MVT::i32));
4925 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4926 DAG.getConstant(Mask2, MVT::i32));
4927 // Do not add new nodes to DAG combiner worklist.
4928 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004929 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004930 }
4931 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004932
Evan Cheng30fb13f2010-12-13 20:32:54 +00004933 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
4934 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
4935 ARM::isBitFieldInvertedMask(~Mask)) {
4936 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
4937 // where lsb(mask) == #shamt and masked bits of B are known zero.
4938 SDValue ShAmt = N00.getOperand(1);
4939 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
4940 unsigned LSB = CountTrailingZeros_32(Mask);
4941 if (ShAmtC != LSB)
4942 return SDValue();
4943
4944 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
4945 DAG.getConstant(~Mask, MVT::i32));
4946
4947 // Do not add new nodes to DAG combiner worklist.
4948 DCI.CombineTo(N, Res, false);
4949 }
4950
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004951 return SDValue();
4952}
4953
Evan Cheng0c1aec12010-12-14 03:22:07 +00004954/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
4955/// C1 & C2 == C1.
4956static SDValue PerformBFICombine(SDNode *N,
4957 TargetLowering::DAGCombinerInfo &DCI) {
4958 SDValue N1 = N->getOperand(1);
4959 if (N1.getOpcode() == ISD::AND) {
4960 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4961 if (!N11C)
4962 return SDValue();
4963 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
4964 unsigned Mask2 = N11C->getZExtValue();
4965 if ((Mask & Mask2) == Mask2)
4966 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
4967 N->getOperand(0), N1.getOperand(0),
4968 N->getOperand(2));
4969 }
4970 return SDValue();
4971}
4972
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004973/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4974/// ARMISD::VMOVRRD.
4975static SDValue PerformVMOVRRDCombine(SDNode *N,
4976 TargetLowering::DAGCombinerInfo &DCI) {
4977 // vmovrrd(vmovdrr x, y) -> x,y
4978 SDValue InDouble = N->getOperand(0);
4979 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4980 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4981 return SDValue();
4982}
4983
4984/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4985/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4986static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4987 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4988 SDValue Op0 = N->getOperand(0);
4989 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004990 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004991 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004992 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004993 Op1 = Op1.getOperand(0);
4994 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4995 Op0.getNode() == Op1.getNode() &&
4996 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004997 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004998 N->getValueType(0), Op0.getOperand(0));
4999 return SDValue();
5000}
5001
Bob Wilson31600902010-12-21 06:43:19 +00005002/// PerformSTORECombine - Target-specific dag combine xforms for
5003/// ISD::STORE.
5004static SDValue PerformSTORECombine(SDNode *N,
5005 TargetLowering::DAGCombinerInfo &DCI) {
5006 // Bitcast an i64 store extracted from a vector to f64.
5007 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5008 StoreSDNode *St = cast<StoreSDNode>(N);
5009 SDValue StVal = St->getValue();
5010 if (!ISD::isNormalStore(St) || St->isVolatile() ||
5011 StVal.getValueType() != MVT::i64 ||
5012 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5013 return SDValue();
5014
5015 SelectionDAG &DAG = DCI.DAG;
5016 DebugLoc dl = StVal.getDebugLoc();
5017 SDValue IntVec = StVal.getOperand(0);
5018 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5019 IntVec.getValueType().getVectorNumElements());
5020 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5021 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5022 Vec, StVal.getOperand(1));
5023 dl = N->getDebugLoc();
5024 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5025 // Make the DAGCombiner fold the bitcasts.
5026 DCI.AddToWorklist(Vec.getNode());
5027 DCI.AddToWorklist(ExtElt.getNode());
5028 DCI.AddToWorklist(V.getNode());
5029 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5030 St->getPointerInfo(), St->isVolatile(),
5031 St->isNonTemporal(), St->getAlignment(),
5032 St->getTBAAInfo());
5033}
5034
5035/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5036/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5037/// i64 vector to have f64 elements, since the value can then be loaded
5038/// directly into a VFP register.
5039static bool hasNormalLoadOperand(SDNode *N) {
5040 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5041 for (unsigned i = 0; i < NumElts; ++i) {
5042 SDNode *Elt = N->getOperand(i).getNode();
5043 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5044 return true;
5045 }
5046 return false;
5047}
5048
Bob Wilson75f02882010-09-17 22:59:05 +00005049/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5050/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005051static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5052 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005053 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5054 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5055 // into a pair of GPRs, which is fine when the value is used as a scalar,
5056 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005057 SelectionDAG &DAG = DCI.DAG;
5058 if (N->getNumOperands() == 2) {
5059 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5060 if (RV.getNode())
5061 return RV;
5062 }
Bob Wilson75f02882010-09-17 22:59:05 +00005063
Bob Wilson31600902010-12-21 06:43:19 +00005064 // Load i64 elements as f64 values so that type legalization does not split
5065 // them up into i32 values.
5066 EVT VT = N->getValueType(0);
5067 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
5068 return SDValue();
5069 DebugLoc dl = N->getDebugLoc();
5070 SmallVector<SDValue, 8> Ops;
5071 unsigned NumElts = VT.getVectorNumElements();
5072 for (unsigned i = 0; i < NumElts; ++i) {
5073 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
5074 Ops.push_back(V);
5075 // Make the DAGCombiner fold the bitcast.
5076 DCI.AddToWorklist(V.getNode());
5077 }
5078 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
5079 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
5080 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
5081}
5082
5083/// PerformInsertEltCombine - Target-specific dag combine xforms for
5084/// ISD::INSERT_VECTOR_ELT.
5085static SDValue PerformInsertEltCombine(SDNode *N,
5086 TargetLowering::DAGCombinerInfo &DCI) {
5087 // Bitcast an i64 load inserted into a vector to f64.
5088 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5089 EVT VT = N->getValueType(0);
5090 SDNode *Elt = N->getOperand(1).getNode();
5091 if (VT.getVectorElementType() != MVT::i64 ||
5092 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
5093 return SDValue();
5094
5095 SelectionDAG &DAG = DCI.DAG;
5096 DebugLoc dl = N->getDebugLoc();
5097 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5098 VT.getVectorNumElements());
5099 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
5100 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
5101 // Make the DAGCombiner fold the bitcasts.
5102 DCI.AddToWorklist(Vec.getNode());
5103 DCI.AddToWorklist(V.getNode());
5104 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
5105 Vec, V, N->getOperand(2));
5106 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00005107}
5108
Bob Wilsonf20700c2010-10-27 20:38:28 +00005109/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
5110/// ISD::VECTOR_SHUFFLE.
5111static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
5112 // The LLVM shufflevector instruction does not require the shuffle mask
5113 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
5114 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
5115 // operands do not match the mask length, they are extended by concatenating
5116 // them with undef vectors. That is probably the right thing for other
5117 // targets, but for NEON it is better to concatenate two double-register
5118 // size vector operands into a single quad-register size vector. Do that
5119 // transformation here:
5120 // shuffle(concat(v1, undef), concat(v2, undef)) ->
5121 // shuffle(concat(v1, v2), undef)
5122 SDValue Op0 = N->getOperand(0);
5123 SDValue Op1 = N->getOperand(1);
5124 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
5125 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
5126 Op0.getNumOperands() != 2 ||
5127 Op1.getNumOperands() != 2)
5128 return SDValue();
5129 SDValue Concat0Op1 = Op0.getOperand(1);
5130 SDValue Concat1Op1 = Op1.getOperand(1);
5131 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
5132 Concat1Op1.getOpcode() != ISD::UNDEF)
5133 return SDValue();
5134 // Skip the transformation if any of the types are illegal.
5135 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5136 EVT VT = N->getValueType(0);
5137 if (!TLI.isTypeLegal(VT) ||
5138 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
5139 !TLI.isTypeLegal(Concat1Op1.getValueType()))
5140 return SDValue();
5141
5142 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
5143 Op0.getOperand(0), Op1.getOperand(0));
5144 // Translate the shuffle mask.
5145 SmallVector<int, 16> NewMask;
5146 unsigned NumElts = VT.getVectorNumElements();
5147 unsigned HalfElts = NumElts/2;
5148 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
5149 for (unsigned n = 0; n < NumElts; ++n) {
5150 int MaskElt = SVN->getMaskElt(n);
5151 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005152 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00005153 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005154 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00005155 NewElt = HalfElts + MaskElt - NumElts;
5156 NewMask.push_back(NewElt);
5157 }
5158 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
5159 DAG.getUNDEF(VT), NewMask.data());
5160}
5161
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005162/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
5163/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
5164/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
5165/// return true.
5166static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
5167 SelectionDAG &DAG = DCI.DAG;
5168 EVT VT = N->getValueType(0);
5169 // vldN-dup instructions only support 64-bit vectors for N > 1.
5170 if (!VT.is64BitVector())
5171 return false;
5172
5173 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
5174 SDNode *VLD = N->getOperand(0).getNode();
5175 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
5176 return false;
5177 unsigned NumVecs = 0;
5178 unsigned NewOpc = 0;
5179 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
5180 if (IntNo == Intrinsic::arm_neon_vld2lane) {
5181 NumVecs = 2;
5182 NewOpc = ARMISD::VLD2DUP;
5183 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
5184 NumVecs = 3;
5185 NewOpc = ARMISD::VLD3DUP;
5186 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
5187 NumVecs = 4;
5188 NewOpc = ARMISD::VLD4DUP;
5189 } else {
5190 return false;
5191 }
5192
5193 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
5194 // numbers match the load.
5195 unsigned VLDLaneNo =
5196 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
5197 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5198 UI != UE; ++UI) {
5199 // Ignore uses of the chain result.
5200 if (UI.getUse().getResNo() == NumVecs)
5201 continue;
5202 SDNode *User = *UI;
5203 if (User->getOpcode() != ARMISD::VDUPLANE ||
5204 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
5205 return false;
5206 }
5207
5208 // Create the vldN-dup node.
5209 EVT Tys[5];
5210 unsigned n;
5211 for (n = 0; n < NumVecs; ++n)
5212 Tys[n] = VT;
5213 Tys[n] = MVT::Other;
5214 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
5215 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
5216 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
5217 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
5218 Ops, 2, VLDMemInt->getMemoryVT(),
5219 VLDMemInt->getMemOperand());
5220
5221 // Update the uses.
5222 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5223 UI != UE; ++UI) {
5224 unsigned ResNo = UI.getUse().getResNo();
5225 // Ignore uses of the chain result.
5226 if (ResNo == NumVecs)
5227 continue;
5228 SDNode *User = *UI;
5229 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
5230 }
5231
5232 // Now the vldN-lane intrinsic is dead except for its chain result.
5233 // Update uses of the chain.
5234 std::vector<SDValue> VLDDupResults;
5235 for (unsigned n = 0; n < NumVecs; ++n)
5236 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5237 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5238 DCI.CombineTo(VLD, VLDDupResults);
5239
5240 return true;
5241}
5242
Bob Wilson9e82bf12010-07-14 01:22:12 +00005243/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5244/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005245static SDValue PerformVDUPLANECombine(SDNode *N,
5246 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005247 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005248
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005249 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5250 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5251 if (CombineVLDDUP(N, DCI))
5252 return SDValue(N, 0);
5253
5254 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5255 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005256 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005257 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005258 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005259 return SDValue();
5260
5261 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5262 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5263 // The canonical VMOV for a zero vector uses a 32-bit element size.
5264 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5265 unsigned EltBits;
5266 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5267 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005268 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005269 if (EltSize > VT.getVectorElementType().getSizeInBits())
5270 return SDValue();
5271
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005272 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005273}
5274
Bob Wilson5bafff32009-06-22 23:27:02 +00005275/// getVShiftImm - Check if this is a valid build_vector for the immediate
5276/// operand of a vector shift operation, where all the elements of the
5277/// build_vector must have the same constant integer value.
5278static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5279 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005280 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005281 Op = Op.getOperand(0);
5282 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5283 APInt SplatBits, SplatUndef;
5284 unsigned SplatBitSize;
5285 bool HasAnyUndefs;
5286 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5287 HasAnyUndefs, ElementBits) ||
5288 SplatBitSize > ElementBits)
5289 return false;
5290 Cnt = SplatBits.getSExtValue();
5291 return true;
5292}
5293
5294/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5295/// operand of a vector shift left operation. That value must be in the range:
5296/// 0 <= Value < ElementBits for a left shift; or
5297/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005298static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005299 assert(VT.isVector() && "vector shift count is not a vector type");
5300 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5301 if (! getVShiftImm(Op, ElementBits, Cnt))
5302 return false;
5303 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5304}
5305
5306/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5307/// operand of a vector shift right operation. For a shift opcode, the value
5308/// is positive, but for an intrinsic the value count must be negative. The
5309/// absolute value must be in the range:
5310/// 1 <= |Value| <= ElementBits for a right shift; or
5311/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005312static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005313 int64_t &Cnt) {
5314 assert(VT.isVector() && "vector shift count is not a vector type");
5315 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5316 if (! getVShiftImm(Op, ElementBits, Cnt))
5317 return false;
5318 if (isIntrinsic)
5319 Cnt = -Cnt;
5320 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5321}
5322
5323/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5324static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5325 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5326 switch (IntNo) {
5327 default:
5328 // Don't do anything for most intrinsics.
5329 break;
5330
5331 // Vector shifts: check for immediate versions and lower them.
5332 // Note: This is done during DAG combining instead of DAG legalizing because
5333 // the build_vectors for 64-bit vector element shift counts are generally
5334 // not legal, and it is hard to see their values after they get legalized to
5335 // loads from a constant pool.
5336 case Intrinsic::arm_neon_vshifts:
5337 case Intrinsic::arm_neon_vshiftu:
5338 case Intrinsic::arm_neon_vshiftls:
5339 case Intrinsic::arm_neon_vshiftlu:
5340 case Intrinsic::arm_neon_vshiftn:
5341 case Intrinsic::arm_neon_vrshifts:
5342 case Intrinsic::arm_neon_vrshiftu:
5343 case Intrinsic::arm_neon_vrshiftn:
5344 case Intrinsic::arm_neon_vqshifts:
5345 case Intrinsic::arm_neon_vqshiftu:
5346 case Intrinsic::arm_neon_vqshiftsu:
5347 case Intrinsic::arm_neon_vqshiftns:
5348 case Intrinsic::arm_neon_vqshiftnu:
5349 case Intrinsic::arm_neon_vqshiftnsu:
5350 case Intrinsic::arm_neon_vqrshiftns:
5351 case Intrinsic::arm_neon_vqrshiftnu:
5352 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005353 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005354 int64_t Cnt;
5355 unsigned VShiftOpc = 0;
5356
5357 switch (IntNo) {
5358 case Intrinsic::arm_neon_vshifts:
5359 case Intrinsic::arm_neon_vshiftu:
5360 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5361 VShiftOpc = ARMISD::VSHL;
5362 break;
5363 }
5364 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5365 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5366 ARMISD::VSHRs : ARMISD::VSHRu);
5367 break;
5368 }
5369 return SDValue();
5370
5371 case Intrinsic::arm_neon_vshiftls:
5372 case Intrinsic::arm_neon_vshiftlu:
5373 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5374 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005375 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005376
5377 case Intrinsic::arm_neon_vrshifts:
5378 case Intrinsic::arm_neon_vrshiftu:
5379 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5380 break;
5381 return SDValue();
5382
5383 case Intrinsic::arm_neon_vqshifts:
5384 case Intrinsic::arm_neon_vqshiftu:
5385 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5386 break;
5387 return SDValue();
5388
5389 case Intrinsic::arm_neon_vqshiftsu:
5390 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5391 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005392 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005393
5394 case Intrinsic::arm_neon_vshiftn:
5395 case Intrinsic::arm_neon_vrshiftn:
5396 case Intrinsic::arm_neon_vqshiftns:
5397 case Intrinsic::arm_neon_vqshiftnu:
5398 case Intrinsic::arm_neon_vqshiftnsu:
5399 case Intrinsic::arm_neon_vqrshiftns:
5400 case Intrinsic::arm_neon_vqrshiftnu:
5401 case Intrinsic::arm_neon_vqrshiftnsu:
5402 // Narrowing shifts require an immediate right shift.
5403 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5404 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005405 llvm_unreachable("invalid shift count for narrowing vector shift "
5406 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005407
5408 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005409 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005410 }
5411
5412 switch (IntNo) {
5413 case Intrinsic::arm_neon_vshifts:
5414 case Intrinsic::arm_neon_vshiftu:
5415 // Opcode already set above.
5416 break;
5417 case Intrinsic::arm_neon_vshiftls:
5418 case Intrinsic::arm_neon_vshiftlu:
5419 if (Cnt == VT.getVectorElementType().getSizeInBits())
5420 VShiftOpc = ARMISD::VSHLLi;
5421 else
5422 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5423 ARMISD::VSHLLs : ARMISD::VSHLLu);
5424 break;
5425 case Intrinsic::arm_neon_vshiftn:
5426 VShiftOpc = ARMISD::VSHRN; break;
5427 case Intrinsic::arm_neon_vrshifts:
5428 VShiftOpc = ARMISD::VRSHRs; break;
5429 case Intrinsic::arm_neon_vrshiftu:
5430 VShiftOpc = ARMISD::VRSHRu; break;
5431 case Intrinsic::arm_neon_vrshiftn:
5432 VShiftOpc = ARMISD::VRSHRN; break;
5433 case Intrinsic::arm_neon_vqshifts:
5434 VShiftOpc = ARMISD::VQSHLs; break;
5435 case Intrinsic::arm_neon_vqshiftu:
5436 VShiftOpc = ARMISD::VQSHLu; break;
5437 case Intrinsic::arm_neon_vqshiftsu:
5438 VShiftOpc = ARMISD::VQSHLsu; break;
5439 case Intrinsic::arm_neon_vqshiftns:
5440 VShiftOpc = ARMISD::VQSHRNs; break;
5441 case Intrinsic::arm_neon_vqshiftnu:
5442 VShiftOpc = ARMISD::VQSHRNu; break;
5443 case Intrinsic::arm_neon_vqshiftnsu:
5444 VShiftOpc = ARMISD::VQSHRNsu; break;
5445 case Intrinsic::arm_neon_vqrshiftns:
5446 VShiftOpc = ARMISD::VQRSHRNs; break;
5447 case Intrinsic::arm_neon_vqrshiftnu:
5448 VShiftOpc = ARMISD::VQRSHRNu; break;
5449 case Intrinsic::arm_neon_vqrshiftnsu:
5450 VShiftOpc = ARMISD::VQRSHRNsu; break;
5451 }
5452
5453 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005455 }
5456
5457 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005458 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005459 int64_t Cnt;
5460 unsigned VShiftOpc = 0;
5461
5462 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5463 VShiftOpc = ARMISD::VSLI;
5464 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5465 VShiftOpc = ARMISD::VSRI;
5466 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005467 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005468 }
5469
5470 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5471 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005473 }
5474
5475 case Intrinsic::arm_neon_vqrshifts:
5476 case Intrinsic::arm_neon_vqrshiftu:
5477 // No immediate versions of these to check for.
5478 break;
5479 }
5480
5481 return SDValue();
5482}
5483
5484/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5485/// lowers them. As with the vector shift intrinsics, this is done during DAG
5486/// combining instead of DAG legalizing because the build_vectors for 64-bit
5487/// vector element shift counts are generally not legal, and it is hard to see
5488/// their values after they get legalized to loads from a constant pool.
5489static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
5490 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00005491 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00005492
5493 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00005494 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5495 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00005496 return SDValue();
5497
5498 assert(ST->hasNEON() && "unexpected vector shift");
5499 int64_t Cnt;
5500
5501 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005502 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005503
5504 case ISD::SHL:
5505 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5506 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005508 break;
5509
5510 case ISD::SRA:
5511 case ISD::SRL:
5512 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5513 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5514 ARMISD::VSHRs : ARMISD::VSHRu);
5515 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005517 }
5518 }
5519 return SDValue();
5520}
5521
5522/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5523/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5524static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5525 const ARMSubtarget *ST) {
5526 SDValue N0 = N->getOperand(0);
5527
5528 // Check for sign- and zero-extensions of vector extract operations of 8-
5529 // and 16-bit vector elements. NEON supports these directly. They are
5530 // handled during DAG combining because type legalization will promote them
5531 // to 32-bit types and it is messy to recognize the operations after that.
5532 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5533 SDValue Vec = N0.getOperand(0);
5534 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005535 EVT VT = N->getValueType(0);
5536 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005537 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5538
Owen Anderson825b72b2009-08-11 20:47:22 +00005539 if (VT == MVT::i32 &&
5540 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005541 TLI.isTypeLegal(Vec.getValueType()) &&
5542 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005543
5544 unsigned Opc = 0;
5545 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005546 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005547 case ISD::SIGN_EXTEND:
5548 Opc = ARMISD::VGETLANEs;
5549 break;
5550 case ISD::ZERO_EXTEND:
5551 case ISD::ANY_EXTEND:
5552 Opc = ARMISD::VGETLANEu;
5553 break;
5554 }
5555 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5556 }
5557 }
5558
5559 return SDValue();
5560}
5561
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005562/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5563/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5564static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5565 const ARMSubtarget *ST) {
5566 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005567 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005568 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5569 // a NaN; only do the transformation when it matches that behavior.
5570
5571 // For now only do this when using NEON for FP operations; if using VFP, it
5572 // is not obvious that the benefit outweighs the cost of switching to the
5573 // NEON pipeline.
5574 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5575 N->getValueType(0) != MVT::f32)
5576 return SDValue();
5577
5578 SDValue CondLHS = N->getOperand(0);
5579 SDValue CondRHS = N->getOperand(1);
5580 SDValue LHS = N->getOperand(2);
5581 SDValue RHS = N->getOperand(3);
5582 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5583
5584 unsigned Opcode = 0;
5585 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005586 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005587 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005588 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005589 IsReversed = true ; // x CC y ? y : x
5590 } else {
5591 return SDValue();
5592 }
5593
Bob Wilsone742bb52010-02-24 22:15:53 +00005594 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005595 switch (CC) {
5596 default: break;
5597 case ISD::SETOLT:
5598 case ISD::SETOLE:
5599 case ISD::SETLT:
5600 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005601 case ISD::SETULT:
5602 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005603 // If LHS is NaN, an ordered comparison will be false and the result will
5604 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5605 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5606 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5607 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5608 break;
5609 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5610 // will return -0, so vmin can only be used for unsafe math or if one of
5611 // the operands is known to be nonzero.
5612 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5613 !UnsafeFPMath &&
5614 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5615 break;
5616 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005617 break;
5618
5619 case ISD::SETOGT:
5620 case ISD::SETOGE:
5621 case ISD::SETGT:
5622 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005623 case ISD::SETUGT:
5624 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005625 // If LHS is NaN, an ordered comparison will be false and the result will
5626 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5627 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5628 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5629 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5630 break;
5631 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5632 // will return +0, so vmax can only be used for unsafe math or if one of
5633 // the operands is known to be nonzero.
5634 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5635 !UnsafeFPMath &&
5636 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5637 break;
5638 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005639 break;
5640 }
5641
5642 if (!Opcode)
5643 return SDValue();
5644 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5645}
5646
Dan Gohman475871a2008-07-27 21:46:04 +00005647SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005648 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005649 switch (N->getOpcode()) {
5650 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005651 case ISD::ADD: return PerformADDCombine(N, DCI);
5652 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005653 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005654 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00005655 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00005656 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00005657 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005658 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00005659 case ISD::STORE: return PerformSTORECombine(N, DCI);
5660 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
5661 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005662 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005663 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005664 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005665 case ISD::SHL:
5666 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005667 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005668 case ISD::SIGN_EXTEND:
5669 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005670 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5671 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005672 }
Dan Gohman475871a2008-07-27 21:46:04 +00005673 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005674}
5675
Bill Wendlingaf566342009-08-15 21:21:19 +00005676bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005677 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005678 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005679
5680 switch (VT.getSimpleVT().SimpleTy) {
5681 default:
5682 return false;
5683 case MVT::i8:
5684 case MVT::i16:
5685 case MVT::i32:
5686 return true;
5687 // FIXME: VLD1 etc with standard alignment is legal.
5688 }
5689}
5690
Evan Chenge6c835f2009-08-14 20:09:37 +00005691static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5692 if (V < 0)
5693 return false;
5694
5695 unsigned Scale = 1;
5696 switch (VT.getSimpleVT().SimpleTy) {
5697 default: return false;
5698 case MVT::i1:
5699 case MVT::i8:
5700 // Scale == 1;
5701 break;
5702 case MVT::i16:
5703 // Scale == 2;
5704 Scale = 2;
5705 break;
5706 case MVT::i32:
5707 // Scale == 4;
5708 Scale = 4;
5709 break;
5710 }
5711
5712 if ((V & (Scale - 1)) != 0)
5713 return false;
5714 V /= Scale;
5715 return V == (V & ((1LL << 5) - 1));
5716}
5717
5718static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5719 const ARMSubtarget *Subtarget) {
5720 bool isNeg = false;
5721 if (V < 0) {
5722 isNeg = true;
5723 V = - V;
5724 }
5725
5726 switch (VT.getSimpleVT().SimpleTy) {
5727 default: return false;
5728 case MVT::i1:
5729 case MVT::i8:
5730 case MVT::i16:
5731 case MVT::i32:
5732 // + imm12 or - imm8
5733 if (isNeg)
5734 return V == (V & ((1LL << 8) - 1));
5735 return V == (V & ((1LL << 12) - 1));
5736 case MVT::f32:
5737 case MVT::f64:
5738 // Same as ARM mode. FIXME: NEON?
5739 if (!Subtarget->hasVFP2())
5740 return false;
5741 if ((V & 3) != 0)
5742 return false;
5743 V >>= 2;
5744 return V == (V & ((1LL << 8) - 1));
5745 }
5746}
5747
Evan Chengb01fad62007-03-12 23:30:29 +00005748/// isLegalAddressImmediate - Return true if the integer value can be used
5749/// as the offset of the target addressing mode for load / store of the
5750/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005751static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005752 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005753 if (V == 0)
5754 return true;
5755
Evan Cheng65011532009-03-09 19:15:00 +00005756 if (!VT.isSimple())
5757 return false;
5758
Evan Chenge6c835f2009-08-14 20:09:37 +00005759 if (Subtarget->isThumb1Only())
5760 return isLegalT1AddressImmediate(V, VT);
5761 else if (Subtarget->isThumb2())
5762 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005763
Evan Chenge6c835f2009-08-14 20:09:37 +00005764 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005765 if (V < 0)
5766 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005768 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 case MVT::i1:
5770 case MVT::i8:
5771 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005772 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005773 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005775 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005776 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 case MVT::f32:
5778 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005779 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005780 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005781 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005782 return false;
5783 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005784 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005785 }
Evan Chenga8e29892007-01-19 07:51:42 +00005786}
5787
Evan Chenge6c835f2009-08-14 20:09:37 +00005788bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5789 EVT VT) const {
5790 int Scale = AM.Scale;
5791 if (Scale < 0)
5792 return false;
5793
5794 switch (VT.getSimpleVT().SimpleTy) {
5795 default: return false;
5796 case MVT::i1:
5797 case MVT::i8:
5798 case MVT::i16:
5799 case MVT::i32:
5800 if (Scale == 1)
5801 return true;
5802 // r + r << imm
5803 Scale = Scale & ~1;
5804 return Scale == 2 || Scale == 4 || Scale == 8;
5805 case MVT::i64:
5806 // r + r
5807 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5808 return true;
5809 return false;
5810 case MVT::isVoid:
5811 // Note, we allow "void" uses (basically, uses that aren't loads or
5812 // stores), because arm allows folding a scale into many arithmetic
5813 // operations. This should be made more precise and revisited later.
5814
5815 // Allow r << imm, but the imm has to be a multiple of two.
5816 if (Scale & 1) return false;
5817 return isPowerOf2_32(Scale);
5818 }
5819}
5820
Chris Lattner37caf8c2007-04-09 23:33:39 +00005821/// isLegalAddressingMode - Return true if the addressing mode represented
5822/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005823bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005824 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005825 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005826 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005827 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005828
Chris Lattner37caf8c2007-04-09 23:33:39 +00005829 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005830 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005831 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005832
Chris Lattner37caf8c2007-04-09 23:33:39 +00005833 switch (AM.Scale) {
5834 case 0: // no scale reg, must be "r+i" or "r", or "i".
5835 break;
5836 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005837 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005838 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005839 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005840 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005841 // ARM doesn't support any R+R*scale+imm addr modes.
5842 if (AM.BaseOffs)
5843 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005844
Bob Wilson2c7dab12009-04-08 17:55:28 +00005845 if (!VT.isSimple())
5846 return false;
5847
Evan Chenge6c835f2009-08-14 20:09:37 +00005848 if (Subtarget->isThumb2())
5849 return isLegalT2ScaledAddressingMode(AM, VT);
5850
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005851 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005853 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 case MVT::i1:
5855 case MVT::i8:
5856 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005857 if (Scale < 0) Scale = -Scale;
5858 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005859 return true;
5860 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005861 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005863 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005864 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005865 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005866 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005867 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005868
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005870 // Note, we allow "void" uses (basically, uses that aren't loads or
5871 // stores), because arm allows folding a scale into many arithmetic
5872 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005873
Chris Lattner37caf8c2007-04-09 23:33:39 +00005874 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005875 if (Scale & 1) return false;
5876 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005877 }
5878 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005879 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005880 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005881}
5882
Evan Cheng77e47512009-11-11 19:05:52 +00005883/// isLegalICmpImmediate - Return true if the specified immediate is legal
5884/// icmp immediate, that is the target has icmp instructions which can compare
5885/// a register against the immediate without having to materialize the
5886/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005887bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005888 if (!Subtarget->isThumb())
5889 return ARM_AM::getSOImmVal(Imm) != -1;
5890 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005891 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005892 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005893}
5894
Owen Andersone50ed302009-08-10 22:56:29 +00005895static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005896 bool isSEXTLoad, SDValue &Base,
5897 SDValue &Offset, bool &isInc,
5898 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005899 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5900 return false;
5901
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005903 // AddressingMode 3
5904 Base = Ptr->getOperand(0);
5905 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005906 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005907 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005908 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005909 isInc = false;
5910 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5911 return true;
5912 }
5913 }
5914 isInc = (Ptr->getOpcode() == ISD::ADD);
5915 Offset = Ptr->getOperand(1);
5916 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005917 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005918 // AddressingMode 2
5919 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005920 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005921 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005922 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005923 isInc = false;
5924 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5925 Base = Ptr->getOperand(0);
5926 return true;
5927 }
5928 }
5929
5930 if (Ptr->getOpcode() == ISD::ADD) {
5931 isInc = true;
5932 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5933 if (ShOpcVal != ARM_AM::no_shift) {
5934 Base = Ptr->getOperand(1);
5935 Offset = Ptr->getOperand(0);
5936 } else {
5937 Base = Ptr->getOperand(0);
5938 Offset = Ptr->getOperand(1);
5939 }
5940 return true;
5941 }
5942
5943 isInc = (Ptr->getOpcode() == ISD::ADD);
5944 Base = Ptr->getOperand(0);
5945 Offset = Ptr->getOperand(1);
5946 return true;
5947 }
5948
Jim Grosbache5165492009-11-09 00:11:35 +00005949 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005950 return false;
5951}
5952
Owen Andersone50ed302009-08-10 22:56:29 +00005953static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005954 bool isSEXTLoad, SDValue &Base,
5955 SDValue &Offset, bool &isInc,
5956 SelectionDAG &DAG) {
5957 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5958 return false;
5959
5960 Base = Ptr->getOperand(0);
5961 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5962 int RHSC = (int)RHS->getZExtValue();
5963 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5964 assert(Ptr->getOpcode() == ISD::ADD);
5965 isInc = false;
5966 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5967 return true;
5968 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5969 isInc = Ptr->getOpcode() == ISD::ADD;
5970 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5971 return true;
5972 }
5973 }
5974
5975 return false;
5976}
5977
Evan Chenga8e29892007-01-19 07:51:42 +00005978/// getPreIndexedAddressParts - returns true by value, base pointer and
5979/// offset pointer and addressing mode by reference if the node's address
5980/// can be legally represented as pre-indexed load / store address.
5981bool
Dan Gohman475871a2008-07-27 21:46:04 +00005982ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5983 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005984 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005985 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005986 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005987 return false;
5988
Owen Andersone50ed302009-08-10 22:56:29 +00005989 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005990 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005991 bool isSEXTLoad = false;
5992 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5993 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005994 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005995 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5996 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5997 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005998 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005999 } else
6000 return false;
6001
6002 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006003 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006004 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006005 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
6006 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006007 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006008 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00006009 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00006010 if (!isLegal)
6011 return false;
6012
6013 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
6014 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006015}
6016
6017/// getPostIndexedAddressParts - returns true by value, base pointer and
6018/// offset pointer and addressing mode by reference if this node can be
6019/// combined with a load / store to form a post-indexed load / store.
6020bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00006021 SDValue &Base,
6022 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006023 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006024 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006025 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006026 return false;
6027
Owen Andersone50ed302009-08-10 22:56:29 +00006028 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006029 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006030 bool isSEXTLoad = false;
6031 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006032 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006033 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006034 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6035 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006036 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006037 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006038 } else
6039 return false;
6040
6041 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006042 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006043 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006044 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00006045 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006046 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006047 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
6048 isInc, DAG);
6049 if (!isLegal)
6050 return false;
6051
Evan Cheng28dad2a2010-05-18 21:31:17 +00006052 if (Ptr != Base) {
6053 // Swap base ptr and offset to catch more post-index load / store when
6054 // it's legal. In Thumb2 mode, offset must be an immediate.
6055 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
6056 !Subtarget->isThumb2())
6057 std::swap(Base, Offset);
6058
6059 // Post-indexed load / store update the base pointer.
6060 if (Ptr != Base)
6061 return false;
6062 }
6063
Evan Chenge88d5ce2009-07-02 07:28:31 +00006064 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
6065 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006066}
6067
Dan Gohman475871a2008-07-27 21:46:04 +00006068void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00006069 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006070 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006071 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006072 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00006073 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006074 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006075 switch (Op.getOpcode()) {
6076 default: break;
6077 case ARMISD::CMOV: {
6078 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00006079 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006080 if (KnownZero == 0 && KnownOne == 0) return;
6081
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006082 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00006083 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
6084 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006085 KnownZero &= KnownZeroRHS;
6086 KnownOne &= KnownOneRHS;
6087 return;
6088 }
6089 }
6090}
6091
6092//===----------------------------------------------------------------------===//
6093// ARM Inline Assembly Support
6094//===----------------------------------------------------------------------===//
6095
6096/// getConstraintType - Given a constraint letter, return the type of
6097/// constraint it is for this target.
6098ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006099ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
6100 if (Constraint.size() == 1) {
6101 switch (Constraint[0]) {
6102 default: break;
6103 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006104 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00006105 }
Evan Chenga8e29892007-01-19 07:51:42 +00006106 }
Chris Lattner4234f572007-03-25 02:14:49 +00006107 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00006108}
6109
John Thompson44ab89e2010-10-29 17:29:13 +00006110/// Examine constraint type and operand type and determine a weight value.
6111/// This object must already have been set up with the operand type
6112/// and the current alternative constraint selected.
6113TargetLowering::ConstraintWeight
6114ARMTargetLowering::getSingleConstraintMatchWeight(
6115 AsmOperandInfo &info, const char *constraint) const {
6116 ConstraintWeight weight = CW_Invalid;
6117 Value *CallOperandVal = info.CallOperandVal;
6118 // If we don't have a value, we can't do a match,
6119 // but allow it at the lowest weight.
6120 if (CallOperandVal == NULL)
6121 return CW_Default;
6122 const Type *type = CallOperandVal->getType();
6123 // Look at the constraint type.
6124 switch (*constraint) {
6125 default:
6126 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6127 break;
6128 case 'l':
6129 if (type->isIntegerTy()) {
6130 if (Subtarget->isThumb())
6131 weight = CW_SpecificReg;
6132 else
6133 weight = CW_Register;
6134 }
6135 break;
6136 case 'w':
6137 if (type->isFloatingPointTy())
6138 weight = CW_Register;
6139 break;
6140 }
6141 return weight;
6142}
6143
Bob Wilson2dc4f542009-03-20 22:42:55 +00006144std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00006145ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006146 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006147 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006148 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00006149 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006150 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006151 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006152 return std::make_pair(0U, ARM::tGPRRegisterClass);
6153 else
6154 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006155 case 'r':
6156 return std::make_pair(0U, ARM::GPRRegisterClass);
6157 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006158 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006159 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00006160 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006161 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00006162 if (VT.getSizeInBits() == 128)
6163 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006164 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006165 }
6166 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006167 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00006168 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006169
Evan Chenga8e29892007-01-19 07:51:42 +00006170 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6171}
6172
6173std::vector<unsigned> ARMTargetLowering::
6174getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006175 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006176 if (Constraint.size() != 1)
6177 return std::vector<unsigned>();
6178
6179 switch (Constraint[0]) { // GCC ARM Constraint Letters
6180 default: break;
6181 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006182 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6183 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6184 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006185 case 'r':
6186 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6187 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6188 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
6189 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006190 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006191 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006192 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
6193 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
6194 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
6195 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
6196 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
6197 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
6198 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
6199 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00006200 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006201 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
6202 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
6203 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
6204 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00006205 if (VT.getSizeInBits() == 128)
6206 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
6207 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006208 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006209 }
6210
6211 return std::vector<unsigned>();
6212}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006213
6214/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6215/// vector. If it is invalid, don't add anything to Ops.
6216void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
6217 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006218 std::vector<SDValue>&Ops,
6219 SelectionDAG &DAG) const {
6220 SDValue Result(0, 0);
6221
6222 switch (Constraint) {
6223 default: break;
6224 case 'I': case 'J': case 'K': case 'L':
6225 case 'M': case 'N': case 'O':
6226 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
6227 if (!C)
6228 return;
6229
6230 int64_t CVal64 = C->getSExtValue();
6231 int CVal = (int) CVal64;
6232 // None of these constraints allow values larger than 32 bits. Check
6233 // that the value fits in an int.
6234 if (CVal != CVal64)
6235 return;
6236
6237 switch (Constraint) {
6238 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006239 if (Subtarget->isThumb1Only()) {
6240 // This must be a constant between 0 and 255, for ADD
6241 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006242 if (CVal >= 0 && CVal <= 255)
6243 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006244 } else if (Subtarget->isThumb2()) {
6245 // A constant that can be used as an immediate value in a
6246 // data-processing instruction.
6247 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6248 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006249 } else {
6250 // A constant that can be used as an immediate value in a
6251 // data-processing instruction.
6252 if (ARM_AM::getSOImmVal(CVal) != -1)
6253 break;
6254 }
6255 return;
6256
6257 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006258 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006259 // This must be a constant between -255 and -1, for negated ADD
6260 // immediates. This can be used in GCC with an "n" modifier that
6261 // prints the negated value, for use with SUB instructions. It is
6262 // not useful otherwise but is implemented for compatibility.
6263 if (CVal >= -255 && CVal <= -1)
6264 break;
6265 } else {
6266 // This must be a constant between -4095 and 4095. It is not clear
6267 // what this constraint is intended for. Implemented for
6268 // compatibility with GCC.
6269 if (CVal >= -4095 && CVal <= 4095)
6270 break;
6271 }
6272 return;
6273
6274 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006275 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006276 // A 32-bit value where only one byte has a nonzero value. Exclude
6277 // zero to match GCC. This constraint is used by GCC internally for
6278 // constants that can be loaded with a move/shift combination.
6279 // It is not useful otherwise but is implemented for compatibility.
6280 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6281 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006282 } else if (Subtarget->isThumb2()) {
6283 // A constant whose bitwise inverse can be used as an immediate
6284 // value in a data-processing instruction. This can be used in GCC
6285 // with a "B" modifier that prints the inverted value, for use with
6286 // BIC and MVN instructions. It is not useful otherwise but is
6287 // implemented for compatibility.
6288 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6289 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006290 } else {
6291 // A constant whose bitwise inverse can be used as an immediate
6292 // value in a data-processing instruction. This can be used in GCC
6293 // with a "B" modifier that prints the inverted value, for use with
6294 // BIC and MVN instructions. It is not useful otherwise but is
6295 // implemented for compatibility.
6296 if (ARM_AM::getSOImmVal(~CVal) != -1)
6297 break;
6298 }
6299 return;
6300
6301 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006302 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006303 // This must be a constant between -7 and 7,
6304 // for 3-operand ADD/SUB immediate instructions.
6305 if (CVal >= -7 && CVal < 7)
6306 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006307 } else if (Subtarget->isThumb2()) {
6308 // A constant whose negation can be used as an immediate value in a
6309 // data-processing instruction. This can be used in GCC with an "n"
6310 // modifier that prints the negated value, for use with SUB
6311 // instructions. It is not useful otherwise but is implemented for
6312 // compatibility.
6313 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6314 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006315 } else {
6316 // A constant whose negation can be used as an immediate value in a
6317 // data-processing instruction. This can be used in GCC with an "n"
6318 // modifier that prints the negated value, for use with SUB
6319 // instructions. It is not useful otherwise but is implemented for
6320 // compatibility.
6321 if (ARM_AM::getSOImmVal(-CVal) != -1)
6322 break;
6323 }
6324 return;
6325
6326 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006327 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006328 // This must be a multiple of 4 between 0 and 1020, for
6329 // ADD sp + immediate.
6330 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6331 break;
6332 } else {
6333 // A power of two or a constant between 0 and 32. This is used in
6334 // GCC for the shift amount on shifted register operands, but it is
6335 // useful in general for any shift amounts.
6336 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6337 break;
6338 }
6339 return;
6340
6341 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006342 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006343 // This must be a constant between 0 and 31, for shift amounts.
6344 if (CVal >= 0 && CVal <= 31)
6345 break;
6346 }
6347 return;
6348
6349 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006350 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006351 // This must be a multiple of 4 between -508 and 508, for
6352 // ADD/SUB sp = sp + immediate.
6353 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6354 break;
6355 }
6356 return;
6357 }
6358 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6359 break;
6360 }
6361
6362 if (Result.getNode()) {
6363 Ops.push_back(Result);
6364 return;
6365 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006366 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006367}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006368
6369bool
6370ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6371 // The ARM target isn't yet aware of offsets.
6372 return false;
6373}
Evan Cheng39382422009-10-28 01:44:26 +00006374
6375int ARM::getVFPf32Imm(const APFloat &FPImm) {
6376 APInt Imm = FPImm.bitcastToAPInt();
6377 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6378 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6379 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6380
6381 // We can handle 4 bits of mantissa.
6382 // mantissa = (16+UInt(e:f:g:h))/16.
6383 if (Mantissa & 0x7ffff)
6384 return -1;
6385 Mantissa >>= 19;
6386 if ((Mantissa & 0xf) != Mantissa)
6387 return -1;
6388
6389 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6390 if (Exp < -3 || Exp > 4)
6391 return -1;
6392 Exp = ((Exp+3) & 0x7) ^ 4;
6393
6394 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6395}
6396
6397int ARM::getVFPf64Imm(const APFloat &FPImm) {
6398 APInt Imm = FPImm.bitcastToAPInt();
6399 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6400 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6401 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6402
6403 // We can handle 4 bits of mantissa.
6404 // mantissa = (16+UInt(e:f:g:h))/16.
6405 if (Mantissa & 0xffffffffffffLL)
6406 return -1;
6407 Mantissa >>= 48;
6408 if ((Mantissa & 0xf) != Mantissa)
6409 return -1;
6410
6411 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6412 if (Exp < -3 || Exp > 4)
6413 return -1;
6414 Exp = ((Exp+3) & 0x7) ^ 4;
6415
6416 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6417}
6418
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006419bool ARM::isBitFieldInvertedMask(unsigned v) {
6420 if (v == 0xffffffff)
6421 return 0;
6422 // there can be 1's on either or both "outsides", all the "inside"
6423 // bits must be 0's
6424 unsigned int lsb = 0, msb = 31;
6425 while (v & (1 << msb)) --msb;
6426 while (v & (1 << lsb)) ++lsb;
6427 for (unsigned int i = lsb; i <= msb; ++i) {
6428 if (v & (1 << i))
6429 return 0;
6430 }
6431 return 1;
6432}
6433
Evan Cheng39382422009-10-28 01:44:26 +00006434/// isFPImmLegal - Returns true if the target can instruction select the
6435/// specified FP immediate natively. If false, the legalizer will
6436/// materialize the FP immediate as a load from a constant pool.
6437bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
6438 if (!Subtarget->hasVFP3())
6439 return false;
6440 if (VT == MVT::f32)
6441 return ARM::getVFPf32Imm(Imm) != -1;
6442 if (VT == MVT::f64)
6443 return ARM::getVFPf64Imm(Imm) != -1;
6444 return false;
6445}
Bob Wilson65ffec42010-09-21 17:56:22 +00006446
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006447/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00006448/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
6449/// specified in the intrinsic calls.
6450bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
6451 const CallInst &I,
6452 unsigned Intrinsic) const {
6453 switch (Intrinsic) {
6454 case Intrinsic::arm_neon_vld1:
6455 case Intrinsic::arm_neon_vld2:
6456 case Intrinsic::arm_neon_vld3:
6457 case Intrinsic::arm_neon_vld4:
6458 case Intrinsic::arm_neon_vld2lane:
6459 case Intrinsic::arm_neon_vld3lane:
6460 case Intrinsic::arm_neon_vld4lane: {
6461 Info.opc = ISD::INTRINSIC_W_CHAIN;
6462 // Conservatively set memVT to the entire set of vectors loaded.
6463 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
6464 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6465 Info.ptrVal = I.getArgOperand(0);
6466 Info.offset = 0;
6467 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6468 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6469 Info.vol = false; // volatile loads with NEON intrinsics not supported
6470 Info.readMem = true;
6471 Info.writeMem = false;
6472 return true;
6473 }
6474 case Intrinsic::arm_neon_vst1:
6475 case Intrinsic::arm_neon_vst2:
6476 case Intrinsic::arm_neon_vst3:
6477 case Intrinsic::arm_neon_vst4:
6478 case Intrinsic::arm_neon_vst2lane:
6479 case Intrinsic::arm_neon_vst3lane:
6480 case Intrinsic::arm_neon_vst4lane: {
6481 Info.opc = ISD::INTRINSIC_VOID;
6482 // Conservatively set memVT to the entire set of vectors stored.
6483 unsigned NumElts = 0;
6484 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
6485 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
6486 if (!ArgTy->isVectorTy())
6487 break;
6488 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
6489 }
6490 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6491 Info.ptrVal = I.getArgOperand(0);
6492 Info.offset = 0;
6493 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6494 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6495 Info.vol = false; // volatile stores with NEON intrinsics not supported
6496 Info.readMem = false;
6497 Info.writeMem = true;
6498 return true;
6499 }
6500 default:
6501 break;
6502 }
6503
6504 return false;
6505}