blob: 29c2270d4ab9ecbf1416c4887c5f5a7a2a2b8101 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Hal Finkel77838f92012-06-04 02:21:00 +000040static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
41cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000042
Hal Finkel71ffcfe2012-06-10 19:32:29 +000043static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
44cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
45
Hal Finkel2d37f7b2013-03-15 15:27:13 +000046static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
47cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
48
Chris Lattnerf0144122009-07-28 03:13:23 +000049static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
50 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000051 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000052
Bill Schmidt240b9b62013-05-13 19:34:37 +000053 if (TM.getSubtargetImpl()->isSVR4ABI())
54 return new PPC64LinuxTargetObjectFile();
55
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000056 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000057}
58
Chris Lattner331d1bc2006-11-02 01:44:04 +000059PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000060 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000061 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000062
Nate Begeman405e3ec2005-10-21 00:02:42 +000063 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000064
Chris Lattnerd145a612005-09-27 22:18:25 +000065 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000066 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000068
Chris Lattner749dc722010-10-10 18:34:00 +000069 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
70 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000071 bool isPPC64 = Subtarget->isPPC64();
72 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000073
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000075 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
76 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
77 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000078
Evan Chengc5484282006-10-04 00:56:09 +000079 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000080 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
81 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000082
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Chris Lattner94e509c2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000096
Dale Johannesen6eaeff22007-10-10 01:01:31 +000097 // This is used in the ppcf128->int sequence. Note it has different semantics
98 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000100
Roman Divacky0016f732012-08-16 18:19:29 +0000101 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000102 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
103 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
104 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
105 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
106 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000107 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000108
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::SREM, MVT::i32, Expand);
111 setOperationAction(ISD::UREM, MVT::i32, Expand);
112 setOperationAction(ISD::SREM, MVT::i64, Expand);
113 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000114
115 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
118 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
119 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
122 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
123 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000124
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000125 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::FSIN , MVT::f64, Expand);
127 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000128 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FREM , MVT::f64, Expand);
130 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000131 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::FSIN , MVT::f32, Expand);
133 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000134 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FREM , MVT::f32, Expand);
136 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000138
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000142 if (!Subtarget->hasFSQRT() &&
143 !(TM.Options.UnsafeFPMath &&
144 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000146
147 if (!Subtarget->hasFSQRT() &&
148 !(TM.Options.UnsafeFPMath &&
149 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Hal Finkel953a7802013-08-19 05:01:02 +0000152 if (Subtarget->hasFCPSGN()) {
153 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
154 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
155 } else {
156 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
157 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
158 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000159
Hal Finkelf5d5c432013-03-29 08:57:48 +0000160 if (Subtarget->hasFPRND()) {
161 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
162 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
163 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel05a4d262013-08-08 04:31:34 +0000164 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000165
166 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
167 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
168 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel05a4d262013-08-08 04:31:34 +0000169 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000170 }
171
Nate Begemand88fc032006-01-14 03:14:10 +0000172 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000175 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
176 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000179 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
180 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000181
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000182 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000183 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000184 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
185 } else {
186 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
187 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
188 }
189
Nate Begeman35ef9132006-01-11 21:21:00 +0000190 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
192 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000194 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::SELECT, MVT::i32, Expand);
196 setOperationAction(ISD::SELECT, MVT::i64, Expand);
197 setOperationAction(ISD::SELECT, MVT::f32, Expand);
198 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000199
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000200 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
202 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000203
Nate Begeman750ac1b2006-02-01 07:19:44 +0000204 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000206
Nate Begeman81e80972006-03-17 01:40:33 +0000207 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000209
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000211
Chris Lattnerf7605322005-08-31 21:09:52 +0000212 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000214
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000215 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
217 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000218
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000219 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
220 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
221 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
222 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000223
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000224 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000226
Hal Finkele9150472013-03-27 19:10:42 +0000227 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000228 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
229 // support continuation, user-level threading, and etc.. As a result, no
230 // other SjLj exception interfaces are implemented and please don't build
231 // your own exception handling based on them.
232 // LLVM/Clang supports zero-cost DWARF exception handling.
233 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
234 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000235
236 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000237 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
239 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000240 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
242 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
243 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
244 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000245 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
247 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Nate Begeman1db3c922008-08-11 17:36:31 +0000249 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000251
252 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000253 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
254 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000255
Nate Begemanacc398c2006-01-25 18:21:52 +0000256 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Evan Cheng769951f2012-07-02 22:39:56 +0000259 if (Subtarget->isSVR4ABI()) {
260 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000261 // VAARG always uses double-word chunks, so promote anything smaller.
262 setOperationAction(ISD::VAARG, MVT::i1, Promote);
263 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
264 setOperationAction(ISD::VAARG, MVT::i8, Promote);
265 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
266 setOperationAction(ISD::VAARG, MVT::i16, Promote);
267 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
268 setOperationAction(ISD::VAARG, MVT::i32, Promote);
269 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
270 setOperationAction(ISD::VAARG, MVT::Other, Expand);
271 } else {
272 // VAARG is custom lowered with the 32-bit SVR4 ABI.
273 setOperationAction(ISD::VAARG, MVT::Other, Custom);
274 setOperationAction(ISD::VAARG, MVT::i64, Custom);
275 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000276 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000278
Roman Divacky6ebf55d2013-07-25 21:36:47 +0000279 if (Subtarget->isSVR4ABI() && !isPPC64)
280 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
281 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
282 else
283 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
284
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000285 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::VAEND , MVT::Other, Expand);
287 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
288 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
289 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
290 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000291
Chris Lattner6d92cad2006-03-26 10:06:40 +0000292 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000295 // To handle counter-based loop conditions.
296 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
297
Dale Johannesen53e4e442008-11-07 22:54:33 +0000298 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
300 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
301 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
302 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
303 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
304 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
305 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
306 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
307 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
308 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
309 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
310 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000311
Evan Cheng769951f2012-07-02 22:39:56 +0000312 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000313 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
315 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
316 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
317 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000318 // This is just the low 32 bits of a (signed) fp->i64 conversion.
319 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000321
Hal Finkel46479192013-04-01 17:52:07 +0000322 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000323 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000324 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000325 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000327 }
328
Hal Finkel46479192013-04-01 17:52:07 +0000329 // With the instructions enabled under FPCVT, we can do everything.
330 if (PPCSubTarget.hasFPCVT()) {
331 if (Subtarget->has64BitSupport()) {
332 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
333 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
334 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
335 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
336 }
337
338 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
339 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
340 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
341 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
342 }
343
Evan Cheng769951f2012-07-02 22:39:56 +0000344 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000345 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000346 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000347 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000349 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
351 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
352 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000353 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000354 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
356 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
357 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000358 }
Evan Chengd30bf012006-03-01 01:11:20 +0000359
Evan Cheng769951f2012-07-02 22:39:56 +0000360 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000361 // First set operation action for all vector types to expand. Then we
362 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
364 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
365 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000366
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000367 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000368 setOperationAction(ISD::ADD , VT, Legal);
369 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000370
Chris Lattner7ff7e672006-04-04 17:25:31 +0000371 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000372 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000374
375 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000376 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000378 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000380 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000382 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000384 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000386 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000388
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000389 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000390 setOperationAction(ISD::MUL , VT, Expand);
391 setOperationAction(ISD::SDIV, VT, Expand);
392 setOperationAction(ISD::SREM, VT, Expand);
393 setOperationAction(ISD::UDIV, VT, Expand);
394 setOperationAction(ISD::UREM, VT, Expand);
395 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkelad3b34d2013-07-08 17:30:25 +0000396 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000397 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000398 setOperationAction(ISD::FSQRT, VT, Expand);
399 setOperationAction(ISD::FLOG, VT, Expand);
400 setOperationAction(ISD::FLOG10, VT, Expand);
401 setOperationAction(ISD::FLOG2, VT, Expand);
402 setOperationAction(ISD::FEXP, VT, Expand);
403 setOperationAction(ISD::FEXP2, VT, Expand);
404 setOperationAction(ISD::FSIN, VT, Expand);
405 setOperationAction(ISD::FCOS, VT, Expand);
406 setOperationAction(ISD::FABS, VT, Expand);
407 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000408 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000409 setOperationAction(ISD::FCEIL, VT, Expand);
410 setOperationAction(ISD::FTRUNC, VT, Expand);
411 setOperationAction(ISD::FRINT, VT, Expand);
412 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000413 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
414 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
415 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
416 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
417 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
418 setOperationAction(ISD::UDIVREM, VT, Expand);
419 setOperationAction(ISD::SDIVREM, VT, Expand);
420 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
421 setOperationAction(ISD::FPOW, VT, Expand);
422 setOperationAction(ISD::CTPOP, VT, Expand);
423 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000424 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000425 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000426 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000427 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000428 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
429
430 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
431 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
432 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
433 setTruncStoreAction(VT, InnerVT, Expand);
434 }
435 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
436 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
437 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000438 }
439
Chris Lattner7ff7e672006-04-04 17:25:31 +0000440 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
441 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000443
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::AND , MVT::v4i32, Legal);
445 setOperationAction(ISD::OR , MVT::v4i32, Legal);
446 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
447 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
448 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
449 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000450 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
451 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
452 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
453 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000454 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
455 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
456 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
457 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000458
Craig Topperc9099502012-04-20 06:31:50 +0000459 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
460 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
461 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
462 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000465 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000466
467 if (TM.Options.UnsafeFPMath) {
468 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
469 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
470 }
471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
473 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
474 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000475
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
477 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000478
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
480 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
481 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
482 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000483
484 // Altivec does not contain unordered floating-point compare instructions
485 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
486 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
487 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
488 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
489 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
490 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel947d4472013-07-08 20:00:03 +0000491
492 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
493 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000494 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000495
Hal Finkel8cc34742012-08-04 14:10:46 +0000496 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000497 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000498 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
499 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000500
Eli Friedman4db5aca2011-08-29 18:23:02 +0000501 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
502 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
504 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000505
Duncan Sands03228082008-11-23 15:47:28 +0000506 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000507 // Altivec instructions set fields to all zeros or all ones.
508 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000509
Evan Cheng769951f2012-07-02 22:39:56 +0000510 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000511 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000512 setExceptionPointerRegister(PPC::X3);
513 setExceptionSelectorRegister(PPC::X4);
514 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000515 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000516 setExceptionPointerRegister(PPC::R3);
517 setExceptionSelectorRegister(PPC::R4);
518 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000519
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000520 // We have target-specific dag combine patterns for the following nodes:
521 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel80d10de2013-05-24 23:00:14 +0000522 setTargetDAGCombine(ISD::LOAD);
Chris Lattner51269842006-03-01 05:50:56 +0000523 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000524 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000525 setTargetDAGCombine(ISD::BSWAP);
Hal Finkel5a0e6042013-05-25 04:05:05 +0000526 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Hal Finkel827307b2013-04-03 04:01:11 +0000528 // Use reciprocal estimates.
529 if (TM.Options.UnsafeFPMath) {
530 setTargetDAGCombine(ISD::FDIV);
531 setTargetDAGCombine(ISD::FSQRT);
532 }
533
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000534 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000535 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000536 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000537 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
538 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000539 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
540 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000541 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
542 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
543 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
544 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
545 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000546 }
547
Hal Finkelc6129162011-10-17 18:53:03 +0000548 setMinFunctionAlignment(2);
549 if (PPCSubTarget.isDarwin())
550 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000551
Evan Cheng769951f2012-07-02 22:39:56 +0000552 if (isPPC64 && Subtarget->isJITCodeModel())
553 // Temporary workaround for the inability of PPC64 JIT to handle jump
554 // tables.
555 setSupportJumpTables(false);
556
Eli Friedman26689ac2011-08-03 21:06:02 +0000557 setInsertFencesForAtomic(true);
558
Hal Finkel768c65f2011-11-22 16:21:04 +0000559 setSchedulingPreference(Sched::Hybrid);
560
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000561 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000562
563 // The Freescale cores does better with aggressive inlining of memcpy and
564 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
565 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
566 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000567 MaxStoresPerMemset = 32;
568 MaxStoresPerMemsetOptSize = 16;
569 MaxStoresPerMemcpy = 32;
570 MaxStoresPerMemcpyOptSize = 8;
571 MaxStoresPerMemmove = 32;
572 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000573
574 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000575 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000576}
577
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000578/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
579/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000580unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000581 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000582 // Darwin passes everything on 4 byte boundary.
583 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
584 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000585
586 // 16byte and wider vectors are passed on 16byte boundary.
587 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
588 if (VTy->getBitWidth() >= 128)
589 return 16;
590
591 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
592 if (PPCSubTarget.isPPC64())
593 return 8;
594
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000595 return 4;
596}
597
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000598const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
599 switch (Opcode) {
600 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000601 case PPCISD::FSEL: return "PPCISD::FSEL";
602 case PPCISD::FCFID: return "PPCISD::FCFID";
603 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
604 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000605 case PPCISD::FRE: return "PPCISD::FRE";
606 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000607 case PPCISD::STFIWX: return "PPCISD::STFIWX";
608 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
609 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
610 case PPCISD::VPERM: return "PPCISD::VPERM";
611 case PPCISD::Hi: return "PPCISD::Hi";
612 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000613 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000614 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
615 case PPCISD::LOAD: return "PPCISD::LOAD";
616 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000617 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
618 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
619 case PPCISD::SRL: return "PPCISD::SRL";
620 case PPCISD::SRA: return "PPCISD::SRA";
621 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000622 case PPCISD::CALL: return "PPCISD::CALL";
623 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000624 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000625 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000626 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000627 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
628 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigand965b20e2013-07-03 17:05:42 +0000629 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng53301922008-07-12 02:23:19 +0000630 case PPCISD::VCMP: return "PPCISD::VCMP";
631 case PPCISD::VCMPo: return "PPCISD::VCMPo";
632 case PPCISD::LBRX: return "PPCISD::LBRX";
633 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000634 case PPCISD::LARX: return "PPCISD::LARX";
635 case PPCISD::STCX: return "PPCISD::STCX";
636 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000637 case PPCISD::BDNZ: return "PPCISD::BDNZ";
638 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng53301922008-07-12 02:23:19 +0000639 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000640 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000641 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000642 case PPCISD::CR6SET: return "PPCISD::CR6SET";
643 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000644 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
645 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
646 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000647 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
648 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000649 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000650 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
651 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
652 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000653 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
654 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
655 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
656 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
657 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000658 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000659 case PPCISD::SC: return "PPCISD::SC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000660 }
661}
662
Matt Arsenault225ed702013-05-18 00:21:46 +0000663EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000664 if (!VT.isVector())
665 return MVT::i32;
666 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000667}
668
Chris Lattner1a635d62006-04-14 06:01:58 +0000669//===----------------------------------------------------------------------===//
670// Node matching predicates, for use by the tblgen matching code.
671//===----------------------------------------------------------------------===//
672
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000673/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000674static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000675 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000676 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000677 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000678 // Maybe this has already been legalized into the constant pool?
679 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000680 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000681 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000682 }
683 return false;
684}
685
Chris Lattnerddb739e2006-04-06 17:23:16 +0000686/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
687/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000688static bool isConstantOrUndef(int Op, int Val) {
689 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000690}
691
692/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
693/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000694bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000695 if (!isUnary) {
696 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000697 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000698 return false;
699 } else {
700 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
702 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000703 return false;
704 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000705 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000706}
707
708/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
709/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000710bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000711 if (!isUnary) {
712 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
714 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000715 return false;
716 } else {
717 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000718 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
719 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
720 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
721 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000722 return false;
723 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000724 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000725}
726
Chris Lattnercaad1632006-04-06 22:02:42 +0000727/// isVMerge - Common function, used to match vmrg* shuffles.
728///
Nate Begeman9008ca62009-04-27 18:41:29 +0000729static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000730 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000732 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000733 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
734 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000735
Chris Lattner116cc482006-04-06 21:11:54 +0000736 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
737 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000738 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000739 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000740 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000741 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000742 return false;
743 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000744 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000745}
746
747/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
748/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000749bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000750 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000751 if (!isUnary)
752 return isVMerge(N, UnitSize, 8, 24);
753 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000754}
755
756/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
757/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000759 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000760 if (!isUnary)
761 return isVMerge(N, UnitSize, 0, 16);
762 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000763}
764
765
Chris Lattnerd0608e12006-04-06 18:26:28 +0000766/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
767/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000768int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000770 "PPC only supports shuffles by bytes!");
771
772 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000773
Chris Lattnerd0608e12006-04-06 18:26:28 +0000774 // Find the first non-undef value in the shuffle mask.
775 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000776 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000777 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000778
Chris Lattnerd0608e12006-04-06 18:26:28 +0000779 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000780
Nate Begeman9008ca62009-04-27 18:41:29 +0000781 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000782 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000783 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000784 if (ShiftAmt < i) return -1;
785 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000786
Chris Lattnerf24380e2006-04-06 22:28:36 +0000787 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000788 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000789 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000790 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000791 return -1;
792 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000794 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000795 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000796 return -1;
797 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000798 return ShiftAmt;
799}
Chris Lattneref819f82006-03-20 06:33:01 +0000800
801/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
802/// specifies a splat of a single element that is suitable for input to
803/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000804bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000806 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Chris Lattner88a99ef2006-03-20 06:37:44 +0000808 // This is a splat operation if each element of the permute is the same, and
809 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000810 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811
Nate Begeman9008ca62009-04-27 18:41:29 +0000812 // FIXME: Handle UNDEF elements too!
813 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000814 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000815
Nate Begeman9008ca62009-04-27 18:41:29 +0000816 // Check that the indices are consecutive, in the case of a multi-byte element
817 // splatted with a v16i8 mask.
818 for (unsigned i = 1; i != EltSize; ++i)
819 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000820 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Chris Lattner7ff7e672006-04-04 17:25:31 +0000822 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000823 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000824 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000825 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000826 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000827 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000828 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000829}
830
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000831/// isAllNegativeZeroVector - Returns true if all elements of build_vector
832/// are -0.0.
833bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000834 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
835
836 APInt APVal, APUndef;
837 unsigned BitSize;
838 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000839
Dale Johannesen1e608812009-11-13 01:45:18 +0000840 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000841 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000842 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000843
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000844 return false;
845}
846
Chris Lattneref819f82006-03-20 06:33:01 +0000847/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
848/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000849unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000850 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
851 assert(isSplatShuffleMask(SVOp, EltSize));
852 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000853}
854
Chris Lattnere87192a2006-04-12 17:37:20 +0000855/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000856/// by using a vspltis[bhw] instruction of the specified element size, return
857/// the constant being splatted. The ByteSize field indicates the number of
858/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000859SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
860 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000861
862 // If ByteSize of the splat is bigger than the element size of the
863 // build_vector, then we have a case where we are checking for a splat where
864 // multiple elements of the buildvector are folded together into a single
865 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
866 unsigned EltSize = 16/N->getNumOperands();
867 if (EltSize < ByteSize) {
868 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000869 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000870 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000871
Chris Lattner79d9a882006-04-08 07:14:26 +0000872 // See if all of the elements in the buildvector agree across.
873 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
874 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
875 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000876 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000877
Scott Michelfdc40a02009-02-17 22:15:04 +0000878
Gabor Greifba36cb52008-08-28 21:40:38 +0000879 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000880 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
881 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000882 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000883 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000884
Chris Lattner79d9a882006-04-08 07:14:26 +0000885 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
886 // either constant or undef values that are identical for each chunk. See
887 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000888
Chris Lattner79d9a882006-04-08 07:14:26 +0000889 // Check to see if all of the leading entries are either 0 or -1. If
890 // neither, then this won't fit into the immediate field.
891 bool LeadingZero = true;
892 bool LeadingOnes = true;
893 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000894 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000895
Chris Lattner79d9a882006-04-08 07:14:26 +0000896 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
897 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
898 }
899 // Finally, check the least significant entry.
900 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000901 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000903 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000904 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000906 }
907 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000908 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000910 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000911 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000913 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Dan Gohman475871a2008-07-27 21:46:04 +0000915 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000916 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000918 // Check to see if this buildvec has a single non-undef value in its elements.
919 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
920 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000921 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000922 OpVal = N->getOperand(i);
923 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000924 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000925 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000926
Gabor Greifba36cb52008-08-28 21:40:38 +0000927 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000928
Eli Friedman1a8229b2009-05-24 02:03:36 +0000929 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000930 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000931 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000932 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000933 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000935 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000936 }
937
938 // If the splat value is larger than the element value, then we can never do
939 // this splat. The only case that we could fit the replicated bits into our
940 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000941 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000942
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000943 // If the element value is larger than the splat value, cut it in half and
944 // check to see if the two halves are equal. Continue doing this until we
945 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
946 while (ValSizeInBytes > ByteSize) {
947 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000948
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000949 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000950 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
951 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000952 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000953 }
954
955 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000956 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000957
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000958 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000959 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000960
Chris Lattner140a58f2006-04-08 06:46:53 +0000961 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000962 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000964 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000965}
966
Chris Lattner1a635d62006-04-14 06:01:58 +0000967//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968// Addressing Mode Selection
969//===----------------------------------------------------------------------===//
970
971/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
972/// or 64-bit immediate, and if the value can be accurately represented as a
973/// sign extension from a 16-bit value. If so, this returns true and the
974/// immediate.
975static bool isIntS16Immediate(SDNode *N, short &Imm) {
976 if (N->getOpcode() != ISD::Constant)
977 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000978
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000979 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000981 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000983 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984}
Dan Gohman475871a2008-07-27 21:46:04 +0000985static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000986 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987}
988
989
990/// SelectAddressRegReg - Given the specified addressed, check to see if it
991/// can be represented as an indexed [r+r] operation. Returns false if it
992/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000993bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
994 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000995 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000996 short imm = 0;
997 if (N.getOpcode() == ISD::ADD) {
998 if (isIntS16Immediate(N.getOperand(1), imm))
999 return false; // r+i
1000 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1001 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001002
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003 Base = N.getOperand(0);
1004 Index = N.getOperand(1);
1005 return true;
1006 } else if (N.getOpcode() == ISD::OR) {
1007 if (isIntS16Immediate(N.getOperand(1), imm))
1008 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001009
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 // If this is an or of disjoint bitfields, we can codegen this as an add
1011 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1012 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001013 APInt LHSKnownZero, LHSKnownOne;
1014 APInt RHSKnownZero, RHSKnownOne;
1015 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001016 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001017
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001018 if (LHSKnownZero.getBoolValue()) {
1019 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001020 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 // If all of the bits are known zero on the LHS or RHS, the add won't
1022 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001023 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001024 Base = N.getOperand(0);
1025 Index = N.getOperand(1);
1026 return true;
1027 }
1028 }
1029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001030
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 return false;
1032}
1033
Hal Finkelfa559692013-07-09 06:34:51 +00001034// If we happen to be doing an i64 load or store into a stack slot that has
1035// less than a 4-byte alignment, then the frame-index elimination may need to
1036// use an indexed load or store instruction (because the offset may not be a
1037// multiple of 4). The extra register needed to hold the offset comes from the
1038// register scavenger, and it is possible that the scavenger will need to use
1039// an emergency spill slot. As a result, we need to make sure that a spill slot
1040// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1041// stack slot.
1042static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1043 // FIXME: This does not handle the LWA case.
1044 if (VT != MVT::i64)
1045 return;
1046
Hal Finkele355d852013-07-10 15:29:01 +00001047 // NOTE: We'll exclude negative FIs here, which come from argument
1048 // lowering, because there are no known test cases triggering this problem
1049 // using packed structures (or similar). We can remove this exclusion if
1050 // we find such a test case. The reason why this is so test-case driven is
1051 // because this entire 'fixup' is only to prevent crashes (from the
1052 // register scavenger) on not-really-valid inputs. For example, if we have:
1053 // %a = alloca i1
1054 // %b = bitcast i1* %a to i64*
1055 // store i64* a, i64 b
1056 // then the store should really be marked as 'align 1', but is not. If it
1057 // were marked as 'align 1' then the indexed form would have been
1058 // instruction-selected initially, and the problem this 'fixup' is preventing
1059 // won't happen regardless.
Hal Finkelfa559692013-07-09 06:34:51 +00001060 if (FrameIdx < 0)
1061 return;
1062
1063 MachineFunction &MF = DAG.getMachineFunction();
1064 MachineFrameInfo *MFI = MF.getFrameInfo();
1065
1066 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1067 if (Align >= 4)
1068 return;
1069
1070 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1071 FuncInfo->setHasNonRISpills();
1072}
1073
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001074/// Returns true if the address N can be represented by a base register plus
1075/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand347a5072013-05-16 17:58:02 +00001076/// represented as reg+reg. If Aligned is true, only accept displacements
1077/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman475871a2008-07-27 21:46:04 +00001078bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001079 SDValue &Base,
Ulrich Weigand347a5072013-05-16 17:58:02 +00001080 SelectionDAG &DAG,
1081 bool Aligned) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001082 // FIXME dl should come from parent load or store, not from address
Andrew Trickac6d9be2013-05-25 02:42:55 +00001083 SDLoc dl(N);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001084 // If this can be more profitably realized as r+r, fail.
1085 if (SelectAddressRegReg(N, Disp, Base, DAG))
1086 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001087
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001088 if (N.getOpcode() == ISD::ADD) {
1089 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001090 if (isIntS16Immediate(N.getOperand(1), imm) &&
1091 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001092 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1094 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkelfa559692013-07-09 06:34:51 +00001095 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 } else {
1097 Base = N.getOperand(0);
1098 }
1099 return true; // [r+i]
1100 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1101 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001102 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001103 && "Cannot handle constant offsets yet!");
1104 Disp = N.getOperand(1).getOperand(0); // The global address.
1105 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001106 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001107 Disp.getOpcode() == ISD::TargetConstantPool ||
1108 Disp.getOpcode() == ISD::TargetJumpTable);
1109 Base = N.getOperand(0);
1110 return true; // [&g+r]
1111 }
1112 } else if (N.getOpcode() == ISD::OR) {
1113 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001114 if (isIntS16Immediate(N.getOperand(1), imm) &&
1115 (!Aligned || (imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001116 // If this is an or of disjoint bitfields, we can codegen this as an add
1117 // (for better address arithmetic) if the LHS and RHS of the OR are
1118 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001119 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001120 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001121
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001122 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001123 // If all of the bits are known zero on the LHS or RHS, the add won't
1124 // carry.
1125 Base = N.getOperand(0);
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001126 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001127 return true;
1128 }
1129 }
1130 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1131 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001133 // If this address fits entirely in a 16-bit sext immediate field, codegen
1134 // this as "d, 0"
1135 short Imm;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001136 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001137 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001138 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1139 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001140 return true;
1141 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001142
1143 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand347a5072013-05-16 17:58:02 +00001144 if ((CN->getValueType(0) == MVT::i32 ||
1145 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1146 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001147 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001148
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001149 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1153 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001154 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001155 return true;
1156 }
1157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001158
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001159 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkelfa559692013-07-09 06:34:51 +00001160 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001161 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkelfa559692013-07-09 06:34:51 +00001162 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1163 } else
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001164 Base = N;
1165 return true; // [r+0]
1166}
1167
1168/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1169/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001170bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1171 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001172 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001173 // Check to see if we can easily represent this as an [r+r] address. This
1174 // will fail if it thinks that the address is more profitably represented as
1175 // reg+imm, e.g. where imm = 0.
1176 if (SelectAddressRegReg(N, Base, Index, DAG))
1177 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001178
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001179 // If the operand is an addition, always emit this as [r+r], since this is
1180 // better (for code size, and execution, as the memop does the add for free)
1181 // than emitting an explicit add.
1182 if (N.getOpcode() == ISD::ADD) {
1183 Base = N.getOperand(0);
1184 Index = N.getOperand(1);
1185 return true;
1186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001187
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001188 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001189 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1190 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001191 Index = N;
1192 return true;
1193}
1194
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001195/// getPreIndexedAddressParts - returns true by value, base pointer and
1196/// offset pointer and addressing mode by reference if the node's address
1197/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001198bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1199 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001200 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001201 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001202 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Ulrich Weigand881a7152013-03-22 14:58:48 +00001204 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001205 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001206 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001207 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001208 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1209 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001210 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001211 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001212 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001213 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001214 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001215 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001216 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001217 } else
1218 return false;
1219
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001220 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001221 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001222 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001223
Ulrich Weigand881a7152013-03-22 14:58:48 +00001224 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1225
1226 // Common code will reject creating a pre-inc form if the base pointer
1227 // is a frame index, or if N is a store and the base pointer is either
1228 // the same as or a predecessor of the value being stored. Check for
1229 // those situations here, and try with swapped Base/Offset instead.
1230 bool Swap = false;
1231
1232 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1233 Swap = true;
1234 else if (!isLoad) {
1235 SDValue Val = cast<StoreSDNode>(N)->getValue();
1236 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1237 Swap = true;
1238 }
1239
1240 if (Swap)
1241 std::swap(Base, Offset);
1242
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001243 AM = ISD::PRE_INC;
1244 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Ulrich Weigand347a5072013-05-16 17:58:02 +00001247 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 if (VT != MVT::i64) {
Ulrich Weigand347a5072013-05-16 17:58:02 +00001249 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001250 return false;
1251 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001252 // LDU/STU need an address with at least 4-byte alignment.
1253 if (Alignment < 4)
1254 return false;
1255
Ulrich Weigand347a5072013-05-16 17:58:02 +00001256 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001257 return false;
1258 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001259
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001260 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001261 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1262 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001264 LD->getExtensionType() == ISD::SEXTLOAD &&
1265 isa<ConstantSDNode>(Offset))
1266 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001267 }
1268
Chris Lattner4eab7142006-11-10 02:08:47 +00001269 AM = ISD::PRE_INC;
1270 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001271}
1272
1273//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001274// LowerOperation implementation
1275//===----------------------------------------------------------------------===//
1276
Chris Lattner1e61e692010-11-15 02:46:57 +00001277/// GetLabelAccessInfo - Return true if we should reference labels using a
1278/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1279static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001280 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001281 HiOpFlags = PPCII::MO_HA;
1282 LoOpFlags = PPCII::MO_LO;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001283
Chris Lattner1e61e692010-11-15 02:46:57 +00001284 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1285 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001286 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001287 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001288 if (isPIC) {
1289 HiOpFlags |= PPCII::MO_PIC_FLAG;
1290 LoOpFlags |= PPCII::MO_PIC_FLAG;
1291 }
1292
1293 // If this is a reference to a global value that requires a non-lazy-ptr, make
1294 // sure that instruction lowering adds it.
1295 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1296 HiOpFlags |= PPCII::MO_NLP_FLAG;
1297 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001298
Chris Lattner6d2ff122010-11-15 03:13:19 +00001299 if (GV->hasHiddenVisibility()) {
1300 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1301 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1302 }
1303 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001304
Chris Lattner1e61e692010-11-15 02:46:57 +00001305 return isPIC;
1306}
1307
1308static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1309 SelectionDAG &DAG) {
1310 EVT PtrVT = HiPart.getValueType();
1311 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001312 SDLoc DL(HiPart);
Chris Lattner1e61e692010-11-15 02:46:57 +00001313
1314 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1315 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001316
Chris Lattner1e61e692010-11-15 02:46:57 +00001317 // With PIC, the first instruction is actually "GR+hi(&G)".
1318 if (isPIC)
1319 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1320 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001321
Chris Lattner1e61e692010-11-15 02:46:57 +00001322 // Generate non-pic code that has direct accesses to the constant pool.
1323 // The address of the global is just (hi(&g)+lo(&g)).
1324 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1325}
1326
Scott Michelfdc40a02009-02-17 22:15:04 +00001327SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001328 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001329 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001330 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001331 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001332
Roman Divacky9fb8b492012-08-24 16:26:02 +00001333 // 64-bit SVR4 ABI code is always position-independent.
1334 // The actual address of the GlobalValue is stored in the TOC.
1335 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1336 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001337 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001338 DAG.getRegister(PPC::X2, MVT::i64));
1339 }
1340
Chris Lattner1e61e692010-11-15 02:46:57 +00001341 unsigned MOHiFlag, MOLoFlag;
1342 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1343 SDValue CPIHi =
1344 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1345 SDValue CPILo =
1346 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1347 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001348}
1349
Dan Gohmand858e902010-04-17 15:26:15 +00001350SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001351 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001352 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001353
Roman Divacky9fb8b492012-08-24 16:26:02 +00001354 // 64-bit SVR4 ABI code is always position-independent.
1355 // The actual address of the GlobalValue is stored in the TOC.
1356 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1357 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001358 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001359 DAG.getRegister(PPC::X2, MVT::i64));
1360 }
1361
Chris Lattner1e61e692010-11-15 02:46:57 +00001362 unsigned MOHiFlag, MOLoFlag;
1363 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1364 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1365 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1366 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001367}
1368
Dan Gohmand858e902010-04-17 15:26:15 +00001369SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1370 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001371 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001372
Dan Gohman46510a72010-04-15 01:51:59 +00001373 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001374
Chris Lattner1e61e692010-11-15 02:46:57 +00001375 unsigned MOHiFlag, MOLoFlag;
1376 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001377 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1378 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001379 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1380}
1381
Roman Divackyfd42ed62012-06-04 17:36:38 +00001382SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1383 SelectionDAG &DAG) const {
1384
1385 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001386 SDLoc dl(GA);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001387 const GlobalValue *GV = GA->getGlobal();
1388 EVT PtrVT = getPointerTy();
1389 bool is64bit = PPCSubTarget.isPPC64();
1390
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001391 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001392
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001393 if (Model == TLSModel::LocalExec) {
1394 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001395 PPCII::MO_TPREL_HA);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001396 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001397 PPCII::MO_TPREL_LO);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001398 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1399 is64bit ? MVT::i64 : MVT::i32);
1400 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1401 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1402 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001403
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001404 if (!is64bit)
1405 llvm_unreachable("only local-exec is currently supported for ppc32");
1406
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001407 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001408 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001409 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1410 PPCII::MO_TLS);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001411 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001412 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1413 PtrVT, GOTReg, TGA);
1414 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1415 PtrVT, TGA, TPOffsetHi);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001416 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001417 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001418
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001419 if (Model == TLSModel::GeneralDynamic) {
1420 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1421 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1422 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1423 GOTReg, TGA);
1424 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1425 GOTEntryHi, TGA);
1426
1427 // We need a chain node, and don't have one handy. The underlying
1428 // call has no side effects, so using the function entry node
1429 // suffices.
1430 SDValue Chain = DAG.getEntryNode();
1431 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1432 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1433 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1434 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001435 // The return value from GET_TLS_ADDR really is in X3 already, but
1436 // some hacks are needed here to tie everything together. The extra
1437 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001438 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1439 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1440 }
1441
Bill Schmidt349c2782012-12-12 19:29:35 +00001442 if (Model == TLSModel::LocalDynamic) {
1443 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1444 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1445 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1446 GOTReg, TGA);
1447 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1448 GOTEntryHi, TGA);
1449
1450 // We need a chain node, and don't have one handy. The underlying
1451 // call has no side effects, so using the function entry node
1452 // suffices.
1453 SDValue Chain = DAG.getEntryNode();
1454 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1455 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1456 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1457 PtrVT, ParmReg, TGA);
1458 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1459 // some hacks are needed here to tie everything together. The extra
1460 // copies dissolve during subsequent transforms.
1461 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1462 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001463 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001464 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1465 }
1466
1467 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001468}
1469
Chris Lattner1e61e692010-11-15 02:46:57 +00001470SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1471 SelectionDAG &DAG) const {
1472 EVT PtrVT = Op.getValueType();
1473 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001474 SDLoc DL(GSDN);
Chris Lattner1e61e692010-11-15 02:46:57 +00001475 const GlobalValue *GV = GSDN->getGlobal();
1476
Chris Lattner1e61e692010-11-15 02:46:57 +00001477 // 64-bit SVR4 ABI code is always position-independent.
1478 // The actual address of the GlobalValue is stored in the TOC.
1479 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1480 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1481 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1482 DAG.getRegister(PPC::X2, MVT::i64));
1483 }
1484
Chris Lattner6d2ff122010-11-15 03:13:19 +00001485 unsigned MOHiFlag, MOLoFlag;
1486 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001487
Chris Lattner6d2ff122010-11-15 03:13:19 +00001488 SDValue GAHi =
1489 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1490 SDValue GALo =
1491 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001492
Chris Lattner6d2ff122010-11-15 03:13:19 +00001493 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001494
Chris Lattner6d2ff122010-11-15 03:13:19 +00001495 // If the global reference is actually to a non-lazy-pointer, we have to do an
1496 // extra load to get the address of the global.
1497 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1498 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001499 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001500 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001501}
1502
Dan Gohmand858e902010-04-17 15:26:15 +00001503SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001504 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001505 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00001506
Chris Lattner1a635d62006-04-14 06:01:58 +00001507 // If we're comparing for equality to zero, expose the fact that this is
1508 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1509 // fold the new nodes.
1510 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1511 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001512 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001513 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 if (VT.bitsLT(MVT::i32)) {
1515 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001516 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001517 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001518 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001519 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1520 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 DAG.getConstant(Log2b, MVT::i32));
1522 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001523 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001524 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001525 // optimized. FIXME: revisit this when we can custom lower all setcc
1526 // optimizations.
1527 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001528 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001529 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001530
Chris Lattner1a635d62006-04-14 06:01:58 +00001531 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001532 // by xor'ing the rhs with the lhs, which is faster than setting a
1533 // condition register, reading it back out, and masking the correct bit. The
1534 // normal approach here uses sub to do this instead of xor. Using xor exposes
1535 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001536 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001537 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001539 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001540 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001541 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001542 }
Dan Gohman475871a2008-07-27 21:46:04 +00001543 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001544}
1545
Dan Gohman475871a2008-07-27 21:46:04 +00001546SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001547 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001548 SDNode *Node = Op.getNode();
1549 EVT VT = Node->getValueType(0);
1550 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1551 SDValue InChain = Node->getOperand(0);
1552 SDValue VAListPtr = Node->getOperand(1);
1553 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001554 SDLoc dl(Node);
Scott Michelfdc40a02009-02-17 22:15:04 +00001555
Roman Divackybdb226e2011-06-28 15:30:42 +00001556 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1557
1558 // gpr_index
1559 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1560 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1561 false, false, 0);
1562 InChain = GprIndex.getValue(1);
1563
1564 if (VT == MVT::i64) {
1565 // Check if GprIndex is even
1566 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1567 DAG.getConstant(1, MVT::i32));
1568 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1569 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1570 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1571 DAG.getConstant(1, MVT::i32));
1572 // Align GprIndex to be even if it isn't
1573 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1574 GprIndex);
1575 }
1576
1577 // fpr index is 1 byte after gpr
1578 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1579 DAG.getConstant(1, MVT::i32));
1580
1581 // fpr
1582 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1583 FprPtr, MachinePointerInfo(SV), MVT::i8,
1584 false, false, 0);
1585 InChain = FprIndex.getValue(1);
1586
1587 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1588 DAG.getConstant(8, MVT::i32));
1589
1590 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1591 DAG.getConstant(4, MVT::i32));
1592
1593 // areas
1594 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001595 MachinePointerInfo(), false, false,
1596 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001597 InChain = OverflowArea.getValue(1);
1598
1599 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001600 MachinePointerInfo(), false, false,
1601 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001602 InChain = RegSaveArea.getValue(1);
1603
1604 // select overflow_area if index > 8
1605 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1606 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1607
Roman Divackybdb226e2011-06-28 15:30:42 +00001608 // adjustment constant gpr_index * 4/8
1609 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1610 VT.isInteger() ? GprIndex : FprIndex,
1611 DAG.getConstant(VT.isInteger() ? 4 : 8,
1612 MVT::i32));
1613
1614 // OurReg = RegSaveArea + RegConstant
1615 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1616 RegConstant);
1617
1618 // Floating types are 32 bytes into RegSaveArea
1619 if (VT.isFloatingPoint())
1620 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1621 DAG.getConstant(32, MVT::i32));
1622
1623 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1624 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1625 VT.isInteger() ? GprIndex : FprIndex,
1626 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1627 MVT::i32));
1628
1629 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1630 VT.isInteger() ? VAListPtr : FprPtr,
1631 MachinePointerInfo(SV),
1632 MVT::i8, false, false, 0);
1633
1634 // determine if we should load from reg_save_area or overflow_area
1635 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1636
1637 // increase overflow_area by 4/8 if gpr/fpr > 8
1638 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1639 DAG.getConstant(VT.isInteger() ? 4 : 8,
1640 MVT::i32));
1641
1642 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1643 OverflowAreaPlusN);
1644
1645 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1646 OverflowAreaPtr,
1647 MachinePointerInfo(),
1648 MVT::i32, false, false, 0);
1649
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001650 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001651 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001652}
1653
Roman Divacky6ebf55d2013-07-25 21:36:47 +00001654SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1655 const PPCSubtarget &Subtarget) const {
1656 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1657
1658 // We have to copy the entire va_list struct:
1659 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1660 return DAG.getMemcpy(Op.getOperand(0), Op,
1661 Op.getOperand(1), Op.getOperand(2),
1662 DAG.getConstant(12, MVT::i32), 8, false, true,
1663 MachinePointerInfo(), MachinePointerInfo());
1664}
1665
Duncan Sands4a544a72011-09-06 13:37:06 +00001666SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1667 SelectionDAG &DAG) const {
1668 return Op.getOperand(0);
1669}
1670
1671SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1672 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001673 SDValue Chain = Op.getOperand(0);
1674 SDValue Trmp = Op.getOperand(1); // trampoline
1675 SDValue FPtr = Op.getOperand(2); // nested function
1676 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +00001677 SDLoc dl(Op);
Bill Wendling77959322008-09-17 00:30:57 +00001678
Owen Andersone50ed302009-08-10 22:56:29 +00001679 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001681 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001682 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001683 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001684
Scott Michelfdc40a02009-02-17 22:15:04 +00001685 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001686 TargetLowering::ArgListEntry Entry;
1687
1688 Entry.Ty = IntPtrTy;
1689 Entry.Node = Trmp; Args.push_back(Entry);
1690
1691 // TrampSize == (isPPC64 ? 48 : 40);
1692 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001694 Args.push_back(Entry);
1695
1696 Entry.Node = FPtr; Args.push_back(Entry);
1697 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001698
Bill Wendling77959322008-09-17 00:30:57 +00001699 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001700 TargetLowering::CallLoweringInfo CLI(Chain,
1701 Type::getVoidTy(*DAG.getContext()),
1702 false, false, false, false, 0,
1703 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001704 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001705 /*doesNotRet=*/false,
1706 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001707 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001708 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001709 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001710
Duncan Sands4a544a72011-09-06 13:37:06 +00001711 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001712}
1713
Dan Gohman475871a2008-07-27 21:46:04 +00001714SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001715 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001716 MachineFunction &MF = DAG.getMachineFunction();
1717 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1718
Andrew Trickac6d9be2013-05-25 02:42:55 +00001719 SDLoc dl(Op);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001720
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001721 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001722 // vastart just stores the address of the VarArgsFrameIndex slot into the
1723 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001724 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001725 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001726 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001727 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1728 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001729 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001730 }
1731
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001732 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001733 // We suppose the given va_list is already allocated.
1734 //
1735 // typedef struct {
1736 // char gpr; /* index into the array of 8 GPRs
1737 // * stored in the register save area
1738 // * gpr=0 corresponds to r3,
1739 // * gpr=1 to r4, etc.
1740 // */
1741 // char fpr; /* index into the array of 8 FPRs
1742 // * stored in the register save area
1743 // * fpr=0 corresponds to f1,
1744 // * fpr=1 to f2, etc.
1745 // */
1746 // char *overflow_arg_area;
1747 // /* location on stack that holds
1748 // * the next overflow argument
1749 // */
1750 // char *reg_save_area;
1751 // /* where r3:r10 and f1:f8 (if saved)
1752 // * are stored
1753 // */
1754 // } va_list[1];
1755
1756
Dan Gohman1e93df62010-04-17 14:41:14 +00001757 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1758 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001759
Nicolas Geoffray01119992007-04-03 13:59:52 +00001760
Owen Andersone50ed302009-08-10 22:56:29 +00001761 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001762
Dan Gohman1e93df62010-04-17 14:41:14 +00001763 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1764 PtrVT);
1765 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1766 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Duncan Sands83ec4b62008-06-06 12:08:01 +00001768 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001770
Duncan Sands83ec4b62008-06-06 12:08:01 +00001771 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001773
1774 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001775 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001776
Dan Gohman69de1932008-02-06 22:27:42 +00001777 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Nicolas Geoffray01119992007-04-03 13:59:52 +00001779 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001781 Op.getOperand(1),
1782 MachinePointerInfo(SV),
1783 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001784 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001785 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001786 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001787
Nicolas Geoffray01119992007-04-03 13:59:52 +00001788 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001790 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1791 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001792 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001793 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001794 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001795
Nicolas Geoffray01119992007-04-03 13:59:52 +00001796 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001797 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001798 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1799 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001800 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001801 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001802 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001803
1804 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001805 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1806 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001807 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001808
Chris Lattner1a635d62006-04-14 06:01:58 +00001809}
1810
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001811#include "PPCGenCallingConv.inc"
1812
Bill Schmidt7c42ede2013-08-26 20:11:46 +00001813// Function whose sole purpose is to kill compiler warnings
1814// stemming from unused functions included from PPCGenCallingConv.inc.
1815CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt72489682013-08-30 02:29:45 +00001816 /* One of these will be CC_PPC64_ELF_FIS in a future patch. */
1817 return Flag ? RetCC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt7c42ede2013-08-26 20:11:46 +00001818}
1819
Bill Schmidtd3f77662013-06-12 16:39:22 +00001820bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1821 CCValAssign::LocInfo &LocInfo,
1822 ISD::ArgFlagsTy &ArgFlags,
1823 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 return true;
1825}
1826
Bill Schmidtd3f77662013-06-12 16:39:22 +00001827bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1828 MVT &LocVT,
1829 CCValAssign::LocInfo &LocInfo,
1830 ISD::ArgFlagsTy &ArgFlags,
1831 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001832 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001833 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1834 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1835 };
1836 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1839
1840 // Skip one register if the first unallocated register has an even register
1841 // number and there are still argument registers available which have not been
1842 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1843 // need to skip a register if RegNum is odd.
1844 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1845 State.AllocateReg(ArgRegs[RegNum]);
1846 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001847
Tilmann Schellerffd02002009-07-03 06:45:56 +00001848 // Always return false here, as this function only makes sure that the first
1849 // unallocated register has an odd register number and does not actually
1850 // allocate a register for the current argument.
1851 return false;
1852}
1853
Bill Schmidtd3f77662013-06-12 16:39:22 +00001854bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1855 MVT &LocVT,
1856 CCValAssign::LocInfo &LocInfo,
1857 ISD::ArgFlagsTy &ArgFlags,
1858 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001859 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1861 PPC::F8
1862 };
1863
1864 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001865
Tilmann Schellerffd02002009-07-03 06:45:56 +00001866 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1867
1868 // If there is only one Floating-point register left we need to put both f64
1869 // values of a split ppc_fp128 value on the stack.
1870 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1871 State.AllocateReg(ArgRegs[RegNum]);
1872 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001873
Tilmann Schellerffd02002009-07-03 06:45:56 +00001874 // Always return false here, as this function only makes sure that the two f64
1875 // values a ppc_fp128 value is split into are both passed in registers or both
1876 // passed on the stack and does not actually allocate a register for the
1877 // current argument.
1878 return false;
1879}
1880
Chris Lattner9f0bc652007-02-25 05:34:32 +00001881/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001882/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001883static const uint16_t *GetFPR() {
1884 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001885 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001886 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001887 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001888
Chris Lattner9f0bc652007-02-25 05:34:32 +00001889 return FPR;
1890}
1891
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001892/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1893/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001894static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001895 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001896 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001897 if (Flags.isByVal())
1898 ArgSize = Flags.getByValSize();
1899 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1900
1901 return ArgSize;
1902}
1903
Dan Gohman475871a2008-07-27 21:46:04 +00001904SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001906 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907 const SmallVectorImpl<ISD::InputArg>
1908 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001909 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001910 SmallVectorImpl<SDValue> &InVals)
1911 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001912 if (PPCSubTarget.isSVR4ABI()) {
1913 if (PPCSubTarget.isPPC64())
1914 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1915 dl, DAG, InVals);
1916 else
1917 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1918 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001919 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001920 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1921 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 }
1923}
1924
1925SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001926PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001928 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001929 const SmallVectorImpl<ISD::InputArg>
1930 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001931 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001932 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001934 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935 // +-----------------------------------+
1936 // +--> | Back chain |
1937 // | +-----------------------------------+
1938 // | | Floating-point register save area |
1939 // | +-----------------------------------+
1940 // | | General register save area |
1941 // | +-----------------------------------+
1942 // | | CR save word |
1943 // | +-----------------------------------+
1944 // | | VRSAVE save word |
1945 // | +-----------------------------------+
1946 // | | Alignment padding |
1947 // | +-----------------------------------+
1948 // | | Vector register save area |
1949 // | +-----------------------------------+
1950 // | | Local variable space |
1951 // | +-----------------------------------+
1952 // | | Parameter list area |
1953 // | +-----------------------------------+
1954 // | | LR save word |
1955 // | +-----------------------------------+
1956 // SP--> +--- | Back chain |
1957 // +-----------------------------------+
1958 //
1959 // Specifications:
1960 // System V Application Binary Interface PowerPC Processor Supplement
1961 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001962
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963 MachineFunction &MF = DAG.getMachineFunction();
1964 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001965 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966
Owen Andersone50ed302009-08-10 22:56:29 +00001967 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001969 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1970 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001971 unsigned PtrByteSize = 4;
1972
1973 // Assign locations to all of the incoming arguments.
1974 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001975 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001976 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001977
1978 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001979 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001980
Bill Schmidt212af6a2013-02-06 17:33:58 +00001981 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001982
Tilmann Schellerffd02002009-07-03 06:45:56 +00001983 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1984 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001985
Tilmann Schellerffd02002009-07-03 06:45:56 +00001986 // Arguments stored in registers.
1987 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001988 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001989 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001990
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001995 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001996 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001998 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00002001 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002002 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 case MVT::v16i8:
2004 case MVT::v8i16:
2005 case MVT::v4i32:
2006 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00002007 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002008 break;
2009 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002010
Tilmann Schellerffd02002009-07-03 06:45:56 +00002011 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002012 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002013 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002014
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002016 } else {
2017 // Argument stored in memory.
2018 assert(VA.isMemLoc());
2019
2020 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2021 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002022 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002023
2024 // Create load nodes to retrieve arguments from the stack.
2025 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002026 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2027 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002028 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002029 }
2030 }
2031
2032 // Assign locations to all of the incoming aggregate by value arguments.
2033 // Aggregates passed by value are stored in the local variable space of the
2034 // caller's stack frame, right above the parameter list area.
2035 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002036 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002037 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038
2039 // Reserve stack space for the allocations in CCInfo.
2040 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2041
Bill Schmidt212af6a2013-02-06 17:33:58 +00002042 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002043
2044 // Area that is at least reserved in the caller of this function.
2045 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002046
Tilmann Schellerffd02002009-07-03 06:45:56 +00002047 // Set the size that is at least reserved in caller of this function. Tail
2048 // call optimized function's reserved stack space needs to be aligned so that
2049 // taking the difference between two stack areas will result in an aligned
2050 // stack.
2051 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2052
2053 MinReservedArea =
2054 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002055 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002056
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002057 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002058 getStackAlignment();
2059 unsigned AlignMask = TargetAlign-1;
2060 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002061
Tilmann Schellerffd02002009-07-03 06:45:56 +00002062 FI->setMinReservedArea(MinReservedArea);
2063
2064 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002065
Tilmann Schellerffd02002009-07-03 06:45:56 +00002066 // If the function takes variable number of arguments, make a frame index for
2067 // the start of the first vararg value... for expansion of llvm.va_start.
2068 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002069 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002070 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2071 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2072 };
2073 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2074
Craig Topperc5eaae42012-03-11 07:57:25 +00002075 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002076 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2077 PPC::F8
2078 };
2079 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2080
Dan Gohman1e93df62010-04-17 14:41:14 +00002081 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2082 NumGPArgRegs));
2083 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2084 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002085
2086 // Make room for NumGPArgRegs and NumFPArgRegs.
2087 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002089
Dan Gohman1e93df62010-04-17 14:41:14 +00002090 FuncInfo->setVarArgsStackOffset(
2091 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002092 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002093
Dan Gohman1e93df62010-04-17 14:41:14 +00002094 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2095 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002096
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002097 // The fixed integer arguments of a variadic function are stored to the
2098 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2099 // the result of va_next.
2100 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2101 // Get an existing live-in vreg, or add a new one.
2102 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2103 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002104 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002105
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002107 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2108 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002109 MemOps.push_back(Store);
2110 // Increment the address by four for the next argument to store
2111 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2112 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2113 }
2114
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002115 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2116 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002117 // The double arguments are stored to the VarArgsFrameIndex
2118 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002119 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2120 // Get an existing live-in vreg, or add a new one.
2121 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2122 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002123 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002124
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002126 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2127 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002128 MemOps.push_back(Store);
2129 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002131 PtrVT);
2132 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2133 }
2134 }
2135
2136 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002139
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002141}
2142
Bill Schmidt726c2372012-10-23 15:51:16 +00002143// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2144// value to MVT::i64 and then truncate to the correct register size.
2145SDValue
2146PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2147 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002148 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00002149 if (Flags.isSExt())
2150 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2151 DAG.getValueType(ObjectVT));
2152 else if (Flags.isZExt())
2153 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2154 DAG.getValueType(ObjectVT));
Matt Arsenault225ed702013-05-18 00:21:46 +00002155
Bill Schmidt726c2372012-10-23 15:51:16 +00002156 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2157}
2158
2159// Set the size that is at least reserved in caller of this function. Tail
2160// call optimized functions' reserved stack space needs to be aligned so that
2161// taking the difference between two stack areas will result in an aligned
2162// stack.
2163void
2164PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2165 unsigned nAltivecParamsAtEnd,
2166 unsigned MinReservedArea,
2167 bool isPPC64) const {
2168 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2169 // Add the Altivec parameters at the end, if needed.
2170 if (nAltivecParamsAtEnd) {
2171 MinReservedArea = ((MinReservedArea+15)/16)*16;
2172 MinReservedArea += 16*nAltivecParamsAtEnd;
2173 }
2174 MinReservedArea =
2175 std::max(MinReservedArea,
2176 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2177 unsigned TargetAlign
2178 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2179 getStackAlignment();
2180 unsigned AlignMask = TargetAlign-1;
2181 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2182 FI->setMinReservedArea(MinReservedArea);
2183}
2184
Tilmann Schellerffd02002009-07-03 06:45:56 +00002185SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002186PPCTargetLowering::LowerFormalArguments_64SVR4(
2187 SDValue Chain,
2188 CallingConv::ID CallConv, bool isVarArg,
2189 const SmallVectorImpl<ISD::InputArg>
2190 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002191 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002192 SmallVectorImpl<SDValue> &InVals) const {
2193 // TODO: add description of PPC stack frame format, or at least some docs.
2194 //
2195 MachineFunction &MF = DAG.getMachineFunction();
2196 MachineFrameInfo *MFI = MF.getFrameInfo();
2197 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2198
2199 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2200 // Potential tail calls could cause overwriting of argument stack slots.
2201 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2202 (CallConv == CallingConv::Fast));
2203 unsigned PtrByteSize = 8;
2204
2205 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2206 // Area that is at least reserved in caller of this function.
2207 unsigned MinReservedArea = ArgOffset;
2208
2209 static const uint16_t GPR[] = {
2210 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2211 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2212 };
2213
2214 static const uint16_t *FPR = GetFPR();
2215
2216 static const uint16_t VR[] = {
2217 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2218 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2219 };
2220
2221 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2222 const unsigned Num_FPR_Regs = 13;
2223 const unsigned Num_VR_Regs = array_lengthof(VR);
2224
2225 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2226
2227 // Add DAG nodes to load the arguments or copy them out of registers. On
2228 // entry to a function on PPC, the arguments start after the linkage area,
2229 // although the first ones are often in registers.
2230
2231 SmallVector<SDValue, 8> MemOps;
2232 unsigned nAltivecParamsAtEnd = 0;
2233 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002234 unsigned CurArgIdx = 0;
2235 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002236 SDValue ArgVal;
2237 bool needsLoad = false;
2238 EVT ObjectVT = Ins[ArgNo].VT;
2239 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2240 unsigned ArgSize = ObjSize;
2241 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002242 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2243 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002244
2245 unsigned CurArgOffset = ArgOffset;
2246
2247 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2248 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2249 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2250 if (isVarArg) {
2251 MinReservedArea = ((MinReservedArea+15)/16)*16;
2252 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2253 Flags,
2254 PtrByteSize);
2255 } else
2256 nAltivecParamsAtEnd++;
2257 } else
2258 // Calculate min reserved area.
2259 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2260 Flags,
2261 PtrByteSize);
2262
2263 // FIXME the codegen can be much improved in some cases.
2264 // We do not have to keep everything in memory.
2265 if (Flags.isByVal()) {
2266 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2267 ObjSize = Flags.getByValSize();
2268 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002269 // Empty aggregate parameters do not take up registers. Examples:
2270 // struct { } a;
2271 // union { } b;
2272 // int c[0];
2273 // etc. However, we have to provide a place-holder in InVals, so
2274 // pretend we have an 8-byte item at the current address for that
2275 // purpose.
2276 if (!ObjSize) {
2277 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2278 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2279 InVals.push_back(FIN);
2280 continue;
2281 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002282 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002283 if (ObjSize < PtrByteSize)
2284 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002285 // The value of the object is its address.
2286 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2287 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2288 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002289
2290 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002291 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002292 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002293 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002294 SDValue Store;
2295
2296 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2297 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2298 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2299 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2300 MachinePointerInfo(FuncArg, CurArgOffset),
2301 ObjType, false, false, 0);
2302 } else {
2303 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2304 // store the whole register as-is to the parameter save area
2305 // slot. The address of the parameter was already calculated
2306 // above (InVals.push_back(FIN)) to be the right-justified
2307 // offset within the slot. For this store, we need a new
2308 // frame index that points at the beginning of the slot.
2309 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2310 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2311 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2312 MachinePointerInfo(FuncArg, ArgOffset),
2313 false, false, 0);
2314 }
2315
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002316 MemOps.push_back(Store);
2317 ++GPR_idx;
2318 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002319 // Whether we copied from a register or not, advance the offset
2320 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002321 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002322 continue;
2323 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002324
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002325 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2326 // Store whatever pieces of the object are in registers
2327 // to memory. ArgOffset will be the address of the beginning
2328 // of the object.
2329 if (GPR_idx != Num_GPR_Regs) {
2330 unsigned VReg;
2331 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2332 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2333 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2334 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002335 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002336 MachinePointerInfo(FuncArg, ArgOffset),
2337 false, false, 0);
2338 MemOps.push_back(Store);
2339 ++GPR_idx;
2340 ArgOffset += PtrByteSize;
2341 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002342 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002343 break;
2344 }
2345 }
2346 continue;
2347 }
2348
2349 switch (ObjectVT.getSimpleVT().SimpleTy) {
2350 default: llvm_unreachable("Unhandled argument type!");
2351 case MVT::i32:
2352 case MVT::i64:
2353 if (GPR_idx != Num_GPR_Regs) {
2354 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2355 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2356
Bill Schmidt726c2372012-10-23 15:51:16 +00002357 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002358 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2359 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002360 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002361
2362 ++GPR_idx;
2363 } else {
2364 needsLoad = true;
2365 ArgSize = PtrByteSize;
2366 }
2367 ArgOffset += 8;
2368 break;
2369
2370 case MVT::f32:
2371 case MVT::f64:
2372 // Every 8 bytes of argument space consumes one of the GPRs available for
2373 // argument passing.
2374 if (GPR_idx != Num_GPR_Regs) {
2375 ++GPR_idx;
2376 }
2377 if (FPR_idx != Num_FPR_Regs) {
2378 unsigned VReg;
2379
2380 if (ObjectVT == MVT::f32)
2381 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2382 else
2383 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2384
2385 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2386 ++FPR_idx;
2387 } else {
2388 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002389 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002390 }
2391
2392 ArgOffset += 8;
2393 break;
2394 case MVT::v4f32:
2395 case MVT::v4i32:
2396 case MVT::v8i16:
2397 case MVT::v16i8:
2398 // Note that vector arguments in registers don't reserve stack space,
2399 // except in varargs functions.
2400 if (VR_idx != Num_VR_Regs) {
2401 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2402 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2403 if (isVarArg) {
2404 while ((ArgOffset % 16) != 0) {
2405 ArgOffset += PtrByteSize;
2406 if (GPR_idx != Num_GPR_Regs)
2407 GPR_idx++;
2408 }
2409 ArgOffset += 16;
2410 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2411 }
2412 ++VR_idx;
2413 } else {
2414 // Vectors are aligned.
2415 ArgOffset = ((ArgOffset+15)/16)*16;
2416 CurArgOffset = ArgOffset;
2417 ArgOffset += 16;
2418 needsLoad = true;
2419 }
2420 break;
2421 }
2422
2423 // We need to load the argument to a virtual register if we determined
2424 // above that we ran out of physical registers of the appropriate type.
2425 if (needsLoad) {
2426 int FI = MFI->CreateFixedObject(ObjSize,
2427 CurArgOffset + (ArgSize - ObjSize),
2428 isImmutable);
2429 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2430 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2431 false, false, false, 0);
2432 }
2433
2434 InVals.push_back(ArgVal);
2435 }
2436
2437 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002438 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002439 // taking the difference between two stack areas will result in an aligned
2440 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002441 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002442
2443 // If the function takes variable number of arguments, make a frame index for
2444 // the start of the first vararg value... for expansion of llvm.va_start.
2445 if (isVarArg) {
2446 int Depth = ArgOffset;
2447
2448 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002449 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002450 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2451
2452 // If this function is vararg, store any remaining integer argument regs
2453 // to their spots on the stack so that they may be loaded by deferencing the
2454 // result of va_next.
2455 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2456 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2457 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2458 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2459 MachinePointerInfo(), false, false, 0);
2460 MemOps.push_back(Store);
2461 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002462 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002463 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2464 }
2465 }
2466
2467 if (!MemOps.empty())
2468 Chain = DAG.getNode(ISD::TokenFactor, dl,
2469 MVT::Other, &MemOps[0], MemOps.size());
2470
2471 return Chain;
2472}
2473
2474SDValue
2475PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002476 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002477 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002478 const SmallVectorImpl<ISD::InputArg>
2479 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002480 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002481 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002482 // TODO: add description of PPC stack frame format, or at least some docs.
2483 //
2484 MachineFunction &MF = DAG.getMachineFunction();
2485 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002486 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002487
Owen Andersone50ed302009-08-10 22:56:29 +00002488 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002489 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002491 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2492 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002493 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002494
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002495 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002496 // Area that is at least reserved in caller of this function.
2497 unsigned MinReservedArea = ArgOffset;
2498
Craig Topperb78ca422012-03-11 07:16:55 +00002499 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002500 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2501 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2502 };
Craig Topperb78ca422012-03-11 07:16:55 +00002503 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002504 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2505 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2506 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002507
Craig Topperb78ca422012-03-11 07:16:55 +00002508 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002509
Craig Topperb78ca422012-03-11 07:16:55 +00002510 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002511 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2512 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2513 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002514
Owen Anderson718cb662007-09-07 04:06:50 +00002515 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002516 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002517 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002518
2519 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002520
Craig Topperb78ca422012-03-11 07:16:55 +00002521 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002522
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002523 // In 32-bit non-varargs functions, the stack space for vectors is after the
2524 // stack space for non-vectors. We do not use this space unless we have
2525 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002526 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002527 // that out...for the pathological case, compute VecArgOffset as the
2528 // start of the vector parameter area. Computing VecArgOffset is the
2529 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002530 unsigned VecArgOffset = ArgOffset;
2531 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002532 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002533 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002534 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002536
Duncan Sands276dcbd2008-03-21 09:14:45 +00002537 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002538 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002539 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002540 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002541 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2542 VecArgOffset += ArgSize;
2543 continue;
2544 }
2545
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002547 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002548 case MVT::i32:
2549 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002550 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002551 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 case MVT::i64: // PPC64
2553 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002554 // FIXME: We are guaranteed to be !isPPC64 at this point.
2555 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002556 VecArgOffset += 8;
2557 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002558 case MVT::v4f32:
2559 case MVT::v4i32:
2560 case MVT::v8i16:
2561 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002562 // Nothing to do, we're only looking at Nonvector args here.
2563 break;
2564 }
2565 }
2566 }
2567 // We've found where the vector parameter area in memory is. Skip the
2568 // first 12 parameters; these don't use that memory.
2569 VecArgOffset = ((VecArgOffset+15)/16)*16;
2570 VecArgOffset += 12*16;
2571
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002572 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002573 // entry to a function on PPC, the arguments start after the linkage area,
2574 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002575
Dan Gohman475871a2008-07-27 21:46:04 +00002576 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002577 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002578 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002579 unsigned CurArgIdx = 0;
2580 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002581 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002582 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002583 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002584 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002585 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002586 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002587 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2588 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002589
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002590 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002591
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002592 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002593 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2594 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002595 if (isVarArg || isPPC64) {
2596 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002597 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002598 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002599 PtrByteSize);
2600 } else nAltivecParamsAtEnd++;
2601 } else
2602 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002603 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002604 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002605 PtrByteSize);
2606
Dale Johannesen8419dd62008-03-07 20:27:40 +00002607 // FIXME the codegen can be much improved in some cases.
2608 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002609 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002610 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002611 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002612 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002613 // Objects of size 1 and 2 are right justified, everything else is
2614 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002615 if (ObjSize==1 || ObjSize==2) {
2616 CurArgOffset = CurArgOffset + (4 - ObjSize);
2617 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002618 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002619 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002620 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002621 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002622 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002623 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002624 unsigned VReg;
2625 if (isPPC64)
2626 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2627 else
2628 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002630 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002631 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002632 MachinePointerInfo(FuncArg,
2633 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002634 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002635 MemOps.push_back(Store);
2636 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002637 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002638
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002639 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002640
Dale Johannesen7f96f392008-03-08 01:41:42 +00002641 continue;
2642 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002643 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2644 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002645 // to memory. ArgOffset will be the address of the beginning
2646 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002647 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002648 unsigned VReg;
2649 if (isPPC64)
2650 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2651 else
2652 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002653 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002654 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002655 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002656 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002657 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002658 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002659 MemOps.push_back(Store);
2660 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002661 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002662 } else {
2663 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2664 break;
2665 }
2666 }
2667 continue;
2668 }
2669
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002671 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002673 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002674 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002675 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002676 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002677 ++GPR_idx;
2678 } else {
2679 needsLoad = true;
2680 ArgSize = PtrByteSize;
2681 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002682 // All int arguments reserve stack space in the Darwin ABI.
2683 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002684 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002685 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002686 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002687 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002688 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002689 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002690 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002691
Bill Schmidt726c2372012-10-23 15:51:16 +00002692 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002693 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002695 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002696
Chris Lattnerc91a4752006-06-26 22:48:35 +00002697 ++GPR_idx;
2698 } else {
2699 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002700 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002701 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002702 // All int arguments reserve stack space in the Darwin ABI.
2703 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002704 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002705
Owen Anderson825b72b2009-08-11 20:47:22 +00002706 case MVT::f32:
2707 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002708 // Every 4 bytes of argument space consumes one of the GPRs available for
2709 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002710 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002711 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002712 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002713 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002714 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002715 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002716 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002717
Owen Anderson825b72b2009-08-11 20:47:22 +00002718 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002719 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002720 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002721 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002722
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002724 ++FPR_idx;
2725 } else {
2726 needsLoad = true;
2727 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002728
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002729 // All FP arguments reserve stack space in the Darwin ABI.
2730 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002731 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002732 case MVT::v4f32:
2733 case MVT::v4i32:
2734 case MVT::v8i16:
2735 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002736 // Note that vector arguments in registers don't reserve stack space,
2737 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002738 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002739 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002741 if (isVarArg) {
2742 while ((ArgOffset % 16) != 0) {
2743 ArgOffset += PtrByteSize;
2744 if (GPR_idx != Num_GPR_Regs)
2745 GPR_idx++;
2746 }
2747 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002748 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002749 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002750 ++VR_idx;
2751 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002752 if (!isVarArg && !isPPC64) {
2753 // Vectors go after all the nonvectors.
2754 CurArgOffset = VecArgOffset;
2755 VecArgOffset += 16;
2756 } else {
2757 // Vectors are aligned.
2758 ArgOffset = ((ArgOffset+15)/16)*16;
2759 CurArgOffset = ArgOffset;
2760 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002761 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002762 needsLoad = true;
2763 }
2764 break;
2765 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002766
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002767 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002768 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002769 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002770 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002771 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002772 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002773 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002774 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002775 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002776 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002777
Dan Gohman98ca4f22009-08-05 01:29:28 +00002778 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002779 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002780
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002781 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002782 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002783 // taking the difference between two stack areas will result in an aligned
2784 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002785 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002786
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002787 // If the function takes variable number of arguments, make a frame index for
2788 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002789 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002790 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002791
Dan Gohman1e93df62010-04-17 14:41:14 +00002792 FuncInfo->setVarArgsFrameIndex(
2793 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002794 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002795 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002796
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002797 // If this function is vararg, store any remaining integer argument regs
2798 // to their spots on the stack so that they may be loaded by deferencing the
2799 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002800 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002801 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002802
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002803 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002804 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002805 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002806 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002807
Dan Gohman98ca4f22009-08-05 01:29:28 +00002808 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002809 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2810 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002811 MemOps.push_back(Store);
2812 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002813 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002814 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002815 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002816 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002817
Dale Johannesen8419dd62008-03-07 20:27:40 +00002818 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002819 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002820 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002821
Dan Gohman98ca4f22009-08-05 01:29:28 +00002822 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002823}
2824
Bill Schmidt419f3762012-09-19 15:42:13 +00002825/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2826/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002827static unsigned
2828CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2829 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830 bool isVarArg,
2831 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002832 const SmallVectorImpl<ISD::OutputArg>
2833 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002834 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835 unsigned &nAltivecParamsAtEnd) {
2836 // Count how many bytes are to be pushed on the stack, including the linkage
2837 // area, and parameter passing area. We start with 24/48 bytes, which is
2838 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002839 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002841 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2842
2843 // Add up all the space actually used.
2844 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2845 // they all go in registers, but we must reserve stack space for them for
2846 // possible use by the caller. In varargs or 64-bit calls, parameters are
2847 // assigned stack space in order, with padding so Altivec parameters are
2848 // 16-byte aligned.
2849 nAltivecParamsAtEnd = 0;
2850 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002851 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002852 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002853 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002854 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2855 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002856 if (!isVarArg && !isPPC64) {
2857 // Non-varargs Altivec parameters go after all the non-Altivec
2858 // parameters; handle those later so we know how much padding we need.
2859 nAltivecParamsAtEnd++;
2860 continue;
2861 }
2862 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2863 NumBytes = ((NumBytes+15)/16)*16;
2864 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002865 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002866 }
2867
2868 // Allow for Altivec parameters at the end, if needed.
2869 if (nAltivecParamsAtEnd) {
2870 NumBytes = ((NumBytes+15)/16)*16;
2871 NumBytes += 16*nAltivecParamsAtEnd;
2872 }
2873
2874 // The prolog code of the callee may store up to 8 GPR argument registers to
2875 // the stack, allowing va_start to index over them in memory if its varargs.
2876 // Because we cannot tell if this is needed on the caller side, we have to
2877 // conservatively assume that it is needed. As such, make sure we have at
2878 // least enough stack space for the caller to store the 8 GPRs.
2879 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002880 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002881
2882 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002883 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2884 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2885 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002886 unsigned AlignMask = TargetAlign-1;
2887 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2888 }
2889
2890 return NumBytes;
2891}
2892
2893/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002894/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002895static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002896 unsigned ParamSize) {
2897
Dale Johannesenb60d5192009-11-24 01:09:07 +00002898 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002899
2900 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2901 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2902 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2903 // Remember only if the new adjustement is bigger.
2904 if (SPDiff < FI->getTailCallSPDelta())
2905 FI->setTailCallSPDelta(SPDiff);
2906
2907 return SPDiff;
2908}
2909
Dan Gohman98ca4f22009-08-05 01:29:28 +00002910/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2911/// for tail call optimization. Targets which want to do tail call
2912/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002913bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002914PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002915 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002916 bool isVarArg,
2917 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002918 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002919 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002920 return false;
2921
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002922 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002923 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002924 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002925
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002927 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002928 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2929 // Functions containing by val parameters are not supported.
2930 for (unsigned i = 0; i != Ins.size(); i++) {
2931 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2932 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002933 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002934
2935 // Non PIC/GOT tail calls are supported.
2936 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2937 return true;
2938
2939 // At the moment we can only do local tail calls (in same module, hidden
2940 // or protected) if we are generating PIC.
2941 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2942 return G->getGlobal()->hasHiddenVisibility()
2943 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002944 }
2945
2946 return false;
2947}
2948
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002949/// isCallCompatibleAddress - Return the immediate to use if the specified
2950/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002951static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002952 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2953 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002954
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002955 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002956 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002957 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002958 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002959
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002960 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002961 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002962}
2963
Dan Gohman844731a2008-05-13 00:00:25 +00002964namespace {
2965
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002966struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002967 SDValue Arg;
2968 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002969 int FrameIdx;
2970
2971 TailCallArgumentInfo() : FrameIdx(0) {}
2972};
2973
Dan Gohman844731a2008-05-13 00:00:25 +00002974}
2975
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002976/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2977static void
2978StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002979 SDValue Chain,
Craig Toppera0ec3f92013-07-14 04:42:23 +00002980 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
2981 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002982 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002983 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002984 SDValue Arg = TailCallArgs[i].Arg;
2985 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002986 int FI = TailCallArgs[i].FrameIdx;
2987 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002988 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002989 MachinePointerInfo::getFixedStack(FI),
2990 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002991 }
2992}
2993
2994/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2995/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002996static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002997 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002998 SDValue Chain,
2999 SDValue OldRetAddr,
3000 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003001 int SPDiff,
3002 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003003 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003004 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003005 if (SPDiff) {
3006 // Calculate the new stack slot for the return address.
3007 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003008 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003009 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003010 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003011 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003013 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003014 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003015 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003016 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003017
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003018 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3019 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003020 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003021 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003022 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003023 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003024 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003025 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3026 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003027 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003028 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003029 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003030 }
3031 return Chain;
3032}
3033
3034/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3035/// the position of the argument.
3036static void
3037CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003038 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003039 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003040 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003041 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003042 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003043 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003044 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003045 TailCallArgumentInfo Info;
3046 Info.Arg = Arg;
3047 Info.FrameIdxOp = FIN;
3048 Info.FrameIdx = FI;
3049 TailCallArguments.push_back(Info);
3050}
3051
3052/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3053/// stack slot. Returns the chain as result and the loaded frame pointers in
3054/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003055SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003056 int SPDiff,
3057 SDValue Chain,
3058 SDValue &LROpOut,
3059 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003060 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003061 SDLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003062 if (SPDiff) {
3063 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003065 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003066 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003067 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003068 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003069
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003070 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3071 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003072 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003073 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003074 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003075 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003076 Chain = SDValue(FPOpOut.getNode(), 1);
3077 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003078 }
3079 return Chain;
3080}
3081
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003082/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003083/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003084/// specified by the specific parameter attribute. The copy will be passed as
3085/// a byval function parameter.
3086/// Sometimes what we are copying is the end of a larger object, the part that
3087/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003088static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003089CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003090 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003091 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003093 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003094 false, false, MachinePointerInfo(0),
3095 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003096}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003097
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003098/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3099/// tail calls.
3100static void
Dan Gohman475871a2008-07-27 21:46:04 +00003101LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3102 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003103 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003104 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3105 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003106 SDLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003107 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003108 if (!isTailCall) {
3109 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003110 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003111 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003113 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003115 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003116 DAG.getConstant(ArgOffset, PtrVT));
3117 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003118 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3119 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003120 // Calculate and remember argument location.
3121 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3122 TailCallArguments);
3123}
3124
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003125static
3126void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003127 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003129 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003130 MachineFunction &MF = DAG.getMachineFunction();
3131
3132 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3133 // might overwrite each other in case of tail call optimization.
3134 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003135 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003136 InFlag = SDValue();
3137 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3138 MemOpChains2, dl);
3139 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003141 &MemOpChains2[0], MemOpChains2.size());
3142
3143 // Store the return address to the appropriate stack slot.
3144 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3145 isPPC64, isDarwinABI, dl);
3146
3147 // Emit callseq_end just before tailcall node.
3148 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003149 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003150 InFlag = Chain.getValue(1);
3151}
3152
3153static
3154unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003155 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003156 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3157 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003158 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003159
Chris Lattnerb9082582010-11-14 23:42:06 +00003160 bool isPPC64 = PPCSubTarget.isPPC64();
3161 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3162
Owen Andersone50ed302009-08-10 22:56:29 +00003163 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003165 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003166
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003167 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003168
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003169 bool needIndirectCall = true;
3170 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003171 // If this is an absolute destination address, use the munged value.
3172 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003173 needIndirectCall = false;
3174 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003175
Chris Lattnerb9082582010-11-14 23:42:06 +00003176 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3177 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3178 // Use indirect calls for ALL functions calls in JIT mode, since the
3179 // far-call stubs may be outside relocation limits for a BL instruction.
3180 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3181 unsigned OpFlags = 0;
3182 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003183 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003184 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003185 (G->getGlobal()->isDeclaration() ||
3186 G->getGlobal()->isWeakForLinker())) {
3187 // PC-relative references to external symbols should go through $stub,
3188 // unless we're building with the leopard linker or later, which
3189 // automatically synthesizes these stubs.
3190 OpFlags = PPCII::MO_DARWIN_STUB;
3191 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003192
Chris Lattnerb9082582010-11-14 23:42:06 +00003193 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3194 // every direct call is) turn it into a TargetGlobalAddress /
3195 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003196 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003197 Callee.getValueType(),
3198 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003199 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003200 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003201 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003202
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003203 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003204 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003205
Chris Lattnerb9082582010-11-14 23:42:06 +00003206 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003207 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003208 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003209 // PC-relative references to external symbols should go through $stub,
3210 // unless we're building with the leopard linker or later, which
3211 // automatically synthesizes these stubs.
3212 OpFlags = PPCII::MO_DARWIN_STUB;
3213 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003214
Chris Lattnerb9082582010-11-14 23:42:06 +00003215 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3216 OpFlags);
3217 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003218 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003219
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003220 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003221 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3222 // to do the call, we can't use PPCISD::CALL.
3223 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003224
3225 if (isSVR4ABI && isPPC64) {
3226 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3227 // entry point, but to the function descriptor (the function entry point
3228 // address is part of the function descriptor though).
3229 // The function descriptor is a three doubleword structure with the
3230 // following fields: function entry point, TOC base address and
3231 // environment pointer.
3232 // Thus for a call through a function pointer, the following actions need
3233 // to be performed:
3234 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003235 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003236 // 2. Load the address of the function entry point from the function
3237 // descriptor.
3238 // 3. Load the TOC of the callee from the function descriptor into r2.
3239 // 4. Load the environment pointer from the function descriptor into
3240 // r11.
3241 // 5. Branch to the function entry point address.
3242 // 6. On return of the callee, the TOC of the caller needs to be
3243 // restored (this is done in FinishCall()).
3244 //
3245 // All those operations are flagged together to ensure that no other
3246 // operations can be scheduled in between. E.g. without flagging the
3247 // operations together, a TOC access in the caller could be scheduled
3248 // between the load of the callee TOC and the branch to the callee, which
3249 // results in the TOC access going through the TOC of the callee instead
3250 // of going through the TOC of the caller, which leads to incorrect code.
3251
3252 // Load the address of the function entry point from the function
3253 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003254 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003255 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3256 InFlag.getNode() ? 3 : 2);
3257 Chain = LoadFuncPtr.getValue(1);
3258 InFlag = LoadFuncPtr.getValue(2);
3259
3260 // Load environment pointer into r11.
3261 // Offset of the environment pointer within the function descriptor.
3262 SDValue PtrOff = DAG.getIntPtrConstant(16);
3263
3264 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3265 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3266 InFlag);
3267 Chain = LoadEnvPtr.getValue(1);
3268 InFlag = LoadEnvPtr.getValue(2);
3269
3270 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3271 InFlag);
3272 Chain = EnvVal.getValue(0);
3273 InFlag = EnvVal.getValue(1);
3274
3275 // Load TOC of the callee into r2. We are using a target-specific load
3276 // with r2 hard coded, because the result of a target-independent load
3277 // would never go directly into r2, since r2 is a reserved register (which
3278 // prevents the register allocator from allocating it), resulting in an
3279 // additional register being allocated and an unnecessary move instruction
3280 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003281 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003282 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3283 Callee, InFlag);
3284 Chain = LoadTOCPtr.getValue(0);
3285 InFlag = LoadTOCPtr.getValue(1);
3286
3287 MTCTROps[0] = Chain;
3288 MTCTROps[1] = LoadFuncPtr;
3289 MTCTROps[2] = InFlag;
3290 }
3291
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003292 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3293 2 + (InFlag.getNode() != 0));
3294 InFlag = Chain.getValue(1);
3295
3296 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003298 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003299 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003300 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003301 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003302 // Add use of X11 (holding environment pointer)
3303 if (isSVR4ABI && isPPC64)
3304 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003305 // Add CTR register as callee so a bctr can be emitted later.
3306 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003307 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003308 }
3309
3310 // If this is a direct call, pass the chain and the callee.
3311 if (Callee.getNode()) {
3312 Ops.push_back(Chain);
3313 Ops.push_back(Callee);
3314 }
3315 // If this is a tail call add stack pointer delta.
3316 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003318
3319 // Add argument registers to the end of the list so that they are known live
3320 // into the call.
3321 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3322 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3323 RegsToPass[i].second.getValueType()));
3324
3325 return CallOpc;
3326}
3327
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003328static
3329bool isLocalCall(const SDValue &Callee)
3330{
3331 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003332 return !G->getGlobal()->isDeclaration() &&
3333 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003334 return false;
3335}
3336
Dan Gohman98ca4f22009-08-05 01:29:28 +00003337SDValue
3338PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003339 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003340 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003341 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003342 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003343
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003344 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003345 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003346 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003347 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003348
3349 // Copy all of the result registers out of their specified physreg.
3350 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3351 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003352 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003353
3354 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3355 VA.getLocReg(), VA.getLocVT(), InFlag);
3356 Chain = Val.getValue(1);
3357 InFlag = Val.getValue(2);
3358
3359 switch (VA.getLocInfo()) {
3360 default: llvm_unreachable("Unknown loc info!");
3361 case CCValAssign::Full: break;
3362 case CCValAssign::AExt:
3363 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3364 break;
3365 case CCValAssign::ZExt:
3366 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3367 DAG.getValueType(VA.getValVT()));
3368 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3369 break;
3370 case CCValAssign::SExt:
3371 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3372 DAG.getValueType(VA.getValVT()));
3373 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3374 break;
3375 }
3376
3377 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003378 }
3379
Dan Gohman98ca4f22009-08-05 01:29:28 +00003380 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003381}
3382
Dan Gohman98ca4f22009-08-05 01:29:28 +00003383SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003384PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003385 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003386 SelectionDAG &DAG,
3387 SmallVector<std::pair<unsigned, SDValue>, 8>
3388 &RegsToPass,
3389 SDValue InFlag, SDValue Chain,
3390 SDValue &Callee,
3391 int SPDiff, unsigned NumBytes,
3392 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003393 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003394 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003395 SmallVector<SDValue, 8> Ops;
3396 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3397 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003398 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003399
Hal Finkel82b38212012-08-28 02:10:27 +00003400 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3401 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3402 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3403
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003404 // When performing tail call optimization the callee pops its arguments off
3405 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003406 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003407 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003408 (CallConv == CallingConv::Fast &&
3409 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003410
Roman Divackye46137f2012-03-06 16:41:49 +00003411 // Add a register mask operand representing the call-preserved registers.
3412 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3413 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3414 assert(Mask && "Missing call preserved mask for calling convention");
3415 Ops.push_back(DAG.getRegisterMask(Mask));
3416
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003417 if (InFlag.getNode())
3418 Ops.push_back(InFlag);
3419
3420 // Emit tail call.
3421 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003422 assert(((Callee.getOpcode() == ISD::Register &&
3423 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3424 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3425 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3426 isa<ConstantSDNode>(Callee)) &&
3427 "Expecting an global address, external symbol, absolute value or register");
3428
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003430 }
3431
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003432 // Add a NOP immediately after the branch instruction when using the 64-bit
3433 // SVR4 ABI. At link time, if caller and callee are in a different module and
3434 // thus have a different TOC, the call will be replaced with a call to a stub
3435 // function which saves the current TOC, loads the TOC of the callee and
3436 // branches to the callee. The NOP will be replaced with a load instruction
3437 // which restores the TOC of the caller from the TOC save slot of the current
3438 // stack frame. If caller and callee belong to the same module (and have the
3439 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003440
3441 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003442 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003443 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003444 // This is a call through a function pointer.
3445 // Restore the caller TOC from the save area into R2.
3446 // See PrepareCall() for more information about calls through function
3447 // pointers in the 64-bit SVR4 ABI.
3448 // We are using a target-specific load with r2 hard coded, because the
3449 // result of a target-independent load would never go directly into r2,
3450 // since r2 is a reserved register (which prevents the register allocator
3451 // from allocating it), resulting in an additional register being
3452 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003453 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003454 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003455 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003456 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003457 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003458 }
3459
Hal Finkel5b00cea2012-03-31 14:45:15 +00003460 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3461 InFlag = Chain.getValue(1);
3462
3463 if (needsTOCRestore) {
3464 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3465 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3466 InFlag = Chain.getValue(1);
3467 }
3468
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003469 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3470 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003471 InFlag, dl);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003472 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003473 InFlag = Chain.getValue(1);
3474
Dan Gohman98ca4f22009-08-05 01:29:28 +00003475 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3476 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003477}
3478
Dan Gohman98ca4f22009-08-05 01:29:28 +00003479SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003480PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003481 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003482 SelectionDAG &DAG = CLI.DAG;
Craig Toppera0ec3f92013-07-14 04:42:23 +00003483 SDLoc &dl = CLI.DL;
3484 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3485 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3486 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003487 SDValue Chain = CLI.Chain;
3488 SDValue Callee = CLI.Callee;
3489 bool &isTailCall = CLI.IsTailCall;
3490 CallingConv::ID CallConv = CLI.CallConv;
3491 bool isVarArg = CLI.IsVarArg;
3492
Evan Cheng0c439eb2010-01-27 00:07:07 +00003493 if (isTailCall)
3494 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3495 Ins, DAG);
3496
Bill Schmidt726c2372012-10-23 15:51:16 +00003497 if (PPCSubTarget.isSVR4ABI()) {
3498 if (PPCSubTarget.isPPC64())
3499 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3500 isTailCall, Outs, OutVals, Ins,
3501 dl, DAG, InVals);
3502 else
3503 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3504 isTailCall, Outs, OutVals, Ins,
3505 dl, DAG, InVals);
3506 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003507
Bill Schmidt726c2372012-10-23 15:51:16 +00003508 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3509 isTailCall, Outs, OutVals, Ins,
3510 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003511}
3512
3513SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003514PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3515 CallingConv::ID CallConv, bool isVarArg,
3516 bool isTailCall,
3517 const SmallVectorImpl<ISD::OutputArg> &Outs,
3518 const SmallVectorImpl<SDValue> &OutVals,
3519 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003520 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt419f3762012-09-19 15:42:13 +00003521 SmallVectorImpl<SDValue> &InVals) const {
3522 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003523 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003524
Dan Gohman98ca4f22009-08-05 01:29:28 +00003525 assert((CallConv == CallingConv::C ||
3526 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003527
Tilmann Schellerffd02002009-07-03 06:45:56 +00003528 unsigned PtrByteSize = 4;
3529
3530 MachineFunction &MF = DAG.getMachineFunction();
3531
3532 // Mark this function as potentially containing a function that contains a
3533 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3534 // and restoring the callers stack pointer in this functions epilog. This is
3535 // done because by tail calling the called function might overwrite the value
3536 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003537 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3538 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003539 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003540
Tilmann Schellerffd02002009-07-03 06:45:56 +00003541 // Count how many bytes are to be pushed on the stack, including the linkage
3542 // area, parameter list area and the part of the local variable space which
3543 // contains copies of aggregates which are passed by value.
3544
3545 // Assign locations to all of the outgoing arguments.
3546 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003547 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003548 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003549
3550 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003551 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003552
3553 if (isVarArg) {
3554 // Handle fixed and variable vector arguments differently.
3555 // Fixed vector arguments go into registers as long as registers are
3556 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003557 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003558
Tilmann Schellerffd02002009-07-03 06:45:56 +00003559 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003560 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003561 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003562 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003563
Dan Gohman98ca4f22009-08-05 01:29:28 +00003564 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003565 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3566 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003567 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003568 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3569 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003570 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003571
Tilmann Schellerffd02002009-07-03 06:45:56 +00003572 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003573#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003574 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003575 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003576#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003577 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003578 }
3579 }
3580 } else {
3581 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003582 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003583 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003584
Tilmann Schellerffd02002009-07-03 06:45:56 +00003585 // Assign locations to all of the outgoing aggregate by value arguments.
3586 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003587 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003588 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003589
3590 // Reserve stack space for the allocations in CCInfo.
3591 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3592
Bill Schmidt212af6a2013-02-06 17:33:58 +00003593 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003594
3595 // Size of the linkage area, parameter list area and the part of the local
3596 // space variable where copies of aggregates which are passed by value are
3597 // stored.
3598 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003599
Tilmann Schellerffd02002009-07-03 06:45:56 +00003600 // Calculate by how many bytes the stack has to be adjusted in case of tail
3601 // call optimization.
3602 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3603
3604 // Adjust the stack pointer for the new arguments...
3605 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003606 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3607 dl);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003608 SDValue CallSeqStart = Chain;
3609
3610 // Load the return address and frame pointer so it can be moved somewhere else
3611 // later.
3612 SDValue LROp, FPOp;
3613 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3614 dl);
3615
3616 // Set up a copy of the stack pointer for use loading and storing any
3617 // arguments that may not fit in the registers available for argument
3618 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003620
Tilmann Schellerffd02002009-07-03 06:45:56 +00003621 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3622 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3623 SmallVector<SDValue, 8> MemOpChains;
3624
Roman Divacky0aaa9192011-08-30 17:04:16 +00003625 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003626 // Walk the register/memloc assignments, inserting copies/loads.
3627 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3628 i != e;
3629 ++i) {
3630 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003631 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003632 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003633
Tilmann Schellerffd02002009-07-03 06:45:56 +00003634 if (Flags.isByVal()) {
3635 // Argument is an aggregate which is passed by value, thus we need to
3636 // create a copy of it in the local variable space of the current stack
3637 // frame (which is the stack frame of the caller) and pass the address of
3638 // this copy to the callee.
3639 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3640 CCValAssign &ByValVA = ByValArgLocs[j++];
3641 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003642
Tilmann Schellerffd02002009-07-03 06:45:56 +00003643 // Memory reserved in the local variable space of the callers stack frame.
3644 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003645
Tilmann Schellerffd02002009-07-03 06:45:56 +00003646 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3647 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003648
Tilmann Schellerffd02002009-07-03 06:45:56 +00003649 // Create a copy of the argument in the local area of the current
3650 // stack frame.
3651 SDValue MemcpyCall =
3652 CreateCopyOfByValArgument(Arg, PtrOff,
3653 CallSeqStart.getNode()->getOperand(0),
3654 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003655
Tilmann Schellerffd02002009-07-03 06:45:56 +00003656 // This must go outside the CALLSEQ_START..END.
3657 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003658 CallSeqStart.getNode()->getOperand(1),
3659 SDLoc(MemcpyCall));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003660 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3661 NewCallSeqStart.getNode());
3662 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003663
Tilmann Schellerffd02002009-07-03 06:45:56 +00003664 // Pass the address of the aggregate copy on the stack either in a
3665 // physical register or in the parameter list area of the current stack
3666 // frame to the callee.
3667 Arg = PtrOff;
3668 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003669
Tilmann Schellerffd02002009-07-03 06:45:56 +00003670 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003671 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003672 // Put argument in a physical register.
3673 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3674 } else {
3675 // Put argument in the parameter list area of the current stack frame.
3676 assert(VA.isMemLoc());
3677 unsigned LocMemOffset = VA.getLocMemOffset();
3678
3679 if (!isTailCall) {
3680 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3681 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3682
3683 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003684 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003685 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003686 } else {
3687 // Calculate and remember argument location.
3688 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3689 TailCallArguments);
3690 }
3691 }
3692 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003693
Tilmann Schellerffd02002009-07-03 06:45:56 +00003694 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003696 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003697
Tilmann Schellerffd02002009-07-03 06:45:56 +00003698 // Build a sequence of copy-to-reg nodes chained together with token chain
3699 // and flag operands which copy the outgoing args into the appropriate regs.
3700 SDValue InFlag;
3701 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3702 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3703 RegsToPass[i].second, InFlag);
3704 InFlag = Chain.getValue(1);
3705 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003706
Hal Finkel82b38212012-08-28 02:10:27 +00003707 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3708 // registers.
3709 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003710 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3711 SDValue Ops[] = { Chain, InFlag };
3712
Hal Finkel82b38212012-08-28 02:10:27 +00003713 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003714 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3715
Hal Finkel82b38212012-08-28 02:10:27 +00003716 InFlag = Chain.getValue(1);
3717 }
3718
Chris Lattnerb9082582010-11-14 23:42:06 +00003719 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003720 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3721 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003722
Dan Gohman98ca4f22009-08-05 01:29:28 +00003723 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3724 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3725 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003726}
3727
Bill Schmidt726c2372012-10-23 15:51:16 +00003728// Copy an argument into memory, being careful to do this outside the
3729// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003730SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003731PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3732 SDValue CallSeqStart,
3733 ISD::ArgFlagsTy Flags,
3734 SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003735 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00003736 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3737 CallSeqStart.getNode()->getOperand(0),
3738 Flags, DAG, dl);
3739 // The MEMCPY must go outside the CALLSEQ_START..END.
3740 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003741 CallSeqStart.getNode()->getOperand(1),
3742 SDLoc(MemcpyCall));
Bill Schmidt726c2372012-10-23 15:51:16 +00003743 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3744 NewCallSeqStart.getNode());
3745 return NewCallSeqStart;
3746}
3747
3748SDValue
3749PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003750 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003751 bool isTailCall,
3752 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003753 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003754 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003755 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003756 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003757
Bill Schmidt726c2372012-10-23 15:51:16 +00003758 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003759
Bill Schmidt726c2372012-10-23 15:51:16 +00003760 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3761 unsigned PtrByteSize = 8;
3762
3763 MachineFunction &MF = DAG.getMachineFunction();
3764
3765 // Mark this function as potentially containing a function that contains a
3766 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3767 // and restoring the callers stack pointer in this functions epilog. This is
3768 // done because by tail calling the called function might overwrite the value
3769 // in this function's (MF) stack pointer stack slot 0(SP).
3770 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3771 CallConv == CallingConv::Fast)
3772 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3773
3774 unsigned nAltivecParamsAtEnd = 0;
3775
3776 // Count how many bytes are to be pushed on the stack, including the linkage
3777 // area, and parameter passing area. We start with at least 48 bytes, which
3778 // is reserved space for [SP][CR][LR][3 x unused].
3779 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3780 // of this call.
3781 unsigned NumBytes =
3782 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3783 Outs, OutVals, nAltivecParamsAtEnd);
3784
3785 // Calculate by how many bytes the stack has to be adjusted in case of tail
3786 // call optimization.
3787 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3788
3789 // To protect arguments on the stack from being clobbered in a tail call,
3790 // force all the loads to happen before doing any other lowering.
3791 if (isTailCall)
3792 Chain = DAG.getStackArgumentTokenFactor(Chain);
3793
3794 // Adjust the stack pointer for the new arguments...
3795 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003796 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3797 dl);
Bill Schmidt726c2372012-10-23 15:51:16 +00003798 SDValue CallSeqStart = Chain;
3799
3800 // Load the return address and frame pointer so it can be move somewhere else
3801 // later.
3802 SDValue LROp, FPOp;
3803 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3804 dl);
3805
3806 // Set up a copy of the stack pointer for use loading and storing any
3807 // arguments that may not fit in the registers available for argument
3808 // passing.
3809 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3810
3811 // Figure out which arguments are going to go in registers, and which in
3812 // memory. Also, if this is a vararg function, floating point operations
3813 // must be stored to our stack, and loaded into integer regs as well, if
3814 // any integer regs are available for argument passing.
3815 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3816 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3817
3818 static const uint16_t GPR[] = {
3819 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3820 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3821 };
3822 static const uint16_t *FPR = GetFPR();
3823
3824 static const uint16_t VR[] = {
3825 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3826 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3827 };
3828 const unsigned NumGPRs = array_lengthof(GPR);
3829 const unsigned NumFPRs = 13;
3830 const unsigned NumVRs = array_lengthof(VR);
3831
3832 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3833 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3834
3835 SmallVector<SDValue, 8> MemOpChains;
3836 for (unsigned i = 0; i != NumOps; ++i) {
3837 SDValue Arg = OutVals[i];
3838 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3839
3840 // PtrOff will be used to store the current argument to the stack if a
3841 // register cannot be found for it.
3842 SDValue PtrOff;
3843
3844 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3845
3846 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3847
3848 // Promote integers to 64-bit values.
3849 if (Arg.getValueType() == MVT::i32) {
3850 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3851 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3852 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3853 }
3854
3855 // FIXME memcpy is used way more than necessary. Correctness first.
3856 // Note: "by value" is code for passing a structure by value, not
3857 // basic types.
3858 if (Flags.isByVal()) {
3859 // Note: Size includes alignment padding, so
3860 // struct x { short a; char b; }
3861 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3862 // These are the proper values we need for right-justifying the
3863 // aggregate in a parameter register.
3864 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003865
3866 // An empty aggregate parameter takes up no storage and no
3867 // registers.
3868 if (Size == 0)
3869 continue;
3870
Bill Schmidt726c2372012-10-23 15:51:16 +00003871 // All aggregates smaller than 8 bytes must be passed right-justified.
3872 if (Size==1 || Size==2 || Size==4) {
3873 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3874 if (GPR_idx != NumGPRs) {
3875 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3876 MachinePointerInfo(), VT,
3877 false, false, 0);
3878 MemOpChains.push_back(Load.getValue(1));
3879 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3880
3881 ArgOffset += PtrByteSize;
3882 continue;
3883 }
3884 }
3885
3886 if (GPR_idx == NumGPRs && Size < 8) {
3887 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3888 PtrOff.getValueType());
3889 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3890 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3891 CallSeqStart,
3892 Flags, DAG, dl);
3893 ArgOffset += PtrByteSize;
3894 continue;
3895 }
3896 // Copy entire object into memory. There are cases where gcc-generated
3897 // code assumes it is there, even if it could be put entirely into
3898 // registers. (This is not what the doc says.)
3899
3900 // FIXME: The above statement is likely due to a misunderstanding of the
3901 // documents. All arguments must be copied into the parameter area BY
3902 // THE CALLEE in the event that the callee takes the address of any
3903 // formal argument. That has not yet been implemented. However, it is
3904 // reasonable to use the stack area as a staging area for the register
3905 // load.
3906
3907 // Skip this for small aggregates, as we will use the same slot for a
3908 // right-justified copy, below.
3909 if (Size >= 8)
3910 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3911 CallSeqStart,
3912 Flags, DAG, dl);
3913
3914 // When a register is available, pass a small aggregate right-justified.
3915 if (Size < 8 && GPR_idx != NumGPRs) {
3916 // The easiest way to get this right-justified in a register
3917 // is to copy the structure into the rightmost portion of a
3918 // local variable slot, then load the whole slot into the
3919 // register.
3920 // FIXME: The memcpy seems to produce pretty awful code for
3921 // small aggregates, particularly for packed ones.
Matt Arsenault225ed702013-05-18 00:21:46 +00003922 // FIXME: It would be preferable to use the slot in the
Bill Schmidt726c2372012-10-23 15:51:16 +00003923 // parameter save area instead of a new local variable.
3924 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3925 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3926 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3927 CallSeqStart,
3928 Flags, DAG, dl);
3929
3930 // Load the slot into the register.
3931 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3932 MachinePointerInfo(),
3933 false, false, false, 0);
3934 MemOpChains.push_back(Load.getValue(1));
3935 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3936
3937 // Done with this argument.
3938 ArgOffset += PtrByteSize;
3939 continue;
3940 }
3941
3942 // For aggregates larger than PtrByteSize, copy the pieces of the
3943 // object that fit into registers from the parameter save area.
3944 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3945 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3946 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3947 if (GPR_idx != NumGPRs) {
3948 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3949 MachinePointerInfo(),
3950 false, false, false, 0);
3951 MemOpChains.push_back(Load.getValue(1));
3952 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3953 ArgOffset += PtrByteSize;
3954 } else {
3955 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3956 break;
3957 }
3958 }
3959 continue;
3960 }
3961
Craig Topper5a0910b2013-08-15 02:33:50 +00003962 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt726c2372012-10-23 15:51:16 +00003963 default: llvm_unreachable("Unexpected ValueType for argument!");
3964 case MVT::i32:
3965 case MVT::i64:
3966 if (GPR_idx != NumGPRs) {
3967 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3968 } else {
3969 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3970 true, isTailCall, false, MemOpChains,
3971 TailCallArguments, dl);
3972 }
3973 ArgOffset += PtrByteSize;
3974 break;
3975 case MVT::f32:
3976 case MVT::f64:
3977 if (FPR_idx != NumFPRs) {
3978 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3979
3980 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003981 // A single float or an aggregate containing only a single float
3982 // must be passed right-justified in the stack doubleword, and
3983 // in the GPR, if one is available.
3984 SDValue StoreOff;
Craig Topper5a0910b2013-08-15 02:33:50 +00003985 if (Arg.getSimpleValueType().SimpleTy == MVT::f32) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003986 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3987 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3988 } else
3989 StoreOff = PtrOff;
3990
3991 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003992 MachinePointerInfo(), false, false, 0);
3993 MemOpChains.push_back(Store);
3994
3995 // Float varargs are always shadowed in available integer registers
3996 if (GPR_idx != NumGPRs) {
3997 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3998 MachinePointerInfo(), false, false,
3999 false, 0);
4000 MemOpChains.push_back(Load.getValue(1));
4001 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4002 }
4003 } else if (GPR_idx != NumGPRs)
4004 // If we have any FPRs remaining, we may also have GPRs remaining.
4005 ++GPR_idx;
4006 } else {
4007 // Single-precision floating-point values are mapped to the
4008 // second (rightmost) word of the stack doubleword.
4009 if (Arg.getValueType() == MVT::f32) {
4010 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4011 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4012 }
4013
4014 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4015 true, isTailCall, false, MemOpChains,
4016 TailCallArguments, dl);
4017 }
4018 ArgOffset += 8;
4019 break;
4020 case MVT::v4f32:
4021 case MVT::v4i32:
4022 case MVT::v8i16:
4023 case MVT::v16i8:
4024 if (isVarArg) {
4025 // These go aligned on the stack, or in the corresponding R registers
4026 // when within range. The Darwin PPC ABI doc claims they also go in
4027 // V registers; in fact gcc does this only for arguments that are
4028 // prototyped, not for those that match the ... We do it for all
4029 // arguments, seems to work.
4030 while (ArgOffset % 16 !=0) {
4031 ArgOffset += PtrByteSize;
4032 if (GPR_idx != NumGPRs)
4033 GPR_idx++;
4034 }
4035 // We could elide this store in the case where the object fits
4036 // entirely in R registers. Maybe later.
4037 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4038 DAG.getConstant(ArgOffset, PtrVT));
4039 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4040 MachinePointerInfo(), false, false, 0);
4041 MemOpChains.push_back(Store);
4042 if (VR_idx != NumVRs) {
4043 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4044 MachinePointerInfo(),
4045 false, false, false, 0);
4046 MemOpChains.push_back(Load.getValue(1));
4047 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4048 }
4049 ArgOffset += 16;
4050 for (unsigned i=0; i<16; i+=PtrByteSize) {
4051 if (GPR_idx == NumGPRs)
4052 break;
4053 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4054 DAG.getConstant(i, PtrVT));
4055 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4056 false, false, false, 0);
4057 MemOpChains.push_back(Load.getValue(1));
4058 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4059 }
4060 break;
4061 }
4062
4063 // Non-varargs Altivec params generally go in registers, but have
4064 // stack space allocated at the end.
4065 if (VR_idx != NumVRs) {
4066 // Doesn't have GPR space allocated.
4067 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4068 } else {
4069 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4070 true, isTailCall, true, MemOpChains,
4071 TailCallArguments, dl);
4072 ArgOffset += 16;
4073 }
4074 break;
4075 }
4076 }
4077
4078 if (!MemOpChains.empty())
4079 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4080 &MemOpChains[0], MemOpChains.size());
4081
4082 // Check if this is an indirect call (MTCTR/BCTRL).
4083 // See PrepareCall() for more information about calls through function
4084 // pointers in the 64-bit SVR4 ABI.
4085 if (!isTailCall &&
4086 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4087 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4088 !isBLACompatibleAddress(Callee, DAG)) {
4089 // Load r2 into a virtual register and store it to the TOC save area.
4090 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4091 // TOC save area offset.
4092 SDValue PtrOff = DAG.getIntPtrConstant(40);
4093 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4094 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4095 false, false, 0);
4096 // R12 must contain the address of an indirect callee. This does not
4097 // mean the MTCTR instruction must use R12; it's easier to model this
4098 // as an extra parameter, so do that.
4099 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4100 }
4101
4102 // Build a sequence of copy-to-reg nodes chained together with token chain
4103 // and flag operands which copy the outgoing args into the appropriate regs.
4104 SDValue InFlag;
4105 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4106 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4107 RegsToPass[i].second, InFlag);
4108 InFlag = Chain.getValue(1);
4109 }
4110
4111 if (isTailCall)
4112 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4113 FPOp, true, TailCallArguments);
4114
4115 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4116 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4117 Ins, InVals);
4118}
4119
4120SDValue
4121PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4122 CallingConv::ID CallConv, bool isVarArg,
4123 bool isTailCall,
4124 const SmallVectorImpl<ISD::OutputArg> &Outs,
4125 const SmallVectorImpl<SDValue> &OutVals,
4126 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004127 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt726c2372012-10-23 15:51:16 +00004128 SmallVectorImpl<SDValue> &InVals) const {
4129
4130 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004131
Owen Andersone50ed302009-08-10 22:56:29 +00004132 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004134 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004135
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004136 MachineFunction &MF = DAG.getMachineFunction();
4137
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004138 // Mark this function as potentially containing a function that contains a
4139 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4140 // and restoring the callers stack pointer in this functions epilog. This is
4141 // done because by tail calling the called function might overwrite the value
4142 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004143 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4144 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004145 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4146
4147 unsigned nAltivecParamsAtEnd = 0;
4148
Chris Lattnerabde4602006-05-16 22:56:08 +00004149 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004150 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004151 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004152 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004153 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004154 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004155 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004156
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004157 // Calculate by how many bytes the stack has to be adjusted in case of tail
4158 // call optimization.
4159 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Dan Gohman98ca4f22009-08-05 01:29:28 +00004161 // To protect arguments on the stack from being clobbered in a tail call,
4162 // force all the loads to happen before doing any other lowering.
4163 if (isTailCall)
4164 Chain = DAG.getStackArgumentTokenFactor(Chain);
4165
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004166 // Adjust the stack pointer for the new arguments...
4167 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00004168 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4169 dl);
Dan Gohman475871a2008-07-27 21:46:04 +00004170 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004171
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004172 // Load the return address and frame pointer so it can be move somewhere else
4173 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004174 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004175 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4176 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004177
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004178 // Set up a copy of the stack pointer for use loading and storing any
4179 // arguments that may not fit in the registers available for argument
4180 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004181 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004182 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004184 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004186
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004187 // Figure out which arguments are going to go in registers, and which in
4188 // memory. Also, if this is a vararg function, floating point operations
4189 // must be stored to our stack, and loaded into integer regs as well, if
4190 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004191 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004192 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004193
Craig Topperb78ca422012-03-11 07:16:55 +00004194 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004195 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4196 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4197 };
Craig Topperb78ca422012-03-11 07:16:55 +00004198 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004199 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4200 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4201 };
Craig Topperb78ca422012-03-11 07:16:55 +00004202 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004203
Craig Topperb78ca422012-03-11 07:16:55 +00004204 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004205 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4206 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4207 };
Owen Anderson718cb662007-09-07 04:06:50 +00004208 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004209 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004210 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004211
Craig Topperb78ca422012-03-11 07:16:55 +00004212 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004213
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004214 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004215 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4216
Dan Gohman475871a2008-07-27 21:46:04 +00004217 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004218 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004219 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004220 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004221
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004222 // PtrOff will be used to store the current argument to the stack if a
4223 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004224 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004225
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004226 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004227
Dale Johannesen39355f92009-02-04 02:34:38 +00004228 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004229
4230 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004232 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4233 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004235 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004236
Dale Johannesen8419dd62008-03-07 20:27:40 +00004237 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004238 // Note: "by value" is code for passing a structure by value, not
4239 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004240 if (Flags.isByVal()) {
4241 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004242 // Very small objects are passed right-justified. Everything else is
4243 // passed left-justified.
4244 if (Size==1 || Size==2) {
4245 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004246 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004247 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004248 MachinePointerInfo(), VT,
4249 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004250 MemOpChains.push_back(Load.getValue(1));
4251 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004252
4253 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004254 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004255 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4256 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004257 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004258 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4259 CallSeqStart,
4260 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004261 ArgOffset += PtrByteSize;
4262 }
4263 continue;
4264 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004265 // Copy entire object into memory. There are cases where gcc-generated
4266 // code assumes it is there, even if it could be put entirely into
4267 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004268 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4269 CallSeqStart,
4270 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004271
4272 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4273 // copy the pieces of the object that fit into registers from the
4274 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004275 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004276 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004277 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004278 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004279 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4280 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004281 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004282 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004283 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004284 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004285 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004286 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004287 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004288 }
4289 }
4290 continue;
4291 }
4292
Craig Topper5a0910b2013-08-15 02:33:50 +00004293 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004294 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 case MVT::i32:
4296 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004297 if (GPR_idx != NumGPRs) {
4298 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004299 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004300 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4301 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004302 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004303 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004304 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004305 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 case MVT::f32:
4307 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004308 if (FPR_idx != NumFPRs) {
4309 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4310
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004311 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004312 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4313 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004314 MemOpChains.push_back(Store);
4315
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004316 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004317 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004318 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004319 MachinePointerInfo(), false, false,
4320 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004321 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004322 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004323 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004325 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004326 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004327 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4328 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004329 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004330 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004331 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004332 }
4333 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004334 // If we have any FPRs remaining, we may also have GPRs remaining.
4335 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4336 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004337 if (GPR_idx != NumGPRs)
4338 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004340 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4341 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004342 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004343 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004344 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4345 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004346 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004347 if (isPPC64)
4348 ArgOffset += 8;
4349 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004351 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004352 case MVT::v4f32:
4353 case MVT::v4i32:
4354 case MVT::v8i16:
4355 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004356 if (isVarArg) {
4357 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004358 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004359 // V registers; in fact gcc does this only for arguments that are
4360 // prototyped, not for those that match the ... We do it for all
4361 // arguments, seems to work.
4362 while (ArgOffset % 16 !=0) {
4363 ArgOffset += PtrByteSize;
4364 if (GPR_idx != NumGPRs)
4365 GPR_idx++;
4366 }
4367 // We could elide this store in the case where the object fits
4368 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004369 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004370 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004371 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4372 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004373 MemOpChains.push_back(Store);
4374 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004375 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004376 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004377 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004378 MemOpChains.push_back(Load.getValue(1));
4379 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4380 }
4381 ArgOffset += 16;
4382 for (unsigned i=0; i<16; i+=PtrByteSize) {
4383 if (GPR_idx == NumGPRs)
4384 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004385 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004386 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004387 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004388 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004389 MemOpChains.push_back(Load.getValue(1));
4390 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4391 }
4392 break;
4393 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004394
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004395 // Non-varargs Altivec params generally go in registers, but have
4396 // stack space allocated at the end.
4397 if (VR_idx != NumVRs) {
4398 // Doesn't have GPR space allocated.
4399 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4400 } else if (nAltivecParamsAtEnd==0) {
4401 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004402 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4403 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004404 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004405 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004406 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004407 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004408 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004409 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004410 // If all Altivec parameters fit in registers, as they usually do,
4411 // they get stack space following the non-Altivec parameters. We
4412 // don't track this here because nobody below needs it.
4413 // If there are more Altivec parameters than fit in registers emit
4414 // the stores here.
4415 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4416 unsigned j = 0;
4417 // Offset is aligned; skip 1st 12 params which go in V registers.
4418 ArgOffset = ((ArgOffset+15)/16)*16;
4419 ArgOffset += 12*16;
4420 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004421 SDValue Arg = OutVals[i];
4422 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4424 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004425 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004426 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004427 // We are emitting Altivec params in order.
4428 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4429 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004430 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004431 ArgOffset += 16;
4432 }
4433 }
4434 }
4435 }
4436
Chris Lattner9a2a4972006-05-17 06:01:33 +00004437 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004439 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004440
Dale Johannesenf7b73042010-03-09 20:15:42 +00004441 // On Darwin, R12 must contain the address of an indirect callee. This does
4442 // not mean the MTCTR instruction must use R12; it's easier to model this as
4443 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004444 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004445 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4446 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4447 !isBLACompatibleAddress(Callee, DAG))
4448 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4449 PPC::R12), Callee));
4450
Chris Lattner9a2a4972006-05-17 06:01:33 +00004451 // Build a sequence of copy-to-reg nodes chained together with token chain
4452 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004453 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004454 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004455 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004456 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004457 InFlag = Chain.getValue(1);
4458 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004459
Chris Lattnerb9082582010-11-14 23:42:06 +00004460 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004461 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4462 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004463
Dan Gohman98ca4f22009-08-05 01:29:28 +00004464 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4465 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4466 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004467}
4468
Hal Finkeld712f932011-10-14 19:51:36 +00004469bool
4470PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4471 MachineFunction &MF, bool isVarArg,
4472 const SmallVectorImpl<ISD::OutputArg> &Outs,
4473 LLVMContext &Context) const {
4474 SmallVector<CCValAssign, 16> RVLocs;
4475 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4476 RVLocs, Context);
4477 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4478}
4479
Dan Gohman98ca4f22009-08-05 01:29:28 +00004480SDValue
4481PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004482 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004483 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004484 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004485 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004486
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004487 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004488 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004489 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004490 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004491
Dan Gohman475871a2008-07-27 21:46:04 +00004492 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004493 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004494
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004495 // Copy the result values into the output registers.
4496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4497 CCValAssign &VA = RVLocs[i];
4498 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004499
4500 SDValue Arg = OutVals[i];
4501
4502 switch (VA.getLocInfo()) {
4503 default: llvm_unreachable("Unknown loc info!");
4504 case CCValAssign::Full: break;
4505 case CCValAssign::AExt:
4506 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4507 break;
4508 case CCValAssign::ZExt:
4509 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4510 break;
4511 case CCValAssign::SExt:
4512 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4513 break;
4514 }
4515
4516 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004517 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004518 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004519 }
4520
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004521 RetOps[0] = Chain; // Update chain.
4522
4523 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004524 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004525 RetOps.push_back(Flag);
4526
4527 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4528 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004529}
4530
Dan Gohman475871a2008-07-27 21:46:04 +00004531SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004532 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004533 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004534 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004535
Jim Laskeyefc7e522006-12-04 22:04:42 +00004536 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004537 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004538
4539 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004540 bool isPPC64 = Subtarget.isPPC64();
4541 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004542 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004543
4544 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004545 SDValue Chain = Op.getOperand(0);
4546 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004547
Jim Laskeyefc7e522006-12-04 22:04:42 +00004548 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004549 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4550 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004551 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Jim Laskeyefc7e522006-12-04 22:04:42 +00004553 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004554 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004555
Jim Laskeyefc7e522006-12-04 22:04:42 +00004556 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004557 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004558 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004559}
4560
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004561
4562
Dan Gohman475871a2008-07-27 21:46:04 +00004563SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004564PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004565 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004566 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004567 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004568 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004569
4570 // Get current frame pointer save index. The users of this index will be
4571 // primarily DYNALLOC instructions.
4572 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4573 int RASI = FI->getReturnAddrSaveIndex();
4574
4575 // If the frame pointer save index hasn't been defined yet.
4576 if (!RASI) {
4577 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004578 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004579 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004580 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004581 // Save the result.
4582 FI->setReturnAddrSaveIndex(RASI);
4583 }
4584 return DAG.getFrameIndex(RASI, PtrVT);
4585}
4586
Dan Gohman475871a2008-07-27 21:46:04 +00004587SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004588PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4589 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004590 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004591 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004592 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004593
4594 // Get current frame pointer save index. The users of this index will be
4595 // primarily DYNALLOC instructions.
4596 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4597 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004598
Jim Laskey2f616bf2006-11-16 22:43:37 +00004599 // If the frame pointer save index hasn't been defined yet.
4600 if (!FPSI) {
4601 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004602 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004603 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004604
Jim Laskey2f616bf2006-11-16 22:43:37 +00004605 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004606 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004607 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004608 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004609 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004610 return DAG.getFrameIndex(FPSI, PtrVT);
4611}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004612
Dan Gohman475871a2008-07-27 21:46:04 +00004613SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004614 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004615 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004616 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004617 SDValue Chain = Op.getOperand(0);
4618 SDValue Size = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004619 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004620
Jim Laskey2f616bf2006-11-16 22:43:37 +00004621 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004622 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004623 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004624 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004625 DAG.getConstant(0, PtrVT), Size);
4626 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004627 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004628 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004629 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004631 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004632}
4633
Hal Finkel7ee74a62013-03-21 21:37:52 +00004634SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4635 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004636 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004637 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4638 DAG.getVTList(MVT::i32, MVT::Other),
4639 Op.getOperand(0), Op.getOperand(1));
4640}
4641
4642SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4643 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004644 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004645 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4646 Op.getOperand(0), Op.getOperand(1));
4647}
4648
Chris Lattner1a635d62006-04-14 06:01:58 +00004649/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4650/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004651SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004652 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004653 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4654 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004655 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004656
Hal Finkel59889f72013-04-07 22:11:09 +00004657 // We might be able to do better than this under some circumstances, but in
4658 // general, fsel-based lowering of select is a finite-math-only optimization.
4659 // For more information, see section F.3 of the 2.06 ISA specification.
4660 if (!DAG.getTarget().Options.NoInfsFPMath ||
4661 !DAG.getTarget().Options.NoNaNsFPMath)
4662 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004663
Hal Finkel59889f72013-04-07 22:11:09 +00004664 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004665
Owen Andersone50ed302009-08-10 22:56:29 +00004666 EVT ResVT = Op.getValueType();
4667 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004668 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4669 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004670 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004671
Chris Lattner1a635d62006-04-14 06:01:58 +00004672 // If the RHS of the comparison is a 0.0, we don't need to do the
4673 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004674 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004675 if (isFloatingPointZero(RHS))
4676 switch (CC) {
4677 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004678 case ISD::SETNE:
4679 std::swap(TV, FV);
4680 case ISD::SETEQ:
4681 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4682 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4683 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4684 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4685 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4686 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4687 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004688 case ISD::SETULT:
4689 case ISD::SETLT:
4690 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004691 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004692 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4694 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004695 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004696 case ISD::SETUGT:
4697 case ISD::SETGT:
4698 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004699 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004700 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4702 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004703 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004705 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004706
Dan Gohman475871a2008-07-27 21:46:04 +00004707 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004708 switch (CC) {
4709 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004710 case ISD::SETNE:
4711 std::swap(TV, FV);
4712 case ISD::SETEQ:
4713 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4714 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4715 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4716 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4717 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4718 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4719 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4720 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004721 case ISD::SETULT:
4722 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004723 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4725 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004726 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004727 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004728 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004729 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4731 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004732 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004733 case ISD::SETUGT:
4734 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004735 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4737 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004738 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004739 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004740 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004741 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4743 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004744 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004745 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004746 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004747}
4748
Chris Lattner1f873002007-11-28 18:44:47 +00004749// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004750SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004751 SDLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004752 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004753 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004754 if (Src.getValueType() == MVT::f32)
4755 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004756
Dan Gohman475871a2008-07-27 21:46:04 +00004757 SDValue Tmp;
Craig Topper5a0910b2013-08-15 02:33:50 +00004758 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004759 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004761 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004762 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4763 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004765 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004766 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004767 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4768 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004769 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4770 PPCISD::FCTIDUZ,
4771 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004772 break;
4773 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004774
Chris Lattner1a635d62006-04-14 06:01:58 +00004775 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004776 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4777 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4778 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4779 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4780 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004781
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004782 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004783 SDValue Chain;
4784 if (i32Stack) {
4785 MachineFunction &MF = DAG.getMachineFunction();
4786 MachineMemOperand *MMO =
4787 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4788 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4789 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4790 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4791 MVT::i32, MMO);
4792 } else
4793 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4794 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004795
4796 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4797 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004798 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004799 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004800 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004801 MPI = MachinePointerInfo();
4802 }
4803
4804 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004805 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004806}
4807
Hal Finkel46479192013-04-01 17:52:07 +00004808SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004809 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004810 SDLoc dl(Op);
Dan Gohman034f60e2008-03-11 01:59:03 +00004811 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004813 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004814
Hal Finkel46479192013-04-01 17:52:07 +00004815 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4816 "UINT_TO_FP is supported only with FPCVT");
4817
4818 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004819 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004820 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4821 (Op.getOpcode() == ISD::UINT_TO_FP ?
4822 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4823 (Op.getOpcode() == ISD::UINT_TO_FP ?
4824 PPCISD::FCFIDU : PPCISD::FCFID);
4825 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4826 MVT::f32 : MVT::f64;
4827
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004829 SDValue SINT = Op.getOperand(0);
4830 // When converting to single-precision, we actually need to convert
4831 // to double-precision first and then round to single-precision.
4832 // To avoid double-rounding effects during that operation, we have
4833 // to prepare the input operand. Bits that might be truncated when
4834 // converting to double-precision are replaced by a bit that won't
4835 // be lost at this stage, but is below the single-precision rounding
4836 // position.
4837 //
4838 // However, if -enable-unsafe-fp-math is in effect, accept double
4839 // rounding to avoid the extra overhead.
4840 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004841 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004842 !DAG.getTarget().Options.UnsafeFPMath) {
4843
4844 // Twiddle input to make sure the low 11 bits are zero. (If this
4845 // is the case, we are guaranteed the value will fit into the 53 bit
4846 // mantissa of an IEEE double-precision value without rounding.)
4847 // If any of those low 11 bits were not zero originally, make sure
4848 // bit 12 (value 2048) is set instead, so that the final rounding
4849 // to single-precision gets the correct result.
4850 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4851 SINT, DAG.getConstant(2047, MVT::i64));
4852 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4853 Round, DAG.getConstant(2047, MVT::i64));
4854 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4855 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4856 Round, DAG.getConstant(-2048, MVT::i64));
4857
4858 // However, we cannot use that value unconditionally: if the magnitude
4859 // of the input value is small, the bit-twiddling we did above might
4860 // end up visibly changing the output. Fortunately, in that case, we
4861 // don't need to twiddle bits since the original input will convert
4862 // exactly to double-precision floating-point already. Therefore,
4863 // construct a conditional to use the original value if the top 11
4864 // bits are all sign-bit copies, and use the rounded value computed
4865 // above otherwise.
4866 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4867 SINT, DAG.getConstant(53, MVT::i32));
4868 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4869 Cond, DAG.getConstant(1, MVT::i64));
4870 Cond = DAG.getSetCC(dl, MVT::i32,
4871 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4872
4873 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4874 }
Hal Finkel46479192013-04-01 17:52:07 +00004875
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004876 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004877 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4878
4879 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004880 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004881 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004882 return FP;
4883 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004884
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004886 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004887 // Since we only generate this in 64-bit mode, we can take advantage of
4888 // 64-bit registers. In particular, sign extend the input value into the
4889 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4890 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004891 MachineFunction &MF = DAG.getMachineFunction();
4892 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004893 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004894
Hal Finkel8049ab12013-03-31 10:12:51 +00004895 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004896 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004897 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4898 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004899
Hal Finkel8049ab12013-03-31 10:12:51 +00004900 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4901 MachinePointerInfo::getFixedStack(FrameIdx),
4902 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004903
Hal Finkel8049ab12013-03-31 10:12:51 +00004904 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4905 "Expected an i32 store");
4906 MachineMemOperand *MMO =
4907 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4908 MachineMemOperand::MOLoad, 4, 4);
4909 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004910 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4911 PPCISD::LFIWZX : PPCISD::LFIWAX,
4912 dl, DAG.getVTList(MVT::f64, MVT::Other),
4913 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004914 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004915 assert(PPCSubTarget.isPPC64() &&
4916 "i32->FP without LFIWAX supported only on PPC64");
4917
Hal Finkel8049ab12013-03-31 10:12:51 +00004918 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4919 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4920
4921 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4922 Op.getOperand(0));
4923
4924 // STD the extended value into the stack slot.
4925 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4926 MachinePointerInfo::getFixedStack(FrameIdx),
4927 false, false, 0);
4928
4929 // Load the value as a double.
4930 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4931 MachinePointerInfo::getFixedStack(FrameIdx),
4932 false, false, false, 0);
4933 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004934
Chris Lattner1a635d62006-04-14 06:01:58 +00004935 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004936 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4937 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004939 return FP;
4940}
4941
Dan Gohmand858e902010-04-17 15:26:15 +00004942SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4943 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004944 SDLoc dl(Op);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004945 /*
4946 The rounding mode is in bits 30:31 of FPSR, and has the following
4947 settings:
4948 00 Round to nearest
4949 01 Round to 0
4950 10 Round to +inf
4951 11 Round to -inf
4952
4953 FLT_ROUNDS, on the other hand, expects the following:
4954 -1 Undefined
4955 0 Round to 0
4956 1 Round to nearest
4957 2 Round to +inf
4958 3 Round to -inf
4959
4960 To perform the conversion, we do:
4961 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4962 */
4963
4964 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004965 EVT VT = Op.getValueType();
4966 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004967 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004968
4969 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004970 EVT NodeTys[] = {
4971 MVT::f64, // return register
4972 MVT::Glue // unused in this context
4973 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004974 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004975
4976 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004977 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004978 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004979 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004980 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004981
4982 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004983 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004984 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004985 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004986 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004987
4988 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004989 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004990 DAG.getNode(ISD::AND, dl, MVT::i32,
4991 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004992 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 DAG.getNode(ISD::SRL, dl, MVT::i32,
4994 DAG.getNode(ISD::AND, dl, MVT::i32,
4995 DAG.getNode(ISD::XOR, dl, MVT::i32,
4996 CWD, DAG.getConstant(3, MVT::i32)),
4997 DAG.getConstant(3, MVT::i32)),
4998 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004999
Dan Gohman475871a2008-07-27 21:46:04 +00005000 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005002
Duncan Sands83ec4b62008-06-06 12:08:01 +00005003 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00005004 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005005}
5006
Dan Gohmand858e902010-04-17 15:26:15 +00005007SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005008 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005009 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005010 SDLoc dl(Op);
Dan Gohman9ed06db2008-03-07 20:36:53 +00005011 assert(Op.getNumOperands() == 3 &&
5012 VT == Op.getOperand(1).getValueType() &&
5013 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005014
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005015 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005016 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005017 SDValue Lo = Op.getOperand(0);
5018 SDValue Hi = Op.getOperand(1);
5019 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005020 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005021
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005022 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005023 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005024 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5025 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5026 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5027 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005028 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005029 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5030 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5031 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005032 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005033 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005034}
5035
Dan Gohmand858e902010-04-17 15:26:15 +00005036SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005037 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005038 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005039 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005040 assert(Op.getNumOperands() == 3 &&
5041 VT == Op.getOperand(1).getValueType() &&
5042 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005043
Dan Gohman9ed06db2008-03-07 20:36:53 +00005044 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005045 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005046 SDValue Lo = Op.getOperand(0);
5047 SDValue Hi = Op.getOperand(1);
5048 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005049 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005050
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005051 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005052 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005053 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5054 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5055 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5056 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005057 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005058 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5059 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5060 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005061 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005062 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005063}
5064
Dan Gohmand858e902010-04-17 15:26:15 +00005065SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005066 SDLoc dl(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005067 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005068 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005069 assert(Op.getNumOperands() == 3 &&
5070 VT == Op.getOperand(1).getValueType() &&
5071 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005072
Dan Gohman9ed06db2008-03-07 20:36:53 +00005073 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005074 SDValue Lo = Op.getOperand(0);
5075 SDValue Hi = Op.getOperand(1);
5076 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005077 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005078
Dale Johannesenf5d97892009-02-04 01:48:28 +00005079 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005080 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005081 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5082 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5083 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5084 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005085 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005086 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5087 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5088 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005089 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005090 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005091 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005092}
5093
5094//===----------------------------------------------------------------------===//
5095// Vector related lowering.
5096//
5097
Chris Lattner4a998b92006-04-17 06:00:21 +00005098/// BuildSplatI - Build a canonical splati of Val with an element size of
5099/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005100static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005101 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005102 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005103
Owen Andersone50ed302009-08-10 22:56:29 +00005104 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005105 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005106 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005107
Owen Anderson825b72b2009-08-11 20:47:22 +00005108 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005109
Chris Lattner70fa4932006-12-01 01:45:39 +00005110 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5111 if (Val == -1)
5112 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005113
Owen Andersone50ed302009-08-10 22:56:29 +00005114 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005115
Chris Lattner4a998b92006-04-17 06:00:21 +00005116 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005118 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005119 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005120 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5121 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005122 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005123}
5124
Hal Finkel80d10de2013-05-24 23:00:14 +00005125/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5126/// specified intrinsic ID.
5127static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005128 SelectionDAG &DAG, SDLoc dl,
Hal Finkel80d10de2013-05-24 23:00:14 +00005129 EVT DestVT = MVT::Other) {
5130 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5131 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5132 DAG.getConstant(IID, MVT::i32), Op);
5133}
5134
Chris Lattnere7c768e2006-04-18 03:24:30 +00005135/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005136/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005137static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005138 SelectionDAG &DAG, SDLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 EVT DestVT = MVT::Other) {
5140 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005141 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005143}
5144
Chris Lattnere7c768e2006-04-18 03:24:30 +00005145/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5146/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005147static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005148 SDValue Op2, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005149 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005150 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005151 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005153}
5154
5155
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005156/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5157/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005158static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005159 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005160 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005161 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5162 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005163
Nate Begeman9008ca62009-04-27 18:41:29 +00005164 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005165 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005166 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005167 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005168 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005169}
5170
Chris Lattnerf1b47082006-04-14 05:19:18 +00005171// If this is a case we can't handle, return null and let the default
5172// expansion code take care of it. If we CAN select this case, and if it
5173// selects to a single instruction, return Op. Otherwise, if we can codegen
5174// this case more efficiently than a constant pool load, lower it to the
5175// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005176SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5177 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005178 SDLoc dl(Op);
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005179 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5180 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005181
Bob Wilson24e338e2009-03-02 23:24:16 +00005182 // Check if this is a splat of a constant value.
5183 APInt APSplatBits, APSplatUndef;
5184 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005185 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005186 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005187 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005188 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005189
Bob Wilsonf2950b02009-03-03 19:26:27 +00005190 unsigned SplatBits = APSplatBits.getZExtValue();
5191 unsigned SplatUndef = APSplatUndef.getZExtValue();
5192 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005193
Bob Wilsonf2950b02009-03-03 19:26:27 +00005194 // First, handle single instruction cases.
5195
5196 // All zeros?
5197 if (SplatBits == 0) {
5198 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005199 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5200 SDValue Z = DAG.getConstant(0, MVT::i32);
5201 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005202 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005203 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005204 return Op;
5205 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005206
Bob Wilsonf2950b02009-03-03 19:26:27 +00005207 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5208 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5209 (32-SplatBitSize));
5210 if (SextVal >= -16 && SextVal <= 15)
5211 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005212
5213
Bob Wilsonf2950b02009-03-03 19:26:27 +00005214 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005215
Bob Wilsonf2950b02009-03-03 19:26:27 +00005216 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005217 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5218 // If this value is in the range [17,31] and is odd, use:
5219 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5220 // If this value is in the range [-31,-17] and is odd, use:
5221 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5222 // Note the last two are three-instruction sequences.
5223 if (SextVal >= -32 && SextVal <= 31) {
5224 // To avoid having these optimizations undone by constant folding,
5225 // we convert to a pseudo that will be expanded later into one of
5226 // the above forms.
5227 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005228 EVT VT = Op.getValueType();
5229 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5230 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5231 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005232 }
5233
5234 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5235 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5236 // for fneg/fabs.
5237 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5238 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005239 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005240
5241 // Make the VSLW intrinsic, computing 0x8000_0000.
5242 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5243 OnesV, DAG, dl);
5244
5245 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005247 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005248 }
5249
5250 // Check to see if this is a wide variety of vsplti*, binop self cases.
5251 static const signed char SplatCsts[] = {
5252 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5253 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5254 };
5255
5256 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5257 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5258 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5259 int i = SplatCsts[idx];
5260
5261 // Figure out what shift amount will be used by altivec if shifted by i in
5262 // this splat size.
5263 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5264
5265 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005266 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005268 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5269 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5270 Intrinsic::ppc_altivec_vslw
5271 };
5272 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005273 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005275
Bob Wilsonf2950b02009-03-03 19:26:27 +00005276 // vsplti + srl self.
5277 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005278 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005279 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5280 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5281 Intrinsic::ppc_altivec_vsrw
5282 };
5283 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005284 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005285 }
5286
Bob Wilsonf2950b02009-03-03 19:26:27 +00005287 // vsplti + sra self.
5288 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005290 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5291 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5292 Intrinsic::ppc_altivec_vsraw
5293 };
5294 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005295 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005296 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005297
Bob Wilsonf2950b02009-03-03 19:26:27 +00005298 // vsplti + rol self.
5299 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5300 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005302 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5303 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5304 Intrinsic::ppc_altivec_vrlw
5305 };
5306 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005307 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Bob Wilsonf2950b02009-03-03 19:26:27 +00005310 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005311 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005313 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005314 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005315 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005316 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005317 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005318 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005319 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005320 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005321 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005323 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5324 }
5325 }
5326
Dan Gohman475871a2008-07-27 21:46:04 +00005327 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005328}
5329
Chris Lattner59138102006-04-17 05:28:54 +00005330/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5331/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005332static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005333 SDValue RHS, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005334 SDLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005335 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005336 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005337 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Chris Lattner59138102006-04-17 05:28:54 +00005339 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005340 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005341 OP_VMRGHW,
5342 OP_VMRGLW,
5343 OP_VSPLTISW0,
5344 OP_VSPLTISW1,
5345 OP_VSPLTISW2,
5346 OP_VSPLTISW3,
5347 OP_VSLDOI4,
5348 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005349 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005350 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005351
Chris Lattner59138102006-04-17 05:28:54 +00005352 if (OpNum == OP_COPY) {
5353 if (LHSID == (1*9+2)*9+3) return LHS;
5354 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5355 return RHS;
5356 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005357
Dan Gohman475871a2008-07-27 21:46:04 +00005358 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005359 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5360 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005361
Nate Begeman9008ca62009-04-27 18:41:29 +00005362 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005363 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005364 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005365 case OP_VMRGHW:
5366 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5367 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5368 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5369 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5370 break;
5371 case OP_VMRGLW:
5372 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5373 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5374 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5375 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5376 break;
5377 case OP_VSPLTISW0:
5378 for (unsigned i = 0; i != 16; ++i)
5379 ShufIdxs[i] = (i&3)+0;
5380 break;
5381 case OP_VSPLTISW1:
5382 for (unsigned i = 0; i != 16; ++i)
5383 ShufIdxs[i] = (i&3)+4;
5384 break;
5385 case OP_VSPLTISW2:
5386 for (unsigned i = 0; i != 16; ++i)
5387 ShufIdxs[i] = (i&3)+8;
5388 break;
5389 case OP_VSPLTISW3:
5390 for (unsigned i = 0; i != 16; ++i)
5391 ShufIdxs[i] = (i&3)+12;
5392 break;
5393 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005394 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005395 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005396 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005397 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005398 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005399 }
Owen Andersone50ed302009-08-10 22:56:29 +00005400 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005401 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5402 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005404 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005405}
5406
Chris Lattnerf1b47082006-04-14 05:19:18 +00005407/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5408/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5409/// return the code it can be lowered into. Worst case, it can always be
5410/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005411SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005412 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005413 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005414 SDValue V1 = Op.getOperand(0);
5415 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005416 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005417 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005418
Chris Lattnerf1b47082006-04-14 05:19:18 +00005419 // Cases that are handled by instructions that take permute immediates
5420 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5421 // selected by the instruction selector.
5422 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005423 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5424 PPC::isSplatShuffleMask(SVOp, 2) ||
5425 PPC::isSplatShuffleMask(SVOp, 4) ||
5426 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5427 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5428 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5429 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5430 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5431 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5432 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5433 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5434 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005435 return Op;
5436 }
5437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005438
Chris Lattnerf1b47082006-04-14 05:19:18 +00005439 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5440 // and produce a fixed permutation. If any of these match, do not lower to
5441 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005442 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5443 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5444 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5445 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5446 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5447 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5448 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5449 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5450 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005451 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005452
Chris Lattner59138102006-04-17 05:28:54 +00005453 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5454 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005455 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005456
Chris Lattner59138102006-04-17 05:28:54 +00005457 unsigned PFIndexes[4];
5458 bool isFourElementShuffle = true;
5459 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5460 unsigned EltNo = 8; // Start out undef.
5461 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005462 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005463 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005464
Nate Begeman9008ca62009-04-27 18:41:29 +00005465 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005466 if ((ByteSource & 3) != j) {
5467 isFourElementShuffle = false;
5468 break;
5469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005470
Chris Lattner59138102006-04-17 05:28:54 +00005471 if (EltNo == 8) {
5472 EltNo = ByteSource/4;
5473 } else if (EltNo != ByteSource/4) {
5474 isFourElementShuffle = false;
5475 break;
5476 }
5477 }
5478 PFIndexes[i] = EltNo;
5479 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
5481 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005482 // perfect shuffle vector to determine if it is cost effective to do this as
5483 // discrete instructions, or whether we should use a vperm.
5484 if (isFourElementShuffle) {
5485 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005486 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005487 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005488
Chris Lattner59138102006-04-17 05:28:54 +00005489 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5490 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005491
Chris Lattner59138102006-04-17 05:28:54 +00005492 // Determining when to avoid vperm is tricky. Many things affect the cost
5493 // of vperm, particularly how many times the perm mask needs to be computed.
5494 // For example, if the perm mask can be hoisted out of a loop or is already
5495 // used (perhaps because there are multiple permutes with the same shuffle
5496 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5497 // the loop requires an extra register.
5498 //
5499 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005500 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005501 // available, if this block is within a loop, we should avoid using vperm
5502 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005503 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005504 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005505 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005506
Chris Lattnerf1b47082006-04-14 05:19:18 +00005507 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5508 // vector that will get spilled to the constant pool.
5509 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005510
Chris Lattnerf1b47082006-04-14 05:19:18 +00005511 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5512 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005513 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005514 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005515
Dan Gohman475871a2008-07-27 21:46:04 +00005516 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005517 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5518 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005519
Chris Lattnerf1b47082006-04-14 05:19:18 +00005520 for (unsigned j = 0; j != BytesPerElement; ++j)
5521 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005523 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005524
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005526 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005527 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005528}
5529
Chris Lattner90564f22006-04-18 17:59:36 +00005530/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5531/// altivec comparison. If it is, return true and fill in Opc/isDot with
5532/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005533static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005534 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005535 unsigned IntrinsicID =
5536 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005537 CompareOpc = -1;
5538 isDot = false;
5539 switch (IntrinsicID) {
5540 default: return false;
5541 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005542 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5543 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5544 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5545 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5546 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5547 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5548 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5549 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5550 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5551 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5552 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5553 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5554 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005555
Chris Lattner1a635d62006-04-14 06:01:58 +00005556 // Normal Comparisons.
5557 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5558 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5559 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5560 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5561 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5562 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5563 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5564 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5565 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5566 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5567 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5568 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5569 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5570 }
Chris Lattner90564f22006-04-18 17:59:36 +00005571 return true;
5572}
5573
5574/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5575/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005576SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005577 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005578 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5579 // opcode number of the comparison.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005580 SDLoc dl(Op);
Chris Lattner90564f22006-04-18 17:59:36 +00005581 int CompareOpc;
5582 bool isDot;
5583 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005584 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005585
Chris Lattner90564f22006-04-18 17:59:36 +00005586 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005587 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005588 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005589 Op.getOperand(1), Op.getOperand(2),
5590 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005591 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005592 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005593
Chris Lattner1a635d62006-04-14 06:01:58 +00005594 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005595 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005596 Op.getOperand(2), // LHS
5597 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005599 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005600 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005601 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005602
Chris Lattner1a635d62006-04-14 06:01:58 +00005603 // Now that we have the comparison, emit a copy from the CR to a GPR.
5604 // This is flagged to the above dot comparison.
Ulrich Weigand965b20e2013-07-03 17:05:42 +00005605 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005607 CompNode.getValue(1));
5608
Chris Lattner1a635d62006-04-14 06:01:58 +00005609 // Unpack the result based on how the target uses it.
5610 unsigned BitNo; // Bit # of CR6.
5611 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005612 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005613 default: // Can't happen, don't crash on invalid number though.
5614 case 0: // Return the value of the EQ bit of CR6.
5615 BitNo = 0; InvertBit = false;
5616 break;
5617 case 1: // Return the inverted value of the EQ bit of CR6.
5618 BitNo = 0; InvertBit = true;
5619 break;
5620 case 2: // Return the value of the LT bit of CR6.
5621 BitNo = 2; InvertBit = false;
5622 break;
5623 case 3: // Return the inverted value of the LT bit of CR6.
5624 BitNo = 2; InvertBit = true;
5625 break;
5626 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005627
Chris Lattner1a635d62006-04-14 06:01:58 +00005628 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5630 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005631 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5633 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005634
Chris Lattner1a635d62006-04-14 06:01:58 +00005635 // If we are supposed to, toggle the bit.
5636 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5638 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005639 return Flags;
5640}
5641
Scott Michelfdc40a02009-02-17 22:15:04 +00005642SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005643 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005644 SDLoc dl(Op);
Chris Lattner1a635d62006-04-14 06:01:58 +00005645 // Create a stack slot that is 16-byte aligned.
5646 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005647 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005648 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005649 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005650
Chris Lattner1a635d62006-04-14 06:01:58 +00005651 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005652 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005653 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005654 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005655 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005656 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005657 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005658}
5659
Dan Gohmand858e902010-04-17 15:26:15 +00005660SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005661 SDLoc dl(Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005663 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005664
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5666 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005667
Dan Gohman475871a2008-07-27 21:46:04 +00005668 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005669 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005670
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005671 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005672 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5673 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5674 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005675
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005676 // Low parts multiplied together, generating 32-bit results (we ignore the
5677 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005678 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005680
Dan Gohman475871a2008-07-27 21:46:04 +00005681 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005683 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005684 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005685 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5687 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005688 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005689
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005691
Chris Lattnercea2aa72006-04-18 04:28:57 +00005692 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005693 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005695 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005696
Chris Lattner19a81522006-04-18 03:57:35 +00005697 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005698 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005700 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005701
Chris Lattner19a81522006-04-18 03:57:35 +00005702 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005703 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005705 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005706
Chris Lattner19a81522006-04-18 03:57:35 +00005707 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005708 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005709 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005710 Ops[i*2 ] = 2*i+1;
5711 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005712 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005714 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005715 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005716 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005717}
5718
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005719/// LowerOperation - Provide custom lowering hooks for some operations.
5720///
Dan Gohmand858e902010-04-17 15:26:15 +00005721SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005722 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005723 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005724 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005725 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005726 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005727 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005728 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005729 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005730 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5731 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005732 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005733 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005734
5735 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005736 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005737
Roman Divacky6ebf55d2013-07-25 21:36:47 +00005738 case ISD::VACOPY:
5739 return LowerVACOPY(Op, DAG, PPCSubTarget);
5740
Jim Laskeyefc7e522006-12-04 22:04:42 +00005741 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005742 case ISD::DYNAMIC_STACKALLOC:
5743 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005744
Hal Finkel7ee74a62013-03-21 21:37:52 +00005745 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5746 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5747
Chris Lattner1a635d62006-04-14 06:01:58 +00005748 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005749 case ISD::FP_TO_UINT:
5750 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005751 SDLoc(Op));
Hal Finkel46479192013-04-01 17:52:07 +00005752 case ISD::UINT_TO_FP:
5753 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005754 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005755
Chris Lattner1a635d62006-04-14 06:01:58 +00005756 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005757 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5758 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5759 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005760
Chris Lattner1a635d62006-04-14 06:01:58 +00005761 // Vector-related lowering.
5762 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5763 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5764 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5765 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005766 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005767
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005768 // For counter-based loop handling.
5769 case ISD::INTRINSIC_W_CHAIN: return SDValue();
5770
Chris Lattner3fc027d2007-12-08 06:59:59 +00005771 // Frame & Return address.
5772 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005773 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005774 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005775}
5776
Duncan Sands1607f052008-12-01 11:39:25 +00005777void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5778 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005779 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005780 const TargetMachine &TM = getTargetMachine();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005781 SDLoc dl(N);
Chris Lattner1f873002007-11-28 18:44:47 +00005782 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005783 default:
Craig Topperbc219812012-02-07 02:50:20 +00005784 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005785 case ISD::INTRINSIC_W_CHAIN: {
5786 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
5787 Intrinsic::ppc_is_decremented_ctr_nonzero)
5788 break;
5789
5790 assert(N->getValueType(0) == MVT::i1 &&
5791 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault225ed702013-05-18 00:21:46 +00005792 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005793 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
5794 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
5795 N->getOperand(1));
5796
5797 Results.push_back(NewInt);
5798 Results.push_back(NewInt.getValue(1));
5799 break;
5800 }
Roman Divackybdb226e2011-06-28 15:30:42 +00005801 case ISD::VAARG: {
5802 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5803 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5804 return;
5805
5806 EVT VT = N->getValueType(0);
5807
5808 if (VT == MVT::i64) {
5809 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5810
5811 Results.push_back(NewNode);
5812 Results.push_back(NewNode.getValue(1));
5813 }
5814 return;
5815 }
Duncan Sands1607f052008-12-01 11:39:25 +00005816 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 assert(N->getValueType(0) == MVT::ppcf128);
5818 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005819 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005821 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005822 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005824 DAG.getIntPtrConstant(1));
5825
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005826 // Add the two halves of the long double in round-to-zero mode.
5827 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005828
5829 // We know the low half is about to be thrown away, so just use something
5830 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005832 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005833 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005834 }
Duncan Sands1607f052008-12-01 11:39:25 +00005835 case ISD::FP_TO_SINT:
Bill Schmidt7c2d8f72013-07-09 18:50:20 +00005836 // LowerFP_TO_INT() can only handle f32 and f64.
5837 if (N->getOperand(0).getValueType() == MVT::ppcf128)
5838 return;
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005839 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005840 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005841 }
5842}
5843
5844
Chris Lattner1a635d62006-04-14 06:01:58 +00005845//===----------------------------------------------------------------------===//
5846// Other Lowering Code
5847//===----------------------------------------------------------------------===//
5848
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005849MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005850PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005851 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005852 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005853 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5854
5855 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5856 MachineFunction *F = BB->getParent();
5857 MachineFunction::iterator It = BB;
5858 ++It;
5859
5860 unsigned dest = MI->getOperand(0).getReg();
5861 unsigned ptrA = MI->getOperand(1).getReg();
5862 unsigned ptrB = MI->getOperand(2).getReg();
5863 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005864 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005865
5866 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5867 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5868 F->insert(It, loopMBB);
5869 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005870 exitMBB->splice(exitMBB->begin(), BB,
5871 llvm::next(MachineBasicBlock::iterator(MI)),
5872 BB->end());
5873 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005874
5875 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005876 unsigned TmpReg = (!BinOpcode) ? incr :
5877 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005878 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5879 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005880
5881 // thisMBB:
5882 // ...
5883 // fallthrough --> loopMBB
5884 BB->addSuccessor(loopMBB);
5885
5886 // loopMBB:
5887 // l[wd]arx dest, ptr
5888 // add r0, dest, incr
5889 // st[wd]cx. r0, ptr
5890 // bne- loopMBB
5891 // fallthrough --> exitMBB
5892 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005893 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005894 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005895 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005896 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5897 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005898 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005899 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005900 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005901 BB->addSuccessor(loopMBB);
5902 BB->addSuccessor(exitMBB);
5903
5904 // exitMBB:
5905 // ...
5906 BB = exitMBB;
5907 return BB;
5908}
5909
5910MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005911PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005912 MachineBasicBlock *BB,
5913 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005914 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005915 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005916 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5917 // In 64 bit mode we have to use 64 bits for addresses, even though the
5918 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5919 // registers without caring whether they're 32 or 64, but here we're
5920 // doing actual arithmetic on the addresses.
5921 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005922 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005923
5924 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5925 MachineFunction *F = BB->getParent();
5926 MachineFunction::iterator It = BB;
5927 ++It;
5928
5929 unsigned dest = MI->getOperand(0).getReg();
5930 unsigned ptrA = MI->getOperand(1).getReg();
5931 unsigned ptrB = MI->getOperand(2).getReg();
5932 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005933 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005934
5935 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5936 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5937 F->insert(It, loopMBB);
5938 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005939 exitMBB->splice(exitMBB->begin(), BB,
5940 llvm::next(MachineBasicBlock::iterator(MI)),
5941 BB->end());
5942 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005943
5944 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005945 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005946 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5947 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005948 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5949 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5950 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5951 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5952 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5953 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5954 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5955 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5956 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5957 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005958 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005959 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005960 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005961
5962 // thisMBB:
5963 // ...
5964 // fallthrough --> loopMBB
5965 BB->addSuccessor(loopMBB);
5966
5967 // The 4-byte load must be aligned, while a char or short may be
5968 // anywhere in the word. Hence all this nasty bookkeeping code.
5969 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5970 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005971 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005972 // rlwinm ptr, ptr1, 0, 0, 29
5973 // slw incr2, incr, shift
5974 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5975 // slw mask, mask2, shift
5976 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005977 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005978 // add tmp, tmpDest, incr2
5979 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005980 // and tmp3, tmp, mask
5981 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005982 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005983 // bne- loopMBB
5984 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005985 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005986 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005987 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005988 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005989 .addReg(ptrA).addReg(ptrB);
5990 } else {
5991 Ptr1Reg = ptrB;
5992 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005993 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005994 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005995 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005996 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5997 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005998 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005999 .addReg(Ptr1Reg).addImm(0).addImm(61);
6000 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006001 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006002 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006003 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006004 .addReg(incr).addReg(ShiftReg);
6005 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006006 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00006007 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006008 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6009 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00006010 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006011 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006012 .addReg(Mask2Reg).addReg(ShiftReg);
6013
6014 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006015 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006016 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00006017 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006018 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006019 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006020 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006021 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006022 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006023 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006024 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006025 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00006026 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006027 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006028 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00006029 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00006030 BB->addSuccessor(loopMBB);
6031 BB->addSuccessor(exitMBB);
6032
6033 // exitMBB:
6034 // ...
6035 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006036 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6037 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00006038 return BB;
6039}
6040
Hal Finkel7ee74a62013-03-21 21:37:52 +00006041llvm::MachineBasicBlock*
6042PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6043 MachineBasicBlock *MBB) const {
6044 DebugLoc DL = MI->getDebugLoc();
6045 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6046
6047 MachineFunction *MF = MBB->getParent();
6048 MachineRegisterInfo &MRI = MF->getRegInfo();
6049
6050 const BasicBlock *BB = MBB->getBasicBlock();
6051 MachineFunction::iterator I = MBB;
6052 ++I;
6053
6054 // Memory Reference
6055 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6056 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6057
6058 unsigned DstReg = MI->getOperand(0).getReg();
6059 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6060 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6061 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6062 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6063
6064 MVT PVT = getPointerTy();
6065 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6066 "Invalid Pointer Size!");
6067 // For v = setjmp(buf), we generate
6068 //
6069 // thisMBB:
6070 // SjLjSetup mainMBB
6071 // bl mainMBB
6072 // v_restore = 1
6073 // b sinkMBB
6074 //
6075 // mainMBB:
6076 // buf[LabelOffset] = LR
6077 // v_main = 0
6078 //
6079 // sinkMBB:
6080 // v = phi(main, restore)
6081 //
6082
6083 MachineBasicBlock *thisMBB = MBB;
6084 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6085 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6086 MF->insert(I, mainMBB);
6087 MF->insert(I, sinkMBB);
6088
6089 MachineInstrBuilder MIB;
6090
6091 // Transfer the remainder of BB and its successor edges to sinkMBB.
6092 sinkMBB->splice(sinkMBB->begin(), MBB,
6093 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6094 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6095
6096 // Note that the structure of the jmp_buf used here is not compatible
6097 // with that used by libc, and is not designed to be. Specifically, it
6098 // stores only those 'reserved' registers that LLVM does not otherwise
6099 // understand how to spill. Also, by convention, by the time this
6100 // intrinsic is called, Clang has already stored the frame address in the
6101 // first slot of the buffer and stack address in the third. Following the
6102 // X86 target code, we'll store the jump address in the second slot. We also
6103 // need to save the TOC pointer (R2) to handle jumps between shared
6104 // libraries, and that will be stored in the fourth slot. The thread
6105 // identifier (R13) is not affected.
6106
6107 // thisMBB:
6108 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6109 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkel05417222013-07-17 23:50:51 +00006110 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel7ee74a62013-03-21 21:37:52 +00006111
6112 // Prepare IP either in reg.
6113 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6114 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6115 unsigned BufReg = MI->getOperand(1).getReg();
6116
6117 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6118 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6119 .addReg(PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006120 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006121 .addReg(BufReg);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006122 MIB.setMemRefs(MMOBegin, MMOEnd);
6123 }
6124
Hal Finkel05417222013-07-17 23:50:51 +00006125 // Naked functions never have a base pointer, and so we use r1. For all
6126 // other functions, this decision must be delayed until during PEI.
6127 unsigned BaseReg;
6128 if (MF->getFunction()->getAttributes().hasAttribute(
6129 AttributeSet::FunctionIndex, Attribute::Naked))
6130 BaseReg = PPCSubTarget.isPPC64() ? PPC::X1 : PPC::R1;
6131 else
6132 BaseReg = PPCSubTarget.isPPC64() ? PPC::BP8 : PPC::BP;
6133
6134 MIB = BuildMI(*thisMBB, MI, DL,
6135 TII->get(PPCSubTarget.isPPC64() ? PPC::STD : PPC::STW))
6136 .addReg(BaseReg)
6137 .addImm(BPOffset)
6138 .addReg(BufReg);
6139 MIB.setMemRefs(MMOBegin, MMOEnd);
6140
Hal Finkel7ee74a62013-03-21 21:37:52 +00006141 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006142 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling80ada582013-06-07 07:55:53 +00006143 const PPCRegisterInfo *TRI =
6144 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6145 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel7ee74a62013-03-21 21:37:52 +00006146
6147 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6148
6149 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6150 .addMBB(mainMBB);
6151 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6152
6153 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6154 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6155
6156 // mainMBB:
6157 // mainDstReg = 0
6158 MIB = BuildMI(mainMBB, DL,
6159 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6160
6161 // Store IP
6162 if (PPCSubTarget.isPPC64()) {
6163 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6164 .addReg(LabelReg)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006165 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006166 .addReg(BufReg);
6167 } else {
6168 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6169 .addReg(LabelReg)
6170 .addImm(LabelOffset)
6171 .addReg(BufReg);
6172 }
6173
6174 MIB.setMemRefs(MMOBegin, MMOEnd);
6175
6176 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6177 mainMBB->addSuccessor(sinkMBB);
6178
6179 // sinkMBB:
6180 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6181 TII->get(PPC::PHI), DstReg)
6182 .addReg(mainDstReg).addMBB(mainMBB)
6183 .addReg(restoreDstReg).addMBB(thisMBB);
6184
6185 MI->eraseFromParent();
6186 return sinkMBB;
6187}
6188
6189MachineBasicBlock *
6190PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6191 MachineBasicBlock *MBB) const {
6192 DebugLoc DL = MI->getDebugLoc();
6193 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6194
6195 MachineFunction *MF = MBB->getParent();
6196 MachineRegisterInfo &MRI = MF->getRegInfo();
6197
6198 // Memory Reference
6199 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6200 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6201
6202 MVT PVT = getPointerTy();
6203 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6204 "Invalid Pointer Size!");
6205
6206 const TargetRegisterClass *RC =
6207 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6208 unsigned Tmp = MRI.createVirtualRegister(RC);
6209 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6210 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6211 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel05417222013-07-17 23:50:51 +00006212 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : PPC::R30;
Hal Finkel7ee74a62013-03-21 21:37:52 +00006213
6214 MachineInstrBuilder MIB;
6215
6216 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6217 const int64_t SPOffset = 2 * PVT.getStoreSize();
6218 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkel05417222013-07-17 23:50:51 +00006219 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel7ee74a62013-03-21 21:37:52 +00006220
6221 unsigned BufReg = MI->getOperand(0).getReg();
6222
6223 // Reload FP (the jumped-to function may not have had a
6224 // frame pointer, and if so, then its r31 will be restored
6225 // as necessary).
6226 if (PVT == MVT::i64) {
6227 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6228 .addImm(0)
6229 .addReg(BufReg);
6230 } else {
6231 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6232 .addImm(0)
6233 .addReg(BufReg);
6234 }
6235 MIB.setMemRefs(MMOBegin, MMOEnd);
6236
6237 // Reload IP
6238 if (PVT == MVT::i64) {
6239 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006240 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006241 .addReg(BufReg);
6242 } else {
6243 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6244 .addImm(LabelOffset)
6245 .addReg(BufReg);
6246 }
6247 MIB.setMemRefs(MMOBegin, MMOEnd);
6248
6249 // Reload SP
6250 if (PVT == MVT::i64) {
6251 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006252 .addImm(SPOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006253 .addReg(BufReg);
6254 } else {
6255 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6256 .addImm(SPOffset)
6257 .addReg(BufReg);
6258 }
6259 MIB.setMemRefs(MMOBegin, MMOEnd);
6260
Hal Finkel05417222013-07-17 23:50:51 +00006261 // Reload BP
6262 if (PVT == MVT::i64) {
6263 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6264 .addImm(BPOffset)
6265 .addReg(BufReg);
6266 } else {
6267 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6268 .addImm(BPOffset)
6269 .addReg(BufReg);
6270 }
6271 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006272
6273 // Reload TOC
6274 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6275 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006276 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006277 .addReg(BufReg);
6278
6279 MIB.setMemRefs(MMOBegin, MMOEnd);
6280 }
6281
6282 // Jump
6283 BuildMI(*MBB, MI, DL,
6284 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6285 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6286
6287 MI->eraseFromParent();
6288 return MBB;
6289}
6290
Dale Johannesen97efa362008-08-28 17:53:09 +00006291MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006292PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006293 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006294 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6295 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6296 return emitEHSjLjSetJmp(MI, BB);
6297 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6298 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6299 return emitEHSjLjLongJmp(MI, BB);
6300 }
6301
Evan Chengc0f64ff2006-11-27 23:37:22 +00006302 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006303
6304 // To "insert" these instructions we actually have to insert their
6305 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006306 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006307 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006308 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006309
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006310 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006311
Hal Finkel009f7af2012-06-22 23:10:08 +00006312 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6313 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006314 SmallVector<MachineOperand, 2> Cond;
6315 Cond.push_back(MI->getOperand(4));
6316 Cond.push_back(MI->getOperand(1));
6317
Hal Finkel009f7af2012-06-22 23:10:08 +00006318 DebugLoc dl = MI->getDebugLoc();
Bill Wendling80ada582013-06-07 07:55:53 +00006319 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6320 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6321 Cond, MI->getOperand(2).getReg(),
6322 MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006323 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6324 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6325 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6326 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6327 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6328
Evan Cheng53301922008-07-12 02:23:19 +00006329
6330 // The incoming instruction knows the destination vreg to set, the
6331 // condition code register to branch on, the true/false values to
6332 // select between, and a branch opcode to use.
6333
6334 // thisMBB:
6335 // ...
6336 // TrueVal = ...
6337 // cmpTY ccX, r1, r2
6338 // bCC copy1MBB
6339 // fallthrough --> copy0MBB
6340 MachineBasicBlock *thisMBB = BB;
6341 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6342 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6343 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006344 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006345 F->insert(It, copy0MBB);
6346 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006347
6348 // Transfer the remainder of BB and its successor edges to sinkMBB.
6349 sinkMBB->splice(sinkMBB->begin(), BB,
6350 llvm::next(MachineBasicBlock::iterator(MI)),
6351 BB->end());
6352 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6353
Evan Cheng53301922008-07-12 02:23:19 +00006354 // Next, add the true and fallthrough blocks as its successors.
6355 BB->addSuccessor(copy0MBB);
6356 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006357
Dan Gohman14152b42010-07-06 20:24:04 +00006358 BuildMI(BB, dl, TII->get(PPC::BCC))
6359 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6360
Evan Cheng53301922008-07-12 02:23:19 +00006361 // copy0MBB:
6362 // %FalseValue = ...
6363 // # fallthrough to sinkMBB
6364 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006365
Evan Cheng53301922008-07-12 02:23:19 +00006366 // Update machine-CFG edges
6367 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006368
Evan Cheng53301922008-07-12 02:23:19 +00006369 // sinkMBB:
6370 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6371 // ...
6372 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006373 BuildMI(*BB, BB->begin(), dl,
6374 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006375 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6376 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6377 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006378 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6379 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6380 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6381 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006382 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6383 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6384 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6385 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006386
6387 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6388 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6389 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6390 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006391 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6392 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6393 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6394 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006395
6396 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6397 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6398 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6399 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006400 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6401 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6402 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6403 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006404
6405 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6406 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6407 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6408 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006409 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6410 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6411 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6412 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006413
6414 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006415 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006416 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006417 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006418 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006419 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006420 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006421 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006422
6423 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6424 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6425 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6426 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006427 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6428 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6429 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6430 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006431
Dale Johannesen0e55f062008-08-29 18:29:46 +00006432 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6433 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6434 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6435 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6436 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6437 BB = EmitAtomicBinary(MI, BB, false, 0);
6438 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6439 BB = EmitAtomicBinary(MI, BB, true, 0);
6440
Evan Cheng53301922008-07-12 02:23:19 +00006441 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6442 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6443 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6444
6445 unsigned dest = MI->getOperand(0).getReg();
6446 unsigned ptrA = MI->getOperand(1).getReg();
6447 unsigned ptrB = MI->getOperand(2).getReg();
6448 unsigned oldval = MI->getOperand(3).getReg();
6449 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006450 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006451
Dale Johannesen65e39732008-08-25 18:53:26 +00006452 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6453 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6454 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006455 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006456 F->insert(It, loop1MBB);
6457 F->insert(It, loop2MBB);
6458 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006459 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006460 exitMBB->splice(exitMBB->begin(), BB,
6461 llvm::next(MachineBasicBlock::iterator(MI)),
6462 BB->end());
6463 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006464
6465 // thisMBB:
6466 // ...
6467 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006468 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006469
Dale Johannesen65e39732008-08-25 18:53:26 +00006470 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006471 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006472 // cmp[wd] dest, oldval
6473 // bne- midMBB
6474 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006475 // st[wd]cx. newval, ptr
6476 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006477 // b exitBB
6478 // midMBB:
6479 // st[wd]cx. dest, ptr
6480 // exitBB:
6481 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006482 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006483 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006484 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006485 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006486 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006487 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6488 BB->addSuccessor(loop2MBB);
6489 BB->addSuccessor(midMBB);
6490
6491 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006492 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006493 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006494 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006495 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006496 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006497 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006498 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006499
Dale Johannesen65e39732008-08-25 18:53:26 +00006500 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006501 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006502 .addReg(dest).addReg(ptrA).addReg(ptrB);
6503 BB->addSuccessor(exitMBB);
6504
Evan Cheng53301922008-07-12 02:23:19 +00006505 // exitMBB:
6506 // ...
6507 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006508 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6509 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6510 // We must use 64-bit registers for addresses when targeting 64-bit,
6511 // since we're actually doing arithmetic on them. Other registers
6512 // can be 32-bit.
6513 bool is64bit = PPCSubTarget.isPPC64();
6514 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6515
6516 unsigned dest = MI->getOperand(0).getReg();
6517 unsigned ptrA = MI->getOperand(1).getReg();
6518 unsigned ptrB = MI->getOperand(2).getReg();
6519 unsigned oldval = MI->getOperand(3).getReg();
6520 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006521 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006522
6523 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6524 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6525 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6526 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6527 F->insert(It, loop1MBB);
6528 F->insert(It, loop2MBB);
6529 F->insert(It, midMBB);
6530 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006531 exitMBB->splice(exitMBB->begin(), BB,
6532 llvm::next(MachineBasicBlock::iterator(MI)),
6533 BB->end());
6534 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006535
6536 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006537 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006538 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6539 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006540 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6541 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6542 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6543 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6544 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6545 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6546 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6547 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6548 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6549 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6550 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6551 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6552 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6553 unsigned Ptr1Reg;
6554 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006555 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006556 // thisMBB:
6557 // ...
6558 // fallthrough --> loopMBB
6559 BB->addSuccessor(loop1MBB);
6560
6561 // The 4-byte load must be aligned, while a char or short may be
6562 // anywhere in the word. Hence all this nasty bookkeeping code.
6563 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6564 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006565 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006566 // rlwinm ptr, ptr1, 0, 0, 29
6567 // slw newval2, newval, shift
6568 // slw oldval2, oldval,shift
6569 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6570 // slw mask, mask2, shift
6571 // and newval3, newval2, mask
6572 // and oldval3, oldval2, mask
6573 // loop1MBB:
6574 // lwarx tmpDest, ptr
6575 // and tmp, tmpDest, mask
6576 // cmpw tmp, oldval3
6577 // bne- midMBB
6578 // loop2MBB:
6579 // andc tmp2, tmpDest, mask
6580 // or tmp4, tmp2, newval3
6581 // stwcx. tmp4, ptr
6582 // bne- loop1MBB
6583 // b exitBB
6584 // midMBB:
6585 // stwcx. tmpDest, ptr
6586 // exitBB:
6587 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006588 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006589 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006590 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006591 .addReg(ptrA).addReg(ptrB);
6592 } else {
6593 Ptr1Reg = ptrB;
6594 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006595 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006596 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006597 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006598 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6599 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006600 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006601 .addReg(Ptr1Reg).addImm(0).addImm(61);
6602 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006603 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006604 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006605 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006606 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006607 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006608 .addReg(oldval).addReg(ShiftReg);
6609 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006610 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006611 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006612 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6613 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6614 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006615 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006616 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006617 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006618 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006619 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006620 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006621 .addReg(OldVal2Reg).addReg(MaskReg);
6622
6623 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006624 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006625 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006626 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6627 .addReg(TmpDestReg).addReg(MaskReg);
6628 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006629 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006630 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006631 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6632 BB->addSuccessor(loop2MBB);
6633 BB->addSuccessor(midMBB);
6634
6635 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006636 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6637 .addReg(TmpDestReg).addReg(MaskReg);
6638 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6639 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6640 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006641 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006642 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006643 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006644 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006645 BB->addSuccessor(loop1MBB);
6646 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006647
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006648 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006649 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006650 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006651 BB->addSuccessor(exitMBB);
6652
6653 // exitMBB:
6654 // ...
6655 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006656 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6657 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006658 } else if (MI->getOpcode() == PPC::FADDrtz) {
6659 // This pseudo performs an FADD with rounding mode temporarily forced
6660 // to round-to-zero. We emit this via custom inserter since the FPSCR
6661 // is not modeled at the SelectionDAG level.
6662 unsigned Dest = MI->getOperand(0).getReg();
6663 unsigned Src1 = MI->getOperand(1).getReg();
6664 unsigned Src2 = MI->getOperand(2).getReg();
6665 DebugLoc dl = MI->getDebugLoc();
6666
6667 MachineRegisterInfo &RegInfo = F->getRegInfo();
6668 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6669
6670 // Save FPSCR value.
6671 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6672
6673 // Set rounding mode to round-to-zero.
6674 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6675 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6676
6677 // Perform addition.
6678 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6679
6680 // Restore FPSCR value.
6681 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006682 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006683 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006684 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006685
Dan Gohman14152b42010-07-06 20:24:04 +00006686 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006687 return BB;
6688}
6689
Chris Lattner1a635d62006-04-14 06:01:58 +00006690//===----------------------------------------------------------------------===//
6691// Target Optimization Hooks
6692//===----------------------------------------------------------------------===//
6693
Hal Finkel63c32a72013-04-03 17:44:56 +00006694SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6695 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006696 if (DCI.isAfterLegalizeVectorOps())
6697 return SDValue();
6698
Hal Finkel63c32a72013-04-03 17:44:56 +00006699 EVT VT = Op.getValueType();
6700
6701 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6702 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6703 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006704
6705 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6706 // For the reciprocal, we need to find the zero of the function:
6707 // F(X) = A X - 1 [which has a zero at X = 1/A]
6708 // =>
6709 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6710 // does not require additional intermediate precision]
6711
6712 // Convergence is quadratic, so we essentially double the number of digits
6713 // correct after every iteration. The minimum architected relative
6714 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6715 // 23 digits and double has 52 digits.
6716 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006717 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006718 ++Iterations;
6719
6720 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006721 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006722
6723 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006724 DAG.getConstantFP(1.0, VT.getScalarType());
6725 if (VT.isVector()) {
6726 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006727 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006728 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006729 FPOne, FPOne, FPOne, FPOne);
6730 }
6731
Hal Finkel63c32a72013-04-03 17:44:56 +00006732 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006733 DCI.AddToWorklist(Est.getNode());
6734
6735 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6736 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006737 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006738 DCI.AddToWorklist(NewEst.getNode());
6739
Hal Finkel63c32a72013-04-03 17:44:56 +00006740 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006741 DCI.AddToWorklist(NewEst.getNode());
6742
Hal Finkel63c32a72013-04-03 17:44:56 +00006743 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006744 DCI.AddToWorklist(NewEst.getNode());
6745
Hal Finkel63c32a72013-04-03 17:44:56 +00006746 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006747 DCI.AddToWorklist(Est.getNode());
6748 }
6749
6750 return Est;
6751 }
6752
6753 return SDValue();
6754}
6755
Hal Finkel63c32a72013-04-03 17:44:56 +00006756SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006757 DAGCombinerInfo &DCI) const {
6758 if (DCI.isAfterLegalizeVectorOps())
6759 return SDValue();
6760
Hal Finkel63c32a72013-04-03 17:44:56 +00006761 EVT VT = Op.getValueType();
6762
6763 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6764 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6765 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006766
6767 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6768 // For the reciprocal sqrt, we need to find the zero of the function:
6769 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6770 // =>
6771 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6772 // As a result, we precompute A/2 prior to the iteration loop.
6773
6774 // Convergence is quadratic, so we essentially double the number of digits
6775 // correct after every iteration. The minimum architected relative
6776 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6777 // 23 digits and double has 52 digits.
6778 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006779 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006780 ++Iterations;
6781
6782 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006783 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006784
Hal Finkel63c32a72013-04-03 17:44:56 +00006785 SDValue FPThreeHalves =
6786 DAG.getConstantFP(1.5, VT.getScalarType());
6787 if (VT.isVector()) {
6788 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006789 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006790 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6791 FPThreeHalves, FPThreeHalves,
6792 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006793 }
6794
Hal Finkel63c32a72013-04-03 17:44:56 +00006795 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006796 DCI.AddToWorklist(Est.getNode());
6797
6798 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6799 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006800 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006801 DCI.AddToWorklist(HalfArg.getNode());
6802
Hal Finkel63c32a72013-04-03 17:44:56 +00006803 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006804 DCI.AddToWorklist(HalfArg.getNode());
6805
6806 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6807 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006808 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006809 DCI.AddToWorklist(NewEst.getNode());
6810
Hal Finkel63c32a72013-04-03 17:44:56 +00006811 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006812 DCI.AddToWorklist(NewEst.getNode());
6813
Hal Finkel63c32a72013-04-03 17:44:56 +00006814 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006815 DCI.AddToWorklist(NewEst.getNode());
6816
Hal Finkel63c32a72013-04-03 17:44:56 +00006817 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006818 DCI.AddToWorklist(Est.getNode());
6819 }
6820
6821 return Est;
6822 }
6823
6824 return SDValue();
6825}
6826
Hal Finkel119da2e2013-05-27 02:06:39 +00006827// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
6828// not enforce equality of the chain operands.
6829static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
6830 unsigned Bytes, int Dist,
6831 SelectionDAG &DAG) {
6832 EVT VT = LS->getMemoryVT();
6833 if (VT.getSizeInBits() / 8 != Bytes)
6834 return false;
6835
6836 SDValue Loc = LS->getBasePtr();
6837 SDValue BaseLoc = Base->getBasePtr();
6838 if (Loc.getOpcode() == ISD::FrameIndex) {
6839 if (BaseLoc.getOpcode() != ISD::FrameIndex)
6840 return false;
6841 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6842 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
6843 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
6844 int FS = MFI->getObjectSize(FI);
6845 int BFS = MFI->getObjectSize(BFI);
6846 if (FS != BFS || FS != (int)Bytes) return false;
6847 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
6848 }
6849
6850 // Handle X+C
6851 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
6852 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
6853 return true;
6854
6855 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6856 const GlobalValue *GV1 = NULL;
6857 const GlobalValue *GV2 = NULL;
6858 int64_t Offset1 = 0;
6859 int64_t Offset2 = 0;
6860 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
6861 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
6862 if (isGA1 && isGA2 && GV1 == GV2)
6863 return Offset1 == (Offset2 + Dist*Bytes);
6864 return false;
6865}
6866
Hal Finkel1907cad2013-05-26 18:08:30 +00006867// Return true is there is a nearyby consecutive load to the one provided
6868// (regardless of alignment). We search up and down the chain, looking though
6869// token factors and other loads (but nothing else). As a result, a true
6870// results indicates that it is safe to create a new consecutive load adjacent
6871// to the load provided.
6872static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
6873 SDValue Chain = LD->getChain();
6874 EVT VT = LD->getMemoryVT();
6875
6876 SmallSet<SDNode *, 16> LoadRoots;
6877 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
6878 SmallSet<SDNode *, 16> Visited;
6879
6880 // First, search up the chain, branching to follow all token-factor operands.
6881 // If we find a consecutive load, then we're done, otherwise, record all
6882 // nodes just above the top-level loads and token factors.
6883 while (!Queue.empty()) {
6884 SDNode *ChainNext = Queue.pop_back_val();
6885 if (!Visited.insert(ChainNext))
6886 continue;
6887
6888 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel119da2e2013-05-27 02:06:39 +00006889 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006890 return true;
6891
6892 if (!Visited.count(ChainLD->getChain().getNode()))
6893 Queue.push_back(ChainLD->getChain().getNode());
6894 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
6895 for (SDNode::op_iterator O = ChainNext->op_begin(),
6896 OE = ChainNext->op_end(); O != OE; ++O)
6897 if (!Visited.count(O->getNode()))
6898 Queue.push_back(O->getNode());
6899 } else
6900 LoadRoots.insert(ChainNext);
6901 }
6902
6903 // Second, search down the chain, starting from the top-level nodes recorded
6904 // in the first phase. These top-level nodes are the nodes just above all
6905 // loads and token factors. Starting with their uses, recursively look though
6906 // all loads (just the chain uses) and token factors to find a consecutive
6907 // load.
6908 Visited.clear();
6909 Queue.clear();
6910
6911 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
6912 IE = LoadRoots.end(); I != IE; ++I) {
6913 Queue.push_back(*I);
6914
6915 while (!Queue.empty()) {
6916 SDNode *LoadRoot = Queue.pop_back_val();
6917 if (!Visited.insert(LoadRoot))
6918 continue;
6919
6920 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel119da2e2013-05-27 02:06:39 +00006921 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006922 return true;
6923
6924 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
6925 UE = LoadRoot->use_end(); UI != UE; ++UI)
6926 if (((isa<LoadSDNode>(*UI) &&
6927 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
6928 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
6929 Queue.push_back(*UI);
6930 }
6931 }
6932
6933 return false;
6934}
6935
Duncan Sands25cf2272008-11-24 14:53:14 +00006936SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6937 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006938 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006939 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006940 SDLoc dl(N);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006941 switch (N->getOpcode()) {
6942 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006943 case PPCISD::SHL:
6944 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006945 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006946 return N->getOperand(0);
6947 }
6948 break;
6949 case PPCISD::SRL:
6950 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006951 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006952 return N->getOperand(0);
6953 }
6954 break;
6955 case PPCISD::SRA:
6956 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006957 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006958 C->isAllOnesValue()) // -1 >>s V -> -1.
6959 return N->getOperand(0);
6960 }
6961 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006962 case ISD::FDIV: {
6963 assert(TM.Options.UnsafeFPMath &&
6964 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006965
Hal Finkel827307b2013-04-03 04:01:11 +00006966 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006967 SDValue RV =
6968 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006969 if (RV.getNode() != 0) {
6970 DCI.AddToWorklist(RV.getNode());
6971 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6972 N->getOperand(0), RV);
6973 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006974 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6975 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6976 SDValue RV =
6977 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6978 DCI);
6979 if (RV.getNode() != 0) {
6980 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006981 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006982 N->getValueType(0), RV);
6983 DCI.AddToWorklist(RV.getNode());
6984 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6985 N->getOperand(0), RV);
6986 }
6987 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6988 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6989 SDValue RV =
6990 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6991 DCI);
6992 if (RV.getNode() != 0) {
6993 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006994 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006995 N->getValueType(0), RV,
6996 N->getOperand(1).getOperand(1));
6997 DCI.AddToWorklist(RV.getNode());
6998 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6999 N->getOperand(0), RV);
7000 }
Hal Finkel827307b2013-04-03 04:01:11 +00007001 }
7002
Hal Finkel63c32a72013-04-03 17:44:56 +00007003 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007004 if (RV.getNode() != 0) {
7005 DCI.AddToWorklist(RV.getNode());
7006 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7007 N->getOperand(0), RV);
7008 }
7009
7010 }
7011 break;
7012 case ISD::FSQRT: {
7013 assert(TM.Options.UnsafeFPMath &&
7014 "Reciprocal estimates require UnsafeFPMath");
7015
7016 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
7017 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00007018 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007019 if (RV.getNode() != 0) {
7020 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00007021 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007022 if (RV.getNode() != 0)
7023 return RV;
7024 }
7025
7026 }
7027 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007028 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00007029 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007030 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
7031 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
7032 // We allow the src/dst to be either f32/f64, but the intermediate
7033 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 if (N->getOperand(0).getValueType() == MVT::i64 &&
7035 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007036 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007037 if (Val.getValueType() == MVT::f32) {
7038 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007039 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007041
Owen Anderson825b72b2009-08-11 20:47:22 +00007042 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007043 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007045 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007046 if (N->getValueType(0) == MVT::f32) {
7047 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00007048 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00007049 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007050 }
7051 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00007052 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007053 // If the intermediate type is i32, we can avoid the load/store here
7054 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007055 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007056 }
7057 }
7058 break;
Chris Lattner51269842006-03-01 05:50:56 +00007059 case ISD::STORE:
7060 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
7061 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00007062 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00007063 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 N->getOperand(1).getValueType() == MVT::i32 &&
7065 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007066 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007067 if (Val.getValueType() == MVT::f32) {
7068 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007069 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007070 }
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007072 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007073
Hal Finkelf170cc92013-04-01 15:37:53 +00007074 SDValue Ops[] = {
7075 N->getOperand(0), Val, N->getOperand(2),
7076 DAG.getValueType(N->getOperand(1).getValueType())
7077 };
7078
7079 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
7080 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
7081 cast<StoreSDNode>(N)->getMemoryVT(),
7082 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00007083 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007084 return Val;
7085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007086
Chris Lattnerd9989382006-07-10 20:56:58 +00007087 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00007088 if (cast<StoreSDNode>(N)->isUnindexed() &&
7089 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00007090 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007091 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00007092 N->getOperand(1).getValueType() == MVT::i16 ||
7093 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007094 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007095 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007096 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007097 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00007098 if (BSwapOp.getValueType() == MVT::i16)
7099 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00007100
Dan Gohmanc76909a2009-09-25 20:36:54 +00007101 SDValue Ops[] = {
7102 N->getOperand(0), BSwapOp, N->getOperand(2),
7103 DAG.getValueType(N->getOperand(1).getValueType())
7104 };
7105 return
7106 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
7107 Ops, array_lengthof(Ops),
7108 cast<StoreSDNode>(N)->getMemoryVT(),
7109 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007110 }
7111 break;
Hal Finkel80d10de2013-05-24 23:00:14 +00007112 case ISD::LOAD: {
7113 LoadSDNode *LD = cast<LoadSDNode>(N);
7114 EVT VT = LD->getValueType(0);
7115 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
7116 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
7117 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
7118 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
7119 DCI.getDAGCombineLevel() == AfterLegalizeTypes &&
7120 LD->getAlignment() < ABIAlignment) {
7121 // This is a type-legal unaligned Altivec load.
7122 SDValue Chain = LD->getChain();
7123 SDValue Ptr = LD->getBasePtr();
7124
7125 // This implements the loading of unaligned vectors as described in
7126 // the venerable Apple Velocity Engine overview. Specifically:
7127 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
7128 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
7129 //
7130 // The general idea is to expand a sequence of one or more unaligned
7131 // loads into a alignment-based permutation-control instruction (lvsl),
7132 // a series of regular vector loads (which always truncate their
7133 // input address to an aligned address), and a series of permutations.
7134 // The results of these permutations are the requested loaded values.
7135 // The trick is that the last "extra" load is not taken from the address
7136 // you might suspect (sizeof(vector) bytes after the last requested
7137 // load), but rather sizeof(vector) - 1 bytes after the last
7138 // requested vector. The point of this is to avoid a page fault if the
7139 // base address happend to be aligned. This works because if the base
7140 // address is aligned, then adding less than a full vector length will
7141 // cause the last vector in the sequence to be (re)loaded. Otherwise,
7142 // the next vector will be fetched as you might suspect was necessary.
7143
Hal Finkel5a0e6042013-05-25 04:05:05 +00007144 // We might be able to reuse the permutation generation from
Hal Finkel80d10de2013-05-24 23:00:14 +00007145 // a different base address offset from this one by an aligned amount.
Hal Finkel5a0e6042013-05-25 04:05:05 +00007146 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
7147 // optimization later.
Hal Finkel80d10de2013-05-24 23:00:14 +00007148 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
7149 DAG, dl, MVT::v16i8);
7150
7151 // Refine the alignment of the original load (a "new" load created here
7152 // which was identical to the first except for the alignment would be
7153 // merged with the existing node regardless).
7154 MachineFunction &MF = DAG.getMachineFunction();
7155 MachineMemOperand *MMO =
7156 MF.getMachineMemOperand(LD->getPointerInfo(),
7157 LD->getMemOperand()->getFlags(),
7158 LD->getMemoryVT().getStoreSize(),
7159 ABIAlignment);
7160 LD->refineAlignment(MMO);
7161 SDValue BaseLoad = SDValue(LD, 0);
7162
7163 // Note that the value of IncOffset (which is provided to the next
7164 // load's pointer info offset value, and thus used to calculate the
7165 // alignment), and the value of IncValue (which is actually used to
7166 // increment the pointer value) are different! This is because we
7167 // require the next load to appear to be aligned, even though it
7168 // is actually offset from the base pointer by a lesser amount.
7169 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel1907cad2013-05-26 18:08:30 +00007170 int IncValue = IncOffset;
7171
7172 // Walk (both up and down) the chain looking for another load at the real
7173 // (aligned) offset (the alignment of the other load does not matter in
7174 // this case). If found, then do not use the offset reduction trick, as
7175 // that will prevent the loads from being later combined (as they would
7176 // otherwise be duplicates).
7177 if (!findConsecutiveLoad(LD, DAG))
7178 --IncValue;
7179
Hal Finkel80d10de2013-05-24 23:00:14 +00007180 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
7181 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
7182
Hal Finkel80d10de2013-05-24 23:00:14 +00007183 SDValue ExtraLoad =
7184 DAG.getLoad(VT, dl, Chain, Ptr,
7185 LD->getPointerInfo().getWithOffset(IncOffset),
7186 LD->isVolatile(), LD->isNonTemporal(),
7187 LD->isInvariant(), ABIAlignment);
7188
7189 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7190 BaseLoad.getValue(1), ExtraLoad.getValue(1));
7191
7192 if (BaseLoad.getValueType() != MVT::v4i32)
7193 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
7194
7195 if (ExtraLoad.getValueType() != MVT::v4i32)
7196 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
7197
7198 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
7199 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
7200
7201 if (VT != MVT::v4i32)
7202 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
7203
7204 // Now we need to be really careful about how we update the users of the
7205 // original load. We cannot just call DCI.CombineTo (or
7206 // DAG.ReplaceAllUsesWith for that matter), because the load still has
7207 // uses created here (the permutation for example) that need to stay.
7208 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
7209 while (UI != UE) {
7210 SDUse &Use = UI.getUse();
7211 SDNode *User = *UI;
7212 // Note: BaseLoad is checked here because it might not be N, but a
7213 // bitcast of N.
7214 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
7215 User == TF.getNode() || Use.getResNo() > 1) {
7216 ++UI;
7217 continue;
7218 }
7219
7220 SDValue To = Use.getResNo() ? TF : Perm;
7221 ++UI;
7222
7223 SmallVector<SDValue, 8> Ops;
7224 for (SDNode::op_iterator O = User->op_begin(),
7225 OE = User->op_end(); O != OE; ++O) {
7226 if (*O == Use)
7227 Ops.push_back(To);
7228 else
7229 Ops.push_back(*O);
7230 }
7231
7232 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
7233 }
7234
7235 return SDValue(N, 0);
7236 }
7237 }
7238 break;
Hal Finkel5a0e6042013-05-25 04:05:05 +00007239 case ISD::INTRINSIC_WO_CHAIN:
7240 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() ==
7241 Intrinsic::ppc_altivec_lvsl &&
7242 N->getOperand(1)->getOpcode() == ISD::ADD) {
7243 SDValue Add = N->getOperand(1);
7244
7245 if (DAG.MaskedValueIsZero(Add->getOperand(1),
7246 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
7247 Add.getValueType().getScalarType().getSizeInBits()))) {
7248 SDNode *BasePtr = Add->getOperand(0).getNode();
7249 for (SDNode::use_iterator UI = BasePtr->use_begin(),
7250 UE = BasePtr->use_end(); UI != UE; ++UI) {
7251 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7252 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
7253 Intrinsic::ppc_altivec_lvsl) {
7254 // We've found another LVSL, and this address if an aligned
7255 // multiple of that one. The results will be the same, so use the
7256 // one we've just found instead.
7257
7258 return SDValue(*UI, 0);
7259 }
7260 }
7261 }
7262 }
Chris Lattnerd9989382006-07-10 20:56:58 +00007263 case ISD::BSWAP:
7264 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007265 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007266 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007267 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7268 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007269 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007270 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007271 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007272 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007273 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007274 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007275 LD->getChain(), // Chain
7276 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007277 DAG.getValueType(N->getValueType(0)) // VT
7278 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007279 SDValue BSLoad =
7280 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007281 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7282 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007283 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007284
Scott Michelfdc40a02009-02-17 22:15:04 +00007285 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007286 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 if (N->getValueType(0) == MVT::i16)
7288 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007289
Chris Lattnerd9989382006-07-10 20:56:58 +00007290 // First, combine the bswap away. This makes the value produced by the
7291 // load dead.
7292 DCI.CombineTo(N, ResVal);
7293
7294 // Next, combine the load away, we give it a bogus result value but a real
7295 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007296 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007297
Chris Lattnerd9989382006-07-10 20:56:58 +00007298 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007299 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007300 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007301
Chris Lattner51269842006-03-01 05:50:56 +00007302 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007303 case PPCISD::VCMP: {
7304 // If a VCMPo node already exists with exactly the same operands as this
7305 // node, use its result instead of this node (VCMPo computes both a CR6 and
7306 // a normal output).
7307 //
7308 if (!N->getOperand(0).hasOneUse() &&
7309 !N->getOperand(1).hasOneUse() &&
7310 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007311
Chris Lattner4468c222006-03-31 06:02:07 +00007312 // Scan all of the users of the LHS, looking for VCMPo's that match.
7313 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007314
Gabor Greifba36cb52008-08-28 21:40:38 +00007315 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007316 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7317 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007318 if (UI->getOpcode() == PPCISD::VCMPo &&
7319 UI->getOperand(1) == N->getOperand(1) &&
7320 UI->getOperand(2) == N->getOperand(2) &&
7321 UI->getOperand(0) == N->getOperand(0)) {
7322 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007323 break;
7324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007325
Chris Lattner00901202006-04-18 18:28:22 +00007326 // If there is no VCMPo node, or if the flag value has a single use, don't
7327 // transform this.
7328 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7329 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007330
7331 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007332 // chain, this transformation is more complex. Note that multiple things
7333 // could use the value result, which we should ignore.
7334 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007335 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007336 FlagUser == 0; ++UI) {
7337 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007338 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007339 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007340 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007341 FlagUser = User;
7342 break;
7343 }
7344 }
7345 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007346
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007347 // If the user is a MFOCRF instruction, we know this is safe.
7348 // Otherwise we give up for right now.
7349 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman475871a2008-07-27 21:46:04 +00007350 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007351 }
7352 break;
7353 }
Chris Lattner90564f22006-04-18 17:59:36 +00007354 case ISD::BR_CC: {
7355 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007356 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner90564f22006-04-18 17:59:36 +00007357 // lowering is done pre-legalize, because the legalizer lowers the predicate
7358 // compare down to code that is difficult to reassemble.
7359 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007360 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00007361
7362 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
7363 // value. If so, pass-through the AND to get to the intrinsic.
7364 if (LHS.getOpcode() == ISD::AND &&
7365 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7366 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
7367 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7368 isa<ConstantSDNode>(LHS.getOperand(1)) &&
7369 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
7370 isZero())
7371 LHS = LHS.getOperand(0);
7372
7373 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7374 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
7375 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7376 isa<ConstantSDNode>(RHS)) {
7377 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
7378 "Counter decrement comparison is not EQ or NE");
7379
7380 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
7381 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
7382 (CC == ISD::SETNE && !Val);
7383
7384 // We now need to make the intrinsic dead (it cannot be instruction
7385 // selected).
7386 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
7387 assert(LHS.getNode()->hasOneUse() &&
7388 "Counter decrement has more than one use");
7389
7390 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
7391 N->getOperand(0), N->getOperand(4));
7392 }
7393
Chris Lattner90564f22006-04-18 17:59:36 +00007394 int CompareOpc;
7395 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007396
Chris Lattner90564f22006-04-18 17:59:36 +00007397 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7398 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7399 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7400 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007401
Chris Lattner90564f22006-04-18 17:59:36 +00007402 // If this is a comparison against something other than 0/1, then we know
7403 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007404 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007405 if (Val != 0 && Val != 1) {
7406 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7407 return N->getOperand(0);
7408 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007410 N->getOperand(0), N->getOperand(4));
7411 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007412
Chris Lattner90564f22006-04-18 17:59:36 +00007413 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007414
Chris Lattner90564f22006-04-18 17:59:36 +00007415 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007416 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007417 LHS.getOperand(2), // LHS of compare
7418 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007420 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007421 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007422 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007423
Chris Lattner90564f22006-04-18 17:59:36 +00007424 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007425 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007426 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007427 default: // Can't happen, don't crash on invalid number though.
7428 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007429 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007430 break;
7431 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007432 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007433 break;
7434 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007435 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007436 break;
7437 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007438 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007439 break;
7440 }
7441
Owen Anderson825b72b2009-08-11 20:47:22 +00007442 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7443 DAG.getConstant(CompOpc, MVT::i32),
7444 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007445 N->getOperand(4), CompNode.getValue(1));
7446 }
7447 break;
7448 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007449 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007450
Dan Gohman475871a2008-07-27 21:46:04 +00007451 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007452}
7453
Chris Lattner1a635d62006-04-14 06:01:58 +00007454//===----------------------------------------------------------------------===//
7455// Inline Assembly Support
7456//===----------------------------------------------------------------------===//
7457
Dan Gohman475871a2008-07-27 21:46:04 +00007458void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007459 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007460 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007461 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007462 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007463 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007464 switch (Op.getOpcode()) {
7465 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007466 case PPCISD::LBRX: {
7467 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007468 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007469 KnownZero = 0xFFFF0000;
7470 break;
7471 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007472 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007473 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007474 default: break;
7475 case Intrinsic::ppc_altivec_vcmpbfp_p:
7476 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7477 case Intrinsic::ppc_altivec_vcmpequb_p:
7478 case Intrinsic::ppc_altivec_vcmpequh_p:
7479 case Intrinsic::ppc_altivec_vcmpequw_p:
7480 case Intrinsic::ppc_altivec_vcmpgefp_p:
7481 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7482 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7483 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7484 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7485 case Intrinsic::ppc_altivec_vcmpgtub_p:
7486 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7487 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7488 KnownZero = ~1U; // All bits but the low one are known to be zero.
7489 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007490 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007491 }
7492 }
7493}
7494
7495
Chris Lattner4234f572007-03-25 02:14:49 +00007496/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007497/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007498PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007499PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7500 if (Constraint.size() == 1) {
7501 switch (Constraint[0]) {
7502 default: break;
7503 case 'b':
7504 case 'r':
7505 case 'f':
7506 case 'v':
7507 case 'y':
7508 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007509 case 'Z':
7510 // FIXME: While Z does indicate a memory constraint, it specifically
7511 // indicates an r+r address (used in conjunction with the 'y' modifier
7512 // in the replacement string). Currently, we're forcing the base
7513 // register to be r0 in the asm printer (which is interpreted as zero)
7514 // and forming the complete address in the second register. This is
7515 // suboptimal.
7516 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007517 }
7518 }
7519 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007520}
7521
John Thompson44ab89e2010-10-29 17:29:13 +00007522/// Examine constraint type and operand type and determine a weight value.
7523/// This object must already have been set up with the operand type
7524/// and the current alternative constraint selected.
7525TargetLowering::ConstraintWeight
7526PPCTargetLowering::getSingleConstraintMatchWeight(
7527 AsmOperandInfo &info, const char *constraint) const {
7528 ConstraintWeight weight = CW_Invalid;
7529 Value *CallOperandVal = info.CallOperandVal;
7530 // If we don't have a value, we can't do a match,
7531 // but allow it at the lowest weight.
7532 if (CallOperandVal == NULL)
7533 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007534 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007535 // Look at the constraint type.
7536 switch (*constraint) {
7537 default:
7538 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7539 break;
7540 case 'b':
7541 if (type->isIntegerTy())
7542 weight = CW_Register;
7543 break;
7544 case 'f':
7545 if (type->isFloatTy())
7546 weight = CW_Register;
7547 break;
7548 case 'd':
7549 if (type->isDoubleTy())
7550 weight = CW_Register;
7551 break;
7552 case 'v':
7553 if (type->isVectorTy())
7554 weight = CW_Register;
7555 break;
7556 case 'y':
7557 weight = CW_Register;
7558 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007559 case 'Z':
7560 weight = CW_Memory;
7561 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007562 }
7563 return weight;
7564}
7565
Scott Michelfdc40a02009-02-17 22:15:04 +00007566std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007567PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00007568 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007569 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007570 // GCC RS6000 Constraint Letters
7571 switch (Constraint[0]) {
7572 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007573 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7574 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7575 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007576 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007577 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007578 return std::make_pair(0U, &PPC::G8RCRegClass);
7579 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007580 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007581 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007582 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007583 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007584 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007585 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007586 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007587 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007588 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007589 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007590 }
7591 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007592
Hal Finkel5cad12d2013-08-03 12:25:10 +00007593 std::pair<unsigned, const TargetRegisterClass*> R =
7594 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7595
7596 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
7597 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
7598 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
7599 // register.
7600 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
7601 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
7602 if (R.first && VT == MVT::i64 && PPCSubTarget.isPPC64() &&
7603 PPC::GPRCRegClass.contains(R.first)) {
7604 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
7605 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkel341c1a52013-08-14 20:05:04 +00007606 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkel5cad12d2013-08-03 12:25:10 +00007607 &PPC::G8RCRegClass);
7608 }
7609
7610 return R;
Chris Lattnerddc787d2006-01-31 19:20:21 +00007611}
Chris Lattner763317d2006-02-07 00:47:13 +00007612
Chris Lattner331d1bc2006-11-02 01:44:04 +00007613
Chris Lattner48884cd2007-08-25 00:47:38 +00007614/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007615/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007616void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007617 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007618 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007619 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007620 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007621
Eric Christopher100c8332011-06-02 23:16:42 +00007622 // Only support length 1 constraints.
7623 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007624
Eric Christopher100c8332011-06-02 23:16:42 +00007625 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007626 switch (Letter) {
7627 default: break;
7628 case 'I':
7629 case 'J':
7630 case 'K':
7631 case 'L':
7632 case 'M':
7633 case 'N':
7634 case 'O':
7635 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007636 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007637 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007638 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007639 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007640 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007641 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007642 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007643 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007644 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007645 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7646 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007647 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007648 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007649 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007650 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007651 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007652 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007653 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007654 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007655 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007656 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007657 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007658 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007659 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007660 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007661 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007662 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007663 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007664 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007665 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007666 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007667 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007668 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007669 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007670 }
7671 break;
7672 }
7673 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007674
Gabor Greifba36cb52008-08-28 21:40:38 +00007675 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007676 Ops.push_back(Result);
7677 return;
7678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007679
Chris Lattner763317d2006-02-07 00:47:13 +00007680 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007681 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007682}
Evan Chengc4c62572006-03-13 23:20:37 +00007683
Chris Lattnerc9addb72007-03-30 23:15:24 +00007684// isLegalAddressingMode - Return true if the addressing mode represented
7685// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007686bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007687 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007688 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007689
Chris Lattnerc9addb72007-03-30 23:15:24 +00007690 // PPC allows a sign-extended 16-bit immediate field.
7691 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7692 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007693
Chris Lattnerc9addb72007-03-30 23:15:24 +00007694 // No global is ever allowed as a base.
7695 if (AM.BaseGV)
7696 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007697
7698 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007699 switch (AM.Scale) {
7700 case 0: // "r+i" or just "i", depending on HasBaseReg.
7701 break;
7702 case 1:
7703 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7704 return false;
7705 // Otherwise we have r+r or r+i.
7706 break;
7707 case 2:
7708 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7709 return false;
7710 // Allow 2*r as r+r.
7711 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007712 default:
7713 // No other scales are supported.
7714 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007716
Chris Lattnerc9addb72007-03-30 23:15:24 +00007717 return true;
7718}
7719
Dan Gohmand858e902010-04-17 15:26:15 +00007720SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7721 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007722 MachineFunction &MF = DAG.getMachineFunction();
7723 MachineFrameInfo *MFI = MF.getFrameInfo();
7724 MFI->setReturnAddressIsTaken(true);
7725
Andrew Trickac6d9be2013-05-25 02:42:55 +00007726 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007727 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007728
Dale Johannesen08673d22010-05-03 22:59:34 +00007729 // Make sure the function does not optimize away the store of the RA to
7730 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007731 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007732 FuncInfo->setLRStoreRequired();
7733 bool isPPC64 = PPCSubTarget.isPPC64();
7734 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7735
7736 if (Depth > 0) {
7737 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7738 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007739
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007740 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007741 isPPC64? MVT::i64 : MVT::i32);
7742 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7743 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7744 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007745 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007746 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007747
Chris Lattner3fc027d2007-12-08 06:59:59 +00007748 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007749 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007750 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007751 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007752}
7753
Dan Gohmand858e902010-04-17 15:26:15 +00007754SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7755 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007756 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007757 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007758
Owen Andersone50ed302009-08-10 22:56:29 +00007759 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007760 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007761
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007762 MachineFunction &MF = DAG.getMachineFunction();
7763 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007764 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007765
7766 // Naked functions never have a frame pointer, and so we use r1. For all
7767 // other functions, this decision must be delayed until during PEI.
7768 unsigned FrameReg;
7769 if (MF.getFunction()->getAttributes().hasAttribute(
7770 AttributeSet::FunctionIndex, Attribute::Naked))
7771 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7772 else
7773 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7774
Dale Johannesen08673d22010-05-03 22:59:34 +00007775 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7776 PtrVT);
7777 while (Depth--)
7778 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007779 FrameAddr, MachinePointerInfo(), false, false,
7780 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007781 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007782}
Dan Gohman54aeea32008-10-21 03:41:46 +00007783
7784bool
7785PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7786 // The PowerPC target isn't yet aware of offsets.
7787 return false;
7788}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007789
Evan Cheng42642d02010-04-01 20:10:42 +00007790/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007791/// and store operations as a result of memset, memcpy, and memmove
7792/// lowering. If DstAlign is zero that means it's safe to destination
7793/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7794/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007795/// probably because the source does not need to be loaded. If 'IsMemset' is
7796/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7797/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7798/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007799/// It returns EVT::Other if the type should be determined using generic
7800/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007801EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7802 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007803 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007804 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007805 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007806 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007807 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007808 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007810 }
7811}
Hal Finkel3f31d492012-04-01 19:23:08 +00007812
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007813bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7814 bool *Fast) const {
7815 if (DisablePPCUnaligned)
7816 return false;
7817
7818 // PowerPC supports unaligned memory access for simple non-vector types.
7819 // Although accessing unaligned addresses is not as efficient as accessing
7820 // aligned addresses, it is generally more efficient than manual expansion,
7821 // and generally only traps for software emulation when crossing page
7822 // boundaries.
7823
7824 if (!VT.isSimple())
7825 return false;
7826
7827 if (VT.getSimpleVT().isVector())
7828 return false;
7829
7830 if (VT == MVT::ppcf128)
7831 return false;
7832
7833 if (Fast)
7834 *Fast = true;
7835
7836 return true;
7837}
7838
Stephen Line54885a2013-07-09 18:16:56 +00007839bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
7840 VT = VT.getScalarType();
7841
Hal Finkel070b8db2012-06-22 00:49:52 +00007842 if (!VT.isSimple())
7843 return false;
7844
7845 switch (VT.getSimpleVT().SimpleTy) {
7846 case MVT::f32:
7847 case MVT::f64:
Hal Finkel070b8db2012-06-22 00:49:52 +00007848 return true;
7849 default:
7850 break;
7851 }
7852
7853 return false;
7854}
7855
Hal Finkel3f31d492012-04-01 19:23:08 +00007856Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007857 if (DisableILPPref)
7858 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007859
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007860 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007861}
7862
Bill Schmidt646cd792013-07-30 00:50:39 +00007863// Create a fast isel object.
7864FastISel *
7865PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
7866 const TargetLibraryInfo *LibInfo) const {
7867 return PPC::createFastISel(FuncInfo, LibInfo);
7868}