blob: b02c33d3f88002a741c7b260a1eda26d346afe60 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
65 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
66 default: llvm_unreachable("unknown subtarget type");
67 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000068 if (TM.getSubtarget<X86Subtarget>().is64Bit())
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000071 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000072 if (TM.getSubtarget<X86Subtarget>().is64Bit())
73 return new X8664_ELFTargetObjectFile(TM);
74 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000075 case X86Subtarget::isMingw:
76 case X86Subtarget::isCygwin:
77 case X86Subtarget::isWindows:
78 return new TargetLoweringObjectFileCOFF();
79 }
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000085 X86ScalarSSEf64 = Subtarget->hasSSE2();
86 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
93
94 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000096 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000097 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000098 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000099
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000101 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 setUseUnderscoreSetJmp(false);
103 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000104 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 // MS runtime is weird: it exports _setjmp, but longjmp!
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(false);
108 } else {
109 setUseUnderscoreSetJmp(true);
110 setUseUnderscoreLongJmp(true);
111 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000112
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000113 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000115 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000117 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000121
Scott Michelfdc40a02009-02-17 22:15:04 +0000122 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000148 // We have an algorithm for SSE2->double, and we turn this into a
149 // 64-bit FILD followed by conditional FADD for other targets.
150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000151 // We have an algorithm for SSE2, and we turn this into a 64-bit
152 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000154 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000155
156 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
157 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
159 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160
Devang Patel6a784892009-06-05 18:48:29 +0000161 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 // SSE has no i16 to fp conversion, only i32
163 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000167 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000171 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000174 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000175
Dale Johannesen73328d12007-09-19 23:55:34 +0000176 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
177 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000180
Evan Cheng02568ff2006-01-30 22:13:22 +0000181 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
182 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
184 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000185
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000188 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
192 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000193 }
194
195 // Handle FP_TO_UINT by promoting the destination to a larger signed
196 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000200
Evan Cheng25ab6902006-09-08 06:48:29 +0000201 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000204 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000206 // Expand FP_TO_UINT into a select.
207 // FIXME: We would like to use a Custom expander here eventually to do
208 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000211 // With SSE3 we can use fisttpll to convert to a signed i64; without
212 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215
Chris Lattner399610a2006-12-05 18:22:22 +0000216 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000217 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
219 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000221 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000222 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
223 if (Subtarget->hasMMX() && !DisableMMX)
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
225 else
226 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000227 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000228 }
Chris Lattner21f66852005-12-23 05:15:23 +0000229
Dan Gohmanb00ee212008-02-18 19:34:53 +0000230 // Scalar integer divide and remainder are lowered to use operations that
231 // produce two results, to match the available instructions. This exposes
232 // the two-result form to trivial CSE, which is able to combine x/y and x%y
233 // into a single instruction.
234 //
235 // Scalar integer multiply-high is also lowered to use two-result
236 // operations, to match the available instructions. However, plain multiply
237 // (low) operations are left as Legal, as there are single-result
238 // instructions for this in x86. Using the two-result multiply instructions
239 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
241 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
242 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::SREM , MVT::i8 , Expand);
245 setOperationAction(ISD::UREM , MVT::i8 , Expand);
246 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
247 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
248 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::SREM , MVT::i16 , Expand);
251 setOperationAction(ISD::UREM , MVT::i16 , Expand);
252 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
253 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
254 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::SREM , MVT::i32 , Expand);
257 setOperationAction(ISD::UREM , MVT::i32 , Expand);
258 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
259 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
260 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::SREM , MVT::i64 , Expand);
263 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000264
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
266 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
267 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
268 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
274 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f64 , Expand);
277 setOperationAction(ISD::FREM , MVT::f80 , Expand);
278 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000279
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 }
294
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
296 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000297
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000302 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000308 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000318
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000319 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
321 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000324 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
326 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000327 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
330 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
331 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
332 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000333 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000344
Evan Chengd2cde682008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000347
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350
Mon P Wang63307c32008-05-05 19:05:59 +0000351 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
353 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000362 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000370 }
371
Evan Cheng3c992d22006-03-07 02:02:57 +0000372 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000373 if (!Subtarget->isTargetDarwin() &&
374 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000375 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000377 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
380 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
381 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
382 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000383 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000384 setExceptionPointerRegister(X86::RAX);
385 setExceptionSelectorRegister(X86::RDX);
386 } else {
387 setExceptionPointerRegister(X86::EAX);
388 setExceptionSelectorRegister(X86::EDX);
389 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
391 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000396
Nate Begemanacc398c2006-01-25 18:21:52 +0000397 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::VASTART , MVT::Other, Custom);
399 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000400 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VAARG , MVT::Other, Custom);
402 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000403 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VAARG , MVT::Other, Expand);
405 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 }
Evan Chengae642192007-03-02 23:16:35 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000410 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000412 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000414 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000416
Evan Chengc7ce29b2009-02-13 22:36:38 +0000417 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000418 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
421 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000422
Evan Cheng223547a2006-01-31 22:28:30 +0000423 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FABS , MVT::f64, Custom);
425 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000426
427 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FNEG , MVT::f64, Custom);
429 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
Evan Cheng68c47cb2007-01-05 07:55:56 +0000431 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
433 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000434
Evan Chengd25e9e82006-02-02 00:28:23 +0000435 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FSIN , MVT::f64, Expand);
437 setOperationAction(ISD::FCOS , MVT::f64, Expand);
438 setOperationAction(ISD::FSIN , MVT::f32, Expand);
439 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440
Chris Lattnera54aa942006-01-29 06:26:08 +0000441 // Expand FP immediates into loads from the stack, except for the special
442 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443 addLegalFPImmediate(APFloat(+0.0)); // xorpd
444 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000445 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 // Use SSE for f32, x87 for f64.
447 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
449 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450
451 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453
454 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
461 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FSIN , MVT::f32, Expand);
465 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
Nate Begemane1795842008-02-14 08:57:00 +0000467 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468 addLegalFPImmediate(APFloat(+0.0f)); // xorps
469 addLegalFPImmediate(APFloat(+0.0)); // FLD0
470 addLegalFPImmediate(APFloat(+1.0)); // FLD1
471 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
472 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
473
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
476 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000478 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
482 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
485 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
486 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
487 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000488
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000493 addLegalFPImmediate(APFloat(+0.0)); // FLD0
494 addLegalFPImmediate(APFloat(+1.0)); // FLD1
495 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
496 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000497 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000502
Dale Johannesen59a58732007-08-05 18:49:15 +0000503 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000504 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
506 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 {
509 bool ignored;
510 APFloat TmpFlt(+0.0);
511 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
512 &ignored);
513 addLegalFPImmediate(TmpFlt); // FLD0
514 TmpFlt.changeSign();
515 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
516 APFloat TmpFlt2(+1.0);
517 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt2); // FLD1
520 TmpFlt2.changeSign();
521 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
522 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000523
Evan Chengc7ce29b2009-02-13 22:36:38 +0000524 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
526 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000527 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000528 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000529
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000530 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
533 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FLOG, MVT::f80, Expand);
536 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
537 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
538 setOperationAction(ISD::FEXP, MVT::f80, Expand);
539 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000540
Mon P Wangf007a8b2008-11-06 05:31:54 +0000541 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000542 // (for widening) or expand (for scalarization). Then we will selectively
543 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
545 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
546 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
561 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
562 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000594 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000595 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
599 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
600 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
601 setTruncStoreAction((MVT::SimpleValueType)VT,
602 (MVT::SimpleValueType)InnerVT, Expand);
603 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
604 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
605 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000606 }
607
Evan Chengc7ce29b2009-02-13 22:36:38 +0000608 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
609 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000610 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000611 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
612 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
613 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
614 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false);
615 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
618 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
619 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
620 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
623 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
624 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
625 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
628 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::AND, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::AND, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::AND, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::OR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::OR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::OR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000645
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000653
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
655 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
656 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
657 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
658 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
665 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2f32, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
795 if (!VT.is128BitVector()) {
796 continue;
797 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000798
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000809 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000810
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000812
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
815 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
816 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
817 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
820 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000821 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000825 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000826
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 if (Subtarget->hasSSE41()) {
828 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830
831 // i8 and i16 vectors are custom , because the source register and source
832 // source memory operand types are not the same width. f32 vectors are
833 // custom since the immediate controlling the insert encodes additional
834 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
837 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
841 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
842 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000844
845 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848 }
849 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000850
Nate Begeman30a0de92008-07-17 16:51:19 +0000851 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000853 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000854
David Greene9b9838d2009-06-29 16:47:10 +0000855 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
857 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
858 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
859 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000860
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
862 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
863 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
864 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
865 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
866 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
867 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
868 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
870 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
871 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
872 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
873 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
874 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000876
877 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
879 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
880 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
881 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
882 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
883 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
884 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
885 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
886 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
887 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
888 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
889 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
891 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
894 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
895 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
896 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000897
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
899 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
900 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
902 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
905 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
906 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
907 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
909 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000910
911#if 0
912 // Not sure we want to do this since there are no 256-bit integer
913 // operations in AVX
914
915 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
916 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
918 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000919
920 // Do not attempt to custom lower non-power-of-2 vectors
921 if (!isPowerOf2_32(VT.getVectorNumElements()))
922 continue;
923
924 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
925 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
926 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
927 }
928
929 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
931 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000932 }
David Greene9b9838d2009-06-29 16:47:10 +0000933#endif
934
935#if 0
936 // Not sure we want to do this since there are no 256-bit integer
937 // operations in AVX
938
939 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
940 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
942 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000943
944 if (!VT.is256BitVector()) {
945 continue;
946 }
947 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000949 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000951 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000953 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 }
958
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000960#endif
961 }
962
Evan Cheng6be2c582006-04-05 23:38:46 +0000963 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000965
Bill Wendling74c37652008-12-09 22:08:41 +0000966 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::SADDO, MVT::i32, Custom);
968 setOperationAction(ISD::SADDO, MVT::i64, Custom);
969 setOperationAction(ISD::UADDO, MVT::i32, Custom);
970 setOperationAction(ISD::UADDO, MVT::i64, Custom);
971 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
972 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
973 setOperationAction(ISD::USUBO, MVT::i32, Custom);
974 setOperationAction(ISD::USUBO, MVT::i64, Custom);
975 setOperationAction(ISD::SMULO, MVT::i32, Custom);
976 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000977
Evan Chengd54f2d52009-03-31 19:38:51 +0000978 if (!Subtarget->is64Bit()) {
979 // These libcalls are not available in 32-bit.
980 setLibcallName(RTLIB::SHL_I128, 0);
981 setLibcallName(RTLIB::SRL_I128, 0);
982 setLibcallName(RTLIB::SRA_I128, 0);
983 }
984
Evan Cheng206ee9d2006-07-07 08:33:52 +0000985 // We have target-specific dag combine patterns for the following nodes:
986 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000987 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000988 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000989 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000990 setTargetDAGCombine(ISD::SHL);
991 setTargetDAGCombine(ISD::SRA);
992 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000993 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000994 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000995 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000996 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000997 if (Subtarget->is64Bit())
998 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000999
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001000 computeRegisterProperties();
1001
Evan Cheng87ed7162006-02-14 08:25:08 +00001002 // FIXME: These should be based on subtarget info. Plus, the values should
1003 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001004 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001005 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001006 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001007 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001008 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001009}
1010
Scott Michel5b8f82e2008-03-10 15:42:14 +00001011
Owen Anderson825b72b2009-08-11 20:47:22 +00001012MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1013 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001014}
1015
1016
Evan Cheng29286502008-01-23 23:17:41 +00001017/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1018/// the desired ByVal argument alignment.
1019static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1020 if (MaxAlign == 16)
1021 return;
1022 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1023 if (VTy->getBitWidth() == 128)
1024 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001025 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1026 unsigned EltAlign = 0;
1027 getMaxByValAlign(ATy->getElementType(), EltAlign);
1028 if (EltAlign > MaxAlign)
1029 MaxAlign = EltAlign;
1030 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1031 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1032 unsigned EltAlign = 0;
1033 getMaxByValAlign(STy->getElementType(i), EltAlign);
1034 if (EltAlign > MaxAlign)
1035 MaxAlign = EltAlign;
1036 if (MaxAlign == 16)
1037 break;
1038 }
1039 }
1040 return;
1041}
1042
1043/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1044/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001045/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1046/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001047unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001048 if (Subtarget->is64Bit()) {
1049 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001050 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001051 if (TyAlign > 8)
1052 return TyAlign;
1053 return 8;
1054 }
1055
Evan Cheng29286502008-01-23 23:17:41 +00001056 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001057 if (Subtarget->hasSSE1())
1058 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001059 return Align;
1060}
Chris Lattner2b02a442007-02-25 08:29:00 +00001061
Evan Chengf0df0312008-05-15 08:39:06 +00001062/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001063/// and store operations as a result of memset, memcpy, and memmove
1064/// lowering. If DstAlign is zero that means it's safe to destination
1065/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1066/// means there isn't a need to check it against alignment requirement,
1067/// probably because the source does not need to be loaded. If
1068/// 'NonScalarIntSafe' is true, that means it's safe to return a
1069/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1070/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1071/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001072/// It returns EVT::Other if the type should be determined using generic
1073/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001074EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001075X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1076 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001077 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001078 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001079 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1081 // linux. This is because the stack realignment code can't handle certain
1082 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001083 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001084 if (NonScalarIntSafe &&
1085 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001086 if (Size >= 16 &&
1087 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001088 ((DstAlign == 0 || DstAlign >= 16) &&
1089 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001090 Subtarget->getStackAlignment() >= 16) {
1091 if (Subtarget->hasSSE2())
1092 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001093 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001094 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001096 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001097 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001098 Subtarget->hasSSE2()) {
1099 // Do not use f64 to lower memcpy if source is string constant. It's
1100 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001101 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001102 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 }
Evan Chengf0df0312008-05-15 08:39:06 +00001104 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 return MVT::i64;
1106 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001107}
1108
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001109/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1110/// current function. The returned value is a member of the
1111/// MachineJumpTableInfo::JTEntryKind enum.
1112unsigned X86TargetLowering::getJumpTableEncoding() const {
1113 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1114 // symbol.
1115 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1116 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001117 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001118
1119 // Otherwise, use the normal jump table encoding heuristics.
1120 return TargetLowering::getJumpTableEncoding();
1121}
1122
Chris Lattner589c6f62010-01-26 06:28:43 +00001123/// getPICBaseSymbol - Return the X86-32 PIC base.
1124MCSymbol *
1125X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1126 MCContext &Ctx) const {
1127 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001128 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1129 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001130}
1131
1132
Chris Lattnerc64daab2010-01-26 05:02:42 +00001133const MCExpr *
1134X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1135 const MachineBasicBlock *MBB,
1136 unsigned uid,MCContext &Ctx) const{
1137 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1138 Subtarget->isPICStyleGOT());
1139 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1140 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001141 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1142 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001143}
1144
Evan Chengcc415862007-11-09 01:32:10 +00001145/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1146/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001147SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001148 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001149 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001150 // This doesn't have DebugLoc associated with it, but is not really the
1151 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001152 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001153 return Table;
1154}
1155
Chris Lattner589c6f62010-01-26 06:28:43 +00001156/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1157/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1158/// MCExpr.
1159const MCExpr *X86TargetLowering::
1160getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1161 MCContext &Ctx) const {
1162 // X86-64 uses RIP relative addressing based on the jump table label.
1163 if (Subtarget->isPICStyleRIPRel())
1164 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1165
1166 // Otherwise, the reference is relative to the PIC base.
1167 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1168}
1169
Bill Wendlingb4202b82009-07-01 18:50:55 +00001170/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001171unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001172 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001173}
1174
Chris Lattner2b02a442007-02-25 08:29:00 +00001175//===----------------------------------------------------------------------===//
1176// Return Value Calling Convention Implementation
1177//===----------------------------------------------------------------------===//
1178
Chris Lattner59ed56b2007-02-28 04:55:35 +00001179#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001180
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001181bool
1182X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1183 const SmallVectorImpl<EVT> &OutTys,
1184 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001185 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001186 SmallVector<CCValAssign, 16> RVLocs;
1187 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1188 RVLocs, *DAG.getContext());
1189 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1190}
1191
Dan Gohman98ca4f22009-08-05 01:29:28 +00001192SDValue
1193X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001194 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001196 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001197 MachineFunction &MF = DAG.getMachineFunction();
1198 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Chris Lattner9774c912007-02-27 05:28:59 +00001200 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1202 RVLocs, *DAG.getContext());
1203 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Evan Chengdcea1632010-02-04 02:40:39 +00001205 // Add the regs to the liveout set for the function.
1206 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1207 for (unsigned i = 0; i != RVLocs.size(); ++i)
1208 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1209 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Dan Gohman475871a2008-07-27 21:46:04 +00001211 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001212
Dan Gohman475871a2008-07-27 21:46:04 +00001213 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001214 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1215 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001216 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1217 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001219 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1221 CCValAssign &VA = RVLocs[i];
1222 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001223 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Chris Lattner447ff682008-03-11 03:23:40 +00001225 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1226 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 if (VA.getLocReg() == X86::ST0 ||
1228 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001229 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1230 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001231 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001233 RetOps.push_back(ValToCopy);
1234 // Don't emit a copytoreg.
1235 continue;
1236 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001237
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1239 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001240 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001241 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001243 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001244 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001246 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001247 }
1248
Dale Johannesendd64c412009-02-04 00:33:20 +00001249 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001250 Flag = Chain.getValue(1);
1251 }
Dan Gohman61a92132008-04-21 23:59:07 +00001252
1253 // The x86-64 ABI for returning structs by value requires that we copy
1254 // the sret argument into %rax for the return. We saved the argument into
1255 // a virtual register in the entry block, so now we copy the value out
1256 // and into %rax.
1257 if (Subtarget->is64Bit() &&
1258 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1259 MachineFunction &MF = DAG.getMachineFunction();
1260 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1261 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001262 assert(Reg &&
1263 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001264 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001265
Dale Johannesendd64c412009-02-04 00:33:20 +00001266 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001268
1269 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001270 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001272
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps[0] = Chain; // Update chain.
1274
1275 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001276 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001277 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001278
1279 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001281}
1282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283/// LowerCallResult - Lower the result values of a call into the
1284/// appropriate copies out of appropriate physical registers.
1285///
1286SDValue
1287X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001288 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 const SmallVectorImpl<ISD::InputArg> &Ins,
1290 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001291 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001292
Chris Lattnere32bbf62007-02-28 07:09:55 +00001293 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001294 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001295 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001296 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001297 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Chris Lattner3085e152007-02-25 08:59:22 +00001300 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001301 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001302 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001303 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001304
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001308 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001309 }
1310
Chris Lattner8e6da152008-03-10 21:08:41 +00001311 // If this is a call to a function that returns an fp value on the floating
1312 // point stack, but where we prefer to use the value in xmm registers, copy
1313 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001314 if ((VA.getLocReg() == X86::ST0 ||
1315 VA.getLocReg() == X86::ST1) &&
1316 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001319
Evan Cheng79fb3b42009-02-20 20:43:02 +00001320 SDValue Val;
1321 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1323 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1324 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001326 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1328 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001329 } else {
1330 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001331 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001332 Val = Chain.getValue(0);
1333 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001334 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1335 } else {
1336 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1337 CopyVT, InFlag).getValue(1);
1338 Val = Chain.getValue(0);
1339 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001340 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001341
Dan Gohman37eed792009-02-04 17:28:58 +00001342 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001343 // Round the F80 the right size, which also moves to the appropriate xmm
1344 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001345 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001346 // This truncation won't change the value.
1347 DAG.getIntPtrConstant(1));
1348 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001351 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001352
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001354}
1355
1356
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001357//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001358// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001359//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001360// StdCall calling convention seems to be standard for many Windows' API
1361// routines and around. It differs from C calling convention just a little:
1362// callee should clean up the stack, not caller. Symbols should be also
1363// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001364// For info on fast calling convention see Fast Calling Convention (tail call)
1365// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001368/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1370 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001371 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001372
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001374}
1375
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001376/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001377/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378static bool
1379ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1380 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001381 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001382
Dan Gohman98ca4f22009-08-05 01:29:28 +00001383 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001384}
1385
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001386/// IsCalleePop - Determines whether the callee is required to pop its
1387/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohmand858e902010-04-17 15:26:15 +00001388bool X86TargetLowering::IsCalleePop(bool IsVarArg,
1389 CallingConv::ID CallingConv) const {
Gordon Henriksen86737662008-01-05 16:56:59 +00001390 if (IsVarArg)
1391 return false;
1392
Dan Gohman095cc292008-09-13 01:54:27 +00001393 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001394 default:
1395 return false;
1396 case CallingConv::X86_StdCall:
1397 return !Subtarget->is64Bit();
1398 case CallingConv::X86_FastCall:
1399 return !Subtarget->is64Bit();
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001400 case CallingConv::X86_ThisCall:
1401 return !Subtarget->is64Bit();
Gordon Henriksen86737662008-01-05 16:56:59 +00001402 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001403 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001404 case CallingConv::GHC:
1405 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 }
1407}
1408
Dan Gohman095cc292008-09-13 01:54:27 +00001409/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1410/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001411CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001412 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001413 if (CC == CallingConv::GHC)
1414 return CC_X86_64_GHC;
1415 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001416 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001417 else
1418 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001419 }
1420
Gordon Henriksen86737662008-01-05 16:56:59 +00001421 if (CC == CallingConv::X86_FastCall)
1422 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001423 else if (CC == CallingConv::X86_ThisCall)
1424 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001425 else if (CC == CallingConv::Fast)
1426 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001427 else if (CC == CallingConv::GHC)
1428 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001429 else
1430 return CC_X86_32_C;
1431}
1432
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001433/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1434/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001435/// the specific parameter attribute. The copy will be passed as a byval
1436/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001437static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001438CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001439 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1440 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001442 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001443 /*isVolatile*/false, /*AlwaysInline=*/true,
1444 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001445}
1446
Chris Lattner29689432010-03-11 00:22:57 +00001447/// IsTailCallConvention - Return true if the calling convention is one that
1448/// supports tail call optimization.
1449static bool IsTailCallConvention(CallingConv::ID CC) {
1450 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1451}
1452
Evan Cheng0c439eb2010-01-27 00:07:07 +00001453/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1454/// a tailcall target by changing its ABI.
1455static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001456 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001457}
1458
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459SDValue
1460X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001461 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 const SmallVectorImpl<ISD::InputArg> &Ins,
1463 DebugLoc dl, SelectionDAG &DAG,
1464 const CCValAssign &VA,
1465 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001466 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001467 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001469 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001470 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001471 EVT ValVT;
1472
1473 // If value is passed by pointer we have address passed instead of the value
1474 // itself.
1475 if (VA.getLocInfo() == CCValAssign::Indirect)
1476 ValVT = VA.getLocVT();
1477 else
1478 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001479
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001480 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001481 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001482 // In case of tail call optimization mark all arguments mutable. Since they
1483 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001484 if (Flags.isByVal()) {
1485 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1486 VA.getLocMemOffset(), isImmutable, false);
1487 return DAG.getFrameIndex(FI, getPointerTy());
1488 } else {
1489 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1490 VA.getLocMemOffset(), isImmutable, false);
1491 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1492 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001493 PseudoSourceValue::getFixedStack(FI), 0,
1494 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001495 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001496}
1497
Dan Gohman475871a2008-07-27 21:46:04 +00001498SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001500 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 bool isVarArg,
1502 const SmallVectorImpl<ISD::InputArg> &Ins,
1503 DebugLoc dl,
1504 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001505 SmallVectorImpl<SDValue> &InVals)
1506 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001507 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001509
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 const Function* Fn = MF.getFunction();
1511 if (Fn->hasExternalLinkage() &&
1512 Subtarget->isTargetCygMing() &&
1513 Fn->getName() == "main")
1514 FuncInfo->setForceFramePointer(true);
1515
Evan Cheng1bc78042006-04-26 01:20:17 +00001516 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001517 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001518 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001519
Chris Lattner29689432010-03-11 00:22:57 +00001520 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1521 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001522
Chris Lattner638402b2007-02-28 07:00:42 +00001523 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001524 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001525 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1526 ArgLocs, *DAG.getContext());
1527 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Chris Lattnerf39f7712007-02-28 05:46:49 +00001529 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001530 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1532 CCValAssign &VA = ArgLocs[i];
1533 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1534 // places.
1535 assert(VA.getValNo() != LastVal &&
1536 "Don't support value assigned to multiple locs yet");
1537 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattnerf39f7712007-02-28 05:46:49 +00001539 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001541 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001543 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001545 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001547 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001548 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001549 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001550 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001551 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001552 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1553 RC = X86::VR64RegisterClass;
1554 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001555 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001556
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001557 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001558 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Chris Lattnerf39f7712007-02-28 05:46:49 +00001560 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1561 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1562 // right size.
1563 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001564 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001565 DAG.getValueType(VA.getValVT()));
1566 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001567 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001568 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001569 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001570 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001571
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001572 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001573 // Handle MMX values passed in XMM regs.
1574 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1576 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001577 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1578 } else
1579 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001580 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001581 } else {
1582 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001583 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001584 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001585
1586 // If value is passed via pointer - do a load.
1587 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001588 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1589 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001590
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001592 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001593
Dan Gohman61a92132008-04-21 23:59:07 +00001594 // The x86-64 ABI for returning structs by value requires that we copy
1595 // the sret argument into %rax for the return. Save the argument into
1596 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001597 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001598 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1599 unsigned Reg = FuncInfo->getSRetReturnReg();
1600 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001601 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001602 FuncInfo->setSRetReturnReg(Reg);
1603 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001605 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001606 }
1607
Chris Lattnerf39f7712007-02-28 05:46:49 +00001608 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001609 // Align stack specially for tail calls.
1610 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001612
Evan Cheng1bc78042006-04-26 01:20:17 +00001613 // If the function takes variable number of arguments, make a frame index for
1614 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001615 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001616 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1617 CallConv != CallingConv::X86_ThisCall)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001618 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1619 true, false));
Gordon Henriksen86737662008-01-05 16:56:59 +00001620 }
1621 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001622 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1623
1624 // FIXME: We should really autogenerate these arrays
1625 static const unsigned GPR64ArgRegsWin64[] = {
1626 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001627 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001628 static const unsigned XMMArgRegsWin64[] = {
1629 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1630 };
1631 static const unsigned GPR64ArgRegs64Bit[] = {
1632 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1633 };
1634 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001635 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1636 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1637 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001638 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1639
1640 if (IsWin64) {
1641 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1642 GPR64ArgRegs = GPR64ArgRegsWin64;
1643 XMMArgRegs = XMMArgRegsWin64;
1644 } else {
1645 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1646 GPR64ArgRegs = GPR64ArgRegs64Bit;
1647 XMMArgRegs = XMMArgRegs64Bit;
1648 }
1649 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1650 TotalNumIntRegs);
1651 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1652 TotalNumXMMRegs);
1653
Devang Patel578efa92009-06-05 21:57:13 +00001654 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001655 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001656 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001657 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001658 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001659 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001660 // Kernel mode asks for SSE to be disabled, so don't push them
1661 // on the stack.
1662 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001663
Gordon Henriksen86737662008-01-05 16:56:59 +00001664 // For X86-64, if there are vararg parameters that are passed via
1665 // registers, then we must store them to their spots on the stack so they
1666 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001667 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1668 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1669 FuncInfo->setRegSaveFrameIndex(
1670 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1671 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001672
Gordon Henriksen86737662008-01-05 16:56:59 +00001673 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001675 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1676 getPointerTy());
1677 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001678 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001679 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1680 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001681 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1682 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001684 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001685 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001686 PseudoSourceValue::getFixedStack(
1687 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001688 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001689 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001690 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001692
Dan Gohmanface41a2009-08-16 21:24:25 +00001693 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1694 // Now store the XMM (fp + vector) parameter registers.
1695 SmallVector<SDValue, 11> SaveXMMOps;
1696 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001697
Dan Gohmanface41a2009-08-16 21:24:25 +00001698 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1699 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1700 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001701
Dan Gohman1e93df62010-04-17 14:41:14 +00001702 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1703 FuncInfo->getRegSaveFrameIndex()));
1704 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1705 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001706
Dan Gohmanface41a2009-08-16 21:24:25 +00001707 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1708 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1709 X86::VR128RegisterClass);
1710 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1711 SaveXMMOps.push_back(Val);
1712 }
1713 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1714 MVT::Other,
1715 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001716 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001717
1718 if (!MemOps.empty())
1719 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1720 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001723
Gordon Henriksen86737662008-01-05 16:56:59 +00001724 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 if (IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001726 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001727 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001728 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001729 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001730 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001731 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001732 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001733
Gordon Henriksen86737662008-01-05 16:56:59 +00001734 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001735 // RegSaveFrameIndex is X86-64 only.
1736 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001737 if (CallConv == CallingConv::X86_FastCall ||
1738 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001739 // fastcc functions can't have varargs.
1740 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001741 }
Evan Cheng25caf632006-05-23 21:06:34 +00001742
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001744}
1745
Dan Gohman475871a2008-07-27 21:46:04 +00001746SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1748 SDValue StackPtr, SDValue Arg,
1749 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001750 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001751 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001752 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001753 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001754 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001755 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001756 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001757 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001758 }
Dale Johannesenace16102009-02-03 19:33:06 +00001759 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001760 PseudoSourceValue::getStack(), LocMemOffset,
1761 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001762}
1763
Bill Wendling64e87322009-01-16 19:25:27 +00001764/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001765/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001766SDValue
1767X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001768 SDValue &OutRetAddr, SDValue Chain,
1769 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001770 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001771 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001772 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001773 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001774
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001775 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001776 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001777 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001778}
1779
1780/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1781/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001782static SDValue
1783EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001785 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001786 // Store the return address to the appropriate stack slot.
1787 if (!FPDiff) return Chain;
1788 // Calculate the new stack slot for the return address.
1789 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001790 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001791 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001793 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001794 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001795 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1796 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001797 return Chain;
1798}
1799
Dan Gohman98ca4f22009-08-05 01:29:28 +00001800SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001801X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001802 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001803 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 const SmallVectorImpl<ISD::OutputArg> &Outs,
1805 const SmallVectorImpl<ISD::InputArg> &Ins,
1806 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001807 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001808 MachineFunction &MF = DAG.getMachineFunction();
1809 bool Is64Bit = Subtarget->is64Bit();
1810 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001811 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812
Evan Cheng5f941932010-02-05 02:21:12 +00001813 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001814 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001815 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1816 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001817 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001818
1819 // Sibcalls are automatically detected tailcalls which do not require
1820 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001821 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001822 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001823
1824 if (isTailCall)
1825 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001826 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001827
Chris Lattner29689432010-03-11 00:22:57 +00001828 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1829 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001830
Chris Lattner638402b2007-02-28 07:00:42 +00001831 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001832 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001833 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1834 ArgLocs, *DAG.getContext());
1835 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001836
Chris Lattner423c5f42007-02-28 05:31:48 +00001837 // Get a count of how many bytes are to be pushed on the stack.
1838 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001839 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001840 // This is a sibcall. The memory operands are available in caller's
1841 // own caller's stack.
1842 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001843 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001844 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001845
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001847 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001849 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1851 FPDiff = NumBytesCallerPushed - NumBytes;
1852
1853 // Set the delta of movement of the returnaddr stackslot.
1854 // But only set if delta is greater than previous delta.
1855 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1856 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1857 }
1858
Evan Chengf22f9b32010-02-06 03:28:46 +00001859 if (!IsSibcall)
1860 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001861
Dan Gohman475871a2008-07-27 21:46:04 +00001862 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001863 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001864 if (isTailCall && FPDiff)
1865 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1866 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001867
Dan Gohman475871a2008-07-27 21:46:04 +00001868 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1869 SmallVector<SDValue, 8> MemOpChains;
1870 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001871
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001872 // Walk the register/memloc assignments, inserting copies/loads. In the case
1873 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001874 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1875 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001876 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877 SDValue Arg = Outs[i].Val;
1878 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001879 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001880
Chris Lattner423c5f42007-02-28 05:31:48 +00001881 // Promote the value if needed.
1882 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001883 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001884 case CCValAssign::Full: break;
1885 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001886 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001887 break;
1888 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001889 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001890 break;
1891 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001892 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1893 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1895 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1896 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001897 } else
1898 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1899 break;
1900 case CCValAssign::BCvt:
1901 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001902 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001903 case CCValAssign::Indirect: {
1904 // Store the argument.
1905 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001906 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001907 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001908 PseudoSourceValue::getFixedStack(FI), 0,
1909 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001910 Arg = SpillSlot;
1911 break;
1912 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001913 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001914
Chris Lattner423c5f42007-02-28 05:31:48 +00001915 if (VA.isRegLoc()) {
1916 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001917 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001918 assert(VA.isMemLoc());
1919 if (StackPtr.getNode() == 0)
1920 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1921 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1922 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001923 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001924 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001925
Evan Cheng32fe1032006-05-25 00:59:30 +00001926 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001927 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001928 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001929
Evan Cheng347d5f72006-04-28 21:29:37 +00001930 // Build a sequence of copy-to-reg nodes chained together with token chain
1931 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001932 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001933 // Tail call byval lowering might overwrite argument registers so in case of
1934 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001935 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001936 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001937 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001938 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001939 InFlag = Chain.getValue(1);
1940 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001941
Chris Lattner88e1fd52009-07-09 04:24:46 +00001942 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001943 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1944 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001946 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1947 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001948 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001949 InFlag);
1950 InFlag = Chain.getValue(1);
1951 } else {
1952 // If we are tail calling and generating PIC/GOT style code load the
1953 // address of the callee into ECX. The value in ecx is used as target of
1954 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1955 // for tail calls on PIC/GOT architectures. Normally we would just put the
1956 // address of GOT into ebx and then call target@PLT. But for tail calls
1957 // ebx would be restored (since ebx is callee saved) before jumping to the
1958 // target@PLT.
1959
1960 // Note: The actual moving to ECX is done further down.
1961 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1962 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1963 !G->getGlobal()->hasProtectedVisibility())
1964 Callee = LowerGlobalAddress(Callee, DAG);
1965 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001966 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001967 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001968 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001969
Gordon Henriksen86737662008-01-05 16:56:59 +00001970 if (Is64Bit && isVarArg) {
1971 // From AMD64 ABI document:
1972 // For calls that may call functions that use varargs or stdargs
1973 // (prototype-less calls or calls to functions containing ellipsis (...) in
1974 // the declaration) %al is used as hidden argument to specify the number
1975 // of SSE registers used. The contents of %al do not need to match exactly
1976 // the number of registers, but must be an ubound on the number of SSE
1977 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001978
1979 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001980 // Count the number of XMM registers allocated.
1981 static const unsigned XMMArgRegs[] = {
1982 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1983 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1984 };
1985 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001986 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001987 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001988
Dale Johannesendd64c412009-02-04 00:33:20 +00001989 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001991 InFlag = Chain.getValue(1);
1992 }
1993
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001994
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001995 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 if (isTailCall) {
1997 // Force all the incoming stack arguments to be loaded from the stack
1998 // before any new outgoing arguments are stored to the stack, because the
1999 // outgoing stack slots may alias the incoming argument stack slots, and
2000 // the alias isn't otherwise explicit. This is slightly more conservative
2001 // than necessary, because it means that each store effectively depends
2002 // on every argument instead of just those arguments it would clobber.
2003 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2004
Dan Gohman475871a2008-07-27 21:46:04 +00002005 SmallVector<SDValue, 8> MemOpChains2;
2006 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002007 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002008 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002009 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002010 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002011 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2012 CCValAssign &VA = ArgLocs[i];
2013 if (VA.isRegLoc())
2014 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002015 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 SDValue Arg = Outs[i].Val;
2017 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002018 // Create frame index.
2019 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002020 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002021 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002022 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002023
Duncan Sands276dcbd2008-03-21 09:14:45 +00002024 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002025 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002026 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002027 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002028 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002029 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002030 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002031
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2033 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002036 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002037 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002039 PseudoSourceValue::getFixedStack(FI), 0,
2040 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002041 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 }
2043 }
2044
2045 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002047 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002048
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002049 // Copy arguments to their registers.
2050 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002051 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002052 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002053 InFlag = Chain.getValue(1);
2054 }
Dan Gohman475871a2008-07-27 21:46:04 +00002055 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056
Gordon Henriksen86737662008-01-05 16:56:59 +00002057 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002058 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002059 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 }
2061
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002062 bool WasGlobalOrExternal = false;
2063 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2064 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2065 // In the 64-bit large code model, we have to make all calls
2066 // through a register, since the call instruction's 32-bit
2067 // pc-relative offset may not be large enough to hold the whole
2068 // address.
2069 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2070 WasGlobalOrExternal = true;
2071 // If the callee is a GlobalAddress node (quite common, every direct call
2072 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2073 // it.
2074
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002075 // We should use extra load for direct calls to dllimported functions in
2076 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002077 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002078 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002079 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002080
Chris Lattner48a7d022009-07-09 05:02:21 +00002081 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2082 // external symbols most go through the PLT in PIC mode. If the symbol
2083 // has hidden or protected visibility, or if it is static or local, then
2084 // we don't need to use the PLT - we can directly call it.
2085 if (Subtarget->isTargetELF() &&
2086 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002087 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002088 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002089 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002090 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2091 Subtarget->getDarwinVers() < 9) {
2092 // PC-relative references to external symbols should go through $stub,
2093 // unless we're building with the leopard linker or later, which
2094 // automatically synthesizes these stubs.
2095 OpFlags = X86II::MO_DARWIN_STUB;
2096 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002097
Chris Lattner74e726e2009-07-09 05:27:35 +00002098 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002099 G->getOffset(), OpFlags);
2100 }
Bill Wendling056292f2008-09-16 21:48:12 +00002101 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002102 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002103 unsigned char OpFlags = 0;
2104
2105 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2106 // symbols should go through the PLT.
2107 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002108 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002109 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002110 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002111 Subtarget->getDarwinVers() < 9) {
2112 // PC-relative references to external symbols should go through $stub,
2113 // unless we're building with the leopard linker or later, which
2114 // automatically synthesizes these stubs.
2115 OpFlags = X86II::MO_DARWIN_STUB;
2116 }
Eric Christopherfd179292009-08-27 18:07:15 +00002117
Chris Lattner48a7d022009-07-09 05:02:21 +00002118 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2119 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002120 }
2121
Chris Lattnerd96d0722007-02-25 06:40:16 +00002122 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002124 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002125
Evan Chengf22f9b32010-02-06 03:28:46 +00002126 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002127 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2128 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002129 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002131
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002132 Ops.push_back(Chain);
2133 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002134
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002137
Gordon Henriksen86737662008-01-05 16:56:59 +00002138 // Add argument registers to the end of the list so that they are known live
2139 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002140 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2141 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2142 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002143
Evan Cheng586ccac2008-03-18 23:36:35 +00002144 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002146 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2147
2148 // Add an implicit use of AL for x86 vararg functions.
2149 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002151
Gabor Greifba36cb52008-08-28 21:40:38 +00002152 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002153 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 if (isTailCall) {
2156 // If this is the first return lowered for this function, add the regs
2157 // to the liveout set for the function.
2158 if (MF.getRegInfo().liveout_empty()) {
2159 SmallVector<CCValAssign, 16> RVLocs;
2160 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2161 *DAG.getContext());
2162 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2163 for (unsigned i = 0; i != RVLocs.size(); ++i)
2164 if (RVLocs[i].isRegLoc())
2165 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2166 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 return DAG.getNode(X86ISD::TC_RETURN, dl,
2168 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002169 }
2170
Dale Johannesenace16102009-02-03 19:33:06 +00002171 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002172 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002173
Chris Lattner2d297092006-05-23 18:50:38 +00002174 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002175 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002178 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002179 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002180 // pops the hidden struct pointer, so we have to push it back.
2181 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002182 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002183 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002184 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002185
Gordon Henriksenae636f82008-01-03 16:47:34 +00002186 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002187 if (!IsSibcall) {
2188 Chain = DAG.getCALLSEQ_END(Chain,
2189 DAG.getIntPtrConstant(NumBytes, true),
2190 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2191 true),
2192 InFlag);
2193 InFlag = Chain.getValue(1);
2194 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002195
Chris Lattner3085e152007-02-25 08:59:22 +00002196 // Handle result values, copying them out of physregs into vregs that we
2197 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2199 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002200}
2201
Evan Cheng25ab6902006-09-08 06:48:29 +00002202
2203//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002204// Fast Calling Convention (tail call) implementation
2205//===----------------------------------------------------------------------===//
2206
2207// Like std call, callee cleans arguments, convention except that ECX is
2208// reserved for storing the tail called function address. Only 2 registers are
2209// free for argument passing (inreg). Tail call optimization is performed
2210// provided:
2211// * tailcallopt is enabled
2212// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002213// On X86_64 architecture with GOT-style position independent code only local
2214// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002215// To keep the stack aligned according to platform abi the function
2216// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2217// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002218// If a tail called function callee has more arguments than the caller the
2219// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002220// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002221// original REtADDR, but before the saved framepointer or the spilled registers
2222// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2223// stack layout:
2224// arg1
2225// arg2
2226// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002227// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002228// move area ]
2229// (possible EBP)
2230// ESI
2231// EDI
2232// local1 ..
2233
2234/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2235/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002236unsigned
2237X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2238 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002239 MachineFunction &MF = DAG.getMachineFunction();
2240 const TargetMachine &TM = MF.getTarget();
2241 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2242 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002243 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002244 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002245 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002246 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2247 // Number smaller than 12 so just add the difference.
2248 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2249 } else {
2250 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002251 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002252 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002253 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002254 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002255}
2256
Evan Cheng5f941932010-02-05 02:21:12 +00002257/// MatchingStackOffset - Return true if the given stack call argument is
2258/// already available in the same position (relatively) of the caller's
2259/// incoming argument stack.
2260static
2261bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2262 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2263 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002264 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2265 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002266 if (Arg.getOpcode() == ISD::CopyFromReg) {
2267 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2268 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2269 return false;
2270 MachineInstr *Def = MRI->getVRegDef(VR);
2271 if (!Def)
2272 return false;
2273 if (!Flags.isByVal()) {
2274 if (!TII->isLoadFromStackSlot(Def, FI))
2275 return false;
2276 } else {
2277 unsigned Opcode = Def->getOpcode();
2278 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2279 Def->getOperand(1).isFI()) {
2280 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002281 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002282 } else
2283 return false;
2284 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002285 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2286 if (Flags.isByVal())
2287 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002288 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002289 // define @foo(%struct.X* %A) {
2290 // tail call @bar(%struct.X* byval %A)
2291 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002292 return false;
2293 SDValue Ptr = Ld->getBasePtr();
2294 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2295 if (!FINode)
2296 return false;
2297 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002298 } else
2299 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002300
Evan Cheng4cae1332010-03-05 08:38:04 +00002301 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002302 if (!MFI->isFixedObjectIndex(FI))
2303 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002304 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002305}
2306
Dan Gohman98ca4f22009-08-05 01:29:28 +00002307/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2308/// for tail call optimization. Targets which want to do tail call
2309/// optimization should implement this function.
2310bool
2311X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002312 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002313 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002314 bool isCalleeStructRet,
2315 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002316 const SmallVectorImpl<ISD::OutputArg> &Outs,
2317 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002318 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002319 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002320 CalleeCC != CallingConv::C)
2321 return false;
2322
Evan Cheng7096ae42010-01-29 06:45:59 +00002323 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002324 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002325 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002326 CallingConv::ID CallerCC = CallerF->getCallingConv();
2327 bool CCMatch = CallerCC == CalleeCC;
2328
Dan Gohman1797ed52010-02-08 20:27:50 +00002329 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002330 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002331 return true;
2332 return false;
2333 }
2334
Evan Chengb2c92902010-02-02 02:22:50 +00002335 // Look for obvious safe cases to perform tail call optimization that does not
2336 // requite ABI changes. This is what gcc calls sibcall.
2337
Evan Cheng2c12cb42010-03-26 16:26:03 +00002338 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2339 // emit a special epilogue.
2340 if (RegInfo->needsStackRealignment(MF))
2341 return false;
2342
Evan Cheng3c262ee2010-03-26 02:13:13 +00002343 // Do not sibcall optimize vararg calls unless the call site is not passing any
2344 // arguments.
2345 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002346 return false;
2347
Evan Chenga375d472010-03-15 18:54:48 +00002348 // Also avoid sibcall optimization if either caller or callee uses struct
2349 // return semantics.
2350 if (isCalleeStructRet || isCallerStructRet)
2351 return false;
2352
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002353 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2354 // Therefore if it's not used by the call it is not safe to optimize this into
2355 // a sibcall.
2356 bool Unused = false;
2357 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2358 if (!Ins[i].Used) {
2359 Unused = true;
2360 break;
2361 }
2362 }
2363 if (Unused) {
2364 SmallVector<CCValAssign, 16> RVLocs;
2365 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2366 RVLocs, *DAG.getContext());
2367 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002368 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002369 CCValAssign &VA = RVLocs[i];
2370 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2371 return false;
2372 }
2373 }
2374
Evan Cheng13617962010-04-30 01:12:32 +00002375 // If the calling conventions do not match, then we'd better make sure the
2376 // results are returned in the same way as what the caller expects.
2377 if (!CCMatch) {
2378 SmallVector<CCValAssign, 16> RVLocs1;
2379 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2380 RVLocs1, *DAG.getContext());
2381 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2382
2383 SmallVector<CCValAssign, 16> RVLocs2;
2384 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2385 RVLocs2, *DAG.getContext());
2386 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2387
2388 if (RVLocs1.size() != RVLocs2.size())
2389 return false;
2390 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2391 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2392 return false;
2393 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2394 return false;
2395 if (RVLocs1[i].isRegLoc()) {
2396 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2397 return false;
2398 } else {
2399 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2400 return false;
2401 }
2402 }
2403 }
2404
Evan Chenga6bff982010-01-30 01:22:00 +00002405 // If the callee takes no arguments then go on to check the results of the
2406 // call.
2407 if (!Outs.empty()) {
2408 // Check if stack adjustment is needed. For now, do not do this if any
2409 // argument is passed on the stack.
2410 SmallVector<CCValAssign, 16> ArgLocs;
2411 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2412 ArgLocs, *DAG.getContext());
2413 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002414 if (CCInfo.getNextStackOffset()) {
2415 MachineFunction &MF = DAG.getMachineFunction();
2416 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2417 return false;
2418 if (Subtarget->isTargetWin64())
2419 // Win64 ABI has additional complications.
2420 return false;
2421
2422 // Check if the arguments are already laid out in the right way as
2423 // the caller's fixed stack objects.
2424 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002425 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2426 const X86InstrInfo *TII =
2427 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002428 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2429 CCValAssign &VA = ArgLocs[i];
2430 EVT RegVT = VA.getLocVT();
2431 SDValue Arg = Outs[i].Val;
2432 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002433 if (VA.getLocInfo() == CCValAssign::Indirect)
2434 return false;
2435 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002436 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2437 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002438 return false;
2439 }
2440 }
2441 }
Evan Chenga6bff982010-01-30 01:22:00 +00002442 }
Evan Chengb1712452010-01-27 06:25:16 +00002443
Evan Cheng86809cc2010-02-03 03:28:02 +00002444 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002445}
2446
Dan Gohman3df24e62008-09-03 23:12:08 +00002447FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002448X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002449 DenseMap<const Value *, unsigned> &vm,
2450 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002451 DenseMap<const AllocaInst *, int> &am,
2452 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002453#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002454 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002455#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002456 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002457 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002458#ifndef NDEBUG
2459 , cil
2460#endif
2461 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002462}
2463
2464
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002465//===----------------------------------------------------------------------===//
2466// Other Lowering Hooks
2467//===----------------------------------------------------------------------===//
2468
2469
Dan Gohmand858e902010-04-17 15:26:15 +00002470SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002471 MachineFunction &MF = DAG.getMachineFunction();
2472 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2473 int ReturnAddrIndex = FuncInfo->getRAIndex();
2474
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002475 if (ReturnAddrIndex == 0) {
2476 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002477 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002478 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002479 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002480 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002481 }
2482
Evan Cheng25ab6902006-09-08 06:48:29 +00002483 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002484}
2485
2486
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002487bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2488 bool hasSymbolicDisplacement) {
2489 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002490 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002491 return false;
2492
2493 // If we don't have a symbolic displacement - we don't have any extra
2494 // restrictions.
2495 if (!hasSymbolicDisplacement)
2496 return true;
2497
2498 // FIXME: Some tweaks might be needed for medium code model.
2499 if (M != CodeModel::Small && M != CodeModel::Kernel)
2500 return false;
2501
2502 // For small code model we assume that latest object is 16MB before end of 31
2503 // bits boundary. We may also accept pretty large negative constants knowing
2504 // that all objects are in the positive half of address space.
2505 if (M == CodeModel::Small && Offset < 16*1024*1024)
2506 return true;
2507
2508 // For kernel code model we know that all object resist in the negative half
2509 // of 32bits address space. We may not accept negative offsets, since they may
2510 // be just off and we may accept pretty large positive ones.
2511 if (M == CodeModel::Kernel && Offset > 0)
2512 return true;
2513
2514 return false;
2515}
2516
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002517/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2518/// specific condition code, returning the condition code and the LHS/RHS of the
2519/// comparison to make.
2520static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2521 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002522 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002523 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2524 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2525 // X > -1 -> X == 0, jump !sign.
2526 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002527 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002528 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2529 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002530 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002531 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002532 // X < 1 -> X <= 0
2533 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002534 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002535 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002536 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002537
Evan Chengd9558e02006-01-06 00:43:03 +00002538 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002539 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002540 case ISD::SETEQ: return X86::COND_E;
2541 case ISD::SETGT: return X86::COND_G;
2542 case ISD::SETGE: return X86::COND_GE;
2543 case ISD::SETLT: return X86::COND_L;
2544 case ISD::SETLE: return X86::COND_LE;
2545 case ISD::SETNE: return X86::COND_NE;
2546 case ISD::SETULT: return X86::COND_B;
2547 case ISD::SETUGT: return X86::COND_A;
2548 case ISD::SETULE: return X86::COND_BE;
2549 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002550 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002551 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002552
Chris Lattner4c78e022008-12-23 23:42:27 +00002553 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002554
Chris Lattner4c78e022008-12-23 23:42:27 +00002555 // If LHS is a foldable load, but RHS is not, flip the condition.
2556 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2557 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2558 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2559 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002560 }
2561
Chris Lattner4c78e022008-12-23 23:42:27 +00002562 switch (SetCCOpcode) {
2563 default: break;
2564 case ISD::SETOLT:
2565 case ISD::SETOLE:
2566 case ISD::SETUGT:
2567 case ISD::SETUGE:
2568 std::swap(LHS, RHS);
2569 break;
2570 }
2571
2572 // On a floating point condition, the flags are set as follows:
2573 // ZF PF CF op
2574 // 0 | 0 | 0 | X > Y
2575 // 0 | 0 | 1 | X < Y
2576 // 1 | 0 | 0 | X == Y
2577 // 1 | 1 | 1 | unordered
2578 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002579 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002580 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002581 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002582 case ISD::SETOLT: // flipped
2583 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002584 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002585 case ISD::SETOLE: // flipped
2586 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002587 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002588 case ISD::SETUGT: // flipped
2589 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002590 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002591 case ISD::SETUGE: // flipped
2592 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002593 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002594 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002595 case ISD::SETNE: return X86::COND_NE;
2596 case ISD::SETUO: return X86::COND_P;
2597 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002598 case ISD::SETOEQ:
2599 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002600 }
Evan Chengd9558e02006-01-06 00:43:03 +00002601}
2602
Evan Cheng4a460802006-01-11 00:33:36 +00002603/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2604/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002605/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002606static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002607 switch (X86CC) {
2608 default:
2609 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002610 case X86::COND_B:
2611 case X86::COND_BE:
2612 case X86::COND_E:
2613 case X86::COND_P:
2614 case X86::COND_A:
2615 case X86::COND_AE:
2616 case X86::COND_NE:
2617 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002618 return true;
2619 }
2620}
2621
Evan Chengeb2f9692009-10-27 19:56:55 +00002622/// isFPImmLegal - Returns true if the target can instruction select the
2623/// specified FP immediate natively. If false, the legalizer will
2624/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002625bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002626 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2627 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2628 return true;
2629 }
2630 return false;
2631}
2632
Nate Begeman9008ca62009-04-27 18:41:29 +00002633/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2634/// the specified range (L, H].
2635static bool isUndefOrInRange(int Val, int Low, int Hi) {
2636 return (Val < 0) || (Val >= Low && Val < Hi);
2637}
2638
2639/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2640/// specified value.
2641static bool isUndefOrEqual(int Val, int CmpVal) {
2642 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002643 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002645}
2646
Nate Begeman9008ca62009-04-27 18:41:29 +00002647/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2648/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2649/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002650static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002651 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002653 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 return (Mask[0] < 2 && Mask[1] < 2);
2655 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002656}
2657
Nate Begeman9008ca62009-04-27 18:41:29 +00002658bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002659 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 N->getMask(M);
2661 return ::isPSHUFDMask(M, N->getValueType(0));
2662}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002663
Nate Begeman9008ca62009-04-27 18:41:29 +00002664/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2665/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002666static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002667 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002668 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002669
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 // Lower quadword copied in order or undef.
2671 for (int i = 0; i != 4; ++i)
2672 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002673 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002674
Evan Cheng506d3df2006-03-29 23:07:14 +00002675 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 for (int i = 4; i != 8; ++i)
2677 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002678 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002679
Evan Cheng506d3df2006-03-29 23:07:14 +00002680 return true;
2681}
2682
Nate Begeman9008ca62009-04-27 18:41:29 +00002683bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002684 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 N->getMask(M);
2686 return ::isPSHUFHWMask(M, N->getValueType(0));
2687}
Evan Cheng506d3df2006-03-29 23:07:14 +00002688
Nate Begeman9008ca62009-04-27 18:41:29 +00002689/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2690/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002691static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002692 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002693 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002694
Rafael Espindola15684b22009-04-24 12:40:33 +00002695 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 for (int i = 4; i != 8; ++i)
2697 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002698 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002699
Rafael Espindola15684b22009-04-24 12:40:33 +00002700 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 for (int i = 0; i != 4; ++i)
2702 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002703 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002704
Rafael Espindola15684b22009-04-24 12:40:33 +00002705 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002706}
2707
Nate Begeman9008ca62009-04-27 18:41:29 +00002708bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002709 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002710 N->getMask(M);
2711 return ::isPSHUFLWMask(M, N->getValueType(0));
2712}
2713
Nate Begemana09008b2009-10-19 02:17:23 +00002714/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2715/// is suitable for input to PALIGNR.
2716static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2717 bool hasSSSE3) {
2718 int i, e = VT.getVectorNumElements();
2719
2720 // Do not handle v2i64 / v2f64 shuffles with palignr.
2721 if (e < 4 || !hasSSSE3)
2722 return false;
2723
2724 for (i = 0; i != e; ++i)
2725 if (Mask[i] >= 0)
2726 break;
2727
2728 // All undef, not a palignr.
2729 if (i == e)
2730 return false;
2731
2732 // Determine if it's ok to perform a palignr with only the LHS, since we
2733 // don't have access to the actual shuffle elements to see if RHS is undef.
2734 bool Unary = Mask[i] < (int)e;
2735 bool NeedsUnary = false;
2736
2737 int s = Mask[i] - i;
2738
2739 // Check the rest of the elements to see if they are consecutive.
2740 for (++i; i != e; ++i) {
2741 int m = Mask[i];
2742 if (m < 0)
2743 continue;
2744
2745 Unary = Unary && (m < (int)e);
2746 NeedsUnary = NeedsUnary || (m < s);
2747
2748 if (NeedsUnary && !Unary)
2749 return false;
2750 if (Unary && m != ((s+i) & (e-1)))
2751 return false;
2752 if (!Unary && m != (s+i))
2753 return false;
2754 }
2755 return true;
2756}
2757
2758bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2759 SmallVector<int, 8> M;
2760 N->getMask(M);
2761 return ::isPALIGNRMask(M, N->getValueType(0), true);
2762}
2763
Evan Cheng14aed5e2006-03-24 01:18:28 +00002764/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2765/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002766static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 int NumElems = VT.getVectorNumElements();
2768 if (NumElems != 2 && NumElems != 4)
2769 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002770
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 int Half = NumElems / 2;
2772 for (int i = 0; i < Half; ++i)
2773 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002774 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 for (int i = Half; i < NumElems; ++i)
2776 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002777 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002778
Evan Cheng14aed5e2006-03-24 01:18:28 +00002779 return true;
2780}
2781
Nate Begeman9008ca62009-04-27 18:41:29 +00002782bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2783 SmallVector<int, 8> M;
2784 N->getMask(M);
2785 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002786}
2787
Evan Cheng213d2cf2007-05-17 18:45:50 +00002788/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002789/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2790/// half elements to come from vector 1 (which would equal the dest.) and
2791/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002792static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002794
2795 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002797
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 int Half = NumElems / 2;
2799 for (int i = 0; i < Half; ++i)
2800 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002801 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 for (int i = Half; i < NumElems; ++i)
2803 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002804 return false;
2805 return true;
2806}
2807
Nate Begeman9008ca62009-04-27 18:41:29 +00002808static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2809 SmallVector<int, 8> M;
2810 N->getMask(M);
2811 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002812}
2813
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002814/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2815/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002816bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2817 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002818 return false;
2819
Evan Cheng2064a2b2006-03-28 06:50:32 +00002820 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2822 isUndefOrEqual(N->getMaskElt(1), 7) &&
2823 isUndefOrEqual(N->getMaskElt(2), 2) &&
2824 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002825}
2826
Nate Begeman0b10b912009-11-07 23:17:15 +00002827/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2828/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2829/// <2, 3, 2, 3>
2830bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2831 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2832
2833 if (NumElems != 4)
2834 return false;
2835
2836 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2837 isUndefOrEqual(N->getMaskElt(1), 3) &&
2838 isUndefOrEqual(N->getMaskElt(2), 2) &&
2839 isUndefOrEqual(N->getMaskElt(3), 3);
2840}
2841
Evan Cheng5ced1d82006-04-06 23:23:56 +00002842/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2843/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002844bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2845 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002846
Evan Cheng5ced1d82006-04-06 23:23:56 +00002847 if (NumElems != 2 && NumElems != 4)
2848 return false;
2849
Evan Chengc5cdff22006-04-07 21:53:05 +00002850 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002852 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002853
Evan Chengc5cdff22006-04-07 21:53:05 +00002854 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002856 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002857
2858 return true;
2859}
2860
Nate Begeman0b10b912009-11-07 23:17:15 +00002861/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2862/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2863bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002864 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002865
Evan Cheng5ced1d82006-04-06 23:23:56 +00002866 if (NumElems != 2 && NumElems != 4)
2867 return false;
2868
Evan Chengc5cdff22006-04-07 21:53:05 +00002869 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002871 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002872
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 for (unsigned i = 0; i < NumElems/2; ++i)
2874 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002875 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002876
2877 return true;
2878}
2879
Evan Cheng0038e592006-03-28 00:39:58 +00002880/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2881/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002882static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002883 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002885 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002886 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002887
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2889 int BitI = Mask[i];
2890 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002891 if (!isUndefOrEqual(BitI, j))
2892 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002893 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002894 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002895 return false;
2896 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002897 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002898 return false;
2899 }
Evan Cheng0038e592006-03-28 00:39:58 +00002900 }
Evan Cheng0038e592006-03-28 00:39:58 +00002901 return true;
2902}
2903
Nate Begeman9008ca62009-04-27 18:41:29 +00002904bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2905 SmallVector<int, 8> M;
2906 N->getMask(M);
2907 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002908}
2909
Evan Cheng4fcb9222006-03-28 02:43:26 +00002910/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2911/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002912static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002913 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002915 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002916 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002917
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2919 int BitI = Mask[i];
2920 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002921 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002922 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002923 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002924 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002925 return false;
2926 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002927 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002928 return false;
2929 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002930 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002931 return true;
2932}
2933
Nate Begeman9008ca62009-04-27 18:41:29 +00002934bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2935 SmallVector<int, 8> M;
2936 N->getMask(M);
2937 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002938}
2939
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002940/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2941/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2942/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002943static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002945 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002946 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002947
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2949 int BitI = Mask[i];
2950 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002951 if (!isUndefOrEqual(BitI, j))
2952 return false;
2953 if (!isUndefOrEqual(BitI1, j))
2954 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002955 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002956 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002957}
2958
Nate Begeman9008ca62009-04-27 18:41:29 +00002959bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2960 SmallVector<int, 8> M;
2961 N->getMask(M);
2962 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2963}
2964
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002965/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2966/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2967/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002968static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002970 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2971 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002972
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2974 int BitI = Mask[i];
2975 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002976 if (!isUndefOrEqual(BitI, j))
2977 return false;
2978 if (!isUndefOrEqual(BitI1, j))
2979 return false;
2980 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002981 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002982}
2983
Nate Begeman9008ca62009-04-27 18:41:29 +00002984bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2985 SmallVector<int, 8> M;
2986 N->getMask(M);
2987 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2988}
2989
Evan Cheng017dcc62006-04-21 01:05:10 +00002990/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2991/// specifies a shuffle of elements that is suitable for input to MOVSS,
2992/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002993static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002994 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002995 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002996
2997 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002998
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003000 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003001
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 for (int i = 1; i < NumElts; ++i)
3003 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003004 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003005
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003006 return true;
3007}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003008
Nate Begeman9008ca62009-04-27 18:41:29 +00003009bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3010 SmallVector<int, 8> M;
3011 N->getMask(M);
3012 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003013}
3014
Evan Cheng017dcc62006-04-21 01:05:10 +00003015/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3016/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003017/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003018static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 bool V2IsSplat = false, bool V2IsUndef = false) {
3020 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003021 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003022 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003023
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003025 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003026
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 for (int i = 1; i < NumOps; ++i)
3028 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3029 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3030 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003031 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003032
Evan Cheng39623da2006-04-20 08:58:49 +00003033 return true;
3034}
3035
Nate Begeman9008ca62009-04-27 18:41:29 +00003036static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003037 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 SmallVector<int, 8> M;
3039 N->getMask(M);
3040 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003041}
3042
Evan Chengd9539472006-04-14 21:59:03 +00003043/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3044/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003045bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3046 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003047 return false;
3048
3049 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003050 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 int Elt = N->getMaskElt(i);
3052 if (Elt >= 0 && Elt != 1)
3053 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003054 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003055
3056 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003057 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 int Elt = N->getMaskElt(i);
3059 if (Elt >= 0 && Elt != 3)
3060 return false;
3061 if (Elt == 3)
3062 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003063 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003064 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003066 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003067}
3068
3069/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3070/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003071bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3072 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003073 return false;
3074
3075 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 for (unsigned i = 0; i < 2; ++i)
3077 if (N->getMaskElt(i) > 0)
3078 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003079
3080 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003081 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 int Elt = N->getMaskElt(i);
3083 if (Elt >= 0 && Elt != 2)
3084 return false;
3085 if (Elt == 2)
3086 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003087 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003089 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003090}
3091
Evan Cheng0b457f02008-09-25 20:50:48 +00003092/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3093/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003094bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3095 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003096
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 for (int i = 0; i < e; ++i)
3098 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003099 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 for (int i = 0; i < e; ++i)
3101 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003102 return false;
3103 return true;
3104}
3105
Evan Cheng63d33002006-03-22 08:01:21 +00003106/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003107/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003108unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3110 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3111
Evan Chengb9df0ca2006-03-22 02:53:00 +00003112 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3113 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 for (int i = 0; i < NumOperands; ++i) {
3115 int Val = SVOp->getMaskElt(NumOperands-i-1);
3116 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003117 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003118 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003119 if (i != NumOperands - 1)
3120 Mask <<= Shift;
3121 }
Evan Cheng63d33002006-03-22 08:01:21 +00003122 return Mask;
3123}
3124
Evan Cheng506d3df2006-03-29 23:07:14 +00003125/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003126/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003127unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003129 unsigned Mask = 0;
3130 // 8 nodes, but we only care about the last 4.
3131 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 int Val = SVOp->getMaskElt(i);
3133 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003134 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003135 if (i != 4)
3136 Mask <<= 2;
3137 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003138 return Mask;
3139}
3140
3141/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003142/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003143unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003144 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003145 unsigned Mask = 0;
3146 // 8 nodes, but we only care about the first 4.
3147 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 int Val = SVOp->getMaskElt(i);
3149 if (Val >= 0)
3150 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003151 if (i != 0)
3152 Mask <<= 2;
3153 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003154 return Mask;
3155}
3156
Nate Begemana09008b2009-10-19 02:17:23 +00003157/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3158/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3159unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3160 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3161 EVT VVT = N->getValueType(0);
3162 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3163 int Val = 0;
3164
3165 unsigned i, e;
3166 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3167 Val = SVOp->getMaskElt(i);
3168 if (Val >= 0)
3169 break;
3170 }
3171 return (Val - i) * EltSize;
3172}
3173
Evan Cheng37b73872009-07-30 08:33:02 +00003174/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3175/// constant +0.0.
3176bool X86::isZeroNode(SDValue Elt) {
3177 return ((isa<ConstantSDNode>(Elt) &&
3178 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3179 (isa<ConstantFPSDNode>(Elt) &&
3180 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3181}
3182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3184/// their permute mask.
3185static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3186 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003187 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003188 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003190
Nate Begeman5a5ca152009-04-29 05:20:52 +00003191 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 int idx = SVOp->getMaskElt(i);
3193 if (idx < 0)
3194 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003195 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003197 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3201 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003202}
3203
Evan Cheng779ccea2007-12-07 21:30:01 +00003204/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3205/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003206static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003207 unsigned NumElems = VT.getVectorNumElements();
3208 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 int idx = Mask[i];
3210 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003211 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003212 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003214 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003216 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003217}
3218
Evan Cheng533a0aa2006-04-19 20:35:22 +00003219/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3220/// match movhlps. The lower half elements should come from upper half of
3221/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003222/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003223static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3224 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003225 return false;
3226 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003228 return false;
3229 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003231 return false;
3232 return true;
3233}
3234
Evan Cheng5ced1d82006-04-06 23:23:56 +00003235/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003236/// is promoted to a vector. It also returns the LoadSDNode by reference if
3237/// required.
3238static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003239 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3240 return false;
3241 N = N->getOperand(0).getNode();
3242 if (!ISD::isNON_EXTLoad(N))
3243 return false;
3244 if (LD)
3245 *LD = cast<LoadSDNode>(N);
3246 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003247}
3248
Evan Cheng533a0aa2006-04-19 20:35:22 +00003249/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3250/// match movlp{s|d}. The lower half elements should come from lower half of
3251/// V1 (and in order), and the upper half elements should come from the upper
3252/// half of V2 (and in order). And since V1 will become the source of the
3253/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003254static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3255 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003256 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003257 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003258 // Is V2 is a vector load, don't do this transformation. We will try to use
3259 // load folding shufps op.
3260 if (ISD::isNON_EXTLoad(V2))
3261 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003262
Nate Begeman5a5ca152009-04-29 05:20:52 +00003263 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003264
Evan Cheng533a0aa2006-04-19 20:35:22 +00003265 if (NumElems != 2 && NumElems != 4)
3266 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003267 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003269 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003270 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003272 return false;
3273 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003274}
3275
Evan Cheng39623da2006-04-20 08:58:49 +00003276/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3277/// all the same.
3278static bool isSplatVector(SDNode *N) {
3279 if (N->getOpcode() != ISD::BUILD_VECTOR)
3280 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003281
Dan Gohman475871a2008-07-27 21:46:04 +00003282 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003283 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3284 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003285 return false;
3286 return true;
3287}
3288
Evan Cheng213d2cf2007-05-17 18:45:50 +00003289/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003290/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003291/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003292static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003293 SDValue V1 = N->getOperand(0);
3294 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003295 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3296 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003298 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003300 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3301 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003302 if (Opc != ISD::BUILD_VECTOR ||
3303 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 return false;
3305 } else if (Idx >= 0) {
3306 unsigned Opc = V1.getOpcode();
3307 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3308 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003309 if (Opc != ISD::BUILD_VECTOR ||
3310 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003311 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003312 }
3313 }
3314 return true;
3315}
3316
3317/// getZeroVector - Returns a vector of specified type with all zero elements.
3318///
Owen Andersone50ed302009-08-10 22:56:29 +00003319static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003320 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003321 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003322
Chris Lattner8a594482007-11-25 00:24:49 +00003323 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3324 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003325 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003326 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003327 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3328 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003329 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3331 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003332 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3334 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003335 }
Dale Johannesenace16102009-02-03 19:33:06 +00003336 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003337}
3338
Chris Lattner8a594482007-11-25 00:24:49 +00003339/// getOnesVector - Returns a vector of specified type with all bits set.
3340///
Owen Andersone50ed302009-08-10 22:56:29 +00003341static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003342 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003343
Chris Lattner8a594482007-11-25 00:24:49 +00003344 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3345 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003347 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003348 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003350 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003352 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003353}
3354
3355
Evan Cheng39623da2006-04-20 08:58:49 +00003356/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3357/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003358static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003359 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003360 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003361
Evan Cheng39623da2006-04-20 08:58:49 +00003362 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 SmallVector<int, 8> MaskVec;
3364 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003365
Nate Begeman5a5ca152009-04-29 05:20:52 +00003366 for (unsigned i = 0; i != NumElems; ++i) {
3367 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 MaskVec[i] = NumElems;
3369 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003370 }
Evan Cheng39623da2006-04-20 08:58:49 +00003371 }
Evan Cheng39623da2006-04-20 08:58:49 +00003372 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3374 SVOp->getOperand(1), &MaskVec[0]);
3375 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003376}
3377
Evan Cheng017dcc62006-04-21 01:05:10 +00003378/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3379/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003380static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 SDValue V2) {
3382 unsigned NumElems = VT.getVectorNumElements();
3383 SmallVector<int, 8> Mask;
3384 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003385 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 Mask.push_back(i);
3387 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003388}
3389
Nate Begeman9008ca62009-04-27 18:41:29 +00003390/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003391static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 SDValue V2) {
3393 unsigned NumElems = VT.getVectorNumElements();
3394 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003395 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 Mask.push_back(i);
3397 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003398 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003400}
3401
Nate Begeman9008ca62009-04-27 18:41:29 +00003402/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003403static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 SDValue V2) {
3405 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003406 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003408 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 Mask.push_back(i + Half);
3410 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003411 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003413}
3414
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003415/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003416static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 bool HasSSE2) {
3418 if (SV->getValueType(0).getVectorNumElements() <= 4)
3419 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003420
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003422 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 DebugLoc dl = SV->getDebugLoc();
3424 SDValue V1 = SV->getOperand(0);
3425 int NumElems = VT.getVectorNumElements();
3426 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003427
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 // unpack elements to the correct location
3429 while (NumElems > 4) {
3430 if (EltNo < NumElems/2) {
3431 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3432 } else {
3433 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3434 EltNo -= NumElems/2;
3435 }
3436 NumElems >>= 1;
3437 }
Eric Christopherfd179292009-08-27 18:07:15 +00003438
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 // Perform the splat.
3440 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003441 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3443 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003444}
3445
Evan Chengba05f722006-04-21 23:03:30 +00003446/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003447/// vector of zero or undef vector. This produces a shuffle where the low
3448/// element of V2 is swizzled into the zero/undef vector, landing at element
3449/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003450static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003451 bool isZero, bool HasSSE2,
3452 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003453 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003454 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3456 unsigned NumElems = VT.getVectorNumElements();
3457 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003458 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003459 // If this is the insertion idx, put the low elt of V2 here.
3460 MaskVec.push_back(i == Idx ? NumElems : i);
3461 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003462}
3463
Evan Chengf26ffe92008-05-29 08:22:04 +00003464/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3465/// a shuffle that is zero.
3466static
Nate Begeman9008ca62009-04-27 18:41:29 +00003467unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3468 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003469 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003471 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 int Idx = SVOp->getMaskElt(Index);
3473 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003474 ++NumZeros;
3475 continue;
3476 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003478 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003479 ++NumZeros;
3480 else
3481 break;
3482 }
3483 return NumZeros;
3484}
3485
3486/// isVectorShift - Returns true if the shuffle can be implemented as a
3487/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003488/// FIXME: split into pslldqi, psrldqi, palignr variants.
3489static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003490 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003491 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003492
3493 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003495 if (!NumZeros) {
3496 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003498 if (!NumZeros)
3499 return false;
3500 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003501 bool SeenV1 = false;
3502 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003503 for (unsigned i = NumZeros; i < NumElems; ++i) {
3504 unsigned Val = isLeft ? (i - NumZeros) : i;
3505 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3506 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003507 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003508 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003509 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003510 SeenV1 = true;
3511 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003512 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003513 SeenV2 = true;
3514 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003515 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003516 return false;
3517 }
3518 if (SeenV1 && SeenV2)
3519 return false;
3520
Nate Begeman9008ca62009-04-27 18:41:29 +00003521 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003522 ShAmt = NumZeros;
3523 return true;
3524}
3525
3526
Evan Chengc78d3b42006-04-24 18:01:45 +00003527/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3528///
Dan Gohman475871a2008-07-27 21:46:04 +00003529static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003530 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003531 SelectionDAG &DAG,
3532 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003533 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003534 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003535
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003536 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003537 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003538 bool First = true;
3539 for (unsigned i = 0; i < 16; ++i) {
3540 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3541 if (ThisIsNonZero && First) {
3542 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003544 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003546 First = false;
3547 }
3548
3549 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003550 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003551 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3552 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003553 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003555 }
3556 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3558 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3559 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003560 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003562 } else
3563 ThisElt = LastElt;
3564
Gabor Greifba36cb52008-08-28 21:40:38 +00003565 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003567 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003568 }
3569 }
3570
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003572}
3573
Bill Wendlinga348c562007-03-22 18:42:45 +00003574/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003575///
Dan Gohman475871a2008-07-27 21:46:04 +00003576static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003577 unsigned NumNonZero, unsigned NumZero,
3578 SelectionDAG &DAG,
3579 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003580 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003581 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003582
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003583 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003584 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003585 bool First = true;
3586 for (unsigned i = 0; i < 8; ++i) {
3587 bool isNonZero = (NonZeros & (1 << i)) != 0;
3588 if (isNonZero) {
3589 if (First) {
3590 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003592 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003594 First = false;
3595 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003596 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003598 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003599 }
3600 }
3601
3602 return V;
3603}
3604
Evan Chengf26ffe92008-05-29 08:22:04 +00003605/// getVShift - Return a vector logical shift node.
3606///
Owen Andersone50ed302009-08-10 22:56:29 +00003607static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 unsigned NumBits, SelectionDAG &DAG,
3609 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003610 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003612 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003613 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3614 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3615 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003616 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003617}
3618
Dan Gohman475871a2008-07-27 21:46:04 +00003619SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003620X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003621 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003622
3623 // Check if the scalar load can be widened into a vector load. And if
3624 // the address is "base + cst" see if the cst can be "absorbed" into
3625 // the shuffle mask.
3626 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3627 SDValue Ptr = LD->getBasePtr();
3628 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3629 return SDValue();
3630 EVT PVT = LD->getValueType(0);
3631 if (PVT != MVT::i32 && PVT != MVT::f32)
3632 return SDValue();
3633
3634 int FI = -1;
3635 int64_t Offset = 0;
3636 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3637 FI = FINode->getIndex();
3638 Offset = 0;
3639 } else if (Ptr.getOpcode() == ISD::ADD &&
3640 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3641 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3642 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3643 Offset = Ptr.getConstantOperandVal(1);
3644 Ptr = Ptr.getOperand(0);
3645 } else {
3646 return SDValue();
3647 }
3648
3649 SDValue Chain = LD->getChain();
3650 // Make sure the stack object alignment is at least 16.
3651 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3652 if (DAG.InferPtrAlignment(Ptr) < 16) {
3653 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003654 // Can't change the alignment. FIXME: It's possible to compute
3655 // the exact stack offset and reference FI + adjust offset instead.
3656 // If someone *really* cares about this. That's the way to implement it.
3657 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003658 } else {
3659 MFI->setObjectAlignment(FI, 16);
3660 }
3661 }
3662
3663 // (Offset % 16) must be multiple of 4. Then address is then
3664 // Ptr + (Offset & ~15).
3665 if (Offset < 0)
3666 return SDValue();
3667 if ((Offset % 16) & 3)
3668 return SDValue();
3669 int64_t StartOffset = Offset & ~15;
3670 if (StartOffset)
3671 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3672 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3673
3674 int EltNo = (Offset - StartOffset) >> 2;
3675 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3676 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003677 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3678 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003679 // Canonicalize it to a v4i32 shuffle.
3680 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3681 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3682 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3683 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3684 }
3685
3686 return SDValue();
3687}
3688
Nate Begeman1449f292010-03-24 22:19:06 +00003689/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3690/// vector of type 'VT', see if the elements can be replaced by a single large
3691/// load which has the same value as a build_vector whose operands are 'elts'.
3692///
3693/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3694///
3695/// FIXME: we'd also like to handle the case where the last elements are zero
3696/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3697/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003698static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3699 DebugLoc &dl, SelectionDAG &DAG) {
3700 EVT EltVT = VT.getVectorElementType();
3701 unsigned NumElems = Elts.size();
3702
Nate Begemanfdea31a2010-03-24 20:49:50 +00003703 LoadSDNode *LDBase = NULL;
3704 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003705
3706 // For each element in the initializer, see if we've found a load or an undef.
3707 // If we don't find an initial load element, or later load elements are
3708 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003709 for (unsigned i = 0; i < NumElems; ++i) {
3710 SDValue Elt = Elts[i];
3711
3712 if (!Elt.getNode() ||
3713 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3714 return SDValue();
3715 if (!LDBase) {
3716 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3717 return SDValue();
3718 LDBase = cast<LoadSDNode>(Elt.getNode());
3719 LastLoadedElt = i;
3720 continue;
3721 }
3722 if (Elt.getOpcode() == ISD::UNDEF)
3723 continue;
3724
3725 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3726 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3727 return SDValue();
3728 LastLoadedElt = i;
3729 }
Nate Begeman1449f292010-03-24 22:19:06 +00003730
3731 // If we have found an entire vector of loads and undefs, then return a large
3732 // load of the entire vector width starting at the base pointer. If we found
3733 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003734 if (LastLoadedElt == NumElems - 1) {
3735 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3736 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3737 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3738 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3739 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3740 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3741 LDBase->isVolatile(), LDBase->isNonTemporal(),
3742 LDBase->getAlignment());
3743 } else if (NumElems == 4 && LastLoadedElt == 1) {
3744 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3745 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3746 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3747 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3748 }
3749 return SDValue();
3750}
3751
Evan Chengc3630942009-12-09 21:00:30 +00003752SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003753X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003754 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003755 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003756 if (ISD::isBuildVectorAllZeros(Op.getNode())
3757 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003758 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3759 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3760 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003762 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003763
Gabor Greifba36cb52008-08-28 21:40:38 +00003764 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003765 return getOnesVector(Op.getValueType(), DAG, dl);
3766 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003767 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003768
Owen Andersone50ed302009-08-10 22:56:29 +00003769 EVT VT = Op.getValueType();
3770 EVT ExtVT = VT.getVectorElementType();
3771 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003772
3773 unsigned NumElems = Op.getNumOperands();
3774 unsigned NumZero = 0;
3775 unsigned NumNonZero = 0;
3776 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003777 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003778 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003779 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003780 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003781 if (Elt.getOpcode() == ISD::UNDEF)
3782 continue;
3783 Values.insert(Elt);
3784 if (Elt.getOpcode() != ISD::Constant &&
3785 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003786 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003787 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003788 NumZero++;
3789 else {
3790 NonZeros |= (1 << i);
3791 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003792 }
3793 }
3794
Dan Gohman7f321562007-06-25 16:23:39 +00003795 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003796 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003797 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003798 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003799
Chris Lattner67f453a2008-03-09 05:42:06 +00003800 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003801 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003802 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003803 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003804
Chris Lattner62098042008-03-09 01:05:04 +00003805 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3806 // the value are obviously zero, truncate the value to i32 and do the
3807 // insertion that way. Only do this if the value is non-constant or if the
3808 // value is a constant being inserted into element 0. It is cheaper to do
3809 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003811 (!IsAllConstants || Idx == 0)) {
3812 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3813 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3815 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003816
Chris Lattner62098042008-03-09 01:05:04 +00003817 // Truncate the value (which may itself be a constant) to i32, and
3818 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003820 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003821 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3822 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003823
Chris Lattner62098042008-03-09 01:05:04 +00003824 // Now we have our 32-bit value zero extended in the low element of
3825 // a vector. If Idx != 0, swizzle it into place.
3826 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 SmallVector<int, 4> Mask;
3828 Mask.push_back(Idx);
3829 for (unsigned i = 1; i != VecElts; ++i)
3830 Mask.push_back(i);
3831 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003832 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003833 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003834 }
Dale Johannesenace16102009-02-03 19:33:06 +00003835 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003836 }
3837 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003838
Chris Lattner19f79692008-03-08 22:59:52 +00003839 // If we have a constant or non-constant insertion into the low element of
3840 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3841 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003842 // depending on what the source datatype is.
3843 if (Idx == 0) {
3844 if (NumZero == 0) {
3845 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3847 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003848 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3849 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3850 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3851 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3853 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3854 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003855 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3856 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3857 Subtarget->hasSSE2(), DAG);
3858 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3859 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003860 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003861
3862 // Is it a vector logical left shift?
3863 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003864 X86::isZeroNode(Op.getOperand(0)) &&
3865 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003866 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003867 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003868 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003869 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003870 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003871 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003872
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003873 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003874 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003875
Chris Lattner19f79692008-03-08 22:59:52 +00003876 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3877 // is a non-constant being inserted into an element other than the low one,
3878 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3879 // movd/movss) to move this into the low element, then shuffle it into
3880 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003881 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003882 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003883
Evan Cheng0db9fe62006-04-25 20:13:52 +00003884 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003885 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3886 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003887 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003888 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 MaskVec.push_back(i == Idx ? 0 : 1);
3890 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003891 }
3892 }
3893
Chris Lattner67f453a2008-03-09 05:42:06 +00003894 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003895 if (Values.size() == 1) {
3896 if (EVTBits == 32) {
3897 // Instead of a shuffle like this:
3898 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3899 // Check if it's possible to issue this instead.
3900 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3901 unsigned Idx = CountTrailingZeros_32(NonZeros);
3902 SDValue Item = Op.getOperand(Idx);
3903 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3904 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3905 }
Dan Gohman475871a2008-07-27 21:46:04 +00003906 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003907 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003908
Dan Gohmana3941172007-07-24 22:55:08 +00003909 // A vector full of immediates; various special cases are already
3910 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003911 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003912 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003913
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003914 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003915 if (EVTBits == 64) {
3916 if (NumNonZero == 1) {
3917 // One half is zero or undef.
3918 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003919 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003920 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003921 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3922 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003923 }
Dan Gohman475871a2008-07-27 21:46:04 +00003924 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003925 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003926
3927 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003928 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003929 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003930 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003931 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003932 }
3933
Bill Wendling826f36f2007-03-28 00:57:11 +00003934 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003935 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003936 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003937 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003938 }
3939
3940 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003941 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003942 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003943 if (NumElems == 4 && NumZero > 0) {
3944 for (unsigned i = 0; i < 4; ++i) {
3945 bool isZero = !(NonZeros & (1 << i));
3946 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003947 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003948 else
Dale Johannesenace16102009-02-03 19:33:06 +00003949 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003950 }
3951
3952 for (unsigned i = 0; i < 2; ++i) {
3953 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3954 default: break;
3955 case 0:
3956 V[i] = V[i*2]; // Must be a zero vector.
3957 break;
3958 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003959 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003960 break;
3961 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003963 break;
3964 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003965 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003966 break;
3967 }
3968 }
3969
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003971 bool Reverse = (NonZeros & 0x3) == 2;
3972 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003974 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3975 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003976 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3977 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003978 }
3979
Nate Begemanfdea31a2010-03-24 20:49:50 +00003980 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3981 // Check for a build vector of consecutive loads.
3982 for (unsigned i = 0; i < NumElems; ++i)
3983 V[i] = Op.getOperand(i);
3984
3985 // Check for elements which are consecutive loads.
3986 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3987 if (LD.getNode())
3988 return LD;
3989
3990 // For SSE 4.1, use inserts into undef.
3991 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 V[0] = DAG.getUNDEF(VT);
3993 for (unsigned i = 0; i < NumElems; ++i)
3994 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3995 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3996 Op.getOperand(i), DAG.getIntPtrConstant(i));
3997 return V[0];
3998 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003999
4000 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004001 // e.g. for v4f32
4002 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4003 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4004 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004005 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004006 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004007 NumElems >>= 1;
4008 while (NumElems != 0) {
4009 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004011 NumElems >>= 1;
4012 }
4013 return V[0];
4014 }
Dan Gohman475871a2008-07-27 21:46:04 +00004015 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004016}
4017
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004018SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004019X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004020 // We support concatenate two MMX registers and place them in a MMX
4021 // register. This is better than doing a stack convert.
4022 DebugLoc dl = Op.getDebugLoc();
4023 EVT ResVT = Op.getValueType();
4024 assert(Op.getNumOperands() == 2);
4025 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4026 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4027 int Mask[2];
4028 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4029 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4030 InVec = Op.getOperand(1);
4031 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4032 unsigned NumElts = ResVT.getVectorNumElements();
4033 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4034 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4035 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4036 } else {
4037 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4038 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4039 Mask[0] = 0; Mask[1] = 2;
4040 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4041 }
4042 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4043}
4044
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045// v8i16 shuffles - Prefer shuffles in the following order:
4046// 1. [all] pshuflw, pshufhw, optional move
4047// 2. [ssse3] 1 x pshufb
4048// 3. [ssse3] 2 x pshufb + 1 x por
4049// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004050static
Nate Begeman9008ca62009-04-27 18:41:29 +00004051SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004052 SelectionDAG &DAG,
4053 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 SDValue V1 = SVOp->getOperand(0);
4055 SDValue V2 = SVOp->getOperand(1);
4056 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004057 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004058
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 // Determine if more than 1 of the words in each of the low and high quadwords
4060 // of the result come from the same quadword of one of the two inputs. Undef
4061 // mask values count as coming from any quadword, for better codegen.
4062 SmallVector<unsigned, 4> LoQuad(4);
4063 SmallVector<unsigned, 4> HiQuad(4);
4064 BitVector InputQuads(4);
4065 for (unsigned i = 0; i < 8; ++i) {
4066 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 MaskVals.push_back(EltIdx);
4069 if (EltIdx < 0) {
4070 ++Quad[0];
4071 ++Quad[1];
4072 ++Quad[2];
4073 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004074 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 }
4076 ++Quad[EltIdx / 4];
4077 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004078 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004079
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004081 unsigned MaxQuad = 1;
4082 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004083 if (LoQuad[i] > MaxQuad) {
4084 BestLoQuad = i;
4085 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004086 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004087 }
4088
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004090 MaxQuad = 1;
4091 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004092 if (HiQuad[i] > MaxQuad) {
4093 BestHiQuad = i;
4094 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004095 }
4096 }
4097
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004099 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 // single pshufb instruction is necessary. If There are more than 2 input
4101 // quads, disable the next transformation since it does not help SSSE3.
4102 bool V1Used = InputQuads[0] || InputQuads[1];
4103 bool V2Used = InputQuads[2] || InputQuads[3];
4104 if (TLI.getSubtarget()->hasSSSE3()) {
4105 if (InputQuads.count() == 2 && V1Used && V2Used) {
4106 BestLoQuad = InputQuads.find_first();
4107 BestHiQuad = InputQuads.find_next(BestLoQuad);
4108 }
4109 if (InputQuads.count() > 2) {
4110 BestLoQuad = -1;
4111 BestHiQuad = -1;
4112 }
4113 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004114
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4116 // the shuffle mask. If a quad is scored as -1, that means that it contains
4117 // words from all 4 input quadwords.
4118 SDValue NewV;
4119 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 SmallVector<int, 8> MaskV;
4121 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4122 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004123 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4125 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4126 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004127
Nate Begemanb9a47b82009-02-23 08:49:38 +00004128 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4129 // source words for the shuffle, to aid later transformations.
4130 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004131 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004132 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004134 if (idx != (int)i)
4135 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004136 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004137 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004138 AllWordsInNewV = false;
4139 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004140 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004141
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4143 if (AllWordsInNewV) {
4144 for (int i = 0; i != 8; ++i) {
4145 int idx = MaskVals[i];
4146 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004147 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004148 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 if ((idx != i) && idx < 4)
4150 pshufhw = false;
4151 if ((idx != i) && idx > 3)
4152 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004153 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004154 V1 = NewV;
4155 V2Used = false;
4156 BestLoQuad = 0;
4157 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004158 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004159
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4161 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004162 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004163 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004165 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004166 }
Eric Christopherfd179292009-08-27 18:07:15 +00004167
Nate Begemanb9a47b82009-02-23 08:49:38 +00004168 // If we have SSSE3, and all words of the result are from 1 input vector,
4169 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4170 // is present, fall back to case 4.
4171 if (TLI.getSubtarget()->hasSSSE3()) {
4172 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004173
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004175 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 // mask, and elements that come from V1 in the V2 mask, so that the two
4177 // results can be OR'd together.
4178 bool TwoInputs = V1Used && V2Used;
4179 for (unsigned i = 0; i != 8; ++i) {
4180 int EltIdx = MaskVals[i] * 2;
4181 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4183 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 continue;
4185 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4187 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004190 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004191 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004195
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 // Calculate the shuffle mask for the second input, shuffle it, and
4197 // OR it with the first shuffled input.
4198 pshufbMask.clear();
4199 for (unsigned i = 0; i != 8; ++i) {
4200 int EltIdx = MaskVals[i] * 2;
4201 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4203 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 continue;
4205 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4207 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004208 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004210 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004211 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 MVT::v16i8, &pshufbMask[0], 16));
4213 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4214 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 }
4216
4217 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4218 // and update MaskVals with new element order.
4219 BitVector InOrder(8);
4220 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004222 for (int i = 0; i != 4; ++i) {
4223 int idx = MaskVals[i];
4224 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 InOrder.set(i);
4227 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004229 InOrder.set(i);
4230 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 }
4233 }
4234 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004238 }
Eric Christopherfd179292009-08-27 18:07:15 +00004239
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4241 // and update MaskVals with the new element order.
4242 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 for (unsigned i = 4; i != 8; ++i) {
4247 int idx = MaskVals[i];
4248 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 InOrder.set(i);
4251 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 InOrder.set(i);
4254 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 }
4257 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 }
Eric Christopherfd179292009-08-27 18:07:15 +00004261
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 // In case BestHi & BestLo were both -1, which means each quadword has a word
4263 // from each of the four input quadwords, calculate the InOrder bitvector now
4264 // before falling through to the insert/extract cleanup.
4265 if (BestLoQuad == -1 && BestHiQuad == -1) {
4266 NewV = V1;
4267 for (int i = 0; i != 8; ++i)
4268 if (MaskVals[i] < 0 || MaskVals[i] == i)
4269 InOrder.set(i);
4270 }
Eric Christopherfd179292009-08-27 18:07:15 +00004271
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 // The other elements are put in the right place using pextrw and pinsrw.
4273 for (unsigned i = 0; i != 8; ++i) {
4274 if (InOrder[i])
4275 continue;
4276 int EltIdx = MaskVals[i];
4277 if (EltIdx < 0)
4278 continue;
4279 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 DAG.getIntPtrConstant(i));
4286 }
4287 return NewV;
4288}
4289
4290// v16i8 shuffles - Prefer shuffles in the following order:
4291// 1. [ssse3] 1 x pshufb
4292// 2. [ssse3] 2 x pshufb + 1 x por
4293// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4294static
Nate Begeman9008ca62009-04-27 18:41:29 +00004295SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004296 SelectionDAG &DAG,
4297 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 SDValue V1 = SVOp->getOperand(0);
4299 SDValue V2 = SVOp->getOperand(1);
4300 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004301 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004303
Nate Begemanb9a47b82009-02-23 08:49:38 +00004304 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004305 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004306 // present, fall back to case 3.
4307 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4308 bool V1Only = true;
4309 bool V2Only = true;
4310 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 if (EltIdx < 0)
4313 continue;
4314 if (EltIdx < 16)
4315 V2Only = false;
4316 else
4317 V1Only = false;
4318 }
Eric Christopherfd179292009-08-27 18:07:15 +00004319
Nate Begemanb9a47b82009-02-23 08:49:38 +00004320 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4321 if (TLI.getSubtarget()->hasSSSE3()) {
4322 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004323
Nate Begemanb9a47b82009-02-23 08:49:38 +00004324 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004325 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 //
4327 // Otherwise, we have elements from both input vectors, and must zero out
4328 // elements that come from V2 in the first mask, and V1 in the second mask
4329 // so that we can OR them together.
4330 bool TwoInputs = !(V1Only || V2Only);
4331 for (unsigned i = 0; i != 16; ++i) {
4332 int EltIdx = MaskVals[i];
4333 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004334 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004335 continue;
4336 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004338 }
4339 // If all the elements are from V2, assign it to V1 and return after
4340 // building the first pshufb.
4341 if (V2Only)
4342 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004344 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004346 if (!TwoInputs)
4347 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004348
Nate Begemanb9a47b82009-02-23 08:49:38 +00004349 // Calculate the shuffle mask for the second input, shuffle it, and
4350 // OR it with the first shuffled input.
4351 pshufbMask.clear();
4352 for (unsigned i = 0; i != 16; ++i) {
4353 int EltIdx = MaskVals[i];
4354 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004355 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004356 continue;
4357 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004359 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004361 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 MVT::v16i8, &pshufbMask[0], 16));
4363 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004364 }
Eric Christopherfd179292009-08-27 18:07:15 +00004365
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 // No SSSE3 - Calculate in place words and then fix all out of place words
4367 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4368 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4370 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004371 SDValue NewV = V2Only ? V2 : V1;
4372 for (int i = 0; i != 8; ++i) {
4373 int Elt0 = MaskVals[i*2];
4374 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004375
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 // This word of the result is all undef, skip it.
4377 if (Elt0 < 0 && Elt1 < 0)
4378 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004379
Nate Begemanb9a47b82009-02-23 08:49:38 +00004380 // This word of the result is already in the correct place, skip it.
4381 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4382 continue;
4383 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4384 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004385
Nate Begemanb9a47b82009-02-23 08:49:38 +00004386 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4387 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4388 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004389
4390 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4391 // using a single extract together, load it and store it.
4392 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004394 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004396 DAG.getIntPtrConstant(i));
4397 continue;
4398 }
4399
Nate Begemanb9a47b82009-02-23 08:49:38 +00004400 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004401 // source byte is not also odd, shift the extracted word left 8 bits
4402 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004403 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 DAG.getIntPtrConstant(Elt1 / 2));
4406 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004407 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004408 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004409 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4411 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004412 }
4413 // If Elt0 is defined, extract it from the appropriate source. If the
4414 // source byte is not also even, shift the extracted word right 8 bits. If
4415 // Elt1 was also defined, OR the extracted values together before
4416 // inserting them in the result.
4417 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004419 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4420 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004422 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004423 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004424 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4425 DAG.getConstant(0x00FF, MVT::i16));
4426 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004427 : InsElt0;
4428 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 DAG.getIntPtrConstant(i));
4431 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004433}
4434
Evan Cheng7a831ce2007-12-15 03:00:47 +00004435/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4436/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4437/// done when every pair / quad of shuffle mask elements point to elements in
4438/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004439/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4440static
Nate Begeman9008ca62009-04-27 18:41:29 +00004441SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4442 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004443 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004444 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004445 SDValue V1 = SVOp->getOperand(0);
4446 SDValue V2 = SVOp->getOperand(1);
4447 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004448 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004450 EVT MaskEltVT = MaskVT.getVectorElementType();
4451 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004453 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 case MVT::v4f32: NewVT = MVT::v2f64; break;
4455 case MVT::v4i32: NewVT = MVT::v2i64; break;
4456 case MVT::v8i16: NewVT = MVT::v4i32; break;
4457 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004458 }
4459
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004460 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004461 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004463 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004465 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 int Scale = NumElems / NewWidth;
4467 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004468 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 int StartIdx = -1;
4470 for (int j = 0; j < Scale; ++j) {
4471 int EltIdx = SVOp->getMaskElt(i+j);
4472 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004473 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004474 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004475 StartIdx = EltIdx - (EltIdx % Scale);
4476 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004477 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004478 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 if (StartIdx == -1)
4480 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004481 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004483 }
4484
Dale Johannesenace16102009-02-03 19:33:06 +00004485 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4486 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004488}
4489
Evan Chengd880b972008-05-09 21:53:03 +00004490/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004491///
Owen Andersone50ed302009-08-10 22:56:29 +00004492static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 SDValue SrcOp, SelectionDAG &DAG,
4494 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004496 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004497 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004498 LD = dyn_cast<LoadSDNode>(SrcOp);
4499 if (!LD) {
4500 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4501 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004502 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4503 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004504 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4505 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004506 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004507 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004508 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004509 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4510 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4511 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4512 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004513 SrcOp.getOperand(0)
4514 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004515 }
4516 }
4517 }
4518
Dale Johannesenace16102009-02-03 19:33:06 +00004519 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4520 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004521 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004522 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004523}
4524
Evan Chengace3c172008-07-22 21:13:36 +00004525/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4526/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004527static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004528LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4529 SDValue V1 = SVOp->getOperand(0);
4530 SDValue V2 = SVOp->getOperand(1);
4531 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004532 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004533
Evan Chengace3c172008-07-22 21:13:36 +00004534 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004535 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004536 SmallVector<int, 8> Mask1(4U, -1);
4537 SmallVector<int, 8> PermMask;
4538 SVOp->getMask(PermMask);
4539
Evan Chengace3c172008-07-22 21:13:36 +00004540 unsigned NumHi = 0;
4541 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004542 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 int Idx = PermMask[i];
4544 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004545 Locs[i] = std::make_pair(-1, -1);
4546 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004547 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4548 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004549 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004551 NumLo++;
4552 } else {
4553 Locs[i] = std::make_pair(1, NumHi);
4554 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004556 NumHi++;
4557 }
4558 }
4559 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004560
Evan Chengace3c172008-07-22 21:13:36 +00004561 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004562 // If no more than two elements come from either vector. This can be
4563 // implemented with two shuffles. First shuffle gather the elements.
4564 // The second shuffle, which takes the first shuffle as both of its
4565 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004567
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004569
Evan Chengace3c172008-07-22 21:13:36 +00004570 for (unsigned i = 0; i != 4; ++i) {
4571 if (Locs[i].first == -1)
4572 continue;
4573 else {
4574 unsigned Idx = (i < 2) ? 0 : 4;
4575 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004577 }
4578 }
4579
Nate Begeman9008ca62009-04-27 18:41:29 +00004580 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004581 } else if (NumLo == 3 || NumHi == 3) {
4582 // Otherwise, we must have three elements from one vector, call it X, and
4583 // one element from the other, call it Y. First, use a shufps to build an
4584 // intermediate vector with the one element from Y and the element from X
4585 // that will be in the same half in the final destination (the indexes don't
4586 // matter). Then, use a shufps to build the final vector, taking the half
4587 // containing the element from Y from the intermediate, and the other half
4588 // from X.
4589 if (NumHi == 3) {
4590 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004591 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004592 std::swap(V1, V2);
4593 }
4594
4595 // Find the element from V2.
4596 unsigned HiIndex;
4597 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004598 int Val = PermMask[HiIndex];
4599 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004600 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004601 if (Val >= 4)
4602 break;
4603 }
4604
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 Mask1[0] = PermMask[HiIndex];
4606 Mask1[1] = -1;
4607 Mask1[2] = PermMask[HiIndex^1];
4608 Mask1[3] = -1;
4609 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004610
4611 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 Mask1[0] = PermMask[0];
4613 Mask1[1] = PermMask[1];
4614 Mask1[2] = HiIndex & 1 ? 6 : 4;
4615 Mask1[3] = HiIndex & 1 ? 4 : 6;
4616 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004617 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004618 Mask1[0] = HiIndex & 1 ? 2 : 0;
4619 Mask1[1] = HiIndex & 1 ? 0 : 2;
4620 Mask1[2] = PermMask[2];
4621 Mask1[3] = PermMask[3];
4622 if (Mask1[2] >= 0)
4623 Mask1[2] += 4;
4624 if (Mask1[3] >= 0)
4625 Mask1[3] += 4;
4626 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004627 }
Evan Chengace3c172008-07-22 21:13:36 +00004628 }
4629
4630 // Break it into (shuffle shuffle_hi, shuffle_lo).
4631 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 SmallVector<int,8> LoMask(4U, -1);
4633 SmallVector<int,8> HiMask(4U, -1);
4634
4635 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004636 unsigned MaskIdx = 0;
4637 unsigned LoIdx = 0;
4638 unsigned HiIdx = 2;
4639 for (unsigned i = 0; i != 4; ++i) {
4640 if (i == 2) {
4641 MaskPtr = &HiMask;
4642 MaskIdx = 1;
4643 LoIdx = 0;
4644 HiIdx = 2;
4645 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 int Idx = PermMask[i];
4647 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004648 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004650 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004652 LoIdx++;
4653 } else {
4654 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004656 HiIdx++;
4657 }
4658 }
4659
Nate Begeman9008ca62009-04-27 18:41:29 +00004660 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4661 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4662 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004663 for (unsigned i = 0; i != 4; ++i) {
4664 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004666 } else {
4667 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004669 }
4670 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004672}
4673
Dan Gohman475871a2008-07-27 21:46:04 +00004674SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004675X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004677 SDValue V1 = Op.getOperand(0);
4678 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004679 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004680 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004682 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004683 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4684 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004685 bool V1IsSplat = false;
4686 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004687
Nate Begeman9008ca62009-04-27 18:41:29 +00004688 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004689 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004690
Nate Begeman9008ca62009-04-27 18:41:29 +00004691 // Promote splats to v4f32.
4692 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004693 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004694 return Op;
4695 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004696 }
4697
Evan Cheng7a831ce2007-12-15 03:00:47 +00004698 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4699 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004702 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004703 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004704 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004706 // FIXME: Figure out a cleaner way to do this.
4707 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004708 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004709 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004710 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4712 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4713 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004714 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004715 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004716 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4717 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004718 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004719 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004720 }
4721 }
Eric Christopherfd179292009-08-27 18:07:15 +00004722
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 if (X86::isPSHUFDMask(SVOp))
4724 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004725
Evan Chengf26ffe92008-05-29 08:22:04 +00004726 // Check if this can be converted into a logical shift.
4727 bool isLeft = false;
4728 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004729 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004730 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004731 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004732 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004733 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004734 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004735 EVT EltVT = VT.getVectorElementType();
4736 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004737 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004738 }
Eric Christopherfd179292009-08-27 18:07:15 +00004739
Nate Begeman9008ca62009-04-27 18:41:29 +00004740 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004741 if (V1IsUndef)
4742 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004743 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004744 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004745 if (!isMMX)
4746 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004747 }
Eric Christopherfd179292009-08-27 18:07:15 +00004748
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 // FIXME: fold these into legal mask.
4750 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4751 X86::isMOVSLDUPMask(SVOp) ||
4752 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004753 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004754 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004755 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004756
Nate Begeman9008ca62009-04-27 18:41:29 +00004757 if (ShouldXformToMOVHLPS(SVOp) ||
4758 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4759 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004760
Evan Chengf26ffe92008-05-29 08:22:04 +00004761 if (isShift) {
4762 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004763 EVT EltVT = VT.getVectorElementType();
4764 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004765 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004766 }
Eric Christopherfd179292009-08-27 18:07:15 +00004767
Evan Cheng9eca5e82006-10-25 21:49:50 +00004768 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004769 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4770 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004771 V1IsSplat = isSplatVector(V1.getNode());
4772 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004773
Chris Lattner8a594482007-11-25 00:24:49 +00004774 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004775 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 Op = CommuteVectorShuffle(SVOp, DAG);
4777 SVOp = cast<ShuffleVectorSDNode>(Op);
4778 V1 = SVOp->getOperand(0);
4779 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004780 std::swap(V1IsSplat, V2IsSplat);
4781 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004782 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004783 }
4784
Nate Begeman9008ca62009-04-27 18:41:29 +00004785 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4786 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004787 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 return V1;
4789 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4790 // the instruction selector will not match, so get a canonical MOVL with
4791 // swapped operands to undo the commute.
4792 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004793 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004794
Nate Begeman9008ca62009-04-27 18:41:29 +00004795 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4796 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4797 X86::isUNPCKLMask(SVOp) ||
4798 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004799 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004800
Evan Cheng9bbbb982006-10-25 20:48:19 +00004801 if (V2IsSplat) {
4802 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004803 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004804 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004805 SDValue NewMask = NormalizeMask(SVOp, DAG);
4806 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4807 if (NSVOp != SVOp) {
4808 if (X86::isUNPCKLMask(NSVOp, true)) {
4809 return NewMask;
4810 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4811 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004812 }
4813 }
4814 }
4815
Evan Cheng9eca5e82006-10-25 21:49:50 +00004816 if (Commuted) {
4817 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004818 // FIXME: this seems wrong.
4819 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4820 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4821 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4822 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4823 X86::isUNPCKLMask(NewSVOp) ||
4824 X86::isUNPCKHMask(NewSVOp))
4825 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004826 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827
Nate Begemanb9a47b82009-02-23 08:49:38 +00004828 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004829
4830 // Normalize the node to match x86 shuffle ops if needed
4831 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4832 return CommuteVectorShuffle(SVOp, DAG);
4833
4834 // Check for legal shuffle and return?
4835 SmallVector<int, 16> PermMask;
4836 SVOp->getMask(PermMask);
4837 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004838 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004839
Evan Cheng14b32e12007-12-11 01:46:18 +00004840 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004842 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004843 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004844 return NewOp;
4845 }
4846
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004848 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004849 if (NewOp.getNode())
4850 return NewOp;
4851 }
Eric Christopherfd179292009-08-27 18:07:15 +00004852
Evan Chengace3c172008-07-22 21:13:36 +00004853 // Handle all 4 wide cases with a number of shuffles except for MMX.
4854 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004855 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004856
Dan Gohman475871a2008-07-27 21:46:04 +00004857 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004858}
4859
Dan Gohman475871a2008-07-27 21:46:04 +00004860SDValue
4861X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004862 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004863 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004864 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004865 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004867 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004869 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004870 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004871 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004872 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4873 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4874 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4876 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004877 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004879 Op.getOperand(0)),
4880 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004881 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004882 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004884 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004885 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004887 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4888 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004889 // result has a single use which is a store or a bitcast to i32. And in
4890 // the case of a store, it's not worth it if the index is a constant 0,
4891 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004892 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004893 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004894 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004895 if ((User->getOpcode() != ISD::STORE ||
4896 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4897 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004898 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004899 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004900 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4902 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004903 Op.getOperand(0)),
4904 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4906 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004907 // ExtractPS works with constant index.
4908 if (isa<ConstantSDNode>(Op.getOperand(1)))
4909 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004910 }
Dan Gohman475871a2008-07-27 21:46:04 +00004911 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004912}
4913
4914
Dan Gohman475871a2008-07-27 21:46:04 +00004915SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004916X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4917 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004918 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004919 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004920
Evan Cheng62a3f152008-03-24 21:52:23 +00004921 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004922 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004923 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004924 return Res;
4925 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004926
Owen Andersone50ed302009-08-10 22:56:29 +00004927 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004928 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004929 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004930 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004931 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004932 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004933 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4935 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004936 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004937 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004938 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004939 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004940 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004941 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004942 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004943 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004944 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004945 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004946 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004947 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004948 if (Idx == 0)
4949 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004950
Evan Cheng0db9fe62006-04-25 20:13:52 +00004951 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004952 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004953 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004954 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004955 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004956 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004957 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004958 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004959 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4960 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4961 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004962 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004963 if (Idx == 0)
4964 return Op;
4965
4966 // UNPCKHPD the element to the lowest double word, then movsd.
4967 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4968 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004969 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004970 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004971 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004972 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004973 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004974 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004975 }
4976
Dan Gohman475871a2008-07-27 21:46:04 +00004977 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004978}
4979
Dan Gohman475871a2008-07-27 21:46:04 +00004980SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004981X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4982 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004983 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004984 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004985 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004986
Dan Gohman475871a2008-07-27 21:46:04 +00004987 SDValue N0 = Op.getOperand(0);
4988 SDValue N1 = Op.getOperand(1);
4989 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004990
Dan Gohman8a55ce42009-09-23 21:02:20 +00004991 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004992 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004993 unsigned Opc;
4994 if (VT == MVT::v8i16)
4995 Opc = X86ISD::PINSRW;
4996 else if (VT == MVT::v4i16)
4997 Opc = X86ISD::MMX_PINSRW;
4998 else if (VT == MVT::v16i8)
4999 Opc = X86ISD::PINSRB;
5000 else
5001 Opc = X86ISD::PINSRB;
5002
Nate Begeman14d12ca2008-02-11 04:19:36 +00005003 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5004 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 if (N1.getValueType() != MVT::i32)
5006 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5007 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005008 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005009 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005010 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005011 // Bits [7:6] of the constant are the source select. This will always be
5012 // zero here. The DAG Combiner may combine an extract_elt index into these
5013 // bits. For example (insert (extract, 3), 2) could be matched by putting
5014 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005015 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005016 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005017 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005018 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005019 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005020 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005022 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005023 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005024 // PINSR* works with constant index.
5025 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005026 }
Dan Gohman475871a2008-07-27 21:46:04 +00005027 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005028}
5029
Dan Gohman475871a2008-07-27 21:46:04 +00005030SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005031X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005032 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005033 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005034
5035 if (Subtarget->hasSSE41())
5036 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5037
Dan Gohman8a55ce42009-09-23 21:02:20 +00005038 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005039 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005040
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005041 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005042 SDValue N0 = Op.getOperand(0);
5043 SDValue N1 = Op.getOperand(1);
5044 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005045
Dan Gohman8a55ce42009-09-23 21:02:20 +00005046 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005047 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5048 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 if (N1.getValueType() != MVT::i32)
5050 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5051 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005052 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005053 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5054 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005055 }
Dan Gohman475871a2008-07-27 21:46:04 +00005056 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005057}
5058
Dan Gohman475871a2008-07-27 21:46:04 +00005059SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005060X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005061 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005062 if (Op.getValueType() == MVT::v2f32)
5063 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5064 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5065 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005066 Op.getOperand(0))));
5067
Owen Anderson825b72b2009-08-11 20:47:22 +00005068 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5069 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005070
Owen Anderson825b72b2009-08-11 20:47:22 +00005071 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5072 EVT VT = MVT::v2i32;
5073 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005074 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005075 case MVT::v16i8:
5076 case MVT::v8i16:
5077 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005078 break;
5079 }
Dale Johannesenace16102009-02-03 19:33:06 +00005080 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5081 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082}
5083
Bill Wendling056292f2008-09-16 21:48:12 +00005084// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5085// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5086// one of the above mentioned nodes. It has to be wrapped because otherwise
5087// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5088// be used to form addressing mode. These wrapped nodes will be selected
5089// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005090SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005091X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005093
Chris Lattner41621a22009-06-26 19:22:52 +00005094 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5095 // global base reg.
5096 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005097 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005098 CodeModel::Model M = getTargetMachine().getCodeModel();
5099
Chris Lattner4f066492009-07-11 20:29:19 +00005100 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005101 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005102 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005103 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005104 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005105 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005106 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005107
Evan Cheng1606e8e2009-03-13 07:51:59 +00005108 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005109 CP->getAlignment(),
5110 CP->getOffset(), OpFlag);
5111 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005112 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005113 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005114 if (OpFlag) {
5115 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005116 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005117 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005118 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005119 }
5120
5121 return Result;
5122}
5123
Dan Gohmand858e902010-04-17 15:26:15 +00005124SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005125 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005126
Chris Lattner18c59872009-06-27 04:16:01 +00005127 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5128 // global base reg.
5129 unsigned char OpFlag = 0;
5130 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005131 CodeModel::Model M = getTargetMachine().getCodeModel();
5132
Chris Lattner4f066492009-07-11 20:29:19 +00005133 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005134 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005135 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005136 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005137 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005138 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005139 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005140
Chris Lattner18c59872009-06-27 04:16:01 +00005141 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5142 OpFlag);
5143 DebugLoc DL = JT->getDebugLoc();
5144 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005145
Chris Lattner18c59872009-06-27 04:16:01 +00005146 // With PIC, the address is actually $g + Offset.
5147 if (OpFlag) {
5148 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5149 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005150 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005151 Result);
5152 }
Eric Christopherfd179292009-08-27 18:07:15 +00005153
Chris Lattner18c59872009-06-27 04:16:01 +00005154 return Result;
5155}
5156
5157SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005158X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005159 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005160
Chris Lattner18c59872009-06-27 04:16:01 +00005161 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5162 // global base reg.
5163 unsigned char OpFlag = 0;
5164 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005165 CodeModel::Model M = getTargetMachine().getCodeModel();
5166
Chris Lattner4f066492009-07-11 20:29:19 +00005167 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005168 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005169 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005170 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005171 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005172 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005173 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005174
Chris Lattner18c59872009-06-27 04:16:01 +00005175 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005176
Chris Lattner18c59872009-06-27 04:16:01 +00005177 DebugLoc DL = Op.getDebugLoc();
5178 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005179
5180
Chris Lattner18c59872009-06-27 04:16:01 +00005181 // With PIC, the address is actually $g + Offset.
5182 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005183 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005184 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5185 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005186 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005187 Result);
5188 }
Eric Christopherfd179292009-08-27 18:07:15 +00005189
Chris Lattner18c59872009-06-27 04:16:01 +00005190 return Result;
5191}
5192
Dan Gohman475871a2008-07-27 21:46:04 +00005193SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005194X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005195 // Create the TargetBlockAddressAddress node.
5196 unsigned char OpFlags =
5197 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005198 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005199 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005200 DebugLoc dl = Op.getDebugLoc();
5201 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5202 /*isTarget=*/true, OpFlags);
5203
Dan Gohmanf705adb2009-10-30 01:28:02 +00005204 if (Subtarget->isPICStyleRIPRel() &&
5205 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005206 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5207 else
5208 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005209
Dan Gohman29cbade2009-11-20 23:18:13 +00005210 // With PIC, the address is actually $g + Offset.
5211 if (isGlobalRelativeToPICBase(OpFlags)) {
5212 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5213 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5214 Result);
5215 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005216
5217 return Result;
5218}
5219
5220SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005221X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005222 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005223 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005224 // Create the TargetGlobalAddress node, folding in the constant
5225 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005226 unsigned char OpFlags =
5227 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005228 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005229 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005230 if (OpFlags == X86II::MO_NO_FLAG &&
5231 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005232 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005233 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005234 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005235 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005236 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005237 }
Eric Christopherfd179292009-08-27 18:07:15 +00005238
Chris Lattner4f066492009-07-11 20:29:19 +00005239 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005240 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005241 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5242 else
5243 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005244
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005245 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005246 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005247 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5248 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005249 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005251
Chris Lattner36c25012009-07-10 07:34:39 +00005252 // For globals that require a load from a stub to get the address, emit the
5253 // load.
5254 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005255 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005256 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257
Dan Gohman6520e202008-10-18 02:06:02 +00005258 // If there was a non-zero offset that we didn't fold, create an explicit
5259 // addition for it.
5260 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005261 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005262 DAG.getConstant(Offset, getPointerTy()));
5263
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264 return Result;
5265}
5266
Evan Chengda43bcf2008-09-24 00:05:32 +00005267SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005268X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005269 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005270 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005271 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005272}
5273
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005274static SDValue
5275GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005276 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005277 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005278 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005280 DebugLoc dl = GA->getDebugLoc();
5281 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5282 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005283 GA->getOffset(),
5284 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005285 if (InFlag) {
5286 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005287 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005288 } else {
5289 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005290 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005291 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005292
5293 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005294 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005295
Rafael Espindola15f1b662009-04-24 12:59:40 +00005296 SDValue Flag = Chain.getValue(1);
5297 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005298}
5299
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005300// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005301static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005302LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005303 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005304 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005305 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5306 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005307 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005308 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005309 InFlag = Chain.getValue(1);
5310
Chris Lattnerb903bed2009-06-26 21:20:29 +00005311 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005312}
5313
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005314// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005315static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005316LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005317 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005318 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5319 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005320}
5321
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005322// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5323// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005324static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005325 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005326 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005327 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005328 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005329 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005330 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005331 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005333
5334 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005335 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005336
Chris Lattnerb903bed2009-06-26 21:20:29 +00005337 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005338 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5339 // initialexec.
5340 unsigned WrapperKind = X86ISD::Wrapper;
5341 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005342 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005343 } else if (is64Bit) {
5344 assert(model == TLSModel::InitialExec);
5345 OperandFlags = X86II::MO_GOTTPOFF;
5346 WrapperKind = X86ISD::WrapperRIP;
5347 } else {
5348 assert(model == TLSModel::InitialExec);
5349 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005350 }
Eric Christopherfd179292009-08-27 18:07:15 +00005351
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005352 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5353 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005354 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005355 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005356 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005357
Rafael Espindola9a580232009-02-27 13:37:18 +00005358 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005359 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005360 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005361
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005362 // The address of the thread local variable is the add of the thread
5363 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005364 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005365}
5366
Dan Gohman475871a2008-07-27 21:46:04 +00005367SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005368X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005369 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005370 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005371 assert(Subtarget->isTargetELF() &&
5372 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005373 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005374 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005375
Chris Lattnerb903bed2009-06-26 21:20:29 +00005376 // If GV is an alias then use the aliasee for determining
5377 // thread-localness.
5378 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5379 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005380
Chris Lattnerb903bed2009-06-26 21:20:29 +00005381 TLSModel::Model model = getTLSModel(GV,
5382 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005383
Chris Lattnerb903bed2009-06-26 21:20:29 +00005384 switch (model) {
5385 case TLSModel::GeneralDynamic:
5386 case TLSModel::LocalDynamic: // not implemented
5387 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005388 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005389 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005390
Chris Lattnerb903bed2009-06-26 21:20:29 +00005391 case TLSModel::InitialExec:
5392 case TLSModel::LocalExec:
5393 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5394 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005395 }
Eric Christopherfd179292009-08-27 18:07:15 +00005396
Torok Edwinc23197a2009-07-14 16:55:14 +00005397 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005398 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005399}
5400
Evan Cheng0db9fe62006-04-25 20:13:52 +00005401
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005402/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005403/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005404SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005405 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005406 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005407 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005408 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005409 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue ShOpLo = Op.getOperand(0);
5411 SDValue ShOpHi = Op.getOperand(1);
5412 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005413 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005414 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005415 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005416
Dan Gohman475871a2008-07-27 21:46:04 +00005417 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005418 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005419 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5420 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005421 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005422 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5423 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005424 }
Evan Chenge3413162006-01-09 18:33:28 +00005425
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5427 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005428 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005430
Dan Gohman475871a2008-07-27 21:46:04 +00005431 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005433 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5434 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005435
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005436 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005437 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5438 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005439 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005440 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5441 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005442 }
5443
Dan Gohman475871a2008-07-27 21:46:04 +00005444 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005445 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005446}
Evan Chenga3195e82006-01-12 22:54:21 +00005447
Dan Gohmand858e902010-04-17 15:26:15 +00005448SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5449 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005450 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005451
5452 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005454 return Op;
5455 }
5456 return SDValue();
5457 }
5458
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005460 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005461
Eli Friedman36df4992009-05-27 00:47:34 +00005462 // These are really Legal; return the operand so the caller accepts it as
5463 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005465 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005466 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005467 Subtarget->is64Bit()) {
5468 return Op;
5469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005470
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005471 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005472 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005473 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005474 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005475 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005476 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005477 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005478 PseudoSourceValue::getFixedStack(SSFI), 0,
5479 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005480 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5481}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005482
Owen Andersone50ed302009-08-10 22:56:29 +00005483SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005484 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005485 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005486 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005487 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005488 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005489 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005490 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005492 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005493 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005494 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005495 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005496 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005497
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005498 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005499 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005500 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005501
5502 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5503 // shouldn't be necessary except that RFP cannot be live across
5504 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005505 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005506 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005507 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005509 SDValue Ops[] = {
5510 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5511 };
5512 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005513 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005514 PseudoSourceValue::getFixedStack(SSFI), 0,
5515 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005516 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005517
Evan Cheng0db9fe62006-04-25 20:13:52 +00005518 return Result;
5519}
5520
Bill Wendling8b8a6362009-01-17 03:56:04 +00005521// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005522SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5523 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005524 // This algorithm is not obvious. Here it is in C code, more or less:
5525 /*
5526 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5527 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5528 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005529
Bill Wendling8b8a6362009-01-17 03:56:04 +00005530 // Copy ints to xmm registers.
5531 __m128i xh = _mm_cvtsi32_si128( hi );
5532 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005533
Bill Wendling8b8a6362009-01-17 03:56:04 +00005534 // Combine into low half of a single xmm register.
5535 __m128i x = _mm_unpacklo_epi32( xh, xl );
5536 __m128d d;
5537 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005538
Bill Wendling8b8a6362009-01-17 03:56:04 +00005539 // Merge in appropriate exponents to give the integer bits the right
5540 // magnitude.
5541 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005542
Bill Wendling8b8a6362009-01-17 03:56:04 +00005543 // Subtract away the biases to deal with the IEEE-754 double precision
5544 // implicit 1.
5545 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005546
Bill Wendling8b8a6362009-01-17 03:56:04 +00005547 // All conversions up to here are exact. The correctly rounded result is
5548 // calculated using the current rounding mode using the following
5549 // horizontal add.
5550 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5551 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5552 // store doesn't really need to be here (except
5553 // maybe to zero the other double)
5554 return sd;
5555 }
5556 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005557
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005558 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005559 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005560
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005561 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005562 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005563 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5564 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5565 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5566 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005567 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005568 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005569
Bill Wendling8b8a6362009-01-17 03:56:04 +00005570 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005571 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005572 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005573 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005574 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005575 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005576 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005577
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5579 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005580 Op.getOperand(0),
5581 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5583 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005584 Op.getOperand(0),
5585 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5587 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005588 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005589 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5591 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5592 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005593 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005594 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005596
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005597 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005598 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5600 DAG.getUNDEF(MVT::v2f64), ShufMask);
5601 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5602 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005603 DAG.getIntPtrConstant(0));
5604}
5605
Bill Wendling8b8a6362009-01-17 03:56:04 +00005606// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005607SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5608 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005609 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005610 // FP constant to bias correct the final result.
5611 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005613
5614 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5616 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005617 Op.getOperand(0),
5618 DAG.getIntPtrConstant(0)));
5619
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5621 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005622 DAG.getIntPtrConstant(0));
5623
5624 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5626 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005627 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 MVT::v2f64, Load)),
5629 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005630 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 MVT::v2f64, Bias)));
5632 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5633 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005634 DAG.getIntPtrConstant(0));
5635
5636 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005638
5639 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005640 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005641
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005643 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005644 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005646 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005647 }
5648
5649 // Handle final rounding.
5650 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005651}
5652
Dan Gohmand858e902010-04-17 15:26:15 +00005653SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5654 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005655 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005656 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005657
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005658 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005659 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5660 // the optimization here.
5661 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005662 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005663
Owen Andersone50ed302009-08-10 22:56:29 +00005664 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005665 EVT DstVT = Op.getValueType();
5666 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005667 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005668 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005669 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005670
5671 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005673 if (SrcVT == MVT::i32) {
5674 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5675 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5676 getPointerTy(), StackSlot, WordOff);
5677 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5678 StackSlot, NULL, 0, false, false, 0);
5679 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5680 OffsetSlot, NULL, 0, false, false, 0);
5681 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5682 return Fild;
5683 }
5684
5685 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5686 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005687 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005688 // For i64 source, we need to add the appropriate power of 2 if the input
5689 // was negative. This is the same as the optimization in
5690 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5691 // we must be careful to do the computation in x87 extended precision, not
5692 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5693 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5694 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5695 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5696
5697 APInt FF(32, 0x5F800000ULL);
5698
5699 // Check whether the sign bit is set.
5700 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5701 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5702 ISD::SETLT);
5703
5704 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5705 SDValue FudgePtr = DAG.getConstantPool(
5706 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5707 getPointerTy());
5708
5709 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5710 SDValue Zero = DAG.getIntPtrConstant(0);
5711 SDValue Four = DAG.getIntPtrConstant(4);
5712 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5713 Zero, Four);
5714 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5715
5716 // Load the value out, extending it from f32 to f80.
5717 // FIXME: Avoid the extend by constructing the right constant pool?
5718 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5719 FudgePtr, PseudoSourceValue::getConstantPool(),
5720 0, MVT::f32, false, false, 4);
5721 // Extend everything to 80 bits to force it to be done on x87.
5722 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5723 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005724}
5725
Dan Gohman475871a2008-07-27 21:46:04 +00005726std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005727FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005728 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005729
Owen Andersone50ed302009-08-10 22:56:29 +00005730 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005731
5732 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5734 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005735 }
5736
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5738 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005739 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005740
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005741 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005743 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005744 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005745 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005746 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005747 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005748 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005749
Evan Cheng87c89352007-10-15 20:11:21 +00005750 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5751 // stack slot.
5752 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005753 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005754 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005755 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005756
Evan Cheng0db9fe62006-04-25 20:13:52 +00005757 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005759 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5761 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5762 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005763 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005764
Dan Gohman475871a2008-07-27 21:46:04 +00005765 SDValue Chain = DAG.getEntryNode();
5766 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005767 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005769 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005770 PseudoSourceValue::getFixedStack(SSFI), 0,
5771 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005773 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005774 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5775 };
Dale Johannesenace16102009-02-03 19:33:06 +00005776 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005777 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005778 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005779 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5780 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005781
Evan Cheng0db9fe62006-04-25 20:13:52 +00005782 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005783 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005785
Chris Lattner27a6c732007-11-24 07:07:01 +00005786 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005787}
5788
Dan Gohmand858e902010-04-17 15:26:15 +00005789SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5790 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005791 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 if (Op.getValueType() == MVT::v2i32 &&
5793 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005794 return Op;
5795 }
5796 return SDValue();
5797 }
5798
Eli Friedman948e95a2009-05-23 09:59:16 +00005799 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005800 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005801 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5802 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005803
Chris Lattner27a6c732007-11-24 07:07:01 +00005804 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005805 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005806 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005807}
5808
Dan Gohmand858e902010-04-17 15:26:15 +00005809SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5810 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005811 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5812 SDValue FIST = Vals.first, StackSlot = Vals.second;
5813 assert(FIST.getNode() && "Unexpected failure");
5814
5815 // Load the result.
5816 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005817 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005818}
5819
Dan Gohmand858e902010-04-17 15:26:15 +00005820SDValue X86TargetLowering::LowerFABS(SDValue Op,
5821 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005822 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005823 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005824 EVT VT = Op.getValueType();
5825 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005826 if (VT.isVector())
5827 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005828 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005830 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005831 CV.push_back(C);
5832 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005833 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005834 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005835 CV.push_back(C);
5836 CV.push_back(C);
5837 CV.push_back(C);
5838 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005839 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005840 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005841 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005842 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005843 PseudoSourceValue::getConstantPool(), 0,
5844 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005845 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005846}
5847
Dan Gohmand858e902010-04-17 15:26:15 +00005848SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005849 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005850 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005851 EVT VT = Op.getValueType();
5852 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005853 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005854 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005855 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005857 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005858 CV.push_back(C);
5859 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005860 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005861 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005862 CV.push_back(C);
5863 CV.push_back(C);
5864 CV.push_back(C);
5865 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005866 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005867 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005868 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005869 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005870 PseudoSourceValue::getConstantPool(), 0,
5871 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005872 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005873 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005874 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5875 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005876 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005878 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005879 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005880 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005881}
5882
Dan Gohmand858e902010-04-17 15:26:15 +00005883SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005884 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005885 SDValue Op0 = Op.getOperand(0);
5886 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005887 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005888 EVT VT = Op.getValueType();
5889 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005890
5891 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005892 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005893 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005894 SrcVT = VT;
5895 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005896 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005897 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005898 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005899 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005900 }
5901
5902 // At this point the operands and the result should have the same
5903 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005904
Evan Cheng68c47cb2007-01-05 07:55:56 +00005905 // First get the sign bit of second operand.
5906 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005908 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5909 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005910 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005911 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5912 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5913 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5914 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005915 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005916 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005917 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005918 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005919 PseudoSourceValue::getConstantPool(), 0,
5920 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005921 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005922
5923 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005924 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 // Op0 is MVT::f32, Op1 is MVT::f64.
5926 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5927 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5928 DAG.getConstant(32, MVT::i32));
5929 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5930 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005931 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005932 }
5933
Evan Cheng73d6cf12007-01-05 21:37:56 +00005934 // Clear first operand sign bit.
5935 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005937 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5938 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005939 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005940 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5941 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5942 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5943 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005944 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005945 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005946 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005947 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005948 PseudoSourceValue::getConstantPool(), 0,
5949 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005950 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005951
5952 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005953 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005954}
5955
Dan Gohman076aee32009-03-04 19:44:21 +00005956/// Emit nodes that will be selected as "test Op0,Op0", or something
5957/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005958SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00005959 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00005960 DebugLoc dl = Op.getDebugLoc();
5961
Dan Gohman31125812009-03-07 01:58:32 +00005962 // CF and OF aren't always set the way we want. Determine which
5963 // of these we need.
5964 bool NeedCF = false;
5965 bool NeedOF = false;
5966 switch (X86CC) {
5967 case X86::COND_A: case X86::COND_AE:
5968 case X86::COND_B: case X86::COND_BE:
5969 NeedCF = true;
5970 break;
5971 case X86::COND_G: case X86::COND_GE:
5972 case X86::COND_L: case X86::COND_LE:
5973 case X86::COND_O: case X86::COND_NO:
5974 NeedOF = true;
5975 break;
5976 default: break;
5977 }
5978
Dan Gohman076aee32009-03-04 19:44:21 +00005979 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005980 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5981 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5982 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005983 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005984 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005985 switch (Op.getNode()->getOpcode()) {
5986 case ISD::ADD:
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00005987 // Due to an isel shortcoming, be conservative if this add is
5988 // likely to be selected as part of a load-modify-store
5989 // instruction. When the root node in a match is a store, isel
5990 // doesn't know how to remap non-chain non-flag uses of other
5991 // nodes in the match, such as the ADD in this case. This leads
5992 // to the ADD being left around and reselected, with the result
5993 // being two adds in the output. Alas, even if none our users
5994 // are stores, that doesn't prove we're O.K. Ergo, if we have
5995 // any parents that aren't CopyToReg or SETCC, eschew INC/DEC.
5996 // A better fix seems to require climbing the DAG back to the
5997 // root, and it doesn't seem to be worth the effort.
Dan Gohman076aee32009-03-04 19:44:21 +00005998 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00005999 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6000 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
Dan Gohman076aee32009-03-04 19:44:21 +00006001 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00006002 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006003 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6004 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00006005 if (C->getAPIntValue() == 1) {
6006 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00006007 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00006008 break;
6009 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006010 // An add of negative one (subtract of one) will be selected as a DEC.
6011 if (C->getAPIntValue().isAllOnesValue()) {
6012 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00006013 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006014 break;
6015 }
6016 }
Dan Gohman076aee32009-03-04 19:44:21 +00006017 // Otherwise use a regular EFLAGS-setting add.
6018 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00006019 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006020 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006021 case ISD::AND: {
6022 // If the primary and result isn't used, don't bother using X86ISD::AND,
6023 // because a TEST instruction will be better.
6024 bool NonFlagUse = false;
6025 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00006026 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6027 SDNode *User = *UI;
6028 unsigned UOpNo = UI.getOperandNo();
6029 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6030 // Look pass truncate.
6031 UOpNo = User->use_begin().getOperandNo();
6032 User = *User->use_begin();
6033 }
6034 if (User->getOpcode() != ISD::BRCOND &&
6035 User->getOpcode() != ISD::SETCC &&
6036 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00006037 NonFlagUse = true;
6038 break;
6039 }
Evan Cheng17751da2010-01-07 00:54:06 +00006040 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00006041 if (!NonFlagUse)
6042 break;
6043 }
6044 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00006045 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006046 case ISD::OR:
6047 case ISD::XOR:
6048 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00006049 // likely to be selected as part of a load-modify-store instruction.
6050 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6051 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6052 if (UI->getOpcode() == ISD::STORE)
6053 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006054 // Otherwise use a regular EFLAGS-setting instruction.
6055 switch (Op.getNode()->getOpcode()) {
6056 case ISD::SUB: Opcode = X86ISD::SUB; break;
6057 case ISD::OR: Opcode = X86ISD::OR; break;
6058 case ISD::XOR: Opcode = X86ISD::XOR; break;
6059 case ISD::AND: Opcode = X86ISD::AND; break;
6060 default: llvm_unreachable("unexpected operator!");
6061 }
Dan Gohman51bb4742009-03-05 21:29:28 +00006062 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006063 break;
6064 case X86ISD::ADD:
6065 case X86ISD::SUB:
6066 case X86ISD::INC:
6067 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006068 case X86ISD::OR:
6069 case X86ISD::XOR:
6070 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00006071 return SDValue(Op.getNode(), 1);
6072 default:
6073 default_case:
6074 break;
6075 }
6076 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006077 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00006078 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00006079 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00006080 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00006081 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00006082 DAG.ReplaceAllUsesWith(Op, New);
6083 return SDValue(New.getNode(), 1);
6084 }
6085 }
6086
6087 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00006088 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00006089 DAG.getConstant(0, Op.getValueType()));
6090}
6091
6092/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6093/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006094SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006095 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006096 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6097 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006098 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006099
6100 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006101 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006102}
6103
Evan Chengd40d03e2010-01-06 19:38:29 +00006104/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6105/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006106SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6107 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006108 SDValue Op0 = And.getOperand(0);
6109 SDValue Op1 = And.getOperand(1);
6110 if (Op0.getOpcode() == ISD::TRUNCATE)
6111 Op0 = Op0.getOperand(0);
6112 if (Op1.getOpcode() == ISD::TRUNCATE)
6113 Op1 = Op1.getOperand(0);
6114
Evan Chengd40d03e2010-01-06 19:38:29 +00006115 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006116 if (Op1.getOpcode() == ISD::SHL) {
6117 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6118 if (And10C->getZExtValue() == 1) {
6119 LHS = Op0;
6120 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006121 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006122 } else if (Op0.getOpcode() == ISD::SHL) {
6123 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6124 if (And00C->getZExtValue() == 1) {
6125 LHS = Op1;
6126 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006127 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006128 } else if (Op1.getOpcode() == ISD::Constant) {
6129 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6130 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006131 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6132 LHS = AndLHS.getOperand(0);
6133 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006134 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006135 }
Evan Cheng0488db92007-09-25 01:57:46 +00006136
Evan Chengd40d03e2010-01-06 19:38:29 +00006137 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006138 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006139 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006140 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006141 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006142 // Also promote i16 to i32 for performance / code size reason.
6143 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006144 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006145 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006146
Evan Chengd40d03e2010-01-06 19:38:29 +00006147 // If the operand types disagree, extend the shift amount to match. Since
6148 // BT ignores high bits (like shifts) we can use anyextend.
6149 if (LHS.getValueType() != RHS.getValueType())
6150 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006151
Evan Chengd40d03e2010-01-06 19:38:29 +00006152 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6153 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6154 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6155 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006156 }
6157
Evan Cheng54de3ea2010-01-05 06:52:31 +00006158 return SDValue();
6159}
6160
Dan Gohmand858e902010-04-17 15:26:15 +00006161SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006162 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6163 SDValue Op0 = Op.getOperand(0);
6164 SDValue Op1 = Op.getOperand(1);
6165 DebugLoc dl = Op.getDebugLoc();
6166 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6167
6168 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006169 // Lower (X & (1 << N)) == 0 to BT(X, N).
6170 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6171 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6172 if (Op0.getOpcode() == ISD::AND &&
6173 Op0.hasOneUse() &&
6174 Op1.getOpcode() == ISD::Constant &&
6175 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6176 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6177 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6178 if (NewSetCC.getNode())
6179 return NewSetCC;
6180 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006181
Evan Cheng2c755ba2010-02-27 07:36:59 +00006182 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6183 if (Op0.getOpcode() == X86ISD::SETCC &&
6184 Op1.getOpcode() == ISD::Constant &&
6185 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6186 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6187 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6188 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6189 bool Invert = (CC == ISD::SETNE) ^
6190 cast<ConstantSDNode>(Op1)->isNullValue();
6191 if (Invert)
6192 CCode = X86::GetOppositeBranchCondition(CCode);
6193 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6194 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6195 }
6196
Evan Chenge5b51ac2010-04-17 06:13:15 +00006197 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006198 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006199 if (X86CC == X86::COND_INVALID)
6200 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006201
Evan Cheng552f09a2010-04-26 19:06:11 +00006202 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006203
6204 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006205 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006206 return DAG.getNode(ISD::AND, dl, MVT::i8,
6207 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6208 DAG.getConstant(X86CC, MVT::i8), Cond),
6209 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006210
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6212 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006213}
6214
Dan Gohmand858e902010-04-17 15:26:15 +00006215SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006216 SDValue Cond;
6217 SDValue Op0 = Op.getOperand(0);
6218 SDValue Op1 = Op.getOperand(1);
6219 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006220 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006221 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6222 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006223 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006224
6225 if (isFP) {
6226 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006227 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006228 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6229 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006230 bool Swap = false;
6231
6232 switch (SetCCOpcode) {
6233 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006234 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006235 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006236 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006237 case ISD::SETGT: Swap = true; // Fallthrough
6238 case ISD::SETLT:
6239 case ISD::SETOLT: SSECC = 1; break;
6240 case ISD::SETOGE:
6241 case ISD::SETGE: Swap = true; // Fallthrough
6242 case ISD::SETLE:
6243 case ISD::SETOLE: SSECC = 2; break;
6244 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006245 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006246 case ISD::SETNE: SSECC = 4; break;
6247 case ISD::SETULE: Swap = true;
6248 case ISD::SETUGE: SSECC = 5; break;
6249 case ISD::SETULT: Swap = true;
6250 case ISD::SETUGT: SSECC = 6; break;
6251 case ISD::SETO: SSECC = 7; break;
6252 }
6253 if (Swap)
6254 std::swap(Op0, Op1);
6255
Nate Begemanfb8ead02008-07-25 19:05:58 +00006256 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006257 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006258 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006259 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006260 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6261 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006262 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006263 }
6264 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006265 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006266 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6267 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006268 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006269 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006270 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006271 }
6272 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006273 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006275
Nate Begeman30a0de92008-07-17 16:51:19 +00006276 // We are handling one of the integer comparisons here. Since SSE only has
6277 // GT and EQ comparisons for integer, swapping operands and multiple
6278 // operations may be required for some comparisons.
6279 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6280 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006281
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006283 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 case MVT::v8i8:
6285 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6286 case MVT::v4i16:
6287 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6288 case MVT::v2i32:
6289 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6290 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006291 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006292
Nate Begeman30a0de92008-07-17 16:51:19 +00006293 switch (SetCCOpcode) {
6294 default: break;
6295 case ISD::SETNE: Invert = true;
6296 case ISD::SETEQ: Opc = EQOpc; break;
6297 case ISD::SETLT: Swap = true;
6298 case ISD::SETGT: Opc = GTOpc; break;
6299 case ISD::SETGE: Swap = true;
6300 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6301 case ISD::SETULT: Swap = true;
6302 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6303 case ISD::SETUGE: Swap = true;
6304 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6305 }
6306 if (Swap)
6307 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006308
Nate Begeman30a0de92008-07-17 16:51:19 +00006309 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6310 // bits of the inputs before performing those operations.
6311 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006312 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006313 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6314 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006315 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006316 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6317 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006318 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6319 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006321
Dale Johannesenace16102009-02-03 19:33:06 +00006322 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006323
6324 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006325 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006326 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006327
Nate Begeman30a0de92008-07-17 16:51:19 +00006328 return Result;
6329}
Evan Cheng0488db92007-09-25 01:57:46 +00006330
Evan Cheng370e5342008-12-03 08:38:43 +00006331// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006332static bool isX86LogicalCmp(SDValue Op) {
6333 unsigned Opc = Op.getNode()->getOpcode();
6334 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6335 return true;
6336 if (Op.getResNo() == 1 &&
6337 (Opc == X86ISD::ADD ||
6338 Opc == X86ISD::SUB ||
6339 Opc == X86ISD::SMUL ||
6340 Opc == X86ISD::UMUL ||
6341 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006342 Opc == X86ISD::DEC ||
6343 Opc == X86ISD::OR ||
6344 Opc == X86ISD::XOR ||
6345 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006346 return true;
6347
6348 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006349}
6350
Dan Gohmand858e902010-04-17 15:26:15 +00006351SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006352 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006353 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006354 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006355 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006356
Dan Gohman1a492952009-10-20 16:22:37 +00006357 if (Cond.getOpcode() == ISD::SETCC) {
6358 SDValue NewCond = LowerSETCC(Cond, DAG);
6359 if (NewCond.getNode())
6360 Cond = NewCond;
6361 }
Evan Cheng734503b2006-09-11 02:19:56 +00006362
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006363 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6364 SDValue Op1 = Op.getOperand(1);
6365 SDValue Op2 = Op.getOperand(2);
6366 if (Cond.getOpcode() == X86ISD::SETCC &&
6367 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6368 SDValue Cmp = Cond.getOperand(1);
6369 if (Cmp.getOpcode() == X86ISD::CMP) {
6370 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6371 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6372 ConstantSDNode *RHSC =
6373 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6374 if (N1C && N1C->isAllOnesValue() &&
6375 N2C && N2C->isNullValue() &&
6376 RHSC && RHSC->isNullValue()) {
6377 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006378 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006379 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6380 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6381 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6382 }
6383 }
6384 }
6385
Evan Chengad9c0a32009-12-15 00:53:42 +00006386 // Look pass (and (setcc_carry (cmp ...)), 1).
6387 if (Cond.getOpcode() == ISD::AND &&
6388 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6389 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6390 if (C && C->getAPIntValue() == 1)
6391 Cond = Cond.getOperand(0);
6392 }
6393
Evan Cheng3f41d662007-10-08 22:16:29 +00006394 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6395 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006396 if (Cond.getOpcode() == X86ISD::SETCC ||
6397 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006398 CC = Cond.getOperand(0);
6399
Dan Gohman475871a2008-07-27 21:46:04 +00006400 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006401 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006402 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006403
Evan Cheng3f41d662007-10-08 22:16:29 +00006404 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006405 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006406 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006407 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006408
Chris Lattnerd1980a52009-03-12 06:52:53 +00006409 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6410 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006411 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006412 addTest = false;
6413 }
6414 }
6415
6416 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006417 // Look pass the truncate.
6418 if (Cond.getOpcode() == ISD::TRUNCATE)
6419 Cond = Cond.getOperand(0);
6420
6421 // We know the result of AND is compared against zero. Try to match
6422 // it to BT.
6423 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6424 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6425 if (NewSetCC.getNode()) {
6426 CC = NewSetCC.getOperand(0);
6427 Cond = NewSetCC.getOperand(1);
6428 addTest = false;
6429 }
6430 }
6431 }
6432
6433 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006434 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006435 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006436 }
6437
Evan Cheng0488db92007-09-25 01:57:46 +00006438 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6439 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006440 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6441 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006442 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006443}
6444
Evan Cheng370e5342008-12-03 08:38:43 +00006445// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6446// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6447// from the AND / OR.
6448static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6449 Opc = Op.getOpcode();
6450 if (Opc != ISD::OR && Opc != ISD::AND)
6451 return false;
6452 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6453 Op.getOperand(0).hasOneUse() &&
6454 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6455 Op.getOperand(1).hasOneUse());
6456}
6457
Evan Cheng961d6d42009-02-02 08:19:07 +00006458// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6459// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006460static bool isXor1OfSetCC(SDValue Op) {
6461 if (Op.getOpcode() != ISD::XOR)
6462 return false;
6463 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6464 if (N1C && N1C->getAPIntValue() == 1) {
6465 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6466 Op.getOperand(0).hasOneUse();
6467 }
6468 return false;
6469}
6470
Dan Gohmand858e902010-04-17 15:26:15 +00006471SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006472 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006473 SDValue Chain = Op.getOperand(0);
6474 SDValue Cond = Op.getOperand(1);
6475 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006476 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006477 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006478
Dan Gohman1a492952009-10-20 16:22:37 +00006479 if (Cond.getOpcode() == ISD::SETCC) {
6480 SDValue NewCond = LowerSETCC(Cond, DAG);
6481 if (NewCond.getNode())
6482 Cond = NewCond;
6483 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006484#if 0
6485 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006486 else if (Cond.getOpcode() == X86ISD::ADD ||
6487 Cond.getOpcode() == X86ISD::SUB ||
6488 Cond.getOpcode() == X86ISD::SMUL ||
6489 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006490 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006491#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006492
Evan Chengad9c0a32009-12-15 00:53:42 +00006493 // Look pass (and (setcc_carry (cmp ...)), 1).
6494 if (Cond.getOpcode() == ISD::AND &&
6495 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6496 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6497 if (C && C->getAPIntValue() == 1)
6498 Cond = Cond.getOperand(0);
6499 }
6500
Evan Cheng3f41d662007-10-08 22:16:29 +00006501 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6502 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006503 if (Cond.getOpcode() == X86ISD::SETCC ||
6504 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006505 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006506
Dan Gohman475871a2008-07-27 21:46:04 +00006507 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006508 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006509 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006510 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006511 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006512 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006513 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006514 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006515 default: break;
6516 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006517 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006518 // These can only come from an arithmetic instruction with overflow,
6519 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006520 Cond = Cond.getNode()->getOperand(1);
6521 addTest = false;
6522 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006523 }
Evan Cheng0488db92007-09-25 01:57:46 +00006524 }
Evan Cheng370e5342008-12-03 08:38:43 +00006525 } else {
6526 unsigned CondOpc;
6527 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6528 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006529 if (CondOpc == ISD::OR) {
6530 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6531 // two branches instead of an explicit OR instruction with a
6532 // separate test.
6533 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006534 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006535 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006536 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006537 Chain, Dest, CC, Cmp);
6538 CC = Cond.getOperand(1).getOperand(0);
6539 Cond = Cmp;
6540 addTest = false;
6541 }
6542 } else { // ISD::AND
6543 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6544 // two branches instead of an explicit AND instruction with a
6545 // separate test. However, we only do this if this block doesn't
6546 // have a fall-through edge, because this requires an explicit
6547 // jmp when the condition is false.
6548 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006549 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006550 Op.getNode()->hasOneUse()) {
6551 X86::CondCode CCode =
6552 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6553 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006554 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006555 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6556 // Look for an unconditional branch following this conditional branch.
6557 // We need this because we need to reverse the successors in order
6558 // to implement FCMP_OEQ.
6559 if (User.getOpcode() == ISD::BR) {
6560 SDValue FalseBB = User.getOperand(1);
6561 SDValue NewBR =
6562 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6563 assert(NewBR == User);
6564 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006565
Dale Johannesene4d209d2009-02-03 20:21:25 +00006566 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006567 Chain, Dest, CC, Cmp);
6568 X86::CondCode CCode =
6569 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6570 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006571 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006572 Cond = Cmp;
6573 addTest = false;
6574 }
6575 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006576 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006577 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6578 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6579 // It should be transformed during dag combiner except when the condition
6580 // is set by a arithmetics with overflow node.
6581 X86::CondCode CCode =
6582 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6583 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006584 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006585 Cond = Cond.getOperand(0).getOperand(1);
6586 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006587 }
Evan Cheng0488db92007-09-25 01:57:46 +00006588 }
6589
6590 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006591 // Look pass the truncate.
6592 if (Cond.getOpcode() == ISD::TRUNCATE)
6593 Cond = Cond.getOperand(0);
6594
6595 // We know the result of AND is compared against zero. Try to match
6596 // it to BT.
6597 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6598 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6599 if (NewSetCC.getNode()) {
6600 CC = NewSetCC.getOperand(0);
6601 Cond = NewSetCC.getOperand(1);
6602 addTest = false;
6603 }
6604 }
6605 }
6606
6607 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006608 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006609 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006610 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006611 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006612 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006613}
6614
Anton Korobeynikove060b532007-04-17 19:34:00 +00006615
6616// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6617// Calls to _alloca is needed to probe the stack when allocating more than 4k
6618// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6619// that the guard pages used by the OS virtual memory manager are allocated in
6620// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006621SDValue
6622X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006623 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006624 assert(Subtarget->isTargetCygMing() &&
6625 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006626 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006627
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006628 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006629 SDValue Chain = Op.getOperand(0);
6630 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006631 // FIXME: Ensure alignment here
6632
Dan Gohman475871a2008-07-27 21:46:04 +00006633 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006634
Owen Andersone50ed302009-08-10 22:56:29 +00006635 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006636 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006637
Dale Johannesendd64c412009-02-04 00:33:20 +00006638 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006639 Flag = Chain.getValue(1);
6640
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006641 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006642
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006643 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6644 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006645
Dale Johannesendd64c412009-02-04 00:33:20 +00006646 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006647
Dan Gohman475871a2008-07-27 21:46:04 +00006648 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006649 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006650}
6651
Dan Gohmand858e902010-04-17 15:26:15 +00006652SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006653 MachineFunction &MF = DAG.getMachineFunction();
6654 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6655
Dan Gohman69de1932008-02-06 22:27:42 +00006656 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006657 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006658
Evan Cheng25ab6902006-09-08 06:48:29 +00006659 if (!Subtarget->is64Bit()) {
6660 // vastart just stores the address of the VarArgsFrameIndex slot into the
6661 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006662 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6663 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006664 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6665 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006666 }
6667
6668 // __va_list_tag:
6669 // gp_offset (0 - 6 * 8)
6670 // fp_offset (48 - 48 + 8 * 16)
6671 // overflow_arg_area (point to parameters coming in memory).
6672 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006673 SmallVector<SDValue, 8> MemOps;
6674 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006675 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006676 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006677 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6678 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006679 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006680 MemOps.push_back(Store);
6681
6682 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006683 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006684 FIN, DAG.getIntPtrConstant(4));
6685 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006686 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6687 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006688 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006689 MemOps.push_back(Store);
6690
6691 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006692 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006693 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006694 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6695 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006696 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6697 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006698 MemOps.push_back(Store);
6699
6700 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006701 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006702 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006703 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6704 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006705 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6706 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006707 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006708 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006709 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006710}
6711
Dan Gohmand858e902010-04-17 15:26:15 +00006712SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006713 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6714 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue Chain = Op.getOperand(0);
6716 SDValue SrcPtr = Op.getOperand(1);
6717 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006718
Chris Lattner75361b62010-04-07 22:58:41 +00006719 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006720 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006721}
6722
Dan Gohmand858e902010-04-17 15:26:15 +00006723SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006724 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006725 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006726 SDValue Chain = Op.getOperand(0);
6727 SDValue DstPtr = Op.getOperand(1);
6728 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006729 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6730 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006731 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006732
Dale Johannesendd64c412009-02-04 00:33:20 +00006733 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006734 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6735 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006736}
6737
Dan Gohman475871a2008-07-27 21:46:04 +00006738SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006739X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006740 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006741 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006742 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006743 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006744 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006745 case Intrinsic::x86_sse_comieq_ss:
6746 case Intrinsic::x86_sse_comilt_ss:
6747 case Intrinsic::x86_sse_comile_ss:
6748 case Intrinsic::x86_sse_comigt_ss:
6749 case Intrinsic::x86_sse_comige_ss:
6750 case Intrinsic::x86_sse_comineq_ss:
6751 case Intrinsic::x86_sse_ucomieq_ss:
6752 case Intrinsic::x86_sse_ucomilt_ss:
6753 case Intrinsic::x86_sse_ucomile_ss:
6754 case Intrinsic::x86_sse_ucomigt_ss:
6755 case Intrinsic::x86_sse_ucomige_ss:
6756 case Intrinsic::x86_sse_ucomineq_ss:
6757 case Intrinsic::x86_sse2_comieq_sd:
6758 case Intrinsic::x86_sse2_comilt_sd:
6759 case Intrinsic::x86_sse2_comile_sd:
6760 case Intrinsic::x86_sse2_comigt_sd:
6761 case Intrinsic::x86_sse2_comige_sd:
6762 case Intrinsic::x86_sse2_comineq_sd:
6763 case Intrinsic::x86_sse2_ucomieq_sd:
6764 case Intrinsic::x86_sse2_ucomilt_sd:
6765 case Intrinsic::x86_sse2_ucomile_sd:
6766 case Intrinsic::x86_sse2_ucomigt_sd:
6767 case Intrinsic::x86_sse2_ucomige_sd:
6768 case Intrinsic::x86_sse2_ucomineq_sd: {
6769 unsigned Opc = 0;
6770 ISD::CondCode CC = ISD::SETCC_INVALID;
6771 switch (IntNo) {
6772 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006773 case Intrinsic::x86_sse_comieq_ss:
6774 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775 Opc = X86ISD::COMI;
6776 CC = ISD::SETEQ;
6777 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006778 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006779 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780 Opc = X86ISD::COMI;
6781 CC = ISD::SETLT;
6782 break;
6783 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006784 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006785 Opc = X86ISD::COMI;
6786 CC = ISD::SETLE;
6787 break;
6788 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006789 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 Opc = X86ISD::COMI;
6791 CC = ISD::SETGT;
6792 break;
6793 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006794 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795 Opc = X86ISD::COMI;
6796 CC = ISD::SETGE;
6797 break;
6798 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006799 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 Opc = X86ISD::COMI;
6801 CC = ISD::SETNE;
6802 break;
6803 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006804 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805 Opc = X86ISD::UCOMI;
6806 CC = ISD::SETEQ;
6807 break;
6808 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006809 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006810 Opc = X86ISD::UCOMI;
6811 CC = ISD::SETLT;
6812 break;
6813 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006814 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006815 Opc = X86ISD::UCOMI;
6816 CC = ISD::SETLE;
6817 break;
6818 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006819 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006820 Opc = X86ISD::UCOMI;
6821 CC = ISD::SETGT;
6822 break;
6823 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006824 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006825 Opc = X86ISD::UCOMI;
6826 CC = ISD::SETGE;
6827 break;
6828 case Intrinsic::x86_sse_ucomineq_ss:
6829 case Intrinsic::x86_sse2_ucomineq_sd:
6830 Opc = X86ISD::UCOMI;
6831 CC = ISD::SETNE;
6832 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006833 }
Evan Cheng734503b2006-09-11 02:19:56 +00006834
Dan Gohman475871a2008-07-27 21:46:04 +00006835 SDValue LHS = Op.getOperand(1);
6836 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006837 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006838 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006839 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6840 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6841 DAG.getConstant(X86CC, MVT::i8), Cond);
6842 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006843 }
Eric Christopher71c67532009-07-29 00:28:05 +00006844 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006845 // an integer value, not just an instruction so lower it to the ptest
6846 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006847 case Intrinsic::x86_sse41_ptestz:
6848 case Intrinsic::x86_sse41_ptestc:
6849 case Intrinsic::x86_sse41_ptestnzc:{
6850 unsigned X86CC = 0;
6851 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006852 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006853 case Intrinsic::x86_sse41_ptestz:
6854 // ZF = 1
6855 X86CC = X86::COND_E;
6856 break;
6857 case Intrinsic::x86_sse41_ptestc:
6858 // CF = 1
6859 X86CC = X86::COND_B;
6860 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006861 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006862 // ZF and CF = 0
6863 X86CC = X86::COND_A;
6864 break;
6865 }
Eric Christopherfd179292009-08-27 18:07:15 +00006866
Eric Christopher71c67532009-07-29 00:28:05 +00006867 SDValue LHS = Op.getOperand(1);
6868 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006869 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6870 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6871 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6872 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006873 }
Evan Cheng5759f972008-05-04 09:15:50 +00006874
6875 // Fix vector shift instructions where the last operand is a non-immediate
6876 // i32 value.
6877 case Intrinsic::x86_sse2_pslli_w:
6878 case Intrinsic::x86_sse2_pslli_d:
6879 case Intrinsic::x86_sse2_pslli_q:
6880 case Intrinsic::x86_sse2_psrli_w:
6881 case Intrinsic::x86_sse2_psrli_d:
6882 case Intrinsic::x86_sse2_psrli_q:
6883 case Intrinsic::x86_sse2_psrai_w:
6884 case Intrinsic::x86_sse2_psrai_d:
6885 case Intrinsic::x86_mmx_pslli_w:
6886 case Intrinsic::x86_mmx_pslli_d:
6887 case Intrinsic::x86_mmx_pslli_q:
6888 case Intrinsic::x86_mmx_psrli_w:
6889 case Intrinsic::x86_mmx_psrli_d:
6890 case Intrinsic::x86_mmx_psrli_q:
6891 case Intrinsic::x86_mmx_psrai_w:
6892 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006893 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006894 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006895 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006896
6897 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006898 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006899 switch (IntNo) {
6900 case Intrinsic::x86_sse2_pslli_w:
6901 NewIntNo = Intrinsic::x86_sse2_psll_w;
6902 break;
6903 case Intrinsic::x86_sse2_pslli_d:
6904 NewIntNo = Intrinsic::x86_sse2_psll_d;
6905 break;
6906 case Intrinsic::x86_sse2_pslli_q:
6907 NewIntNo = Intrinsic::x86_sse2_psll_q;
6908 break;
6909 case Intrinsic::x86_sse2_psrli_w:
6910 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6911 break;
6912 case Intrinsic::x86_sse2_psrli_d:
6913 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6914 break;
6915 case Intrinsic::x86_sse2_psrli_q:
6916 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6917 break;
6918 case Intrinsic::x86_sse2_psrai_w:
6919 NewIntNo = Intrinsic::x86_sse2_psra_w;
6920 break;
6921 case Intrinsic::x86_sse2_psrai_d:
6922 NewIntNo = Intrinsic::x86_sse2_psra_d;
6923 break;
6924 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006925 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006926 switch (IntNo) {
6927 case Intrinsic::x86_mmx_pslli_w:
6928 NewIntNo = Intrinsic::x86_mmx_psll_w;
6929 break;
6930 case Intrinsic::x86_mmx_pslli_d:
6931 NewIntNo = Intrinsic::x86_mmx_psll_d;
6932 break;
6933 case Intrinsic::x86_mmx_pslli_q:
6934 NewIntNo = Intrinsic::x86_mmx_psll_q;
6935 break;
6936 case Intrinsic::x86_mmx_psrli_w:
6937 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6938 break;
6939 case Intrinsic::x86_mmx_psrli_d:
6940 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6941 break;
6942 case Intrinsic::x86_mmx_psrli_q:
6943 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6944 break;
6945 case Intrinsic::x86_mmx_psrai_w:
6946 NewIntNo = Intrinsic::x86_mmx_psra_w;
6947 break;
6948 case Intrinsic::x86_mmx_psrai_d:
6949 NewIntNo = Intrinsic::x86_mmx_psra_d;
6950 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006951 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006952 }
6953 break;
6954 }
6955 }
Mon P Wangefa42202009-09-03 19:56:25 +00006956
6957 // The vector shift intrinsics with scalars uses 32b shift amounts but
6958 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6959 // to be zero.
6960 SDValue ShOps[4];
6961 ShOps[0] = ShAmt;
6962 ShOps[1] = DAG.getConstant(0, MVT::i32);
6963 if (ShAmtVT == MVT::v4i32) {
6964 ShOps[2] = DAG.getUNDEF(MVT::i32);
6965 ShOps[3] = DAG.getUNDEF(MVT::i32);
6966 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6967 } else {
6968 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6969 }
6970
Owen Andersone50ed302009-08-10 22:56:29 +00006971 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006972 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006973 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006974 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006975 Op.getOperand(1), ShAmt);
6976 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006977 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006978}
Evan Cheng72261582005-12-20 06:22:03 +00006979
Dan Gohmand858e902010-04-17 15:26:15 +00006980SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
6981 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006982 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6983 MFI->setReturnAddressIsTaken(true);
6984
Bill Wendling64e87322009-01-16 19:25:27 +00006985 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006986 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006987
6988 if (Depth > 0) {
6989 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6990 SDValue Offset =
6991 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006993 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006994 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006995 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006996 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006997 }
6998
6999 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007000 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007001 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007002 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007003}
7004
Dan Gohmand858e902010-04-17 15:26:15 +00007005SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007006 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7007 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007008
Owen Andersone50ed302009-08-10 22:56:29 +00007009 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007010 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007011 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7012 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007013 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007014 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007015 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7016 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007017 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007018}
7019
Dan Gohman475871a2008-07-27 21:46:04 +00007020SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007021 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007022 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007023}
7024
Dan Gohmand858e902010-04-17 15:26:15 +00007025SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007026 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007027 SDValue Chain = Op.getOperand(0);
7028 SDValue Offset = Op.getOperand(1);
7029 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007030 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007031
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007032 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7033 getPointerTy());
7034 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007035
Dale Johannesene4d209d2009-02-03 20:21:25 +00007036 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007037 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007038 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007039 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007040 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007041 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007042
Dale Johannesene4d209d2009-02-03 20:21:25 +00007043 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007045 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007046}
7047
Dan Gohman475871a2008-07-27 21:46:04 +00007048SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007049 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007050 SDValue Root = Op.getOperand(0);
7051 SDValue Trmp = Op.getOperand(1); // trampoline
7052 SDValue FPtr = Op.getOperand(2); // nested function
7053 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007054 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007055
Dan Gohman69de1932008-02-06 22:27:42 +00007056 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007057
7058 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007059 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007060
7061 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007062 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7063 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007064
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007065 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7066 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007067
7068 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7069
7070 // Load the pointer to the nested function into R11.
7071 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007072 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007073 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007074 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007075
Owen Anderson825b72b2009-08-11 20:47:22 +00007076 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7077 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007078 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7079 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007080
7081 // Load the 'nest' parameter value into R10.
7082 // R10 is specified in X86CallingConv.td
7083 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007084 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7085 DAG.getConstant(10, MVT::i64));
7086 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007087 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007088
Owen Anderson825b72b2009-08-11 20:47:22 +00007089 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7090 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007091 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7092 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007093
7094 // Jump to the nested function.
7095 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7097 DAG.getConstant(20, MVT::i64));
7098 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007099 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007100
7101 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7103 DAG.getConstant(22, MVT::i64));
7104 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007105 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007106
Dan Gohman475871a2008-07-27 21:46:04 +00007107 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007108 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007109 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007110 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007111 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007112 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007113 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007114 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007115
7116 switch (CC) {
7117 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007118 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007119 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007120 case CallingConv::X86_StdCall: {
7121 // Pass 'nest' parameter in ECX.
7122 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007123 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007124
7125 // Check that ECX wasn't needed by an 'inreg' parameter.
7126 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007127 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007128
Chris Lattner58d74912008-03-12 17:45:29 +00007129 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007130 unsigned InRegCount = 0;
7131 unsigned Idx = 1;
7132
7133 for (FunctionType::param_iterator I = FTy->param_begin(),
7134 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007135 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007136 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007137 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007138
7139 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007140 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007141 }
7142 }
7143 break;
7144 }
7145 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007146 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007147 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007148 // Pass 'nest' parameter in EAX.
7149 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007150 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007151 break;
7152 }
7153
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SDValue OutChains[4];
7155 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007156
Owen Anderson825b72b2009-08-11 20:47:22 +00007157 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7158 DAG.getConstant(10, MVT::i32));
7159 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007160
Chris Lattnera62fe662010-02-05 19:20:30 +00007161 // This is storing the opcode for MOV32ri.
7162 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007163 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007164 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007166 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007167
Owen Anderson825b72b2009-08-11 20:47:22 +00007168 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7169 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007170 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7171 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007172
Chris Lattnera62fe662010-02-05 19:20:30 +00007173 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7175 DAG.getConstant(5, MVT::i32));
7176 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007177 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007178
Owen Anderson825b72b2009-08-11 20:47:22 +00007179 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7180 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007181 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7182 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007183
Dan Gohman475871a2008-07-27 21:46:04 +00007184 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007185 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007186 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007187 }
7188}
7189
Dan Gohmand858e902010-04-17 15:26:15 +00007190SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7191 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007192 /*
7193 The rounding mode is in bits 11:10 of FPSR, and has the following
7194 settings:
7195 00 Round to nearest
7196 01 Round to -inf
7197 10 Round to +inf
7198 11 Round to 0
7199
7200 FLT_ROUNDS, on the other hand, expects the following:
7201 -1 Undefined
7202 0 Round to 0
7203 1 Round to nearest
7204 2 Round to +inf
7205 3 Round to -inf
7206
7207 To perform the conversion, we do:
7208 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7209 */
7210
7211 MachineFunction &MF = DAG.getMachineFunction();
7212 const TargetMachine &TM = MF.getTarget();
7213 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7214 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007215 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007216 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007217
7218 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007219 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007220 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007221
Owen Anderson825b72b2009-08-11 20:47:22 +00007222 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007223 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007224
7225 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007226 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7227 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007228
7229 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007230 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007231 DAG.getNode(ISD::SRL, dl, MVT::i16,
7232 DAG.getNode(ISD::AND, dl, MVT::i16,
7233 CWD, DAG.getConstant(0x800, MVT::i16)),
7234 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007235 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007236 DAG.getNode(ISD::SRL, dl, MVT::i16,
7237 DAG.getNode(ISD::AND, dl, MVT::i16,
7238 CWD, DAG.getConstant(0x400, MVT::i16)),
7239 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007240
Dan Gohman475871a2008-07-27 21:46:04 +00007241 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007242 DAG.getNode(ISD::AND, dl, MVT::i16,
7243 DAG.getNode(ISD::ADD, dl, MVT::i16,
7244 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7245 DAG.getConstant(1, MVT::i16)),
7246 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007247
7248
Duncan Sands83ec4b62008-06-06 12:08:01 +00007249 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007250 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007251}
7252
Dan Gohmand858e902010-04-17 15:26:15 +00007253SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007254 EVT VT = Op.getValueType();
7255 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007256 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007257 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007258
7259 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007260 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007261 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007262 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007263 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007264 }
Evan Cheng18efe262007-12-14 02:13:44 +00007265
Evan Cheng152804e2007-12-14 08:30:15 +00007266 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007267 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007268 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007269
7270 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007271 SDValue Ops[] = {
7272 Op,
7273 DAG.getConstant(NumBits+NumBits-1, OpVT),
7274 DAG.getConstant(X86::COND_E, MVT::i8),
7275 Op.getValue(1)
7276 };
7277 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007278
7279 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007280 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007281
Owen Anderson825b72b2009-08-11 20:47:22 +00007282 if (VT == MVT::i8)
7283 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007284 return Op;
7285}
7286
Dan Gohmand858e902010-04-17 15:26:15 +00007287SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007288 EVT VT = Op.getValueType();
7289 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007290 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007291 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007292
7293 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007294 if (VT == MVT::i8) {
7295 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007296 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007297 }
Evan Cheng152804e2007-12-14 08:30:15 +00007298
7299 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007301 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007302
7303 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007304 SDValue Ops[] = {
7305 Op,
7306 DAG.getConstant(NumBits, OpVT),
7307 DAG.getConstant(X86::COND_E, MVT::i8),
7308 Op.getValue(1)
7309 };
7310 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007311
Owen Anderson825b72b2009-08-11 20:47:22 +00007312 if (VT == MVT::i8)
7313 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007314 return Op;
7315}
7316
Dan Gohmand858e902010-04-17 15:26:15 +00007317SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007318 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007320 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007321
Mon P Wangaf9b9522008-12-18 21:42:19 +00007322 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7323 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7324 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7325 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7326 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7327 //
7328 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7329 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7330 // return AloBlo + AloBhi + AhiBlo;
7331
7332 SDValue A = Op.getOperand(0);
7333 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007334
Dale Johannesene4d209d2009-02-03 20:21:25 +00007335 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007336 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7337 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007338 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007339 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7340 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007341 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007342 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007343 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007344 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007345 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007346 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007347 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007348 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007349 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007350 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007351 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7352 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007354 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7355 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007356 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7357 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007358 return Res;
7359}
7360
7361
Dan Gohmand858e902010-04-17 15:26:15 +00007362SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007363 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7364 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007365 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7366 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007367 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007368 SDValue LHS = N->getOperand(0);
7369 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007370 unsigned BaseOp = 0;
7371 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007372 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007373
7374 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007375 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007376 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007377 // A subtract of one will be selected as a INC. Note that INC doesn't
7378 // set CF, so we can't do this for UADDO.
7379 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7380 if (C->getAPIntValue() == 1) {
7381 BaseOp = X86ISD::INC;
7382 Cond = X86::COND_O;
7383 break;
7384 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007385 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007386 Cond = X86::COND_O;
7387 break;
7388 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007389 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007390 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007391 break;
7392 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007393 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7394 // set CF, so we can't do this for USUBO.
7395 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7396 if (C->getAPIntValue() == 1) {
7397 BaseOp = X86ISD::DEC;
7398 Cond = X86::COND_O;
7399 break;
7400 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007401 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007402 Cond = X86::COND_O;
7403 break;
7404 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007405 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007406 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007407 break;
7408 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007409 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007410 Cond = X86::COND_O;
7411 break;
7412 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007413 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007414 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007415 break;
7416 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007417
Bill Wendling61edeb52008-12-02 01:06:39 +00007418 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007421
Bill Wendling61edeb52008-12-02 01:06:39 +00007422 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007425
Bill Wendling61edeb52008-12-02 01:06:39 +00007426 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7427 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007428}
7429
Dan Gohmand858e902010-04-17 15:26:15 +00007430SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007431 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007432 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007433 unsigned Reg = 0;
7434 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007436 default:
7437 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 case MVT::i8: Reg = X86::AL; size = 1; break;
7439 case MVT::i16: Reg = X86::AX; size = 2; break;
7440 case MVT::i32: Reg = X86::EAX; size = 4; break;
7441 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007442 assert(Subtarget->is64Bit() && "Node not type legal!");
7443 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007444 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007445 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007446 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007447 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007448 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007449 Op.getOperand(1),
7450 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007452 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007454 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007455 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007456 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007457 return cpOut;
7458}
7459
Duncan Sands1607f052008-12-01 11:39:25 +00007460SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007461 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007462 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007464 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007465 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007466 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007467 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7468 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007469 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007470 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7471 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007472 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007473 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007474 rdx.getValue(1)
7475 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007476 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007477}
7478
Dale Johannesen7d07b482010-05-21 00:52:33 +00007479SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7480 SelectionDAG &DAG) const {
7481 EVT SrcVT = Op.getOperand(0).getValueType();
7482 EVT DstVT = Op.getValueType();
7483 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7484 Subtarget->hasMMX() && !DisableMMX) &&
7485 "Unexpected custom BIT_CONVERT");
7486 assert((DstVT == MVT::i64 ||
7487 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7488 "Unexpected custom BIT_CONVERT");
7489 // i64 <=> MMX conversions are Legal.
7490 if (SrcVT==MVT::i64 && DstVT.isVector())
7491 return Op;
7492 if (DstVT==MVT::i64 && SrcVT.isVector())
7493 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007494 // MMX <=> MMX conversions are Legal.
7495 if (SrcVT.isVector() && DstVT.isVector())
7496 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007497 // All other conversions need to be expanded.
7498 return SDValue();
7499}
Dan Gohmand858e902010-04-17 15:26:15 +00007500SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007501 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007502 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007503 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007504 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007505 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007506 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007507 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007508 Node->getOperand(0),
7509 Node->getOperand(1), negOp,
7510 cast<AtomicSDNode>(Node)->getSrcValue(),
7511 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007512}
7513
Evan Cheng0db9fe62006-04-25 20:13:52 +00007514/// LowerOperation - Provide custom lowering hooks for some operations.
7515///
Dan Gohmand858e902010-04-17 15:26:15 +00007516SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007517 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007518 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007519 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7520 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007521 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007522 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007523 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7524 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7525 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7526 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7527 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7528 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007529 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007530 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007531 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007532 case ISD::SHL_PARTS:
7533 case ISD::SRA_PARTS:
7534 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7535 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007536 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007537 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007538 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007539 case ISD::FABS: return LowerFABS(Op, DAG);
7540 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007541 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007542 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007543 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007544 case ISD::SELECT: return LowerSELECT(Op, DAG);
7545 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007546 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007547 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007548 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007549 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007550 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007551 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7552 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007553 case ISD::FRAME_TO_ARGS_OFFSET:
7554 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007555 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007556 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007557 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007558 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007559 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7560 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007561 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007562 case ISD::SADDO:
7563 case ISD::UADDO:
7564 case ISD::SSUBO:
7565 case ISD::USUBO:
7566 case ISD::SMULO:
7567 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007568 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007569 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007570 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007571}
7572
Duncan Sands1607f052008-12-01 11:39:25 +00007573void X86TargetLowering::
7574ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007575 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007576 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007577 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007579
7580 SDValue Chain = Node->getOperand(0);
7581 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007582 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007583 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007584 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007585 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007586 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007587 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007588 SDValue Result =
7589 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7590 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007591 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007593 Results.push_back(Result.getValue(2));
7594}
7595
Duncan Sands126d9072008-07-04 11:47:58 +00007596/// ReplaceNodeResults - Replace a node with an illegal result type
7597/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007598void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7599 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007600 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007601 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007602 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007603 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007604 assert(false && "Do not know how to custom type legalize this operation!");
7605 return;
7606 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007607 std::pair<SDValue,SDValue> Vals =
7608 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007609 SDValue FIST = Vals.first, StackSlot = Vals.second;
7610 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007611 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007612 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007613 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7614 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007615 }
7616 return;
7617 }
7618 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007619 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007620 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007621 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007622 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007623 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007624 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007625 eax.getValue(2));
7626 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7627 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007629 Results.push_back(edx.getValue(1));
7630 return;
7631 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007632 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007633 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007635 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7637 DAG.getConstant(0, MVT::i32));
7638 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7639 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007640 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7641 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007642 cpInL.getValue(1));
7643 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7645 DAG.getConstant(0, MVT::i32));
7646 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7647 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007648 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007649 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007650 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007651 swapInL.getValue(1));
7652 SDValue Ops[] = { swapInH.getValue(0),
7653 N->getOperand(1),
7654 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007656 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007657 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007659 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007660 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007661 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007663 Results.push_back(cpOutH.getValue(1));
7664 return;
7665 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007666 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007667 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7668 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007669 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007670 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7671 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007672 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007673 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7674 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007675 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007676 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7677 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007678 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007679 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7680 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007681 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007682 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7683 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007684 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007685 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7686 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007687 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007688}
7689
Evan Cheng72261582005-12-20 06:22:03 +00007690const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7691 switch (Opcode) {
7692 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007693 case X86ISD::BSF: return "X86ISD::BSF";
7694 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007695 case X86ISD::SHLD: return "X86ISD::SHLD";
7696 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007697 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007698 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007699 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007700 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007701 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007702 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007703 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7704 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7705 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007706 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007707 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007708 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007709 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007710 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007711 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007712 case X86ISD::COMI: return "X86ISD::COMI";
7713 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007714 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007715 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007716 case X86ISD::CMOV: return "X86ISD::CMOV";
7717 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007718 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007719 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7720 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007721 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007722 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007723 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007724 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007725 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007726 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7727 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007728 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007729 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007730 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007731 case X86ISD::FMAX: return "X86ISD::FMAX";
7732 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007733 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7734 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007735 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007736 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007737 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007738 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007739 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007740 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7741 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007742 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7743 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7744 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7745 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7746 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7747 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007748 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7749 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007750 case X86ISD::VSHL: return "X86ISD::VSHL";
7751 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007752 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7753 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7754 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7755 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7756 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7757 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7758 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7759 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7760 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7761 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007762 case X86ISD::ADD: return "X86ISD::ADD";
7763 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007764 case X86ISD::SMUL: return "X86ISD::SMUL";
7765 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007766 case X86ISD::INC: return "X86ISD::INC";
7767 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007768 case X86ISD::OR: return "X86ISD::OR";
7769 case X86ISD::XOR: return "X86ISD::XOR";
7770 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007771 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007772 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007773 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007774 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007775 }
7776}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007777
Chris Lattnerc9addb72007-03-30 23:15:24 +00007778// isLegalAddressingMode - Return true if the addressing mode represented
7779// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007780bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007781 const Type *Ty) const {
7782 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007783 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007784
Chris Lattnerc9addb72007-03-30 23:15:24 +00007785 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007786 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007787 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007788
Chris Lattnerc9addb72007-03-30 23:15:24 +00007789 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007790 unsigned GVFlags =
7791 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007792
Chris Lattnerdfed4132009-07-10 07:38:24 +00007793 // If a reference to this global requires an extra load, we can't fold it.
7794 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007795 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007796
Chris Lattnerdfed4132009-07-10 07:38:24 +00007797 // If BaseGV requires a register for the PIC base, we cannot also have a
7798 // BaseReg specified.
7799 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007800 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007801
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007802 // If lower 4G is not available, then we must use rip-relative addressing.
7803 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7804 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007805 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007806
Chris Lattnerc9addb72007-03-30 23:15:24 +00007807 switch (AM.Scale) {
7808 case 0:
7809 case 1:
7810 case 2:
7811 case 4:
7812 case 8:
7813 // These scales always work.
7814 break;
7815 case 3:
7816 case 5:
7817 case 9:
7818 // These scales are formed with basereg+scalereg. Only accept if there is
7819 // no basereg yet.
7820 if (AM.HasBaseReg)
7821 return false;
7822 break;
7823 default: // Other stuff never works.
7824 return false;
7825 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007826
Chris Lattnerc9addb72007-03-30 23:15:24 +00007827 return true;
7828}
7829
7830
Evan Cheng2bd122c2007-10-26 01:56:11 +00007831bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007832 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007833 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007834 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7835 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007836 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007837 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007838 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007839}
7840
Owen Andersone50ed302009-08-10 22:56:29 +00007841bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007842 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007843 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007844 unsigned NumBits1 = VT1.getSizeInBits();
7845 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007846 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007847 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007848 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007849}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007850
Dan Gohman97121ba2009-04-08 00:15:30 +00007851bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007852 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007853 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007854}
7855
Owen Andersone50ed302009-08-10 22:56:29 +00007856bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007857 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007858 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007859}
7860
Owen Andersone50ed302009-08-10 22:56:29 +00007861bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007862 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007863 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007864}
7865
Evan Cheng60c07e12006-07-05 22:17:51 +00007866/// isShuffleMaskLegal - Targets can use this to indicate that they only
7867/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7868/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7869/// are assumed to be legal.
7870bool
Eric Christopherfd179292009-08-27 18:07:15 +00007871X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007872 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007873 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007874 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007875 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007876
Nate Begemana09008b2009-10-19 02:17:23 +00007877 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007878 return (VT.getVectorNumElements() == 2 ||
7879 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7880 isMOVLMask(M, VT) ||
7881 isSHUFPMask(M, VT) ||
7882 isPSHUFDMask(M, VT) ||
7883 isPSHUFHWMask(M, VT) ||
7884 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007885 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007886 isUNPCKLMask(M, VT) ||
7887 isUNPCKHMask(M, VT) ||
7888 isUNPCKL_v_undef_Mask(M, VT) ||
7889 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007890}
7891
Dan Gohman7d8143f2008-04-09 20:09:42 +00007892bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007893X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007894 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007895 unsigned NumElts = VT.getVectorNumElements();
7896 // FIXME: This collection of masks seems suspect.
7897 if (NumElts == 2)
7898 return true;
7899 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7900 return (isMOVLMask(Mask, VT) ||
7901 isCommutedMOVLMask(Mask, VT, true) ||
7902 isSHUFPMask(Mask, VT) ||
7903 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007904 }
7905 return false;
7906}
7907
7908//===----------------------------------------------------------------------===//
7909// X86 Scheduler Hooks
7910//===----------------------------------------------------------------------===//
7911
Mon P Wang63307c32008-05-05 19:05:59 +00007912// private utility function
7913MachineBasicBlock *
7914X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7915 MachineBasicBlock *MBB,
7916 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007917 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007918 unsigned LoadOpc,
7919 unsigned CXchgOpc,
7920 unsigned copyOpc,
7921 unsigned notOpc,
7922 unsigned EAXreg,
7923 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007924 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007925 // For the atomic bitwise operator, we generate
7926 // thisMBB:
7927 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007928 // ld t1 = [bitinstr.addr]
7929 // op t2 = t1, [bitinstr.val]
7930 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007931 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7932 // bz newMBB
7933 // fallthrough -->nextMBB
7934 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7935 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007936 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007937 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007938
Mon P Wang63307c32008-05-05 19:05:59 +00007939 /// First build the CFG
7940 MachineFunction *F = MBB->getParent();
7941 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007942 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7943 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7944 F->insert(MBBIter, newMBB);
7945 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007946
Mon P Wang63307c32008-05-05 19:05:59 +00007947 // Move all successors to thisMBB to nextMBB
7948 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007949
Mon P Wang63307c32008-05-05 19:05:59 +00007950 // Update thisMBB to fall through to newMBB
7951 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007952
Mon P Wang63307c32008-05-05 19:05:59 +00007953 // newMBB jumps to itself and fall through to nextMBB
7954 newMBB->addSuccessor(nextMBB);
7955 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007956
Mon P Wang63307c32008-05-05 19:05:59 +00007957 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007958 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007959 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007960 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007961 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007962 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007963 int numArgs = bInstr->getNumOperands() - 1;
7964 for (int i=0; i < numArgs; ++i)
7965 argOpers[i] = &bInstr->getOperand(i+1);
7966
7967 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007968 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7969 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007970
Dale Johannesen140be2d2008-08-19 18:47:28 +00007971 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007972 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007973 for (int i=0; i <= lastAddrIndx; ++i)
7974 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007975
Dale Johannesen140be2d2008-08-19 18:47:28 +00007976 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007977 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007978 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007979 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007980 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007981 tt = t1;
7982
Dale Johannesen140be2d2008-08-19 18:47:28 +00007983 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007984 assert((argOpers[valArgIndx]->isReg() ||
7985 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007986 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007987 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007988 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007989 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007990 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007991 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007992 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007993
Dale Johannesene4d209d2009-02-03 20:21:25 +00007994 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007995 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007996
Dale Johannesene4d209d2009-02-03 20:21:25 +00007997 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007998 for (int i=0; i <= lastAddrIndx; ++i)
7999 (*MIB).addOperand(*argOpers[i]);
8000 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008001 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008002 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8003 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008004
Dale Johannesene4d209d2009-02-03 20:21:25 +00008005 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008006 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008007
Mon P Wang63307c32008-05-05 19:05:59 +00008008 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008009 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008010
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008011 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008012 return nextMBB;
8013}
8014
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008015// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008016MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008017X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8018 MachineBasicBlock *MBB,
8019 unsigned regOpcL,
8020 unsigned regOpcH,
8021 unsigned immOpcL,
8022 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008023 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008024 // For the atomic bitwise operator, we generate
8025 // thisMBB (instructions are in pairs, except cmpxchg8b)
8026 // ld t1,t2 = [bitinstr.addr]
8027 // newMBB:
8028 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8029 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008030 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008031 // mov ECX, EBX <- t5, t6
8032 // mov EAX, EDX <- t1, t2
8033 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8034 // mov t3, t4 <- EAX, EDX
8035 // bz newMBB
8036 // result in out1, out2
8037 // fallthrough -->nextMBB
8038
8039 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8040 const unsigned LoadOpc = X86::MOV32rm;
8041 const unsigned copyOpc = X86::MOV32rr;
8042 const unsigned NotOpc = X86::NOT32r;
8043 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8044 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8045 MachineFunction::iterator MBBIter = MBB;
8046 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008047
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008048 /// First build the CFG
8049 MachineFunction *F = MBB->getParent();
8050 MachineBasicBlock *thisMBB = MBB;
8051 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8052 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8053 F->insert(MBBIter, newMBB);
8054 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008055
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008056 // Move all successors to thisMBB to nextMBB
8057 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008058
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008059 // Update thisMBB to fall through to newMBB
8060 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008061
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008062 // newMBB jumps to itself and fall through to nextMBB
8063 newMBB->addSuccessor(nextMBB);
8064 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008065
Dale Johannesene4d209d2009-02-03 20:21:25 +00008066 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008067 // Insert instructions into newMBB based on incoming instruction
8068 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008069 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008070 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008071 MachineOperand& dest1Oper = bInstr->getOperand(0);
8072 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008073 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008074 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008075 argOpers[i] = &bInstr->getOperand(i+2);
8076
Dan Gohman71ea4e52010-05-14 21:01:44 +00008077 // We use some of the operands multiple times, so conservatively just
8078 // clear any kill flags that might be present.
8079 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8080 argOpers[i]->setIsKill(false);
8081 }
8082
Evan Chengad5b52f2010-01-08 19:14:57 +00008083 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008084 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008085
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008087 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088 for (int i=0; i <= lastAddrIndx; ++i)
8089 (*MIB).addOperand(*argOpers[i]);
8090 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008091 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008092 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008093 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008095 MachineOperand newOp3 = *(argOpers[3]);
8096 if (newOp3.isImm())
8097 newOp3.setImm(newOp3.getImm()+4);
8098 else
8099 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008100 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008101 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008102
8103 // t3/4 are defined later, at the bottom of the loop
8104 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8105 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008106 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008107 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008108 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008109 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8110
Evan Cheng306b4ca2010-01-08 23:41:50 +00008111 // The subsequent operations should be using the destination registers of
8112 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008113 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008114 t1 = F->getRegInfo().createVirtualRegister(RC);
8115 t2 = F->getRegInfo().createVirtualRegister(RC);
8116 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8117 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008118 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008119 t1 = dest1Oper.getReg();
8120 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008121 }
8122
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008123 int valArgIndx = lastAddrIndx + 1;
8124 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008125 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008126 "invalid operand");
8127 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8128 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008129 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008130 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008131 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008132 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008133 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008134 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008135 (*MIB).addOperand(*argOpers[valArgIndx]);
8136 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008137 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008138 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008139 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008140 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008141 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008142 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008143 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008144 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008145 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008146 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147
Dale Johannesene4d209d2009-02-03 20:21:25 +00008148 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008149 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008150 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008151 MIB.addReg(t2);
8152
Dale Johannesene4d209d2009-02-03 20:21:25 +00008153 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008154 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008155 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008156 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008157
Dale Johannesene4d209d2009-02-03 20:21:25 +00008158 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008159 for (int i=0; i <= lastAddrIndx; ++i)
8160 (*MIB).addOperand(*argOpers[i]);
8161
8162 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008163 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8164 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165
Dale Johannesene4d209d2009-02-03 20:21:25 +00008166 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008167 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008168 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008169 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008170
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008171 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008172 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173
8174 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8175 return nextMBB;
8176}
8177
8178// private utility function
8179MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008180X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8181 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008182 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008183 // For the atomic min/max operator, we generate
8184 // thisMBB:
8185 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008186 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008187 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008188 // cmp t1, t2
8189 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008190 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008191 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8192 // bz newMBB
8193 // fallthrough -->nextMBB
8194 //
8195 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8196 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008197 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008198 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008199
Mon P Wang63307c32008-05-05 19:05:59 +00008200 /// First build the CFG
8201 MachineFunction *F = MBB->getParent();
8202 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008203 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8204 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8205 F->insert(MBBIter, newMBB);
8206 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008207
Dan Gohmand6708ea2009-08-15 01:38:56 +00008208 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008209 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008210
Mon P Wang63307c32008-05-05 19:05:59 +00008211 // Update thisMBB to fall through to newMBB
8212 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008213
Mon P Wang63307c32008-05-05 19:05:59 +00008214 // newMBB jumps to newMBB and fall through to nextMBB
8215 newMBB->addSuccessor(nextMBB);
8216 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008217
Dale Johannesene4d209d2009-02-03 20:21:25 +00008218 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008219 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008220 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008221 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008222 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008223 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008224 int numArgs = mInstr->getNumOperands() - 1;
8225 for (int i=0; i < numArgs; ++i)
8226 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008227
Mon P Wang63307c32008-05-05 19:05:59 +00008228 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008229 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8230 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008231
Mon P Wangab3e7472008-05-05 22:56:23 +00008232 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008233 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008234 for (int i=0; i <= lastAddrIndx; ++i)
8235 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008236
Mon P Wang63307c32008-05-05 19:05:59 +00008237 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008238 assert((argOpers[valArgIndx]->isReg() ||
8239 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008240 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008241
8242 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008243 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008244 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008245 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008246 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008247 (*MIB).addOperand(*argOpers[valArgIndx]);
8248
Dale Johannesene4d209d2009-02-03 20:21:25 +00008249 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008250 MIB.addReg(t1);
8251
Dale Johannesene4d209d2009-02-03 20:21:25 +00008252 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008253 MIB.addReg(t1);
8254 MIB.addReg(t2);
8255
8256 // Generate movc
8257 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008258 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008259 MIB.addReg(t2);
8260 MIB.addReg(t1);
8261
8262 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008263 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008264 for (int i=0; i <= lastAddrIndx; ++i)
8265 (*MIB).addOperand(*argOpers[i]);
8266 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008267 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008268 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8269 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008270
Dale Johannesene4d209d2009-02-03 20:21:25 +00008271 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008272 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008273
Mon P Wang63307c32008-05-05 19:05:59 +00008274 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008275 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008276
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008277 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008278 return nextMBB;
8279}
8280
Eric Christopherf83a5de2009-08-27 18:08:16 +00008281// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8282// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008283MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008284X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008285 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008286
8287 MachineFunction *F = BB->getParent();
8288 DebugLoc dl = MI->getDebugLoc();
8289 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8290
8291 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008292 if (memArg)
8293 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8294 else
8295 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008296
8297 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8298
8299 for (unsigned i = 0; i < numArgs; ++i) {
8300 MachineOperand &Op = MI->getOperand(i+1);
8301
8302 if (!(Op.isReg() && Op.isImplicit()))
8303 MIB.addOperand(Op);
8304 }
8305
8306 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8307 .addReg(X86::XMM0);
8308
8309 F->DeleteMachineInstr(MI);
8310
8311 return BB;
8312}
8313
8314MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008315X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8316 MachineInstr *MI,
8317 MachineBasicBlock *MBB) const {
8318 // Emit code to save XMM registers to the stack. The ABI says that the
8319 // number of registers to save is given in %al, so it's theoretically
8320 // possible to do an indirect jump trick to avoid saving all of them,
8321 // however this code takes a simpler approach and just executes all
8322 // of the stores if %al is non-zero. It's less code, and it's probably
8323 // easier on the hardware branch predictor, and stores aren't all that
8324 // expensive anyway.
8325
8326 // Create the new basic blocks. One block contains all the XMM stores,
8327 // and one block is the final destination regardless of whether any
8328 // stores were performed.
8329 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8330 MachineFunction *F = MBB->getParent();
8331 MachineFunction::iterator MBBIter = MBB;
8332 ++MBBIter;
8333 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8334 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8335 F->insert(MBBIter, XMMSaveMBB);
8336 F->insert(MBBIter, EndMBB);
8337
8338 // Set up the CFG.
8339 // Move any original successors of MBB to the end block.
8340 EndMBB->transferSuccessors(MBB);
8341 // The original block will now fall through to the XMM save block.
8342 MBB->addSuccessor(XMMSaveMBB);
8343 // The XMMSaveMBB will fall through to the end block.
8344 XMMSaveMBB->addSuccessor(EndMBB);
8345
8346 // Now add the instructions.
8347 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8348 DebugLoc DL = MI->getDebugLoc();
8349
8350 unsigned CountReg = MI->getOperand(0).getReg();
8351 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8352 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8353
8354 if (!Subtarget->isTargetWin64()) {
8355 // If %al is 0, branch around the XMM save block.
8356 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008357 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008358 MBB->addSuccessor(EndMBB);
8359 }
8360
8361 // In the XMM save block, save all the XMM argument registers.
8362 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8363 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008364 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008365 F->getMachineMemOperand(
8366 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8367 MachineMemOperand::MOStore, Offset,
8368 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008369 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8370 .addFrameIndex(RegSaveFrameIndex)
8371 .addImm(/*Scale=*/1)
8372 .addReg(/*IndexReg=*/0)
8373 .addImm(/*Disp=*/Offset)
8374 .addReg(/*Segment=*/0)
8375 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008376 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008377 }
8378
8379 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8380
8381 return EndMBB;
8382}
Mon P Wang63307c32008-05-05 19:05:59 +00008383
Evan Cheng60c07e12006-07-05 22:17:51 +00008384MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008385X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008386 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008387 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8388 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008389
Chris Lattner52600972009-09-02 05:57:00 +00008390 // To "insert" a SELECT_CC instruction, we actually have to insert the
8391 // diamond control-flow pattern. The incoming instruction knows the
8392 // destination vreg to set, the condition code register to branch on, the
8393 // true/false values to select between, and a branch opcode to use.
8394 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8395 MachineFunction::iterator It = BB;
8396 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008397
Chris Lattner52600972009-09-02 05:57:00 +00008398 // thisMBB:
8399 // ...
8400 // TrueVal = ...
8401 // cmpTY ccX, r1, r2
8402 // bCC copy1MBB
8403 // fallthrough --> copy0MBB
8404 MachineBasicBlock *thisMBB = BB;
8405 MachineFunction *F = BB->getParent();
8406 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8407 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8408 unsigned Opc =
8409 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8410 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8411 F->insert(It, copy0MBB);
8412 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008413 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008414 // block to the new block which will contain the Phi node for the select.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008415 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008416 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00008417 sinkMBB->addSuccessor(*I);
Evan Chengce319102009-09-19 09:51:03 +00008418 // Next, remove all successors of the current block, and add the true
8419 // and fallthrough blocks as its successors.
8420 while (!BB->succ_empty())
8421 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008422 // Add the true and fallthrough blocks as its successors.
8423 BB->addSuccessor(copy0MBB);
8424 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008425
Chris Lattner52600972009-09-02 05:57:00 +00008426 // copy0MBB:
8427 // %FalseValue = ...
8428 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008429 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008430
Chris Lattner52600972009-09-02 05:57:00 +00008431 // sinkMBB:
8432 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8433 // ...
Dan Gohman3335a222010-04-30 20:14:26 +00008434 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008435 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8436 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8437
8438 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008439 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008440}
8441
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008442MachineBasicBlock *
8443X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008444 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008445 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8446 DebugLoc DL = MI->getDebugLoc();
8447 MachineFunction *F = BB->getParent();
8448
8449 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8450 // non-trivial part is impdef of ESP.
8451 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8452 // mingw-w64.
8453
8454 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8455 .addExternalSymbol("_alloca")
8456 .addReg(X86::EAX, RegState::Implicit)
8457 .addReg(X86::ESP, RegState::Implicit)
8458 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8459 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8460
8461 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8462 return BB;
8463}
Chris Lattner52600972009-09-02 05:57:00 +00008464
8465MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008466X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008467 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008468 switch (MI->getOpcode()) {
8469 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008470 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008471 return EmitLoweredMingwAlloca(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008472 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008473 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008474 case X86::CMOV_FR32:
8475 case X86::CMOV_FR64:
8476 case X86::CMOV_V4F32:
8477 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008478 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008479 case X86::CMOV_GR16:
8480 case X86::CMOV_GR32:
8481 case X86::CMOV_RFP32:
8482 case X86::CMOV_RFP64:
8483 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008484 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008485
Dale Johannesen849f2142007-07-03 00:53:03 +00008486 case X86::FP32_TO_INT16_IN_MEM:
8487 case X86::FP32_TO_INT32_IN_MEM:
8488 case X86::FP32_TO_INT64_IN_MEM:
8489 case X86::FP64_TO_INT16_IN_MEM:
8490 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008491 case X86::FP64_TO_INT64_IN_MEM:
8492 case X86::FP80_TO_INT16_IN_MEM:
8493 case X86::FP80_TO_INT32_IN_MEM:
8494 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008495 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8496 DebugLoc DL = MI->getDebugLoc();
8497
Evan Cheng60c07e12006-07-05 22:17:51 +00008498 // Change the floating point control register to use "round towards zero"
8499 // mode when truncating to an integer value.
8500 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008501 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008502 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008503
8504 // Load the old value of the high byte of the control word...
8505 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008506 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008507 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008508 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008509
8510 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008511 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008512 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008513
8514 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008515 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008516
8517 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008518 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008519 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008520
8521 // Get the X86 opcode to use.
8522 unsigned Opc;
8523 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008524 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008525 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8526 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8527 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8528 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8529 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8530 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008531 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8532 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8533 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008534 }
8535
8536 X86AddressMode AM;
8537 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008538 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008539 AM.BaseType = X86AddressMode::RegBase;
8540 AM.Base.Reg = Op.getReg();
8541 } else {
8542 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008543 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008544 }
8545 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008546 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008547 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008548 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008549 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008550 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008551 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008552 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008553 AM.GV = Op.getGlobal();
8554 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008555 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008556 }
Chris Lattner52600972009-09-02 05:57:00 +00008557 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008558 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008559
8560 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008561 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008562
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008563 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008564 return BB;
8565 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008566 // String/text processing lowering.
8567 case X86::PCMPISTRM128REG:
8568 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8569 case X86::PCMPISTRM128MEM:
8570 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8571 case X86::PCMPESTRM128REG:
8572 return EmitPCMP(MI, BB, 5, false /* in mem */);
8573 case X86::PCMPESTRM128MEM:
8574 return EmitPCMP(MI, BB, 5, true /* in mem */);
8575
8576 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008577 case X86::ATOMAND32:
8578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008579 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008580 X86::LCMPXCHG32, X86::MOV32rr,
8581 X86::NOT32r, X86::EAX,
8582 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008583 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008584 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8585 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008586 X86::LCMPXCHG32, X86::MOV32rr,
8587 X86::NOT32r, X86::EAX,
8588 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008589 case X86::ATOMXOR32:
8590 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008591 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008592 X86::LCMPXCHG32, X86::MOV32rr,
8593 X86::NOT32r, X86::EAX,
8594 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008595 case X86::ATOMNAND32:
8596 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008597 X86::AND32ri, X86::MOV32rm,
8598 X86::LCMPXCHG32, X86::MOV32rr,
8599 X86::NOT32r, X86::EAX,
8600 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008601 case X86::ATOMMIN32:
8602 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8603 case X86::ATOMMAX32:
8604 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8605 case X86::ATOMUMIN32:
8606 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8607 case X86::ATOMUMAX32:
8608 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008609
8610 case X86::ATOMAND16:
8611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8612 X86::AND16ri, X86::MOV16rm,
8613 X86::LCMPXCHG16, X86::MOV16rr,
8614 X86::NOT16r, X86::AX,
8615 X86::GR16RegisterClass);
8616 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008617 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008618 X86::OR16ri, X86::MOV16rm,
8619 X86::LCMPXCHG16, X86::MOV16rr,
8620 X86::NOT16r, X86::AX,
8621 X86::GR16RegisterClass);
8622 case X86::ATOMXOR16:
8623 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8624 X86::XOR16ri, X86::MOV16rm,
8625 X86::LCMPXCHG16, X86::MOV16rr,
8626 X86::NOT16r, X86::AX,
8627 X86::GR16RegisterClass);
8628 case X86::ATOMNAND16:
8629 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8630 X86::AND16ri, X86::MOV16rm,
8631 X86::LCMPXCHG16, X86::MOV16rr,
8632 X86::NOT16r, X86::AX,
8633 X86::GR16RegisterClass, true);
8634 case X86::ATOMMIN16:
8635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8636 case X86::ATOMMAX16:
8637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8638 case X86::ATOMUMIN16:
8639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8640 case X86::ATOMUMAX16:
8641 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8642
8643 case X86::ATOMAND8:
8644 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8645 X86::AND8ri, X86::MOV8rm,
8646 X86::LCMPXCHG8, X86::MOV8rr,
8647 X86::NOT8r, X86::AL,
8648 X86::GR8RegisterClass);
8649 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008650 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008651 X86::OR8ri, X86::MOV8rm,
8652 X86::LCMPXCHG8, X86::MOV8rr,
8653 X86::NOT8r, X86::AL,
8654 X86::GR8RegisterClass);
8655 case X86::ATOMXOR8:
8656 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8657 X86::XOR8ri, X86::MOV8rm,
8658 X86::LCMPXCHG8, X86::MOV8rr,
8659 X86::NOT8r, X86::AL,
8660 X86::GR8RegisterClass);
8661 case X86::ATOMNAND8:
8662 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8663 X86::AND8ri, X86::MOV8rm,
8664 X86::LCMPXCHG8, X86::MOV8rr,
8665 X86::NOT8r, X86::AL,
8666 X86::GR8RegisterClass, true);
8667 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008668 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008669 case X86::ATOMAND64:
8670 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008671 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008672 X86::LCMPXCHG64, X86::MOV64rr,
8673 X86::NOT64r, X86::RAX,
8674 X86::GR64RegisterClass);
8675 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008676 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8677 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008678 X86::LCMPXCHG64, X86::MOV64rr,
8679 X86::NOT64r, X86::RAX,
8680 X86::GR64RegisterClass);
8681 case X86::ATOMXOR64:
8682 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008683 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008684 X86::LCMPXCHG64, X86::MOV64rr,
8685 X86::NOT64r, X86::RAX,
8686 X86::GR64RegisterClass);
8687 case X86::ATOMNAND64:
8688 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8689 X86::AND64ri32, X86::MOV64rm,
8690 X86::LCMPXCHG64, X86::MOV64rr,
8691 X86::NOT64r, X86::RAX,
8692 X86::GR64RegisterClass, true);
8693 case X86::ATOMMIN64:
8694 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8695 case X86::ATOMMAX64:
8696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8697 case X86::ATOMUMIN64:
8698 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8699 case X86::ATOMUMAX64:
8700 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008701
8702 // This group does 64-bit operations on a 32-bit host.
8703 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008704 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008705 X86::AND32rr, X86::AND32rr,
8706 X86::AND32ri, X86::AND32ri,
8707 false);
8708 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008709 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008710 X86::OR32rr, X86::OR32rr,
8711 X86::OR32ri, X86::OR32ri,
8712 false);
8713 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008714 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008715 X86::XOR32rr, X86::XOR32rr,
8716 X86::XOR32ri, X86::XOR32ri,
8717 false);
8718 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008719 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008720 X86::AND32rr, X86::AND32rr,
8721 X86::AND32ri, X86::AND32ri,
8722 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008723 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008724 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008725 X86::ADD32rr, X86::ADC32rr,
8726 X86::ADD32ri, X86::ADC32ri,
8727 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008728 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008729 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008730 X86::SUB32rr, X86::SBB32rr,
8731 X86::SUB32ri, X86::SBB32ri,
8732 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008733 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008734 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008735 X86::MOV32rr, X86::MOV32rr,
8736 X86::MOV32ri, X86::MOV32ri,
8737 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008738 case X86::VASTART_SAVE_XMM_REGS:
8739 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008740 }
8741}
8742
8743//===----------------------------------------------------------------------===//
8744// X86 Optimization Hooks
8745//===----------------------------------------------------------------------===//
8746
Dan Gohman475871a2008-07-27 21:46:04 +00008747void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008748 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008749 APInt &KnownZero,
8750 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008751 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008752 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008753 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008754 assert((Opc >= ISD::BUILTIN_OP_END ||
8755 Opc == ISD::INTRINSIC_WO_CHAIN ||
8756 Opc == ISD::INTRINSIC_W_CHAIN ||
8757 Opc == ISD::INTRINSIC_VOID) &&
8758 "Should use MaskedValueIsZero if you don't know whether Op"
8759 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008760
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008761 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008762 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008763 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008764 case X86ISD::ADD:
8765 case X86ISD::SUB:
8766 case X86ISD::SMUL:
8767 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008768 case X86ISD::INC:
8769 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008770 case X86ISD::OR:
8771 case X86ISD::XOR:
8772 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008773 // These nodes' second result is a boolean.
8774 if (Op.getResNo() == 0)
8775 break;
8776 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008777 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008778 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8779 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008780 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008781 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008782}
Chris Lattner259e97c2006-01-31 19:43:35 +00008783
Evan Cheng206ee9d2006-07-07 08:33:52 +00008784/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008785/// node is a GlobalAddress + offset.
8786bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008787 const GlobalValue* &GA,
8788 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008789 if (N->getOpcode() == X86ISD::Wrapper) {
8790 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008791 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008792 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008793 return true;
8794 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008795 }
Evan Chengad4196b2008-05-12 19:56:52 +00008796 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008797}
8798
Evan Cheng206ee9d2006-07-07 08:33:52 +00008799/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8800/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8801/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008802/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008803static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008804 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008805 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008806 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008807 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008808
Eli Friedman7a5e5552009-06-07 06:52:44 +00008809 if (VT.getSizeInBits() != 128)
8810 return SDValue();
8811
Nate Begemanfdea31a2010-03-24 20:49:50 +00008812 SmallVector<SDValue, 16> Elts;
8813 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8814 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8815
8816 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008817}
Evan Chengd880b972008-05-09 21:53:03 +00008818
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008819/// PerformShuffleCombine - Detect vector gather/scatter index generation
8820/// and convert it from being a bunch of shuffles and extracts to a simple
8821/// store and scalar loads to extract the elements.
8822static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8823 const TargetLowering &TLI) {
8824 SDValue InputVector = N->getOperand(0);
8825
8826 // Only operate on vectors of 4 elements, where the alternative shuffling
8827 // gets to be more expensive.
8828 if (InputVector.getValueType() != MVT::v4i32)
8829 return SDValue();
8830
8831 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8832 // single use which is a sign-extend or zero-extend, and all elements are
8833 // used.
8834 SmallVector<SDNode *, 4> Uses;
8835 unsigned ExtractedElements = 0;
8836 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8837 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8838 if (UI.getUse().getResNo() != InputVector.getResNo())
8839 return SDValue();
8840
8841 SDNode *Extract = *UI;
8842 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8843 return SDValue();
8844
8845 if (Extract->getValueType(0) != MVT::i32)
8846 return SDValue();
8847 if (!Extract->hasOneUse())
8848 return SDValue();
8849 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8850 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8851 return SDValue();
8852 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8853 return SDValue();
8854
8855 // Record which element was extracted.
8856 ExtractedElements |=
8857 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8858
8859 Uses.push_back(Extract);
8860 }
8861
8862 // If not all the elements were used, this may not be worthwhile.
8863 if (ExtractedElements != 15)
8864 return SDValue();
8865
8866 // Ok, we've now decided to do the transformation.
8867 DebugLoc dl = InputVector.getDebugLoc();
8868
8869 // Store the value to a temporary stack slot.
8870 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8871 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8872 false, false, 0);
8873
8874 // Replace each use (extract) with a load of the appropriate element.
8875 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8876 UE = Uses.end(); UI != UE; ++UI) {
8877 SDNode *Extract = *UI;
8878
8879 // Compute the element's address.
8880 SDValue Idx = Extract->getOperand(1);
8881 unsigned EltSize =
8882 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8883 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8884 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8885
8886 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8887
8888 // Load the scalar.
8889 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8890 NULL, 0, false, false, 0);
8891
8892 // Replace the exact with the load.
8893 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8894 }
8895
8896 // The replacement was made in place; don't return anything.
8897 return SDValue();
8898}
8899
Chris Lattner83e6c992006-10-04 06:57:07 +00008900/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008901static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008902 const X86Subtarget *Subtarget) {
8903 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008904 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008905 // Get the LHS/RHS of the select.
8906 SDValue LHS = N->getOperand(1);
8907 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008908
Dan Gohman670e5392009-09-21 18:03:22 +00008909 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008910 // instructions match the semantics of the common C idiom x<y?x:y but not
8911 // x<=y?x:y, because of how they handle negative zero (which can be
8912 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008913 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008914 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008915 Cond.getOpcode() == ISD::SETCC) {
8916 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008917
Chris Lattner47b4ce82009-03-11 05:48:52 +00008918 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008919 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008920 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8921 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008922 switch (CC) {
8923 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008924 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008925 // Converting this to a min would handle NaNs incorrectly, and swapping
8926 // the operands would cause it to handle comparisons between positive
8927 // and negative zero incorrectly.
8928 if (!FiniteOnlyFPMath() &&
8929 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8930 if (!UnsafeFPMath &&
8931 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8932 break;
8933 std::swap(LHS, RHS);
8934 }
Dan Gohman670e5392009-09-21 18:03:22 +00008935 Opcode = X86ISD::FMIN;
8936 break;
8937 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008938 // Converting this to a min would handle comparisons between positive
8939 // and negative zero incorrectly.
8940 if (!UnsafeFPMath &&
8941 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8942 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008943 Opcode = X86ISD::FMIN;
8944 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008945 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008946 // Converting this to a min would handle both negative zeros and NaNs
8947 // incorrectly, but we can swap the operands to fix both.
8948 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008949 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008950 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008951 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008952 Opcode = X86ISD::FMIN;
8953 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008954
Dan Gohman670e5392009-09-21 18:03:22 +00008955 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008956 // Converting this to a max would handle comparisons between positive
8957 // and negative zero incorrectly.
8958 if (!UnsafeFPMath &&
8959 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8960 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008961 Opcode = X86ISD::FMAX;
8962 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008963 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008964 // Converting this to a max would handle NaNs incorrectly, and swapping
8965 // the operands would cause it to handle comparisons between positive
8966 // and negative zero incorrectly.
8967 if (!FiniteOnlyFPMath() &&
8968 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8969 if (!UnsafeFPMath &&
8970 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8971 break;
8972 std::swap(LHS, RHS);
8973 }
Dan Gohman670e5392009-09-21 18:03:22 +00008974 Opcode = X86ISD::FMAX;
8975 break;
8976 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008977 // Converting this to a max would handle both negative zeros and NaNs
8978 // incorrectly, but we can swap the operands to fix both.
8979 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008980 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008981 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008982 case ISD::SETGE:
8983 Opcode = X86ISD::FMAX;
8984 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008985 }
Dan Gohman670e5392009-09-21 18:03:22 +00008986 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00008987 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
8988 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008989 switch (CC) {
8990 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008991 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008992 // Converting this to a min would handle comparisons between positive
8993 // and negative zero incorrectly, and swapping the operands would
8994 // cause it to handle NaNs incorrectly.
8995 if (!UnsafeFPMath &&
8996 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
8997 if (!FiniteOnlyFPMath() &&
8998 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8999 break;
9000 std::swap(LHS, RHS);
9001 }
Dan Gohman670e5392009-09-21 18:03:22 +00009002 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009003 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009004 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009005 // Converting this to a min would handle NaNs incorrectly.
9006 if (!UnsafeFPMath &&
9007 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9008 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009009 Opcode = X86ISD::FMIN;
9010 break;
9011 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009012 // Converting this to a min would handle both negative zeros and NaNs
9013 // incorrectly, but we can swap the operands to fix both.
9014 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009015 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009016 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009017 case ISD::SETGE:
9018 Opcode = X86ISD::FMIN;
9019 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009020
Dan Gohman670e5392009-09-21 18:03:22 +00009021 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009022 // Converting this to a max would handle NaNs incorrectly.
9023 if (!FiniteOnlyFPMath() &&
9024 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9025 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009026 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009027 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009028 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009029 // Converting this to a max would handle comparisons between positive
9030 // and negative zero incorrectly, and swapping the operands would
9031 // cause it to handle NaNs incorrectly.
9032 if (!UnsafeFPMath &&
9033 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9034 if (!FiniteOnlyFPMath() &&
9035 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9036 break;
9037 std::swap(LHS, RHS);
9038 }
Dan Gohman670e5392009-09-21 18:03:22 +00009039 Opcode = X86ISD::FMAX;
9040 break;
9041 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009042 // Converting this to a max would handle both negative zeros and NaNs
9043 // incorrectly, but we can swap the operands to fix both.
9044 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009045 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009046 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009047 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009048 Opcode = X86ISD::FMAX;
9049 break;
9050 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009051 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009052
Chris Lattner47b4ce82009-03-11 05:48:52 +00009053 if (Opcode)
9054 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009055 }
Eric Christopherfd179292009-08-27 18:07:15 +00009056
Chris Lattnerd1980a52009-03-12 06:52:53 +00009057 // If this is a select between two integer constants, try to do some
9058 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009059 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9060 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009061 // Don't do this for crazy integer types.
9062 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9063 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009064 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009065 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009066
Chris Lattnercee56e72009-03-13 05:53:31 +00009067 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009068 // Efficiently invertible.
9069 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9070 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9071 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9072 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009073 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009074 }
Eric Christopherfd179292009-08-27 18:07:15 +00009075
Chris Lattnerd1980a52009-03-12 06:52:53 +00009076 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009077 if (FalseC->getAPIntValue() == 0 &&
9078 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009079 if (NeedsCondInvert) // Invert the condition if needed.
9080 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9081 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009082
Chris Lattnerd1980a52009-03-12 06:52:53 +00009083 // Zero extend the condition if needed.
9084 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009085
Chris Lattnercee56e72009-03-13 05:53:31 +00009086 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009087 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009088 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009089 }
Eric Christopherfd179292009-08-27 18:07:15 +00009090
Chris Lattner97a29a52009-03-13 05:22:11 +00009091 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009092 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009093 if (NeedsCondInvert) // Invert the condition if needed.
9094 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9095 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009096
Chris Lattner97a29a52009-03-13 05:22:11 +00009097 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009098 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9099 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009100 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009101 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009102 }
Eric Christopherfd179292009-08-27 18:07:15 +00009103
Chris Lattnercee56e72009-03-13 05:53:31 +00009104 // Optimize cases that will turn into an LEA instruction. This requires
9105 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009106 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009107 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009108 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009109
Chris Lattnercee56e72009-03-13 05:53:31 +00009110 bool isFastMultiplier = false;
9111 if (Diff < 10) {
9112 switch ((unsigned char)Diff) {
9113 default: break;
9114 case 1: // result = add base, cond
9115 case 2: // result = lea base( , cond*2)
9116 case 3: // result = lea base(cond, cond*2)
9117 case 4: // result = lea base( , cond*4)
9118 case 5: // result = lea base(cond, cond*4)
9119 case 8: // result = lea base( , cond*8)
9120 case 9: // result = lea base(cond, cond*8)
9121 isFastMultiplier = true;
9122 break;
9123 }
9124 }
Eric Christopherfd179292009-08-27 18:07:15 +00009125
Chris Lattnercee56e72009-03-13 05:53:31 +00009126 if (isFastMultiplier) {
9127 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9128 if (NeedsCondInvert) // Invert the condition if needed.
9129 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9130 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009131
Chris Lattnercee56e72009-03-13 05:53:31 +00009132 // Zero extend the condition if needed.
9133 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9134 Cond);
9135 // Scale the condition by the difference.
9136 if (Diff != 1)
9137 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9138 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009139
Chris Lattnercee56e72009-03-13 05:53:31 +00009140 // Add the base if non-zero.
9141 if (FalseC->getAPIntValue() != 0)
9142 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9143 SDValue(FalseC, 0));
9144 return Cond;
9145 }
Eric Christopherfd179292009-08-27 18:07:15 +00009146 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009147 }
9148 }
Eric Christopherfd179292009-08-27 18:07:15 +00009149
Dan Gohman475871a2008-07-27 21:46:04 +00009150 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009151}
9152
Chris Lattnerd1980a52009-03-12 06:52:53 +00009153/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9154static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9155 TargetLowering::DAGCombinerInfo &DCI) {
9156 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009157
Chris Lattnerd1980a52009-03-12 06:52:53 +00009158 // If the flag operand isn't dead, don't touch this CMOV.
9159 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9160 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009161
Chris Lattnerd1980a52009-03-12 06:52:53 +00009162 // If this is a select between two integer constants, try to do some
9163 // optimizations. Note that the operands are ordered the opposite of SELECT
9164 // operands.
9165 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9166 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9167 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9168 // larger than FalseC (the false value).
9169 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009170
Chris Lattnerd1980a52009-03-12 06:52:53 +00009171 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9172 CC = X86::GetOppositeBranchCondition(CC);
9173 std::swap(TrueC, FalseC);
9174 }
Eric Christopherfd179292009-08-27 18:07:15 +00009175
Chris Lattnerd1980a52009-03-12 06:52:53 +00009176 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009177 // This is efficient for any integer data type (including i8/i16) and
9178 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009179 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9180 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009181 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9182 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009183
Chris Lattnerd1980a52009-03-12 06:52:53 +00009184 // Zero extend the condition if needed.
9185 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009186
Chris Lattnerd1980a52009-03-12 06:52:53 +00009187 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9188 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009189 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009190 if (N->getNumValues() == 2) // Dead flag value?
9191 return DCI.CombineTo(N, Cond, SDValue());
9192 return Cond;
9193 }
Eric Christopherfd179292009-08-27 18:07:15 +00009194
Chris Lattnercee56e72009-03-13 05:53:31 +00009195 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9196 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009197 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9198 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009199 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9200 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009201
Chris Lattner97a29a52009-03-13 05:22:11 +00009202 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009203 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9204 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009205 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9206 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009207
Chris Lattner97a29a52009-03-13 05:22:11 +00009208 if (N->getNumValues() == 2) // Dead flag value?
9209 return DCI.CombineTo(N, Cond, SDValue());
9210 return Cond;
9211 }
Eric Christopherfd179292009-08-27 18:07:15 +00009212
Chris Lattnercee56e72009-03-13 05:53:31 +00009213 // Optimize cases that will turn into an LEA instruction. This requires
9214 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009215 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009216 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009217 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009218
Chris Lattnercee56e72009-03-13 05:53:31 +00009219 bool isFastMultiplier = false;
9220 if (Diff < 10) {
9221 switch ((unsigned char)Diff) {
9222 default: break;
9223 case 1: // result = add base, cond
9224 case 2: // result = lea base( , cond*2)
9225 case 3: // result = lea base(cond, cond*2)
9226 case 4: // result = lea base( , cond*4)
9227 case 5: // result = lea base(cond, cond*4)
9228 case 8: // result = lea base( , cond*8)
9229 case 9: // result = lea base(cond, cond*8)
9230 isFastMultiplier = true;
9231 break;
9232 }
9233 }
Eric Christopherfd179292009-08-27 18:07:15 +00009234
Chris Lattnercee56e72009-03-13 05:53:31 +00009235 if (isFastMultiplier) {
9236 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9237 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009238 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9239 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009240 // Zero extend the condition if needed.
9241 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9242 Cond);
9243 // Scale the condition by the difference.
9244 if (Diff != 1)
9245 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9246 DAG.getConstant(Diff, Cond.getValueType()));
9247
9248 // Add the base if non-zero.
9249 if (FalseC->getAPIntValue() != 0)
9250 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9251 SDValue(FalseC, 0));
9252 if (N->getNumValues() == 2) // Dead flag value?
9253 return DCI.CombineTo(N, Cond, SDValue());
9254 return Cond;
9255 }
Eric Christopherfd179292009-08-27 18:07:15 +00009256 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009257 }
9258 }
9259 return SDValue();
9260}
9261
9262
Evan Cheng0b0cd912009-03-28 05:57:29 +00009263/// PerformMulCombine - Optimize a single multiply with constant into two
9264/// in order to implement it with two cheaper instructions, e.g.
9265/// LEA + SHL, LEA + LEA.
9266static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9267 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009268 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9269 return SDValue();
9270
Owen Andersone50ed302009-08-10 22:56:29 +00009271 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009272 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009273 return SDValue();
9274
9275 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9276 if (!C)
9277 return SDValue();
9278 uint64_t MulAmt = C->getZExtValue();
9279 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9280 return SDValue();
9281
9282 uint64_t MulAmt1 = 0;
9283 uint64_t MulAmt2 = 0;
9284 if ((MulAmt % 9) == 0) {
9285 MulAmt1 = 9;
9286 MulAmt2 = MulAmt / 9;
9287 } else if ((MulAmt % 5) == 0) {
9288 MulAmt1 = 5;
9289 MulAmt2 = MulAmt / 5;
9290 } else if ((MulAmt % 3) == 0) {
9291 MulAmt1 = 3;
9292 MulAmt2 = MulAmt / 3;
9293 }
9294 if (MulAmt2 &&
9295 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9296 DebugLoc DL = N->getDebugLoc();
9297
9298 if (isPowerOf2_64(MulAmt2) &&
9299 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9300 // If second multiplifer is pow2, issue it first. We want the multiply by
9301 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9302 // is an add.
9303 std::swap(MulAmt1, MulAmt2);
9304
9305 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009306 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009307 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009308 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009309 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009310 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009311 DAG.getConstant(MulAmt1, VT));
9312
Eric Christopherfd179292009-08-27 18:07:15 +00009313 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009314 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009315 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009316 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009317 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009318 DAG.getConstant(MulAmt2, VT));
9319
9320 // Do not add new nodes to DAG combiner worklist.
9321 DCI.CombineTo(N, NewMul, false);
9322 }
9323 return SDValue();
9324}
9325
Evan Chengad9c0a32009-12-15 00:53:42 +00009326static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9327 SDValue N0 = N->getOperand(0);
9328 SDValue N1 = N->getOperand(1);
9329 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9330 EVT VT = N0.getValueType();
9331
9332 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9333 // since the result of setcc_c is all zero's or all ones.
9334 if (N1C && N0.getOpcode() == ISD::AND &&
9335 N0.getOperand(1).getOpcode() == ISD::Constant) {
9336 SDValue N00 = N0.getOperand(0);
9337 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9338 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9339 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9340 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9341 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9342 APInt ShAmt = N1C->getAPIntValue();
9343 Mask = Mask.shl(ShAmt);
9344 if (Mask != 0)
9345 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9346 N00, DAG.getConstant(Mask, VT));
9347 }
9348 }
9349
9350 return SDValue();
9351}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009352
Nate Begeman740ab032009-01-26 00:52:55 +00009353/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9354/// when possible.
9355static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9356 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009357 EVT VT = N->getValueType(0);
9358 if (!VT.isVector() && VT.isInteger() &&
9359 N->getOpcode() == ISD::SHL)
9360 return PerformSHLCombine(N, DAG);
9361
Nate Begeman740ab032009-01-26 00:52:55 +00009362 // On X86 with SSE2 support, we can transform this to a vector shift if
9363 // all elements are shifted by the same amount. We can't do this in legalize
9364 // because the a constant vector is typically transformed to a constant pool
9365 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009366 if (!Subtarget->hasSSE2())
9367 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009368
Owen Anderson825b72b2009-08-11 20:47:22 +00009369 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009370 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009371
Mon P Wang3becd092009-01-28 08:12:05 +00009372 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009373 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009374 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009375 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009376 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9377 unsigned NumElts = VT.getVectorNumElements();
9378 unsigned i = 0;
9379 for (; i != NumElts; ++i) {
9380 SDValue Arg = ShAmtOp.getOperand(i);
9381 if (Arg.getOpcode() == ISD::UNDEF) continue;
9382 BaseShAmt = Arg;
9383 break;
9384 }
9385 for (; i != NumElts; ++i) {
9386 SDValue Arg = ShAmtOp.getOperand(i);
9387 if (Arg.getOpcode() == ISD::UNDEF) continue;
9388 if (Arg != BaseShAmt) {
9389 return SDValue();
9390 }
9391 }
9392 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009393 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009394 SDValue InVec = ShAmtOp.getOperand(0);
9395 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9396 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9397 unsigned i = 0;
9398 for (; i != NumElts; ++i) {
9399 SDValue Arg = InVec.getOperand(i);
9400 if (Arg.getOpcode() == ISD::UNDEF) continue;
9401 BaseShAmt = Arg;
9402 break;
9403 }
9404 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9405 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009406 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009407 if (C->getZExtValue() == SplatIdx)
9408 BaseShAmt = InVec.getOperand(1);
9409 }
9410 }
9411 if (BaseShAmt.getNode() == 0)
9412 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9413 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009414 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009415 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009416
Mon P Wangefa42202009-09-03 19:56:25 +00009417 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009418 if (EltVT.bitsGT(MVT::i32))
9419 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9420 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009421 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009422
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009423 // The shift amount is identical so we can do a vector shift.
9424 SDValue ValOp = N->getOperand(0);
9425 switch (N->getOpcode()) {
9426 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009427 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009428 break;
9429 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009430 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009431 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009432 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009433 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009434 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009435 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009436 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009437 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009438 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009439 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009440 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009441 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009442 break;
9443 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009445 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009446 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009447 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009448 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009449 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009450 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009451 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009452 break;
9453 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009454 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009455 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009457 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009458 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009459 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009460 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009461 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009462 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009463 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009464 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009465 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009466 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009467 }
9468 return SDValue();
9469}
9470
Evan Cheng760d1942010-01-04 21:22:48 +00009471static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009472 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009473 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009474 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009475 return SDValue();
9476
Evan Cheng760d1942010-01-04 21:22:48 +00009477 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009478 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009479 return SDValue();
9480
9481 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9482 SDValue N0 = N->getOperand(0);
9483 SDValue N1 = N->getOperand(1);
9484 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9485 std::swap(N0, N1);
9486 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9487 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009488 if (!N0.hasOneUse() || !N1.hasOneUse())
9489 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009490
9491 SDValue ShAmt0 = N0.getOperand(1);
9492 if (ShAmt0.getValueType() != MVT::i8)
9493 return SDValue();
9494 SDValue ShAmt1 = N1.getOperand(1);
9495 if (ShAmt1.getValueType() != MVT::i8)
9496 return SDValue();
9497 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9498 ShAmt0 = ShAmt0.getOperand(0);
9499 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9500 ShAmt1 = ShAmt1.getOperand(0);
9501
9502 DebugLoc DL = N->getDebugLoc();
9503 unsigned Opc = X86ISD::SHLD;
9504 SDValue Op0 = N0.getOperand(0);
9505 SDValue Op1 = N1.getOperand(0);
9506 if (ShAmt0.getOpcode() == ISD::SUB) {
9507 Opc = X86ISD::SHRD;
9508 std::swap(Op0, Op1);
9509 std::swap(ShAmt0, ShAmt1);
9510 }
9511
Evan Cheng8b1190a2010-04-28 01:18:01 +00009512 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009513 if (ShAmt1.getOpcode() == ISD::SUB) {
9514 SDValue Sum = ShAmt1.getOperand(0);
9515 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Evan Cheng8b1190a2010-04-28 01:18:01 +00009516 if (SumC->getSExtValue() == Bits &&
Evan Cheng760d1942010-01-04 21:22:48 +00009517 ShAmt1.getOperand(1) == ShAmt0)
9518 return DAG.getNode(Opc, DL, VT,
9519 Op0, Op1,
9520 DAG.getNode(ISD::TRUNCATE, DL,
9521 MVT::i8, ShAmt0));
9522 }
9523 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9524 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9525 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009526 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009527 return DAG.getNode(Opc, DL, VT,
9528 N0.getOperand(0), N1.getOperand(0),
9529 DAG.getNode(ISD::TRUNCATE, DL,
9530 MVT::i8, ShAmt0));
9531 }
9532
9533 return SDValue();
9534}
9535
Chris Lattner149a4e52008-02-22 02:09:43 +00009536/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009537static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009538 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009539 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9540 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009541 // A preferable solution to the general problem is to figure out the right
9542 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009543
9544 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009545 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009546 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009547 if (VT.getSizeInBits() != 64)
9548 return SDValue();
9549
Devang Patel578efa92009-06-05 21:57:13 +00009550 const Function *F = DAG.getMachineFunction().getFunction();
9551 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009552 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009553 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009554 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009555 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009556 isa<LoadSDNode>(St->getValue()) &&
9557 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9558 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009559 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009560 LoadSDNode *Ld = 0;
9561 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009562 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009563 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009564 // Must be a store of a load. We currently handle two cases: the load
9565 // is a direct child, and it's under an intervening TokenFactor. It is
9566 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009567 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009568 Ld = cast<LoadSDNode>(St->getChain());
9569 else if (St->getValue().hasOneUse() &&
9570 ChainVal->getOpcode() == ISD::TokenFactor) {
9571 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009572 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009573 TokenFactorIndex = i;
9574 Ld = cast<LoadSDNode>(St->getValue());
9575 } else
9576 Ops.push_back(ChainVal->getOperand(i));
9577 }
9578 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009579
Evan Cheng536e6672009-03-12 05:59:15 +00009580 if (!Ld || !ISD::isNormalLoad(Ld))
9581 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009582
Evan Cheng536e6672009-03-12 05:59:15 +00009583 // If this is not the MMX case, i.e. we are just turning i64 load/store
9584 // into f64 load/store, avoid the transformation if there are multiple
9585 // uses of the loaded value.
9586 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9587 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009588
Evan Cheng536e6672009-03-12 05:59:15 +00009589 DebugLoc LdDL = Ld->getDebugLoc();
9590 DebugLoc StDL = N->getDebugLoc();
9591 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9592 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9593 // pair instead.
9594 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009595 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009596 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9597 Ld->getBasePtr(), Ld->getSrcValue(),
9598 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009599 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009600 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009601 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009602 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009604 Ops.size());
9605 }
Evan Cheng536e6672009-03-12 05:59:15 +00009606 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009607 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009608 St->isVolatile(), St->isNonTemporal(),
9609 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009610 }
Evan Cheng536e6672009-03-12 05:59:15 +00009611
9612 // Otherwise, lower to two pairs of 32-bit loads / stores.
9613 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009614 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9615 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009616
Owen Anderson825b72b2009-08-11 20:47:22 +00009617 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009618 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009619 Ld->isVolatile(), Ld->isNonTemporal(),
9620 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009621 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009622 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009623 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009624 MinAlign(Ld->getAlignment(), 4));
9625
9626 SDValue NewChain = LoLd.getValue(1);
9627 if (TokenFactorIndex != -1) {
9628 Ops.push_back(LoLd);
9629 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009630 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009631 Ops.size());
9632 }
9633
9634 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009635 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9636 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009637
9638 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9639 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009640 St->isVolatile(), St->isNonTemporal(),
9641 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009642 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9643 St->getSrcValue(),
9644 St->getSrcValueOffset() + 4,
9645 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009646 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009647 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009648 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009649 }
Dan Gohman475871a2008-07-27 21:46:04 +00009650 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009651}
9652
Chris Lattner6cf73262008-01-25 06:14:17 +00009653/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9654/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009655static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009656 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9657 // F[X]OR(0.0, x) -> x
9658 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009659 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9660 if (C->getValueAPF().isPosZero())
9661 return N->getOperand(1);
9662 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9663 if (C->getValueAPF().isPosZero())
9664 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009665 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009666}
9667
9668/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009669static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009670 // FAND(0.0, x) -> 0.0
9671 // FAND(x, 0.0) -> 0.0
9672 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9673 if (C->getValueAPF().isPosZero())
9674 return N->getOperand(0);
9675 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9676 if (C->getValueAPF().isPosZero())
9677 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009678 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009679}
9680
Dan Gohmane5af2d32009-01-29 01:59:02 +00009681static SDValue PerformBTCombine(SDNode *N,
9682 SelectionDAG &DAG,
9683 TargetLowering::DAGCombinerInfo &DCI) {
9684 // BT ignores high bits in the bit index operand.
9685 SDValue Op1 = N->getOperand(1);
9686 if (Op1.hasOneUse()) {
9687 unsigned BitWidth = Op1.getValueSizeInBits();
9688 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9689 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009690 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9691 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009692 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009693 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9694 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9695 DCI.CommitTargetLoweringOpt(TLO);
9696 }
9697 return SDValue();
9698}
Chris Lattner83e6c992006-10-04 06:57:07 +00009699
Eli Friedman7a5e5552009-06-07 06:52:44 +00009700static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9701 SDValue Op = N->getOperand(0);
9702 if (Op.getOpcode() == ISD::BIT_CONVERT)
9703 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009704 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009705 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009706 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009707 OpVT.getVectorElementType().getSizeInBits()) {
9708 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9709 }
9710 return SDValue();
9711}
9712
Owen Anderson99177002009-06-29 18:04:45 +00009713// On X86 and X86-64, atomic operations are lowered to locked instructions.
9714// Locked instructions, in turn, have implicit fence semantics (all memory
9715// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009716// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009717// fence-atomic-fence.
9718static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9719 SDValue atomic = N->getOperand(0);
9720 switch (atomic.getOpcode()) {
9721 case ISD::ATOMIC_CMP_SWAP:
9722 case ISD::ATOMIC_SWAP:
9723 case ISD::ATOMIC_LOAD_ADD:
9724 case ISD::ATOMIC_LOAD_SUB:
9725 case ISD::ATOMIC_LOAD_AND:
9726 case ISD::ATOMIC_LOAD_OR:
9727 case ISD::ATOMIC_LOAD_XOR:
9728 case ISD::ATOMIC_LOAD_NAND:
9729 case ISD::ATOMIC_LOAD_MIN:
9730 case ISD::ATOMIC_LOAD_MAX:
9731 case ISD::ATOMIC_LOAD_UMIN:
9732 case ISD::ATOMIC_LOAD_UMAX:
9733 break;
9734 default:
9735 return SDValue();
9736 }
Eric Christopherfd179292009-08-27 18:07:15 +00009737
Owen Anderson99177002009-06-29 18:04:45 +00009738 SDValue fence = atomic.getOperand(0);
9739 if (fence.getOpcode() != ISD::MEMBARRIER)
9740 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009741
Owen Anderson99177002009-06-29 18:04:45 +00009742 switch (atomic.getOpcode()) {
9743 case ISD::ATOMIC_CMP_SWAP:
9744 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9745 atomic.getOperand(1), atomic.getOperand(2),
9746 atomic.getOperand(3));
9747 case ISD::ATOMIC_SWAP:
9748 case ISD::ATOMIC_LOAD_ADD:
9749 case ISD::ATOMIC_LOAD_SUB:
9750 case ISD::ATOMIC_LOAD_AND:
9751 case ISD::ATOMIC_LOAD_OR:
9752 case ISD::ATOMIC_LOAD_XOR:
9753 case ISD::ATOMIC_LOAD_NAND:
9754 case ISD::ATOMIC_LOAD_MIN:
9755 case ISD::ATOMIC_LOAD_MAX:
9756 case ISD::ATOMIC_LOAD_UMIN:
9757 case ISD::ATOMIC_LOAD_UMAX:
9758 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9759 atomic.getOperand(1), atomic.getOperand(2));
9760 default:
9761 return SDValue();
9762 }
9763}
9764
Evan Cheng2e489c42009-12-16 00:53:11 +00009765static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9766 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9767 // (and (i32 x86isd::setcc_carry), 1)
9768 // This eliminates the zext. This transformation is necessary because
9769 // ISD::SETCC is always legalized to i8.
9770 DebugLoc dl = N->getDebugLoc();
9771 SDValue N0 = N->getOperand(0);
9772 EVT VT = N->getValueType(0);
9773 if (N0.getOpcode() == ISD::AND &&
9774 N0.hasOneUse() &&
9775 N0.getOperand(0).hasOneUse()) {
9776 SDValue N00 = N0.getOperand(0);
9777 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9778 return SDValue();
9779 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9780 if (!C || C->getZExtValue() != 1)
9781 return SDValue();
9782 return DAG.getNode(ISD::AND, dl, VT,
9783 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9784 N00.getOperand(0), N00.getOperand(1)),
9785 DAG.getConstant(1, VT));
9786 }
9787
9788 return SDValue();
9789}
9790
Dan Gohman475871a2008-07-27 21:46:04 +00009791SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009792 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009793 SelectionDAG &DAG = DCI.DAG;
9794 switch (N->getOpcode()) {
9795 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009796 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009797 case ISD::EXTRACT_VECTOR_ELT:
9798 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009799 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009800 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009801 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009802 case ISD::SHL:
9803 case ISD::SRA:
9804 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009805 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009806 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009807 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009808 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9809 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009810 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009811 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009812 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009813 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009814 }
9815
Dan Gohman475871a2008-07-27 21:46:04 +00009816 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009817}
9818
Evan Chenge5b51ac2010-04-17 06:13:15 +00009819/// isTypeDesirableForOp - Return true if the target has native support for
9820/// the specified value type and it is 'desirable' to use the type for the
9821/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9822/// instruction encodings are longer and some i16 instructions are slow.
9823bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9824 if (!isTypeLegal(VT))
9825 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009826 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009827 return true;
9828
9829 switch (Opc) {
9830 default:
9831 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009832 case ISD::LOAD:
9833 case ISD::SIGN_EXTEND:
9834 case ISD::ZERO_EXTEND:
9835 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009836 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009837 case ISD::SRL:
9838 case ISD::SUB:
9839 case ISD::ADD:
9840 case ISD::MUL:
9841 case ISD::AND:
9842 case ISD::OR:
9843 case ISD::XOR:
9844 return false;
9845 }
9846}
9847
Evan Chengc82c20b2010-04-24 04:44:57 +00009848static bool MayFoldLoad(SDValue Op) {
9849 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9850}
9851
9852static bool MayFoldIntoStore(SDValue Op) {
9853 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9854}
9855
Evan Chenge5b51ac2010-04-17 06:13:15 +00009856/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009857/// beneficial for dag combiner to promote the specified node. If true, it
9858/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009859bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009860 EVT VT = Op.getValueType();
9861 if (VT != MVT::i16)
9862 return false;
9863
Evan Cheng4c26e932010-04-19 19:29:22 +00009864 bool Promote = false;
9865 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009866 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009867 default: break;
9868 case ISD::LOAD: {
9869 LoadSDNode *LD = cast<LoadSDNode>(Op);
9870 // If the non-extending load has a single use and it's not live out, then it
9871 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009872 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9873 Op.hasOneUse()*/) {
9874 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9875 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9876 // The only case where we'd want to promote LOAD (rather then it being
9877 // promoted as an operand is when it's only use is liveout.
9878 if (UI->getOpcode() != ISD::CopyToReg)
9879 return false;
9880 }
9881 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009882 Promote = true;
9883 break;
9884 }
9885 case ISD::SIGN_EXTEND:
9886 case ISD::ZERO_EXTEND:
9887 case ISD::ANY_EXTEND:
9888 Promote = true;
9889 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009890 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009891 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009892 SDValue N0 = Op.getOperand(0);
9893 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009894 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +00009895 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009896 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009897 break;
9898 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009899 case ISD::ADD:
9900 case ISD::MUL:
9901 case ISD::AND:
9902 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +00009903 case ISD::XOR:
9904 Commute = true;
9905 // fallthrough
9906 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009907 SDValue N0 = Op.getOperand(0);
9908 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +00009909 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009910 return false;
9911 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +00009912 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009913 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +00009914 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009915 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009916 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009917 }
9918 }
9919
9920 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +00009921 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009922}
9923
Evan Cheng60c07e12006-07-05 22:17:51 +00009924//===----------------------------------------------------------------------===//
9925// X86 Inline Assembly Support
9926//===----------------------------------------------------------------------===//
9927
Chris Lattnerb8105652009-07-20 17:51:36 +00009928static bool LowerToBSwap(CallInst *CI) {
9929 // FIXME: this should verify that we are targetting a 486 or better. If not,
9930 // we will turn this bswap into something that will be lowered to logical ops
9931 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9932 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009933
Chris Lattnerb8105652009-07-20 17:51:36 +00009934 // Verify this is a simple bswap.
9935 if (CI->getNumOperands() != 2 ||
Eric Christopher551754c2010-04-16 23:37:20 +00009936 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009937 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009938 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009939
Chris Lattnerb8105652009-07-20 17:51:36 +00009940 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9941 if (!Ty || Ty->getBitWidth() % 16 != 0)
9942 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009943
Chris Lattnerb8105652009-07-20 17:51:36 +00009944 // Okay, we can do this xform, do so now.
9945 const Type *Tys[] = { Ty };
9946 Module *M = CI->getParent()->getParent()->getParent();
9947 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009948
Eric Christopher551754c2010-04-16 23:37:20 +00009949 Value *Op = CI->getOperand(1);
Chris Lattnerb8105652009-07-20 17:51:36 +00009950 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009951
Chris Lattnerb8105652009-07-20 17:51:36 +00009952 CI->replaceAllUsesWith(Op);
9953 CI->eraseFromParent();
9954 return true;
9955}
9956
9957bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9958 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9959 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9960
9961 std::string AsmStr = IA->getAsmString();
9962
9963 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009964 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009965 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9966
9967 switch (AsmPieces.size()) {
9968 default: return false;
9969 case 1:
9970 AsmStr = AsmPieces[0];
9971 AsmPieces.clear();
9972 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9973
9974 // bswap $0
9975 if (AsmPieces.size() == 2 &&
9976 (AsmPieces[0] == "bswap" ||
9977 AsmPieces[0] == "bswapq" ||
9978 AsmPieces[0] == "bswapl") &&
9979 (AsmPieces[1] == "$0" ||
9980 AsmPieces[1] == "${0:q}")) {
9981 // No need to check constraints, nothing other than the equivalent of
9982 // "=r,0" would be valid here.
9983 return LowerToBSwap(CI);
9984 }
9985 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009986 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009987 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009988 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009989 AsmPieces[1] == "$$8," &&
9990 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009991 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9992 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009993 const std::string &Constraints = IA->getConstraintString();
9994 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009995 std::sort(AsmPieces.begin(), AsmPieces.end());
9996 if (AsmPieces.size() == 4 &&
9997 AsmPieces[0] == "~{cc}" &&
9998 AsmPieces[1] == "~{dirflag}" &&
9999 AsmPieces[2] == "~{flags}" &&
10000 AsmPieces[3] == "~{fpsr}") {
10001 return LowerToBSwap(CI);
10002 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010003 }
10004 break;
10005 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010006 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010007 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010008 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10009 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10010 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010011 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010012 SplitString(AsmPieces[0], Words, " \t");
10013 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10014 Words.clear();
10015 SplitString(AsmPieces[1], Words, " \t");
10016 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10017 Words.clear();
10018 SplitString(AsmPieces[2], Words, " \t,");
10019 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10020 Words[2] == "%edx") {
10021 return LowerToBSwap(CI);
10022 }
10023 }
10024 }
10025 }
10026 break;
10027 }
10028 return false;
10029}
10030
10031
10032
Chris Lattnerf4dff842006-07-11 02:54:03 +000010033/// getConstraintType - Given a constraint letter, return the type of
10034/// constraint it is for this target.
10035X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010036X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10037 if (Constraint.size() == 1) {
10038 switch (Constraint[0]) {
10039 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010040 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010041 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010042 case 'r':
10043 case 'R':
10044 case 'l':
10045 case 'q':
10046 case 'Q':
10047 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010048 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010049 case 'Y':
10050 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010051 case 'e':
10052 case 'Z':
10053 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010054 default:
10055 break;
10056 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010057 }
Chris Lattner4234f572007-03-25 02:14:49 +000010058 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010059}
10060
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010061/// LowerXConstraint - try to replace an X constraint, which matches anything,
10062/// with another that has more specific requirements based on the type of the
10063/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010064const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010065LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010066 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10067 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010068 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010069 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010070 return "Y";
10071 if (Subtarget->hasSSE1())
10072 return "x";
10073 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010074
Chris Lattner5e764232008-04-26 23:02:14 +000010075 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010076}
10077
Chris Lattner48884cd2007-08-25 00:47:38 +000010078/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10079/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010080void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010081 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010082 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010083 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010084 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010085 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010086
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010087 switch (Constraint) {
10088 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010089 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010090 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010091 if (C->getZExtValue() <= 31) {
10092 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010093 break;
10094 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010095 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010096 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010097 case 'J':
10098 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010099 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010100 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10101 break;
10102 }
10103 }
10104 return;
10105 case 'K':
10106 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010107 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010108 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10109 break;
10110 }
10111 }
10112 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010113 case 'N':
10114 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010115 if (C->getZExtValue() <= 255) {
10116 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010117 break;
10118 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010119 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010120 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010121 case 'e': {
10122 // 32-bit signed value
10123 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10124 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010125 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10126 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010127 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010128 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010129 break;
10130 }
10131 // FIXME gcc accepts some relocatable values here too, but only in certain
10132 // memory models; it's complicated.
10133 }
10134 return;
10135 }
10136 case 'Z': {
10137 // 32-bit unsigned value
10138 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10139 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010140 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10141 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010142 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10143 break;
10144 }
10145 }
10146 // FIXME gcc accepts some relocatable values here too, but only in certain
10147 // memory models; it's complicated.
10148 return;
10149 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010150 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010151 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010152 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010153 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010154 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010155 break;
10156 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010157
Chris Lattnerdc43a882007-05-03 16:52:29 +000010158 // If we are in non-pic codegen mode, we allow the address of a global (with
10159 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010160 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010161 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010162
Chris Lattner49921962009-05-08 18:23:14 +000010163 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10164 while (1) {
10165 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10166 Offset += GA->getOffset();
10167 break;
10168 } else if (Op.getOpcode() == ISD::ADD) {
10169 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10170 Offset += C->getZExtValue();
10171 Op = Op.getOperand(0);
10172 continue;
10173 }
10174 } else if (Op.getOpcode() == ISD::SUB) {
10175 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10176 Offset += -C->getZExtValue();
10177 Op = Op.getOperand(0);
10178 continue;
10179 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010180 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010181
Chris Lattner49921962009-05-08 18:23:14 +000010182 // Otherwise, this isn't something we can handle, reject it.
10183 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010184 }
Eric Christopherfd179292009-08-27 18:07:15 +000010185
Dan Gohman46510a72010-04-15 01:51:59 +000010186 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010187 // If we require an extra load to get this address, as in PIC mode, we
10188 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010189 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10190 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010191 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010192
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010193 if (hasMemory)
10194 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10195 else
10196 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010197 Result = Op;
10198 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010199 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010200 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010201
Gabor Greifba36cb52008-08-28 21:40:38 +000010202 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010203 Ops.push_back(Result);
10204 return;
10205 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010206 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10207 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010208}
10209
Chris Lattner259e97c2006-01-31 19:43:35 +000010210std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010211getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010212 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010213 if (Constraint.size() == 1) {
10214 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010215 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010216 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010217 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10218 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010219 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010220 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10221 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10222 X86::R10D,X86::R11D,X86::R12D,
10223 X86::R13D,X86::R14D,X86::R15D,
10224 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010225 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010226 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10227 X86::SI, X86::DI, X86::R8W,X86::R9W,
10228 X86::R10W,X86::R11W,X86::R12W,
10229 X86::R13W,X86::R14W,X86::R15W,
10230 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010232 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10233 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10234 X86::R10B,X86::R11B,X86::R12B,
10235 X86::R13B,X86::R14B,X86::R15B,
10236 X86::BPL, X86::SPL, 0);
10237
Owen Anderson825b72b2009-08-11 20:47:22 +000010238 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010239 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10240 X86::RSI, X86::RDI, X86::R8, X86::R9,
10241 X86::R10, X86::R11, X86::R12,
10242 X86::R13, X86::R14, X86::R15,
10243 X86::RBP, X86::RSP, 0);
10244
10245 break;
10246 }
Eric Christopherfd179292009-08-27 18:07:15 +000010247 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010248 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010249 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010250 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010251 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010252 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010253 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010254 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010255 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010256 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10257 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010258 }
10259 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010260
Chris Lattner1efa40f2006-02-22 00:56:39 +000010261 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010262}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010263
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010264std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010265X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010266 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010267 // First, see if this is a constraint that directly corresponds to an LLVM
10268 // register class.
10269 if (Constraint.size() == 1) {
10270 // GCC Constraint Letters
10271 switch (Constraint[0]) {
10272 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010273 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010274 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010275 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010276 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010277 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010278 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010279 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010280 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010281 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010282 case 'R': // LEGACY_REGS
10283 if (VT == MVT::i8)
10284 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10285 if (VT == MVT::i16)
10286 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10287 if (VT == MVT::i32 || !Subtarget->is64Bit())
10288 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10289 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010290 case 'f': // FP Stack registers.
10291 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10292 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010293 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010294 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010295 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010296 return std::make_pair(0U, X86::RFP64RegisterClass);
10297 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010298 case 'y': // MMX_REGS if MMX allowed.
10299 if (!Subtarget->hasMMX()) break;
10300 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010301 case 'Y': // SSE_REGS if SSE2 allowed
10302 if (!Subtarget->hasSSE2()) break;
10303 // FALL THROUGH.
10304 case 'x': // SSE_REGS if SSE1 allowed
10305 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010306
Owen Anderson825b72b2009-08-11 20:47:22 +000010307 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010308 default: break;
10309 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010310 case MVT::f32:
10311 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010312 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010313 case MVT::f64:
10314 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010315 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010316 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010317 case MVT::v16i8:
10318 case MVT::v8i16:
10319 case MVT::v4i32:
10320 case MVT::v2i64:
10321 case MVT::v4f32:
10322 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010323 return std::make_pair(0U, X86::VR128RegisterClass);
10324 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010325 break;
10326 }
10327 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010328
Chris Lattnerf76d1802006-07-31 23:26:50 +000010329 // Use the default implementation in TargetLowering to convert the register
10330 // constraint into a member of a register class.
10331 std::pair<unsigned, const TargetRegisterClass*> Res;
10332 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010333
10334 // Not found as a standard register?
10335 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010336 // Map st(0) -> st(7) -> ST0
10337 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10338 tolower(Constraint[1]) == 's' &&
10339 tolower(Constraint[2]) == 't' &&
10340 Constraint[3] == '(' &&
10341 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10342 Constraint[5] == ')' &&
10343 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010344
Chris Lattner56d77c72009-09-13 22:41:48 +000010345 Res.first = X86::ST0+Constraint[4]-'0';
10346 Res.second = X86::RFP80RegisterClass;
10347 return Res;
10348 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010349
Chris Lattner56d77c72009-09-13 22:41:48 +000010350 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010351 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010352 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010353 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010354 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010355 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010356
10357 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010358 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010359 Res.first = X86::EFLAGS;
10360 Res.second = X86::CCRRegisterClass;
10361 return Res;
10362 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010363
Dale Johannesen330169f2008-11-13 21:52:36 +000010364 // 'A' means EAX + EDX.
10365 if (Constraint == "A") {
10366 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010367 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010368 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010369 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010370 return Res;
10371 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010372
Chris Lattnerf76d1802006-07-31 23:26:50 +000010373 // Otherwise, check to see if this is a register class of the wrong value
10374 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10375 // turn into {ax},{dx}.
10376 if (Res.second->hasType(VT))
10377 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010378
Chris Lattnerf76d1802006-07-31 23:26:50 +000010379 // All of the single-register GCC register classes map their values onto
10380 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10381 // really want an 8-bit or 32-bit register, map to the appropriate register
10382 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010383 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010385 unsigned DestReg = 0;
10386 switch (Res.first) {
10387 default: break;
10388 case X86::AX: DestReg = X86::AL; break;
10389 case X86::DX: DestReg = X86::DL; break;
10390 case X86::CX: DestReg = X86::CL; break;
10391 case X86::BX: DestReg = X86::BL; break;
10392 }
10393 if (DestReg) {
10394 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010395 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010396 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010397 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010398 unsigned DestReg = 0;
10399 switch (Res.first) {
10400 default: break;
10401 case X86::AX: DestReg = X86::EAX; break;
10402 case X86::DX: DestReg = X86::EDX; break;
10403 case X86::CX: DestReg = X86::ECX; break;
10404 case X86::BX: DestReg = X86::EBX; break;
10405 case X86::SI: DestReg = X86::ESI; break;
10406 case X86::DI: DestReg = X86::EDI; break;
10407 case X86::BP: DestReg = X86::EBP; break;
10408 case X86::SP: DestReg = X86::ESP; break;
10409 }
10410 if (DestReg) {
10411 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010412 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010413 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010414 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010415 unsigned DestReg = 0;
10416 switch (Res.first) {
10417 default: break;
10418 case X86::AX: DestReg = X86::RAX; break;
10419 case X86::DX: DestReg = X86::RDX; break;
10420 case X86::CX: DestReg = X86::RCX; break;
10421 case X86::BX: DestReg = X86::RBX; break;
10422 case X86::SI: DestReg = X86::RSI; break;
10423 case X86::DI: DestReg = X86::RDI; break;
10424 case X86::BP: DestReg = X86::RBP; break;
10425 case X86::SP: DestReg = X86::RSP; break;
10426 }
10427 if (DestReg) {
10428 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010429 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010430 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010431 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010432 } else if (Res.second == X86::FR32RegisterClass ||
10433 Res.second == X86::FR64RegisterClass ||
10434 Res.second == X86::VR128RegisterClass) {
10435 // Handle references to XMM physical registers that got mapped into the
10436 // wrong class. This can happen with constraints like {xmm0} where the
10437 // target independent register mapper will just pick the first match it can
10438 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010439 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010440 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010441 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010442 Res.second = X86::FR64RegisterClass;
10443 else if (X86::VR128RegisterClass->hasType(VT))
10444 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010445 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010446
Chris Lattnerf76d1802006-07-31 23:26:50 +000010447 return Res;
10448}