blob: fc20d43274cf24547e6d84ad14b06122eec1d415 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
798 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000799 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000800
801 // Do not attempt to promote non-128-bit vectors
802 if (!VT.is128BitVector()) {
803 continue;
804 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000805
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000812 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000814 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000816 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000819
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
822 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
823 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
824 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000833
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834 if (Subtarget->hasSSE41()) {
835 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837
838 // i8 and i16 vectors are custom , because the source register and source
839 // source memory operand types are not the same width. f32 vectors are
840 // custom since the immediate controlling the insert encodes additional
841 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
843 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000846
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
848 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851
852 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000855 }
856 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000857
Nate Begeman30a0de92008-07-17 16:51:19 +0000858 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000861
David Greene9b9838d2009-06-29 16:47:10 +0000862 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
864 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
865 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000867
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
869 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
870 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
871 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
872 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
874 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
875 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
877 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
878 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
880 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
881 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000883
884 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
886 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
887 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
888 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
889 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
890 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
891 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
892 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
893 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
895 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
896 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
898 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000899
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
901 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
902 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
903 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000904
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
906 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
907 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000910
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
912 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
913 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
914 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
915 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000917
918#if 0
919 // Not sure we want to do this since there are no 256-bit integer
920 // operations in AVX
921
922 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
923 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
925 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000926
927 // Do not attempt to custom lower non-power-of-2 vectors
928 if (!isPowerOf2_32(VT.getVectorNumElements()))
929 continue;
930
931 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
932 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
933 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
934 }
935
936 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
938 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000939 }
David Greene9b9838d2009-06-29 16:47:10 +0000940#endif
941
942#if 0
943 // Not sure we want to do this since there are no 256-bit integer
944 // operations in AVX
945
946 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
947 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
949 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000950
951 if (!VT.is256BitVector()) {
952 continue;
953 }
954 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 }
965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000967#endif
968 }
969
Evan Cheng6be2c582006-04-05 23:38:46 +0000970 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000972
Bill Wendling74c37652008-12-09 22:08:41 +0000973 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::SADDO, MVT::i32, Custom);
975 setOperationAction(ISD::SADDO, MVT::i64, Custom);
976 setOperationAction(ISD::UADDO, MVT::i32, Custom);
977 setOperationAction(ISD::UADDO, MVT::i64, Custom);
978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
979 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
980 setOperationAction(ISD::USUBO, MVT::i32, Custom);
981 setOperationAction(ISD::USUBO, MVT::i64, Custom);
982 setOperationAction(ISD::SMULO, MVT::i32, Custom);
983 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000984
Evan Chengd54f2d52009-03-31 19:38:51 +0000985 if (!Subtarget->is64Bit()) {
986 // These libcalls are not available in 32-bit.
987 setLibcallName(RTLIB::SHL_I128, 0);
988 setLibcallName(RTLIB::SRL_I128, 0);
989 setLibcallName(RTLIB::SRA_I128, 0);
990 }
991
Evan Cheng206ee9d2006-07-07 08:33:52 +0000992 // We have target-specific dag combine patterns for the following nodes:
993 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000994 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000995 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000996 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000997 setTargetDAGCombine(ISD::SHL);
998 setTargetDAGCombine(ISD::SRA);
999 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001000 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001001 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001002 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001003 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001004 if (Subtarget->is64Bit())
1005 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001006
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001007 computeRegisterProperties();
1008
Evan Cheng87ed7162006-02-14 08:25:08 +00001009 // FIXME: These should be based on subtarget info. Plus, the values should
1010 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001011 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001012 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001013 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001014 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001015 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001016}
1017
Scott Michel5b8f82e2008-03-10 15:42:14 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1020 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021}
1022
1023
Evan Cheng29286502008-01-23 23:17:41 +00001024/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1025/// the desired ByVal argument alignment.
1026static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1027 if (MaxAlign == 16)
1028 return;
1029 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1030 if (VTy->getBitWidth() == 128)
1031 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001032 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1033 unsigned EltAlign = 0;
1034 getMaxByValAlign(ATy->getElementType(), EltAlign);
1035 if (EltAlign > MaxAlign)
1036 MaxAlign = EltAlign;
1037 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1038 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1039 unsigned EltAlign = 0;
1040 getMaxByValAlign(STy->getElementType(i), EltAlign);
1041 if (EltAlign > MaxAlign)
1042 MaxAlign = EltAlign;
1043 if (MaxAlign == 16)
1044 break;
1045 }
1046 }
1047 return;
1048}
1049
1050/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1051/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001052/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1053/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001054unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001055 if (Subtarget->is64Bit()) {
1056 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001057 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (TyAlign > 8)
1059 return TyAlign;
1060 return 8;
1061 }
1062
Evan Cheng29286502008-01-23 23:17:41 +00001063 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001064 if (Subtarget->hasSSE1())
1065 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001066 return Align;
1067}
Chris Lattner2b02a442007-02-25 08:29:00 +00001068
Evan Chengf0df0312008-05-15 08:39:06 +00001069/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001070/// and store operations as a result of memset, memcpy, and memmove
1071/// lowering. If DstAlign is zero that means it's safe to destination
1072/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1073/// means there isn't a need to check it against alignment requirement,
1074/// probably because the source does not need to be loaded. If
1075/// 'NonScalarIntSafe' is true, that means it's safe to return a
1076/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1077/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1078/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001079/// It returns EVT::Other if the type should be determined using generic
1080/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1083 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001084 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001085 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001086 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001087 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1088 // linux. This is because the stack realignment code can't handle certain
1089 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001090 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001091 if (NonScalarIntSafe &&
1092 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001093 if (Size >= 16 &&
1094 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001095 ((DstAlign == 0 || DstAlign >= 16) &&
1096 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001097 Subtarget->getStackAlignment() >= 16) {
1098 if (Subtarget->hasSSE2())
1099 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001101 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001102 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001103 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001104 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001105 Subtarget->hasSSE2()) {
1106 // Do not use f64 to lower memcpy if source is string constant. It's
1107 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001108 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001109 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001110 }
Evan Chengf0df0312008-05-15 08:39:06 +00001111 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 return MVT::i64;
1113 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001114}
1115
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001116/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1117/// current function. The returned value is a member of the
1118/// MachineJumpTableInfo::JTEntryKind enum.
1119unsigned X86TargetLowering::getJumpTableEncoding() const {
1120 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1121 // symbol.
1122 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1123 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001124 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001125
1126 // Otherwise, use the normal jump table encoding heuristics.
1127 return TargetLowering::getJumpTableEncoding();
1128}
1129
Chris Lattner589c6f62010-01-26 06:28:43 +00001130/// getPICBaseSymbol - Return the X86-32 PIC base.
1131MCSymbol *
1132X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1133 MCContext &Ctx) const {
1134 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001135 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1136 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001137}
1138
1139
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140const MCExpr *
1141X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1142 const MachineBasicBlock *MBB,
1143 unsigned uid,MCContext &Ctx) const{
1144 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1145 Subtarget->isPICStyleGOT());
1146 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1147 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001148 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1149 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001150}
1151
Evan Chengcc415862007-11-09 01:32:10 +00001152/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1153/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001154SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001155 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001156 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001157 // This doesn't have DebugLoc associated with it, but is not really the
1158 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001159 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001160 return Table;
1161}
1162
Chris Lattner589c6f62010-01-26 06:28:43 +00001163/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1164/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1165/// MCExpr.
1166const MCExpr *X86TargetLowering::
1167getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1168 MCContext &Ctx) const {
1169 // X86-64 uses RIP relative addressing based on the jump table label.
1170 if (Subtarget->isPICStyleRIPRel())
1171 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1172
1173 // Otherwise, the reference is relative to the PIC base.
1174 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1175}
1176
Bill Wendlingb4202b82009-07-01 18:50:55 +00001177/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001178unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001179 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001180}
1181
Chris Lattner2b02a442007-02-25 08:29:00 +00001182//===----------------------------------------------------------------------===//
1183// Return Value Calling Convention Implementation
1184//===----------------------------------------------------------------------===//
1185
Chris Lattner59ed56b2007-02-28 04:55:35 +00001186#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001187
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001188bool
1189X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1190 const SmallVectorImpl<EVT> &OutTys,
1191 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001192 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001193 SmallVector<CCValAssign, 16> RVLocs;
1194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1197}
1198
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199SDValue
1200X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001201 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001203 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001204 MachineFunction &MF = DAG.getMachineFunction();
1205 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001206
Chris Lattner9774c912007-02-27 05:28:59 +00001207 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1209 RVLocs, *DAG.getContext());
1210 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Evan Chengdcea1632010-02-04 02:40:39 +00001212 // Add the regs to the liveout set for the function.
1213 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1214 for (unsigned i = 0; i != RVLocs.size(); ++i)
1215 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1216 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001217
Dan Gohman475871a2008-07-27 21:46:04 +00001218 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001219
Dan Gohman475871a2008-07-27 21:46:04 +00001220 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001221 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1222 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001223 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1224 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001225
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001226 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001227 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1228 CCValAssign &VA = RVLocs[i];
1229 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner447ff682008-03-11 03:23:40 +00001232 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1233 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001234 if (VA.getLocReg() == X86::ST0 ||
1235 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001236 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1237 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001238 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001240 RetOps.push_back(ValToCopy);
1241 // Don't emit a copytoreg.
1242 continue;
1243 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001244
Evan Cheng242b38b2009-02-23 09:03:22 +00001245 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1246 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001247 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001248 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001249 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001251 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001252 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001253 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001254 }
1255
Dale Johannesendd64c412009-02-04 00:33:20 +00001256 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001257 Flag = Chain.getValue(1);
1258 }
Dan Gohman61a92132008-04-21 23:59:07 +00001259
1260 // The x86-64 ABI for returning structs by value requires that we copy
1261 // the sret argument into %rax for the return. We saved the argument into
1262 // a virtual register in the entry block, so now we copy the value out
1263 // and into %rax.
1264 if (Subtarget->is64Bit() &&
1265 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1266 MachineFunction &MF = DAG.getMachineFunction();
1267 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1268 unsigned Reg = FuncInfo->getSRetReturnReg();
1269 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001270 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001271 FuncInfo->setSRetReturnReg(Reg);
1272 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001273 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001274
Dale Johannesendd64c412009-02-04 00:33:20 +00001275 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001276 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001277
1278 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001279 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001281
Chris Lattner447ff682008-03-11 03:23:40 +00001282 RetOps[0] = Chain; // Update chain.
1283
1284 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001285 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001286 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
1288 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001290}
1291
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292/// LowerCallResult - Lower the result values of a call into the
1293/// appropriate copies out of appropriate physical registers.
1294///
1295SDValue
1296X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001297 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298 const SmallVectorImpl<ISD::InputArg> &Ins,
1299 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001300 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001301
Chris Lattnere32bbf62007-02-28 07:09:55 +00001302 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001303 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001304 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001305 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001306 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001308
Chris Lattner3085e152007-02-25 08:59:22 +00001309 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001310 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001311 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001312 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001313
Torok Edwin3f142c32009-02-01 18:15:56 +00001314 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001316 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001317 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001318 }
1319
Chris Lattner8e6da152008-03-10 21:08:41 +00001320 // If this is a call to a function that returns an fp value on the floating
1321 // point stack, but where we prefer to use the value in xmm registers, copy
1322 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001323 if ((VA.getLocReg() == X86::ST0 ||
1324 VA.getLocReg() == X86::ST1) &&
1325 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001327 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Evan Cheng79fb3b42009-02-20 20:43:02 +00001329 SDValue Val;
1330 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001331 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1332 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1333 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001335 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1337 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001338 } else {
1339 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001341 Val = Chain.getValue(0);
1342 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001343 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1344 } else {
1345 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1346 CopyVT, InFlag).getValue(1);
1347 Val = Chain.getValue(0);
1348 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001349 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001350
Dan Gohman37eed792009-02-04 17:28:58 +00001351 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001352 // Round the F80 the right size, which also moves to the appropriate xmm
1353 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001354 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001355 // This truncation won't change the value.
1356 DAG.getIntPtrConstant(1));
1357 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001358
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001360 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001363}
1364
1365
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001366//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001367// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001368//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001369// StdCall calling convention seems to be standard for many Windows' API
1370// routines and around. It differs from C calling convention just a little:
1371// callee should clean up the stack, not caller. Symbols should be also
1372// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001373// For info on fast calling convention see Fast Calling Convention (tail call)
1374// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001375
Dan Gohman98ca4f22009-08-05 01:29:28 +00001376/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001377/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1379 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001380 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001381
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001383}
1384
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001385/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001386/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001387static bool
1388ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1389 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001390 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001391
Dan Gohman98ca4f22009-08-05 01:29:28 +00001392 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001393}
1394
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001395/// IsCalleePop - Determines whether the callee is required to pop its
1396/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohmand858e902010-04-17 15:26:15 +00001397bool X86TargetLowering::IsCalleePop(bool IsVarArg,
1398 CallingConv::ID CallingConv) const {
Gordon Henriksen86737662008-01-05 16:56:59 +00001399 if (IsVarArg)
1400 return false;
1401
Dan Gohman095cc292008-09-13 01:54:27 +00001402 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001403 default:
1404 return false;
1405 case CallingConv::X86_StdCall:
1406 return !Subtarget->is64Bit();
1407 case CallingConv::X86_FastCall:
1408 return !Subtarget->is64Bit();
1409 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001410 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001411 case CallingConv::GHC:
1412 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001413 }
1414}
1415
Dan Gohman095cc292008-09-13 01:54:27 +00001416/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1417/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001418CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001419 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001420 if (CC == CallingConv::GHC)
1421 return CC_X86_64_GHC;
1422 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001423 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001424 else
1425 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001426 }
1427
Gordon Henriksen86737662008-01-05 16:56:59 +00001428 if (CC == CallingConv::X86_FastCall)
1429 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001430 else if (CC == CallingConv::Fast)
1431 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001432 else if (CC == CallingConv::GHC)
1433 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001434 else
1435 return CC_X86_32_C;
1436}
1437
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001438/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1439/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001440/// the specific parameter attribute. The copy will be passed as a byval
1441/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001442static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001443CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001444 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1445 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001447 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001448 /*isVolatile*/false, /*AlwaysInline=*/true,
1449 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001450}
1451
Chris Lattner29689432010-03-11 00:22:57 +00001452/// IsTailCallConvention - Return true if the calling convention is one that
1453/// supports tail call optimization.
1454static bool IsTailCallConvention(CallingConv::ID CC) {
1455 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1456}
1457
Evan Cheng0c439eb2010-01-27 00:07:07 +00001458/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1459/// a tailcall target by changing its ABI.
1460static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001461 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001462}
1463
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464SDValue
1465X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001466 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 const SmallVectorImpl<ISD::InputArg> &Ins,
1468 DebugLoc dl, SelectionDAG &DAG,
1469 const CCValAssign &VA,
1470 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001471 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001472 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001474 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001475 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001476 EVT ValVT;
1477
1478 // If value is passed by pointer we have address passed instead of the value
1479 // itself.
1480 if (VA.getLocInfo() == CCValAssign::Indirect)
1481 ValVT = VA.getLocVT();
1482 else
1483 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001484
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001485 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001486 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001487 // In case of tail call optimization mark all arguments mutable. Since they
1488 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001489 if (Flags.isByVal()) {
1490 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1491 VA.getLocMemOffset(), isImmutable, false);
1492 return DAG.getFrameIndex(FI, getPointerTy());
1493 } else {
1494 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1495 VA.getLocMemOffset(), isImmutable, false);
1496 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1497 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001498 PseudoSourceValue::getFixedStack(FI), 0,
1499 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001500 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001501}
1502
Dan Gohman475871a2008-07-27 21:46:04 +00001503SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001504X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001505 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 bool isVarArg,
1507 const SmallVectorImpl<ISD::InputArg> &Ins,
1508 DebugLoc dl,
1509 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001510 SmallVectorImpl<SDValue> &InVals)
1511 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001512 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001513 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Gordon Henriksen86737662008-01-05 16:56:59 +00001515 const Function* Fn = MF.getFunction();
1516 if (Fn->hasExternalLinkage() &&
1517 Subtarget->isTargetCygMing() &&
1518 Fn->getName() == "main")
1519 FuncInfo->setForceFramePointer(true);
1520
Evan Cheng1bc78042006-04-26 01:20:17 +00001521 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001522 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001523 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001524
Chris Lattner29689432010-03-11 00:22:57 +00001525 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1526 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001527
Chris Lattner638402b2007-02-28 07:00:42 +00001528 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001529 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001530 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1531 ArgLocs, *DAG.getContext());
1532 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001533
Chris Lattnerf39f7712007-02-28 05:46:49 +00001534 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001535 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001536 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1537 CCValAssign &VA = ArgLocs[i];
1538 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1539 // places.
1540 assert(VA.getValNo() != LastVal &&
1541 "Don't support value assigned to multiple locs yet");
1542 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001543
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001545 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001546 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001550 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001552 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001554 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001555 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001556 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1558 RC = X86::VR64RegisterClass;
1559 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001560 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001561
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001562 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001564
Chris Lattnerf39f7712007-02-28 05:46:49 +00001565 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1566 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1567 // right size.
1568 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001569 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001570 DAG.getValueType(VA.getValVT()));
1571 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001572 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001573 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001574 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001575 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001578 // Handle MMX values passed in XMM regs.
1579 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1581 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001582 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1583 } else
1584 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001585 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001586 } else {
1587 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001589 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001590
1591 // If value is passed via pointer - do a load.
1592 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001593 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1594 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001595
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001597 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598
Dan Gohman61a92132008-04-21 23:59:07 +00001599 // The x86-64 ABI for returning structs by value requires that we copy
1600 // the sret argument into %rax for the return. Save the argument into
1601 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001602 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001603 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1604 unsigned Reg = FuncInfo->getSRetReturnReg();
1605 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001607 FuncInfo->setSRetReturnReg(Reg);
1608 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001609 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001611 }
1612
Chris Lattnerf39f7712007-02-28 05:46:49 +00001613 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001614 // Align stack specially for tail calls.
1615 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001616 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001617
Evan Cheng1bc78042006-04-26 01:20:17 +00001618 // If the function takes variable number of arguments, make a frame index for
1619 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001620 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001622 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1623 true, false));
Gordon Henriksen86737662008-01-05 16:56:59 +00001624 }
1625 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001626 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1627
1628 // FIXME: We should really autogenerate these arrays
1629 static const unsigned GPR64ArgRegsWin64[] = {
1630 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001631 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001632 static const unsigned XMMArgRegsWin64[] = {
1633 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1634 };
1635 static const unsigned GPR64ArgRegs64Bit[] = {
1636 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1637 };
1638 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001639 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1640 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1641 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001642 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1643
1644 if (IsWin64) {
1645 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1646 GPR64ArgRegs = GPR64ArgRegsWin64;
1647 XMMArgRegs = XMMArgRegsWin64;
1648 } else {
1649 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1650 GPR64ArgRegs = GPR64ArgRegs64Bit;
1651 XMMArgRegs = XMMArgRegs64Bit;
1652 }
1653 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1654 TotalNumIntRegs);
1655 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1656 TotalNumXMMRegs);
1657
Devang Patel578efa92009-06-05 21:57:13 +00001658 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001659 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001660 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001661 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001662 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001663 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001664 // Kernel mode asks for SSE to be disabled, so don't push them
1665 // on the stack.
1666 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001667
Gordon Henriksen86737662008-01-05 16:56:59 +00001668 // For X86-64, if there are vararg parameters that are passed via
1669 // registers, then we must store them to their spots on the stack so they
1670 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001671 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1672 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1673 FuncInfo->setRegSaveFrameIndex(
1674 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1675 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001676
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001678 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001679 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1680 getPointerTy());
1681 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001682 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001683 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1684 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001685 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1686 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001688 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001689 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001690 PseudoSourceValue::getFixedStack(
1691 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001692 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001694 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001696
Dan Gohmanface41a2009-08-16 21:24:25 +00001697 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1698 // Now store the XMM (fp + vector) parameter registers.
1699 SmallVector<SDValue, 11> SaveXMMOps;
1700 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001701
Dan Gohmanface41a2009-08-16 21:24:25 +00001702 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1703 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1704 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001705
Dan Gohman1e93df62010-04-17 14:41:14 +00001706 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1707 FuncInfo->getRegSaveFrameIndex()));
1708 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1709 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001710
Dan Gohmanface41a2009-08-16 21:24:25 +00001711 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1712 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1713 X86::VR128RegisterClass);
1714 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1715 SaveXMMOps.push_back(Val);
1716 }
1717 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1718 MVT::Other,
1719 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001721
1722 if (!MemOps.empty())
1723 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1724 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001725 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001726 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001727
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 if (IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001730 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001731 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001732 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001733 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001734 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001735 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001736 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001737
Gordon Henriksen86737662008-01-05 16:56:59 +00001738 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001739 // RegSaveFrameIndex is X86-64 only.
1740 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 if (CallConv == CallingConv::X86_FastCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001742 // fastcc functions can't have varargs.
1743 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001744 }
Evan Cheng25caf632006-05-23 21:06:34 +00001745
Dan Gohman98ca4f22009-08-05 01:29:28 +00001746 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001747}
1748
Dan Gohman475871a2008-07-27 21:46:04 +00001749SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1751 SDValue StackPtr, SDValue Arg,
1752 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001753 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001755 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001756 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001757 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001758 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001759 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001760 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001761 }
Dale Johannesenace16102009-02-03 19:33:06 +00001762 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001763 PseudoSourceValue::getStack(), LocMemOffset,
1764 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001765}
1766
Bill Wendling64e87322009-01-16 19:25:27 +00001767/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001768/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001769SDValue
1770X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001771 SDValue &OutRetAddr, SDValue Chain,
1772 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001773 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001774 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001775 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001776 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001777
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001778 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001779 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001780 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001781}
1782
1783/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1784/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001785static SDValue
1786EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001787 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001788 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001789 // Store the return address to the appropriate stack slot.
1790 if (!FPDiff) return Chain;
1791 // Calculate the new stack slot for the return address.
1792 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001793 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001794 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001795 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001797 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001798 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1799 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001800 return Chain;
1801}
1802
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001804X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001805 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001806 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001807 const SmallVectorImpl<ISD::OutputArg> &Outs,
1808 const SmallVectorImpl<ISD::InputArg> &Ins,
1809 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001810 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001811 MachineFunction &MF = DAG.getMachineFunction();
1812 bool Is64Bit = Subtarget->is64Bit();
1813 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001814 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001815
Evan Cheng5f941932010-02-05 02:21:12 +00001816 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001817 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001818 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1819 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001820 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001821
1822 // Sibcalls are automatically detected tailcalls which do not require
1823 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001824 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001825 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001826
1827 if (isTailCall)
1828 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001829 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001830
Chris Lattner29689432010-03-11 00:22:57 +00001831 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1832 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001833
Chris Lattner638402b2007-02-28 07:00:42 +00001834 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001835 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1837 ArgLocs, *DAG.getContext());
1838 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001839
Chris Lattner423c5f42007-02-28 05:31:48 +00001840 // Get a count of how many bytes are to be pushed on the stack.
1841 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001842 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001843 // This is a sibcall. The memory operands are available in caller's
1844 // own caller's stack.
1845 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001846 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001847 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001848
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001850 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001852 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1854 FPDiff = NumBytesCallerPushed - NumBytes;
1855
1856 // Set the delta of movement of the returnaddr stackslot.
1857 // But only set if delta is greater than previous delta.
1858 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1859 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1860 }
1861
Evan Chengf22f9b32010-02-06 03:28:46 +00001862 if (!IsSibcall)
1863 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001864
Dan Gohman475871a2008-07-27 21:46:04 +00001865 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001867 if (isTailCall && FPDiff)
1868 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1869 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001870
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1872 SmallVector<SDValue, 8> MemOpChains;
1873 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001874
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001875 // Walk the register/memloc assignments, inserting copies/loads. In the case
1876 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001877 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1878 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001879 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 SDValue Arg = Outs[i].Val;
1881 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001882 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Chris Lattner423c5f42007-02-28 05:31:48 +00001884 // Promote the value if needed.
1885 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001886 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001887 case CCValAssign::Full: break;
1888 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001889 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001890 break;
1891 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001892 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001893 break;
1894 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001895 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1896 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1898 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1899 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001900 } else
1901 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1902 break;
1903 case CCValAssign::BCvt:
1904 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001905 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001906 case CCValAssign::Indirect: {
1907 // Store the argument.
1908 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001909 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001910 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001911 PseudoSourceValue::getFixedStack(FI), 0,
1912 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001913 Arg = SpillSlot;
1914 break;
1915 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001916 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001917
Chris Lattner423c5f42007-02-28 05:31:48 +00001918 if (VA.isRegLoc()) {
1919 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001920 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001921 assert(VA.isMemLoc());
1922 if (StackPtr.getNode() == 0)
1923 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1924 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1925 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001926 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001927 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001928
Evan Cheng32fe1032006-05-25 00:59:30 +00001929 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001931 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001932
Evan Cheng347d5f72006-04-28 21:29:37 +00001933 // Build a sequence of copy-to-reg nodes chained together with token chain
1934 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001935 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001936 // Tail call byval lowering might overwrite argument registers so in case of
1937 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001938 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001939 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001940 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001941 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001942 InFlag = Chain.getValue(1);
1943 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001944
Chris Lattner88e1fd52009-07-09 04:24:46 +00001945 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001946 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1947 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001949 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1950 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001951 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001952 InFlag);
1953 InFlag = Chain.getValue(1);
1954 } else {
1955 // If we are tail calling and generating PIC/GOT style code load the
1956 // address of the callee into ECX. The value in ecx is used as target of
1957 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1958 // for tail calls on PIC/GOT architectures. Normally we would just put the
1959 // address of GOT into ebx and then call target@PLT. But for tail calls
1960 // ebx would be restored (since ebx is callee saved) before jumping to the
1961 // target@PLT.
1962
1963 // Note: The actual moving to ECX is done further down.
1964 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1965 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1966 !G->getGlobal()->hasProtectedVisibility())
1967 Callee = LowerGlobalAddress(Callee, DAG);
1968 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001969 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001970 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001971 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001972
Gordon Henriksen86737662008-01-05 16:56:59 +00001973 if (Is64Bit && isVarArg) {
1974 // From AMD64 ABI document:
1975 // For calls that may call functions that use varargs or stdargs
1976 // (prototype-less calls or calls to functions containing ellipsis (...) in
1977 // the declaration) %al is used as hidden argument to specify the number
1978 // of SSE registers used. The contents of %al do not need to match exactly
1979 // the number of registers, but must be an ubound on the number of SSE
1980 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001981
1982 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001983 // Count the number of XMM registers allocated.
1984 static const unsigned XMMArgRegs[] = {
1985 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1986 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1987 };
1988 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001989 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001990 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001991
Dale Johannesendd64c412009-02-04 00:33:20 +00001992 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 InFlag = Chain.getValue(1);
1995 }
1996
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001997
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001998 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 if (isTailCall) {
2000 // Force all the incoming stack arguments to be loaded from the stack
2001 // before any new outgoing arguments are stored to the stack, because the
2002 // outgoing stack slots may alias the incoming argument stack slots, and
2003 // the alias isn't otherwise explicit. This is slightly more conservative
2004 // than necessary, because it means that each store effectively depends
2005 // on every argument instead of just those arguments it would clobber.
2006 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2007
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SmallVector<SDValue, 8> MemOpChains2;
2009 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002011 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002012 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002013 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002014 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2015 CCValAssign &VA = ArgLocs[i];
2016 if (VA.isRegLoc())
2017 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002018 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019 SDValue Arg = Outs[i].Val;
2020 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002021 // Create frame index.
2022 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002023 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002024 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002025 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002026
Duncan Sands276dcbd2008-03-21 09:14:45 +00002027 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002028 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002029 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002030 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002031 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002032 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002033 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002034
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2036 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002037 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002039 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002040 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002041 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002042 PseudoSourceValue::getFixedStack(FI), 0,
2043 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002044 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 }
2046 }
2047
2048 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002050 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002051
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002052 // Copy arguments to their registers.
2053 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002054 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002055 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002056 InFlag = Chain.getValue(1);
2057 }
Dan Gohman475871a2008-07-27 21:46:04 +00002058 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002061 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002062 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 }
2064
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002065 bool WasGlobalOrExternal = false;
2066 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2067 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2068 // In the 64-bit large code model, we have to make all calls
2069 // through a register, since the call instruction's 32-bit
2070 // pc-relative offset may not be large enough to hold the whole
2071 // address.
2072 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2073 WasGlobalOrExternal = true;
2074 // If the callee is a GlobalAddress node (quite common, every direct call
2075 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2076 // it.
2077
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002078 // We should use extra load for direct calls to dllimported functions in
2079 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002080 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002081 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002082 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002083
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2085 // external symbols most go through the PLT in PIC mode. If the symbol
2086 // has hidden or protected visibility, or if it is static or local, then
2087 // we don't need to use the PLT - we can directly call it.
2088 if (Subtarget->isTargetELF() &&
2089 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002090 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002091 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002092 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002093 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2094 Subtarget->getDarwinVers() < 9) {
2095 // PC-relative references to external symbols should go through $stub,
2096 // unless we're building with the leopard linker or later, which
2097 // automatically synthesizes these stubs.
2098 OpFlags = X86II::MO_DARWIN_STUB;
2099 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002100
Chris Lattner74e726e2009-07-09 05:27:35 +00002101 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002102 G->getOffset(), OpFlags);
2103 }
Bill Wendling056292f2008-09-16 21:48:12 +00002104 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002105 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002106 unsigned char OpFlags = 0;
2107
2108 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2109 // symbols should go through the PLT.
2110 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002111 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002112 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002113 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002114 Subtarget->getDarwinVers() < 9) {
2115 // PC-relative references to external symbols should go through $stub,
2116 // unless we're building with the leopard linker or later, which
2117 // automatically synthesizes these stubs.
2118 OpFlags = X86II::MO_DARWIN_STUB;
2119 }
Eric Christopherfd179292009-08-27 18:07:15 +00002120
Chris Lattner48a7d022009-07-09 05:02:21 +00002121 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2122 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002123 }
2124
Chris Lattnerd96d0722007-02-25 06:40:16 +00002125 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002127 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002128
Evan Chengf22f9b32010-02-06 03:28:46 +00002129 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002130 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2131 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002134
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002135 Ops.push_back(Chain);
2136 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002137
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002140
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 // Add argument registers to the end of the list so that they are known live
2142 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002143 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2144 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2145 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002146
Evan Cheng586ccac2008-03-18 23:36:35 +00002147 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002149 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2150
2151 // Add an implicit use of AL for x86 vararg functions.
2152 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002153 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002154
Gabor Greifba36cb52008-08-28 21:40:38 +00002155 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002156 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002157
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 if (isTailCall) {
2159 // If this is the first return lowered for this function, add the regs
2160 // to the liveout set for the function.
2161 if (MF.getRegInfo().liveout_empty()) {
2162 SmallVector<CCValAssign, 16> RVLocs;
2163 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2164 *DAG.getContext());
2165 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2166 for (unsigned i = 0; i != RVLocs.size(); ++i)
2167 if (RVLocs[i].isRegLoc())
2168 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2169 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002170 return DAG.getNode(X86ISD::TC_RETURN, dl,
2171 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 }
2173
Dale Johannesenace16102009-02-03 19:33:06 +00002174 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002175 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002176
Chris Lattner2d297092006-05-23 18:50:38 +00002177 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002180 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002181 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002182 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002183 // pops the hidden struct pointer, so we have to push it back.
2184 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002185 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002186 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002187 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002188
Gordon Henriksenae636f82008-01-03 16:47:34 +00002189 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002190 if (!IsSibcall) {
2191 Chain = DAG.getCALLSEQ_END(Chain,
2192 DAG.getIntPtrConstant(NumBytes, true),
2193 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2194 true),
2195 InFlag);
2196 InFlag = Chain.getValue(1);
2197 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002198
Chris Lattner3085e152007-02-25 08:59:22 +00002199 // Handle result values, copying them out of physregs into vregs that we
2200 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2202 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002203}
2204
Evan Cheng25ab6902006-09-08 06:48:29 +00002205
2206//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002207// Fast Calling Convention (tail call) implementation
2208//===----------------------------------------------------------------------===//
2209
2210// Like std call, callee cleans arguments, convention except that ECX is
2211// reserved for storing the tail called function address. Only 2 registers are
2212// free for argument passing (inreg). Tail call optimization is performed
2213// provided:
2214// * tailcallopt is enabled
2215// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002216// On X86_64 architecture with GOT-style position independent code only local
2217// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002218// To keep the stack aligned according to platform abi the function
2219// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2220// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002221// If a tail called function callee has more arguments than the caller the
2222// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002223// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002224// original REtADDR, but before the saved framepointer or the spilled registers
2225// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2226// stack layout:
2227// arg1
2228// arg2
2229// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002230// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002231// move area ]
2232// (possible EBP)
2233// ESI
2234// EDI
2235// local1 ..
2236
2237/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2238/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002239unsigned
2240X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2241 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002242 MachineFunction &MF = DAG.getMachineFunction();
2243 const TargetMachine &TM = MF.getTarget();
2244 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2245 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002246 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002247 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002248 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002249 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2250 // Number smaller than 12 so just add the difference.
2251 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2252 } else {
2253 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002254 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002255 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002256 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002257 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002258}
2259
Evan Cheng5f941932010-02-05 02:21:12 +00002260/// MatchingStackOffset - Return true if the given stack call argument is
2261/// already available in the same position (relatively) of the caller's
2262/// incoming argument stack.
2263static
2264bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2265 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2266 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002267 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2268 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002269 if (Arg.getOpcode() == ISD::CopyFromReg) {
2270 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2271 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2272 return false;
2273 MachineInstr *Def = MRI->getVRegDef(VR);
2274 if (!Def)
2275 return false;
2276 if (!Flags.isByVal()) {
2277 if (!TII->isLoadFromStackSlot(Def, FI))
2278 return false;
2279 } else {
2280 unsigned Opcode = Def->getOpcode();
2281 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2282 Def->getOperand(1).isFI()) {
2283 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002284 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002285 } else
2286 return false;
2287 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002288 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2289 if (Flags.isByVal())
2290 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002291 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002292 // define @foo(%struct.X* %A) {
2293 // tail call @bar(%struct.X* byval %A)
2294 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002295 return false;
2296 SDValue Ptr = Ld->getBasePtr();
2297 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2298 if (!FINode)
2299 return false;
2300 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002301 } else
2302 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002303
Evan Cheng4cae1332010-03-05 08:38:04 +00002304 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002305 if (!MFI->isFixedObjectIndex(FI))
2306 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002307 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002308}
2309
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2311/// for tail call optimization. Targets which want to do tail call
2312/// optimization should implement this function.
2313bool
2314X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002315 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002316 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002317 bool isCalleeStructRet,
2318 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002319 const SmallVectorImpl<ISD::OutputArg> &Outs,
2320 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002322 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002323 CalleeCC != CallingConv::C)
2324 return false;
2325
Evan Cheng7096ae42010-01-29 06:45:59 +00002326 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002327 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002328 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002329 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002330 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002331 CallerF->getCallingConv() == CalleeCC)
2332 return true;
2333 return false;
2334 }
2335
Evan Chengb2c92902010-02-02 02:22:50 +00002336 // Look for obvious safe cases to perform tail call optimization that does not
2337 // requite ABI changes. This is what gcc calls sibcall.
2338
Evan Cheng2c12cb42010-03-26 16:26:03 +00002339 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2340 // emit a special epilogue.
2341 if (RegInfo->needsStackRealignment(MF))
2342 return false;
2343
Evan Cheng3c262ee2010-03-26 02:13:13 +00002344 // Do not sibcall optimize vararg calls unless the call site is not passing any
2345 // arguments.
2346 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002347 return false;
2348
Evan Chenga375d472010-03-15 18:54:48 +00002349 // Also avoid sibcall optimization if either caller or callee uses struct
2350 // return semantics.
2351 if (isCalleeStructRet || isCallerStructRet)
2352 return false;
2353
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002354 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2355 // Therefore if it's not used by the call it is not safe to optimize this into
2356 // a sibcall.
2357 bool Unused = false;
2358 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2359 if (!Ins[i].Used) {
2360 Unused = true;
2361 break;
2362 }
2363 }
2364 if (Unused) {
2365 SmallVector<CCValAssign, 16> RVLocs;
2366 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2367 RVLocs, *DAG.getContext());
2368 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2369 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2370 CCValAssign &VA = RVLocs[i];
2371 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2372 return false;
2373 }
2374 }
2375
Evan Chenga6bff982010-01-30 01:22:00 +00002376 // If the callee takes no arguments then go on to check the results of the
2377 // call.
2378 if (!Outs.empty()) {
2379 // Check if stack adjustment is needed. For now, do not do this if any
2380 // argument is passed on the stack.
2381 SmallVector<CCValAssign, 16> ArgLocs;
2382 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2383 ArgLocs, *DAG.getContext());
2384 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002385 if (CCInfo.getNextStackOffset()) {
2386 MachineFunction &MF = DAG.getMachineFunction();
2387 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2388 return false;
2389 if (Subtarget->isTargetWin64())
2390 // Win64 ABI has additional complications.
2391 return false;
2392
2393 // Check if the arguments are already laid out in the right way as
2394 // the caller's fixed stack objects.
2395 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002396 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2397 const X86InstrInfo *TII =
2398 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002399 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2400 CCValAssign &VA = ArgLocs[i];
2401 EVT RegVT = VA.getLocVT();
2402 SDValue Arg = Outs[i].Val;
2403 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002404 if (VA.getLocInfo() == CCValAssign::Indirect)
2405 return false;
2406 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002407 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2408 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002409 return false;
2410 }
2411 }
2412 }
Evan Chenga6bff982010-01-30 01:22:00 +00002413 }
Evan Chengb1712452010-01-27 06:25:16 +00002414
Evan Cheng86809cc2010-02-03 03:28:02 +00002415 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002416}
2417
Dan Gohman3df24e62008-09-03 23:12:08 +00002418FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002419X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002420 DenseMap<const Value *, unsigned> &vm,
2421 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002422 DenseMap<const AllocaInst *, int> &am,
2423 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002424#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002425 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002426#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002427 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002428 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002429#ifndef NDEBUG
2430 , cil
2431#endif
2432 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002433}
2434
2435
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002436//===----------------------------------------------------------------------===//
2437// Other Lowering Hooks
2438//===----------------------------------------------------------------------===//
2439
2440
Dan Gohmand858e902010-04-17 15:26:15 +00002441SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002442 MachineFunction &MF = DAG.getMachineFunction();
2443 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2444 int ReturnAddrIndex = FuncInfo->getRAIndex();
2445
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002446 if (ReturnAddrIndex == 0) {
2447 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002448 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002449 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002450 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002451 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002452 }
2453
Evan Cheng25ab6902006-09-08 06:48:29 +00002454 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002455}
2456
2457
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002458bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2459 bool hasSymbolicDisplacement) {
2460 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002461 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002462 return false;
2463
2464 // If we don't have a symbolic displacement - we don't have any extra
2465 // restrictions.
2466 if (!hasSymbolicDisplacement)
2467 return true;
2468
2469 // FIXME: Some tweaks might be needed for medium code model.
2470 if (M != CodeModel::Small && M != CodeModel::Kernel)
2471 return false;
2472
2473 // For small code model we assume that latest object is 16MB before end of 31
2474 // bits boundary. We may also accept pretty large negative constants knowing
2475 // that all objects are in the positive half of address space.
2476 if (M == CodeModel::Small && Offset < 16*1024*1024)
2477 return true;
2478
2479 // For kernel code model we know that all object resist in the negative half
2480 // of 32bits address space. We may not accept negative offsets, since they may
2481 // be just off and we may accept pretty large positive ones.
2482 if (M == CodeModel::Kernel && Offset > 0)
2483 return true;
2484
2485 return false;
2486}
2487
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002488/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2489/// specific condition code, returning the condition code and the LHS/RHS of the
2490/// comparison to make.
2491static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2492 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002493 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002494 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2495 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2496 // X > -1 -> X == 0, jump !sign.
2497 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002498 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002499 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2500 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002501 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002502 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002503 // X < 1 -> X <= 0
2504 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002505 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002506 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002507 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002508
Evan Chengd9558e02006-01-06 00:43:03 +00002509 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002510 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002511 case ISD::SETEQ: return X86::COND_E;
2512 case ISD::SETGT: return X86::COND_G;
2513 case ISD::SETGE: return X86::COND_GE;
2514 case ISD::SETLT: return X86::COND_L;
2515 case ISD::SETLE: return X86::COND_LE;
2516 case ISD::SETNE: return X86::COND_NE;
2517 case ISD::SETULT: return X86::COND_B;
2518 case ISD::SETUGT: return X86::COND_A;
2519 case ISD::SETULE: return X86::COND_BE;
2520 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002521 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002522 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002523
Chris Lattner4c78e022008-12-23 23:42:27 +00002524 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002525
Chris Lattner4c78e022008-12-23 23:42:27 +00002526 // If LHS is a foldable load, but RHS is not, flip the condition.
2527 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2528 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2529 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2530 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002531 }
2532
Chris Lattner4c78e022008-12-23 23:42:27 +00002533 switch (SetCCOpcode) {
2534 default: break;
2535 case ISD::SETOLT:
2536 case ISD::SETOLE:
2537 case ISD::SETUGT:
2538 case ISD::SETUGE:
2539 std::swap(LHS, RHS);
2540 break;
2541 }
2542
2543 // On a floating point condition, the flags are set as follows:
2544 // ZF PF CF op
2545 // 0 | 0 | 0 | X > Y
2546 // 0 | 0 | 1 | X < Y
2547 // 1 | 0 | 0 | X == Y
2548 // 1 | 1 | 1 | unordered
2549 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002550 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002551 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002552 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002553 case ISD::SETOLT: // flipped
2554 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002555 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002556 case ISD::SETOLE: // flipped
2557 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002558 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002559 case ISD::SETUGT: // flipped
2560 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002561 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002562 case ISD::SETUGE: // flipped
2563 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002564 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002565 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002566 case ISD::SETNE: return X86::COND_NE;
2567 case ISD::SETUO: return X86::COND_P;
2568 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002569 case ISD::SETOEQ:
2570 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002571 }
Evan Chengd9558e02006-01-06 00:43:03 +00002572}
2573
Evan Cheng4a460802006-01-11 00:33:36 +00002574/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2575/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002576/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002577static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002578 switch (X86CC) {
2579 default:
2580 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002581 case X86::COND_B:
2582 case X86::COND_BE:
2583 case X86::COND_E:
2584 case X86::COND_P:
2585 case X86::COND_A:
2586 case X86::COND_AE:
2587 case X86::COND_NE:
2588 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002589 return true;
2590 }
2591}
2592
Evan Chengeb2f9692009-10-27 19:56:55 +00002593/// isFPImmLegal - Returns true if the target can instruction select the
2594/// specified FP immediate natively. If false, the legalizer will
2595/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002596bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002597 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2598 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2599 return true;
2600 }
2601 return false;
2602}
2603
Nate Begeman9008ca62009-04-27 18:41:29 +00002604/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2605/// the specified range (L, H].
2606static bool isUndefOrInRange(int Val, int Low, int Hi) {
2607 return (Val < 0) || (Val >= Low && Val < Hi);
2608}
2609
2610/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2611/// specified value.
2612static bool isUndefOrEqual(int Val, int CmpVal) {
2613 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002614 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002616}
2617
Nate Begeman9008ca62009-04-27 18:41:29 +00002618/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2619/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2620/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002621static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 return (Mask[0] < 2 && Mask[1] < 2);
2626 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002627}
2628
Nate Begeman9008ca62009-04-27 18:41:29 +00002629bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002630 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 N->getMask(M);
2632 return ::isPSHUFDMask(M, N->getValueType(0));
2633}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002634
Nate Begeman9008ca62009-04-27 18:41:29 +00002635/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2636/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002637static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002638 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002639 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002640
Nate Begeman9008ca62009-04-27 18:41:29 +00002641 // Lower quadword copied in order or undef.
2642 for (int i = 0; i != 4; ++i)
2643 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002644 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002645
Evan Cheng506d3df2006-03-29 23:07:14 +00002646 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 for (int i = 4; i != 8; ++i)
2648 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002649 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002650
Evan Cheng506d3df2006-03-29 23:07:14 +00002651 return true;
2652}
2653
Nate Begeman9008ca62009-04-27 18:41:29 +00002654bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002655 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 N->getMask(M);
2657 return ::isPSHUFHWMask(M, N->getValueType(0));
2658}
Evan Cheng506d3df2006-03-29 23:07:14 +00002659
Nate Begeman9008ca62009-04-27 18:41:29 +00002660/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2661/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002662static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002663 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002664 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002665
Rafael Espindola15684b22009-04-24 12:40:33 +00002666 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 for (int i = 4; i != 8; ++i)
2668 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002669 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002670
Rafael Espindola15684b22009-04-24 12:40:33 +00002671 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 for (int i = 0; i != 4; ++i)
2673 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002674 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002675
Rafael Espindola15684b22009-04-24 12:40:33 +00002676 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002677}
2678
Nate Begeman9008ca62009-04-27 18:41:29 +00002679bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002680 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 N->getMask(M);
2682 return ::isPSHUFLWMask(M, N->getValueType(0));
2683}
2684
Nate Begemana09008b2009-10-19 02:17:23 +00002685/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2686/// is suitable for input to PALIGNR.
2687static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2688 bool hasSSSE3) {
2689 int i, e = VT.getVectorNumElements();
2690
2691 // Do not handle v2i64 / v2f64 shuffles with palignr.
2692 if (e < 4 || !hasSSSE3)
2693 return false;
2694
2695 for (i = 0; i != e; ++i)
2696 if (Mask[i] >= 0)
2697 break;
2698
2699 // All undef, not a palignr.
2700 if (i == e)
2701 return false;
2702
2703 // Determine if it's ok to perform a palignr with only the LHS, since we
2704 // don't have access to the actual shuffle elements to see if RHS is undef.
2705 bool Unary = Mask[i] < (int)e;
2706 bool NeedsUnary = false;
2707
2708 int s = Mask[i] - i;
2709
2710 // Check the rest of the elements to see if they are consecutive.
2711 for (++i; i != e; ++i) {
2712 int m = Mask[i];
2713 if (m < 0)
2714 continue;
2715
2716 Unary = Unary && (m < (int)e);
2717 NeedsUnary = NeedsUnary || (m < s);
2718
2719 if (NeedsUnary && !Unary)
2720 return false;
2721 if (Unary && m != ((s+i) & (e-1)))
2722 return false;
2723 if (!Unary && m != (s+i))
2724 return false;
2725 }
2726 return true;
2727}
2728
2729bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2730 SmallVector<int, 8> M;
2731 N->getMask(M);
2732 return ::isPALIGNRMask(M, N->getValueType(0), true);
2733}
2734
Evan Cheng14aed5e2006-03-24 01:18:28 +00002735/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2736/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002737static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002738 int NumElems = VT.getVectorNumElements();
2739 if (NumElems != 2 && NumElems != 4)
2740 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002741
Nate Begeman9008ca62009-04-27 18:41:29 +00002742 int Half = NumElems / 2;
2743 for (int i = 0; i < Half; ++i)
2744 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002745 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 for (int i = Half; i < NumElems; ++i)
2747 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002748 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002749
Evan Cheng14aed5e2006-03-24 01:18:28 +00002750 return true;
2751}
2752
Nate Begeman9008ca62009-04-27 18:41:29 +00002753bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2754 SmallVector<int, 8> M;
2755 N->getMask(M);
2756 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002757}
2758
Evan Cheng213d2cf2007-05-17 18:45:50 +00002759/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002760/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2761/// half elements to come from vector 1 (which would equal the dest.) and
2762/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002763static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002765
2766 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002768
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 int Half = NumElems / 2;
2770 for (int i = 0; i < Half; ++i)
2771 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002772 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 for (int i = Half; i < NumElems; ++i)
2774 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002775 return false;
2776 return true;
2777}
2778
Nate Begeman9008ca62009-04-27 18:41:29 +00002779static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2780 SmallVector<int, 8> M;
2781 N->getMask(M);
2782 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002783}
2784
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002785/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2786/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002787bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2788 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002789 return false;
2790
Evan Cheng2064a2b2006-03-28 06:50:32 +00002791 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2793 isUndefOrEqual(N->getMaskElt(1), 7) &&
2794 isUndefOrEqual(N->getMaskElt(2), 2) &&
2795 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002796}
2797
Nate Begeman0b10b912009-11-07 23:17:15 +00002798/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2799/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2800/// <2, 3, 2, 3>
2801bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2802 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2803
2804 if (NumElems != 4)
2805 return false;
2806
2807 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2808 isUndefOrEqual(N->getMaskElt(1), 3) &&
2809 isUndefOrEqual(N->getMaskElt(2), 2) &&
2810 isUndefOrEqual(N->getMaskElt(3), 3);
2811}
2812
Evan Cheng5ced1d82006-04-06 23:23:56 +00002813/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2814/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002815bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2816 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002817
Evan Cheng5ced1d82006-04-06 23:23:56 +00002818 if (NumElems != 2 && NumElems != 4)
2819 return false;
2820
Evan Chengc5cdff22006-04-07 21:53:05 +00002821 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002823 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002824
Evan Chengc5cdff22006-04-07 21:53:05 +00002825 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002827 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002828
2829 return true;
2830}
2831
Nate Begeman0b10b912009-11-07 23:17:15 +00002832/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2833/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2834bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002836
Evan Cheng5ced1d82006-04-06 23:23:56 +00002837 if (NumElems != 2 && NumElems != 4)
2838 return false;
2839
Evan Chengc5cdff22006-04-07 21:53:05 +00002840 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002842 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002843
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 for (unsigned i = 0; i < NumElems/2; ++i)
2845 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002846 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002847
2848 return true;
2849}
2850
Evan Cheng0038e592006-03-28 00:39:58 +00002851/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2852/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002853static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002854 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002856 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002857 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002858
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2860 int BitI = Mask[i];
2861 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002862 if (!isUndefOrEqual(BitI, j))
2863 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002864 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002865 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002866 return false;
2867 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002868 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002869 return false;
2870 }
Evan Cheng0038e592006-03-28 00:39:58 +00002871 }
Evan Cheng0038e592006-03-28 00:39:58 +00002872 return true;
2873}
2874
Nate Begeman9008ca62009-04-27 18:41:29 +00002875bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2876 SmallVector<int, 8> M;
2877 N->getMask(M);
2878 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002879}
2880
Evan Cheng4fcb9222006-03-28 02:43:26 +00002881/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2882/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002883static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002884 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002886 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002887 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002888
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2890 int BitI = Mask[i];
2891 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002892 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002893 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002894 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002895 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002896 return false;
2897 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002898 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002899 return false;
2900 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002901 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002902 return true;
2903}
2904
Nate Begeman9008ca62009-04-27 18:41:29 +00002905bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2906 SmallVector<int, 8> M;
2907 N->getMask(M);
2908 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002909}
2910
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002911/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2912/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2913/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002914static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002915 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002916 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002917 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002918
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2920 int BitI = Mask[i];
2921 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002922 if (!isUndefOrEqual(BitI, j))
2923 return false;
2924 if (!isUndefOrEqual(BitI1, j))
2925 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002926 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002927 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002928}
2929
Nate Begeman9008ca62009-04-27 18:41:29 +00002930bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2931 SmallVector<int, 8> M;
2932 N->getMask(M);
2933 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2934}
2935
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002936/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2937/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2938/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002939static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002941 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2942 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002943
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2945 int BitI = Mask[i];
2946 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002947 if (!isUndefOrEqual(BitI, j))
2948 return false;
2949 if (!isUndefOrEqual(BitI1, j))
2950 return false;
2951 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002952 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002953}
2954
Nate Begeman9008ca62009-04-27 18:41:29 +00002955bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2956 SmallVector<int, 8> M;
2957 N->getMask(M);
2958 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2959}
2960
Evan Cheng017dcc62006-04-21 01:05:10 +00002961/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2962/// specifies a shuffle of elements that is suitable for input to MOVSS,
2963/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002964static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002965 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002966 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002967
2968 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002969
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002971 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002972
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 for (int i = 1; i < NumElts; ++i)
2974 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002975 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002976
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002977 return true;
2978}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002979
Nate Begeman9008ca62009-04-27 18:41:29 +00002980bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2981 SmallVector<int, 8> M;
2982 N->getMask(M);
2983 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002984}
2985
Evan Cheng017dcc62006-04-21 01:05:10 +00002986/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2987/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002988/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002989static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 bool V2IsSplat = false, bool V2IsUndef = false) {
2991 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002992 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002993 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002994
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002996 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002997
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 for (int i = 1; i < NumOps; ++i)
2999 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3000 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3001 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003002 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003003
Evan Cheng39623da2006-04-20 08:58:49 +00003004 return true;
3005}
3006
Nate Begeman9008ca62009-04-27 18:41:29 +00003007static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003008 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 SmallVector<int, 8> M;
3010 N->getMask(M);
3011 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003012}
3013
Evan Chengd9539472006-04-14 21:59:03 +00003014/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3015/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003016bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3017 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003018 return false;
3019
3020 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003021 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 int Elt = N->getMaskElt(i);
3023 if (Elt >= 0 && Elt != 1)
3024 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003025 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003026
3027 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003028 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 int Elt = N->getMaskElt(i);
3030 if (Elt >= 0 && Elt != 3)
3031 return false;
3032 if (Elt == 3)
3033 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003034 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003035 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003037 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003038}
3039
3040/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3041/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003042bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3043 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003044 return false;
3045
3046 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 for (unsigned i = 0; i < 2; ++i)
3048 if (N->getMaskElt(i) > 0)
3049 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003050
3051 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003052 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 int Elt = N->getMaskElt(i);
3054 if (Elt >= 0 && Elt != 2)
3055 return false;
3056 if (Elt == 2)
3057 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003058 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003060 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003061}
3062
Evan Cheng0b457f02008-09-25 20:50:48 +00003063/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3064/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003065bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3066 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 for (int i = 0; i < e; ++i)
3069 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003070 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 for (int i = 0; i < e; ++i)
3072 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003073 return false;
3074 return true;
3075}
3076
Evan Cheng63d33002006-03-22 08:01:21 +00003077/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003078/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003079unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3081 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3082
Evan Chengb9df0ca2006-03-22 02:53:00 +00003083 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3084 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 for (int i = 0; i < NumOperands; ++i) {
3086 int Val = SVOp->getMaskElt(NumOperands-i-1);
3087 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003088 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003089 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003090 if (i != NumOperands - 1)
3091 Mask <<= Shift;
3092 }
Evan Cheng63d33002006-03-22 08:01:21 +00003093 return Mask;
3094}
3095
Evan Cheng506d3df2006-03-29 23:07:14 +00003096/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003097/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003098unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003100 unsigned Mask = 0;
3101 // 8 nodes, but we only care about the last 4.
3102 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 int Val = SVOp->getMaskElt(i);
3104 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003105 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003106 if (i != 4)
3107 Mask <<= 2;
3108 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003109 return Mask;
3110}
3111
3112/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003113/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003114unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003116 unsigned Mask = 0;
3117 // 8 nodes, but we only care about the first 4.
3118 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 int Val = SVOp->getMaskElt(i);
3120 if (Val >= 0)
3121 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003122 if (i != 0)
3123 Mask <<= 2;
3124 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003125 return Mask;
3126}
3127
Nate Begemana09008b2009-10-19 02:17:23 +00003128/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3129/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3130unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3131 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3132 EVT VVT = N->getValueType(0);
3133 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3134 int Val = 0;
3135
3136 unsigned i, e;
3137 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3138 Val = SVOp->getMaskElt(i);
3139 if (Val >= 0)
3140 break;
3141 }
3142 return (Val - i) * EltSize;
3143}
3144
Evan Cheng37b73872009-07-30 08:33:02 +00003145/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3146/// constant +0.0.
3147bool X86::isZeroNode(SDValue Elt) {
3148 return ((isa<ConstantSDNode>(Elt) &&
3149 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3150 (isa<ConstantFPSDNode>(Elt) &&
3151 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3152}
3153
Nate Begeman9008ca62009-04-27 18:41:29 +00003154/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3155/// their permute mask.
3156static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3157 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003158 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003159 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003161
Nate Begeman5a5ca152009-04-29 05:20:52 +00003162 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 int idx = SVOp->getMaskElt(i);
3164 if (idx < 0)
3165 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003166 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003168 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003170 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3172 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003173}
3174
Evan Cheng779ccea2007-12-07 21:30:01 +00003175/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3176/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003177static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003178 unsigned NumElems = VT.getVectorNumElements();
3179 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 int idx = Mask[i];
3181 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003182 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003183 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003185 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003187 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003188}
3189
Evan Cheng533a0aa2006-04-19 20:35:22 +00003190/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3191/// match movhlps. The lower half elements should come from upper half of
3192/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003193/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003194static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3195 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003196 return false;
3197 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003199 return false;
3200 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003202 return false;
3203 return true;
3204}
3205
Evan Cheng5ced1d82006-04-06 23:23:56 +00003206/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003207/// is promoted to a vector. It also returns the LoadSDNode by reference if
3208/// required.
3209static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003210 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3211 return false;
3212 N = N->getOperand(0).getNode();
3213 if (!ISD::isNON_EXTLoad(N))
3214 return false;
3215 if (LD)
3216 *LD = cast<LoadSDNode>(N);
3217 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003218}
3219
Evan Cheng533a0aa2006-04-19 20:35:22 +00003220/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3221/// match movlp{s|d}. The lower half elements should come from lower half of
3222/// V1 (and in order), and the upper half elements should come from the upper
3223/// half of V2 (and in order). And since V1 will become the source of the
3224/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003225static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3226 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003227 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003228 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003229 // Is V2 is a vector load, don't do this transformation. We will try to use
3230 // load folding shufps op.
3231 if (ISD::isNON_EXTLoad(V2))
3232 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003233
Nate Begeman5a5ca152009-04-29 05:20:52 +00003234 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003235
Evan Cheng533a0aa2006-04-19 20:35:22 +00003236 if (NumElems != 2 && NumElems != 4)
3237 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003238 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003240 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003241 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003242 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003243 return false;
3244 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003245}
3246
Evan Cheng39623da2006-04-20 08:58:49 +00003247/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3248/// all the same.
3249static bool isSplatVector(SDNode *N) {
3250 if (N->getOpcode() != ISD::BUILD_VECTOR)
3251 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003252
Dan Gohman475871a2008-07-27 21:46:04 +00003253 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003254 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3255 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003256 return false;
3257 return true;
3258}
3259
Evan Cheng213d2cf2007-05-17 18:45:50 +00003260/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003261/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003262/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003263static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003264 SDValue V1 = N->getOperand(0);
3265 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003266 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3267 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003269 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003270 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003271 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3272 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003273 if (Opc != ISD::BUILD_VECTOR ||
3274 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003275 return false;
3276 } else if (Idx >= 0) {
3277 unsigned Opc = V1.getOpcode();
3278 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3279 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003280 if (Opc != ISD::BUILD_VECTOR ||
3281 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003282 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003283 }
3284 }
3285 return true;
3286}
3287
3288/// getZeroVector - Returns a vector of specified type with all zero elements.
3289///
Owen Andersone50ed302009-08-10 22:56:29 +00003290static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003291 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003292 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003293
Chris Lattner8a594482007-11-25 00:24:49 +00003294 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3295 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003296 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003297 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3299 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003300 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3302 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003303 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3305 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003306 }
Dale Johannesenace16102009-02-03 19:33:06 +00003307 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003308}
3309
Chris Lattner8a594482007-11-25 00:24:49 +00003310/// getOnesVector - Returns a vector of specified type with all bits set.
3311///
Owen Andersone50ed302009-08-10 22:56:29 +00003312static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003313 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003314
Chris Lattner8a594482007-11-25 00:24:49 +00003315 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3316 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003318 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003319 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003321 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003323 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003324}
3325
3326
Evan Cheng39623da2006-04-20 08:58:49 +00003327/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3328/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003329static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003330 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003331 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003332
Evan Cheng39623da2006-04-20 08:58:49 +00003333 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003334 SmallVector<int, 8> MaskVec;
3335 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003336
Nate Begeman5a5ca152009-04-29 05:20:52 +00003337 for (unsigned i = 0; i != NumElems; ++i) {
3338 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 MaskVec[i] = NumElems;
3340 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003341 }
Evan Cheng39623da2006-04-20 08:58:49 +00003342 }
Evan Cheng39623da2006-04-20 08:58:49 +00003343 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003344 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3345 SVOp->getOperand(1), &MaskVec[0]);
3346 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003347}
3348
Evan Cheng017dcc62006-04-21 01:05:10 +00003349/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3350/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003351static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 SDValue V2) {
3353 unsigned NumElems = VT.getVectorNumElements();
3354 SmallVector<int, 8> Mask;
3355 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003356 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 Mask.push_back(i);
3358 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003359}
3360
Nate Begeman9008ca62009-04-27 18:41:29 +00003361/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003362static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 SDValue V2) {
3364 unsigned NumElems = VT.getVectorNumElements();
3365 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003366 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 Mask.push_back(i);
3368 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003369 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003371}
3372
Nate Begeman9008ca62009-04-27 18:41:29 +00003373/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003374static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 SDValue V2) {
3376 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003377 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003379 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 Mask.push_back(i + Half);
3381 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003382 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003384}
3385
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003386/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003387static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 bool HasSSE2) {
3389 if (SV->getValueType(0).getVectorNumElements() <= 4)
3390 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003391
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003393 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 DebugLoc dl = SV->getDebugLoc();
3395 SDValue V1 = SV->getOperand(0);
3396 int NumElems = VT.getVectorNumElements();
3397 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003398
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 // unpack elements to the correct location
3400 while (NumElems > 4) {
3401 if (EltNo < NumElems/2) {
3402 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3403 } else {
3404 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3405 EltNo -= NumElems/2;
3406 }
3407 NumElems >>= 1;
3408 }
Eric Christopherfd179292009-08-27 18:07:15 +00003409
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 // Perform the splat.
3411 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003412 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3414 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003415}
3416
Evan Chengba05f722006-04-21 23:03:30 +00003417/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003418/// vector of zero or undef vector. This produces a shuffle where the low
3419/// element of V2 is swizzled into the zero/undef vector, landing at element
3420/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003421static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003422 bool isZero, bool HasSSE2,
3423 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003424 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003425 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3427 unsigned NumElems = VT.getVectorNumElements();
3428 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003429 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 // If this is the insertion idx, put the low elt of V2 here.
3431 MaskVec.push_back(i == Idx ? NumElems : i);
3432 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003433}
3434
Evan Chengf26ffe92008-05-29 08:22:04 +00003435/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3436/// a shuffle that is zero.
3437static
Nate Begeman9008ca62009-04-27 18:41:29 +00003438unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3439 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003440 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003442 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 int Idx = SVOp->getMaskElt(Index);
3444 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003445 ++NumZeros;
3446 continue;
3447 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003449 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003450 ++NumZeros;
3451 else
3452 break;
3453 }
3454 return NumZeros;
3455}
3456
3457/// isVectorShift - Returns true if the shuffle can be implemented as a
3458/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003459/// FIXME: split into pslldqi, psrldqi, palignr variants.
3460static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003461 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003462 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003463
3464 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003466 if (!NumZeros) {
3467 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003469 if (!NumZeros)
3470 return false;
3471 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003472 bool SeenV1 = false;
3473 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003474 for (unsigned i = NumZeros; i < NumElems; ++i) {
3475 unsigned Val = isLeft ? (i - NumZeros) : i;
3476 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3477 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003478 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003479 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003481 SeenV1 = true;
3482 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003484 SeenV2 = true;
3485 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003486 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003487 return false;
3488 }
3489 if (SeenV1 && SeenV2)
3490 return false;
3491
Nate Begeman9008ca62009-04-27 18:41:29 +00003492 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003493 ShAmt = NumZeros;
3494 return true;
3495}
3496
3497
Evan Chengc78d3b42006-04-24 18:01:45 +00003498/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3499///
Dan Gohman475871a2008-07-27 21:46:04 +00003500static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003501 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003502 SelectionDAG &DAG,
3503 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003504 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003505 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003506
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003507 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003508 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003509 bool First = true;
3510 for (unsigned i = 0; i < 16; ++i) {
3511 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3512 if (ThisIsNonZero && First) {
3513 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003515 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003517 First = false;
3518 }
3519
3520 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003521 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003522 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3523 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003524 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003526 }
3527 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3529 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3530 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003531 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003533 } else
3534 ThisElt = LastElt;
3535
Gabor Greifba36cb52008-08-28 21:40:38 +00003536 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003538 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003539 }
3540 }
3541
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003543}
3544
Bill Wendlinga348c562007-03-22 18:42:45 +00003545/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003546///
Dan Gohman475871a2008-07-27 21:46:04 +00003547static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003548 unsigned NumNonZero, unsigned NumZero,
3549 SelectionDAG &DAG,
3550 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003551 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003552 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003553
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003554 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003555 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003556 bool First = true;
3557 for (unsigned i = 0; i < 8; ++i) {
3558 bool isNonZero = (NonZeros & (1 << i)) != 0;
3559 if (isNonZero) {
3560 if (First) {
3561 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003563 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003565 First = false;
3566 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003567 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003569 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003570 }
3571 }
3572
3573 return V;
3574}
3575
Evan Chengf26ffe92008-05-29 08:22:04 +00003576/// getVShift - Return a vector logical shift node.
3577///
Owen Andersone50ed302009-08-10 22:56:29 +00003578static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003579 unsigned NumBits, SelectionDAG &DAG,
3580 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003581 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003583 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003584 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3585 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3586 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003587 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003588}
3589
Dan Gohman475871a2008-07-27 21:46:04 +00003590SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003591X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003592 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003593
3594 // Check if the scalar load can be widened into a vector load. And if
3595 // the address is "base + cst" see if the cst can be "absorbed" into
3596 // the shuffle mask.
3597 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3598 SDValue Ptr = LD->getBasePtr();
3599 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3600 return SDValue();
3601 EVT PVT = LD->getValueType(0);
3602 if (PVT != MVT::i32 && PVT != MVT::f32)
3603 return SDValue();
3604
3605 int FI = -1;
3606 int64_t Offset = 0;
3607 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3608 FI = FINode->getIndex();
3609 Offset = 0;
3610 } else if (Ptr.getOpcode() == ISD::ADD &&
3611 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3612 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3613 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3614 Offset = Ptr.getConstantOperandVal(1);
3615 Ptr = Ptr.getOperand(0);
3616 } else {
3617 return SDValue();
3618 }
3619
3620 SDValue Chain = LD->getChain();
3621 // Make sure the stack object alignment is at least 16.
3622 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3623 if (DAG.InferPtrAlignment(Ptr) < 16) {
3624 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003625 // Can't change the alignment. FIXME: It's possible to compute
3626 // the exact stack offset and reference FI + adjust offset instead.
3627 // If someone *really* cares about this. That's the way to implement it.
3628 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003629 } else {
3630 MFI->setObjectAlignment(FI, 16);
3631 }
3632 }
3633
3634 // (Offset % 16) must be multiple of 4. Then address is then
3635 // Ptr + (Offset & ~15).
3636 if (Offset < 0)
3637 return SDValue();
3638 if ((Offset % 16) & 3)
3639 return SDValue();
3640 int64_t StartOffset = Offset & ~15;
3641 if (StartOffset)
3642 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3643 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3644
3645 int EltNo = (Offset - StartOffset) >> 2;
3646 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3647 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003648 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3649 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003650 // Canonicalize it to a v4i32 shuffle.
3651 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3652 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3653 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3654 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3655 }
3656
3657 return SDValue();
3658}
3659
Nate Begeman1449f292010-03-24 22:19:06 +00003660/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3661/// vector of type 'VT', see if the elements can be replaced by a single large
3662/// load which has the same value as a build_vector whose operands are 'elts'.
3663///
3664/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3665///
3666/// FIXME: we'd also like to handle the case where the last elements are zero
3667/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3668/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003669static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3670 DebugLoc &dl, SelectionDAG &DAG) {
3671 EVT EltVT = VT.getVectorElementType();
3672 unsigned NumElems = Elts.size();
3673
Nate Begemanfdea31a2010-03-24 20:49:50 +00003674 LoadSDNode *LDBase = NULL;
3675 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003676
3677 // For each element in the initializer, see if we've found a load or an undef.
3678 // If we don't find an initial load element, or later load elements are
3679 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003680 for (unsigned i = 0; i < NumElems; ++i) {
3681 SDValue Elt = Elts[i];
3682
3683 if (!Elt.getNode() ||
3684 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3685 return SDValue();
3686 if (!LDBase) {
3687 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3688 return SDValue();
3689 LDBase = cast<LoadSDNode>(Elt.getNode());
3690 LastLoadedElt = i;
3691 continue;
3692 }
3693 if (Elt.getOpcode() == ISD::UNDEF)
3694 continue;
3695
3696 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3697 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3698 return SDValue();
3699 LastLoadedElt = i;
3700 }
Nate Begeman1449f292010-03-24 22:19:06 +00003701
3702 // If we have found an entire vector of loads and undefs, then return a large
3703 // load of the entire vector width starting at the base pointer. If we found
3704 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003705 if (LastLoadedElt == NumElems - 1) {
3706 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3707 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3708 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3709 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3710 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3711 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3712 LDBase->isVolatile(), LDBase->isNonTemporal(),
3713 LDBase->getAlignment());
3714 } else if (NumElems == 4 && LastLoadedElt == 1) {
3715 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3716 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3717 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3718 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3719 }
3720 return SDValue();
3721}
3722
Evan Chengc3630942009-12-09 21:00:30 +00003723SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003724X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003725 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003726 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003727 if (ISD::isBuildVectorAllZeros(Op.getNode())
3728 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003729 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3730 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3731 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003733 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003734
Gabor Greifba36cb52008-08-28 21:40:38 +00003735 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003736 return getOnesVector(Op.getValueType(), DAG, dl);
3737 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003738 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003739
Owen Andersone50ed302009-08-10 22:56:29 +00003740 EVT VT = Op.getValueType();
3741 EVT ExtVT = VT.getVectorElementType();
3742 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003743
3744 unsigned NumElems = Op.getNumOperands();
3745 unsigned NumZero = 0;
3746 unsigned NumNonZero = 0;
3747 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003748 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003749 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003750 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003751 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003752 if (Elt.getOpcode() == ISD::UNDEF)
3753 continue;
3754 Values.insert(Elt);
3755 if (Elt.getOpcode() != ISD::Constant &&
3756 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003757 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003758 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003759 NumZero++;
3760 else {
3761 NonZeros |= (1 << i);
3762 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003763 }
3764 }
3765
Dan Gohman7f321562007-06-25 16:23:39 +00003766 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003767 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003768 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003769 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003770
Chris Lattner67f453a2008-03-09 05:42:06 +00003771 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003772 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003773 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003774 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003775
Chris Lattner62098042008-03-09 01:05:04 +00003776 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3777 // the value are obviously zero, truncate the value to i32 and do the
3778 // insertion that way. Only do this if the value is non-constant or if the
3779 // value is a constant being inserted into element 0. It is cheaper to do
3780 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003782 (!IsAllConstants || Idx == 0)) {
3783 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3784 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3786 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003787
Chris Lattner62098042008-03-09 01:05:04 +00003788 // Truncate the value (which may itself be a constant) to i32, and
3789 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003791 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003792 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3793 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003794
Chris Lattner62098042008-03-09 01:05:04 +00003795 // Now we have our 32-bit value zero extended in the low element of
3796 // a vector. If Idx != 0, swizzle it into place.
3797 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003798 SmallVector<int, 4> Mask;
3799 Mask.push_back(Idx);
3800 for (unsigned i = 1; i != VecElts; ++i)
3801 Mask.push_back(i);
3802 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003803 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003805 }
Dale Johannesenace16102009-02-03 19:33:06 +00003806 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003807 }
3808 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003809
Chris Lattner19f79692008-03-08 22:59:52 +00003810 // If we have a constant or non-constant insertion into the low element of
3811 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3812 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003813 // depending on what the source datatype is.
3814 if (Idx == 0) {
3815 if (NumZero == 0) {
3816 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3818 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003819 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3820 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3821 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3822 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3824 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3825 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003826 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3827 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3828 Subtarget->hasSSE2(), DAG);
3829 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3830 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003831 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003832
3833 // Is it a vector logical left shift?
3834 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003835 X86::isZeroNode(Op.getOperand(0)) &&
3836 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003837 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003838 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003839 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003840 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003841 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003842 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003843
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003844 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003845 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003846
Chris Lattner19f79692008-03-08 22:59:52 +00003847 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3848 // is a non-constant being inserted into an element other than the low one,
3849 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3850 // movd/movss) to move this into the low element, then shuffle it into
3851 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003852 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003853 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003854
Evan Cheng0db9fe62006-04-25 20:13:52 +00003855 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003856 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3857 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003858 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003859 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 MaskVec.push_back(i == Idx ? 0 : 1);
3861 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003862 }
3863 }
3864
Chris Lattner67f453a2008-03-09 05:42:06 +00003865 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003866 if (Values.size() == 1) {
3867 if (EVTBits == 32) {
3868 // Instead of a shuffle like this:
3869 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3870 // Check if it's possible to issue this instead.
3871 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3872 unsigned Idx = CountTrailingZeros_32(NonZeros);
3873 SDValue Item = Op.getOperand(Idx);
3874 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3875 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3876 }
Dan Gohman475871a2008-07-27 21:46:04 +00003877 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003878 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003879
Dan Gohmana3941172007-07-24 22:55:08 +00003880 // A vector full of immediates; various special cases are already
3881 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003882 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003883 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003884
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003885 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003886 if (EVTBits == 64) {
3887 if (NumNonZero == 1) {
3888 // One half is zero or undef.
3889 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003890 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003891 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003892 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3893 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003894 }
Dan Gohman475871a2008-07-27 21:46:04 +00003895 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003896 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003897
3898 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003899 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003900 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003901 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003902 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003903 }
3904
Bill Wendling826f36f2007-03-28 00:57:11 +00003905 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003906 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003907 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003908 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003909 }
3910
3911 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003912 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003913 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003914 if (NumElems == 4 && NumZero > 0) {
3915 for (unsigned i = 0; i < 4; ++i) {
3916 bool isZero = !(NonZeros & (1 << i));
3917 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003918 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003919 else
Dale Johannesenace16102009-02-03 19:33:06 +00003920 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003921 }
3922
3923 for (unsigned i = 0; i < 2; ++i) {
3924 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3925 default: break;
3926 case 0:
3927 V[i] = V[i*2]; // Must be a zero vector.
3928 break;
3929 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003931 break;
3932 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003934 break;
3935 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003937 break;
3938 }
3939 }
3940
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003942 bool Reverse = (NonZeros & 0x3) == 2;
3943 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003944 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003945 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3946 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3948 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003949 }
3950
Nate Begemanfdea31a2010-03-24 20:49:50 +00003951 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3952 // Check for a build vector of consecutive loads.
3953 for (unsigned i = 0; i < NumElems; ++i)
3954 V[i] = Op.getOperand(i);
3955
3956 // Check for elements which are consecutive loads.
3957 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3958 if (LD.getNode())
3959 return LD;
3960
3961 // For SSE 4.1, use inserts into undef.
3962 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 V[0] = DAG.getUNDEF(VT);
3964 for (unsigned i = 0; i < NumElems; ++i)
3965 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3966 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3967 Op.getOperand(i), DAG.getIntPtrConstant(i));
3968 return V[0];
3969 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003970
3971 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003972 // e.g. for v4f32
3973 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3974 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3975 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003977 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003978 NumElems >>= 1;
3979 while (NumElems != 0) {
3980 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003982 NumElems >>= 1;
3983 }
3984 return V[0];
3985 }
Dan Gohman475871a2008-07-27 21:46:04 +00003986 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003987}
3988
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003989SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003990X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003991 // We support concatenate two MMX registers and place them in a MMX
3992 // register. This is better than doing a stack convert.
3993 DebugLoc dl = Op.getDebugLoc();
3994 EVT ResVT = Op.getValueType();
3995 assert(Op.getNumOperands() == 2);
3996 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3997 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3998 int Mask[2];
3999 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4000 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4001 InVec = Op.getOperand(1);
4002 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4003 unsigned NumElts = ResVT.getVectorNumElements();
4004 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4005 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4006 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4007 } else {
4008 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4009 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4010 Mask[0] = 0; Mask[1] = 2;
4011 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4012 }
4013 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4014}
4015
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016// v8i16 shuffles - Prefer shuffles in the following order:
4017// 1. [all] pshuflw, pshufhw, optional move
4018// 2. [ssse3] 1 x pshufb
4019// 3. [ssse3] 2 x pshufb + 1 x por
4020// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004021static
Nate Begeman9008ca62009-04-27 18:41:29 +00004022SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004023 SelectionDAG &DAG,
4024 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 SDValue V1 = SVOp->getOperand(0);
4026 SDValue V2 = SVOp->getOperand(1);
4027 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004028 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004029
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 // Determine if more than 1 of the words in each of the low and high quadwords
4031 // of the result come from the same quadword of one of the two inputs. Undef
4032 // mask values count as coming from any quadword, for better codegen.
4033 SmallVector<unsigned, 4> LoQuad(4);
4034 SmallVector<unsigned, 4> HiQuad(4);
4035 BitVector InputQuads(4);
4036 for (unsigned i = 0; i < 8; ++i) {
4037 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 MaskVals.push_back(EltIdx);
4040 if (EltIdx < 0) {
4041 ++Quad[0];
4042 ++Quad[1];
4043 ++Quad[2];
4044 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004045 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004046 }
4047 ++Quad[EltIdx / 4];
4048 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004049 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004050
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004052 unsigned MaxQuad = 1;
4053 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004054 if (LoQuad[i] > MaxQuad) {
4055 BestLoQuad = i;
4056 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004057 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004058 }
4059
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004061 MaxQuad = 1;
4062 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004063 if (HiQuad[i] > MaxQuad) {
4064 BestHiQuad = i;
4065 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004066 }
4067 }
4068
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004070 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071 // single pshufb instruction is necessary. If There are more than 2 input
4072 // quads, disable the next transformation since it does not help SSSE3.
4073 bool V1Used = InputQuads[0] || InputQuads[1];
4074 bool V2Used = InputQuads[2] || InputQuads[3];
4075 if (TLI.getSubtarget()->hasSSSE3()) {
4076 if (InputQuads.count() == 2 && V1Used && V2Used) {
4077 BestLoQuad = InputQuads.find_first();
4078 BestHiQuad = InputQuads.find_next(BestLoQuad);
4079 }
4080 if (InputQuads.count() > 2) {
4081 BestLoQuad = -1;
4082 BestHiQuad = -1;
4083 }
4084 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004085
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4087 // the shuffle mask. If a quad is scored as -1, that means that it contains
4088 // words from all 4 input quadwords.
4089 SDValue NewV;
4090 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004091 SmallVector<int, 8> MaskV;
4092 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4093 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004094 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4096 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4097 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004098
Nate Begemanb9a47b82009-02-23 08:49:38 +00004099 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4100 // source words for the shuffle, to aid later transformations.
4101 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004102 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004103 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004104 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004105 if (idx != (int)i)
4106 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004108 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 AllWordsInNewV = false;
4110 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004111 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004112
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4114 if (AllWordsInNewV) {
4115 for (int i = 0; i != 8; ++i) {
4116 int idx = MaskVals[i];
4117 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004118 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004119 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004120 if ((idx != i) && idx < 4)
4121 pshufhw = false;
4122 if ((idx != i) && idx > 3)
4123 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004124 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004125 V1 = NewV;
4126 V2Used = false;
4127 BestLoQuad = 0;
4128 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004129 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004130
Nate Begemanb9a47b82009-02-23 08:49:38 +00004131 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4132 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004133 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004134 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004136 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004137 }
Eric Christopherfd179292009-08-27 18:07:15 +00004138
Nate Begemanb9a47b82009-02-23 08:49:38 +00004139 // If we have SSSE3, and all words of the result are from 1 input vector,
4140 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4141 // is present, fall back to case 4.
4142 if (TLI.getSubtarget()->hasSSSE3()) {
4143 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004144
Nate Begemanb9a47b82009-02-23 08:49:38 +00004145 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004146 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 // mask, and elements that come from V1 in the V2 mask, so that the two
4148 // results can be OR'd together.
4149 bool TwoInputs = V1Used && V2Used;
4150 for (unsigned i = 0; i != 8; ++i) {
4151 int EltIdx = MaskVals[i] * 2;
4152 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4154 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 continue;
4156 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4158 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004161 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004162 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004166
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 // Calculate the shuffle mask for the second input, shuffle it, and
4168 // OR it with the first shuffled input.
4169 pshufbMask.clear();
4170 for (unsigned i = 0; i != 8; ++i) {
4171 int EltIdx = MaskVals[i] * 2;
4172 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4174 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 continue;
4176 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4178 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004181 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004182 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 MVT::v16i8, &pshufbMask[0], 16));
4184 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4185 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 }
4187
4188 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4189 // and update MaskVals with new element order.
4190 BitVector InOrder(8);
4191 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 for (int i = 0; i != 4; ++i) {
4194 int idx = MaskVals[i];
4195 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 InOrder.set(i);
4198 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 InOrder.set(i);
4201 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 }
4204 }
4205 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 }
Eric Christopherfd179292009-08-27 18:07:15 +00004210
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4212 // and update MaskVals with the new element order.
4213 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 for (unsigned i = 4; i != 8; ++i) {
4218 int idx = MaskVals[i];
4219 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 InOrder.set(i);
4222 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004224 InOrder.set(i);
4225 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 }
4228 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 }
Eric Christopherfd179292009-08-27 18:07:15 +00004232
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 // In case BestHi & BestLo were both -1, which means each quadword has a word
4234 // from each of the four input quadwords, calculate the InOrder bitvector now
4235 // before falling through to the insert/extract cleanup.
4236 if (BestLoQuad == -1 && BestHiQuad == -1) {
4237 NewV = V1;
4238 for (int i = 0; i != 8; ++i)
4239 if (MaskVals[i] < 0 || MaskVals[i] == i)
4240 InOrder.set(i);
4241 }
Eric Christopherfd179292009-08-27 18:07:15 +00004242
Nate Begemanb9a47b82009-02-23 08:49:38 +00004243 // The other elements are put in the right place using pextrw and pinsrw.
4244 for (unsigned i = 0; i != 8; ++i) {
4245 if (InOrder[i])
4246 continue;
4247 int EltIdx = MaskVals[i];
4248 if (EltIdx < 0)
4249 continue;
4250 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 DAG.getIntPtrConstant(i));
4257 }
4258 return NewV;
4259}
4260
4261// v16i8 shuffles - Prefer shuffles in the following order:
4262// 1. [ssse3] 1 x pshufb
4263// 2. [ssse3] 2 x pshufb + 1 x por
4264// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4265static
Nate Begeman9008ca62009-04-27 18:41:29 +00004266SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004267 SelectionDAG &DAG,
4268 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 SDValue V1 = SVOp->getOperand(0);
4270 SDValue V2 = SVOp->getOperand(1);
4271 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004274
Nate Begemanb9a47b82009-02-23 08:49:38 +00004275 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004276 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004277 // present, fall back to case 3.
4278 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4279 bool V1Only = true;
4280 bool V2Only = true;
4281 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 if (EltIdx < 0)
4284 continue;
4285 if (EltIdx < 16)
4286 V2Only = false;
4287 else
4288 V1Only = false;
4289 }
Eric Christopherfd179292009-08-27 18:07:15 +00004290
Nate Begemanb9a47b82009-02-23 08:49:38 +00004291 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4292 if (TLI.getSubtarget()->hasSSSE3()) {
4293 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004294
Nate Begemanb9a47b82009-02-23 08:49:38 +00004295 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004296 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004297 //
4298 // Otherwise, we have elements from both input vectors, and must zero out
4299 // elements that come from V2 in the first mask, and V1 in the second mask
4300 // so that we can OR them together.
4301 bool TwoInputs = !(V1Only || V2Only);
4302 for (unsigned i = 0; i != 16; ++i) {
4303 int EltIdx = MaskVals[i];
4304 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004306 continue;
4307 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004309 }
4310 // If all the elements are from V2, assign it to V1 and return after
4311 // building the first pshufb.
4312 if (V2Only)
4313 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004315 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004317 if (!TwoInputs)
4318 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004319
Nate Begemanb9a47b82009-02-23 08:49:38 +00004320 // Calculate the shuffle mask for the second input, shuffle it, and
4321 // OR it with the first shuffled input.
4322 pshufbMask.clear();
4323 for (unsigned i = 0; i != 16; ++i) {
4324 int EltIdx = MaskVals[i];
4325 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004327 continue;
4328 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004330 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004332 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 MVT::v16i8, &pshufbMask[0], 16));
4334 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004335 }
Eric Christopherfd179292009-08-27 18:07:15 +00004336
Nate Begemanb9a47b82009-02-23 08:49:38 +00004337 // No SSSE3 - Calculate in place words and then fix all out of place words
4338 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4339 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4341 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004342 SDValue NewV = V2Only ? V2 : V1;
4343 for (int i = 0; i != 8; ++i) {
4344 int Elt0 = MaskVals[i*2];
4345 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004346
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 // This word of the result is all undef, skip it.
4348 if (Elt0 < 0 && Elt1 < 0)
4349 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004350
Nate Begemanb9a47b82009-02-23 08:49:38 +00004351 // This word of the result is already in the correct place, skip it.
4352 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4353 continue;
4354 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4355 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004356
Nate Begemanb9a47b82009-02-23 08:49:38 +00004357 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4358 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4359 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004360
4361 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4362 // using a single extract together, load it and store it.
4363 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004365 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004367 DAG.getIntPtrConstant(i));
4368 continue;
4369 }
4370
Nate Begemanb9a47b82009-02-23 08:49:38 +00004371 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004372 // source byte is not also odd, shift the extracted word left 8 bits
4373 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004375 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 DAG.getIntPtrConstant(Elt1 / 2));
4377 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004378 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004379 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004380 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4382 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004383 }
4384 // If Elt0 is defined, extract it from the appropriate source. If the
4385 // source byte is not also even, shift the extracted word right 8 bits. If
4386 // Elt1 was also defined, OR the extracted values together before
4387 // inserting them in the result.
4388 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004389 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004390 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4391 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004393 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004394 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4396 DAG.getConstant(0x00FF, MVT::i16));
4397 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004398 : InsElt0;
4399 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004401 DAG.getIntPtrConstant(i));
4402 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004403 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004404}
4405
Evan Cheng7a831ce2007-12-15 03:00:47 +00004406/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4407/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4408/// done when every pair / quad of shuffle mask elements point to elements in
4409/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004410/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4411static
Nate Begeman9008ca62009-04-27 18:41:29 +00004412SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4413 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004414 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004415 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 SDValue V1 = SVOp->getOperand(0);
4417 SDValue V2 = SVOp->getOperand(1);
4418 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004419 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004421 EVT MaskEltVT = MaskVT.getVectorElementType();
4422 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004424 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 case MVT::v4f32: NewVT = MVT::v2f64; break;
4426 case MVT::v4i32: NewVT = MVT::v2i64; break;
4427 case MVT::v8i16: NewVT = MVT::v4i32; break;
4428 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004429 }
4430
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004431 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004432 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004434 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004436 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 int Scale = NumElems / NewWidth;
4438 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004439 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 int StartIdx = -1;
4441 for (int j = 0; j < Scale; ++j) {
4442 int EltIdx = SVOp->getMaskElt(i+j);
4443 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004444 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004445 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004446 StartIdx = EltIdx - (EltIdx % Scale);
4447 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004448 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004449 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004450 if (StartIdx == -1)
4451 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004452 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004454 }
4455
Dale Johannesenace16102009-02-03 19:33:06 +00004456 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4457 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004458 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004459}
4460
Evan Chengd880b972008-05-09 21:53:03 +00004461/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004462///
Owen Andersone50ed302009-08-10 22:56:29 +00004463static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 SDValue SrcOp, SelectionDAG &DAG,
4465 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004467 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004468 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004469 LD = dyn_cast<LoadSDNode>(SrcOp);
4470 if (!LD) {
4471 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4472 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004473 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4474 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004475 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4476 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004477 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004478 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004480 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4481 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4482 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4483 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004484 SrcOp.getOperand(0)
4485 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004486 }
4487 }
4488 }
4489
Dale Johannesenace16102009-02-03 19:33:06 +00004490 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4491 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004492 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004493 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004494}
4495
Evan Chengace3c172008-07-22 21:13:36 +00004496/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4497/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004498static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004499LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4500 SDValue V1 = SVOp->getOperand(0);
4501 SDValue V2 = SVOp->getOperand(1);
4502 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004503 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004504
Evan Chengace3c172008-07-22 21:13:36 +00004505 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004506 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004507 SmallVector<int, 8> Mask1(4U, -1);
4508 SmallVector<int, 8> PermMask;
4509 SVOp->getMask(PermMask);
4510
Evan Chengace3c172008-07-22 21:13:36 +00004511 unsigned NumHi = 0;
4512 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004513 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 int Idx = PermMask[i];
4515 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004516 Locs[i] = std::make_pair(-1, -1);
4517 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4519 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004520 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004521 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004522 NumLo++;
4523 } else {
4524 Locs[i] = std::make_pair(1, NumHi);
4525 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004527 NumHi++;
4528 }
4529 }
4530 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004531
Evan Chengace3c172008-07-22 21:13:36 +00004532 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004533 // If no more than two elements come from either vector. This can be
4534 // implemented with two shuffles. First shuffle gather the elements.
4535 // The second shuffle, which takes the first shuffle as both of its
4536 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004538
Nate Begeman9008ca62009-04-27 18:41:29 +00004539 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004540
Evan Chengace3c172008-07-22 21:13:36 +00004541 for (unsigned i = 0; i != 4; ++i) {
4542 if (Locs[i].first == -1)
4543 continue;
4544 else {
4545 unsigned Idx = (i < 2) ? 0 : 4;
4546 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004547 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004548 }
4549 }
4550
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004552 } else if (NumLo == 3 || NumHi == 3) {
4553 // Otherwise, we must have three elements from one vector, call it X, and
4554 // one element from the other, call it Y. First, use a shufps to build an
4555 // intermediate vector with the one element from Y and the element from X
4556 // that will be in the same half in the final destination (the indexes don't
4557 // matter). Then, use a shufps to build the final vector, taking the half
4558 // containing the element from Y from the intermediate, and the other half
4559 // from X.
4560 if (NumHi == 3) {
4561 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004562 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004563 std::swap(V1, V2);
4564 }
4565
4566 // Find the element from V2.
4567 unsigned HiIndex;
4568 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 int Val = PermMask[HiIndex];
4570 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004571 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004572 if (Val >= 4)
4573 break;
4574 }
4575
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 Mask1[0] = PermMask[HiIndex];
4577 Mask1[1] = -1;
4578 Mask1[2] = PermMask[HiIndex^1];
4579 Mask1[3] = -1;
4580 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004581
4582 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004583 Mask1[0] = PermMask[0];
4584 Mask1[1] = PermMask[1];
4585 Mask1[2] = HiIndex & 1 ? 6 : 4;
4586 Mask1[3] = HiIndex & 1 ? 4 : 6;
4587 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004588 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004589 Mask1[0] = HiIndex & 1 ? 2 : 0;
4590 Mask1[1] = HiIndex & 1 ? 0 : 2;
4591 Mask1[2] = PermMask[2];
4592 Mask1[3] = PermMask[3];
4593 if (Mask1[2] >= 0)
4594 Mask1[2] += 4;
4595 if (Mask1[3] >= 0)
4596 Mask1[3] += 4;
4597 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004598 }
Evan Chengace3c172008-07-22 21:13:36 +00004599 }
4600
4601 // Break it into (shuffle shuffle_hi, shuffle_lo).
4602 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 SmallVector<int,8> LoMask(4U, -1);
4604 SmallVector<int,8> HiMask(4U, -1);
4605
4606 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004607 unsigned MaskIdx = 0;
4608 unsigned LoIdx = 0;
4609 unsigned HiIdx = 2;
4610 for (unsigned i = 0; i != 4; ++i) {
4611 if (i == 2) {
4612 MaskPtr = &HiMask;
4613 MaskIdx = 1;
4614 LoIdx = 0;
4615 HiIdx = 2;
4616 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 int Idx = PermMask[i];
4618 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004619 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004621 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004623 LoIdx++;
4624 } else {
4625 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004627 HiIdx++;
4628 }
4629 }
4630
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4632 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4633 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004634 for (unsigned i = 0; i != 4; ++i) {
4635 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004636 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004637 } else {
4638 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004640 }
4641 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004643}
4644
Dan Gohman475871a2008-07-27 21:46:04 +00004645SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004646X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004647 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004648 SDValue V1 = Op.getOperand(0);
4649 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004650 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004651 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004653 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004654 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4655 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004656 bool V1IsSplat = false;
4657 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004658
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004660 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004661
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 // Promote splats to v4f32.
4663 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004664 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 return Op;
4666 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004667 }
4668
Evan Cheng7a831ce2007-12-15 03:00:47 +00004669 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4670 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004673 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004674 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004675 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004677 // FIXME: Figure out a cleaner way to do this.
4678 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004679 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004680 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004681 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4683 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4684 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004685 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004686 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004687 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4688 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004689 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004691 }
4692 }
Eric Christopherfd179292009-08-27 18:07:15 +00004693
Nate Begeman9008ca62009-04-27 18:41:29 +00004694 if (X86::isPSHUFDMask(SVOp))
4695 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004696
Evan Chengf26ffe92008-05-29 08:22:04 +00004697 // Check if this can be converted into a logical shift.
4698 bool isLeft = false;
4699 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004700 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004702 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004703 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004704 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004705 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004706 EVT EltVT = VT.getVectorElementType();
4707 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004708 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004709 }
Eric Christopherfd179292009-08-27 18:07:15 +00004710
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004712 if (V1IsUndef)
4713 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004714 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004715 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004716 if (!isMMX)
4717 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004718 }
Eric Christopherfd179292009-08-27 18:07:15 +00004719
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 // FIXME: fold these into legal mask.
4721 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4722 X86::isMOVSLDUPMask(SVOp) ||
4723 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004724 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004725 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004726 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004727
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 if (ShouldXformToMOVHLPS(SVOp) ||
4729 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4730 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004731
Evan Chengf26ffe92008-05-29 08:22:04 +00004732 if (isShift) {
4733 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004734 EVT EltVT = VT.getVectorElementType();
4735 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004736 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004737 }
Eric Christopherfd179292009-08-27 18:07:15 +00004738
Evan Cheng9eca5e82006-10-25 21:49:50 +00004739 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004740 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4741 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004742 V1IsSplat = isSplatVector(V1.getNode());
4743 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004744
Chris Lattner8a594482007-11-25 00:24:49 +00004745 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004746 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004747 Op = CommuteVectorShuffle(SVOp, DAG);
4748 SVOp = cast<ShuffleVectorSDNode>(Op);
4749 V1 = SVOp->getOperand(0);
4750 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004751 std::swap(V1IsSplat, V2IsSplat);
4752 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004753 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004754 }
4755
Nate Begeman9008ca62009-04-27 18:41:29 +00004756 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4757 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004758 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 return V1;
4760 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4761 // the instruction selector will not match, so get a canonical MOVL with
4762 // swapped operands to undo the commute.
4763 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004764 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004765
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4767 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4768 X86::isUNPCKLMask(SVOp) ||
4769 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004770 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004771
Evan Cheng9bbbb982006-10-25 20:48:19 +00004772 if (V2IsSplat) {
4773 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004774 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004775 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 SDValue NewMask = NormalizeMask(SVOp, DAG);
4777 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4778 if (NSVOp != SVOp) {
4779 if (X86::isUNPCKLMask(NSVOp, true)) {
4780 return NewMask;
4781 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4782 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004783 }
4784 }
4785 }
4786
Evan Cheng9eca5e82006-10-25 21:49:50 +00004787 if (Commuted) {
4788 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004789 // FIXME: this seems wrong.
4790 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4791 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4792 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4793 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4794 X86::isUNPCKLMask(NewSVOp) ||
4795 X86::isUNPCKHMask(NewSVOp))
4796 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004797 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004798
Nate Begemanb9a47b82009-02-23 08:49:38 +00004799 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004800
4801 // Normalize the node to match x86 shuffle ops if needed
4802 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4803 return CommuteVectorShuffle(SVOp, DAG);
4804
4805 // Check for legal shuffle and return?
4806 SmallVector<int, 16> PermMask;
4807 SVOp->getMask(PermMask);
4808 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004809 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004810
Evan Cheng14b32e12007-12-11 01:46:18 +00004811 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004813 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004814 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004815 return NewOp;
4816 }
4817
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004819 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004820 if (NewOp.getNode())
4821 return NewOp;
4822 }
Eric Christopherfd179292009-08-27 18:07:15 +00004823
Evan Chengace3c172008-07-22 21:13:36 +00004824 // Handle all 4 wide cases with a number of shuffles except for MMX.
4825 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004826 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827
Dan Gohman475871a2008-07-27 21:46:04 +00004828 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829}
4830
Dan Gohman475871a2008-07-27 21:46:04 +00004831SDValue
4832X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004833 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004834 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004835 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004836 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004838 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004840 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004841 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004842 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004843 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4844 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4845 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004846 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4847 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004848 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004850 Op.getOperand(0)),
4851 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004853 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004855 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004856 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004857 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004858 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4859 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004860 // result has a single use which is a store or a bitcast to i32. And in
4861 // the case of a store, it's not worth it if the index is a constant 0,
4862 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004863 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004864 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004865 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004866 if ((User->getOpcode() != ISD::STORE ||
4867 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4868 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004869 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004871 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4873 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004874 Op.getOperand(0)),
4875 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4877 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004878 // ExtractPS works with constant index.
4879 if (isa<ConstantSDNode>(Op.getOperand(1)))
4880 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004881 }
Dan Gohman475871a2008-07-27 21:46:04 +00004882 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004883}
4884
4885
Dan Gohman475871a2008-07-27 21:46:04 +00004886SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004887X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4888 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004890 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891
Evan Cheng62a3f152008-03-24 21:52:23 +00004892 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004893 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004894 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004895 return Res;
4896 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004897
Owen Andersone50ed302009-08-10 22:56:29 +00004898 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004899 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004900 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004901 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004902 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004903 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004904 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4906 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004907 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004908 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004909 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004910 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004911 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004912 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004913 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004914 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004915 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004916 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004917 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004918 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004919 if (Idx == 0)
4920 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004921
Evan Cheng0db9fe62006-04-25 20:13:52 +00004922 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004923 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004924 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004925 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004927 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004928 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004929 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004930 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4931 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4932 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004933 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004934 if (Idx == 0)
4935 return Op;
4936
4937 // UNPCKHPD the element to the lowest double word, then movsd.
4938 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4939 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004940 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004941 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004942 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004943 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004944 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004945 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004946 }
4947
Dan Gohman475871a2008-07-27 21:46:04 +00004948 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004949}
4950
Dan Gohman475871a2008-07-27 21:46:04 +00004951SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004952X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4953 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004954 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004955 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004956 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004957
Dan Gohman475871a2008-07-27 21:46:04 +00004958 SDValue N0 = Op.getOperand(0);
4959 SDValue N1 = Op.getOperand(1);
4960 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004961
Dan Gohman8a55ce42009-09-23 21:02:20 +00004962 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004963 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004964 unsigned Opc;
4965 if (VT == MVT::v8i16)
4966 Opc = X86ISD::PINSRW;
4967 else if (VT == MVT::v4i16)
4968 Opc = X86ISD::MMX_PINSRW;
4969 else if (VT == MVT::v16i8)
4970 Opc = X86ISD::PINSRB;
4971 else
4972 Opc = X86ISD::PINSRB;
4973
Nate Begeman14d12ca2008-02-11 04:19:36 +00004974 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4975 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004976 if (N1.getValueType() != MVT::i32)
4977 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4978 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004979 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004980 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004981 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004982 // Bits [7:6] of the constant are the source select. This will always be
4983 // zero here. The DAG Combiner may combine an extract_elt index into these
4984 // bits. For example (insert (extract, 3), 2) could be matched by putting
4985 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004986 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004987 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004988 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004989 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004990 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004991 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004993 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004994 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004995 // PINSR* works with constant index.
4996 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004997 }
Dan Gohman475871a2008-07-27 21:46:04 +00004998 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004999}
5000
Dan Gohman475871a2008-07-27 21:46:04 +00005001SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005002X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005003 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005004 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005005
5006 if (Subtarget->hasSSE41())
5007 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5008
Dan Gohman8a55ce42009-09-23 21:02:20 +00005009 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005010 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005011
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005012 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005013 SDValue N0 = Op.getOperand(0);
5014 SDValue N1 = Op.getOperand(1);
5015 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005016
Dan Gohman8a55ce42009-09-23 21:02:20 +00005017 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005018 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5019 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005020 if (N1.getValueType() != MVT::i32)
5021 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5022 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005023 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005024 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5025 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026 }
Dan Gohman475871a2008-07-27 21:46:04 +00005027 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005028}
5029
Dan Gohman475871a2008-07-27 21:46:04 +00005030SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005031X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005032 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005033 if (Op.getValueType() == MVT::v2f32)
5034 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5035 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5036 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005037 Op.getOperand(0))));
5038
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5040 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005041
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5043 EVT VT = MVT::v2i32;
5044 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005045 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 case MVT::v16i8:
5047 case MVT::v8i16:
5048 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005049 break;
5050 }
Dale Johannesenace16102009-02-03 19:33:06 +00005051 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5052 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005053}
5054
Bill Wendling056292f2008-09-16 21:48:12 +00005055// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5056// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5057// one of the above mentioned nodes. It has to be wrapped because otherwise
5058// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5059// be used to form addressing mode. These wrapped nodes will be selected
5060// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005061SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005062X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005063 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005064
Chris Lattner41621a22009-06-26 19:22:52 +00005065 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5066 // global base reg.
5067 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005068 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005069 CodeModel::Model M = getTargetMachine().getCodeModel();
5070
Chris Lattner4f066492009-07-11 20:29:19 +00005071 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005072 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005073 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005074 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005075 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005076 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005077 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005078
Evan Cheng1606e8e2009-03-13 07:51:59 +00005079 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005080 CP->getAlignment(),
5081 CP->getOffset(), OpFlag);
5082 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005083 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005084 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005085 if (OpFlag) {
5086 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005087 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005088 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005089 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090 }
5091
5092 return Result;
5093}
5094
Dan Gohmand858e902010-04-17 15:26:15 +00005095SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005096 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005097
Chris Lattner18c59872009-06-27 04:16:01 +00005098 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5099 // global base reg.
5100 unsigned char OpFlag = 0;
5101 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005102 CodeModel::Model M = getTargetMachine().getCodeModel();
5103
Chris Lattner4f066492009-07-11 20:29:19 +00005104 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005105 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005106 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005107 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005108 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005109 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005110 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005111
Chris Lattner18c59872009-06-27 04:16:01 +00005112 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5113 OpFlag);
5114 DebugLoc DL = JT->getDebugLoc();
5115 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005116
Chris Lattner18c59872009-06-27 04:16:01 +00005117 // With PIC, the address is actually $g + Offset.
5118 if (OpFlag) {
5119 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5120 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005121 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005122 Result);
5123 }
Eric Christopherfd179292009-08-27 18:07:15 +00005124
Chris Lattner18c59872009-06-27 04:16:01 +00005125 return Result;
5126}
5127
5128SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005129X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005130 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005131
Chris Lattner18c59872009-06-27 04:16:01 +00005132 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5133 // global base reg.
5134 unsigned char OpFlag = 0;
5135 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005136 CodeModel::Model M = getTargetMachine().getCodeModel();
5137
Chris Lattner4f066492009-07-11 20:29:19 +00005138 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005139 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005140 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005141 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005142 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005143 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005144 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005145
Chris Lattner18c59872009-06-27 04:16:01 +00005146 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005147
Chris Lattner18c59872009-06-27 04:16:01 +00005148 DebugLoc DL = Op.getDebugLoc();
5149 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005150
5151
Chris Lattner18c59872009-06-27 04:16:01 +00005152 // With PIC, the address is actually $g + Offset.
5153 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005154 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005155 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5156 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005157 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005158 Result);
5159 }
Eric Christopherfd179292009-08-27 18:07:15 +00005160
Chris Lattner18c59872009-06-27 04:16:01 +00005161 return Result;
5162}
5163
Dan Gohman475871a2008-07-27 21:46:04 +00005164SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005165X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005166 // Create the TargetBlockAddressAddress node.
5167 unsigned char OpFlags =
5168 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005169 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005170 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005171 DebugLoc dl = Op.getDebugLoc();
5172 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5173 /*isTarget=*/true, OpFlags);
5174
Dan Gohmanf705adb2009-10-30 01:28:02 +00005175 if (Subtarget->isPICStyleRIPRel() &&
5176 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005177 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5178 else
5179 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005180
Dan Gohman29cbade2009-11-20 23:18:13 +00005181 // With PIC, the address is actually $g + Offset.
5182 if (isGlobalRelativeToPICBase(OpFlags)) {
5183 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5184 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5185 Result);
5186 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005187
5188 return Result;
5189}
5190
5191SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005192X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005193 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005194 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005195 // Create the TargetGlobalAddress node, folding in the constant
5196 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005197 unsigned char OpFlags =
5198 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005199 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005200 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005201 if (OpFlags == X86II::MO_NO_FLAG &&
5202 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005203 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005204 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005205 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005206 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005207 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005208 }
Eric Christopherfd179292009-08-27 18:07:15 +00005209
Chris Lattner4f066492009-07-11 20:29:19 +00005210 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005211 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005212 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5213 else
5214 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005215
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005216 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005217 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005218 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5219 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005220 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
Chris Lattner36c25012009-07-10 07:34:39 +00005223 // For globals that require a load from a stub to get the address, emit the
5224 // load.
5225 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005226 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005227 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005228
Dan Gohman6520e202008-10-18 02:06:02 +00005229 // If there was a non-zero offset that we didn't fold, create an explicit
5230 // addition for it.
5231 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005232 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005233 DAG.getConstant(Offset, getPointerTy()));
5234
Evan Cheng0db9fe62006-04-25 20:13:52 +00005235 return Result;
5236}
5237
Evan Chengda43bcf2008-09-24 00:05:32 +00005238SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005239X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005240 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005241 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005242 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005243}
5244
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005245static SDValue
5246GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005247 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005248 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005249 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005251 DebugLoc dl = GA->getDebugLoc();
5252 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5253 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005254 GA->getOffset(),
5255 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005256 if (InFlag) {
5257 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005258 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005259 } else {
5260 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005261 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005262 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005263
5264 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5265 MFI->setHasCalls(true);
5266
Rafael Espindola15f1b662009-04-24 12:59:40 +00005267 SDValue Flag = Chain.getValue(1);
5268 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005269}
5270
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005271// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005272static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005273LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005274 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005275 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005276 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5277 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005278 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005279 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005280 InFlag = Chain.getValue(1);
5281
Chris Lattnerb903bed2009-06-26 21:20:29 +00005282 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005283}
5284
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005285// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005286static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005287LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005288 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005289 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5290 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005291}
5292
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005293// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5294// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005295static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005296 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005297 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005298 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005299 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005300 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005301 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005302 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005304
5305 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005306 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005307
Chris Lattnerb903bed2009-06-26 21:20:29 +00005308 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005309 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5310 // initialexec.
5311 unsigned WrapperKind = X86ISD::Wrapper;
5312 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005313 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005314 } else if (is64Bit) {
5315 assert(model == TLSModel::InitialExec);
5316 OperandFlags = X86II::MO_GOTTPOFF;
5317 WrapperKind = X86ISD::WrapperRIP;
5318 } else {
5319 assert(model == TLSModel::InitialExec);
5320 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005321 }
Eric Christopherfd179292009-08-27 18:07:15 +00005322
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005323 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5324 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005325 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005326 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005327 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005328
Rafael Espindola9a580232009-02-27 13:37:18 +00005329 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005330 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005331 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005332
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005333 // The address of the thread local variable is the add of the thread
5334 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005335 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005336}
5337
Dan Gohman475871a2008-07-27 21:46:04 +00005338SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005339X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005340 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005341 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005342 assert(Subtarget->isTargetELF() &&
5343 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005344 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005345 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005346
Chris Lattnerb903bed2009-06-26 21:20:29 +00005347 // If GV is an alias then use the aliasee for determining
5348 // thread-localness.
5349 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5350 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005351
Chris Lattnerb903bed2009-06-26 21:20:29 +00005352 TLSModel::Model model = getTLSModel(GV,
5353 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005354
Chris Lattnerb903bed2009-06-26 21:20:29 +00005355 switch (model) {
5356 case TLSModel::GeneralDynamic:
5357 case TLSModel::LocalDynamic: // not implemented
5358 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005359 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005360 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005361
Chris Lattnerb903bed2009-06-26 21:20:29 +00005362 case TLSModel::InitialExec:
5363 case TLSModel::LocalExec:
5364 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5365 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005366 }
Eric Christopherfd179292009-08-27 18:07:15 +00005367
Torok Edwinc23197a2009-07-14 16:55:14 +00005368 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005369 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005370}
5371
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005373/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005374/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005375SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005376 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005377 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005378 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005379 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005380 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005381 SDValue ShOpLo = Op.getOperand(0);
5382 SDValue ShOpHi = Op.getOperand(1);
5383 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005384 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005386 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005387
Dan Gohman475871a2008-07-27 21:46:04 +00005388 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005389 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005390 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5391 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005392 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005393 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5394 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005395 }
Evan Chenge3413162006-01-09 18:33:28 +00005396
Owen Anderson825b72b2009-08-11 20:47:22 +00005397 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5398 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005399 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005401
Dan Gohman475871a2008-07-27 21:46:04 +00005402 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005404 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5405 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005406
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005407 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005408 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5409 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005410 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005411 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5412 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005413 }
5414
Dan Gohman475871a2008-07-27 21:46:04 +00005415 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005416 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005417}
Evan Chenga3195e82006-01-12 22:54:21 +00005418
Dan Gohmand858e902010-04-17 15:26:15 +00005419SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5420 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005421 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005422
5423 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005424 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005425 return Op;
5426 }
5427 return SDValue();
5428 }
5429
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005431 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Eli Friedman36df4992009-05-27 00:47:34 +00005433 // These are really Legal; return the operand so the caller accepts it as
5434 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005436 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005438 Subtarget->is64Bit()) {
5439 return Op;
5440 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005441
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005442 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005443 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005444 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005445 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005446 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005447 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005448 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005449 PseudoSourceValue::getFixedStack(SSFI), 0,
5450 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005451 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5452}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005453
Owen Andersone50ed302009-08-10 22:56:29 +00005454SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005455 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005456 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005457 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005458 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005459 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005460 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005461 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005463 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005465 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005466 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005467 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005468
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005469 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005470 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005471 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005472
5473 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5474 // shouldn't be necessary except that RFP cannot be live across
5475 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005476 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005477 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005478 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005480 SDValue Ops[] = {
5481 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5482 };
5483 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005484 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005485 PseudoSourceValue::getFixedStack(SSFI), 0,
5486 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005487 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005488
Evan Cheng0db9fe62006-04-25 20:13:52 +00005489 return Result;
5490}
5491
Bill Wendling8b8a6362009-01-17 03:56:04 +00005492// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005493SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5494 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005495 // This algorithm is not obvious. Here it is in C code, more or less:
5496 /*
5497 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5498 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5499 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005500
Bill Wendling8b8a6362009-01-17 03:56:04 +00005501 // Copy ints to xmm registers.
5502 __m128i xh = _mm_cvtsi32_si128( hi );
5503 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005504
Bill Wendling8b8a6362009-01-17 03:56:04 +00005505 // Combine into low half of a single xmm register.
5506 __m128i x = _mm_unpacklo_epi32( xh, xl );
5507 __m128d d;
5508 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005509
Bill Wendling8b8a6362009-01-17 03:56:04 +00005510 // Merge in appropriate exponents to give the integer bits the right
5511 // magnitude.
5512 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005513
Bill Wendling8b8a6362009-01-17 03:56:04 +00005514 // Subtract away the biases to deal with the IEEE-754 double precision
5515 // implicit 1.
5516 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005517
Bill Wendling8b8a6362009-01-17 03:56:04 +00005518 // All conversions up to here are exact. The correctly rounded result is
5519 // calculated using the current rounding mode using the following
5520 // horizontal add.
5521 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5522 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5523 // store doesn't really need to be here (except
5524 // maybe to zero the other double)
5525 return sd;
5526 }
5527 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005528
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005529 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005530 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005531
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005532 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005533 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005534 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5535 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5536 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5537 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005538 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005539 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005540
Bill Wendling8b8a6362009-01-17 03:56:04 +00005541 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005542 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005543 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005544 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005545 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005546 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005547 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005548
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5550 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005551 Op.getOperand(0),
5552 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5554 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005555 Op.getOperand(0),
5556 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5558 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005559 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005560 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5562 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5563 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005564 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005565 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005567
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005568 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005569 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5571 DAG.getUNDEF(MVT::v2f64), ShufMask);
5572 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5573 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005574 DAG.getIntPtrConstant(0));
5575}
5576
Bill Wendling8b8a6362009-01-17 03:56:04 +00005577// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005578SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5579 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005580 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005581 // FP constant to bias correct the final result.
5582 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005584
5585 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5587 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005588 Op.getOperand(0),
5589 DAG.getIntPtrConstant(0)));
5590
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5592 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005593 DAG.getIntPtrConstant(0));
5594
5595 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5597 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005598 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 MVT::v2f64, Load)),
5600 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005601 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005602 MVT::v2f64, Bias)));
5603 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5604 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005605 DAG.getIntPtrConstant(0));
5606
5607 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005609
5610 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005611 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005612
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005614 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005615 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005617 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005618 }
5619
5620 // Handle final rounding.
5621 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005622}
5623
Dan Gohmand858e902010-04-17 15:26:15 +00005624SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5625 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005626 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005627 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005628
Evan Chenga06ec9e2009-01-19 08:08:22 +00005629 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5630 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5631 // the optimization here.
5632 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005633 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005634
Owen Andersone50ed302009-08-10 22:56:29 +00005635 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005637 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005639 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005640
Bill Wendling8b8a6362009-01-17 03:56:04 +00005641 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005643 return LowerUINT_TO_FP_i32(Op, DAG);
5644 }
5645
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005647
5648 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005650 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5651 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5652 getPointerTy(), StackSlot, WordOff);
5653 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005654 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005656 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005658}
5659
Dan Gohman475871a2008-07-27 21:46:04 +00005660std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005661FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005662 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005663
Owen Andersone50ed302009-08-10 22:56:29 +00005664 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005665
5666 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5668 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005669 }
5670
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5672 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005673 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005674
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005675 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005677 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005678 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005679 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005681 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005682 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005683
Evan Cheng87c89352007-10-15 20:11:21 +00005684 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5685 // stack slot.
5686 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005687 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005688 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005689 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005690
Evan Cheng0db9fe62006-04-25 20:13:52 +00005691 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005693 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5695 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5696 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005697 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005698
Dan Gohman475871a2008-07-27 21:46:04 +00005699 SDValue Chain = DAG.getEntryNode();
5700 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005701 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005703 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005704 PseudoSourceValue::getFixedStack(SSFI), 0,
5705 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005707 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005708 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5709 };
Dale Johannesenace16102009-02-03 19:33:06 +00005710 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005711 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005712 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005713 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5714 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005715
Evan Cheng0db9fe62006-04-25 20:13:52 +00005716 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005717 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005718 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005719
Chris Lattner27a6c732007-11-24 07:07:01 +00005720 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005721}
5722
Dan Gohmand858e902010-04-17 15:26:15 +00005723SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5724 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005725 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 if (Op.getValueType() == MVT::v2i32 &&
5727 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005728 return Op;
5729 }
5730 return SDValue();
5731 }
5732
Eli Friedman948e95a2009-05-23 09:59:16 +00005733 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005734 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005735 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5736 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005737
Chris Lattner27a6c732007-11-24 07:07:01 +00005738 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005739 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005740 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005741}
5742
Dan Gohmand858e902010-04-17 15:26:15 +00005743SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5744 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005745 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5746 SDValue FIST = Vals.first, StackSlot = Vals.second;
5747 assert(FIST.getNode() && "Unexpected failure");
5748
5749 // Load the result.
5750 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005751 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005752}
5753
Dan Gohmand858e902010-04-17 15:26:15 +00005754SDValue X86TargetLowering::LowerFABS(SDValue Op,
5755 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005756 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005757 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005758 EVT VT = Op.getValueType();
5759 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005760 if (VT.isVector())
5761 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005762 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005764 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005765 CV.push_back(C);
5766 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005767 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005768 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005769 CV.push_back(C);
5770 CV.push_back(C);
5771 CV.push_back(C);
5772 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005773 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005774 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005775 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005776 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005777 PseudoSourceValue::getConstantPool(), 0,
5778 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005779 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005780}
5781
Dan Gohmand858e902010-04-17 15:26:15 +00005782SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005783 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005784 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005785 EVT VT = Op.getValueType();
5786 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005787 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005788 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005789 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005791 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005792 CV.push_back(C);
5793 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005794 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005795 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005796 CV.push_back(C);
5797 CV.push_back(C);
5798 CV.push_back(C);
5799 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005800 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005801 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005802 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005803 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005804 PseudoSourceValue::getConstantPool(), 0,
5805 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005806 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005807 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5809 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005810 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005812 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005813 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005814 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005815}
5816
Dan Gohmand858e902010-04-17 15:26:15 +00005817SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005818 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005819 SDValue Op0 = Op.getOperand(0);
5820 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005821 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005822 EVT VT = Op.getValueType();
5823 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005824
5825 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005826 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005827 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005828 SrcVT = VT;
5829 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005830 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005831 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005832 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005833 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005834 }
5835
5836 // At this point the operands and the result should have the same
5837 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005838
Evan Cheng68c47cb2007-01-05 07:55:56 +00005839 // First get the sign bit of second operand.
5840 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005842 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5843 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005844 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005845 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5846 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5847 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5848 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005849 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005850 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005851 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005852 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005853 PseudoSourceValue::getConstantPool(), 0,
5854 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005855 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005856
5857 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005858 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 // Op0 is MVT::f32, Op1 is MVT::f64.
5860 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5861 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5862 DAG.getConstant(32, MVT::i32));
5863 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5864 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005865 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005866 }
5867
Evan Cheng73d6cf12007-01-05 21:37:56 +00005868 // Clear first operand sign bit.
5869 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005871 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5872 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005873 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005874 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5875 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5876 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5877 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005878 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005879 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005880 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005881 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005882 PseudoSourceValue::getConstantPool(), 0,
5883 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005884 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005885
5886 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005887 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005888}
5889
Evan Cheng2808ccb2010-04-23 18:21:16 +00005890// getSetCCPromoteOpcode - Return the opcode that should be used to promote
5891// operands of a setcc. FIXME: See DAGTypeLegalizer::PromoteSetCCOperands.
5892static unsigned getSetCCPromoteOpcode(ISD::CondCode CC) {
5893 switch (CC) {
5894 default: return 0;
5895 case ISD::SETEQ:
5896 case ISD::SETNE:
5897 case ISD::SETUGE:
5898 case ISD::SETUGT:
5899 case ISD::SETULE:
5900 case ISD::SETULT:
5901 // ALL of these operations will work if we either sign or zero extend
5902 // the operands (including the unsigned comparisons!). Zero extend is
5903 // usually a simpler/cheaper operation, so prefer it.
5904 return ISD::ZERO_EXTEND;
5905 case ISD::SETGE:
5906 case ISD::SETGT:
5907 case ISD::SETLT:
5908 case ISD::SETLE:
5909 return ISD::SIGN_EXTEND;
5910 }
5911}
5912
Dan Gohman076aee32009-03-04 19:44:21 +00005913/// Emit nodes that will be selected as "test Op0,Op0", or something
5914/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005915SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng2808ccb2010-04-23 18:21:16 +00005916 ISD::CondCode CC, SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00005917 DebugLoc dl = Op.getDebugLoc();
5918
Dan Gohman31125812009-03-07 01:58:32 +00005919 // CF and OF aren't always set the way we want. Determine which
5920 // of these we need.
5921 bool NeedCF = false;
5922 bool NeedOF = false;
5923 switch (X86CC) {
5924 case X86::COND_A: case X86::COND_AE:
5925 case X86::COND_B: case X86::COND_BE:
5926 NeedCF = true;
5927 break;
5928 case X86::COND_G: case X86::COND_GE:
5929 case X86::COND_L: case X86::COND_LE:
5930 case X86::COND_O: case X86::COND_NO:
5931 NeedOF = true;
5932 break;
5933 default: break;
5934 }
5935
Dan Gohman076aee32009-03-04 19:44:21 +00005936 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005937 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5938 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5939 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005940 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005941 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005942 switch (Op.getNode()->getOpcode()) {
5943 case ISD::ADD:
5944 // Due to an isel shortcoming, be conservative if this add is likely to
5945 // be selected as part of a load-modify-store instruction. When the root
5946 // node in a match is a store, isel doesn't know how to remap non-chain
5947 // non-flag uses of other nodes in the match, such as the ADD in this
5948 // case. This leads to the ADD being left around and reselected, with
5949 // the result being two adds in the output.
5950 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5951 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5952 if (UI->getOpcode() == ISD::STORE)
5953 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005954 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005955 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5956 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005957 if (C->getAPIntValue() == 1) {
5958 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005959 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005960 break;
5961 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005962 // An add of negative one (subtract of one) will be selected as a DEC.
5963 if (C->getAPIntValue().isAllOnesValue()) {
5964 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005965 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005966 break;
5967 }
5968 }
Dan Gohman076aee32009-03-04 19:44:21 +00005969 // Otherwise use a regular EFLAGS-setting add.
5970 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005971 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005972 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005973 case ISD::AND: {
5974 // If the primary and result isn't used, don't bother using X86ISD::AND,
5975 // because a TEST instruction will be better.
5976 bool NonFlagUse = false;
5977 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005978 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5979 SDNode *User = *UI;
5980 unsigned UOpNo = UI.getOperandNo();
5981 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5982 // Look pass truncate.
5983 UOpNo = User->use_begin().getOperandNo();
5984 User = *User->use_begin();
5985 }
5986 if (User->getOpcode() != ISD::BRCOND &&
5987 User->getOpcode() != ISD::SETCC &&
5988 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005989 NonFlagUse = true;
5990 break;
5991 }
Evan Cheng17751da2010-01-07 00:54:06 +00005992 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005993 if (!NonFlagUse)
5994 break;
5995 }
5996 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005997 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005998 case ISD::OR:
5999 case ISD::XOR:
6000 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00006001 // likely to be selected as part of a load-modify-store instruction.
6002 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6003 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6004 if (UI->getOpcode() == ISD::STORE)
6005 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006006 // Otherwise use a regular EFLAGS-setting instruction.
6007 switch (Op.getNode()->getOpcode()) {
6008 case ISD::SUB: Opcode = X86ISD::SUB; break;
6009 case ISD::OR: Opcode = X86ISD::OR; break;
6010 case ISD::XOR: Opcode = X86ISD::XOR; break;
6011 case ISD::AND: Opcode = X86ISD::AND; break;
6012 default: llvm_unreachable("unexpected operator!");
6013 }
Dan Gohman51bb4742009-03-05 21:29:28 +00006014 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006015 break;
6016 case X86ISD::ADD:
6017 case X86ISD::SUB:
6018 case X86ISD::INC:
6019 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006020 case X86ISD::OR:
6021 case X86ISD::XOR:
6022 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00006023 return SDValue(Op.getNode(), 1);
6024 default:
6025 default_case:
6026 break;
6027 }
6028 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006029 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00006030 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00006031 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00006032 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00006033 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00006034 DAG.ReplaceAllUsesWith(Op, New);
6035 return SDValue(New.getNode(), 1);
6036 }
6037 }
6038
6039 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Evan Cheng2808ccb2010-04-23 18:21:16 +00006040 EVT PVT;
6041 if (Subtarget->shouldPromote16Bit() && Op.getValueType() == MVT::i16 &&
6042 (isa<ConstantSDNode>(Op) || IsDesirableToPromoteOp(Op, PVT))) {
6043 unsigned POpc = getSetCCPromoteOpcode(CC);
6044 if (POpc)
6045 Op = DAG.getNode(POpc, Op.getDebugLoc(), MVT::i32, Op);
6046 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006047 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00006048 DAG.getConstant(0, Op.getValueType()));
6049}
6050
6051/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6052/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006053SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng2808ccb2010-04-23 18:21:16 +00006054 ISD::CondCode CC, SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006055 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6056 if (C->getAPIntValue() == 0)
Evan Cheng2808ccb2010-04-23 18:21:16 +00006057 return EmitTest(Op0, X86CC, CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006058
6059 DebugLoc dl = Op0.getDebugLoc();
Evan Cheng2808ccb2010-04-23 18:21:16 +00006060 EVT PVT;
6061 if (Subtarget->shouldPromote16Bit() && Op0.getValueType() == MVT::i16 &&
6062 (isa<ConstantSDNode>(Op0) || IsDesirableToPromoteOp(Op0, PVT)) &&
6063 (isa<ConstantSDNode>(Op1) || IsDesirableToPromoteOp(Op1, PVT))) {
6064 unsigned POpc = getSetCCPromoteOpcode(CC);
6065 if (POpc) {
6066 Op0 = DAG.getNode(POpc, Op0.getDebugLoc(), MVT::i32, Op0);
6067 Op1 = DAG.getNode(POpc, Op1.getDebugLoc(), MVT::i32, Op1);
6068 }
Evan Chenge5b51ac2010-04-17 06:13:15 +00006069 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006070 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006071}
6072
Evan Chengd40d03e2010-01-06 19:38:29 +00006073/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6074/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006075SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6076 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006077 SDValue Op0 = And.getOperand(0);
6078 SDValue Op1 = And.getOperand(1);
6079 if (Op0.getOpcode() == ISD::TRUNCATE)
6080 Op0 = Op0.getOperand(0);
6081 if (Op1.getOpcode() == ISD::TRUNCATE)
6082 Op1 = Op1.getOperand(0);
6083
Evan Chengd40d03e2010-01-06 19:38:29 +00006084 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006085 if (Op1.getOpcode() == ISD::SHL) {
6086 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6087 if (And10C->getZExtValue() == 1) {
6088 LHS = Op0;
6089 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006090 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006091 } else if (Op0.getOpcode() == ISD::SHL) {
6092 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6093 if (And00C->getZExtValue() == 1) {
6094 LHS = Op1;
6095 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006096 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006097 } else if (Op1.getOpcode() == ISD::Constant) {
6098 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6099 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006100 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6101 LHS = AndLHS.getOperand(0);
6102 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006103 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006104 }
Evan Cheng0488db92007-09-25 01:57:46 +00006105
Evan Chengd40d03e2010-01-06 19:38:29 +00006106 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006107 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006108 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006109 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006110 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006111 // Also promote i16 to i32 for performance / code size reason.
6112 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng5528e7b2010-04-21 01:47:12 +00006113 (Subtarget->shouldPromote16Bit() && LHS.getValueType() == MVT::i16))
Evan Chengd40d03e2010-01-06 19:38:29 +00006114 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006115
Evan Chengd40d03e2010-01-06 19:38:29 +00006116 // If the operand types disagree, extend the shift amount to match. Since
6117 // BT ignores high bits (like shifts) we can use anyextend.
6118 if (LHS.getValueType() != RHS.getValueType())
6119 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006120
Evan Chengd40d03e2010-01-06 19:38:29 +00006121 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6122 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6123 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6124 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006125 }
6126
Evan Cheng54de3ea2010-01-05 06:52:31 +00006127 return SDValue();
6128}
6129
Dan Gohmand858e902010-04-17 15:26:15 +00006130SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006131 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6132 SDValue Op0 = Op.getOperand(0);
6133 SDValue Op1 = Op.getOperand(1);
6134 DebugLoc dl = Op.getDebugLoc();
6135 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6136
6137 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006138 // Lower (X & (1 << N)) == 0 to BT(X, N).
6139 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6140 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6141 if (Op0.getOpcode() == ISD::AND &&
6142 Op0.hasOneUse() &&
6143 Op1.getOpcode() == ISD::Constant &&
6144 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6145 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6146 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6147 if (NewSetCC.getNode())
6148 return NewSetCC;
6149 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006150
Evan Cheng2c755ba2010-02-27 07:36:59 +00006151 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6152 if (Op0.getOpcode() == X86ISD::SETCC &&
6153 Op1.getOpcode() == ISD::Constant &&
6154 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6155 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6156 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6157 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6158 bool Invert = (CC == ISD::SETNE) ^
6159 cast<ConstantSDNode>(Op1)->isNullValue();
6160 if (Invert)
6161 CCode = X86::GetOppositeBranchCondition(CCode);
6162 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6163 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6164 }
6165
Evan Chenge5b51ac2010-04-17 06:13:15 +00006166 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006167 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006168 if (X86CC == X86::COND_INVALID)
6169 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006170
Evan Cheng2808ccb2010-04-23 18:21:16 +00006171 SDValue Cond = EmitCmp(Op0, Op1, X86CC, CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006172
6173 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006174 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006175 return DAG.getNode(ISD::AND, dl, MVT::i8,
6176 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6177 DAG.getConstant(X86CC, MVT::i8), Cond),
6178 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006179
Owen Anderson825b72b2009-08-11 20:47:22 +00006180 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6181 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006182}
6183
Dan Gohmand858e902010-04-17 15:26:15 +00006184SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006185 SDValue Cond;
6186 SDValue Op0 = Op.getOperand(0);
6187 SDValue Op1 = Op.getOperand(1);
6188 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006189 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006190 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6191 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006192 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006193
6194 if (isFP) {
6195 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006196 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006197 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6198 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006199 bool Swap = false;
6200
6201 switch (SetCCOpcode) {
6202 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006203 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006204 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006205 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006206 case ISD::SETGT: Swap = true; // Fallthrough
6207 case ISD::SETLT:
6208 case ISD::SETOLT: SSECC = 1; break;
6209 case ISD::SETOGE:
6210 case ISD::SETGE: Swap = true; // Fallthrough
6211 case ISD::SETLE:
6212 case ISD::SETOLE: SSECC = 2; break;
6213 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006214 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006215 case ISD::SETNE: SSECC = 4; break;
6216 case ISD::SETULE: Swap = true;
6217 case ISD::SETUGE: SSECC = 5; break;
6218 case ISD::SETULT: Swap = true;
6219 case ISD::SETUGT: SSECC = 6; break;
6220 case ISD::SETO: SSECC = 7; break;
6221 }
6222 if (Swap)
6223 std::swap(Op0, Op1);
6224
Nate Begemanfb8ead02008-07-25 19:05:58 +00006225 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006226 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006227 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006228 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006229 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6230 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006231 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006232 }
6233 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006234 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006235 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6236 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006237 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006238 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006239 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006240 }
6241 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006242 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006244
Nate Begeman30a0de92008-07-17 16:51:19 +00006245 // We are handling one of the integer comparisons here. Since SSE only has
6246 // GT and EQ comparisons for integer, swapping operands and multiple
6247 // operations may be required for some comparisons.
6248 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6249 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006250
Owen Anderson825b72b2009-08-11 20:47:22 +00006251 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006252 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006253 case MVT::v8i8:
6254 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6255 case MVT::v4i16:
6256 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6257 case MVT::v2i32:
6258 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6259 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006260 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006261
Nate Begeman30a0de92008-07-17 16:51:19 +00006262 switch (SetCCOpcode) {
6263 default: break;
6264 case ISD::SETNE: Invert = true;
6265 case ISD::SETEQ: Opc = EQOpc; break;
6266 case ISD::SETLT: Swap = true;
6267 case ISD::SETGT: Opc = GTOpc; break;
6268 case ISD::SETGE: Swap = true;
6269 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6270 case ISD::SETULT: Swap = true;
6271 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6272 case ISD::SETUGE: Swap = true;
6273 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6274 }
6275 if (Swap)
6276 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006277
Nate Begeman30a0de92008-07-17 16:51:19 +00006278 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6279 // bits of the inputs before performing those operations.
6280 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006281 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006282 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6283 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006284 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006285 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6286 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006287 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6288 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006290
Dale Johannesenace16102009-02-03 19:33:06 +00006291 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006292
6293 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006294 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006295 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006296
Nate Begeman30a0de92008-07-17 16:51:19 +00006297 return Result;
6298}
Evan Cheng0488db92007-09-25 01:57:46 +00006299
Evan Cheng370e5342008-12-03 08:38:43 +00006300// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006301static bool isX86LogicalCmp(SDValue Op) {
6302 unsigned Opc = Op.getNode()->getOpcode();
6303 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6304 return true;
6305 if (Op.getResNo() == 1 &&
6306 (Opc == X86ISD::ADD ||
6307 Opc == X86ISD::SUB ||
6308 Opc == X86ISD::SMUL ||
6309 Opc == X86ISD::UMUL ||
6310 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006311 Opc == X86ISD::DEC ||
6312 Opc == X86ISD::OR ||
6313 Opc == X86ISD::XOR ||
6314 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006315 return true;
6316
6317 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006318}
6319
Dan Gohmand858e902010-04-17 15:26:15 +00006320SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006321 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006322 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006323 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006324 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006325
Dan Gohman1a492952009-10-20 16:22:37 +00006326 if (Cond.getOpcode() == ISD::SETCC) {
6327 SDValue NewCond = LowerSETCC(Cond, DAG);
6328 if (NewCond.getNode())
6329 Cond = NewCond;
6330 }
Evan Cheng734503b2006-09-11 02:19:56 +00006331
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006332 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6333 SDValue Op1 = Op.getOperand(1);
6334 SDValue Op2 = Op.getOperand(2);
6335 if (Cond.getOpcode() == X86ISD::SETCC &&
6336 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6337 SDValue Cmp = Cond.getOperand(1);
6338 if (Cmp.getOpcode() == X86ISD::CMP) {
6339 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6340 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6341 ConstantSDNode *RHSC =
6342 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6343 if (N1C && N1C->isAllOnesValue() &&
6344 N2C && N2C->isNullValue() &&
6345 RHSC && RHSC->isNullValue()) {
6346 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006347 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006348 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6349 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6350 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6351 }
6352 }
6353 }
6354
Evan Chengad9c0a32009-12-15 00:53:42 +00006355 // Look pass (and (setcc_carry (cmp ...)), 1).
6356 if (Cond.getOpcode() == ISD::AND &&
6357 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6358 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6359 if (C && C->getAPIntValue() == 1)
6360 Cond = Cond.getOperand(0);
6361 }
6362
Evan Cheng3f41d662007-10-08 22:16:29 +00006363 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6364 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006365 if (Cond.getOpcode() == X86ISD::SETCC ||
6366 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006367 CC = Cond.getOperand(0);
6368
Dan Gohman475871a2008-07-27 21:46:04 +00006369 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006370 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006371 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006372
Evan Cheng3f41d662007-10-08 22:16:29 +00006373 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006374 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006375 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006376 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006377
Chris Lattnerd1980a52009-03-12 06:52:53 +00006378 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6379 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006380 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006381 addTest = false;
6382 }
6383 }
6384
6385 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006386 // Look pass the truncate.
6387 if (Cond.getOpcode() == ISD::TRUNCATE)
6388 Cond = Cond.getOperand(0);
6389
6390 // We know the result of AND is compared against zero. Try to match
6391 // it to BT.
6392 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6393 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6394 if (NewSetCC.getNode()) {
6395 CC = NewSetCC.getOperand(0);
6396 Cond = NewSetCC.getOperand(1);
6397 addTest = false;
6398 }
6399 }
6400 }
6401
6402 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006403 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng2808ccb2010-04-23 18:21:16 +00006404 Cond = EmitTest(Cond, X86::COND_NE, ISD::SETNE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006405 }
6406
Evan Cheng0488db92007-09-25 01:57:46 +00006407 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6408 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006409 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6410 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006411 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006412}
6413
Evan Cheng370e5342008-12-03 08:38:43 +00006414// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6415// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6416// from the AND / OR.
6417static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6418 Opc = Op.getOpcode();
6419 if (Opc != ISD::OR && Opc != ISD::AND)
6420 return false;
6421 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6422 Op.getOperand(0).hasOneUse() &&
6423 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6424 Op.getOperand(1).hasOneUse());
6425}
6426
Evan Cheng961d6d42009-02-02 08:19:07 +00006427// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6428// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006429static bool isXor1OfSetCC(SDValue Op) {
6430 if (Op.getOpcode() != ISD::XOR)
6431 return false;
6432 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6433 if (N1C && N1C->getAPIntValue() == 1) {
6434 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6435 Op.getOperand(0).hasOneUse();
6436 }
6437 return false;
6438}
6439
Dan Gohmand858e902010-04-17 15:26:15 +00006440SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006441 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006442 SDValue Chain = Op.getOperand(0);
6443 SDValue Cond = Op.getOperand(1);
6444 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006445 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006446 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006447
Dan Gohman1a492952009-10-20 16:22:37 +00006448 if (Cond.getOpcode() == ISD::SETCC) {
6449 SDValue NewCond = LowerSETCC(Cond, DAG);
6450 if (NewCond.getNode())
6451 Cond = NewCond;
6452 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006453#if 0
6454 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006455 else if (Cond.getOpcode() == X86ISD::ADD ||
6456 Cond.getOpcode() == X86ISD::SUB ||
6457 Cond.getOpcode() == X86ISD::SMUL ||
6458 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006459 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006460#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006461
Evan Chengad9c0a32009-12-15 00:53:42 +00006462 // Look pass (and (setcc_carry (cmp ...)), 1).
6463 if (Cond.getOpcode() == ISD::AND &&
6464 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6465 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6466 if (C && C->getAPIntValue() == 1)
6467 Cond = Cond.getOperand(0);
6468 }
6469
Evan Cheng3f41d662007-10-08 22:16:29 +00006470 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6471 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006472 if (Cond.getOpcode() == X86ISD::SETCC ||
6473 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006474 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006475
Dan Gohman475871a2008-07-27 21:46:04 +00006476 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006477 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006478 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006479 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006480 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006481 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006482 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006483 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006484 default: break;
6485 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006486 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006487 // These can only come from an arithmetic instruction with overflow,
6488 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006489 Cond = Cond.getNode()->getOperand(1);
6490 addTest = false;
6491 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006492 }
Evan Cheng0488db92007-09-25 01:57:46 +00006493 }
Evan Cheng370e5342008-12-03 08:38:43 +00006494 } else {
6495 unsigned CondOpc;
6496 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6497 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006498 if (CondOpc == ISD::OR) {
6499 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6500 // two branches instead of an explicit OR instruction with a
6501 // separate test.
6502 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006503 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006504 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006505 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006506 Chain, Dest, CC, Cmp);
6507 CC = Cond.getOperand(1).getOperand(0);
6508 Cond = Cmp;
6509 addTest = false;
6510 }
6511 } else { // ISD::AND
6512 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6513 // two branches instead of an explicit AND instruction with a
6514 // separate test. However, we only do this if this block doesn't
6515 // have a fall-through edge, because this requires an explicit
6516 // jmp when the condition is false.
6517 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006518 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006519 Op.getNode()->hasOneUse()) {
6520 X86::CondCode CCode =
6521 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6522 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006523 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006524 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6525 // Look for an unconditional branch following this conditional branch.
6526 // We need this because we need to reverse the successors in order
6527 // to implement FCMP_OEQ.
6528 if (User.getOpcode() == ISD::BR) {
6529 SDValue FalseBB = User.getOperand(1);
6530 SDValue NewBR =
6531 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6532 assert(NewBR == User);
6533 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006534
Dale Johannesene4d209d2009-02-03 20:21:25 +00006535 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006536 Chain, Dest, CC, Cmp);
6537 X86::CondCode CCode =
6538 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6539 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006540 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006541 Cond = Cmp;
6542 addTest = false;
6543 }
6544 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006545 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006546 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6547 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6548 // It should be transformed during dag combiner except when the condition
6549 // is set by a arithmetics with overflow node.
6550 X86::CondCode CCode =
6551 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6552 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006553 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006554 Cond = Cond.getOperand(0).getOperand(1);
6555 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006556 }
Evan Cheng0488db92007-09-25 01:57:46 +00006557 }
6558
6559 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006560 // Look pass the truncate.
6561 if (Cond.getOpcode() == ISD::TRUNCATE)
6562 Cond = Cond.getOperand(0);
6563
6564 // We know the result of AND is compared against zero. Try to match
6565 // it to BT.
6566 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6567 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6568 if (NewSetCC.getNode()) {
6569 CC = NewSetCC.getOperand(0);
6570 Cond = NewSetCC.getOperand(1);
6571 addTest = false;
6572 }
6573 }
6574 }
6575
6576 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006577 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng2808ccb2010-04-23 18:21:16 +00006578 Cond = EmitTest(Cond, X86::COND_NE, ISD::SETNE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006579 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006580 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006581 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006582}
6583
Anton Korobeynikove060b532007-04-17 19:34:00 +00006584
6585// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6586// Calls to _alloca is needed to probe the stack when allocating more than 4k
6587// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6588// that the guard pages used by the OS virtual memory manager are allocated in
6589// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006590SDValue
6591X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006592 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006593 assert(Subtarget->isTargetCygMing() &&
6594 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006595 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006596
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006597 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006598 SDValue Chain = Op.getOperand(0);
6599 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006600 // FIXME: Ensure alignment here
6601
Dan Gohman475871a2008-07-27 21:46:04 +00006602 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006603
Owen Andersone50ed302009-08-10 22:56:29 +00006604 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006605 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006606
Dale Johannesendd64c412009-02-04 00:33:20 +00006607 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006608 Flag = Chain.getValue(1);
6609
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006610 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006611
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006612 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6613 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006614
Dale Johannesendd64c412009-02-04 00:33:20 +00006615 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006616
Dan Gohman475871a2008-07-27 21:46:04 +00006617 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006618 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006619}
6620
Dan Gohman475871a2008-07-27 21:46:04 +00006621SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006622X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006623 SDValue Chain,
6624 SDValue Dst, SDValue Src,
6625 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006626 bool isVolatile,
Bill Wendling6f287b22008-09-30 21:22:07 +00006627 const Value *DstSV,
Dan Gohmand858e902010-04-17 15:26:15 +00006628 uint64_t DstSVOff) const {
Dan Gohman707e0182008-04-12 04:36:06 +00006629 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630
Bill Wendling6f287b22008-09-30 21:22:07 +00006631 // If not DWORD aligned or size is more than the threshold, call the library.
6632 // The libc version is likely to be faster for these cases. It can use the
6633 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006634 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006635 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006636 ConstantSize->getZExtValue() >
6637 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006638 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006639
6640 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006641 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006642
Bill Wendling6158d842008-10-01 00:59:58 +00006643 if (const char *bzeroEntry = V &&
6644 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006645 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006646 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006647 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006648 TargetLowering::ArgListEntry Entry;
6649 Entry.Node = Dst;
6650 Entry.Ty = IntPtrTy;
6651 Args.push_back(Entry);
6652 Entry.Node = Size;
6653 Args.push_back(Entry);
6654 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006655 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6656 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006657 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006658 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006659 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006660 }
6661
Dan Gohman707e0182008-04-12 04:36:06 +00006662 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006663 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006664 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006665
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006666 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006667 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006668 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006669 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006670 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006671 unsigned BytesLeft = 0;
6672 bool TwoRepStos = false;
6673 if (ValC) {
6674 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006675 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006676
Evan Cheng0db9fe62006-04-25 20:13:52 +00006677 // If the value is a constant, then we can potentially use larger sets.
6678 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006679 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006680 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006681 ValReg = X86::AX;
6682 Val = (Val << 8) | Val;
6683 break;
6684 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006685 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006686 ValReg = X86::EAX;
6687 Val = (Val << 8) | Val;
6688 Val = (Val << 16) | Val;
6689 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006690 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006691 ValReg = X86::RAX;
6692 Val = (Val << 32) | Val;
6693 }
6694 break;
6695 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006696 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006697 ValReg = X86::AL;
6698 Count = DAG.getIntPtrConstant(SizeVal);
6699 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006700 }
6701
Owen Anderson825b72b2009-08-11 20:47:22 +00006702 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006703 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006704 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6705 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006706 }
6707
Dale Johannesen0f502f62009-02-03 22:26:09 +00006708 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006709 InFlag);
6710 InFlag = Chain.getValue(1);
6711 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006712 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006713 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006714 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006715 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006716 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006717
Scott Michelfdc40a02009-02-17 22:15:04 +00006718 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006719 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006720 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006722 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006723 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006724 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006725 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006726
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006728 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6729 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006730
Evan Cheng0db9fe62006-04-25 20:13:52 +00006731 if (TwoRepStos) {
6732 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006733 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006734 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006735 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006736 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6737 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006738 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006739 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006741 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006742 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6743 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006745 // Handle the last 1 - 7 bytes.
6746 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006747 EVT AddrVT = Dst.getValueType();
6748 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006749
Dale Johannesen0f502f62009-02-03 22:26:09 +00006750 Chain = DAG.getMemset(Chain, dl,
6751 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006752 DAG.getConstant(Offset, AddrVT)),
6753 Src,
6754 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wang20adc9d2010-04-04 03:10:48 +00006755 Align, isVolatile, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006756 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006757
Dan Gohman707e0182008-04-12 04:36:06 +00006758 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006759 return Chain;
6760}
Evan Cheng11e15b32006-04-03 20:53:28 +00006761
Dan Gohman475871a2008-07-27 21:46:04 +00006762SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006763X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006764 SDValue Chain, SDValue Dst, SDValue Src,
6765 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006766 bool isVolatile, bool AlwaysInline,
Dan Gohmand858e902010-04-17 15:26:15 +00006767 const Value *DstSV,
6768 uint64_t DstSVOff,
6769 const Value *SrcSV,
6770 uint64_t SrcSVOff) const {
Dan Gohman707e0182008-04-12 04:36:06 +00006771 // This requires the copy size to be a constant, preferrably
6772 // within a subtarget-specific limit.
6773 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6774 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006775 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006776 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006777 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006778 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006779
Evan Cheng1887c1c2008-08-21 21:00:15 +00006780 /// If not DWORD aligned, call the library.
6781 if ((Align & 3) != 0)
6782 return SDValue();
6783
6784 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006786 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006787 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788
Duncan Sands83ec4b62008-06-06 12:08:01 +00006789 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006790 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006791 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006792 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006793
Dan Gohman475871a2008-07-27 21:46:04 +00006794 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006795 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006796 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006797 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006799 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Evan Chengc3b0c342010-04-08 07:37:57 +00006800 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006801 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006803 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006804 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006805 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006806 InFlag = Chain.getValue(1);
6807
Owen Anderson825b72b2009-08-11 20:47:22 +00006808 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006809 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6810 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6811 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812
Dan Gohman475871a2008-07-27 21:46:04 +00006813 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006814 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006815 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006816 // Handle the last 1 - 7 bytes.
6817 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006818 EVT DstVT = Dst.getValueType();
6819 EVT SrcVT = Src.getValueType();
6820 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006821 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006822 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006823 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006824 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006825 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006826 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wang20adc9d2010-04-04 03:10:48 +00006827 Align, isVolatile, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006828 DstSV, DstSVOff + Offset,
6829 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006830 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006831
Owen Anderson825b72b2009-08-11 20:47:22 +00006832 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006833 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834}
6835
Dan Gohmand858e902010-04-17 15:26:15 +00006836SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006837 MachineFunction &MF = DAG.getMachineFunction();
6838 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6839
Dan Gohman69de1932008-02-06 22:27:42 +00006840 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006841 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006842
Evan Cheng25ab6902006-09-08 06:48:29 +00006843 if (!Subtarget->is64Bit()) {
6844 // vastart just stores the address of the VarArgsFrameIndex slot into the
6845 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006846 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6847 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006848 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6849 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006850 }
6851
6852 // __va_list_tag:
6853 // gp_offset (0 - 6 * 8)
6854 // fp_offset (48 - 48 + 8 * 16)
6855 // overflow_arg_area (point to parameters coming in memory).
6856 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006857 SmallVector<SDValue, 8> MemOps;
6858 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006859 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006860 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006861 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6862 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006863 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006864 MemOps.push_back(Store);
6865
6866 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006867 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006868 FIN, DAG.getIntPtrConstant(4));
6869 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006870 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6871 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006872 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006873 MemOps.push_back(Store);
6874
6875 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006876 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006877 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006878 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6879 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006880 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6881 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006882 MemOps.push_back(Store);
6883
6884 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006885 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006886 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006887 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6888 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006889 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6890 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006891 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006892 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006893 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006894}
6895
Dan Gohmand858e902010-04-17 15:26:15 +00006896SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006897 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6898 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006899 SDValue Chain = Op.getOperand(0);
6900 SDValue SrcPtr = Op.getOperand(1);
6901 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006902
Chris Lattner75361b62010-04-07 22:58:41 +00006903 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006904 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006905}
6906
Dan Gohmand858e902010-04-17 15:26:15 +00006907SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006908 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006909 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006910 SDValue Chain = Op.getOperand(0);
6911 SDValue DstPtr = Op.getOperand(1);
6912 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006913 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6914 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006915 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006916
Dale Johannesendd64c412009-02-04 00:33:20 +00006917 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006918 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6919 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006920}
6921
Dan Gohman475871a2008-07-27 21:46:04 +00006922SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006923X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006924 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006925 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006926 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006927 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006928 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006929 case Intrinsic::x86_sse_comieq_ss:
6930 case Intrinsic::x86_sse_comilt_ss:
6931 case Intrinsic::x86_sse_comile_ss:
6932 case Intrinsic::x86_sse_comigt_ss:
6933 case Intrinsic::x86_sse_comige_ss:
6934 case Intrinsic::x86_sse_comineq_ss:
6935 case Intrinsic::x86_sse_ucomieq_ss:
6936 case Intrinsic::x86_sse_ucomilt_ss:
6937 case Intrinsic::x86_sse_ucomile_ss:
6938 case Intrinsic::x86_sse_ucomigt_ss:
6939 case Intrinsic::x86_sse_ucomige_ss:
6940 case Intrinsic::x86_sse_ucomineq_ss:
6941 case Intrinsic::x86_sse2_comieq_sd:
6942 case Intrinsic::x86_sse2_comilt_sd:
6943 case Intrinsic::x86_sse2_comile_sd:
6944 case Intrinsic::x86_sse2_comigt_sd:
6945 case Intrinsic::x86_sse2_comige_sd:
6946 case Intrinsic::x86_sse2_comineq_sd:
6947 case Intrinsic::x86_sse2_ucomieq_sd:
6948 case Intrinsic::x86_sse2_ucomilt_sd:
6949 case Intrinsic::x86_sse2_ucomile_sd:
6950 case Intrinsic::x86_sse2_ucomigt_sd:
6951 case Intrinsic::x86_sse2_ucomige_sd:
6952 case Intrinsic::x86_sse2_ucomineq_sd: {
6953 unsigned Opc = 0;
6954 ISD::CondCode CC = ISD::SETCC_INVALID;
6955 switch (IntNo) {
6956 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006957 case Intrinsic::x86_sse_comieq_ss:
6958 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006959 Opc = X86ISD::COMI;
6960 CC = ISD::SETEQ;
6961 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006962 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006963 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006964 Opc = X86ISD::COMI;
6965 CC = ISD::SETLT;
6966 break;
6967 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006968 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006969 Opc = X86ISD::COMI;
6970 CC = ISD::SETLE;
6971 break;
6972 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006973 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006974 Opc = X86ISD::COMI;
6975 CC = ISD::SETGT;
6976 break;
6977 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006978 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006979 Opc = X86ISD::COMI;
6980 CC = ISD::SETGE;
6981 break;
6982 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006983 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006984 Opc = X86ISD::COMI;
6985 CC = ISD::SETNE;
6986 break;
6987 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006988 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006989 Opc = X86ISD::UCOMI;
6990 CC = ISD::SETEQ;
6991 break;
6992 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006993 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006994 Opc = X86ISD::UCOMI;
6995 CC = ISD::SETLT;
6996 break;
6997 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006998 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006999 Opc = X86ISD::UCOMI;
7000 CC = ISD::SETLE;
7001 break;
7002 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007003 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007004 Opc = X86ISD::UCOMI;
7005 CC = ISD::SETGT;
7006 break;
7007 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007008 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007009 Opc = X86ISD::UCOMI;
7010 CC = ISD::SETGE;
7011 break;
7012 case Intrinsic::x86_sse_ucomineq_ss:
7013 case Intrinsic::x86_sse2_ucomineq_sd:
7014 Opc = X86ISD::UCOMI;
7015 CC = ISD::SETNE;
7016 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007017 }
Evan Cheng734503b2006-09-11 02:19:56 +00007018
Dan Gohman475871a2008-07-27 21:46:04 +00007019 SDValue LHS = Op.getOperand(1);
7020 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007021 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007022 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007023 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7024 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7025 DAG.getConstant(X86CC, MVT::i8), Cond);
7026 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007027 }
Eric Christopher71c67532009-07-29 00:28:05 +00007028 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00007029 // an integer value, not just an instruction so lower it to the ptest
7030 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007031 case Intrinsic::x86_sse41_ptestz:
7032 case Intrinsic::x86_sse41_ptestc:
7033 case Intrinsic::x86_sse41_ptestnzc:{
7034 unsigned X86CC = 0;
7035 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007036 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00007037 case Intrinsic::x86_sse41_ptestz:
7038 // ZF = 1
7039 X86CC = X86::COND_E;
7040 break;
7041 case Intrinsic::x86_sse41_ptestc:
7042 // CF = 1
7043 X86CC = X86::COND_B;
7044 break;
Eric Christopherfd179292009-08-27 18:07:15 +00007045 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00007046 // ZF and CF = 0
7047 X86CC = X86::COND_A;
7048 break;
7049 }
Eric Christopherfd179292009-08-27 18:07:15 +00007050
Eric Christopher71c67532009-07-29 00:28:05 +00007051 SDValue LHS = Op.getOperand(1);
7052 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007053 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
7054 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7055 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7056 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007057 }
Evan Cheng5759f972008-05-04 09:15:50 +00007058
7059 // Fix vector shift instructions where the last operand is a non-immediate
7060 // i32 value.
7061 case Intrinsic::x86_sse2_pslli_w:
7062 case Intrinsic::x86_sse2_pslli_d:
7063 case Intrinsic::x86_sse2_pslli_q:
7064 case Intrinsic::x86_sse2_psrli_w:
7065 case Intrinsic::x86_sse2_psrli_d:
7066 case Intrinsic::x86_sse2_psrli_q:
7067 case Intrinsic::x86_sse2_psrai_w:
7068 case Intrinsic::x86_sse2_psrai_d:
7069 case Intrinsic::x86_mmx_pslli_w:
7070 case Intrinsic::x86_mmx_pslli_d:
7071 case Intrinsic::x86_mmx_pslli_q:
7072 case Intrinsic::x86_mmx_psrli_w:
7073 case Intrinsic::x86_mmx_psrli_d:
7074 case Intrinsic::x86_mmx_psrli_q:
7075 case Intrinsic::x86_mmx_psrai_w:
7076 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007077 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007078 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007079 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007080
7081 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007082 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007083 switch (IntNo) {
7084 case Intrinsic::x86_sse2_pslli_w:
7085 NewIntNo = Intrinsic::x86_sse2_psll_w;
7086 break;
7087 case Intrinsic::x86_sse2_pslli_d:
7088 NewIntNo = Intrinsic::x86_sse2_psll_d;
7089 break;
7090 case Intrinsic::x86_sse2_pslli_q:
7091 NewIntNo = Intrinsic::x86_sse2_psll_q;
7092 break;
7093 case Intrinsic::x86_sse2_psrli_w:
7094 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7095 break;
7096 case Intrinsic::x86_sse2_psrli_d:
7097 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7098 break;
7099 case Intrinsic::x86_sse2_psrli_q:
7100 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7101 break;
7102 case Intrinsic::x86_sse2_psrai_w:
7103 NewIntNo = Intrinsic::x86_sse2_psra_w;
7104 break;
7105 case Intrinsic::x86_sse2_psrai_d:
7106 NewIntNo = Intrinsic::x86_sse2_psra_d;
7107 break;
7108 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007109 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007110 switch (IntNo) {
7111 case Intrinsic::x86_mmx_pslli_w:
7112 NewIntNo = Intrinsic::x86_mmx_psll_w;
7113 break;
7114 case Intrinsic::x86_mmx_pslli_d:
7115 NewIntNo = Intrinsic::x86_mmx_psll_d;
7116 break;
7117 case Intrinsic::x86_mmx_pslli_q:
7118 NewIntNo = Intrinsic::x86_mmx_psll_q;
7119 break;
7120 case Intrinsic::x86_mmx_psrli_w:
7121 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7122 break;
7123 case Intrinsic::x86_mmx_psrli_d:
7124 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7125 break;
7126 case Intrinsic::x86_mmx_psrli_q:
7127 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7128 break;
7129 case Intrinsic::x86_mmx_psrai_w:
7130 NewIntNo = Intrinsic::x86_mmx_psra_w;
7131 break;
7132 case Intrinsic::x86_mmx_psrai_d:
7133 NewIntNo = Intrinsic::x86_mmx_psra_d;
7134 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007135 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007136 }
7137 break;
7138 }
7139 }
Mon P Wangefa42202009-09-03 19:56:25 +00007140
7141 // The vector shift intrinsics with scalars uses 32b shift amounts but
7142 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7143 // to be zero.
7144 SDValue ShOps[4];
7145 ShOps[0] = ShAmt;
7146 ShOps[1] = DAG.getConstant(0, MVT::i32);
7147 if (ShAmtVT == MVT::v4i32) {
7148 ShOps[2] = DAG.getUNDEF(MVT::i32);
7149 ShOps[3] = DAG.getUNDEF(MVT::i32);
7150 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7151 } else {
7152 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7153 }
7154
Owen Andersone50ed302009-08-10 22:56:29 +00007155 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007156 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007157 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007159 Op.getOperand(1), ShAmt);
7160 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007161 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007162}
Evan Cheng72261582005-12-20 06:22:03 +00007163
Dan Gohmand858e902010-04-17 15:26:15 +00007164SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7165 SelectionDAG &DAG) const {
Bill Wendling64e87322009-01-16 19:25:27 +00007166 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007167 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007168
7169 if (Depth > 0) {
7170 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7171 SDValue Offset =
7172 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007174 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007175 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007176 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007177 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007178 }
7179
7180 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007181 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007182 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007183 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007184}
7185
Dan Gohmand858e902010-04-17 15:26:15 +00007186SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007187 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7188 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007189 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007190 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007191 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7192 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007193 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007194 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007195 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7196 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007197 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007198}
7199
Dan Gohman475871a2008-07-27 21:46:04 +00007200SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007201 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007202 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007203}
7204
Dan Gohmand858e902010-04-17 15:26:15 +00007205SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007206 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007207 SDValue Chain = Op.getOperand(0);
7208 SDValue Offset = Op.getOperand(1);
7209 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007210 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007211
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007212 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7213 getPointerTy());
7214 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007215
Dale Johannesene4d209d2009-02-03 20:21:25 +00007216 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007217 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007218 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007219 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007220 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007221 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007222
Dale Johannesene4d209d2009-02-03 20:21:25 +00007223 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007225 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007226}
7227
Dan Gohman475871a2008-07-27 21:46:04 +00007228SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007229 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007230 SDValue Root = Op.getOperand(0);
7231 SDValue Trmp = Op.getOperand(1); // trampoline
7232 SDValue FPtr = Op.getOperand(2); // nested function
7233 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007234 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007235
Dan Gohman69de1932008-02-06 22:27:42 +00007236 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007237
7238 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007239 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007240
7241 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007242 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7243 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007244
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007245 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7246 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007247
7248 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7249
7250 // Load the pointer to the nested function into R11.
7251 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007252 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007254 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007255
Owen Anderson825b72b2009-08-11 20:47:22 +00007256 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7257 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007258 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7259 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007260
7261 // Load the 'nest' parameter value into R10.
7262 // R10 is specified in X86CallingConv.td
7263 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007264 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7265 DAG.getConstant(10, MVT::i64));
7266 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007267 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007268
Owen Anderson825b72b2009-08-11 20:47:22 +00007269 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7270 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007271 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7272 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007273
7274 // Jump to the nested function.
7275 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007276 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7277 DAG.getConstant(20, MVT::i64));
7278 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007279 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007280
7281 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007282 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7283 DAG.getConstant(22, MVT::i64));
7284 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007285 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007286
Dan Gohman475871a2008-07-27 21:46:04 +00007287 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007289 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007290 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007291 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007292 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007293 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007294 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007295
7296 switch (CC) {
7297 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007298 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007299 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007300 case CallingConv::X86_StdCall: {
7301 // Pass 'nest' parameter in ECX.
7302 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007303 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007304
7305 // Check that ECX wasn't needed by an 'inreg' parameter.
7306 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007307 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007308
Chris Lattner58d74912008-03-12 17:45:29 +00007309 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007310 unsigned InRegCount = 0;
7311 unsigned Idx = 1;
7312
7313 for (FunctionType::param_iterator I = FTy->param_begin(),
7314 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007315 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007316 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007317 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007318
7319 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007320 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007321 }
7322 }
7323 break;
7324 }
7325 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007326 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007327 // Pass 'nest' parameter in EAX.
7328 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007329 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007330 break;
7331 }
7332
Dan Gohman475871a2008-07-27 21:46:04 +00007333 SDValue OutChains[4];
7334 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007335
Owen Anderson825b72b2009-08-11 20:47:22 +00007336 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7337 DAG.getConstant(10, MVT::i32));
7338 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007339
Chris Lattnera62fe662010-02-05 19:20:30 +00007340 // This is storing the opcode for MOV32ri.
7341 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007342 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007343 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007344 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007345 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007346
Owen Anderson825b72b2009-08-11 20:47:22 +00007347 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7348 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007349 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7350 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007351
Chris Lattnera62fe662010-02-05 19:20:30 +00007352 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007353 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7354 DAG.getConstant(5, MVT::i32));
7355 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007356 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007357
Owen Anderson825b72b2009-08-11 20:47:22 +00007358 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7359 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007360 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7361 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007362
Dan Gohman475871a2008-07-27 21:46:04 +00007363 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007364 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007365 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007366 }
7367}
7368
Dan Gohmand858e902010-04-17 15:26:15 +00007369SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7370 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007371 /*
7372 The rounding mode is in bits 11:10 of FPSR, and has the following
7373 settings:
7374 00 Round to nearest
7375 01 Round to -inf
7376 10 Round to +inf
7377 11 Round to 0
7378
7379 FLT_ROUNDS, on the other hand, expects the following:
7380 -1 Undefined
7381 0 Round to 0
7382 1 Round to nearest
7383 2 Round to +inf
7384 3 Round to -inf
7385
7386 To perform the conversion, we do:
7387 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7388 */
7389
7390 MachineFunction &MF = DAG.getMachineFunction();
7391 const TargetMachine &TM = MF.getTarget();
7392 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7393 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007394 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007395 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007396
7397 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007398 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007399 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007400
Owen Anderson825b72b2009-08-11 20:47:22 +00007401 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007402 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007403
7404 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007405 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7406 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007407
7408 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007409 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 DAG.getNode(ISD::SRL, dl, MVT::i16,
7411 DAG.getNode(ISD::AND, dl, MVT::i16,
7412 CWD, DAG.getConstant(0x800, MVT::i16)),
7413 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007414 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 DAG.getNode(ISD::SRL, dl, MVT::i16,
7416 DAG.getNode(ISD::AND, dl, MVT::i16,
7417 CWD, DAG.getConstant(0x400, MVT::i16)),
7418 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007419
Dan Gohman475871a2008-07-27 21:46:04 +00007420 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 DAG.getNode(ISD::AND, dl, MVT::i16,
7422 DAG.getNode(ISD::ADD, dl, MVT::i16,
7423 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7424 DAG.getConstant(1, MVT::i16)),
7425 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007426
7427
Duncan Sands83ec4b62008-06-06 12:08:01 +00007428 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007429 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007430}
7431
Dan Gohmand858e902010-04-17 15:26:15 +00007432SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007433 EVT VT = Op.getValueType();
7434 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007435 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007436 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007437
7438 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007440 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007443 }
Evan Cheng18efe262007-12-14 02:13:44 +00007444
Evan Cheng152804e2007-12-14 08:30:15 +00007445 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007448
7449 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007450 SDValue Ops[] = {
7451 Op,
7452 DAG.getConstant(NumBits+NumBits-1, OpVT),
7453 DAG.getConstant(X86::COND_E, MVT::i8),
7454 Op.getValue(1)
7455 };
7456 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007457
7458 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007460
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 if (VT == MVT::i8)
7462 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007463 return Op;
7464}
7465
Dan Gohmand858e902010-04-17 15:26:15 +00007466SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007467 EVT VT = Op.getValueType();
7468 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007469 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007470 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007471
7472 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007473 if (VT == MVT::i8) {
7474 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007475 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007476 }
Evan Cheng152804e2007-12-14 08:30:15 +00007477
7478 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007481
7482 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007483 SDValue Ops[] = {
7484 Op,
7485 DAG.getConstant(NumBits, OpVT),
7486 DAG.getConstant(X86::COND_E, MVT::i8),
7487 Op.getValue(1)
7488 };
7489 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007490
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 if (VT == MVT::i8)
7492 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007493 return Op;
7494}
7495
Dan Gohmand858e902010-04-17 15:26:15 +00007496SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007497 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007499 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007500
Mon P Wangaf9b9522008-12-18 21:42:19 +00007501 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7502 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7503 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7504 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7505 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7506 //
7507 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7508 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7509 // return AloBlo + AloBhi + AhiBlo;
7510
7511 SDValue A = Op.getOperand(0);
7512 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007513
Dale Johannesene4d209d2009-02-03 20:21:25 +00007514 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7516 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007517 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7519 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007520 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007521 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007522 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007523 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007524 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007525 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007526 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007528 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007529 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7531 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7534 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007535 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7536 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007537 return Res;
7538}
7539
7540
Dan Gohmand858e902010-04-17 15:26:15 +00007541SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007542 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7543 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007544 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7545 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007546 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007547 SDValue LHS = N->getOperand(0);
7548 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007549 unsigned BaseOp = 0;
7550 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007551 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007552
7553 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007554 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007555 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007556 // A subtract of one will be selected as a INC. Note that INC doesn't
7557 // set CF, so we can't do this for UADDO.
7558 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7559 if (C->getAPIntValue() == 1) {
7560 BaseOp = X86ISD::INC;
7561 Cond = X86::COND_O;
7562 break;
7563 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007564 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007565 Cond = X86::COND_O;
7566 break;
7567 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007568 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007569 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007570 break;
7571 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007572 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7573 // set CF, so we can't do this for USUBO.
7574 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7575 if (C->getAPIntValue() == 1) {
7576 BaseOp = X86ISD::DEC;
7577 Cond = X86::COND_O;
7578 break;
7579 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007580 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007581 Cond = X86::COND_O;
7582 break;
7583 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007584 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007585 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007586 break;
7587 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007588 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007589 Cond = X86::COND_O;
7590 break;
7591 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007592 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007593 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007594 break;
7595 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007596
Bill Wendling61edeb52008-12-02 01:06:39 +00007597 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007598 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007599 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007600
Bill Wendling61edeb52008-12-02 01:06:39 +00007601 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007602 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007604
Bill Wendling61edeb52008-12-02 01:06:39 +00007605 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7606 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007607}
7608
Dan Gohmand858e902010-04-17 15:26:15 +00007609SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007610 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007611 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007612 unsigned Reg = 0;
7613 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007615 default:
7616 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 case MVT::i8: Reg = X86::AL; size = 1; break;
7618 case MVT::i16: Reg = X86::AX; size = 2; break;
7619 case MVT::i32: Reg = X86::EAX; size = 4; break;
7620 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007621 assert(Subtarget->is64Bit() && "Node not type legal!");
7622 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007623 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007624 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007625 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007626 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007627 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007628 Op.getOperand(1),
7629 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007630 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007631 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007633 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007634 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007635 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007636 return cpOut;
7637}
7638
Duncan Sands1607f052008-12-01 11:39:25 +00007639SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007640 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007641 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007643 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007644 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007645 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7647 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007648 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007649 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7650 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007651 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007652 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007653 rdx.getValue(1)
7654 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007655 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007656}
7657
Dan Gohmand858e902010-04-17 15:26:15 +00007658SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007659 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007660 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007661 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007663 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007664 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007665 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007666 Node->getOperand(0),
7667 Node->getOperand(1), negOp,
7668 cast<AtomicSDNode>(Node)->getSrcValue(),
7669 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007670}
7671
Evan Cheng0db9fe62006-04-25 20:13:52 +00007672/// LowerOperation - Provide custom lowering hooks for some operations.
7673///
Dan Gohmand858e902010-04-17 15:26:15 +00007674SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007675 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007676 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007677 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7678 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007679 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007680 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007681 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7682 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7683 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7684 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7685 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7686 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007687 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007688 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007689 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007690 case ISD::SHL_PARTS:
7691 case ISD::SRA_PARTS:
7692 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7693 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007694 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007695 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007696 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007697 case ISD::FABS: return LowerFABS(Op, DAG);
7698 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007699 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007700 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007701 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007702 case ISD::SELECT: return LowerSELECT(Op, DAG);
7703 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007704 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007705 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007706 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007707 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007708 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007709 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7710 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007711 case ISD::FRAME_TO_ARGS_OFFSET:
7712 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007713 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007714 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007715 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007716 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007717 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7718 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007719 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007720 case ISD::SADDO:
7721 case ISD::UADDO:
7722 case ISD::SSUBO:
7723 case ISD::USUBO:
7724 case ISD::SMULO:
7725 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007726 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007727 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007728}
7729
Duncan Sands1607f052008-12-01 11:39:25 +00007730void X86TargetLowering::
7731ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007732 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007733 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007734 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007735 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007736
7737 SDValue Chain = Node->getOperand(0);
7738 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007739 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007740 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007741 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007742 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007743 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007744 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007745 SDValue Result =
7746 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7747 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007748 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007750 Results.push_back(Result.getValue(2));
7751}
7752
Duncan Sands126d9072008-07-04 11:47:58 +00007753/// ReplaceNodeResults - Replace a node with an illegal result type
7754/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007755void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7756 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007757 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007758 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007759 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007760 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007761 assert(false && "Do not know how to custom type legalize this operation!");
7762 return;
7763 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007764 std::pair<SDValue,SDValue> Vals =
7765 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007766 SDValue FIST = Vals.first, StackSlot = Vals.second;
7767 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007768 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007769 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007770 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7771 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007772 }
7773 return;
7774 }
7775 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007776 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007777 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007778 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007779 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007780 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007782 eax.getValue(2));
7783 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7784 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007785 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007786 Results.push_back(edx.getValue(1));
7787 return;
7788 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007789 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007790 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007792 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007793 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7794 DAG.getConstant(0, MVT::i32));
7795 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7796 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007797 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7798 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007799 cpInL.getValue(1));
7800 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007801 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7802 DAG.getConstant(0, MVT::i32));
7803 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7804 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007805 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007806 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007807 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007808 swapInL.getValue(1));
7809 SDValue Ops[] = { swapInH.getValue(0),
7810 N->getOperand(1),
7811 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007813 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007814 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007816 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007817 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007818 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007819 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007820 Results.push_back(cpOutH.getValue(1));
7821 return;
7822 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007823 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007824 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7825 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007826 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007827 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7828 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007829 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007830 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7831 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007832 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007833 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7834 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007835 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007836 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7837 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007838 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007839 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7840 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007841 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007842 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7843 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007844 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007845}
7846
Evan Cheng72261582005-12-20 06:22:03 +00007847const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7848 switch (Opcode) {
7849 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007850 case X86ISD::BSF: return "X86ISD::BSF";
7851 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007852 case X86ISD::SHLD: return "X86ISD::SHLD";
7853 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007854 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007855 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007856 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007857 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007858 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007859 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007860 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7861 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7862 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007863 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007864 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007865 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007866 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007867 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007868 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007869 case X86ISD::COMI: return "X86ISD::COMI";
7870 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007871 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007872 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007873 case X86ISD::CMOV: return "X86ISD::CMOV";
7874 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007875 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007876 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7877 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007878 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007879 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007880 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007881 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007882 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007883 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7884 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007885 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007886 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007887 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007888 case X86ISD::FMAX: return "X86ISD::FMAX";
7889 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007890 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7891 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007892 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007893 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007894 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007895 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007896 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007897 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7898 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007899 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7900 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7901 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7902 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7903 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7904 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007905 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7906 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007907 case X86ISD::VSHL: return "X86ISD::VSHL";
7908 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007909 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7910 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7911 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7912 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7913 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7914 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7915 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7916 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7917 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7918 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007919 case X86ISD::ADD: return "X86ISD::ADD";
7920 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007921 case X86ISD::SMUL: return "X86ISD::SMUL";
7922 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007923 case X86ISD::INC: return "X86ISD::INC";
7924 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007925 case X86ISD::OR: return "X86ISD::OR";
7926 case X86ISD::XOR: return "X86ISD::XOR";
7927 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007928 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007929 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007930 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007931 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007932 }
7933}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007934
Chris Lattnerc9addb72007-03-30 23:15:24 +00007935// isLegalAddressingMode - Return true if the addressing mode represented
7936// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007937bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007938 const Type *Ty) const {
7939 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007940 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007941
Chris Lattnerc9addb72007-03-30 23:15:24 +00007942 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007943 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007944 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007945
Chris Lattnerc9addb72007-03-30 23:15:24 +00007946 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007947 unsigned GVFlags =
7948 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007949
Chris Lattnerdfed4132009-07-10 07:38:24 +00007950 // If a reference to this global requires an extra load, we can't fold it.
7951 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007952 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007953
Chris Lattnerdfed4132009-07-10 07:38:24 +00007954 // If BaseGV requires a register for the PIC base, we cannot also have a
7955 // BaseReg specified.
7956 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007957 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007958
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007959 // If lower 4G is not available, then we must use rip-relative addressing.
7960 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7961 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007962 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007963
Chris Lattnerc9addb72007-03-30 23:15:24 +00007964 switch (AM.Scale) {
7965 case 0:
7966 case 1:
7967 case 2:
7968 case 4:
7969 case 8:
7970 // These scales always work.
7971 break;
7972 case 3:
7973 case 5:
7974 case 9:
7975 // These scales are formed with basereg+scalereg. Only accept if there is
7976 // no basereg yet.
7977 if (AM.HasBaseReg)
7978 return false;
7979 break;
7980 default: // Other stuff never works.
7981 return false;
7982 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007983
Chris Lattnerc9addb72007-03-30 23:15:24 +00007984 return true;
7985}
7986
7987
Evan Cheng2bd122c2007-10-26 01:56:11 +00007988bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007989 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007990 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007991 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7992 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007993 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007994 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007995 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007996}
7997
Owen Andersone50ed302009-08-10 22:56:29 +00007998bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007999 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008000 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008001 unsigned NumBits1 = VT1.getSizeInBits();
8002 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008003 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008004 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008005 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008006}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008007
Dan Gohman97121ba2009-04-08 00:15:30 +00008008bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008009 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008010 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008011}
8012
Owen Andersone50ed302009-08-10 22:56:29 +00008013bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008014 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008015 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008016}
8017
Owen Andersone50ed302009-08-10 22:56:29 +00008018bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008019 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008020 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008021}
8022
Evan Cheng60c07e12006-07-05 22:17:51 +00008023/// isShuffleMaskLegal - Targets can use this to indicate that they only
8024/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8025/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8026/// are assumed to be legal.
8027bool
Eric Christopherfd179292009-08-27 18:07:15 +00008028X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008029 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008030 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008031 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008032 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008033
Nate Begemana09008b2009-10-19 02:17:23 +00008034 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008035 return (VT.getVectorNumElements() == 2 ||
8036 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8037 isMOVLMask(M, VT) ||
8038 isSHUFPMask(M, VT) ||
8039 isPSHUFDMask(M, VT) ||
8040 isPSHUFHWMask(M, VT) ||
8041 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008042 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008043 isUNPCKLMask(M, VT) ||
8044 isUNPCKHMask(M, VT) ||
8045 isUNPCKL_v_undef_Mask(M, VT) ||
8046 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008047}
8048
Dan Gohman7d8143f2008-04-09 20:09:42 +00008049bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008050X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008051 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008052 unsigned NumElts = VT.getVectorNumElements();
8053 // FIXME: This collection of masks seems suspect.
8054 if (NumElts == 2)
8055 return true;
8056 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8057 return (isMOVLMask(Mask, VT) ||
8058 isCommutedMOVLMask(Mask, VT, true) ||
8059 isSHUFPMask(Mask, VT) ||
8060 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008061 }
8062 return false;
8063}
8064
8065//===----------------------------------------------------------------------===//
8066// X86 Scheduler Hooks
8067//===----------------------------------------------------------------------===//
8068
Mon P Wang63307c32008-05-05 19:05:59 +00008069// private utility function
8070MachineBasicBlock *
8071X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8072 MachineBasicBlock *MBB,
8073 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008074 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008075 unsigned LoadOpc,
8076 unsigned CXchgOpc,
8077 unsigned copyOpc,
8078 unsigned notOpc,
8079 unsigned EAXreg,
8080 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008081 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008082 // For the atomic bitwise operator, we generate
8083 // thisMBB:
8084 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008085 // ld t1 = [bitinstr.addr]
8086 // op t2 = t1, [bitinstr.val]
8087 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008088 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8089 // bz newMBB
8090 // fallthrough -->nextMBB
8091 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8092 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008093 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008094 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008095
Mon P Wang63307c32008-05-05 19:05:59 +00008096 /// First build the CFG
8097 MachineFunction *F = MBB->getParent();
8098 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008099 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8100 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8101 F->insert(MBBIter, newMBB);
8102 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008103
Mon P Wang63307c32008-05-05 19:05:59 +00008104 // Move all successors to thisMBB to nextMBB
8105 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008106
Mon P Wang63307c32008-05-05 19:05:59 +00008107 // Update thisMBB to fall through to newMBB
8108 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008109
Mon P Wang63307c32008-05-05 19:05:59 +00008110 // newMBB jumps to itself and fall through to nextMBB
8111 newMBB->addSuccessor(nextMBB);
8112 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008113
Mon P Wang63307c32008-05-05 19:05:59 +00008114 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008115 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008116 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008117 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008118 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008119 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008120 int numArgs = bInstr->getNumOperands() - 1;
8121 for (int i=0; i < numArgs; ++i)
8122 argOpers[i] = &bInstr->getOperand(i+1);
8123
8124 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008125 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8126 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008127
Dale Johannesen140be2d2008-08-19 18:47:28 +00008128 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008129 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008130 for (int i=0; i <= lastAddrIndx; ++i)
8131 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008132
Dale Johannesen140be2d2008-08-19 18:47:28 +00008133 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008134 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008135 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008136 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008137 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008138 tt = t1;
8139
Dale Johannesen140be2d2008-08-19 18:47:28 +00008140 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008141 assert((argOpers[valArgIndx]->isReg() ||
8142 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008143 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008144 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008145 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008146 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008147 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008148 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008149 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008150
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008152 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008153
Dale Johannesene4d209d2009-02-03 20:21:25 +00008154 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008155 for (int i=0; i <= lastAddrIndx; ++i)
8156 (*MIB).addOperand(*argOpers[i]);
8157 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008158 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008159 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8160 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008161
Dale Johannesene4d209d2009-02-03 20:21:25 +00008162 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008163 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008164
Mon P Wang63307c32008-05-05 19:05:59 +00008165 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008166 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008167
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008168 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008169 return nextMBB;
8170}
8171
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008172// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008173MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008174X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8175 MachineBasicBlock *MBB,
8176 unsigned regOpcL,
8177 unsigned regOpcH,
8178 unsigned immOpcL,
8179 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008180 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008181 // For the atomic bitwise operator, we generate
8182 // thisMBB (instructions are in pairs, except cmpxchg8b)
8183 // ld t1,t2 = [bitinstr.addr]
8184 // newMBB:
8185 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8186 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008187 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008188 // mov ECX, EBX <- t5, t6
8189 // mov EAX, EDX <- t1, t2
8190 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8191 // mov t3, t4 <- EAX, EDX
8192 // bz newMBB
8193 // result in out1, out2
8194 // fallthrough -->nextMBB
8195
8196 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8197 const unsigned LoadOpc = X86::MOV32rm;
8198 const unsigned copyOpc = X86::MOV32rr;
8199 const unsigned NotOpc = X86::NOT32r;
8200 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8201 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8202 MachineFunction::iterator MBBIter = MBB;
8203 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008204
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008205 /// First build the CFG
8206 MachineFunction *F = MBB->getParent();
8207 MachineBasicBlock *thisMBB = MBB;
8208 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8209 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8210 F->insert(MBBIter, newMBB);
8211 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008212
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008213 // Move all successors to thisMBB to nextMBB
8214 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008215
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216 // Update thisMBB to fall through to newMBB
8217 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008218
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008219 // newMBB jumps to itself and fall through to nextMBB
8220 newMBB->addSuccessor(nextMBB);
8221 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008222
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224 // Insert instructions into newMBB based on incoming instruction
8225 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008226 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008227 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008228 MachineOperand& dest1Oper = bInstr->getOperand(0);
8229 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008230 MachineOperand* argOpers[2 + X86AddrNumOperands];
8231 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008232 argOpers[i] = &bInstr->getOperand(i+2);
8233
Evan Chengad5b52f2010-01-08 19:14:57 +00008234 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008235 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008236
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008237 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008238 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239 for (int i=0; i <= lastAddrIndx; ++i)
8240 (*MIB).addOperand(*argOpers[i]);
8241 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008242 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008243 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008244 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008245 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008246 MachineOperand newOp3 = *(argOpers[3]);
8247 if (newOp3.isImm())
8248 newOp3.setImm(newOp3.getImm()+4);
8249 else
8250 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008251 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008252 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008253
8254 // t3/4 are defined later, at the bottom of the loop
8255 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8256 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008257 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008258 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008259 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008260 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8261
Evan Cheng306b4ca2010-01-08 23:41:50 +00008262 // The subsequent operations should be using the destination registers of
8263 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008264 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008265 t1 = F->getRegInfo().createVirtualRegister(RC);
8266 t2 = F->getRegInfo().createVirtualRegister(RC);
8267 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8268 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008269 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008270 t1 = dest1Oper.getReg();
8271 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008272 }
8273
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008274 int valArgIndx = lastAddrIndx + 1;
8275 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008276 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008277 "invalid operand");
8278 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8279 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008280 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008281 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008282 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008283 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008284 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008285 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008286 (*MIB).addOperand(*argOpers[valArgIndx]);
8287 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008288 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008289 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008290 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008291 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008292 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008293 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008294 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008295 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008296 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008297 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008298
Dale Johannesene4d209d2009-02-03 20:21:25 +00008299 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008300 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008301 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008302 MIB.addReg(t2);
8303
Dale Johannesene4d209d2009-02-03 20:21:25 +00008304 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008305 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008306 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008307 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008308
Dale Johannesene4d209d2009-02-03 20:21:25 +00008309 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008310 for (int i=0; i <= lastAddrIndx; ++i)
8311 (*MIB).addOperand(*argOpers[i]);
8312
8313 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008314 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8315 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008316
Dale Johannesene4d209d2009-02-03 20:21:25 +00008317 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008318 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008319 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008320 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008321
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008322 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008323 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008324
8325 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8326 return nextMBB;
8327}
8328
8329// private utility function
8330MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008331X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8332 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008333 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008334 // For the atomic min/max operator, we generate
8335 // thisMBB:
8336 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008337 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008338 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008339 // cmp t1, t2
8340 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008341 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008342 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8343 // bz newMBB
8344 // fallthrough -->nextMBB
8345 //
8346 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8347 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008348 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008349 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008350
Mon P Wang63307c32008-05-05 19:05:59 +00008351 /// First build the CFG
8352 MachineFunction *F = MBB->getParent();
8353 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008354 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8355 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8356 F->insert(MBBIter, newMBB);
8357 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008358
Dan Gohmand6708ea2009-08-15 01:38:56 +00008359 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008360 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008361
Mon P Wang63307c32008-05-05 19:05:59 +00008362 // Update thisMBB to fall through to newMBB
8363 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008364
Mon P Wang63307c32008-05-05 19:05:59 +00008365 // newMBB jumps to newMBB and fall through to nextMBB
8366 newMBB->addSuccessor(nextMBB);
8367 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008368
Dale Johannesene4d209d2009-02-03 20:21:25 +00008369 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008370 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008371 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008372 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008373 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008374 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008375 int numArgs = mInstr->getNumOperands() - 1;
8376 for (int i=0; i < numArgs; ++i)
8377 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008378
Mon P Wang63307c32008-05-05 19:05:59 +00008379 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008380 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8381 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008382
Mon P Wangab3e7472008-05-05 22:56:23 +00008383 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008384 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008385 for (int i=0; i <= lastAddrIndx; ++i)
8386 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008387
Mon P Wang63307c32008-05-05 19:05:59 +00008388 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008389 assert((argOpers[valArgIndx]->isReg() ||
8390 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008391 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008392
8393 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008394 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008395 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008396 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008397 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008398 (*MIB).addOperand(*argOpers[valArgIndx]);
8399
Dale Johannesene4d209d2009-02-03 20:21:25 +00008400 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008401 MIB.addReg(t1);
8402
Dale Johannesene4d209d2009-02-03 20:21:25 +00008403 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008404 MIB.addReg(t1);
8405 MIB.addReg(t2);
8406
8407 // Generate movc
8408 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008409 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008410 MIB.addReg(t2);
8411 MIB.addReg(t1);
8412
8413 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008414 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008415 for (int i=0; i <= lastAddrIndx; ++i)
8416 (*MIB).addOperand(*argOpers[i]);
8417 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008418 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008419 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8420 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008421
Dale Johannesene4d209d2009-02-03 20:21:25 +00008422 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008423 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008424
Mon P Wang63307c32008-05-05 19:05:59 +00008425 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008426 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008427
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008428 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008429 return nextMBB;
8430}
8431
Eric Christopherf83a5de2009-08-27 18:08:16 +00008432// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8433// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008434MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008435X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008436 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008437
8438 MachineFunction *F = BB->getParent();
8439 DebugLoc dl = MI->getDebugLoc();
8440 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8441
8442 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008443 if (memArg)
8444 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8445 else
8446 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008447
8448 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8449
8450 for (unsigned i = 0; i < numArgs; ++i) {
8451 MachineOperand &Op = MI->getOperand(i+1);
8452
8453 if (!(Op.isReg() && Op.isImplicit()))
8454 MIB.addOperand(Op);
8455 }
8456
8457 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8458 .addReg(X86::XMM0);
8459
8460 F->DeleteMachineInstr(MI);
8461
8462 return BB;
8463}
8464
8465MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008466X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8467 MachineInstr *MI,
8468 MachineBasicBlock *MBB) const {
8469 // Emit code to save XMM registers to the stack. The ABI says that the
8470 // number of registers to save is given in %al, so it's theoretically
8471 // possible to do an indirect jump trick to avoid saving all of them,
8472 // however this code takes a simpler approach and just executes all
8473 // of the stores if %al is non-zero. It's less code, and it's probably
8474 // easier on the hardware branch predictor, and stores aren't all that
8475 // expensive anyway.
8476
8477 // Create the new basic blocks. One block contains all the XMM stores,
8478 // and one block is the final destination regardless of whether any
8479 // stores were performed.
8480 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8481 MachineFunction *F = MBB->getParent();
8482 MachineFunction::iterator MBBIter = MBB;
8483 ++MBBIter;
8484 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8485 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8486 F->insert(MBBIter, XMMSaveMBB);
8487 F->insert(MBBIter, EndMBB);
8488
8489 // Set up the CFG.
8490 // Move any original successors of MBB to the end block.
8491 EndMBB->transferSuccessors(MBB);
8492 // The original block will now fall through to the XMM save block.
8493 MBB->addSuccessor(XMMSaveMBB);
8494 // The XMMSaveMBB will fall through to the end block.
8495 XMMSaveMBB->addSuccessor(EndMBB);
8496
8497 // Now add the instructions.
8498 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8499 DebugLoc DL = MI->getDebugLoc();
8500
8501 unsigned CountReg = MI->getOperand(0).getReg();
8502 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8503 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8504
8505 if (!Subtarget->isTargetWin64()) {
8506 // If %al is 0, branch around the XMM save block.
8507 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008508 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008509 MBB->addSuccessor(EndMBB);
8510 }
8511
8512 // In the XMM save block, save all the XMM argument registers.
8513 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8514 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008515 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008516 F->getMachineMemOperand(
8517 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8518 MachineMemOperand::MOStore, Offset,
8519 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008520 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8521 .addFrameIndex(RegSaveFrameIndex)
8522 .addImm(/*Scale=*/1)
8523 .addReg(/*IndexReg=*/0)
8524 .addImm(/*Disp=*/Offset)
8525 .addReg(/*Segment=*/0)
8526 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008527 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008528 }
8529
8530 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8531
8532 return EndMBB;
8533}
Mon P Wang63307c32008-05-05 19:05:59 +00008534
Evan Cheng60c07e12006-07-05 22:17:51 +00008535MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008536X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008537 MachineBasicBlock *BB,
8538 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008539 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8540 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008541
Chris Lattner52600972009-09-02 05:57:00 +00008542 // To "insert" a SELECT_CC instruction, we actually have to insert the
8543 // diamond control-flow pattern. The incoming instruction knows the
8544 // destination vreg to set, the condition code register to branch on, the
8545 // true/false values to select between, and a branch opcode to use.
8546 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8547 MachineFunction::iterator It = BB;
8548 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008549
Chris Lattner52600972009-09-02 05:57:00 +00008550 // thisMBB:
8551 // ...
8552 // TrueVal = ...
8553 // cmpTY ccX, r1, r2
8554 // bCC copy1MBB
8555 // fallthrough --> copy0MBB
8556 MachineBasicBlock *thisMBB = BB;
8557 MachineFunction *F = BB->getParent();
8558 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8559 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8560 unsigned Opc =
8561 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8562 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8563 F->insert(It, copy0MBB);
8564 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008565 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008566 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008567 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008568 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008569 E = BB->succ_end(); I != E; ++I) {
8570 EM->insert(std::make_pair(*I, sinkMBB));
8571 sinkMBB->addSuccessor(*I);
8572 }
8573 // Next, remove all successors of the current block, and add the true
8574 // and fallthrough blocks as its successors.
8575 while (!BB->succ_empty())
8576 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008577 // Add the true and fallthrough blocks as its successors.
8578 BB->addSuccessor(copy0MBB);
8579 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008580
Chris Lattner52600972009-09-02 05:57:00 +00008581 // copy0MBB:
8582 // %FalseValue = ...
8583 // # fallthrough to sinkMBB
8584 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008585
Chris Lattner52600972009-09-02 05:57:00 +00008586 // Update machine-CFG edges
8587 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008588
Chris Lattner52600972009-09-02 05:57:00 +00008589 // sinkMBB:
8590 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8591 // ...
8592 BB = sinkMBB;
8593 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8594 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8595 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8596
8597 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8598 return BB;
8599}
8600
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008601MachineBasicBlock *
8602X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8603 MachineBasicBlock *BB,
8604 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8605 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8606 DebugLoc DL = MI->getDebugLoc();
8607 MachineFunction *F = BB->getParent();
8608
8609 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8610 // non-trivial part is impdef of ESP.
8611 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8612 // mingw-w64.
8613
8614 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8615 .addExternalSymbol("_alloca")
8616 .addReg(X86::EAX, RegState::Implicit)
8617 .addReg(X86::ESP, RegState::Implicit)
8618 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8619 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8620
8621 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8622 return BB;
8623}
Chris Lattner52600972009-09-02 05:57:00 +00008624
8625MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008626X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008627 MachineBasicBlock *BB,
8628 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008629 switch (MI->getOpcode()) {
8630 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008631 case X86::MINGW_ALLOCA:
8632 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008633 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008634 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008635 case X86::CMOV_FR32:
8636 case X86::CMOV_FR64:
8637 case X86::CMOV_V4F32:
8638 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008639 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008640 case X86::CMOV_GR16:
8641 case X86::CMOV_GR32:
8642 case X86::CMOV_RFP32:
8643 case X86::CMOV_RFP64:
8644 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008645 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008646
Dale Johannesen849f2142007-07-03 00:53:03 +00008647 case X86::FP32_TO_INT16_IN_MEM:
8648 case X86::FP32_TO_INT32_IN_MEM:
8649 case X86::FP32_TO_INT64_IN_MEM:
8650 case X86::FP64_TO_INT16_IN_MEM:
8651 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008652 case X86::FP64_TO_INT64_IN_MEM:
8653 case X86::FP80_TO_INT16_IN_MEM:
8654 case X86::FP80_TO_INT32_IN_MEM:
8655 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008656 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8657 DebugLoc DL = MI->getDebugLoc();
8658
Evan Cheng60c07e12006-07-05 22:17:51 +00008659 // Change the floating point control register to use "round towards zero"
8660 // mode when truncating to an integer value.
8661 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008662 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008663 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008664
8665 // Load the old value of the high byte of the control word...
8666 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008667 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008668 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008669 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008670
8671 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008672 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008673 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008674
8675 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008676 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008677
8678 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008679 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008680 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008681
8682 // Get the X86 opcode to use.
8683 unsigned Opc;
8684 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008685 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008686 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8687 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8688 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8689 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8690 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8691 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008692 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8693 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8694 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008695 }
8696
8697 X86AddressMode AM;
8698 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008699 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008700 AM.BaseType = X86AddressMode::RegBase;
8701 AM.Base.Reg = Op.getReg();
8702 } else {
8703 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008704 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008705 }
8706 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008707 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008708 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008709 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008710 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008711 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008712 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008713 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008714 AM.GV = Op.getGlobal();
8715 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008716 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008717 }
Chris Lattner52600972009-09-02 05:57:00 +00008718 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008719 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008720
8721 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008722 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008723
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008724 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008725 return BB;
8726 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008727 // String/text processing lowering.
8728 case X86::PCMPISTRM128REG:
8729 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8730 case X86::PCMPISTRM128MEM:
8731 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8732 case X86::PCMPESTRM128REG:
8733 return EmitPCMP(MI, BB, 5, false /* in mem */);
8734 case X86::PCMPESTRM128MEM:
8735 return EmitPCMP(MI, BB, 5, true /* in mem */);
8736
8737 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008738 case X86::ATOMAND32:
8739 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008740 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008741 X86::LCMPXCHG32, X86::MOV32rr,
8742 X86::NOT32r, X86::EAX,
8743 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008744 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008745 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8746 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008747 X86::LCMPXCHG32, X86::MOV32rr,
8748 X86::NOT32r, X86::EAX,
8749 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008750 case X86::ATOMXOR32:
8751 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008752 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008753 X86::LCMPXCHG32, X86::MOV32rr,
8754 X86::NOT32r, X86::EAX,
8755 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008756 case X86::ATOMNAND32:
8757 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008758 X86::AND32ri, X86::MOV32rm,
8759 X86::LCMPXCHG32, X86::MOV32rr,
8760 X86::NOT32r, X86::EAX,
8761 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008762 case X86::ATOMMIN32:
8763 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8764 case X86::ATOMMAX32:
8765 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8766 case X86::ATOMUMIN32:
8767 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8768 case X86::ATOMUMAX32:
8769 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008770
8771 case X86::ATOMAND16:
8772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8773 X86::AND16ri, X86::MOV16rm,
8774 X86::LCMPXCHG16, X86::MOV16rr,
8775 X86::NOT16r, X86::AX,
8776 X86::GR16RegisterClass);
8777 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008779 X86::OR16ri, X86::MOV16rm,
8780 X86::LCMPXCHG16, X86::MOV16rr,
8781 X86::NOT16r, X86::AX,
8782 X86::GR16RegisterClass);
8783 case X86::ATOMXOR16:
8784 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8785 X86::XOR16ri, X86::MOV16rm,
8786 X86::LCMPXCHG16, X86::MOV16rr,
8787 X86::NOT16r, X86::AX,
8788 X86::GR16RegisterClass);
8789 case X86::ATOMNAND16:
8790 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8791 X86::AND16ri, X86::MOV16rm,
8792 X86::LCMPXCHG16, X86::MOV16rr,
8793 X86::NOT16r, X86::AX,
8794 X86::GR16RegisterClass, true);
8795 case X86::ATOMMIN16:
8796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8797 case X86::ATOMMAX16:
8798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8799 case X86::ATOMUMIN16:
8800 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8801 case X86::ATOMUMAX16:
8802 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8803
8804 case X86::ATOMAND8:
8805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8806 X86::AND8ri, X86::MOV8rm,
8807 X86::LCMPXCHG8, X86::MOV8rr,
8808 X86::NOT8r, X86::AL,
8809 X86::GR8RegisterClass);
8810 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008812 X86::OR8ri, X86::MOV8rm,
8813 X86::LCMPXCHG8, X86::MOV8rr,
8814 X86::NOT8r, X86::AL,
8815 X86::GR8RegisterClass);
8816 case X86::ATOMXOR8:
8817 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8818 X86::XOR8ri, X86::MOV8rm,
8819 X86::LCMPXCHG8, X86::MOV8rr,
8820 X86::NOT8r, X86::AL,
8821 X86::GR8RegisterClass);
8822 case X86::ATOMNAND8:
8823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8824 X86::AND8ri, X86::MOV8rm,
8825 X86::LCMPXCHG8, X86::MOV8rr,
8826 X86::NOT8r, X86::AL,
8827 X86::GR8RegisterClass, true);
8828 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008829 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008830 case X86::ATOMAND64:
8831 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008832 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008833 X86::LCMPXCHG64, X86::MOV64rr,
8834 X86::NOT64r, X86::RAX,
8835 X86::GR64RegisterClass);
8836 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008837 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8838 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008839 X86::LCMPXCHG64, X86::MOV64rr,
8840 X86::NOT64r, X86::RAX,
8841 X86::GR64RegisterClass);
8842 case X86::ATOMXOR64:
8843 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008844 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008845 X86::LCMPXCHG64, X86::MOV64rr,
8846 X86::NOT64r, X86::RAX,
8847 X86::GR64RegisterClass);
8848 case X86::ATOMNAND64:
8849 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8850 X86::AND64ri32, X86::MOV64rm,
8851 X86::LCMPXCHG64, X86::MOV64rr,
8852 X86::NOT64r, X86::RAX,
8853 X86::GR64RegisterClass, true);
8854 case X86::ATOMMIN64:
8855 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8856 case X86::ATOMMAX64:
8857 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8858 case X86::ATOMUMIN64:
8859 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8860 case X86::ATOMUMAX64:
8861 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008862
8863 // This group does 64-bit operations on a 32-bit host.
8864 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008865 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008866 X86::AND32rr, X86::AND32rr,
8867 X86::AND32ri, X86::AND32ri,
8868 false);
8869 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008870 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008871 X86::OR32rr, X86::OR32rr,
8872 X86::OR32ri, X86::OR32ri,
8873 false);
8874 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008875 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008876 X86::XOR32rr, X86::XOR32rr,
8877 X86::XOR32ri, X86::XOR32ri,
8878 false);
8879 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008880 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008881 X86::AND32rr, X86::AND32rr,
8882 X86::AND32ri, X86::AND32ri,
8883 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008884 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008885 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008886 X86::ADD32rr, X86::ADC32rr,
8887 X86::ADD32ri, X86::ADC32ri,
8888 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008889 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008890 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008891 X86::SUB32rr, X86::SBB32rr,
8892 X86::SUB32ri, X86::SBB32ri,
8893 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008894 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008895 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008896 X86::MOV32rr, X86::MOV32rr,
8897 X86::MOV32ri, X86::MOV32ri,
8898 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008899 case X86::VASTART_SAVE_XMM_REGS:
8900 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008901 }
8902}
8903
8904//===----------------------------------------------------------------------===//
8905// X86 Optimization Hooks
8906//===----------------------------------------------------------------------===//
8907
Dan Gohman475871a2008-07-27 21:46:04 +00008908void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008909 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008910 APInt &KnownZero,
8911 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008912 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008913 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008914 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008915 assert((Opc >= ISD::BUILTIN_OP_END ||
8916 Opc == ISD::INTRINSIC_WO_CHAIN ||
8917 Opc == ISD::INTRINSIC_W_CHAIN ||
8918 Opc == ISD::INTRINSIC_VOID) &&
8919 "Should use MaskedValueIsZero if you don't know whether Op"
8920 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008921
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008922 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008923 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008924 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008925 case X86ISD::ADD:
8926 case X86ISD::SUB:
8927 case X86ISD::SMUL:
8928 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008929 case X86ISD::INC:
8930 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008931 case X86ISD::OR:
8932 case X86ISD::XOR:
8933 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008934 // These nodes' second result is a boolean.
8935 if (Op.getResNo() == 0)
8936 break;
8937 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008938 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008939 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8940 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008941 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008942 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008943}
Chris Lattner259e97c2006-01-31 19:43:35 +00008944
Evan Cheng206ee9d2006-07-07 08:33:52 +00008945/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008946/// node is a GlobalAddress + offset.
8947bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008948 const GlobalValue* &GA,
8949 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008950 if (N->getOpcode() == X86ISD::Wrapper) {
8951 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008952 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008953 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008954 return true;
8955 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008956 }
Evan Chengad4196b2008-05-12 19:56:52 +00008957 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008958}
8959
Evan Cheng206ee9d2006-07-07 08:33:52 +00008960/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8961/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8962/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008963/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008964static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008965 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008966 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008967 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008968 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008969
Eli Friedman7a5e5552009-06-07 06:52:44 +00008970 if (VT.getSizeInBits() != 128)
8971 return SDValue();
8972
Nate Begemanfdea31a2010-03-24 20:49:50 +00008973 SmallVector<SDValue, 16> Elts;
8974 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8975 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8976
8977 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008978}
Evan Chengd880b972008-05-09 21:53:03 +00008979
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008980/// PerformShuffleCombine - Detect vector gather/scatter index generation
8981/// and convert it from being a bunch of shuffles and extracts to a simple
8982/// store and scalar loads to extract the elements.
8983static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8984 const TargetLowering &TLI) {
8985 SDValue InputVector = N->getOperand(0);
8986
8987 // Only operate on vectors of 4 elements, where the alternative shuffling
8988 // gets to be more expensive.
8989 if (InputVector.getValueType() != MVT::v4i32)
8990 return SDValue();
8991
8992 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8993 // single use which is a sign-extend or zero-extend, and all elements are
8994 // used.
8995 SmallVector<SDNode *, 4> Uses;
8996 unsigned ExtractedElements = 0;
8997 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8998 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8999 if (UI.getUse().getResNo() != InputVector.getResNo())
9000 return SDValue();
9001
9002 SDNode *Extract = *UI;
9003 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9004 return SDValue();
9005
9006 if (Extract->getValueType(0) != MVT::i32)
9007 return SDValue();
9008 if (!Extract->hasOneUse())
9009 return SDValue();
9010 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9011 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9012 return SDValue();
9013 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9014 return SDValue();
9015
9016 // Record which element was extracted.
9017 ExtractedElements |=
9018 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9019
9020 Uses.push_back(Extract);
9021 }
9022
9023 // If not all the elements were used, this may not be worthwhile.
9024 if (ExtractedElements != 15)
9025 return SDValue();
9026
9027 // Ok, we've now decided to do the transformation.
9028 DebugLoc dl = InputVector.getDebugLoc();
9029
9030 // Store the value to a temporary stack slot.
9031 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9032 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9033 false, false, 0);
9034
9035 // Replace each use (extract) with a load of the appropriate element.
9036 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9037 UE = Uses.end(); UI != UE; ++UI) {
9038 SDNode *Extract = *UI;
9039
9040 // Compute the element's address.
9041 SDValue Idx = Extract->getOperand(1);
9042 unsigned EltSize =
9043 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9044 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9045 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9046
9047 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9048
9049 // Load the scalar.
9050 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9051 NULL, 0, false, false, 0);
9052
9053 // Replace the exact with the load.
9054 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9055 }
9056
9057 // The replacement was made in place; don't return anything.
9058 return SDValue();
9059}
9060
Chris Lattner83e6c992006-10-04 06:57:07 +00009061/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009062static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009063 const X86Subtarget *Subtarget) {
9064 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009065 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009066 // Get the LHS/RHS of the select.
9067 SDValue LHS = N->getOperand(1);
9068 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009069
Dan Gohman670e5392009-09-21 18:03:22 +00009070 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009071 // instructions match the semantics of the common C idiom x<y?x:y but not
9072 // x<=y?x:y, because of how they handle negative zero (which can be
9073 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009074 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009075 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009076 Cond.getOpcode() == ISD::SETCC) {
9077 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009078
Chris Lattner47b4ce82009-03-11 05:48:52 +00009079 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009080 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009081 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9082 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009083 switch (CC) {
9084 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009085 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009086 // Converting this to a min would handle NaNs incorrectly, and swapping
9087 // the operands would cause it to handle comparisons between positive
9088 // and negative zero incorrectly.
9089 if (!FiniteOnlyFPMath() &&
9090 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9091 if (!UnsafeFPMath &&
9092 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9093 break;
9094 std::swap(LHS, RHS);
9095 }
Dan Gohman670e5392009-09-21 18:03:22 +00009096 Opcode = X86ISD::FMIN;
9097 break;
9098 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009099 // Converting this to a min would handle comparisons between positive
9100 // and negative zero incorrectly.
9101 if (!UnsafeFPMath &&
9102 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9103 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009104 Opcode = X86ISD::FMIN;
9105 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009106 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009107 // Converting this to a min would handle both negative zeros and NaNs
9108 // incorrectly, but we can swap the operands to fix both.
9109 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009110 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009111 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009112 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009113 Opcode = X86ISD::FMIN;
9114 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009115
Dan Gohman670e5392009-09-21 18:03:22 +00009116 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009117 // Converting this to a max would handle comparisons between positive
9118 // and negative zero incorrectly.
9119 if (!UnsafeFPMath &&
9120 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9121 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009122 Opcode = X86ISD::FMAX;
9123 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009124 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009125 // Converting this to a max would handle NaNs incorrectly, and swapping
9126 // the operands would cause it to handle comparisons between positive
9127 // and negative zero incorrectly.
9128 if (!FiniteOnlyFPMath() &&
9129 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9130 if (!UnsafeFPMath &&
9131 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9132 break;
9133 std::swap(LHS, RHS);
9134 }
Dan Gohman670e5392009-09-21 18:03:22 +00009135 Opcode = X86ISD::FMAX;
9136 break;
9137 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009138 // Converting this to a max would handle both negative zeros and NaNs
9139 // incorrectly, but we can swap the operands to fix both.
9140 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009141 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009142 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009143 case ISD::SETGE:
9144 Opcode = X86ISD::FMAX;
9145 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009146 }
Dan Gohman670e5392009-09-21 18:03:22 +00009147 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009148 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9149 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009150 switch (CC) {
9151 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009152 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009153 // Converting this to a min would handle comparisons between positive
9154 // and negative zero incorrectly, and swapping the operands would
9155 // cause it to handle NaNs incorrectly.
9156 if (!UnsafeFPMath &&
9157 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9158 if (!FiniteOnlyFPMath() &&
9159 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9160 break;
9161 std::swap(LHS, RHS);
9162 }
Dan Gohman670e5392009-09-21 18:03:22 +00009163 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009164 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009165 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009166 // Converting this to a min would handle NaNs incorrectly.
9167 if (!UnsafeFPMath &&
9168 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9169 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009170 Opcode = X86ISD::FMIN;
9171 break;
9172 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009173 // Converting this to a min would handle both negative zeros and NaNs
9174 // incorrectly, but we can swap the operands to fix both.
9175 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009176 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009177 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009178 case ISD::SETGE:
9179 Opcode = X86ISD::FMIN;
9180 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009181
Dan Gohman670e5392009-09-21 18:03:22 +00009182 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009183 // Converting this to a max would handle NaNs incorrectly.
9184 if (!FiniteOnlyFPMath() &&
9185 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9186 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009187 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009188 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009189 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009190 // Converting this to a max would handle comparisons between positive
9191 // and negative zero incorrectly, and swapping the operands would
9192 // cause it to handle NaNs incorrectly.
9193 if (!UnsafeFPMath &&
9194 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9195 if (!FiniteOnlyFPMath() &&
9196 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9197 break;
9198 std::swap(LHS, RHS);
9199 }
Dan Gohman670e5392009-09-21 18:03:22 +00009200 Opcode = X86ISD::FMAX;
9201 break;
9202 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009203 // Converting this to a max would handle both negative zeros and NaNs
9204 // incorrectly, but we can swap the operands to fix both.
9205 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009206 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009207 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009208 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009209 Opcode = X86ISD::FMAX;
9210 break;
9211 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009212 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009213
Chris Lattner47b4ce82009-03-11 05:48:52 +00009214 if (Opcode)
9215 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009216 }
Eric Christopherfd179292009-08-27 18:07:15 +00009217
Chris Lattnerd1980a52009-03-12 06:52:53 +00009218 // If this is a select between two integer constants, try to do some
9219 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009220 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9221 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009222 // Don't do this for crazy integer types.
9223 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9224 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009225 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009226 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009227
Chris Lattnercee56e72009-03-13 05:53:31 +00009228 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009229 // Efficiently invertible.
9230 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9231 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9232 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9233 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009234 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009235 }
Eric Christopherfd179292009-08-27 18:07:15 +00009236
Chris Lattnerd1980a52009-03-12 06:52:53 +00009237 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009238 if (FalseC->getAPIntValue() == 0 &&
9239 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009240 if (NeedsCondInvert) // Invert the condition if needed.
9241 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9242 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009243
Chris Lattnerd1980a52009-03-12 06:52:53 +00009244 // Zero extend the condition if needed.
9245 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009246
Chris Lattnercee56e72009-03-13 05:53:31 +00009247 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009248 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009249 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009250 }
Eric Christopherfd179292009-08-27 18:07:15 +00009251
Chris Lattner97a29a52009-03-13 05:22:11 +00009252 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009253 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009254 if (NeedsCondInvert) // Invert the condition if needed.
9255 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9256 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009257
Chris Lattner97a29a52009-03-13 05:22:11 +00009258 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009259 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9260 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009261 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009262 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009263 }
Eric Christopherfd179292009-08-27 18:07:15 +00009264
Chris Lattnercee56e72009-03-13 05:53:31 +00009265 // Optimize cases that will turn into an LEA instruction. This requires
9266 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009267 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009268 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009269 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009270
Chris Lattnercee56e72009-03-13 05:53:31 +00009271 bool isFastMultiplier = false;
9272 if (Diff < 10) {
9273 switch ((unsigned char)Diff) {
9274 default: break;
9275 case 1: // result = add base, cond
9276 case 2: // result = lea base( , cond*2)
9277 case 3: // result = lea base(cond, cond*2)
9278 case 4: // result = lea base( , cond*4)
9279 case 5: // result = lea base(cond, cond*4)
9280 case 8: // result = lea base( , cond*8)
9281 case 9: // result = lea base(cond, cond*8)
9282 isFastMultiplier = true;
9283 break;
9284 }
9285 }
Eric Christopherfd179292009-08-27 18:07:15 +00009286
Chris Lattnercee56e72009-03-13 05:53:31 +00009287 if (isFastMultiplier) {
9288 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9289 if (NeedsCondInvert) // Invert the condition if needed.
9290 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9291 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009292
Chris Lattnercee56e72009-03-13 05:53:31 +00009293 // Zero extend the condition if needed.
9294 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9295 Cond);
9296 // Scale the condition by the difference.
9297 if (Diff != 1)
9298 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9299 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009300
Chris Lattnercee56e72009-03-13 05:53:31 +00009301 // Add the base if non-zero.
9302 if (FalseC->getAPIntValue() != 0)
9303 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9304 SDValue(FalseC, 0));
9305 return Cond;
9306 }
Eric Christopherfd179292009-08-27 18:07:15 +00009307 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009308 }
9309 }
Eric Christopherfd179292009-08-27 18:07:15 +00009310
Dan Gohman475871a2008-07-27 21:46:04 +00009311 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009312}
9313
Chris Lattnerd1980a52009-03-12 06:52:53 +00009314/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9315static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9316 TargetLowering::DAGCombinerInfo &DCI) {
9317 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009318
Chris Lattnerd1980a52009-03-12 06:52:53 +00009319 // If the flag operand isn't dead, don't touch this CMOV.
9320 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9321 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009322
Chris Lattnerd1980a52009-03-12 06:52:53 +00009323 // If this is a select between two integer constants, try to do some
9324 // optimizations. Note that the operands are ordered the opposite of SELECT
9325 // operands.
9326 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9327 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9328 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9329 // larger than FalseC (the false value).
9330 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009331
Chris Lattnerd1980a52009-03-12 06:52:53 +00009332 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9333 CC = X86::GetOppositeBranchCondition(CC);
9334 std::swap(TrueC, FalseC);
9335 }
Eric Christopherfd179292009-08-27 18:07:15 +00009336
Chris Lattnerd1980a52009-03-12 06:52:53 +00009337 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009338 // This is efficient for any integer data type (including i8/i16) and
9339 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009340 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9341 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009342 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9343 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009344
Chris Lattnerd1980a52009-03-12 06:52:53 +00009345 // Zero extend the condition if needed.
9346 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009347
Chris Lattnerd1980a52009-03-12 06:52:53 +00009348 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9349 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009351 if (N->getNumValues() == 2) // Dead flag value?
9352 return DCI.CombineTo(N, Cond, SDValue());
9353 return Cond;
9354 }
Eric Christopherfd179292009-08-27 18:07:15 +00009355
Chris Lattnercee56e72009-03-13 05:53:31 +00009356 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9357 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009358 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9359 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009360 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9361 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009362
Chris Lattner97a29a52009-03-13 05:22:11 +00009363 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009364 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9365 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009366 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9367 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009368
Chris Lattner97a29a52009-03-13 05:22:11 +00009369 if (N->getNumValues() == 2) // Dead flag value?
9370 return DCI.CombineTo(N, Cond, SDValue());
9371 return Cond;
9372 }
Eric Christopherfd179292009-08-27 18:07:15 +00009373
Chris Lattnercee56e72009-03-13 05:53:31 +00009374 // Optimize cases that will turn into an LEA instruction. This requires
9375 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009376 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009377 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009378 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009379
Chris Lattnercee56e72009-03-13 05:53:31 +00009380 bool isFastMultiplier = false;
9381 if (Diff < 10) {
9382 switch ((unsigned char)Diff) {
9383 default: break;
9384 case 1: // result = add base, cond
9385 case 2: // result = lea base( , cond*2)
9386 case 3: // result = lea base(cond, cond*2)
9387 case 4: // result = lea base( , cond*4)
9388 case 5: // result = lea base(cond, cond*4)
9389 case 8: // result = lea base( , cond*8)
9390 case 9: // result = lea base(cond, cond*8)
9391 isFastMultiplier = true;
9392 break;
9393 }
9394 }
Eric Christopherfd179292009-08-27 18:07:15 +00009395
Chris Lattnercee56e72009-03-13 05:53:31 +00009396 if (isFastMultiplier) {
9397 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9398 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009399 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9400 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009401 // Zero extend the condition if needed.
9402 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9403 Cond);
9404 // Scale the condition by the difference.
9405 if (Diff != 1)
9406 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9407 DAG.getConstant(Diff, Cond.getValueType()));
9408
9409 // Add the base if non-zero.
9410 if (FalseC->getAPIntValue() != 0)
9411 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9412 SDValue(FalseC, 0));
9413 if (N->getNumValues() == 2) // Dead flag value?
9414 return DCI.CombineTo(N, Cond, SDValue());
9415 return Cond;
9416 }
Eric Christopherfd179292009-08-27 18:07:15 +00009417 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009418 }
9419 }
9420 return SDValue();
9421}
9422
9423
Evan Cheng0b0cd912009-03-28 05:57:29 +00009424/// PerformMulCombine - Optimize a single multiply with constant into two
9425/// in order to implement it with two cheaper instructions, e.g.
9426/// LEA + SHL, LEA + LEA.
9427static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9428 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009429 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9430 return SDValue();
9431
Owen Andersone50ed302009-08-10 22:56:29 +00009432 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009433 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009434 return SDValue();
9435
9436 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9437 if (!C)
9438 return SDValue();
9439 uint64_t MulAmt = C->getZExtValue();
9440 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9441 return SDValue();
9442
9443 uint64_t MulAmt1 = 0;
9444 uint64_t MulAmt2 = 0;
9445 if ((MulAmt % 9) == 0) {
9446 MulAmt1 = 9;
9447 MulAmt2 = MulAmt / 9;
9448 } else if ((MulAmt % 5) == 0) {
9449 MulAmt1 = 5;
9450 MulAmt2 = MulAmt / 5;
9451 } else if ((MulAmt % 3) == 0) {
9452 MulAmt1 = 3;
9453 MulAmt2 = MulAmt / 3;
9454 }
9455 if (MulAmt2 &&
9456 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9457 DebugLoc DL = N->getDebugLoc();
9458
9459 if (isPowerOf2_64(MulAmt2) &&
9460 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9461 // If second multiplifer is pow2, issue it first. We want the multiply by
9462 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9463 // is an add.
9464 std::swap(MulAmt1, MulAmt2);
9465
9466 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009467 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009468 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009469 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009470 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009471 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009472 DAG.getConstant(MulAmt1, VT));
9473
Eric Christopherfd179292009-08-27 18:07:15 +00009474 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009475 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009476 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009477 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009478 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009479 DAG.getConstant(MulAmt2, VT));
9480
9481 // Do not add new nodes to DAG combiner worklist.
9482 DCI.CombineTo(N, NewMul, false);
9483 }
9484 return SDValue();
9485}
9486
Evan Chengad9c0a32009-12-15 00:53:42 +00009487static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9488 SDValue N0 = N->getOperand(0);
9489 SDValue N1 = N->getOperand(1);
9490 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9491 EVT VT = N0.getValueType();
9492
9493 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9494 // since the result of setcc_c is all zero's or all ones.
9495 if (N1C && N0.getOpcode() == ISD::AND &&
9496 N0.getOperand(1).getOpcode() == ISD::Constant) {
9497 SDValue N00 = N0.getOperand(0);
9498 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9499 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9500 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9501 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9502 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9503 APInt ShAmt = N1C->getAPIntValue();
9504 Mask = Mask.shl(ShAmt);
9505 if (Mask != 0)
9506 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9507 N00, DAG.getConstant(Mask, VT));
9508 }
9509 }
9510
9511 return SDValue();
9512}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009513
Nate Begeman740ab032009-01-26 00:52:55 +00009514/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9515/// when possible.
9516static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9517 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009518 EVT VT = N->getValueType(0);
9519 if (!VT.isVector() && VT.isInteger() &&
9520 N->getOpcode() == ISD::SHL)
9521 return PerformSHLCombine(N, DAG);
9522
Nate Begeman740ab032009-01-26 00:52:55 +00009523 // On X86 with SSE2 support, we can transform this to a vector shift if
9524 // all elements are shifted by the same amount. We can't do this in legalize
9525 // because the a constant vector is typically transformed to a constant pool
9526 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009527 if (!Subtarget->hasSSE2())
9528 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009529
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009531 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009532
Mon P Wang3becd092009-01-28 08:12:05 +00009533 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009534 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009535 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009536 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009537 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9538 unsigned NumElts = VT.getVectorNumElements();
9539 unsigned i = 0;
9540 for (; i != NumElts; ++i) {
9541 SDValue Arg = ShAmtOp.getOperand(i);
9542 if (Arg.getOpcode() == ISD::UNDEF) continue;
9543 BaseShAmt = Arg;
9544 break;
9545 }
9546 for (; i != NumElts; ++i) {
9547 SDValue Arg = ShAmtOp.getOperand(i);
9548 if (Arg.getOpcode() == ISD::UNDEF) continue;
9549 if (Arg != BaseShAmt) {
9550 return SDValue();
9551 }
9552 }
9553 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009554 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009555 SDValue InVec = ShAmtOp.getOperand(0);
9556 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9557 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9558 unsigned i = 0;
9559 for (; i != NumElts; ++i) {
9560 SDValue Arg = InVec.getOperand(i);
9561 if (Arg.getOpcode() == ISD::UNDEF) continue;
9562 BaseShAmt = Arg;
9563 break;
9564 }
9565 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9566 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009567 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009568 if (C->getZExtValue() == SplatIdx)
9569 BaseShAmt = InVec.getOperand(1);
9570 }
9571 }
9572 if (BaseShAmt.getNode() == 0)
9573 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9574 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009575 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009576 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009577
Mon P Wangefa42202009-09-03 19:56:25 +00009578 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009579 if (EltVT.bitsGT(MVT::i32))
9580 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9581 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009582 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009583
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009584 // The shift amount is identical so we can do a vector shift.
9585 SDValue ValOp = N->getOperand(0);
9586 switch (N->getOpcode()) {
9587 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009588 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009589 break;
9590 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009592 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009593 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009594 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009595 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009596 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009597 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009598 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009599 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009600 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009602 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009603 break;
9604 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009606 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009608 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009609 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009610 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009611 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009612 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009613 break;
9614 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009615 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009616 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009617 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009618 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009619 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009620 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009621 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009622 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009624 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009625 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009626 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009627 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009628 }
9629 return SDValue();
9630}
9631
Evan Cheng760d1942010-01-04 21:22:48 +00009632static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9633 const X86Subtarget *Subtarget) {
9634 EVT VT = N->getValueType(0);
9635 if (VT != MVT::i64 || !Subtarget->is64Bit())
9636 return SDValue();
9637
9638 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9639 SDValue N0 = N->getOperand(0);
9640 SDValue N1 = N->getOperand(1);
9641 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9642 std::swap(N0, N1);
9643 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9644 return SDValue();
9645
9646 SDValue ShAmt0 = N0.getOperand(1);
9647 if (ShAmt0.getValueType() != MVT::i8)
9648 return SDValue();
9649 SDValue ShAmt1 = N1.getOperand(1);
9650 if (ShAmt1.getValueType() != MVT::i8)
9651 return SDValue();
9652 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9653 ShAmt0 = ShAmt0.getOperand(0);
9654 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9655 ShAmt1 = ShAmt1.getOperand(0);
9656
9657 DebugLoc DL = N->getDebugLoc();
9658 unsigned Opc = X86ISD::SHLD;
9659 SDValue Op0 = N0.getOperand(0);
9660 SDValue Op1 = N1.getOperand(0);
9661 if (ShAmt0.getOpcode() == ISD::SUB) {
9662 Opc = X86ISD::SHRD;
9663 std::swap(Op0, Op1);
9664 std::swap(ShAmt0, ShAmt1);
9665 }
9666
9667 if (ShAmt1.getOpcode() == ISD::SUB) {
9668 SDValue Sum = ShAmt1.getOperand(0);
9669 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9670 if (SumC->getSExtValue() == 64 &&
9671 ShAmt1.getOperand(1) == ShAmt0)
9672 return DAG.getNode(Opc, DL, VT,
9673 Op0, Op1,
9674 DAG.getNode(ISD::TRUNCATE, DL,
9675 MVT::i8, ShAmt0));
9676 }
9677 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9678 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9679 if (ShAmt0C &&
9680 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9681 return DAG.getNode(Opc, DL, VT,
9682 N0.getOperand(0), N1.getOperand(0),
9683 DAG.getNode(ISD::TRUNCATE, DL,
9684 MVT::i8, ShAmt0));
9685 }
9686
9687 return SDValue();
9688}
9689
Chris Lattner149a4e52008-02-22 02:09:43 +00009690/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009691static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009692 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009693 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9694 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009695 // A preferable solution to the general problem is to figure out the right
9696 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009697
9698 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009699 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009700 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009701 if (VT.getSizeInBits() != 64)
9702 return SDValue();
9703
Devang Patel578efa92009-06-05 21:57:13 +00009704 const Function *F = DAG.getMachineFunction().getFunction();
9705 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009706 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009707 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009708 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009709 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009710 isa<LoadSDNode>(St->getValue()) &&
9711 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9712 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009713 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009714 LoadSDNode *Ld = 0;
9715 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009716 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009717 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009718 // Must be a store of a load. We currently handle two cases: the load
9719 // is a direct child, and it's under an intervening TokenFactor. It is
9720 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009721 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009722 Ld = cast<LoadSDNode>(St->getChain());
9723 else if (St->getValue().hasOneUse() &&
9724 ChainVal->getOpcode() == ISD::TokenFactor) {
9725 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009726 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009727 TokenFactorIndex = i;
9728 Ld = cast<LoadSDNode>(St->getValue());
9729 } else
9730 Ops.push_back(ChainVal->getOperand(i));
9731 }
9732 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009733
Evan Cheng536e6672009-03-12 05:59:15 +00009734 if (!Ld || !ISD::isNormalLoad(Ld))
9735 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009736
Evan Cheng536e6672009-03-12 05:59:15 +00009737 // If this is not the MMX case, i.e. we are just turning i64 load/store
9738 // into f64 load/store, avoid the transformation if there are multiple
9739 // uses of the loaded value.
9740 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9741 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009742
Evan Cheng536e6672009-03-12 05:59:15 +00009743 DebugLoc LdDL = Ld->getDebugLoc();
9744 DebugLoc StDL = N->getDebugLoc();
9745 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9746 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9747 // pair instead.
9748 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009749 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009750 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9751 Ld->getBasePtr(), Ld->getSrcValue(),
9752 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009753 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009754 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009755 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009756 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009757 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009758 Ops.size());
9759 }
Evan Cheng536e6672009-03-12 05:59:15 +00009760 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009761 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009762 St->isVolatile(), St->isNonTemporal(),
9763 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009764 }
Evan Cheng536e6672009-03-12 05:59:15 +00009765
9766 // Otherwise, lower to two pairs of 32-bit loads / stores.
9767 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009768 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9769 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009770
Owen Anderson825b72b2009-08-11 20:47:22 +00009771 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009772 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009773 Ld->isVolatile(), Ld->isNonTemporal(),
9774 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009776 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009777 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009778 MinAlign(Ld->getAlignment(), 4));
9779
9780 SDValue NewChain = LoLd.getValue(1);
9781 if (TokenFactorIndex != -1) {
9782 Ops.push_back(LoLd);
9783 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009784 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009785 Ops.size());
9786 }
9787
9788 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009789 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9790 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009791
9792 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9793 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009794 St->isVolatile(), St->isNonTemporal(),
9795 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009796 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9797 St->getSrcValue(),
9798 St->getSrcValueOffset() + 4,
9799 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009800 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009801 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009802 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009803 }
Dan Gohman475871a2008-07-27 21:46:04 +00009804 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009805}
9806
Chris Lattner6cf73262008-01-25 06:14:17 +00009807/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9808/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009809static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009810 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9811 // F[X]OR(0.0, x) -> x
9812 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009813 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9814 if (C->getValueAPF().isPosZero())
9815 return N->getOperand(1);
9816 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9817 if (C->getValueAPF().isPosZero())
9818 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009819 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009820}
9821
9822/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009823static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009824 // FAND(0.0, x) -> 0.0
9825 // FAND(x, 0.0) -> 0.0
9826 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9827 if (C->getValueAPF().isPosZero())
9828 return N->getOperand(0);
9829 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9830 if (C->getValueAPF().isPosZero())
9831 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009832 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009833}
9834
Dan Gohmane5af2d32009-01-29 01:59:02 +00009835static SDValue PerformBTCombine(SDNode *N,
9836 SelectionDAG &DAG,
9837 TargetLowering::DAGCombinerInfo &DCI) {
9838 // BT ignores high bits in the bit index operand.
9839 SDValue Op1 = N->getOperand(1);
9840 if (Op1.hasOneUse()) {
9841 unsigned BitWidth = Op1.getValueSizeInBits();
9842 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9843 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009844 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9845 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009846 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009847 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9848 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9849 DCI.CommitTargetLoweringOpt(TLO);
9850 }
9851 return SDValue();
9852}
Chris Lattner83e6c992006-10-04 06:57:07 +00009853
Eli Friedman7a5e5552009-06-07 06:52:44 +00009854static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9855 SDValue Op = N->getOperand(0);
9856 if (Op.getOpcode() == ISD::BIT_CONVERT)
9857 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009858 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009859 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009860 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009861 OpVT.getVectorElementType().getSizeInBits()) {
9862 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9863 }
9864 return SDValue();
9865}
9866
Owen Anderson99177002009-06-29 18:04:45 +00009867// On X86 and X86-64, atomic operations are lowered to locked instructions.
9868// Locked instructions, in turn, have implicit fence semantics (all memory
9869// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009870// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009871// fence-atomic-fence.
9872static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9873 SDValue atomic = N->getOperand(0);
9874 switch (atomic.getOpcode()) {
9875 case ISD::ATOMIC_CMP_SWAP:
9876 case ISD::ATOMIC_SWAP:
9877 case ISD::ATOMIC_LOAD_ADD:
9878 case ISD::ATOMIC_LOAD_SUB:
9879 case ISD::ATOMIC_LOAD_AND:
9880 case ISD::ATOMIC_LOAD_OR:
9881 case ISD::ATOMIC_LOAD_XOR:
9882 case ISD::ATOMIC_LOAD_NAND:
9883 case ISD::ATOMIC_LOAD_MIN:
9884 case ISD::ATOMIC_LOAD_MAX:
9885 case ISD::ATOMIC_LOAD_UMIN:
9886 case ISD::ATOMIC_LOAD_UMAX:
9887 break;
9888 default:
9889 return SDValue();
9890 }
Eric Christopherfd179292009-08-27 18:07:15 +00009891
Owen Anderson99177002009-06-29 18:04:45 +00009892 SDValue fence = atomic.getOperand(0);
9893 if (fence.getOpcode() != ISD::MEMBARRIER)
9894 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009895
Owen Anderson99177002009-06-29 18:04:45 +00009896 switch (atomic.getOpcode()) {
9897 case ISD::ATOMIC_CMP_SWAP:
9898 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9899 atomic.getOperand(1), atomic.getOperand(2),
9900 atomic.getOperand(3));
9901 case ISD::ATOMIC_SWAP:
9902 case ISD::ATOMIC_LOAD_ADD:
9903 case ISD::ATOMIC_LOAD_SUB:
9904 case ISD::ATOMIC_LOAD_AND:
9905 case ISD::ATOMIC_LOAD_OR:
9906 case ISD::ATOMIC_LOAD_XOR:
9907 case ISD::ATOMIC_LOAD_NAND:
9908 case ISD::ATOMIC_LOAD_MIN:
9909 case ISD::ATOMIC_LOAD_MAX:
9910 case ISD::ATOMIC_LOAD_UMIN:
9911 case ISD::ATOMIC_LOAD_UMAX:
9912 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9913 atomic.getOperand(1), atomic.getOperand(2));
9914 default:
9915 return SDValue();
9916 }
9917}
9918
Evan Cheng2e489c42009-12-16 00:53:11 +00009919static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9920 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9921 // (and (i32 x86isd::setcc_carry), 1)
9922 // This eliminates the zext. This transformation is necessary because
9923 // ISD::SETCC is always legalized to i8.
9924 DebugLoc dl = N->getDebugLoc();
9925 SDValue N0 = N->getOperand(0);
9926 EVT VT = N->getValueType(0);
9927 if (N0.getOpcode() == ISD::AND &&
9928 N0.hasOneUse() &&
9929 N0.getOperand(0).hasOneUse()) {
9930 SDValue N00 = N0.getOperand(0);
9931 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9932 return SDValue();
9933 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9934 if (!C || C->getZExtValue() != 1)
9935 return SDValue();
9936 return DAG.getNode(ISD::AND, dl, VT,
9937 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9938 N00.getOperand(0), N00.getOperand(1)),
9939 DAG.getConstant(1, VT));
9940 }
9941
9942 return SDValue();
9943}
9944
Dan Gohman475871a2008-07-27 21:46:04 +00009945SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009946 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009947 SelectionDAG &DAG = DCI.DAG;
9948 switch (N->getOpcode()) {
9949 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009950 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009951 case ISD::EXTRACT_VECTOR_ELT:
9952 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009953 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009954 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009955 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009956 case ISD::SHL:
9957 case ISD::SRA:
9958 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009959 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009960 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009961 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009962 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9963 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009964 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009965 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009966 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009967 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009968 }
9969
Dan Gohman475871a2008-07-27 21:46:04 +00009970 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009971}
9972
Evan Chenge5b51ac2010-04-17 06:13:15 +00009973/// isTypeDesirableForOp - Return true if the target has native support for
9974/// the specified value type and it is 'desirable' to use the type for the
9975/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9976/// instruction encodings are longer and some i16 instructions are slow.
9977bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9978 if (!isTypeLegal(VT))
9979 return false;
Evan Cheng5528e7b2010-04-21 01:47:12 +00009980 if (!Subtarget->shouldPromote16Bit() || VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009981 return true;
9982
9983 switch (Opc) {
9984 default:
9985 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009986 case ISD::LOAD:
9987 case ISD::SIGN_EXTEND:
9988 case ISD::ZERO_EXTEND:
9989 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009990 case ISD::SHL:
9991 case ISD::SRA:
9992 case ISD::SRL:
9993 case ISD::SUB:
9994 case ISD::ADD:
9995 case ISD::MUL:
9996 case ISD::AND:
9997 case ISD::OR:
9998 case ISD::XOR:
9999 return false;
10000 }
10001}
10002
Evan Chengc82c20b2010-04-24 04:44:57 +000010003static bool MayFoldLoad(SDValue Op) {
10004 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10005}
10006
10007static bool MayFoldIntoStore(SDValue Op) {
10008 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10009}
10010
Evan Chenge5b51ac2010-04-17 06:13:15 +000010011/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010012/// beneficial for dag combiner to promote the specified node. If true, it
10013/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010014bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng5528e7b2010-04-21 01:47:12 +000010015 if (!Subtarget->shouldPromote16Bit())
Evan Cheng64b7bf72010-04-16 06:14:10 +000010016 return false;
10017
10018 EVT VT = Op.getValueType();
10019 if (VT != MVT::i16)
10020 return false;
10021
Evan Cheng4c26e932010-04-19 19:29:22 +000010022 bool Promote = false;
10023 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010024 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010025 default: break;
10026 case ISD::LOAD: {
10027 LoadSDNode *LD = cast<LoadSDNode>(Op);
10028 // If the non-extending load has a single use and it's not live out, then it
10029 // might be folded.
10030 if (LD->getExtensionType() == ISD::NON_EXTLOAD &&
10031 Op.hasOneUse() &&
10032 Op.getNode()->use_begin()->getOpcode() != ISD::CopyToReg)
10033 return false;
10034 Promote = true;
10035 break;
10036 }
10037 case ISD::SIGN_EXTEND:
10038 case ISD::ZERO_EXTEND:
10039 case ISD::ANY_EXTEND:
10040 Promote = true;
10041 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010042 case ISD::SHL:
10043 case ISD::SRA:
Evan Cheng07c4e102010-04-22 20:19:46 +000010044 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010045 SDValue N0 = Op.getOperand(0);
10046 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010047 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010048 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010049 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010050 break;
10051 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010052 case ISD::ADD:
10053 case ISD::MUL:
10054 case ISD::AND:
10055 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010056 case ISD::XOR:
10057 Commute = true;
10058 // fallthrough
10059 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010060 SDValue N0 = Op.getOperand(0);
10061 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010062 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010063 return false;
10064 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010065 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010066 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010067 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010068 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010069 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010070 }
10071 }
10072
10073 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010074 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010075}
10076
Evan Cheng60c07e12006-07-05 22:17:51 +000010077//===----------------------------------------------------------------------===//
10078// X86 Inline Assembly Support
10079//===----------------------------------------------------------------------===//
10080
Chris Lattnerb8105652009-07-20 17:51:36 +000010081static bool LowerToBSwap(CallInst *CI) {
10082 // FIXME: this should verify that we are targetting a 486 or better. If not,
10083 // we will turn this bswap into something that will be lowered to logical ops
10084 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10085 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010086
Chris Lattnerb8105652009-07-20 17:51:36 +000010087 // Verify this is a simple bswap.
10088 if (CI->getNumOperands() != 2 ||
Eric Christopher551754c2010-04-16 23:37:20 +000010089 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010090 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010091 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010092
Chris Lattnerb8105652009-07-20 17:51:36 +000010093 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10094 if (!Ty || Ty->getBitWidth() % 16 != 0)
10095 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010096
Chris Lattnerb8105652009-07-20 17:51:36 +000010097 // Okay, we can do this xform, do so now.
10098 const Type *Tys[] = { Ty };
10099 Module *M = CI->getParent()->getParent()->getParent();
10100 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010101
Eric Christopher551754c2010-04-16 23:37:20 +000010102 Value *Op = CI->getOperand(1);
Chris Lattnerb8105652009-07-20 17:51:36 +000010103 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010104
Chris Lattnerb8105652009-07-20 17:51:36 +000010105 CI->replaceAllUsesWith(Op);
10106 CI->eraseFromParent();
10107 return true;
10108}
10109
10110bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10111 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10112 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10113
10114 std::string AsmStr = IA->getAsmString();
10115
10116 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010117 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010118 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10119
10120 switch (AsmPieces.size()) {
10121 default: return false;
10122 case 1:
10123 AsmStr = AsmPieces[0];
10124 AsmPieces.clear();
10125 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10126
10127 // bswap $0
10128 if (AsmPieces.size() == 2 &&
10129 (AsmPieces[0] == "bswap" ||
10130 AsmPieces[0] == "bswapq" ||
10131 AsmPieces[0] == "bswapl") &&
10132 (AsmPieces[1] == "$0" ||
10133 AsmPieces[1] == "${0:q}")) {
10134 // No need to check constraints, nothing other than the equivalent of
10135 // "=r,0" would be valid here.
10136 return LowerToBSwap(CI);
10137 }
10138 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010139 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010140 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010141 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010142 AsmPieces[1] == "$$8," &&
10143 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010144 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10145 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010146 const std::string &Constraints = IA->getConstraintString();
10147 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010148 std::sort(AsmPieces.begin(), AsmPieces.end());
10149 if (AsmPieces.size() == 4 &&
10150 AsmPieces[0] == "~{cc}" &&
10151 AsmPieces[1] == "~{dirflag}" &&
10152 AsmPieces[2] == "~{flags}" &&
10153 AsmPieces[3] == "~{fpsr}") {
10154 return LowerToBSwap(CI);
10155 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010156 }
10157 break;
10158 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010159 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010160 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010161 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10162 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10163 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010164 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010165 SplitString(AsmPieces[0], Words, " \t");
10166 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10167 Words.clear();
10168 SplitString(AsmPieces[1], Words, " \t");
10169 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10170 Words.clear();
10171 SplitString(AsmPieces[2], Words, " \t,");
10172 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10173 Words[2] == "%edx") {
10174 return LowerToBSwap(CI);
10175 }
10176 }
10177 }
10178 }
10179 break;
10180 }
10181 return false;
10182}
10183
10184
10185
Chris Lattnerf4dff842006-07-11 02:54:03 +000010186/// getConstraintType - Given a constraint letter, return the type of
10187/// constraint it is for this target.
10188X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010189X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10190 if (Constraint.size() == 1) {
10191 switch (Constraint[0]) {
10192 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010193 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010194 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010195 case 'r':
10196 case 'R':
10197 case 'l':
10198 case 'q':
10199 case 'Q':
10200 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010201 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010202 case 'Y':
10203 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010204 case 'e':
10205 case 'Z':
10206 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010207 default:
10208 break;
10209 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010210 }
Chris Lattner4234f572007-03-25 02:14:49 +000010211 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010212}
10213
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010214/// LowerXConstraint - try to replace an X constraint, which matches anything,
10215/// with another that has more specific requirements based on the type of the
10216/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010217const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010218LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010219 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10220 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010221 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010222 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010223 return "Y";
10224 if (Subtarget->hasSSE1())
10225 return "x";
10226 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010227
Chris Lattner5e764232008-04-26 23:02:14 +000010228 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010229}
10230
Chris Lattner48884cd2007-08-25 00:47:38 +000010231/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10232/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010233void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010234 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010235 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010236 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010237 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010238 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010239
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010240 switch (Constraint) {
10241 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010242 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010243 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010244 if (C->getZExtValue() <= 31) {
10245 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010246 break;
10247 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010248 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010249 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010250 case 'J':
10251 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010252 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010253 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10254 break;
10255 }
10256 }
10257 return;
10258 case 'K':
10259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010260 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010261 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10262 break;
10263 }
10264 }
10265 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010266 case 'N':
10267 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010268 if (C->getZExtValue() <= 255) {
10269 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010270 break;
10271 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010272 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010273 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010274 case 'e': {
10275 // 32-bit signed value
10276 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10277 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010278 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10279 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010280 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010281 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010282 break;
10283 }
10284 // FIXME gcc accepts some relocatable values here too, but only in certain
10285 // memory models; it's complicated.
10286 }
10287 return;
10288 }
10289 case 'Z': {
10290 // 32-bit unsigned value
10291 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10292 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010293 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10294 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010295 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10296 break;
10297 }
10298 }
10299 // FIXME gcc accepts some relocatable values here too, but only in certain
10300 // memory models; it's complicated.
10301 return;
10302 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010303 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010304 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010305 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010306 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010307 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010308 break;
10309 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010310
Chris Lattnerdc43a882007-05-03 16:52:29 +000010311 // If we are in non-pic codegen mode, we allow the address of a global (with
10312 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010313 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010314 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010315
Chris Lattner49921962009-05-08 18:23:14 +000010316 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10317 while (1) {
10318 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10319 Offset += GA->getOffset();
10320 break;
10321 } else if (Op.getOpcode() == ISD::ADD) {
10322 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10323 Offset += C->getZExtValue();
10324 Op = Op.getOperand(0);
10325 continue;
10326 }
10327 } else if (Op.getOpcode() == ISD::SUB) {
10328 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10329 Offset += -C->getZExtValue();
10330 Op = Op.getOperand(0);
10331 continue;
10332 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010333 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010334
Chris Lattner49921962009-05-08 18:23:14 +000010335 // Otherwise, this isn't something we can handle, reject it.
10336 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010337 }
Eric Christopherfd179292009-08-27 18:07:15 +000010338
Dan Gohman46510a72010-04-15 01:51:59 +000010339 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010340 // If we require an extra load to get this address, as in PIC mode, we
10341 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010342 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10343 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010344 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010345
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010346 if (hasMemory)
10347 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10348 else
10349 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010350 Result = Op;
10351 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010352 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010353 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010354
Gabor Greifba36cb52008-08-28 21:40:38 +000010355 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010356 Ops.push_back(Result);
10357 return;
10358 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010359 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10360 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010361}
10362
Chris Lattner259e97c2006-01-31 19:43:35 +000010363std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010364getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010365 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010366 if (Constraint.size() == 1) {
10367 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010368 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010369 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010370 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10371 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010372 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010373 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10374 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10375 X86::R10D,X86::R11D,X86::R12D,
10376 X86::R13D,X86::R14D,X86::R15D,
10377 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010378 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010379 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10380 X86::SI, X86::DI, X86::R8W,X86::R9W,
10381 X86::R10W,X86::R11W,X86::R12W,
10382 X86::R13W,X86::R14W,X86::R15W,
10383 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010385 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10386 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10387 X86::R10B,X86::R11B,X86::R12B,
10388 X86::R13B,X86::R14B,X86::R15B,
10389 X86::BPL, X86::SPL, 0);
10390
Owen Anderson825b72b2009-08-11 20:47:22 +000010391 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010392 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10393 X86::RSI, X86::RDI, X86::R8, X86::R9,
10394 X86::R10, X86::R11, X86::R12,
10395 X86::R13, X86::R14, X86::R15,
10396 X86::RBP, X86::RSP, 0);
10397
10398 break;
10399 }
Eric Christopherfd179292009-08-27 18:07:15 +000010400 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010401 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010402 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010403 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010404 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010405 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010406 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010407 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010408 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010409 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10410 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010411 }
10412 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010413
Chris Lattner1efa40f2006-02-22 00:56:39 +000010414 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010415}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010416
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010417std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010418X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010419 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010420 // First, see if this is a constraint that directly corresponds to an LLVM
10421 // register class.
10422 if (Constraint.size() == 1) {
10423 // GCC Constraint Letters
10424 switch (Constraint[0]) {
10425 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010426 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010427 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010428 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010429 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010430 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010431 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010432 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010433 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010434 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010435 case 'R': // LEGACY_REGS
10436 if (VT == MVT::i8)
10437 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10438 if (VT == MVT::i16)
10439 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10440 if (VT == MVT::i32 || !Subtarget->is64Bit())
10441 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10442 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010443 case 'f': // FP Stack registers.
10444 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10445 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010446 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010447 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010448 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010449 return std::make_pair(0U, X86::RFP64RegisterClass);
10450 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010451 case 'y': // MMX_REGS if MMX allowed.
10452 if (!Subtarget->hasMMX()) break;
10453 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010454 case 'Y': // SSE_REGS if SSE2 allowed
10455 if (!Subtarget->hasSSE2()) break;
10456 // FALL THROUGH.
10457 case 'x': // SSE_REGS if SSE1 allowed
10458 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010459
Owen Anderson825b72b2009-08-11 20:47:22 +000010460 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010461 default: break;
10462 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010463 case MVT::f32:
10464 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010465 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010466 case MVT::f64:
10467 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010468 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010469 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010470 case MVT::v16i8:
10471 case MVT::v8i16:
10472 case MVT::v4i32:
10473 case MVT::v2i64:
10474 case MVT::v4f32:
10475 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010476 return std::make_pair(0U, X86::VR128RegisterClass);
10477 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010478 break;
10479 }
10480 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010481
Chris Lattnerf76d1802006-07-31 23:26:50 +000010482 // Use the default implementation in TargetLowering to convert the register
10483 // constraint into a member of a register class.
10484 std::pair<unsigned, const TargetRegisterClass*> Res;
10485 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010486
10487 // Not found as a standard register?
10488 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010489 // Map st(0) -> st(7) -> ST0
10490 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10491 tolower(Constraint[1]) == 's' &&
10492 tolower(Constraint[2]) == 't' &&
10493 Constraint[3] == '(' &&
10494 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10495 Constraint[5] == ')' &&
10496 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010497
Chris Lattner56d77c72009-09-13 22:41:48 +000010498 Res.first = X86::ST0+Constraint[4]-'0';
10499 Res.second = X86::RFP80RegisterClass;
10500 return Res;
10501 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010502
Chris Lattner56d77c72009-09-13 22:41:48 +000010503 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010504 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010505 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010506 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010507 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010508 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010509
10510 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010511 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010512 Res.first = X86::EFLAGS;
10513 Res.second = X86::CCRRegisterClass;
10514 return Res;
10515 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010516
Dale Johannesen330169f2008-11-13 21:52:36 +000010517 // 'A' means EAX + EDX.
10518 if (Constraint == "A") {
10519 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010520 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010521 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010522 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010523 return Res;
10524 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010525
Chris Lattnerf76d1802006-07-31 23:26:50 +000010526 // Otherwise, check to see if this is a register class of the wrong value
10527 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10528 // turn into {ax},{dx}.
10529 if (Res.second->hasType(VT))
10530 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010531
Chris Lattnerf76d1802006-07-31 23:26:50 +000010532 // All of the single-register GCC register classes map their values onto
10533 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10534 // really want an 8-bit or 32-bit register, map to the appropriate register
10535 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010536 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010537 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010538 unsigned DestReg = 0;
10539 switch (Res.first) {
10540 default: break;
10541 case X86::AX: DestReg = X86::AL; break;
10542 case X86::DX: DestReg = X86::DL; break;
10543 case X86::CX: DestReg = X86::CL; break;
10544 case X86::BX: DestReg = X86::BL; break;
10545 }
10546 if (DestReg) {
10547 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010548 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010549 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010550 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010551 unsigned DestReg = 0;
10552 switch (Res.first) {
10553 default: break;
10554 case X86::AX: DestReg = X86::EAX; break;
10555 case X86::DX: DestReg = X86::EDX; break;
10556 case X86::CX: DestReg = X86::ECX; break;
10557 case X86::BX: DestReg = X86::EBX; break;
10558 case X86::SI: DestReg = X86::ESI; break;
10559 case X86::DI: DestReg = X86::EDI; break;
10560 case X86::BP: DestReg = X86::EBP; break;
10561 case X86::SP: DestReg = X86::ESP; break;
10562 }
10563 if (DestReg) {
10564 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010565 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010566 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010567 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010568 unsigned DestReg = 0;
10569 switch (Res.first) {
10570 default: break;
10571 case X86::AX: DestReg = X86::RAX; break;
10572 case X86::DX: DestReg = X86::RDX; break;
10573 case X86::CX: DestReg = X86::RCX; break;
10574 case X86::BX: DestReg = X86::RBX; break;
10575 case X86::SI: DestReg = X86::RSI; break;
10576 case X86::DI: DestReg = X86::RDI; break;
10577 case X86::BP: DestReg = X86::RBP; break;
10578 case X86::SP: DestReg = X86::RSP; break;
10579 }
10580 if (DestReg) {
10581 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010582 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010583 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010584 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010585 } else if (Res.second == X86::FR32RegisterClass ||
10586 Res.second == X86::FR64RegisterClass ||
10587 Res.second == X86::VR128RegisterClass) {
10588 // Handle references to XMM physical registers that got mapped into the
10589 // wrong class. This can happen with constraints like {xmm0} where the
10590 // target independent register mapper will just pick the first match it can
10591 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010592 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010593 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010594 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010595 Res.second = X86::FR64RegisterClass;
10596 else if (X86::VR128RegisterClass->hasType(VT))
10597 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010598 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010599
Chris Lattnerf76d1802006-07-31 23:26:50 +000010600 return Res;
10601}