blob: 07e4949c5f3c1d84911c8a985a33946be5f33c0a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300102 POWER_DOMAIN_VGA,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300103};
104
105#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
108#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
109
Egbert Eich1d843f92013-02-25 12:06:49 -0500110enum hpd_pin {
111 HPD_NONE = 0,
112 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
113 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
114 HPD_CRT,
115 HPD_SDVO_B,
116 HPD_SDVO_C,
117 HPD_PORT_B,
118 HPD_PORT_C,
119 HPD_PORT_D,
120 HPD_NUM_PINS
121};
122
Chris Wilson2a2d5482012-12-03 11:49:06 +0000123#define I915_GEM_GPU_DOMAINS \
124 (I915_GEM_DOMAIN_RENDER | \
125 I915_GEM_DOMAIN_SAMPLER | \
126 I915_GEM_DOMAIN_COMMAND | \
127 I915_GEM_DOMAIN_INSTRUCTION | \
128 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700129
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700130#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800131
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200132#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
133 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
134 if ((intel_encoder)->base.crtc == (__crtc))
135
Daniel Vettere7b903d2013-06-05 13:34:14 +0200136struct drm_i915_private;
137
Daniel Vettere2b78262013-06-07 23:10:03 +0200138enum intel_dpll_id {
139 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
140 /* real shared dpll ids must be >= 0 */
141 DPLL_ID_PCH_PLL_A,
142 DPLL_ID_PCH_PLL_B,
143};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100144#define I915_NUM_PLLS 2
145
Daniel Vetter53589012013-06-05 13:34:16 +0200146struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200147 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200148 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200149 uint32_t fp0;
150 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200151};
152
Daniel Vetter46edb022013-06-05 13:34:12 +0200153struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 int refcount; /* count of number of CRTCs sharing this PLL */
155 int active; /* count of number of active CRTCs (i.e. DPMS on) */
156 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200157 const char *name;
158 /* should match the index in the dev_priv->shared_dplls array */
159 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200160 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200161 void (*mode_set)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200163 void (*enable)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
165 void (*disable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200167 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll,
169 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100172/* Used by dp and fdi links */
173struct intel_link_m_n {
174 uint32_t tu;
175 uint32_t gmch_m;
176 uint32_t gmch_n;
177 uint32_t link_m;
178 uint32_t link_n;
179};
180
181void intel_link_compute_m_n(int bpp, int nlanes,
182 int pixel_clock, int link_clock,
183 struct intel_link_m_n *m_n);
184
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300185struct intel_ddi_plls {
186 int spll_refcount;
187 int wrpll1_refcount;
188 int wrpll2_refcount;
189};
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/* Interface history:
192 *
193 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100194 * 1.2: Add Power Management
195 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100196 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000197 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000198 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
199 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 */
201#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000202#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define DRIVER_PATCHLEVEL 0
204
Chris Wilson23bc5982010-09-29 16:10:57 +0100205#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100206#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700207
Dave Airlie71acb5e2008-12-30 20:31:46 +1000208#define I915_GEM_PHYS_CURSOR_0 1
209#define I915_GEM_PHYS_CURSOR_1 2
210#define I915_GEM_PHYS_OVERLAY_REGS 3
211#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000217 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000218};
219
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700220struct opregion_header;
221struct opregion_acpi;
222struct opregion_swsci;
223struct opregion_asle;
224
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100225struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300229 u32 swsci_gbda_sub_functions;
230 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700231 struct opregion_asle __iomem *asle;
232 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000233 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100234};
Chris Wilson44834a62010-08-19 16:09:23 +0100235#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100236
Chris Wilson6ef3d422010-08-04 20:26:07 +0100237struct intel_overlay;
238struct intel_overlay_error_state;
239
Dave Airlie7c1c2872008-11-28 14:22:24 +1000240struct drm_i915_master_private {
241 drm_local_map_t *sarea;
242 struct _drm_i915_sarea *sarea_priv;
243};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800244#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300245#define I915_MAX_NUM_FENCES 32
246/* 32 fences + sign bit for FENCE_REG_NONE */
247#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800248
249struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200250 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000251 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100252 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800253};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000254
yakui_zhao9b9d1722009-05-31 17:17:17 +0800255struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100256 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100260 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400261 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800262};
263
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000264struct intel_display_error_state;
265
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700266struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200267 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700268 u32 eir;
269 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700270 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700271 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000272 u32 derrmr;
273 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700274 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800275 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100276 u32 tail[I915_NUM_RINGS];
277 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000278 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100279 u32 ipeir[I915_NUM_RINGS];
280 u32 ipehr[I915_NUM_RINGS];
281 u32 instdone[I915_NUM_RINGS];
282 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100283 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000284 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100285 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100286 /* our own tracking of ring head and tail */
287 u32 cpu_ring_head[I915_NUM_RINGS];
288 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100289 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700290 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100291 u32 instpm[I915_NUM_RINGS];
292 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700293 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100294 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000295 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100296 u32 fault_reg[I915_NUM_RINGS];
297 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100298 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200299 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700300 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000301 struct drm_i915_error_ring {
302 struct drm_i915_error_object {
303 int page_count;
304 u32 gtt_offset;
305 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800306 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000307 struct drm_i915_error_request {
308 long jiffies;
309 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000310 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000311 } *requests;
312 int num_requests;
313 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000314 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000315 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000316 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100317 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000318 u32 gtt_offset;
319 u32 read_domains;
320 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200321 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000322 s32 pinned:2;
323 u32 tiling:2;
324 u32 dirty:1;
325 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100326 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100327 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700328 } **active_bo, **pinned_bo;
329 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100330 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000331 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300332 int hangcheck_score[I915_NUM_RINGS];
333 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700334};
335
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100336struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100337struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200338struct intel_limit;
339struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100340
Jesse Barnese70236a2009-09-21 10:42:27 -0700341struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400342 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700343 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
344 void (*disable_fbc)(struct drm_device *dev);
345 int (*get_display_clock_speed)(struct drm_device *dev);
346 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200347 /**
348 * find_dpll() - Find the best values for the PLL
349 * @limit: limits for the PLL
350 * @crtc: current CRTC
351 * @target: target frequency in kHz
352 * @refclk: reference clock frequency in kHz
353 * @match_clock: if provided, @best_clock P divider must
354 * match the P divider from @match_clock
355 * used for LVDS downclocking
356 * @best_clock: best PLL values found
357 *
358 * Returns true on success, false on failure.
359 */
360 bool (*find_dpll)(const struct intel_limit *limit,
361 struct drm_crtc *crtc,
362 int target, int refclk,
363 struct dpll *match_clock,
364 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300365 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300366 void (*update_sprite_wm)(struct drm_plane *plane,
367 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300368 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300369 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200370 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100371 /* Returns the active state of the crtc, and if the crtc is active,
372 * fills out the pipe-config with the hw state. */
373 bool (*get_pipe_config)(struct intel_crtc *,
374 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700375 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700376 int x, int y,
377 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200378 void (*crtc_enable)(struct drm_crtc *crtc);
379 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100380 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800381 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300382 struct drm_crtc *crtc,
383 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700384 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700385 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700386 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
387 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700388 struct drm_i915_gem_object *obj,
389 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700390 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
391 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100392 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700393 /* clock updates for mode set */
394 /* cursor updates */
395 /* render clock increase/decrease */
396 /* display clock increase/decrease */
397 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700398};
399
Chris Wilson907b28c2013-07-19 20:36:52 +0100400struct intel_uncore_funcs {
Chris Wilson990bbda2012-07-02 11:51:02 -0300401 void (*force_wake_get)(struct drm_i915_private *dev_priv);
402 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Ben Widawsky0b274482013-10-04 21:22:51 -0700403
404 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
405 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
406 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
407 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
408
409 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
410 uint8_t val, bool trace);
411 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
412 uint16_t val, bool trace);
413 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
414 uint32_t val, bool trace);
415 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
416 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300417};
418
Chris Wilson907b28c2013-07-19 20:36:52 +0100419struct intel_uncore {
420 spinlock_t lock; /** lock is also taken in irq contexts. */
421
422 struct intel_uncore_funcs funcs;
423
424 unsigned fifo_count;
425 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100426
427 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100428};
429
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100430#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
431 func(is_mobile) sep \
432 func(is_i85x) sep \
433 func(is_i915g) sep \
434 func(is_i945gm) sep \
435 func(is_g33) sep \
436 func(need_gfx_hws) sep \
437 func(is_g4x) sep \
438 func(is_pineview) sep \
439 func(is_broadwater) sep \
440 func(is_crestline) sep \
441 func(is_ivybridge) sep \
442 func(is_valleyview) sep \
443 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700444 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100445 func(has_fbc) sep \
446 func(has_pipe_cxsr) sep \
447 func(has_hotplug) sep \
448 func(cursor_needs_physical) sep \
449 func(has_overlay) sep \
450 func(overlay_needs_physical) sep \
451 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100452 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100453 func(has_ddi) sep \
454 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200455
Damien Lespiaua587f772013-04-22 18:40:38 +0100456#define DEFINE_FLAG(name) u8 name:1
457#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200458
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500459struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200460 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700461 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000462 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700463 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100464 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500465};
466
Damien Lespiaua587f772013-04-22 18:40:38 +0100467#undef DEFINE_FLAG
468#undef SEP_SEMICOLON
469
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800470enum i915_cache_level {
471 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100472 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
473 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
474 caches, eg sampler/render caches, and the
475 large Last-Level-Cache. LLC is coherent with
476 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100477 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800478};
479
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700480typedef uint32_t gen6_gtt_pte_t;
481
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700482struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700483 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700484 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700485 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700486 unsigned long start; /* Start offset always 0 for dri2 */
487 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
488
489 struct {
490 dma_addr_t addr;
491 struct page *page;
492 } scratch;
493
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700494 /**
495 * List of objects currently involved in rendering.
496 *
497 * Includes buffers having the contents of their GPU caches
498 * flushed, not necessarily primitives. last_rendering_seqno
499 * represents when the rendering involved will be completed.
500 *
501 * A reference is held on the buffer while on this list.
502 */
503 struct list_head active_list;
504
505 /**
506 * LRU list of objects which are not in the ringbuffer and
507 * are ready to unbind, but are still in the GTT.
508 *
509 * last_rendering_seqno is 0 while an object is in this list.
510 *
511 * A reference is not held on the buffer while on this list,
512 * as merely being GTT-bound shouldn't prevent its being
513 * freed, and we'll pull it off the list in the free path.
514 */
515 struct list_head inactive_list;
516
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700517 /* FIXME: Need a more generic return type */
518 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
519 enum i915_cache_level level);
520 void (*clear_range)(struct i915_address_space *vm,
521 unsigned int first_entry,
522 unsigned int num_entries);
523 void (*insert_entries)(struct i915_address_space *vm,
524 struct sg_table *st,
525 unsigned int first_entry,
526 enum i915_cache_level cache_level);
527 void (*cleanup)(struct i915_address_space *vm);
528};
529
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800530/* The Graphics Translation Table is the way in which GEN hardware translates a
531 * Graphics Virtual Address into a Physical Address. In addition to the normal
532 * collateral associated with any va->pa translations GEN hardware also has a
533 * portion of the GTT which can be mapped by the CPU and remain both coherent
534 * and correct (in cases like swizzling). That region is referred to as GMADR in
535 * the spec.
536 */
537struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700538 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800539 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800540
541 unsigned long mappable_end; /* End offset that we can CPU map */
542 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
543 phys_addr_t mappable_base; /* PA of our GMADR */
544
545 /** "Graphics Stolen Memory" holds the global PTEs */
546 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800547
548 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800549
Ben Widawsky911bdf02013-06-27 16:30:23 -0700550 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800551
552 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800553 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800554 size_t *stolen, phys_addr_t *mappable_base,
555 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800556};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700557#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800558
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100559struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700560 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100561 unsigned num_pd_entries;
562 struct page **pt_pages;
563 uint32_t pd_offset;
564 dma_addr_t *pt_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800565
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700566 int (*enable)(struct drm_device *dev);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100567};
568
Ben Widawsky0b02e792013-07-31 17:00:08 -0700569/**
570 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
571 * VMA's presence cannot be guaranteed before binding, or after unbinding the
572 * object into/from the address space.
573 *
574 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
Ben Widawsky2f633152013-07-17 12:19:03 -0700575 * will always be <= an objects lifetime. So object refcounting should cover us.
576 */
577struct i915_vma {
578 struct drm_mm_node node;
579 struct drm_i915_gem_object *obj;
580 struct i915_address_space *vm;
581
Ben Widawskyca191b12013-07-31 17:00:14 -0700582 /** This object's place on the active/inactive lists */
583 struct list_head mm_list;
584
Ben Widawsky2f633152013-07-17 12:19:03 -0700585 struct list_head vma_link; /* Link in the object's VMA list */
Ben Widawsky82a55ad2013-08-14 11:38:34 +0200586
587 /** This vma's place in the batchbuffer or on the eviction list */
588 struct list_head exec_list;
589
Ben Widawsky27173f12013-08-14 11:38:36 +0200590 /**
591 * Used for performing relocations during execbuffer insertion.
592 */
593 struct hlist_node exec_node;
594 unsigned long exec_handle;
595 struct drm_i915_gem_exec_object2 *exec_entry;
596
Daniel Vetter02e792f2009-09-15 22:57:34 +0200597};
598
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300599struct i915_ctx_hang_stats {
600 /* This context had batch pending when hang was declared */
601 unsigned batch_pending;
602
603 /* This context had batch active when hang was declared */
604 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300605
606 /* Time when this context was last blamed for a GPU reset */
607 unsigned long guilty_ts;
608
609 /* This context is banned to submit more work */
610 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300611};
Ben Widawsky40521052012-06-04 14:42:43 -0700612
613/* This must match up with the value previously used for execbuf2.rsvd1. */
614#define DEFAULT_CONTEXT_ID 0
615struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300616 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700617 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700618 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700619 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700620 struct drm_i915_file_private *file_priv;
621 struct intel_ring_buffer *ring;
622 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300623 struct i915_ctx_hang_stats hang_stats;
Ben Widawskya33afea2013-09-17 21:12:45 -0700624
625 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700626};
627
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700628struct i915_fbc {
629 unsigned long size;
630 unsigned int fb_id;
631 enum plane plane;
632 int y;
633
634 struct drm_mm_node *compressed_fb;
635 struct drm_mm_node *compressed_llb;
636
637 struct intel_fbc_work {
638 struct delayed_work work;
639 struct drm_crtc *crtc;
640 struct drm_framebuffer *fb;
641 int interval;
642 } *fbc_work;
643
Chris Wilson29ebf902013-07-27 17:23:55 +0100644 enum no_fbc_reason {
645 FBC_OK, /* FBC is enabled */
646 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700647 FBC_NO_OUTPUT, /* no outputs enabled to compress */
648 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
649 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
650 FBC_MODE_TOO_LARGE, /* mode too large for compression */
651 FBC_BAD_PLANE, /* fbc not supported on plane */
652 FBC_NOT_TILED, /* buffer not tiled */
653 FBC_MULTIPLE_PIPES, /* more than one pipe active */
654 FBC_MODULE_PARAM,
655 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
656 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800657};
658
Rodrigo Vivia031d702013-10-03 16:15:06 -0300659struct i915_psr {
660 bool sink_support;
661 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300662};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700663
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800664enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300665 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800666 PCH_IBX, /* Ibexpeak PCH */
667 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300668 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700669 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800670};
671
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200672enum intel_sbi_destination {
673 SBI_ICLK,
674 SBI_MPHY,
675};
676
Jesse Barnesb690e962010-07-19 13:53:12 -0700677#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700678#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100679#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Kamal Mostafae85843b2013-07-19 15:02:01 -0700680#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700681
Dave Airlie8be48d92010-03-30 05:34:14 +0000682struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100683struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000684
Daniel Vetterc2b91522012-02-14 22:37:19 +0100685struct intel_gmbus {
686 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000687 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100688 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100689 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100690 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100691 struct drm_i915_private *dev_priv;
692};
693
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100694struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000695 u8 saveLBB;
696 u32 saveDSPACNTR;
697 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000698 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000699 u32 savePIPEACONF;
700 u32 savePIPEBCONF;
701 u32 savePIPEASRC;
702 u32 savePIPEBSRC;
703 u32 saveFPA0;
704 u32 saveFPA1;
705 u32 saveDPLL_A;
706 u32 saveDPLL_A_MD;
707 u32 saveHTOTAL_A;
708 u32 saveHBLANK_A;
709 u32 saveHSYNC_A;
710 u32 saveVTOTAL_A;
711 u32 saveVBLANK_A;
712 u32 saveVSYNC_A;
713 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000714 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800715 u32 saveTRANS_HTOTAL_A;
716 u32 saveTRANS_HBLANK_A;
717 u32 saveTRANS_HSYNC_A;
718 u32 saveTRANS_VTOTAL_A;
719 u32 saveTRANS_VBLANK_A;
720 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000721 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000722 u32 saveDSPASTRIDE;
723 u32 saveDSPASIZE;
724 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700725 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000726 u32 saveDSPASURF;
727 u32 saveDSPATILEOFF;
728 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700729 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000730 u32 saveBLC_PWM_CTL;
731 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800732 u32 saveBLC_CPU_PWM_CTL;
733 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000734 u32 saveFPB0;
735 u32 saveFPB1;
736 u32 saveDPLL_B;
737 u32 saveDPLL_B_MD;
738 u32 saveHTOTAL_B;
739 u32 saveHBLANK_B;
740 u32 saveHSYNC_B;
741 u32 saveVTOTAL_B;
742 u32 saveVBLANK_B;
743 u32 saveVSYNC_B;
744 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000745 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800746 u32 saveTRANS_HTOTAL_B;
747 u32 saveTRANS_HBLANK_B;
748 u32 saveTRANS_HSYNC_B;
749 u32 saveTRANS_VTOTAL_B;
750 u32 saveTRANS_VBLANK_B;
751 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000752 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000753 u32 saveDSPBSTRIDE;
754 u32 saveDSPBSIZE;
755 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700756 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000757 u32 saveDSPBSURF;
758 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700759 u32 saveVGA0;
760 u32 saveVGA1;
761 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000762 u32 saveVGACNTRL;
763 u32 saveADPA;
764 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700765 u32 savePP_ON_DELAYS;
766 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000767 u32 saveDVOA;
768 u32 saveDVOB;
769 u32 saveDVOC;
770 u32 savePP_ON;
771 u32 savePP_OFF;
772 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700773 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000774 u32 savePFIT_CONTROL;
775 u32 save_palette_a[256];
776 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700777 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000778 u32 saveFBC_CFB_BASE;
779 u32 saveFBC_LL_BASE;
780 u32 saveFBC_CONTROL;
781 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000782 u32 saveIER;
783 u32 saveIIR;
784 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800785 u32 saveDEIER;
786 u32 saveDEIMR;
787 u32 saveGTIER;
788 u32 saveGTIMR;
789 u32 saveFDI_RXA_IMR;
790 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800791 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800792 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000793 u32 saveSWF0[16];
794 u32 saveSWF1[16];
795 u32 saveSWF2[3];
796 u8 saveMSR;
797 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800798 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000799 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000800 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000801 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000802 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200803 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000804 u32 saveCURACNTR;
805 u32 saveCURAPOS;
806 u32 saveCURABASE;
807 u32 saveCURBCNTR;
808 u32 saveCURBPOS;
809 u32 saveCURBBASE;
810 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811 u32 saveDP_B;
812 u32 saveDP_C;
813 u32 saveDP_D;
814 u32 savePIPEA_GMCH_DATA_M;
815 u32 savePIPEB_GMCH_DATA_M;
816 u32 savePIPEA_GMCH_DATA_N;
817 u32 savePIPEB_GMCH_DATA_N;
818 u32 savePIPEA_DP_LINK_M;
819 u32 savePIPEB_DP_LINK_M;
820 u32 savePIPEA_DP_LINK_N;
821 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800822 u32 saveFDI_RXA_CTL;
823 u32 saveFDI_TXA_CTL;
824 u32 saveFDI_RXB_CTL;
825 u32 saveFDI_TXB_CTL;
826 u32 savePFA_CTL_1;
827 u32 savePFB_CTL_1;
828 u32 savePFA_WIN_SZ;
829 u32 savePFB_WIN_SZ;
830 u32 savePFA_WIN_POS;
831 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000832 u32 savePCH_DREF_CONTROL;
833 u32 saveDISP_ARB_CTL;
834 u32 savePIPEA_DATA_M1;
835 u32 savePIPEA_DATA_N1;
836 u32 savePIPEA_LINK_M1;
837 u32 savePIPEA_LINK_N1;
838 u32 savePIPEB_DATA_M1;
839 u32 savePIPEB_DATA_N1;
840 u32 savePIPEB_LINK_M1;
841 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000842 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400843 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100844};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100845
846struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200847 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100848 struct work_struct work;
849 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200850
Daniel Vetterc85aa882012-11-02 19:55:03 +0100851 /* The below variables an all the rps hw state are protected by
852 * dev->struct mutext. */
853 u8 cur_delay;
854 u8 min_delay;
855 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700856 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100857 u8 rp1_delay;
858 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700859 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700860
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100861 int last_adj;
862 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
863
Chris Wilsonc0951f02013-10-10 21:58:50 +0100864 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700865 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700866
867 /*
868 * Protects RPS/RC6 register access and PCU communication.
869 * Must be taken after struct_mutex if nested.
870 */
871 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100872};
873
Daniel Vetter1a240d42012-11-29 22:18:51 +0100874/* defined intel_pm.c */
875extern spinlock_t mchdev_lock;
876
Daniel Vetterc85aa882012-11-02 19:55:03 +0100877struct intel_ilk_power_mgmt {
878 u8 cur_delay;
879 u8 min_delay;
880 u8 max_delay;
881 u8 fmax;
882 u8 fstart;
883
884 u64 last_count1;
885 unsigned long last_time1;
886 unsigned long chipset_power;
887 u64 last_count2;
888 struct timespec last_time2;
889 unsigned long gfx_power;
890 u8 corr;
891
892 int c_m;
893 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100894
895 struct drm_i915_gem_object *pwrctx;
896 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100897};
898
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800899/* Power well structure for haswell */
900struct i915_power_well {
901 struct drm_device *device;
902 spinlock_t lock;
903 /* power well enable/disable usage count */
904 int count;
905 int i915_request;
906};
907
Daniel Vetter231f42a2012-11-02 19:55:05 +0100908struct i915_dri1_state {
909 unsigned allow_batchbuffer : 1;
910 u32 __iomem *gfx_hws_cpu_addr;
911
912 unsigned int cpp;
913 int back_offset;
914 int front_offset;
915 int current_page;
916 int page_flipping;
917
918 uint32_t counter;
919};
920
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200921struct i915_ums_state {
922 /**
923 * Flag if the X Server, and thus DRM, is not currently in
924 * control of the device.
925 *
926 * This is set between LeaveVT and EnterVT. It needs to be
927 * replaced with a semaphore. It also needs to be
928 * transitioned away from for kernel modesetting.
929 */
930 int mm_suspended;
931};
932
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700933#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100934struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700935 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100936 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700937 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100938};
939
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100940struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100941 /** Memory allocator for GTT stolen memory */
942 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100943 /** List of all objects in gtt_space. Used to restore gtt
944 * mappings on resume */
945 struct list_head bound_list;
946 /**
947 * List of objects which are not bound to the GTT (thus
948 * are idle and not used by the GPU) but still have
949 * (presumably uncached) pages still attached.
950 */
951 struct list_head unbound_list;
952
953 /** Usable portion of the GTT for GEM */
954 unsigned long stolen_base; /* limited to low memory (32-bit) */
955
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100956 /** PPGTT used for aliasing the PPGTT with the GTT */
957 struct i915_hw_ppgtt *aliasing_ppgtt;
958
959 struct shrinker inactive_shrinker;
960 bool shrinker_no_lock_stealing;
961
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100962 /** LRU list of objects with fence regs on them. */
963 struct list_head fence_list;
964
965 /**
966 * We leave the user IRQ off as much as possible,
967 * but this means that requests will finish and never
968 * be retired once the system goes idle. Set a timer to
969 * fire periodically while the ring is running. When it
970 * fires, go retire requests.
971 */
972 struct delayed_work retire_work;
973
974 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100975 * When we detect an idle GPU, we want to turn on
976 * powersaving features. So once we see that there
977 * are no more requests outstanding and no more
978 * arrive within a small period of time, we fire
979 * off the idle_work.
980 */
981 struct delayed_work idle_work;
982
983 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100984 * Are we in a non-interruptible section of code like
985 * modesetting?
986 */
987 bool interruptible;
988
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100989 /** Bit 6 swizzling required for X tiling */
990 uint32_t bit_6_swizzle_x;
991 /** Bit 6 swizzling required for Y tiling */
992 uint32_t bit_6_swizzle_y;
993
994 /* storage for physical objects */
995 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
996
997 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200998 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100999 size_t object_memory;
1000 u32 object_count;
1001};
1002
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001003struct drm_i915_error_state_buf {
1004 unsigned bytes;
1005 unsigned size;
1006 int err;
1007 u8 *buf;
1008 loff_t start;
1009 loff_t pos;
1010};
1011
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001012struct i915_error_state_file_priv {
1013 struct drm_device *dev;
1014 struct drm_i915_error_state *error;
1015};
1016
Daniel Vetter99584db2012-11-14 17:14:04 +01001017struct i915_gpu_error {
1018 /* For hangcheck timer */
1019#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1020#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001021 /* Hang gpu twice in this window and your context gets banned */
1022#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1023
Daniel Vetter99584db2012-11-14 17:14:04 +01001024 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001025
1026 /* For reset and error_state handling. */
1027 spinlock_t lock;
1028 /* Protected by the above dev->gpu_error.lock. */
1029 struct drm_i915_error_state *first_error;
1030 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001031
Chris Wilson094f9a52013-09-25 17:34:55 +01001032
1033 unsigned long missed_irq_rings;
1034
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001035 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +01001036 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001037 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001038 * Upper bits are for the reset counter. This counter is used by the
1039 * wait_seqno code to race-free noticed that a reset event happened and
1040 * that it needs to restart the entire ioctl (since most likely the
1041 * seqno it waited for won't ever signal anytime soon).
1042 *
1043 * This is important for lock-free wait paths, where no contended lock
1044 * naturally enforces the correct ordering between the bail-out of the
1045 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001046 *
1047 * Lowest bit controls the reset state machine: Set means a reset is in
1048 * progress. This state will (presuming we don't have any bugs) decay
1049 * into either unset (successful reset) or the special WEDGED value (hw
1050 * terminally sour). All waiters on the reset_queue will be woken when
1051 * that happens.
1052 */
1053 atomic_t reset_counter;
1054
1055 /**
1056 * Special values/flags for reset_counter
1057 *
1058 * Note that the code relies on
1059 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1060 * being true.
1061 */
1062#define I915_RESET_IN_PROGRESS_FLAG 1
1063#define I915_WEDGED 0xffffffff
1064
1065 /**
1066 * Waitqueue to signal when the reset has completed. Used by clients
1067 * that wait for dev_priv->mm.wedged to settle.
1068 */
1069 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001070
Daniel Vetter99584db2012-11-14 17:14:04 +01001071 /* For gpu hang simulation. */
1072 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001073
1074 /* For missed irq/seqno simulation. */
1075 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001076};
1077
Zhang Ruib8efb172013-02-05 15:41:53 +08001078enum modeset_restore {
1079 MODESET_ON_LID_OPEN,
1080 MODESET_DONE,
1081 MODESET_SUSPENDED,
1082};
1083
Paulo Zanoni6acab152013-09-12 17:06:24 -03001084struct ddi_vbt_port_info {
1085 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001086
1087 uint8_t supports_dvi:1;
1088 uint8_t supports_hdmi:1;
1089 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001090};
1091
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001092struct intel_vbt_data {
1093 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1094 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1095
1096 /* Feature bits */
1097 unsigned int int_tv_support:1;
1098 unsigned int lvds_dither:1;
1099 unsigned int lvds_vbt:1;
1100 unsigned int int_crt_support:1;
1101 unsigned int lvds_use_ssc:1;
1102 unsigned int display_clock_mode:1;
1103 unsigned int fdi_rx_polarity_inverted:1;
1104 int lvds_ssc_freq;
1105 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1106
1107 /* eDP */
1108 int edp_rate;
1109 int edp_lanes;
1110 int edp_preemphasis;
1111 int edp_vswing;
1112 bool edp_initialized;
1113 bool edp_support;
1114 int edp_bpp;
1115 struct edp_power_seq edp_pps;
1116
Shobhit Kumard17c5442013-08-27 15:12:25 +03001117 /* MIPI DSI */
1118 struct {
1119 u16 panel_id;
1120 } dsi;
1121
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001122 int crt_ddc_pin;
1123
1124 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001125 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001126
1127 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001128};
1129
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001130enum intel_ddb_partitioning {
1131 INTEL_DDB_PART_1_2,
1132 INTEL_DDB_PART_5_6, /* IVB+ */
1133};
1134
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001135struct intel_wm_level {
1136 bool enable;
1137 uint32_t pri_val;
1138 uint32_t spr_val;
1139 uint32_t cur_val;
1140 uint32_t fbc_val;
1141};
1142
Ville Syrjälä609cede2013-10-09 19:18:03 +03001143struct hsw_wm_values {
1144 uint32_t wm_pipe[3];
1145 uint32_t wm_lp[3];
1146 uint32_t wm_lp_spr[3];
1147 uint32_t wm_linetime[3];
1148 bool enable_fbc_wm;
1149 enum intel_ddb_partitioning partitioning;
1150};
1151
Paulo Zanonic67a4702013-08-19 13:18:09 -03001152/*
1153 * This struct tracks the state needed for the Package C8+ feature.
1154 *
1155 * Package states C8 and deeper are really deep PC states that can only be
1156 * reached when all the devices on the system allow it, so even if the graphics
1157 * device allows PC8+, it doesn't mean the system will actually get to these
1158 * states.
1159 *
1160 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1161 * is disabled and the GPU is idle. When these conditions are met, we manually
1162 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1163 * refclk to Fclk.
1164 *
1165 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1166 * the state of some registers, so when we come back from PC8+ we need to
1167 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1168 * need to take care of the registers kept by RC6.
1169 *
1170 * The interrupt disabling is part of the requirements. We can only leave the
1171 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1172 * can lock the machine.
1173 *
1174 * Ideally every piece of our code that needs PC8+ disabled would call
1175 * hsw_disable_package_c8, which would increment disable_count and prevent the
1176 * system from reaching PC8+. But we don't have a symmetric way to do this for
1177 * everything, so we have the requirements_met and gpu_idle variables. When we
1178 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1179 * increase it in the opposite case. The requirements_met variable is true when
1180 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1181 * variable is true when the GPU is idle.
1182 *
1183 * In addition to everything, we only actually enable PC8+ if disable_count
1184 * stays at zero for at least some seconds. This is implemented with the
1185 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1186 * consecutive times when all screens are disabled and some background app
1187 * queries the state of our connectors, or we have some application constantly
1188 * waking up to use the GPU. Only after the enable_work function actually
1189 * enables PC8+ the "enable" variable will become true, which means that it can
1190 * be false even if disable_count is 0.
1191 *
1192 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1193 * goes back to false exactly before we reenable the IRQs. We use this variable
1194 * to check if someone is trying to enable/disable IRQs while they're supposed
1195 * to be disabled. This shouldn't happen and we'll print some error messages in
1196 * case it happens, but if it actually happens we'll also update the variables
1197 * inside struct regsave so when we restore the IRQs they will contain the
1198 * latest expected values.
1199 *
1200 * For more, read "Display Sequences for Package C8" on our documentation.
1201 */
1202struct i915_package_c8 {
1203 bool requirements_met;
1204 bool gpu_idle;
1205 bool irqs_disabled;
1206 /* Only true after the delayed work task actually enables it. */
1207 bool enabled;
1208 int disable_count;
1209 struct mutex lock;
1210 struct delayed_work enable_work;
1211
1212 struct {
1213 uint32_t deimr;
1214 uint32_t sdeimr;
1215 uint32_t gtimr;
1216 uint32_t gtier;
1217 uint32_t gen6_pmimr;
1218 } regsave;
1219};
1220
Daniel Vetter926321d2013-10-16 13:30:34 +02001221enum intel_pipe_crc_source {
1222 INTEL_PIPE_CRC_SOURCE_NONE,
1223 INTEL_PIPE_CRC_SOURCE_PLANE1,
1224 INTEL_PIPE_CRC_SOURCE_PLANE2,
1225 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001226 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001227 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1228 INTEL_PIPE_CRC_SOURCE_TV,
1229 INTEL_PIPE_CRC_SOURCE_DP_B,
1230 INTEL_PIPE_CRC_SOURCE_DP_C,
1231 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter926321d2013-10-16 13:30:34 +02001232 INTEL_PIPE_CRC_SOURCE_MAX,
1233};
1234
Shuang He8bf1e9f2013-10-15 18:55:27 +01001235struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001236 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001237 uint32_t crc[5];
1238};
1239
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001240#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001241struct intel_pipe_crc {
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001242 atomic_t available; /* exclusive access to the device */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001243 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001244 enum intel_pipe_crc_source source;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001245 atomic_t head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001246 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001247};
1248
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001249typedef struct drm_i915_private {
1250 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001251 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001252
1253 const struct intel_device_info *info;
1254
1255 int relative_constants_mode;
1256
1257 void __iomem *regs;
1258
Chris Wilson907b28c2013-07-19 20:36:52 +01001259 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001260
1261 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1262
Daniel Vetter28c70f12012-12-01 13:53:45 +01001263
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001264 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1265 * controller on different i2c buses. */
1266 struct mutex gmbus_mutex;
1267
1268 /**
1269 * Base address of the gmbus and gpio block.
1270 */
1271 uint32_t gpio_mmio_base;
1272
Daniel Vetter28c70f12012-12-01 13:53:45 +01001273 wait_queue_head_t gmbus_wait_queue;
1274
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001275 struct pci_dev *bridge_dev;
1276 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001277 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001278
1279 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001280 struct resource mch_res;
1281
1282 atomic_t irq_received;
1283
1284 /* protects the irq masks */
1285 spinlock_t irq_lock;
1286
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001287 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1288 struct pm_qos_request pm_qos;
1289
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001290 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001291 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001292
1293 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001294 u32 irq_mask;
1295 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001296 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001297
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001298 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001299 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001300 struct {
1301 unsigned long hpd_last_jiffies;
1302 int hpd_cnt;
1303 enum {
1304 HPD_ENABLED = 0,
1305 HPD_DISABLED = 1,
1306 HPD_MARK_DISABLED = 2
1307 } hpd_mark;
1308 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001309 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001310 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001311
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001312 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001313
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001314 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001315 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001316 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001317
1318 /* overlay */
1319 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001320 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001321
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001322 /* backlight */
1323 struct {
1324 int level;
1325 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001326 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001327 struct backlight_device *device;
1328 } backlight;
1329
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001330 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001331 bool no_aux_handshake;
1332
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001333 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1334 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1335 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1336
1337 unsigned int fsb_freq, mem_freq, is_ddr3;
1338
Daniel Vetter645416f2013-09-02 16:22:25 +02001339 /**
1340 * wq - Driver workqueue for GEM.
1341 *
1342 * NOTE: Work items scheduled here are not allowed to grab any modeset
1343 * locks, for otherwise the flushing done in the pageflip code will
1344 * result in deadlocks.
1345 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001346 struct workqueue_struct *wq;
1347
1348 /* Display functions */
1349 struct drm_i915_display_funcs display;
1350
1351 /* PCH chipset type */
1352 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001353 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001354
1355 unsigned long quirks;
1356
Zhang Ruib8efb172013-02-05 15:41:53 +08001357 enum modeset_restore modeset_restore;
1358 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001359
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001360 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001361 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001362
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001363 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001364
Daniel Vetter87813422012-05-02 11:49:32 +02001365 /* Kernel Modesetting */
1366
yakui_zhao9b9d1722009-05-31 17:17:17 +08001367 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001368
Jesse Barnes27f82272011-09-02 12:54:37 -07001369 struct drm_crtc *plane_to_crtc_mapping[3];
1370 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001371 wait_queue_head_t pending_flip_queue;
1372
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001373 int num_shared_dpll;
1374 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001375 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001376
Jesse Barnes652c3932009-08-17 13:31:43 -07001377 /* Reclocking support */
1378 bool render_reclock_avail;
1379 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001380 /* indicates the reduced downclock for LVDS*/
1381 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001382 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001383
Zhenyu Wangc48044112009-12-17 14:48:43 +08001384 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001385
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001386 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001387
Ben Widawsky59124502013-07-04 11:02:05 -07001388 /* Cannot be determined by PCIID. You must always read a register. */
1389 size_t ellc_size;
1390
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001391 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001392 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001393
Daniel Vetter20e4d402012-08-08 23:35:39 +02001394 /* ilk-only ips/rps state. Everything in here is protected by the global
1395 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001396 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001397
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001398 /* Haswell power well */
1399 struct i915_power_well power_well;
1400
Rodrigo Vivia031d702013-10-03 16:15:06 -03001401 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001402
Daniel Vetter99584db2012-11-14 17:14:04 +01001403 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001404
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001405 struct drm_i915_gem_object *vlv_pctx;
1406
Daniel Vetter4520f532013-10-09 09:18:51 +02001407#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001408 /* list of fbdev register on this device */
1409 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001410#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001411
Jesse Barnes073f34d2012-11-02 11:13:59 -07001412 /*
1413 * The console may be contended at resume, but we don't
1414 * want it to block on it.
1415 */
1416 struct work_struct console_resume_work;
1417
Chris Wilsone953fd72011-02-21 22:23:52 +00001418 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001419 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001420
Ben Widawsky254f9652012-06-04 14:42:42 -07001421 bool hw_contexts_disabled;
1422 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001423 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001424
Damien Lespiau3e683202012-12-11 18:48:29 +00001425 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001426
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001427 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001428
Ville Syrjälä53615a52013-08-01 16:18:50 +03001429 struct {
1430 /*
1431 * Raw watermark latency values:
1432 * in 0.1us units for WM0,
1433 * in 0.5us units for WM1+.
1434 */
1435 /* primary */
1436 uint16_t pri_latency[5];
1437 /* sprite */
1438 uint16_t spr_latency[5];
1439 /* cursor */
1440 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001441
1442 /* current hardware state */
1443 struct hsw_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001444 } wm;
1445
Paulo Zanonic67a4702013-08-19 13:18:09 -03001446 struct i915_package_c8 pc8;
1447
Daniel Vetter231f42a2012-11-02 19:55:05 +01001448 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1449 * here! */
1450 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001451 /* Old ums support infrastructure, same warning applies. */
1452 struct i915_ums_state ums;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001453
1454#ifdef CONFIG_DEBUG_FS
1455 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1456#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457} drm_i915_private_t;
1458
Chris Wilson2c1792a2013-08-01 18:39:55 +01001459static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1460{
1461 return dev->dev_private;
1462}
1463
Chris Wilsonb4519512012-05-11 14:29:30 +01001464/* Iterate over initialised rings */
1465#define for_each_ring(ring__, dev_priv__, i__) \
1466 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1467 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1468
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001469enum hdmi_force_audio {
1470 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1471 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1472 HDMI_AUDIO_AUTO, /* trust EDID */
1473 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1474};
1475
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001476#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001477
Chris Wilson37e680a2012-06-07 15:38:42 +01001478struct drm_i915_gem_object_ops {
1479 /* Interface between the GEM object and its backing storage.
1480 * get_pages() is called once prior to the use of the associated set
1481 * of pages before to binding them into the GTT, and put_pages() is
1482 * called after we no longer need them. As we expect there to be
1483 * associated cost with migrating pages between the backing storage
1484 * and making them available for the GPU (e.g. clflush), we may hold
1485 * onto the pages after they are no longer referenced by the GPU
1486 * in case they may be used again shortly (for example migrating the
1487 * pages to a different memory domain within the GTT). put_pages()
1488 * will therefore most likely be called when the object itself is
1489 * being released or under memory pressure (where we attempt to
1490 * reap pages for the shrinker).
1491 */
1492 int (*get_pages)(struct drm_i915_gem_object *);
1493 void (*put_pages)(struct drm_i915_gem_object *);
1494};
1495
Eric Anholt673a3942008-07-30 12:06:12 -07001496struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001497 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001498
Chris Wilson37e680a2012-06-07 15:38:42 +01001499 const struct drm_i915_gem_object_ops *ops;
1500
Ben Widawsky2f633152013-07-17 12:19:03 -07001501 /** List of VMAs backed by this object */
1502 struct list_head vma_list;
1503
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001504 /** Stolen memory for this object, instead of being backed by shmem. */
1505 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001506 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001507
Chris Wilson69dc4982010-10-19 10:36:51 +01001508 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001509 /** Used in execbuf to temporarily hold a ref */
1510 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001511
1512 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001513 * This is set if the object is on the active lists (has pending
1514 * rendering and so a non-zero seqno), and is not set if it i s on
1515 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001516 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001517 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001518
1519 /**
1520 * This is set if the object has been written to since last bound
1521 * to the GTT
1522 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001523 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001524
1525 /**
1526 * Fence register bits (if any) for this object. Will be set
1527 * as needed when mapped into the GTT.
1528 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001529 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001530 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001531
1532 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001533 * Advice: are the backing pages purgeable?
1534 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001535 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001536
1537 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001538 * Current tiling mode for the object.
1539 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001540 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001541 /**
1542 * Whether the tiling parameters for the currently associated fence
1543 * register have changed. Note that for the purposes of tracking
1544 * tiling changes we also treat the unfenced register, the register
1545 * slot that the object occupies whilst it executes a fenced
1546 * command (such as BLT on gen2/3), as a "fence".
1547 */
1548 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001549
1550 /** How many users have pinned this object in GTT space. The following
1551 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1552 * (via user_pin_count), execbuffer (objects are not allowed multiple
1553 * times for the same batchbuffer), and the framebuffer code. When
1554 * switching/pageflipping, the framebuffer code has at most two buffers
1555 * pinned per crtc.
1556 *
1557 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1558 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001559 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001560#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001561
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001562 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001563 * Is the object at the current location in the gtt mappable and
1564 * fenceable? Used to avoid costly recalculations.
1565 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001566 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001567
1568 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001569 * Whether the current gtt mapping needs to be mappable (and isn't just
1570 * mappable by accident). Track pin and fault separate for a more
1571 * accurate mappable working set.
1572 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001573 unsigned int fault_mappable:1;
1574 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001575 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001576
Chris Wilsoncaea7472010-11-12 13:53:37 +00001577 /*
1578 * Is the GPU currently using a fence to access this buffer,
1579 */
1580 unsigned int pending_fenced_gpu_access:1;
1581 unsigned int fenced_gpu_access:1;
1582
Chris Wilson651d7942013-08-08 14:41:10 +01001583 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001584
Daniel Vetter7bddb012012-02-09 17:15:47 +01001585 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001586 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001587 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001588
Chris Wilson9da3da62012-06-01 15:20:22 +01001589 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001590 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001591
Daniel Vetter1286ff72012-05-10 15:25:09 +02001592 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001593 void *dma_buf_vmapping;
1594 int vmapping_count;
1595
Chris Wilsoncaea7472010-11-12 13:53:37 +00001596 struct intel_ring_buffer *ring;
1597
Chris Wilson1c293ea2012-04-17 15:31:27 +01001598 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001599 uint32_t last_read_seqno;
1600 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001601 /** Breadcrumb of last fenced GPU access to the buffer. */
1602 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001603
Daniel Vetter778c3542010-05-13 11:49:44 +02001604 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001605 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001606
Daniel Vetter80075d42013-10-09 21:23:52 +02001607 /** References from framebuffers, locks out tiling changes. */
1608 unsigned long framebuffer_references;
1609
Eric Anholt280b7132009-03-12 16:56:27 -07001610 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001611 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001612
Jesse Barnes79e53942008-11-07 14:24:08 -08001613 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001614 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001615 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001616
1617 /** for phy allocated objects */
1618 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001619};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001620#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001621
Daniel Vetter62b8b212010-04-09 19:05:08 +00001622#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001623
Eric Anholt673a3942008-07-30 12:06:12 -07001624/**
1625 * Request queue structure.
1626 *
1627 * The request queue allows us to note sequence numbers that have been emitted
1628 * and may be associated with active buffers to be retired.
1629 *
1630 * By keeping this list, we can avoid having to do questionable
1631 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1632 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1633 */
1634struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001635 /** On Which ring this request was generated */
1636 struct intel_ring_buffer *ring;
1637
Eric Anholt673a3942008-07-30 12:06:12 -07001638 /** GEM sequence number associated with this request. */
1639 uint32_t seqno;
1640
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001641 /** Position in the ringbuffer of the start of the request */
1642 u32 head;
1643
1644 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001645 u32 tail;
1646
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001647 /** Context related to this request */
1648 struct i915_hw_context *ctx;
1649
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001650 /** Batch buffer related to this request if any */
1651 struct drm_i915_gem_object *batch_obj;
1652
Eric Anholt673a3942008-07-30 12:06:12 -07001653 /** Time at which this request was emitted, in jiffies. */
1654 unsigned long emitted_jiffies;
1655
Eric Anholtb9624422009-06-03 07:27:35 +00001656 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001657 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001658
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001659 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001660 /** file_priv list entry for this request */
1661 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001662};
1663
1664struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001665 struct drm_i915_private *dev_priv;
1666
Eric Anholt673a3942008-07-30 12:06:12 -07001667 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001668 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001669 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001670 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001671 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001672 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001673
1674 struct i915_ctx_hang_stats hang_stats;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001675 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001676};
1677
Chris Wilson2c1792a2013-08-01 18:39:55 +01001678#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001679
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001680#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1681#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001682#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001683#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001684#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001685#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1686#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001687#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1688#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1689#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001690#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001691#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001692#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1693#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001694#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1695#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001696#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001697#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001698#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1699 (dev)->pdev->device == 0x0152 || \
1700 (dev)->pdev->device == 0x015a)
1701#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1702 (dev)->pdev->device == 0x0106 || \
1703 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001704#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001705#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001706#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001707#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001708 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Paulo Zanonid567b072012-11-20 13:27:43 -02001709#define IS_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001710 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03001711#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001712 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001713#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001714
Jesse Barnes85436692011-04-06 12:11:14 -07001715/*
1716 * The genX designation typically refers to the render engine, so render
1717 * capability related checks should use IS_GEN, while display and other checks
1718 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1719 * chips, etc.).
1720 */
Zou Nan haicae58522010-11-09 17:17:32 +08001721#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1722#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1723#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1724#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1725#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001726#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001727
Ben Widawsky73ae4782013-10-15 10:02:57 -07001728#define RENDER_RING (1<<RCS)
1729#define BSD_RING (1<<VCS)
1730#define BLT_RING (1<<BCS)
1731#define VEBOX_RING (1<<VECS)
1732#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1733#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1734#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001735#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001736#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001737#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1738
Ben Widawsky254f9652012-06-04 14:42:42 -07001739#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001740#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001741
Chris Wilson05394f32010-11-08 19:18:58 +00001742#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001743#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1744
Daniel Vetterb45305f2012-12-17 16:21:27 +01001745/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1746#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1747
Zou Nan haicae58522010-11-09 17:17:32 +08001748/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1749 * rows, which changed the alignment requirements and fence programming.
1750 */
1751#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1752 IS_I915GM(dev)))
1753#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1754#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1755#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001756#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1757#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001758
1759#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1760#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1761#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001762
Damien Lespiauf5adf942013-06-24 18:29:34 +01001763#define HAS_IPS(dev) (IS_ULT(dev))
1764
Damien Lespiaudd93be52013-04-22 18:40:39 +01001765#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001766#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001767#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawsky18b59922013-09-20 09:35:30 -07001768#define HAS_PSR(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001769
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001770#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1771#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1772#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1773#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1774#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1775#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1776
Chris Wilson2c1792a2013-08-01 18:39:55 +01001777#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001778#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001779#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1780#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001781#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001782#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001783
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001784/* DPF == dynamic parity feature */
1785#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1786#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001787
Ben Widawskyc8735b02012-09-07 19:43:39 -07001788#define GT_FREQUENCY_MULTIPLIER 50
1789
Chris Wilson05394f32010-11-08 19:18:58 +00001790#include "i915_trace.h"
1791
Rob Clarkbaa70942013-08-02 13:27:49 -04001792extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001793extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001794extern unsigned int i915_fbpercrtc __always_unused;
1795extern int i915_panel_ignore_lid __read_mostly;
1796extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001797extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001798extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001799extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001800extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001801extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001802extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001803extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001804extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001805extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001806extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001807extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001808extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001809extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001810extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001811extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001812extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001813extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001814
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001815extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1816extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001817extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1818extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1819
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001821void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001822extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001823extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001824extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001825extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001826extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001827extern void i915_driver_preclose(struct drm_device *dev,
1828 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001829extern void i915_driver_postclose(struct drm_device *dev,
1830 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001831extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001832#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001833extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1834 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001835#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001836extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001837 struct drm_clip_rect *box,
1838 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001839extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001840extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001841extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1842extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1843extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1844extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1845
Jesse Barnes073f34d2012-11-02 11:13:59 -07001846extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001847
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001849void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001850void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001852extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001853extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001854extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001855extern void intel_pm_init(struct drm_device *dev);
1856
1857extern void intel_uncore_sanitize(struct drm_device *dev);
1858extern void intel_uncore_early_sanitize(struct drm_device *dev);
1859extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001860extern void intel_uncore_clear_errors(struct drm_device *dev);
1861extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001862extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001863
Keith Packard7c463582008-11-04 02:03:27 -08001864void
1865i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1866
1867void
1868i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1869
Eric Anholt673a3942008-07-30 12:06:12 -07001870/* i915_gem.c */
1871int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1872 struct drm_file *file_priv);
1873int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1874 struct drm_file *file_priv);
1875int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1876 struct drm_file *file_priv);
1877int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1878 struct drm_file *file_priv);
1879int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1880 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001881int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1882 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001883int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1884 struct drm_file *file_priv);
1885int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1886 struct drm_file *file_priv);
1887int i915_gem_execbuffer(struct drm_device *dev, void *data,
1888 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001889int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1890 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001891int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1892 struct drm_file *file_priv);
1893int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1894 struct drm_file *file_priv);
1895int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1896 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001897int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1898 struct drm_file *file);
1899int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1900 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001901int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1902 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001903int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1904 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001905int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1906 struct drm_file *file_priv);
1907int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1908 struct drm_file *file_priv);
1909int i915_gem_set_tiling(struct drm_device *dev, void *data,
1910 struct drm_file *file_priv);
1911int i915_gem_get_tiling(struct drm_device *dev, void *data,
1912 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001913int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1914 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001915int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1916 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001917void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001918void *i915_gem_object_alloc(struct drm_device *dev);
1919void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001920void i915_gem_object_init(struct drm_i915_gem_object *obj,
1921 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001922struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1923 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001924void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07001925void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001926
Chris Wilson20217462010-11-23 15:26:33 +00001927int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07001928 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00001929 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001930 bool map_and_fenceable,
1931 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001932void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001933int __must_check i915_vma_unbind(struct i915_vma *vma);
1934int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001935int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001936void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001937void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001938
Chris Wilson37e680a2012-06-07 15:38:42 +01001939int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001940static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1941{
Imre Deak67d5a502013-02-18 19:28:02 +02001942 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001943
Imre Deak67d5a502013-02-18 19:28:02 +02001944 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001945 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001946
1947 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001948}
Chris Wilsona5570172012-09-04 21:02:54 +01001949static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1950{
1951 BUG_ON(obj->pages == NULL);
1952 obj->pages_pin_count++;
1953}
1954static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1955{
1956 BUG_ON(obj->pages_pin_count == 0);
1957 obj->pages_pin_count--;
1958}
1959
Chris Wilson54cf91d2010-11-25 18:00:26 +00001960int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001961int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1962 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07001963void i915_vma_move_to_active(struct i915_vma *vma,
1964 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10001965int i915_gem_dumb_create(struct drm_file *file_priv,
1966 struct drm_device *dev,
1967 struct drm_mode_create_dumb *args);
1968int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1969 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001970/**
1971 * Returns true if seq1 is later than seq2.
1972 */
1973static inline bool
1974i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1975{
1976 return (int32_t)(seq1 - seq2) >= 0;
1977}
1978
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001979int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1980int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001981int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001982int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001983
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001984static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001985i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1986{
1987 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1988 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1989 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001990 return true;
1991 } else
1992 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001993}
1994
1995static inline void
1996i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1997{
1998 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1999 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002000 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002001 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2002 }
2003}
2004
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002005bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002006void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002007int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002008 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002009static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2010{
2011 return unlikely(atomic_read(&error->reset_counter)
2012 & I915_RESET_IN_PROGRESS_FLAG);
2013}
2014
2015static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2016{
2017 return atomic_read(&error->reset_counter) == I915_WEDGED;
2018}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002019
Chris Wilson069efc12010-09-30 16:53:18 +01002020void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002021bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002022int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002023int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002024int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002025int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002026void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002027void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002028int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002029int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002030int __i915_add_request(struct intel_ring_buffer *ring,
2031 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002032 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002033 u32 *seqno);
2034#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002035 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002036int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2037 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002038int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002039int __must_check
2040i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2041 bool write);
2042int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002043i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2044int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002045i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2046 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002047 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002048void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002049int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002050 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002051 int id,
2052 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002053void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002054 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002055void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002056int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002057void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002058
Chris Wilson467cffb2011-03-07 10:42:03 +00002059uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002060i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2061uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002062i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2063 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002064
Chris Wilsone4ffd172011-04-04 09:44:39 +01002065int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2066 enum i915_cache_level cache_level);
2067
Daniel Vetter1286ff72012-05-10 15:25:09 +02002068struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2069 struct dma_buf *dma_buf);
2070
2071struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2072 struct drm_gem_object *gem_obj, int flags);
2073
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002074void i915_gem_restore_fences(struct drm_device *dev);
2075
Ben Widawskya70a3142013-07-31 16:59:56 -07002076unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2077 struct i915_address_space *vm);
2078bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2079bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2080 struct i915_address_space *vm);
2081unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2082 struct i915_address_space *vm);
2083struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2084 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002085struct i915_vma *
2086i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2087 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002088
2089struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2090
Ben Widawskya70a3142013-07-31 16:59:56 -07002091/* Some GGTT VM helpers */
2092#define obj_to_ggtt(obj) \
2093 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2094static inline bool i915_is_ggtt(struct i915_address_space *vm)
2095{
2096 struct i915_address_space *ggtt =
2097 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2098 return vm == ggtt;
2099}
2100
2101static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2102{
2103 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2104}
2105
2106static inline unsigned long
2107i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2108{
2109 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2110}
2111
2112static inline unsigned long
2113i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2114{
2115 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2116}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002117
2118static inline int __must_check
2119i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2120 uint32_t alignment,
2121 bool map_and_fenceable,
2122 bool nonblocking)
2123{
2124 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2125 map_and_fenceable, nonblocking);
2126}
Ben Widawskya70a3142013-07-31 16:59:56 -07002127
Ben Widawsky254f9652012-06-04 14:42:42 -07002128/* i915_gem_context.c */
2129void i915_gem_context_init(struct drm_device *dev);
2130void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002131void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002132int i915_switch_context(struct intel_ring_buffer *ring,
2133 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002134void i915_gem_context_free(struct kref *ctx_ref);
2135static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2136{
2137 kref_get(&ctx->ref);
2138}
2139
2140static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2141{
2142 kref_put(&ctx->ref, i915_gem_context_free);
2143}
2144
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002145struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002146i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002147 struct drm_file *file,
2148 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002149int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2150 struct drm_file *file);
2151int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2152 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002153
Daniel Vetter76aaf222010-11-05 22:23:30 +01002154/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002155void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002156void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2157 struct drm_i915_gem_object *obj,
2158 enum i915_cache_level cache_level);
2159void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2160 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002161
Daniel Vetter76aaf222010-11-05 22:23:30 +01002162void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002163int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2164void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01002165 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00002166void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002167void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002168void i915_gem_init_global_gtt(struct drm_device *dev);
2169void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2170 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002171int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002172static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002173{
2174 if (INTEL_INFO(dev)->gen < 6)
2175 intel_gtt_chipset_flush();
2176}
2177
Daniel Vetter76aaf222010-11-05 22:23:30 +01002178
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002179/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002180int __must_check i915_gem_evict_something(struct drm_device *dev,
2181 struct i915_address_space *vm,
2182 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002183 unsigned alignment,
2184 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002185 bool mappable,
2186 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002187int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002188int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002189
Chris Wilson9797fbf2012-04-24 15:47:39 +01002190/* i915_gem_stolen.c */
2191int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002192int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2193void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002194void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002195struct drm_i915_gem_object *
2196i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002197struct drm_i915_gem_object *
2198i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2199 u32 stolen_offset,
2200 u32 gtt_offset,
2201 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002202void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002203
Eric Anholt673a3942008-07-30 12:06:12 -07002204/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002205static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002206{
2207 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2208
2209 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2210 obj->tiling_mode != I915_TILING_NONE;
2211}
2212
Eric Anholt673a3942008-07-30 12:06:12 -07002213void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002214void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2215void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002216
2217/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002218#if WATCH_LISTS
2219int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002220#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002221#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002222#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223
Ben Gamari20172632009-02-17 20:08:50 -05002224/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002225int i915_debugfs_init(struct drm_minor *minor);
2226void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002227#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002228void intel_display_crc_init(struct drm_device *dev);
2229#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002230static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002231#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002232
2233/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002234__printf(2, 3)
2235void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002236int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2237 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002238int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2239 size_t count, loff_t pos);
2240static inline void i915_error_state_buf_release(
2241 struct drm_i915_error_state_buf *eb)
2242{
2243 kfree(eb->buf);
2244}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002245void i915_capture_error_state(struct drm_device *dev);
2246void i915_error_state_get(struct drm_device *dev,
2247 struct i915_error_state_file_priv *error_priv);
2248void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2249void i915_destroy_error_state(struct drm_device *dev);
2250
2251void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2252const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002253
Jesse Barnes317c35d2008-08-25 15:11:06 -07002254/* i915_suspend.c */
2255extern int i915_save_state(struct drm_device *dev);
2256extern int i915_restore_state(struct drm_device *dev);
2257
Daniel Vetterd8157a32013-01-25 17:53:20 +01002258/* i915_ums.c */
2259void i915_save_display_reg(struct drm_device *dev);
2260void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002261
Ben Widawsky0136db582012-04-10 21:17:01 -07002262/* i915_sysfs.c */
2263void i915_setup_sysfs(struct drm_device *dev_priv);
2264void i915_teardown_sysfs(struct drm_device *dev_priv);
2265
Chris Wilsonf899fc62010-07-20 15:44:45 -07002266/* intel_i2c.c */
2267extern int intel_setup_gmbus(struct drm_device *dev);
2268extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002269static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002270{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002271 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002272}
2273
2274extern struct i2c_adapter *intel_gmbus_get_adapter(
2275 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002276extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2277extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002278static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002279{
2280 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2281}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002282extern void intel_i2c_reset(struct drm_device *dev);
2283
Chris Wilson3b617962010-08-24 09:02:58 +01002284/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002285struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002286extern int intel_opregion_setup(struct drm_device *dev);
2287#ifdef CONFIG_ACPI
2288extern void intel_opregion_init(struct drm_device *dev);
2289extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002290extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002291extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2292 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002293extern int intel_opregion_notify_adapter(struct drm_device *dev,
2294 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002295#else
Chris Wilson44834a62010-08-19 16:09:23 +01002296static inline void intel_opregion_init(struct drm_device *dev) { return; }
2297static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002298static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002299static inline int
2300intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2301{
2302 return 0;
2303}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002304static inline int
2305intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2306{
2307 return 0;
2308}
Len Brown65e082c2008-10-24 17:18:10 -04002309#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002310
Jesse Barnes723bfd72010-10-07 16:01:13 -07002311/* intel_acpi.c */
2312#ifdef CONFIG_ACPI
2313extern void intel_register_dsm_handler(void);
2314extern void intel_unregister_dsm_handler(void);
2315#else
2316static inline void intel_register_dsm_handler(void) { return; }
2317static inline void intel_unregister_dsm_handler(void) { return; }
2318#endif /* CONFIG_ACPI */
2319
Jesse Barnes79e53942008-11-07 14:24:08 -08002320/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002321extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002322extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002323extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002324extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002326extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002327extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2328 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002329extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002330extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002331extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002332extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002333extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002334extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002335extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2336extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2337extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002338extern void intel_detect_pch(struct drm_device *dev);
2339extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002340extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002341
Ben Widawsky2911a352012-04-05 14:47:36 -07002342extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002343int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2344 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002345
Chris Wilson6ef3d422010-08-04 20:26:07 +01002346/* overlay */
2347extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002348extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2349 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002350
2351extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002352extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002353 struct drm_device *dev,
2354 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002355
Ben Widawskyb7287d82011-04-25 11:22:22 -07002356/* On SNB platform, before reading ring registers forcewake bit
2357 * must be set to prevent GT core from power down and stale values being
2358 * returned.
2359 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002360void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2361void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002362
Ben Widawsky42c05262012-09-26 10:34:00 -07002363int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2364int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002365
2366/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002367u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2368void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2369u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002370u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2371void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2372u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2373void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2374u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2375void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2376u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2377void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002378u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2379void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002380u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2381 enum intel_sbi_destination destination);
2382void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2383 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002384
Jesse Barnes855ba3b2013-04-17 15:54:57 -07002385int vlv_gpu_freq(int ddr_freq, int val);
2386int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002387
Ben Widawsky0b274482013-10-04 21:22:51 -07002388#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2389#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002390
Ben Widawsky0b274482013-10-04 21:22:51 -07002391#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2392#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2393#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2394#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002395
Ben Widawsky0b274482013-10-04 21:22:51 -07002396#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2397#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2398#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2399#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002400
Ben Widawsky0b274482013-10-04 21:22:51 -07002401#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2402#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002403
2404#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2405#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2406
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002407/* "Broadcast RGB" property */
2408#define INTEL_BROADCAST_RGB_AUTO 0
2409#define INTEL_BROADCAST_RGB_FULL 1
2410#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002411
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002412static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2413{
2414 if (HAS_PCH_SPLIT(dev))
2415 return CPU_VGACNTRL;
2416 else if (IS_VALLEYVIEW(dev))
2417 return VLV_VGACNTRL;
2418 else
2419 return VGACNTRL;
2420}
2421
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002422static inline void __user *to_user_ptr(u64 address)
2423{
2424 return (void __user *)(uintptr_t)address;
2425}
2426
Imre Deakdf977292013-05-21 20:03:17 +03002427static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2428{
2429 unsigned long j = msecs_to_jiffies(m);
2430
2431 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2432}
2433
2434static inline unsigned long
2435timespec_to_jiffies_timeout(const struct timespec *value)
2436{
2437 unsigned long j = timespec_to_jiffies(value);
2438
2439 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2440}
2441
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442#endif