blob: 91e615ff42888dcd2ecd0c3f3ec57d8dfe85bf8b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099
100/*
101 * Copy from radeon_drv.h so we don't have to include both and have conflicting
102 * symbol;
103 */
Jerome Glissebb635562012-05-09 15:34:46 +0200104#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
105#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100106/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_IB_POOL_SIZE 16
108#define RADEON_DEBUGFS_MAX_COMPONENTS 32
109#define RADEONFB_CONN_LIMIT 4
110#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Alex Deucher1b370782011-11-17 20:13:28 -0500112/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200113#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200114
115/* fence seq are set to this number when signaled */
116#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200120#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500121
122/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500125
Alex Deucher4d756582012-09-27 15:08:35 -0400126/* R600+ has an async dma ring */
127#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500128/* cayman add a second async dma ring */
129#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400130
Christian Königf2ba57b2013-04-08 12:41:29 +0200131/* R600+ */
132#define R600_RING_TYPE_UVD_INDEX 5
133
Jerome Glisse721604a2012-01-05 22:11:05 -0500134/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200135#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200136#define RADEON_VA_RESERVED_SIZE (8 << 20)
137#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500138
Alex Deucherec46c762013-01-03 12:07:30 -0500139/* reset flags */
140#define RADEON_RESET_GFX (1 << 0)
141#define RADEON_RESET_COMPUTE (1 << 1)
142#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500143#define RADEON_RESET_CP (1 << 3)
144#define RADEON_RESET_GRBM (1 << 4)
145#define RADEON_RESET_DMA1 (1 << 5)
146#define RADEON_RESET_RLC (1 << 6)
147#define RADEON_RESET_SEM (1 << 7)
148#define RADEON_RESET_IH (1 << 8)
149#define RADEON_RESET_VMC (1 << 9)
150#define RADEON_RESET_MC (1 << 10)
151#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500152
Alex Deucher9e05fa12013-01-24 10:06:33 -0500153/* max cursor sizes (in pixels) */
154#define CURSOR_WIDTH 64
155#define CURSOR_HEIGHT 64
156
157#define CIK_CURSOR_WIDTH 128
158#define CIK_CURSOR_HEIGHT 128
159
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160/*
161 * Errata workarounds.
162 */
163enum radeon_pll_errata {
164 CHIP_ERRATA_R300_CG = 0x00000001,
165 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
166 CHIP_ERRATA_PLL_DELAY = 0x00000004
167};
168
169
170struct radeon_device;
171
172
173/*
174 * BIOS.
175 */
176bool radeon_get_bios(struct radeon_device *rdev);
177
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500178/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000179 * Dummy page
180 */
181struct radeon_dummy_page {
182 struct page *page;
183 dma_addr_t addr;
184};
185int radeon_dummy_page_init(struct radeon_device *rdev);
186void radeon_dummy_page_fini(struct radeon_device *rdev);
187
188
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189/*
190 * Clocks
191 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192struct radeon_clock {
193 struct radeon_pll p1pll;
194 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500195 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 struct radeon_pll spll;
197 struct radeon_pll mpll;
198 /* 10 Khz units */
199 uint32_t default_mclk;
200 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500201 uint32_t default_dispclk;
202 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400203 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204};
205
Rafał Miłecki74338742009-11-03 00:53:02 +0100206/*
207 * Power management
208 */
209int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500210void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100211void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400212void radeon_pm_suspend(struct radeon_device *rdev);
213void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500214void radeon_combios_get_power_modes(struct radeon_device *rdev);
215void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200216int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
217 u8 clock_type,
218 u32 clock,
219 bool strobe_mode,
220 struct atom_clock_dividers *dividers);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400221void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400222void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500223extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
224 unsigned *bankh, unsigned *mtaspect,
225 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000226
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227/*
228 * Fences.
229 */
230struct radeon_fence_driver {
231 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000232 uint64_t gpu_addr;
233 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200234 /* sync_seq is protected by ring emission lock */
235 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200236 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200237 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100238 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239};
240
241struct radeon_fence {
242 struct radeon_device *rdev;
243 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200245 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400246 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200247 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248};
249
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000250int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
251int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500253void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200254int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400255void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256bool radeon_fence_signaled(struct radeon_fence *fence);
257int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200258int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500259int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200260int radeon_fence_wait_any(struct radeon_device *rdev,
261 struct radeon_fence **fences,
262 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
264void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200265unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200266bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
267void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
268static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
269 struct radeon_fence *b)
270{
271 if (!a) {
272 return b;
273 }
274
275 if (!b) {
276 return a;
277 }
278
279 BUG_ON(a->ring != b->ring);
280
281 if (a->seq > b->seq) {
282 return a;
283 } else {
284 return b;
285 }
286}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287
Christian Königee60e292012-08-09 16:21:08 +0200288static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
289 struct radeon_fence *b)
290{
291 if (!a) {
292 return false;
293 }
294
295 if (!b) {
296 return true;
297 }
298
299 BUG_ON(a->ring != b->ring);
300
301 return a->seq < b->seq;
302}
303
Dave Airliee024e112009-06-24 09:48:08 +1000304/*
305 * Tiling registers
306 */
307struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100308 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000309};
310
311#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312
313/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100314 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100316struct radeon_mman {
317 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000318 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100319 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100320 bool mem_global_referenced;
321 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100322};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323
Jerome Glisse721604a2012-01-05 22:11:05 -0500324/* bo virtual address in a specific vm */
325struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200326 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500327 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500328 uint64_t soffset;
329 uint64_t eoffset;
330 uint32_t flags;
331 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200332 unsigned ref_count;
333
334 /* protected by vm mutex */
335 struct list_head vm_list;
336
337 /* constant after initialization */
338 struct radeon_vm *vm;
339 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500340};
341
Jerome Glisse4c788672009-11-20 14:29:23 +0100342struct radeon_bo {
343 /* Protected by gem.mutex */
344 struct list_head list;
345 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100346 u32 placements[3];
347 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100348 struct ttm_buffer_object tbo;
349 struct ttm_bo_kmap_obj kmap;
350 unsigned pin_count;
351 void *kptr;
352 u32 tiling_flags;
353 u32 pitch;
354 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500355 /* list of all virtual address to which this bo
356 * is associated to
357 */
358 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100359 /* Constant after initialization */
360 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100361 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100362
Jerome Glisse409851f2013-04-25 22:29:27 -0400363 struct ttm_bo_kmap_obj dma_buf_vmap;
364 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100365};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100366#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100367
368struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000369 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100370 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200372 bool written;
373 unsigned domain;
374 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100375 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376};
377
Jerome Glisse409851f2013-04-25 22:29:27 -0400378int radeon_gem_debugfs_init(struct radeon_device *rdev);
379
Jerome Glisseb15ba512011-11-15 11:48:34 -0500380/* sub-allocation manager, it has to be protected by another lock.
381 * By conception this is an helper for other part of the driver
382 * like the indirect buffer or semaphore, which both have their
383 * locking.
384 *
385 * Principe is simple, we keep a list of sub allocation in offset
386 * order (first entry has offset == 0, last entry has the highest
387 * offset).
388 *
389 * When allocating new object we first check if there is room at
390 * the end total_size - (last_object_offset + last_object_size) >=
391 * alloc_size. If so we allocate new object there.
392 *
393 * When there is not enough room at the end, we start waiting for
394 * each sub object until we reach object_offset+object_size >=
395 * alloc_size, this object then become the sub object we return.
396 *
397 * Alignment can't be bigger than page size.
398 *
399 * Hole are not considered for allocation to keep things simple.
400 * Assumption is that there won't be hole (all object on same
401 * alignment).
402 */
403struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200404 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500405 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200406 struct list_head *hole;
407 struct list_head flist[RADEON_NUM_RINGS];
408 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500409 unsigned size;
410 uint64_t gpu_addr;
411 void *cpu_ptr;
412 uint32_t domain;
413};
414
415struct radeon_sa_bo;
416
417/* sub-allocation buffer */
418struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200419 struct list_head olist;
420 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500421 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200422 unsigned soffset;
423 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200424 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500425};
426
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427/*
428 * GEM objects.
429 */
430struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100431 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200432 struct list_head objects;
433};
434
435int radeon_gem_init(struct radeon_device *rdev);
436void radeon_gem_fini(struct radeon_device *rdev);
437int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100438 int alignment, int initial_domain,
439 bool discardable, bool kernel,
440 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200441
Dave Airlieff72145b2011-02-07 12:16:14 +1000442int radeon_mode_dumb_create(struct drm_file *file_priv,
443 struct drm_device *dev,
444 struct drm_mode_create_dumb *args);
445int radeon_mode_dumb_mmap(struct drm_file *filp,
446 struct drm_device *dev,
447 uint32_t handle, uint64_t *offset_p);
448int radeon_mode_dumb_destroy(struct drm_file *file_priv,
449 struct drm_device *dev,
450 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200451
452/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500453 * Semaphores.
454 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500455/* everything here is constant */
456struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200457 struct radeon_sa_bo *sa_bo;
458 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500459 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500460};
461
Jerome Glissec1341e52011-12-21 12:13:47 -0500462int radeon_semaphore_create(struct radeon_device *rdev,
463 struct radeon_semaphore **semaphore);
464void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
465 struct radeon_semaphore *semaphore);
466void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
467 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200468int radeon_semaphore_sync_rings(struct radeon_device *rdev,
469 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200470 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500471void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200472 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200473 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500474
475/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200476 * GART structures, functions & helpers
477 */
478struct radeon_mc;
479
Matt Turnera77f1712009-10-14 00:34:41 -0400480#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000481#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400482#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500483#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400484
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485struct radeon_gart {
486 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400487 struct radeon_bo *robj;
488 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489 unsigned num_gpu_pages;
490 unsigned num_cpu_pages;
491 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492 struct page **pages;
493 dma_addr_t *pages_addr;
494 bool ready;
495};
496
497int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
498void radeon_gart_table_ram_free(struct radeon_device *rdev);
499int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
500void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400501int radeon_gart_table_vram_pin(struct radeon_device *rdev);
502void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200503int radeon_gart_init(struct radeon_device *rdev);
504void radeon_gart_fini(struct radeon_device *rdev);
505void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
506 int pages);
507int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500508 int pages, struct page **pagelist,
509 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400510void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511
512
513/*
514 * GPU MC structures, functions & helpers
515 */
516struct radeon_mc {
517 resource_size_t aper_size;
518 resource_size_t aper_base;
519 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000520 /* for some chips with <= 32MB we need to lie
521 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000522 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000523 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000524 u64 gtt_size;
525 u64 gtt_start;
526 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000527 u64 vram_start;
528 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000530 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200531 int vram_mtrr;
532 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000533 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400534 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400535 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536};
537
Alex Deucher06b64762010-01-05 11:27:29 -0500538bool radeon_combios_sideport_present(struct radeon_device *rdev);
539bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200540
541/*
542 * GPU scratch registers structures, functions & helpers
543 */
544struct radeon_scratch {
545 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400546 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547 bool free[32];
548 uint32_t reg[32];
549};
550
551int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
552void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
553
Alex Deucher75efdee2013-03-04 12:47:46 -0500554/*
555 * GPU doorbell structures, functions & helpers
556 */
557struct radeon_doorbell {
558 u32 num_pages;
559 bool free[1024];
560 /* doorbell mmio */
561 resource_size_t base;
562 resource_size_t size;
563 void __iomem *ptr;
564};
565
566int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
567void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200568
569/*
570 * IRQS.
571 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500572
573struct radeon_unpin_work {
574 struct work_struct work;
575 struct radeon_device *rdev;
576 int crtc_id;
577 struct radeon_fence *fence;
578 struct drm_pending_vblank_event *event;
579 struct radeon_bo *old_rbo;
580 u64 new_crtc_base;
581};
582
583struct r500_irq_stat_regs {
584 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400585 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500586};
587
588struct r600_irq_stat_regs {
589 u32 disp_int;
590 u32 disp_int_cont;
591 u32 disp_int_cont2;
592 u32 d1grph_int;
593 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400594 u32 hdmi0_status;
595 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500596};
597
598struct evergreen_irq_stat_regs {
599 u32 disp_int;
600 u32 disp_int_cont;
601 u32 disp_int_cont2;
602 u32 disp_int_cont3;
603 u32 disp_int_cont4;
604 u32 disp_int_cont5;
605 u32 d1grph_int;
606 u32 d2grph_int;
607 u32 d3grph_int;
608 u32 d4grph_int;
609 u32 d5grph_int;
610 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400611 u32 afmt_status1;
612 u32 afmt_status2;
613 u32 afmt_status3;
614 u32 afmt_status4;
615 u32 afmt_status5;
616 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500617};
618
Alex Deuchera59781b2012-11-09 10:45:57 -0500619struct cik_irq_stat_regs {
620 u32 disp_int;
621 u32 disp_int_cont;
622 u32 disp_int_cont2;
623 u32 disp_int_cont3;
624 u32 disp_int_cont4;
625 u32 disp_int_cont5;
626 u32 disp_int_cont6;
627};
628
Alex Deucher6f34be52010-11-21 10:59:01 -0500629union radeon_irq_stat_regs {
630 struct r500_irq_stat_regs r500;
631 struct r600_irq_stat_regs r600;
632 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500633 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500634};
635
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400636#define RADEON_MAX_HPD_PINS 6
637#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400638#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400639
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200641 bool installed;
642 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200643 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200644 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200645 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200646 wait_queue_head_t vblank_queue;
647 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200648 bool afmt[RADEON_MAX_AFMT_BLOCKS];
649 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650};
651
652int radeon_irq_kms_init(struct radeon_device *rdev);
653void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500654void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
655void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500656void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
657void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200658void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
659void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
660void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
661void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662
663/*
Christian Könige32eb502011-10-23 12:56:27 +0200664 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 */
Alex Deucher74652802011-08-25 13:39:48 -0400666
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200668 struct radeon_sa_bo *sa_bo;
669 uint32_t length_dw;
670 uint64_t gpu_addr;
671 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200672 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200673 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200674 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200675 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200676 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200677 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200678};
679
Christian Könige32eb502011-10-23 12:56:27 +0200680struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100681 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200682 volatile uint32_t *ring;
683 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200684 unsigned rptr_offs;
685 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200686 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400687 u64 next_rptr_gpu_addr;
688 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689 unsigned wptr;
690 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200691 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200692 unsigned ring_size;
693 unsigned ring_free_dw;
694 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200695 unsigned long last_activity;
696 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200697 uint64_t gpu_addr;
698 uint32_t align_mask;
699 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200700 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500701 u32 ptr_reg_shift;
702 u32 ptr_reg_mask;
703 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400704 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500705 u64 last_semaphore_signal_addr;
706 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400707 /* for CIK queues */
708 u32 me;
709 u32 pipe;
710 u32 queue;
711 struct radeon_bo *mqd_obj;
712 u32 doorbell_page_num;
713 u32 doorbell_offset;
714 unsigned wptr_offs;
715};
716
717struct radeon_mec {
718 struct radeon_bo *hpd_eop_obj;
719 u64 hpd_eop_gpu_addr;
720 u32 num_pipe;
721 u32 num_mec;
722 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723};
724
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500725/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500726 * VM
727 */
Christian Königee60e292012-08-09 16:21:08 +0200728
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200729/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200730#define RADEON_NUM_VM 16
731
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200732/* defines number of bits in page table versus page directory,
733 * a page is 4KB so we have 12 bits offset, 9 bits in the page
734 * table and the remaining 19 bits are in the page directory */
735#define RADEON_VM_BLOCK_SIZE 9
736
737/* number of entries in page table */
738#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
739
Jerome Glisse721604a2012-01-05 22:11:05 -0500740struct radeon_vm {
741 struct list_head list;
742 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200743 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200744
745 /* contains the page directory */
746 struct radeon_sa_bo *page_directory;
747 uint64_t pd_gpu_addr;
748
749 /* array of page tables, one for each page directory entry */
750 struct radeon_sa_bo **page_tables;
751
Jerome Glisse721604a2012-01-05 22:11:05 -0500752 struct mutex mutex;
753 /* last fence for cs using this vm */
754 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200755 /* last flush or NULL if we still need to flush */
756 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500757};
758
Jerome Glisse721604a2012-01-05 22:11:05 -0500759struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200760 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500761 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200762 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500763 struct radeon_sa_manager sa_manager;
764 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500765 /* number of VMIDs */
766 unsigned nvm;
767 /* vram base address for page table entry */
768 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500769 /* is vm enabled? */
770 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500771};
772
773/*
774 * file private structure
775 */
776struct radeon_fpriv {
777 struct radeon_vm vm;
778};
779
780/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500781 * R6xx+ IH ring
782 */
783struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100784 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500785 volatile uint32_t *ring;
786 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500787 unsigned ring_size;
788 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500789 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200790 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500791 bool enabled;
792};
793
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400794struct r600_blit_cp_primitives {
795 void (*set_render_target)(struct radeon_device *rdev, int format,
796 int w, int h, u64 gpu_addr);
797 void (*cp_set_surface_sync)(struct radeon_device *rdev,
798 u32 sync_type, u32 size,
799 u64 mc_addr);
800 void (*set_shaders)(struct radeon_device *rdev);
801 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
802 void (*set_tex_resource)(struct radeon_device *rdev,
803 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400804 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400805 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
806 int x2, int y2);
807 void (*draw_auto)(struct radeon_device *rdev);
808 void (*set_default_state)(struct radeon_device *rdev);
809};
810
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000811struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100812 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400813 struct r600_blit_cp_primitives primitives;
814 int max_dim;
815 int ring_size_common;
816 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000817 u64 shader_gpu_addr;
818 u32 vs_offset, ps_offset;
819 u32 state_offset;
820 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000821};
822
Alex Deucher347e7592012-03-20 17:18:21 -0400823/*
824 * SI RLC stuff
825 */
826struct si_rlc {
827 /* for power gating */
828 struct radeon_bo *save_restore_obj;
829 uint64_t save_restore_gpu_addr;
830 /* for clear state */
831 struct radeon_bo *clear_state_obj;
832 uint64_t clear_state_gpu_addr;
833};
834
Jerome Glisse69e130a2011-12-21 12:13:46 -0500835int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200836 struct radeon_ib *ib, struct radeon_vm *vm,
837 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200838void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100839void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200840int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
841 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842int radeon_ib_pool_init(struct radeon_device *rdev);
843void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200844int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400846bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
847 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200848void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
849int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
850int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
851void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
852void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200853void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200854void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
855int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200856void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200857void radeon_ring_lockup_update(struct radeon_ring *ring);
858bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200859unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
860 uint32_t **data);
861int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
862 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200863int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500864 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
865 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200866void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200867
868
Alex Deucher4d756582012-09-27 15:08:35 -0400869/* r600 async dma */
870void r600_dma_stop(struct radeon_device *rdev);
871int r600_dma_resume(struct radeon_device *rdev);
872void r600_dma_fini(struct radeon_device *rdev);
873
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500874void cayman_dma_stop(struct radeon_device *rdev);
875int cayman_dma_resume(struct radeon_device *rdev);
876void cayman_dma_fini(struct radeon_device *rdev);
877
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878/*
879 * CS.
880 */
881struct radeon_cs_reloc {
882 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100883 struct radeon_bo *robj;
884 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885 uint32_t handle;
886 uint32_t flags;
887};
888
889struct radeon_cs_chunk {
890 uint32_t chunk_id;
891 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500892 int kpage_idx[2];
893 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500895 void __user *user_ptr;
896 int last_copied_page;
897 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898};
899
900struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100901 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200902 struct radeon_device *rdev;
903 struct drm_file *filp;
904 /* chunks */
905 unsigned nchunks;
906 struct radeon_cs_chunk *chunks;
907 uint64_t *chunks_array;
908 /* IB */
909 unsigned idx;
910 /* relocations */
911 unsigned nrelocs;
912 struct radeon_cs_reloc *relocs;
913 struct radeon_cs_reloc **relocs_ptr;
914 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500915 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916 /* indices of various chunks */
917 int chunk_ib_idx;
918 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500919 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400920 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200921 struct radeon_ib ib;
922 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000924 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200925 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500926 u32 cs_flags;
927 u32 ring;
928 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200929};
930
Dave Airlie513bcb42009-09-23 16:56:27 +1000931extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700932extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000933
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934struct radeon_cs_packet {
935 unsigned idx;
936 unsigned type;
937 unsigned reg;
938 unsigned opcode;
939 int count;
940 unsigned one_reg_wr;
941};
942
943typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
944 struct radeon_cs_packet *pkt,
945 unsigned idx, unsigned reg);
946typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
947 struct radeon_cs_packet *pkt);
948
949
950/*
951 * AGP
952 */
953int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000954void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200955void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956void radeon_agp_fini(struct radeon_device *rdev);
957
958
959/*
960 * Writeback
961 */
962struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100963 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200964 volatile uint32_t *wb;
965 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400966 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400967 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200968};
969
Alex Deucher724c80e2010-08-27 18:25:25 -0400970#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400971#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400972#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500973#define RADEON_WB_CP1_RPTR_OFFSET 1280
974#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400975#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400976#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500977#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +0200978#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -0400979#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -0400980#define CIK_WB_CP1_WPTR_OFFSET 3328
981#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -0400982
Jerome Glissec93bb852009-07-13 21:04:08 +0200983/**
984 * struct radeon_pm - power management datas
985 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
986 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
987 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
988 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
989 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
990 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
991 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
992 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
993 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300994 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200995 * @needed_bandwidth: current bandwidth needs
996 *
997 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300998 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200999 * Equation between gpu/memory clock and available bandwidth is hw dependent
1000 * (type of memory, bus size, efficiency, ...)
1001 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001002
1003enum radeon_pm_method {
1004 PM_METHOD_PROFILE,
1005 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001006};
Alex Deucherce8f5372010-05-07 15:10:16 -04001007
1008enum radeon_dynpm_state {
1009 DYNPM_STATE_DISABLED,
1010 DYNPM_STATE_MINIMUM,
1011 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001012 DYNPM_STATE_ACTIVE,
1013 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001014};
1015enum radeon_dynpm_action {
1016 DYNPM_ACTION_NONE,
1017 DYNPM_ACTION_MINIMUM,
1018 DYNPM_ACTION_DOWNCLOCK,
1019 DYNPM_ACTION_UPCLOCK,
1020 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001021};
Alex Deucher56278a82009-12-28 13:58:44 -05001022
1023enum radeon_voltage_type {
1024 VOLTAGE_NONE = 0,
1025 VOLTAGE_GPIO,
1026 VOLTAGE_VDDC,
1027 VOLTAGE_SW
1028};
1029
Alex Deucher0ec0e742009-12-23 13:21:58 -05001030enum radeon_pm_state_type {
1031 POWER_STATE_TYPE_DEFAULT,
1032 POWER_STATE_TYPE_POWERSAVE,
1033 POWER_STATE_TYPE_BATTERY,
1034 POWER_STATE_TYPE_BALANCED,
1035 POWER_STATE_TYPE_PERFORMANCE,
1036};
1037
Alex Deucherce8f5372010-05-07 15:10:16 -04001038enum radeon_pm_profile_type {
1039 PM_PROFILE_DEFAULT,
1040 PM_PROFILE_AUTO,
1041 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001042 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001043 PM_PROFILE_HIGH,
1044};
1045
1046#define PM_PROFILE_DEFAULT_IDX 0
1047#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001048#define PM_PROFILE_MID_SH_IDX 2
1049#define PM_PROFILE_HIGH_SH_IDX 3
1050#define PM_PROFILE_LOW_MH_IDX 4
1051#define PM_PROFILE_MID_MH_IDX 5
1052#define PM_PROFILE_HIGH_MH_IDX 6
1053#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001054
1055struct radeon_pm_profile {
1056 int dpms_off_ps_idx;
1057 int dpms_on_ps_idx;
1058 int dpms_off_cm_idx;
1059 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001060};
1061
Alex Deucher21a81222010-07-02 12:58:16 -04001062enum radeon_int_thermal_type {
1063 THERMAL_TYPE_NONE,
1064 THERMAL_TYPE_RV6XX,
1065 THERMAL_TYPE_RV770,
1066 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001067 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001068 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001069 THERMAL_TYPE_SI,
Alex Deucher51150202012-12-18 22:07:14 -05001070 THERMAL_TYPE_CI,
Alex Deucher21a81222010-07-02 12:58:16 -04001071};
1072
Alex Deucher56278a82009-12-28 13:58:44 -05001073struct radeon_voltage {
1074 enum radeon_voltage_type type;
1075 /* gpio voltage */
1076 struct radeon_gpio_rec gpio;
1077 u32 delay; /* delay in usec from voltage drop to sclk change */
1078 bool active_high; /* voltage drop is active when bit is high */
1079 /* VDDC voltage */
1080 u8 vddc_id; /* index into vddc voltage table */
1081 u8 vddci_id; /* index into vddci voltage table */
1082 bool vddci_enabled;
1083 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001084 u16 voltage;
1085 /* evergreen+ vddci */
1086 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001087};
1088
Alex Deucherd7311172010-05-03 01:13:14 -04001089/* clock mode flags */
1090#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1091
Alex Deucher56278a82009-12-28 13:58:44 -05001092struct radeon_pm_clock_info {
1093 /* memory clock */
1094 u32 mclk;
1095 /* engine clock */
1096 u32 sclk;
1097 /* voltage info */
1098 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001099 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001100 u32 flags;
1101};
1102
Alex Deuchera48b9b42010-04-22 14:03:55 -04001103/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001104#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001105
Alex Deucher56278a82009-12-28 13:58:44 -05001106struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001107 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001108 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001109 /* number of valid clock modes in this power state */
1110 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001111 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001112 /* standardized state flags */
1113 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001114 u32 misc; /* vbios specific flags */
1115 u32 misc2; /* vbios specific flags */
1116 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001117};
1118
Rafał Miłecki27459322010-02-11 22:16:36 +00001119/*
1120 * Some modes are overclocked by very low value, accept them
1121 */
1122#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1123
Jerome Glissec93bb852009-07-13 21:04:08 +02001124struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001125 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001126 /* write locked while reprogramming mclk */
1127 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001128 u32 active_crtcs;
1129 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001130 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001131 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001132 fixed20_12 max_bandwidth;
1133 fixed20_12 igp_sideport_mclk;
1134 fixed20_12 igp_system_mclk;
1135 fixed20_12 igp_ht_link_clk;
1136 fixed20_12 igp_ht_link_width;
1137 fixed20_12 k8_bandwidth;
1138 fixed20_12 sideport_bandwidth;
1139 fixed20_12 ht_bandwidth;
1140 fixed20_12 core_bandwidth;
1141 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001142 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001143 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001144 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001145 /* number of valid power states */
1146 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001147 int current_power_state_index;
1148 int current_clock_mode_index;
1149 int requested_power_state_index;
1150 int requested_clock_mode_index;
1151 int default_power_state_index;
1152 u32 current_sclk;
1153 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001154 u16 current_vddc;
1155 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001156 u32 default_sclk;
1157 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001158 u16 default_vddc;
1159 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001160 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001161 /* selected pm method */
1162 enum radeon_pm_method pm_method;
1163 /* dynpm power management */
1164 struct delayed_work dynpm_idle_work;
1165 enum radeon_dynpm_state dynpm_state;
1166 enum radeon_dynpm_action dynpm_planned_action;
1167 unsigned long dynpm_action_timeout;
1168 bool dynpm_can_upclock;
1169 bool dynpm_can_downclock;
1170 /* profile-based power management */
1171 enum radeon_pm_profile_type profile;
1172 int profile_index;
1173 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001174 /* internal thermal controller on rv6xx+ */
1175 enum radeon_int_thermal_type int_thermal_type;
1176 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001177};
1178
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001179int radeon_pm_get_type_index(struct radeon_device *rdev,
1180 enum radeon_pm_state_type ps_type,
1181 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001182/*
1183 * UVD
1184 */
1185#define RADEON_MAX_UVD_HANDLES 10
1186#define RADEON_UVD_STACK_SIZE (1024*1024)
1187#define RADEON_UVD_HEAP_SIZE (1024*1024)
1188
1189struct radeon_uvd {
1190 struct radeon_bo *vcpu_bo;
1191 void *cpu_addr;
1192 uint64_t gpu_addr;
1193 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1194 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001195 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001196};
1197
1198int radeon_uvd_init(struct radeon_device *rdev);
1199void radeon_uvd_fini(struct radeon_device *rdev);
1200int radeon_uvd_suspend(struct radeon_device *rdev);
1201int radeon_uvd_resume(struct radeon_device *rdev);
1202int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1203 uint32_t handle, struct radeon_fence **fence);
1204int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1205 uint32_t handle, struct radeon_fence **fence);
1206void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1207void radeon_uvd_free_handles(struct radeon_device *rdev,
1208 struct drm_file *filp);
1209int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001210void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001211int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1212 unsigned vclk, unsigned dclk,
1213 unsigned vco_min, unsigned vco_max,
1214 unsigned fb_factor, unsigned fb_mask,
1215 unsigned pd_min, unsigned pd_max,
1216 unsigned pd_even,
1217 unsigned *optimal_fb_div,
1218 unsigned *optimal_vclk_div,
1219 unsigned *optimal_dclk_div);
1220int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1221 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001222
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001223struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001224 int channels;
1225 int rate;
1226 int bits_per_sample;
1227 u8 status_bits;
1228 u8 category_code;
1229};
1230
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001231/*
1232 * Benchmarking
1233 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001234void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001235
1236
1237/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001238 * Testing
1239 */
1240void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001241void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001242 struct radeon_ring *cpA,
1243 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001244void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001245
1246
1247/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001248 * Debugfs
1249 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001250struct radeon_debugfs {
1251 struct drm_info_list *files;
1252 unsigned num_files;
1253};
1254
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001255int radeon_debugfs_add_files(struct radeon_device *rdev,
1256 struct drm_info_list *files,
1257 unsigned nfiles);
1258int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001259
1260
1261/*
1262 * ASIC specific functions.
1263 */
1264struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001265 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001266 void (*fini)(struct radeon_device *rdev);
1267 int (*resume)(struct radeon_device *rdev);
1268 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001269 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001270 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001271 /* ioctl hw specific callback. Some hw might want to perform special
1272 * operation on specific ioctl. For instance on wait idle some hw
1273 * might want to perform and HDP flush through MMIO as it seems that
1274 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1275 * through ring.
1276 */
1277 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1278 /* check if 3D engine is idle */
1279 bool (*gui_idle)(struct radeon_device *rdev);
1280 /* wait for mc_idle */
1281 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001282 /* get the reference clock */
1283 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001284 /* get the gpu clock counter */
1285 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001286 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001287 struct {
1288 void (*tlb_flush)(struct radeon_device *rdev);
1289 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1290 } gart;
Christian König05b07142012-08-06 20:21:10 +02001291 struct {
1292 int (*init)(struct radeon_device *rdev);
1293 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001294
1295 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001296 void (*set_page)(struct radeon_device *rdev,
1297 struct radeon_ib *ib,
1298 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001299 uint64_t addr, unsigned count,
1300 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001301 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001302 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001303 struct {
1304 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001305 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001306 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001307 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001308 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001309 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001310 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1311 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1312 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001313 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001314 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucherf93bdef2013-01-29 14:10:56 -05001315
1316 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1317 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1318 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König4c87bc22011-10-19 19:02:21 +02001319 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001320 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001321 struct {
1322 int (*set)(struct radeon_device *rdev);
1323 int (*process)(struct radeon_device *rdev);
1324 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001325 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001326 struct {
1327 /* display watermarks */
1328 void (*bandwidth_update)(struct radeon_device *rdev);
1329 /* get frame count */
1330 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1331 /* wait for vblank */
1332 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001333 /* set backlight level */
1334 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001335 /* get backlight level */
1336 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001337 /* audio callbacks */
1338 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1339 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001340 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001341 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001342 struct {
1343 int (*blit)(struct radeon_device *rdev,
1344 uint64_t src_offset,
1345 uint64_t dst_offset,
1346 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001347 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001348 u32 blit_ring_index;
1349 int (*dma)(struct radeon_device *rdev,
1350 uint64_t src_offset,
1351 uint64_t dst_offset,
1352 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001353 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001354 u32 dma_ring_index;
1355 /* method used for bo copy */
1356 int (*copy)(struct radeon_device *rdev,
1357 uint64_t src_offset,
1358 uint64_t dst_offset,
1359 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001360 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001361 /* ring used for bo copies */
1362 u32 copy_ring_index;
1363 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001364 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001365 struct {
1366 int (*set_reg)(struct radeon_device *rdev, int reg,
1367 uint32_t tiling_flags, uint32_t pitch,
1368 uint32_t offset, uint32_t obj_size);
1369 void (*clear_reg)(struct radeon_device *rdev, int reg);
1370 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001371 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001372 struct {
1373 void (*init)(struct radeon_device *rdev);
1374 void (*fini)(struct radeon_device *rdev);
1375 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1376 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1377 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001378 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001379 struct {
1380 void (*misc)(struct radeon_device *rdev);
1381 void (*prepare)(struct radeon_device *rdev);
1382 void (*finish)(struct radeon_device *rdev);
1383 void (*init_profile)(struct radeon_device *rdev);
1384 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001385 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1386 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1387 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1388 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1389 int (*get_pcie_lanes)(struct radeon_device *rdev);
1390 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1391 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001392 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001393 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001394 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001395 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001396 struct {
1397 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1398 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1399 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1400 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001401};
1402
Jerome Glisse21f9a432009-09-11 15:55:33 +02001403/*
1404 * Asic structures
1405 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001406struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001407 const unsigned *reg_safe_bm;
1408 unsigned reg_safe_bm_size;
1409 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001410};
1411
Jerome Glisse21f9a432009-09-11 15:55:33 +02001412struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001413 const unsigned *reg_safe_bm;
1414 unsigned reg_safe_bm_size;
1415 u32 resync_scratch;
1416 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001417};
1418
1419struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001420 unsigned max_pipes;
1421 unsigned max_tile_pipes;
1422 unsigned max_simds;
1423 unsigned max_backends;
1424 unsigned max_gprs;
1425 unsigned max_threads;
1426 unsigned max_stack_entries;
1427 unsigned max_hw_contexts;
1428 unsigned max_gs_threads;
1429 unsigned sx_max_export_size;
1430 unsigned sx_max_export_pos_size;
1431 unsigned sx_max_export_smx_size;
1432 unsigned sq_num_cf_insts;
1433 unsigned tiling_nbanks;
1434 unsigned tiling_npipes;
1435 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001436 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001437 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001438};
1439
1440struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001441 unsigned max_pipes;
1442 unsigned max_tile_pipes;
1443 unsigned max_simds;
1444 unsigned max_backends;
1445 unsigned max_gprs;
1446 unsigned max_threads;
1447 unsigned max_stack_entries;
1448 unsigned max_hw_contexts;
1449 unsigned max_gs_threads;
1450 unsigned sx_max_export_size;
1451 unsigned sx_max_export_pos_size;
1452 unsigned sx_max_export_smx_size;
1453 unsigned sq_num_cf_insts;
1454 unsigned sx_num_of_sets;
1455 unsigned sc_prim_fifo_size;
1456 unsigned sc_hiz_tile_fifo_size;
1457 unsigned sc_earlyz_tile_fifo_fize;
1458 unsigned tiling_nbanks;
1459 unsigned tiling_npipes;
1460 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001461 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001462 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001463};
1464
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001465struct evergreen_asic {
1466 unsigned num_ses;
1467 unsigned max_pipes;
1468 unsigned max_tile_pipes;
1469 unsigned max_simds;
1470 unsigned max_backends;
1471 unsigned max_gprs;
1472 unsigned max_threads;
1473 unsigned max_stack_entries;
1474 unsigned max_hw_contexts;
1475 unsigned max_gs_threads;
1476 unsigned sx_max_export_size;
1477 unsigned sx_max_export_pos_size;
1478 unsigned sx_max_export_smx_size;
1479 unsigned sq_num_cf_insts;
1480 unsigned sx_num_of_sets;
1481 unsigned sc_prim_fifo_size;
1482 unsigned sc_hiz_tile_fifo_size;
1483 unsigned sc_earlyz_tile_fifo_size;
1484 unsigned tiling_nbanks;
1485 unsigned tiling_npipes;
1486 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001487 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001488 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001489};
1490
Alex Deucherfecf1d02011-03-02 20:07:29 -05001491struct cayman_asic {
1492 unsigned max_shader_engines;
1493 unsigned max_pipes_per_simd;
1494 unsigned max_tile_pipes;
1495 unsigned max_simds_per_se;
1496 unsigned max_backends_per_se;
1497 unsigned max_texture_channel_caches;
1498 unsigned max_gprs;
1499 unsigned max_threads;
1500 unsigned max_gs_threads;
1501 unsigned max_stack_entries;
1502 unsigned sx_num_of_sets;
1503 unsigned sx_max_export_size;
1504 unsigned sx_max_export_pos_size;
1505 unsigned sx_max_export_smx_size;
1506 unsigned max_hw_contexts;
1507 unsigned sq_num_cf_insts;
1508 unsigned sc_prim_fifo_size;
1509 unsigned sc_hiz_tile_fifo_size;
1510 unsigned sc_earlyz_tile_fifo_size;
1511
1512 unsigned num_shader_engines;
1513 unsigned num_shader_pipes_per_simd;
1514 unsigned num_tile_pipes;
1515 unsigned num_simds_per_se;
1516 unsigned num_backends_per_se;
1517 unsigned backend_disable_mask_per_asic;
1518 unsigned backend_map;
1519 unsigned num_texture_channel_caches;
1520 unsigned mem_max_burst_length_bytes;
1521 unsigned mem_row_size_in_kb;
1522 unsigned shader_engine_tile_size;
1523 unsigned num_gpus;
1524 unsigned multi_gpu_tile_size;
1525
1526 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001527};
1528
Alex Deucher0a96d722012-03-20 17:18:11 -04001529struct si_asic {
1530 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001531 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001532 unsigned max_cu_per_sh;
1533 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001534 unsigned max_backends_per_se;
1535 unsigned max_texture_channel_caches;
1536 unsigned max_gprs;
1537 unsigned max_gs_threads;
1538 unsigned max_hw_contexts;
1539 unsigned sc_prim_fifo_size_frontend;
1540 unsigned sc_prim_fifo_size_backend;
1541 unsigned sc_hiz_tile_fifo_size;
1542 unsigned sc_earlyz_tile_fifo_size;
1543
Alex Deucher0a96d722012-03-20 17:18:11 -04001544 unsigned num_tile_pipes;
1545 unsigned num_backends_per_se;
1546 unsigned backend_disable_mask_per_asic;
1547 unsigned backend_map;
1548 unsigned num_texture_channel_caches;
1549 unsigned mem_max_burst_length_bytes;
1550 unsigned mem_row_size_in_kb;
1551 unsigned shader_engine_tile_size;
1552 unsigned num_gpus;
1553 unsigned multi_gpu_tile_size;
1554
1555 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001556 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001557};
1558
Alex Deucher8cc1a532013-04-09 12:41:24 -04001559struct cik_asic {
1560 unsigned max_shader_engines;
1561 unsigned max_tile_pipes;
1562 unsigned max_cu_per_sh;
1563 unsigned max_sh_per_se;
1564 unsigned max_backends_per_se;
1565 unsigned max_texture_channel_caches;
1566 unsigned max_gprs;
1567 unsigned max_gs_threads;
1568 unsigned max_hw_contexts;
1569 unsigned sc_prim_fifo_size_frontend;
1570 unsigned sc_prim_fifo_size_backend;
1571 unsigned sc_hiz_tile_fifo_size;
1572 unsigned sc_earlyz_tile_fifo_size;
1573
1574 unsigned num_tile_pipes;
1575 unsigned num_backends_per_se;
1576 unsigned backend_disable_mask_per_asic;
1577 unsigned backend_map;
1578 unsigned num_texture_channel_caches;
1579 unsigned mem_max_burst_length_bytes;
1580 unsigned mem_row_size_in_kb;
1581 unsigned shader_engine_tile_size;
1582 unsigned num_gpus;
1583 unsigned multi_gpu_tile_size;
1584
1585 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001586 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001587};
1588
Jerome Glisse068a1172009-06-17 13:28:30 +02001589union radeon_asic_config {
1590 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001591 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001592 struct r600_asic r600;
1593 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001594 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001595 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001596 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001597 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001598};
1599
Daniel Vetter0a10c852010-03-11 21:19:14 +00001600/*
1601 * asic initizalization from radeon_asic.c
1602 */
1603void radeon_agp_disable(struct radeon_device *rdev);
1604int radeon_asic_init(struct radeon_device *rdev);
1605
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001606
1607/*
1608 * IOCTL.
1609 */
1610int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1611 struct drm_file *filp);
1612int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1613 struct drm_file *filp);
1614int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1615 struct drm_file *file_priv);
1616int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1617 struct drm_file *file_priv);
1618int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1619 struct drm_file *file_priv);
1620int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1621 struct drm_file *file_priv);
1622int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1623 struct drm_file *filp);
1624int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1625 struct drm_file *filp);
1626int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1627 struct drm_file *filp);
1628int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1629 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001630int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1631 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001632int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001633int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1634 struct drm_file *filp);
1635int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1636 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001637
Alex Deucher16cdf042011-10-28 10:30:02 -04001638/* VRAM scratch page for HDP bug, default vram page */
1639struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001640 struct radeon_bo *robj;
1641 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001642 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001643};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001644
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001645/*
1646 * ACPI
1647 */
1648struct radeon_atif_notification_cfg {
1649 bool enabled;
1650 int command_code;
1651};
1652
1653struct radeon_atif_notifications {
1654 bool display_switch;
1655 bool expansion_mode_change;
1656 bool thermal_state;
1657 bool forced_power_state;
1658 bool system_power_state;
1659 bool display_conf_change;
1660 bool px_gfx_switch;
1661 bool brightness_change;
1662 bool dgpu_display_event;
1663};
1664
1665struct radeon_atif_functions {
1666 bool system_params;
1667 bool sbios_requests;
1668 bool select_active_disp;
1669 bool lid_state;
1670 bool get_tv_standard;
1671 bool set_tv_standard;
1672 bool get_panel_expansion_mode;
1673 bool set_panel_expansion_mode;
1674 bool temperature_change;
1675 bool graphics_device_types;
1676};
1677
1678struct radeon_atif {
1679 struct radeon_atif_notifications notifications;
1680 struct radeon_atif_functions functions;
1681 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001682 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001683};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001684
Alex Deuchere3a15922012-08-16 11:13:43 -04001685struct radeon_atcs_functions {
1686 bool get_ext_state;
1687 bool pcie_perf_req;
1688 bool pcie_dev_rdy;
1689 bool pcie_bus_width;
1690};
1691
1692struct radeon_atcs {
1693 struct radeon_atcs_functions functions;
1694};
1695
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001696/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001697 * Core structure, functions and helpers.
1698 */
1699typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1700typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1701
1702struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001703 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001704 struct drm_device *ddev;
1705 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001706 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001707 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001708 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001709 enum radeon_family family;
1710 unsigned long flags;
1711 int usec_timeout;
1712 enum radeon_pll_errata pll_errata;
1713 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001714 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001715 int disp_priority;
1716 /* BIOS */
1717 uint8_t *bios;
1718 bool is_atom_bios;
1719 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001720 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001721 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001722 resource_size_t rmmio_base;
1723 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001724 /* protects concurrent MM_INDEX/DATA based register access */
1725 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001726 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001727 radeon_rreg_t mc_rreg;
1728 radeon_wreg_t mc_wreg;
1729 radeon_rreg_t pll_rreg;
1730 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001731 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001732 radeon_rreg_t pciep_rreg;
1733 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001734 /* io port */
1735 void __iomem *rio_mem;
1736 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001737 struct radeon_clock clock;
1738 struct radeon_mc mc;
1739 struct radeon_gart gart;
1740 struct radeon_mode_info mode_info;
1741 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05001742 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001743 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001744 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001745 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001746 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001747 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001748 bool ib_pool_ready;
1749 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001750 struct radeon_irq irq;
1751 struct radeon_asic *asic;
1752 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001753 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001754 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001755 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001756 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001757 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001758 bool shutdown;
1759 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001760 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001761 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001762 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001763 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001764 const struct firmware *me_fw; /* all family ME firmware */
1765 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001766 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001767 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001768 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02001769 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05001770 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04001771 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001772 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001773 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001774 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001775 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001776 struct si_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04001777 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001778 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001779 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04001780 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001781 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001782 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001783 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04001784 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02001785 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001786 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001787 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001788 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001789 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001790 /* i2c buses */
1791 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001792 /* debugfs */
1793 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1794 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001795 /* virtual memory */
1796 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001797 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001798 /* ACPI interface */
1799 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001800 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001801};
1802
1803int radeon_device_init(struct radeon_device *rdev,
1804 struct drm_device *ddev,
1805 struct pci_dev *pdev,
1806 uint32_t flags);
1807void radeon_device_fini(struct radeon_device *rdev);
1808int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1809
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001810uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1811 bool always_indirect);
1812void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1813 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001814u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1815void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001816
Alex Deucher75efdee2013-03-04 12:47:46 -05001817u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
1818void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
1819
Jerome Glisse4c788672009-11-20 14:29:23 +01001820/*
1821 * Cast helper
1822 */
1823#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001824
1825/*
1826 * Registers read & write functions.
1827 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001828#define RREG8(reg) readb((rdev->rmmio) + (reg))
1829#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1830#define RREG16(reg) readw((rdev->rmmio) + (reg))
1831#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001832#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1833#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1834#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1835#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1836#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001837#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1838#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1839#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1840#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1841#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1842#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001843#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1844#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04001845#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
1846#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04001847#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
1848#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04001849#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
1850#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04001851#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
1852#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001853#define WREG32_P(reg, val, mask) \
1854 do { \
1855 uint32_t tmp_ = RREG32(reg); \
1856 tmp_ &= (mask); \
1857 tmp_ |= ((val) & ~(mask)); \
1858 WREG32(reg, tmp_); \
1859 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02001860#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1861#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001862#define WREG32_PLL_P(reg, val, mask) \
1863 do { \
1864 uint32_t tmp_ = RREG32_PLL(reg); \
1865 tmp_ &= (mask); \
1866 tmp_ |= ((val) & ~(mask)); \
1867 WREG32_PLL(reg, tmp_); \
1868 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001869#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001870#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1871#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001872
Alex Deucher75efdee2013-03-04 12:47:46 -05001873#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
1874#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
1875
Dave Airliede1b2892009-08-12 18:43:14 +10001876/*
1877 * Indirect registers accessor
1878 */
1879static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1880{
1881 uint32_t r;
1882
1883 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1884 r = RREG32(RADEON_PCIE_DATA);
1885 return r;
1886}
1887
1888static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1889{
1890 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1891 WREG32(RADEON_PCIE_DATA, (v));
1892}
1893
Alex Deucher1d5d0c32012-04-20 12:39:49 -04001894static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
1895{
1896 u32 r;
1897
1898 WREG32(TN_SMC_IND_INDEX_0, (reg));
1899 r = RREG32(TN_SMC_IND_DATA_0);
1900 return r;
1901}
1902
1903static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1904{
1905 WREG32(TN_SMC_IND_INDEX_0, (reg));
1906 WREG32(TN_SMC_IND_DATA_0, (v));
1907}
1908
Alex Deucherff82bbc2013-04-12 11:27:20 -04001909static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
1910{
1911 u32 r;
1912
1913 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
1914 r = RREG32(R600_RCU_DATA);
1915 return r;
1916}
1917
1918static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1919{
1920 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
1921 WREG32(R600_RCU_DATA, (v));
1922}
1923
Alex Deucher46f95642013-04-12 11:49:51 -04001924static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
1925{
1926 u32 r;
1927
1928 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
1929 r = RREG32(EVERGREEN_CG_IND_DATA);
1930 return r;
1931}
1932
1933static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1934{
1935 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
1936 WREG32(EVERGREEN_CG_IND_DATA, (v));
1937}
1938
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001939void r100_pll_errata_after_index(struct radeon_device *rdev);
1940
1941
1942/*
1943 * ASICs helpers.
1944 */
Dave Airlieb995e432009-07-14 02:02:32 +10001945#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1946 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001947#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1948 (rdev->family == CHIP_RV200) || \
1949 (rdev->family == CHIP_RS100) || \
1950 (rdev->family == CHIP_RS200) || \
1951 (rdev->family == CHIP_RV250) || \
1952 (rdev->family == CHIP_RV280) || \
1953 (rdev->family == CHIP_RS300))
1954#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1955 (rdev->family == CHIP_RV350) || \
1956 (rdev->family == CHIP_R350) || \
1957 (rdev->family == CHIP_RV380) || \
1958 (rdev->family == CHIP_R420) || \
1959 (rdev->family == CHIP_R423) || \
1960 (rdev->family == CHIP_RV410) || \
1961 (rdev->family == CHIP_RS400) || \
1962 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001963#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1964 (rdev->ddev->pdev->device == 0x9443) || \
1965 (rdev->ddev->pdev->device == 0x944B) || \
1966 (rdev->ddev->pdev->device == 0x9506) || \
1967 (rdev->ddev->pdev->device == 0x9509) || \
1968 (rdev->ddev->pdev->device == 0x950F) || \
1969 (rdev->ddev->pdev->device == 0x689C) || \
1970 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001971#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001972#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1973 (rdev->family == CHIP_RS690) || \
1974 (rdev->family == CHIP_RS740) || \
1975 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001976#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1977#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001978#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001979#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1980 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001981#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001982#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1983#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1984 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05001985#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04001986#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04001987#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001988
1989/*
1990 * BIOS helpers.
1991 */
1992#define RBIOS8(i) (rdev->bios[i])
1993#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1994#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1995
1996int radeon_combios_init(struct radeon_device *rdev);
1997void radeon_combios_fini(struct radeon_device *rdev);
1998int radeon_atombios_init(struct radeon_device *rdev);
1999void radeon_atombios_fini(struct radeon_device *rdev);
2000
2001
2002/*
2003 * RING helpers.
2004 */
Andi Kleence580fa2011-10-13 16:08:47 -07002005#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002006static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002007{
Christian Könige32eb502011-10-23 12:56:27 +02002008 ring->ring[ring->wptr++] = v;
2009 ring->wptr &= ring->ptr_mask;
2010 ring->count_dw--;
2011 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002012}
Andi Kleence580fa2011-10-13 16:08:47 -07002013#else
2014/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002015void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002016#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002017
2018/*
2019 * ASICs macro.
2020 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002021#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002022#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2023#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2024#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01002025#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002026#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002027#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002028#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2029#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002030#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2031#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002032#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05002033#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
2034#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
2035#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02002036#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05002037#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02002038#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04002039#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherf93bdef2013-01-29 14:10:56 -05002040#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
2041#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
2042#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002043#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2044#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002045#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002046#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002047#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002048#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2049#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02002050#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
2051#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002052#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2053#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2054#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2055#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2056#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2057#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002058#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2059#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2060#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2061#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2062#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2063#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2064#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002065#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002066#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002067#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2068#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002069#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002070#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2071#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2072#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2073#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002074#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002075#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2076#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2077#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2078#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2079#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002080#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2081#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2082#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2083#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2084#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002085#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002086#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002087
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002088/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002089/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002090extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002091extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002092extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002093extern int radeon_modeset_init(struct radeon_device *rdev);
2094extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002095extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002096extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002097extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002098extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002099extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002100extern void radeon_wb_fini(struct radeon_device *rdev);
2101extern int radeon_wb_init(struct radeon_device *rdev);
2102extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002103extern void radeon_surface_init(struct radeon_device *rdev);
2104extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002105extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002106extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002107extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002108extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002109extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2110extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002111extern int radeon_resume_kms(struct drm_device *dev);
2112extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002113extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002114extern void radeon_program_register_sequence(struct radeon_device *rdev,
2115 const u32 *registers,
2116 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002117
Daniel Vetter3574dda2011-02-18 17:59:19 +01002118/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002119 * vm
2120 */
2121int radeon_vm_manager_init(struct radeon_device *rdev);
2122void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002123void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002124void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002125int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002126void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002127struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2128 struct radeon_vm *vm, int ring);
2129void radeon_vm_fence(struct radeon_device *rdev,
2130 struct radeon_vm *vm,
2131 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002132uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002133int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2134 struct radeon_vm *vm,
2135 struct radeon_bo *bo,
2136 struct ttm_mem_reg *mem);
2137void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2138 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002139struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2140 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002141struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2142 struct radeon_vm *vm,
2143 struct radeon_bo *bo);
2144int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2145 struct radeon_bo_va *bo_va,
2146 uint64_t offset,
2147 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002148int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002149 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002150
Alex Deucherf122c612012-03-30 08:59:57 -04002151/* audio */
2152void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002153
2154/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002155 * R600 vram scratch functions
2156 */
2157int r600_vram_scratch_init(struct radeon_device *rdev);
2158void r600_vram_scratch_fini(struct radeon_device *rdev);
2159
2160/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002161 * r600 cs checking helper
2162 */
2163unsigned r600_mip_minify(unsigned size, unsigned level);
2164bool r600_fmt_is_valid_color(u32 format);
2165bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2166int r600_fmt_get_blocksize(u32 format);
2167int r600_fmt_get_nblocksx(u32 format, u32 w);
2168int r600_fmt_get_nblocksy(u32 format, u32 h);
2169
2170/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002171 * r600 functions used by radeon_encoder.c
2172 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002173struct radeon_hdmi_acr {
2174 u32 clock;
2175
2176 int n_32khz;
2177 int cts_32khz;
2178
2179 int n_44_1khz;
2180 int cts_44_1khz;
2181
2182 int n_48khz;
2183 int cts_48khz;
2184
2185};
2186
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002187extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2188
Alex Deucher416a2bd2012-05-31 19:00:25 -04002189extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2190 u32 tiling_pipe_num,
2191 u32 max_rb_num,
2192 u32 total_max_rb_num,
2193 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002194
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002195/*
2196 * evergreen functions used by radeon_encoder.c
2197 */
2198
Alex Deucher0af62b02011-01-06 21:19:31 -05002199extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002200extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002201
Alex Deucherc4917072012-07-31 17:14:35 -04002202/* radeon_acpi.c */
2203#if defined(CONFIG_ACPI)
2204extern int radeon_acpi_init(struct radeon_device *rdev);
2205extern void radeon_acpi_fini(struct radeon_device *rdev);
2206#else
2207static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2208static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2209#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002210
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002211int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2212 struct radeon_cs_packet *pkt,
2213 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002214bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002215void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2216 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002217int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2218 struct radeon_cs_reloc **cs_reloc,
2219 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002220int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2221 uint32_t *vline_start_end,
2222 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002223
Jerome Glisse4c788672009-11-20 14:29:23 +01002224#include "radeon_object.h"
2225
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002226#endif