Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
| 29 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 30 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 31 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 32 | #include "intel_drv.h" |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 33 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 34 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 35 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 37 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 38 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 39 | static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj); |
| 40 | static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 41 | static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj, |
| 42 | unsigned alignment, |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 43 | bool map_and_fenceable, |
| 44 | bool nonblocking); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 45 | static int i915_gem_phys_pwrite(struct drm_device *dev, |
| 46 | struct drm_i915_gem_object *obj, |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 47 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 48 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 49 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 50 | static void i915_gem_write_fence(struct drm_device *dev, int reg, |
| 51 | struct drm_i915_gem_object *obj); |
| 52 | static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj, |
| 53 | struct drm_i915_fence_reg *fence, |
| 54 | bool enable); |
| 55 | |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 56 | static int i915_gem_inactive_shrink(struct shrinker *shrinker, |
Ying Han | 1495f23 | 2011-05-24 17:12:27 -0700 | [diff] [blame] | 57 | struct shrink_control *sc); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 58 | static long i915_gem_purge(struct drm_i915_private *dev_priv, long target); |
| 59 | static void i915_gem_shrink_all(struct drm_i915_private *dev_priv); |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 60 | static void i915_gem_object_truncate(struct drm_i915_gem_object *obj); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 61 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 62 | static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj) |
| 63 | { |
| 64 | if (obj->tiling_mode) |
| 65 | i915_gem_release_mmap(obj); |
| 66 | |
| 67 | /* As we do not have an associated fence register, we will force |
| 68 | * a tiling change if we ever need to acquire one. |
| 69 | */ |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 70 | obj->fence_dirty = false; |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 71 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 72 | } |
| 73 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 74 | /* some bookkeeping */ |
| 75 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 76 | size_t size) |
| 77 | { |
| 78 | dev_priv->mm.object_count++; |
| 79 | dev_priv->mm.object_memory += size; |
| 80 | } |
| 81 | |
| 82 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 83 | size_t size) |
| 84 | { |
| 85 | dev_priv->mm.object_count--; |
| 86 | dev_priv->mm.object_memory -= size; |
| 87 | } |
| 88 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 89 | static int |
| 90 | i915_gem_wait_for_error(struct drm_device *dev) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 91 | { |
| 92 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 93 | struct completion *x = &dev_priv->error_completion; |
| 94 | unsigned long flags; |
| 95 | int ret; |
| 96 | |
| 97 | if (!atomic_read(&dev_priv->mm.wedged)) |
| 98 | return 0; |
| 99 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 100 | /* |
| 101 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 102 | * userspace. If it takes that long something really bad is going on and |
| 103 | * we should simply try to bail out and fail as gracefully as possible. |
| 104 | */ |
| 105 | ret = wait_for_completion_interruptible_timeout(x, 10*HZ); |
| 106 | if (ret == 0) { |
| 107 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 108 | return -EIO; |
| 109 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 110 | return ret; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 111 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 112 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 113 | if (atomic_read(&dev_priv->mm.wedged)) { |
| 114 | /* GPU is hung, bump the completion count to account for |
| 115 | * the token we just consumed so that we never hit zero and |
| 116 | * end up waiting upon a subsequent completion event that |
| 117 | * will never happen. |
| 118 | */ |
| 119 | spin_lock_irqsave(&x->wait.lock, flags); |
| 120 | x->done++; |
| 121 | spin_unlock_irqrestore(&x->wait.lock, flags); |
| 122 | } |
| 123 | return 0; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 124 | } |
| 125 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 126 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 127 | { |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 128 | int ret; |
| 129 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 130 | ret = i915_gem_wait_for_error(dev); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 131 | if (ret) |
| 132 | return ret; |
| 133 | |
| 134 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 135 | if (ret) |
| 136 | return ret; |
| 137 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 138 | WARN_ON(i915_verify_lists(dev)); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 139 | return 0; |
| 140 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 141 | |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 142 | static inline bool |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 143 | i915_gem_object_is_inactive(struct drm_i915_gem_object *obj) |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 144 | { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 145 | return obj->gtt_space && !obj->active; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 146 | } |
| 147 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 148 | int |
| 149 | i915_gem_init_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 150 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 151 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 152 | struct drm_i915_gem_init *args = data; |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 153 | |
Daniel Vetter | 7bb6fb8 | 2012-04-24 08:22:52 +0200 | [diff] [blame] | 154 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 155 | return -ENODEV; |
| 156 | |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 157 | if (args->gtt_start >= args->gtt_end || |
| 158 | (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1)) |
| 159 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 160 | |
Daniel Vetter | f534bc0 | 2012-03-26 22:37:04 +0200 | [diff] [blame] | 161 | /* GEM with user mode setting was never supported on ilk and later. */ |
| 162 | if (INTEL_INFO(dev)->gen >= 5) |
| 163 | return -ENODEV; |
| 164 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 165 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 166 | i915_gem_init_global_gtt(dev, args->gtt_start, |
| 167 | args->gtt_end, args->gtt_end); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 168 | mutex_unlock(&dev->struct_mutex); |
| 169 | |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 170 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 171 | } |
| 172 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 173 | int |
| 174 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 175 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 176 | { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 177 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 178 | struct drm_i915_gem_get_aperture *args = data; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 179 | struct drm_i915_gem_object *obj; |
| 180 | size_t pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 181 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 182 | pinned = 0; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 183 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 184 | list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 185 | if (obj->pin_count) |
| 186 | pinned += obj->gtt_space->size; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 187 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 188 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 189 | args->aper_size = dev_priv->mm.gtt_total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 190 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 191 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 192 | return 0; |
| 193 | } |
| 194 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 195 | static int |
| 196 | i915_gem_create(struct drm_file *file, |
| 197 | struct drm_device *dev, |
| 198 | uint64_t size, |
| 199 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 200 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 201 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 202 | int ret; |
| 203 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 204 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 205 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 206 | if (size == 0) |
| 207 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 208 | |
| 209 | /* Allocate the new object */ |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 210 | obj = i915_gem_alloc_object(dev, size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 211 | if (obj == NULL) |
| 212 | return -ENOMEM; |
| 213 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 214 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 1dfd975 | 2010-09-06 14:44:14 +0100 | [diff] [blame] | 215 | if (ret) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 216 | drm_gem_object_release(&obj->base); |
| 217 | i915_gem_info_remove_obj(dev->dev_private, obj->base.size); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 218 | kfree(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 219 | return ret; |
Chris Wilson | 1dfd975 | 2010-09-06 14:44:14 +0100 | [diff] [blame] | 220 | } |
| 221 | |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 222 | /* drop reference from allocate - handle holds it now */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 223 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 224 | trace_i915_gem_object_create(obj); |
| 225 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 226 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 227 | return 0; |
| 228 | } |
| 229 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 230 | int |
| 231 | i915_gem_dumb_create(struct drm_file *file, |
| 232 | struct drm_device *dev, |
| 233 | struct drm_mode_create_dumb *args) |
| 234 | { |
| 235 | /* have to work out size/pitch and return them */ |
Chris Wilson | ed0291f | 2011-03-19 08:21:45 +0000 | [diff] [blame] | 236 | args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 237 | args->size = args->pitch * args->height; |
| 238 | return i915_gem_create(file, dev, |
| 239 | args->size, &args->handle); |
| 240 | } |
| 241 | |
| 242 | int i915_gem_dumb_destroy(struct drm_file *file, |
| 243 | struct drm_device *dev, |
| 244 | uint32_t handle) |
| 245 | { |
| 246 | return drm_gem_handle_delete(file, handle); |
| 247 | } |
| 248 | |
| 249 | /** |
| 250 | * Creates a new mm object and returns a handle to it. |
| 251 | */ |
| 252 | int |
| 253 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 254 | struct drm_file *file) |
| 255 | { |
| 256 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 257 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 258 | return i915_gem_create(file, dev, |
| 259 | args->size, &args->handle); |
| 260 | } |
| 261 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 262 | static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj) |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 263 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 264 | drm_i915_private_t *dev_priv = obj->base.dev->dev_private; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 265 | |
| 266 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 267 | obj->tiling_mode != I915_TILING_NONE; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 268 | } |
| 269 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 270 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 271 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 272 | const char *gpu_vaddr, int gpu_offset, |
| 273 | int length) |
| 274 | { |
| 275 | int ret, cpu_offset = 0; |
| 276 | |
| 277 | while (length > 0) { |
| 278 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 279 | int this_length = min(cacheline_end - gpu_offset, length); |
| 280 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 281 | |
| 282 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 283 | gpu_vaddr + swizzled_gpu_offset, |
| 284 | this_length); |
| 285 | if (ret) |
| 286 | return ret + length; |
| 287 | |
| 288 | cpu_offset += this_length; |
| 289 | gpu_offset += this_length; |
| 290 | length -= this_length; |
| 291 | } |
| 292 | |
| 293 | return 0; |
| 294 | } |
| 295 | |
| 296 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 297 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 298 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 299 | int length) |
| 300 | { |
| 301 | int ret, cpu_offset = 0; |
| 302 | |
| 303 | while (length > 0) { |
| 304 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 305 | int this_length = min(cacheline_end - gpu_offset, length); |
| 306 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 307 | |
| 308 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 309 | cpu_vaddr + cpu_offset, |
| 310 | this_length); |
| 311 | if (ret) |
| 312 | return ret + length; |
| 313 | |
| 314 | cpu_offset += this_length; |
| 315 | gpu_offset += this_length; |
| 316 | length -= this_length; |
| 317 | } |
| 318 | |
| 319 | return 0; |
| 320 | } |
| 321 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 322 | /* Per-page copy function for the shmem pread fastpath. |
| 323 | * Flushes invalid cachelines before reading the target if |
| 324 | * needs_clflush is set. */ |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 325 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 326 | shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length, |
| 327 | char __user *user_data, |
| 328 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 329 | { |
| 330 | char *vaddr; |
| 331 | int ret; |
| 332 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 333 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 334 | return -EINVAL; |
| 335 | |
| 336 | vaddr = kmap_atomic(page); |
| 337 | if (needs_clflush) |
| 338 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 339 | page_length); |
| 340 | ret = __copy_to_user_inatomic(user_data, |
| 341 | vaddr + shmem_page_offset, |
| 342 | page_length); |
| 343 | kunmap_atomic(vaddr); |
| 344 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 345 | return ret ? -EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 346 | } |
| 347 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 348 | static void |
| 349 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 350 | bool swizzled) |
| 351 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 352 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 353 | unsigned long start = (unsigned long) addr; |
| 354 | unsigned long end = (unsigned long) addr + length; |
| 355 | |
| 356 | /* For swizzling simply ensure that we always flush both |
| 357 | * channels. Lame, but simple and it works. Swizzled |
| 358 | * pwrite/pread is far from a hotpath - current userspace |
| 359 | * doesn't use it at all. */ |
| 360 | start = round_down(start, 128); |
| 361 | end = round_up(end, 128); |
| 362 | |
| 363 | drm_clflush_virt_range((void *)start, end - start); |
| 364 | } else { |
| 365 | drm_clflush_virt_range(addr, length); |
| 366 | } |
| 367 | |
| 368 | } |
| 369 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 370 | /* Only difference to the fast-path function is that this can handle bit17 |
| 371 | * and uses non-atomic copy and kmap functions. */ |
| 372 | static int |
| 373 | shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length, |
| 374 | char __user *user_data, |
| 375 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 376 | { |
| 377 | char *vaddr; |
| 378 | int ret; |
| 379 | |
| 380 | vaddr = kmap(page); |
| 381 | if (needs_clflush) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 382 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 383 | page_length, |
| 384 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 385 | |
| 386 | if (page_do_bit17_swizzling) |
| 387 | ret = __copy_to_user_swizzled(user_data, |
| 388 | vaddr, shmem_page_offset, |
| 389 | page_length); |
| 390 | else |
| 391 | ret = __copy_to_user(user_data, |
| 392 | vaddr + shmem_page_offset, |
| 393 | page_length); |
| 394 | kunmap(page); |
| 395 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 396 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 397 | } |
| 398 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 399 | static int |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 400 | i915_gem_shmem_pread(struct drm_device *dev, |
| 401 | struct drm_i915_gem_object *obj, |
| 402 | struct drm_i915_gem_pread *args, |
| 403 | struct drm_file *file) |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 404 | { |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 405 | char __user *user_data; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 406 | ssize_t remain; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 407 | loff_t offset; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 408 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 409 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 410 | int prefaulted = 0; |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 411 | int needs_clflush = 0; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 412 | struct scatterlist *sg; |
| 413 | int i; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 414 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 415 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 416 | remain = args->size; |
| 417 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 418 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 419 | |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 420 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) { |
| 421 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 422 | * read domain and manually flush cachelines (if required). This |
| 423 | * optimizes for the case when the gpu will dirty the data |
| 424 | * anyway again before the next pread happens. */ |
| 425 | if (obj->cache_level == I915_CACHE_NONE) |
| 426 | needs_clflush = 1; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 427 | if (obj->gtt_space) { |
| 428 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 429 | if (ret) |
| 430 | return ret; |
| 431 | } |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 432 | } |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 433 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 434 | ret = i915_gem_object_get_pages(obj); |
| 435 | if (ret) |
| 436 | return ret; |
| 437 | |
| 438 | i915_gem_object_pin_pages(obj); |
| 439 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 440 | offset = args->offset; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 441 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 442 | for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) { |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 443 | struct page *page; |
| 444 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 445 | if (i < offset >> PAGE_SHIFT) |
| 446 | continue; |
| 447 | |
| 448 | if (remain <= 0) |
| 449 | break; |
| 450 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 451 | /* Operation in this page |
| 452 | * |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 453 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 454 | * page_length = bytes to copy for this page |
| 455 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 456 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 457 | page_length = remain; |
| 458 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 459 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 460 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 461 | page = sg_page(sg); |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 462 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 463 | (page_to_phys(page) & (1 << 17)) != 0; |
| 464 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 465 | ret = shmem_pread_fast(page, shmem_page_offset, page_length, |
| 466 | user_data, page_do_bit17_swizzling, |
| 467 | needs_clflush); |
| 468 | if (ret == 0) |
| 469 | goto next_page; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 470 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 471 | mutex_unlock(&dev->struct_mutex); |
| 472 | |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 473 | if (!prefaulted) { |
Daniel Vetter | f56f821 | 2012-03-25 19:47:41 +0200 | [diff] [blame] | 474 | ret = fault_in_multipages_writeable(user_data, remain); |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 475 | /* Userspace is tricking us, but we've already clobbered |
| 476 | * its pages with the prefault and promised to write the |
| 477 | * data up to the first fault. Hence ignore any errors |
| 478 | * and just continue. */ |
| 479 | (void)ret; |
| 480 | prefaulted = 1; |
| 481 | } |
| 482 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 483 | ret = shmem_pread_slow(page, shmem_page_offset, page_length, |
| 484 | user_data, page_do_bit17_swizzling, |
| 485 | needs_clflush); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 486 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 487 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 488 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 489 | next_page: |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 490 | mark_page_accessed(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 491 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 492 | if (ret) |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 493 | goto out; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 494 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 495 | remain -= page_length; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 496 | user_data += page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 497 | offset += page_length; |
| 498 | } |
| 499 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 500 | out: |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 501 | i915_gem_object_unpin_pages(obj); |
| 502 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 503 | return ret; |
| 504 | } |
| 505 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 506 | /** |
| 507 | * Reads data from the object referenced by handle. |
| 508 | * |
| 509 | * On error, the contents of *data are undefined. |
| 510 | */ |
| 511 | int |
| 512 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 513 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 514 | { |
| 515 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 516 | struct drm_i915_gem_object *obj; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 517 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 518 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 519 | if (args->size == 0) |
| 520 | return 0; |
| 521 | |
| 522 | if (!access_ok(VERIFY_WRITE, |
| 523 | (char __user *)(uintptr_t)args->data_ptr, |
| 524 | args->size)) |
| 525 | return -EFAULT; |
| 526 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 527 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 528 | if (ret) |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 529 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 530 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 531 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 532 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 533 | ret = -ENOENT; |
| 534 | goto unlock; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 535 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 536 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 537 | /* Bounds check source. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 538 | if (args->offset > obj->base.size || |
| 539 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 540 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 541 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 542 | } |
| 543 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 544 | /* prime objects have no backing filp to GEM pread/pwrite |
| 545 | * pages from. |
| 546 | */ |
| 547 | if (!obj->base.filp) { |
| 548 | ret = -EINVAL; |
| 549 | goto out; |
| 550 | } |
| 551 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 552 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 553 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 554 | ret = i915_gem_shmem_pread(dev, obj, args, file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 555 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 556 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 557 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 558 | unlock: |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 559 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 560 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 561 | } |
| 562 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 563 | /* This is the fast write path which cannot handle |
| 564 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 565 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 566 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 567 | static inline int |
| 568 | fast_user_write(struct io_mapping *mapping, |
| 569 | loff_t page_base, int page_offset, |
| 570 | char __user *user_data, |
| 571 | int length) |
| 572 | { |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 573 | void __iomem *vaddr_atomic; |
| 574 | void *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 575 | unsigned long unwritten; |
| 576 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 577 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 578 | /* We can use the cpu mem copy function because this is X86. */ |
| 579 | vaddr = (void __force*)vaddr_atomic + page_offset; |
| 580 | unwritten = __copy_from_user_inatomic_nocache(vaddr, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 581 | user_data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 582 | io_mapping_unmap_atomic(vaddr_atomic); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 583 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 584 | } |
| 585 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 586 | /** |
| 587 | * This is the fast pwrite path, where we copy the data directly from the |
| 588 | * user into the GTT, uncached. |
| 589 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 590 | static int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 591 | i915_gem_gtt_pwrite_fast(struct drm_device *dev, |
| 592 | struct drm_i915_gem_object *obj, |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 593 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 594 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 595 | { |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 596 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 597 | ssize_t remain; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 598 | loff_t offset, page_base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 599 | char __user *user_data; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 600 | int page_offset, page_length, ret; |
| 601 | |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 602 | ret = i915_gem_object_pin(obj, 0, true, true); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 603 | if (ret) |
| 604 | goto out; |
| 605 | |
| 606 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 607 | if (ret) |
| 608 | goto out_unpin; |
| 609 | |
| 610 | ret = i915_gem_object_put_fence(obj); |
| 611 | if (ret) |
| 612 | goto out_unpin; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 613 | |
| 614 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 615 | remain = args->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 616 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 617 | offset = obj->gtt_offset + args->offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 618 | |
| 619 | while (remain > 0) { |
| 620 | /* Operation in this page |
| 621 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 622 | * page_base = page offset within aperture |
| 623 | * page_offset = offset within page |
| 624 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 625 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 626 | page_base = offset & PAGE_MASK; |
| 627 | page_offset = offset_in_page(offset); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 628 | page_length = remain; |
| 629 | if ((page_offset + remain) > PAGE_SIZE) |
| 630 | page_length = PAGE_SIZE - page_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 631 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 632 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 633 | * source page isn't available. Return the error and we'll |
| 634 | * retry in the slow path. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 635 | */ |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 636 | if (fast_user_write(dev_priv->mm.gtt_mapping, page_base, |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 637 | page_offset, user_data, page_length)) { |
| 638 | ret = -EFAULT; |
| 639 | goto out_unpin; |
| 640 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 641 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 642 | remain -= page_length; |
| 643 | user_data += page_length; |
| 644 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 645 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 646 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 647 | out_unpin: |
| 648 | i915_gem_object_unpin(obj); |
| 649 | out: |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 650 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 651 | } |
| 652 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 653 | /* Per-page copy function for the shmem pwrite fastpath. |
| 654 | * Flushes invalid cachelines before writing to the target if |
| 655 | * needs_clflush_before is set and flushes out any written cachelines after |
| 656 | * writing if needs_clflush is set. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 657 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 658 | shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length, |
| 659 | char __user *user_data, |
| 660 | bool page_do_bit17_swizzling, |
| 661 | bool needs_clflush_before, |
| 662 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 663 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 664 | char *vaddr; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 665 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 666 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 667 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 668 | return -EINVAL; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 669 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 670 | vaddr = kmap_atomic(page); |
| 671 | if (needs_clflush_before) |
| 672 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 673 | page_length); |
| 674 | ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset, |
| 675 | user_data, |
| 676 | page_length); |
| 677 | if (needs_clflush_after) |
| 678 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 679 | page_length); |
| 680 | kunmap_atomic(vaddr); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 681 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 682 | return ret ? -EFAULT : 0; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 683 | } |
| 684 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 685 | /* Only difference to the fast-path function is that this can handle bit17 |
| 686 | * and uses non-atomic copy and kmap functions. */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 687 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 688 | shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length, |
| 689 | char __user *user_data, |
| 690 | bool page_do_bit17_swizzling, |
| 691 | bool needs_clflush_before, |
| 692 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 693 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 694 | char *vaddr; |
| 695 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 696 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 697 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 698 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 699 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 700 | page_length, |
| 701 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 702 | if (page_do_bit17_swizzling) |
| 703 | ret = __copy_from_user_swizzled(vaddr, shmem_page_offset, |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 704 | user_data, |
| 705 | page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 706 | else |
| 707 | ret = __copy_from_user(vaddr + shmem_page_offset, |
| 708 | user_data, |
| 709 | page_length); |
| 710 | if (needs_clflush_after) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 711 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 712 | page_length, |
| 713 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 714 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 715 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 716 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 717 | } |
| 718 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 719 | static int |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 720 | i915_gem_shmem_pwrite(struct drm_device *dev, |
| 721 | struct drm_i915_gem_object *obj, |
| 722 | struct drm_i915_gem_pwrite *args, |
| 723 | struct drm_file *file) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 724 | { |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 725 | ssize_t remain; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 726 | loff_t offset; |
| 727 | char __user *user_data; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 728 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 729 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 730 | int hit_slowpath = 0; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 731 | int needs_clflush_after = 0; |
| 732 | int needs_clflush_before = 0; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 733 | int i; |
| 734 | struct scatterlist *sg; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 735 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 736 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 737 | remain = args->size; |
| 738 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 739 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 740 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 741 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
| 742 | /* If we're not in the cpu write domain, set ourself into the gtt |
| 743 | * write domain and manually flush cachelines (if required). This |
| 744 | * optimizes for the case when the gpu will use the data |
| 745 | * right away and we therefore have to clflush anyway. */ |
| 746 | if (obj->cache_level == I915_CACHE_NONE) |
| 747 | needs_clflush_after = 1; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 748 | if (obj->gtt_space) { |
| 749 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 750 | if (ret) |
| 751 | return ret; |
| 752 | } |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 753 | } |
| 754 | /* Same trick applies for invalidate partially written cachelines before |
| 755 | * writing. */ |
| 756 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU) |
| 757 | && obj->cache_level == I915_CACHE_NONE) |
| 758 | needs_clflush_before = 1; |
| 759 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 760 | ret = i915_gem_object_get_pages(obj); |
| 761 | if (ret) |
| 762 | return ret; |
| 763 | |
| 764 | i915_gem_object_pin_pages(obj); |
| 765 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 766 | offset = args->offset; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 767 | obj->dirty = 1; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 768 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 769 | for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) { |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 770 | struct page *page; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 771 | int partial_cacheline_write; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 772 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 773 | if (i < offset >> PAGE_SHIFT) |
| 774 | continue; |
| 775 | |
| 776 | if (remain <= 0) |
| 777 | break; |
| 778 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 779 | /* Operation in this page |
| 780 | * |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 781 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 782 | * page_length = bytes to copy for this page |
| 783 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 784 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 785 | |
| 786 | page_length = remain; |
| 787 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 788 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 789 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 790 | /* If we don't overwrite a cacheline completely we need to be |
| 791 | * careful to have up-to-date data by first clflushing. Don't |
| 792 | * overcomplicate things and flush the entire patch. */ |
| 793 | partial_cacheline_write = needs_clflush_before && |
| 794 | ((shmem_page_offset | page_length) |
| 795 | & (boot_cpu_data.x86_clflush_size - 1)); |
| 796 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 797 | page = sg_page(sg); |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 798 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 799 | (page_to_phys(page) & (1 << 17)) != 0; |
| 800 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 801 | ret = shmem_pwrite_fast(page, shmem_page_offset, page_length, |
| 802 | user_data, page_do_bit17_swizzling, |
| 803 | partial_cacheline_write, |
| 804 | needs_clflush_after); |
| 805 | if (ret == 0) |
| 806 | goto next_page; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 807 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 808 | hit_slowpath = 1; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 809 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 810 | ret = shmem_pwrite_slow(page, shmem_page_offset, page_length, |
| 811 | user_data, page_do_bit17_swizzling, |
| 812 | partial_cacheline_write, |
| 813 | needs_clflush_after); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 814 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 815 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 816 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 817 | next_page: |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 818 | set_page_dirty(page); |
| 819 | mark_page_accessed(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 820 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 821 | if (ret) |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 822 | goto out; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 823 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 824 | remain -= page_length; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 825 | user_data += page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 826 | offset += page_length; |
| 827 | } |
| 828 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 829 | out: |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 830 | i915_gem_object_unpin_pages(obj); |
| 831 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 832 | if (hit_slowpath) { |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame^] | 833 | /* |
| 834 | * Fixup: Flush cpu caches in case we didn't flush the dirty |
| 835 | * cachelines in-line while writing and the object moved |
| 836 | * out of the cpu write domain while we've dropped the lock. |
| 837 | */ |
| 838 | if (!needs_clflush_after && |
| 839 | obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 840 | i915_gem_clflush_object(obj); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 841 | i915_gem_chipset_flush(dev); |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 842 | } |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 843 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 844 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 845 | if (needs_clflush_after) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 846 | i915_gem_chipset_flush(dev); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 847 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 848 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 849 | } |
| 850 | |
| 851 | /** |
| 852 | * Writes data to the object referenced by handle. |
| 853 | * |
| 854 | * On error, the contents of the buffer that were to be modified are undefined. |
| 855 | */ |
| 856 | int |
| 857 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 858 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 859 | { |
| 860 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 861 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 862 | int ret; |
| 863 | |
| 864 | if (args->size == 0) |
| 865 | return 0; |
| 866 | |
| 867 | if (!access_ok(VERIFY_READ, |
| 868 | (char __user *)(uintptr_t)args->data_ptr, |
| 869 | args->size)) |
| 870 | return -EFAULT; |
| 871 | |
Daniel Vetter | f56f821 | 2012-03-25 19:47:41 +0200 | [diff] [blame] | 872 | ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr, |
| 873 | args->size); |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 874 | if (ret) |
| 875 | return -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 876 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 877 | ret = i915_mutex_lock_interruptible(dev); |
| 878 | if (ret) |
| 879 | return ret; |
| 880 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 881 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 882 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 883 | ret = -ENOENT; |
| 884 | goto unlock; |
| 885 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 886 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 887 | /* Bounds check destination. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 888 | if (args->offset > obj->base.size || |
| 889 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 890 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 891 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 892 | } |
| 893 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 894 | /* prime objects have no backing filp to GEM pread/pwrite |
| 895 | * pages from. |
| 896 | */ |
| 897 | if (!obj->base.filp) { |
| 898 | ret = -EINVAL; |
| 899 | goto out; |
| 900 | } |
| 901 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 902 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 903 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 904 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 905 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 906 | * it would end up going through the fenced access, and we'll get |
| 907 | * different detiling behavior between reading and writing. |
| 908 | * pread/pwrite currently are reading and writing from the CPU |
| 909 | * perspective, requiring manual detiling by the client. |
| 910 | */ |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 911 | if (obj->phys_obj) { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 912 | ret = i915_gem_phys_pwrite(dev, obj, args, file); |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 913 | goto out; |
| 914 | } |
| 915 | |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 916 | if (obj->cache_level == I915_CACHE_NONE && |
Daniel Vetter | c07496f | 2012-04-13 15:51:51 +0200 | [diff] [blame] | 917 | obj->tiling_mode == I915_TILING_NONE && |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 918 | obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 919 | ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 920 | /* Note that the gtt paths might fail with non-page-backed user |
| 921 | * pointers (e.g. gtt mappings when moving data between |
| 922 | * textures). Fallback to the shmem path in that case. */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 923 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 924 | |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 925 | if (ret == -EFAULT || ret == -ENOSPC) |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 926 | ret = i915_gem_shmem_pwrite(dev, obj, args, file); |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 927 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 928 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 929 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 930 | unlock: |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 931 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 932 | return ret; |
| 933 | } |
| 934 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 935 | int |
| 936 | i915_gem_check_wedge(struct drm_i915_private *dev_priv, |
| 937 | bool interruptible) |
| 938 | { |
| 939 | if (atomic_read(&dev_priv->mm.wedged)) { |
| 940 | struct completion *x = &dev_priv->error_completion; |
| 941 | bool recovery_complete; |
| 942 | unsigned long flags; |
| 943 | |
| 944 | /* Give the error handler a chance to run. */ |
| 945 | spin_lock_irqsave(&x->wait.lock, flags); |
| 946 | recovery_complete = x->done > 0; |
| 947 | spin_unlock_irqrestore(&x->wait.lock, flags); |
| 948 | |
| 949 | /* Non-interruptible callers can't handle -EAGAIN, hence return |
| 950 | * -EIO unconditionally for these. */ |
| 951 | if (!interruptible) |
| 952 | return -EIO; |
| 953 | |
| 954 | /* Recovery complete, but still wedged means reset failure. */ |
| 955 | if (recovery_complete) |
| 956 | return -EIO; |
| 957 | |
| 958 | return -EAGAIN; |
| 959 | } |
| 960 | |
| 961 | return 0; |
| 962 | } |
| 963 | |
| 964 | /* |
| 965 | * Compare seqno against outstanding lazy request. Emit a request if they are |
| 966 | * equal. |
| 967 | */ |
| 968 | static int |
| 969 | i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno) |
| 970 | { |
| 971 | int ret; |
| 972 | |
| 973 | BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex)); |
| 974 | |
| 975 | ret = 0; |
| 976 | if (seqno == ring->outstanding_lazy_request) |
| 977 | ret = i915_add_request(ring, NULL, NULL); |
| 978 | |
| 979 | return ret; |
| 980 | } |
| 981 | |
| 982 | /** |
| 983 | * __wait_seqno - wait until execution of seqno has finished |
| 984 | * @ring: the ring expected to report seqno |
| 985 | * @seqno: duh! |
| 986 | * @interruptible: do an interruptible wait (normally yes) |
| 987 | * @timeout: in - how long to wait (NULL forever); out - how much time remaining |
| 988 | * |
| 989 | * Returns 0 if the seqno was found within the alloted time. Else returns the |
| 990 | * errno with remaining time filled in timeout argument. |
| 991 | */ |
| 992 | static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno, |
| 993 | bool interruptible, struct timespec *timeout) |
| 994 | { |
| 995 | drm_i915_private_t *dev_priv = ring->dev->dev_private; |
| 996 | struct timespec before, now, wait_time={1,0}; |
| 997 | unsigned long timeout_jiffies; |
| 998 | long end; |
| 999 | bool wait_forever = true; |
| 1000 | int ret; |
| 1001 | |
| 1002 | if (i915_seqno_passed(ring->get_seqno(ring, true), seqno)) |
| 1003 | return 0; |
| 1004 | |
| 1005 | trace_i915_gem_request_wait_begin(ring, seqno); |
| 1006 | |
| 1007 | if (timeout != NULL) { |
| 1008 | wait_time = *timeout; |
| 1009 | wait_forever = false; |
| 1010 | } |
| 1011 | |
| 1012 | timeout_jiffies = timespec_to_jiffies(&wait_time); |
| 1013 | |
| 1014 | if (WARN_ON(!ring->irq_get(ring))) |
| 1015 | return -ENODEV; |
| 1016 | |
| 1017 | /* Record current time in case interrupted by signal, or wedged * */ |
| 1018 | getrawmonotonic(&before); |
| 1019 | |
| 1020 | #define EXIT_COND \ |
| 1021 | (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \ |
| 1022 | atomic_read(&dev_priv->mm.wedged)) |
| 1023 | do { |
| 1024 | if (interruptible) |
| 1025 | end = wait_event_interruptible_timeout(ring->irq_queue, |
| 1026 | EXIT_COND, |
| 1027 | timeout_jiffies); |
| 1028 | else |
| 1029 | end = wait_event_timeout(ring->irq_queue, EXIT_COND, |
| 1030 | timeout_jiffies); |
| 1031 | |
| 1032 | ret = i915_gem_check_wedge(dev_priv, interruptible); |
| 1033 | if (ret) |
| 1034 | end = ret; |
| 1035 | } while (end == 0 && wait_forever); |
| 1036 | |
| 1037 | getrawmonotonic(&now); |
| 1038 | |
| 1039 | ring->irq_put(ring); |
| 1040 | trace_i915_gem_request_wait_end(ring, seqno); |
| 1041 | #undef EXIT_COND |
| 1042 | |
| 1043 | if (timeout) { |
| 1044 | struct timespec sleep_time = timespec_sub(now, before); |
| 1045 | *timeout = timespec_sub(*timeout, sleep_time); |
| 1046 | } |
| 1047 | |
| 1048 | switch (end) { |
| 1049 | case -EIO: |
| 1050 | case -EAGAIN: /* Wedged */ |
| 1051 | case -ERESTARTSYS: /* Signal */ |
| 1052 | return (int)end; |
| 1053 | case 0: /* Timeout */ |
| 1054 | if (timeout) |
| 1055 | set_normalized_timespec(timeout, 0, 0); |
| 1056 | return -ETIME; |
| 1057 | default: /* Completed */ |
| 1058 | WARN_ON(end < 0); /* We're not aware of other errors */ |
| 1059 | return 0; |
| 1060 | } |
| 1061 | } |
| 1062 | |
| 1063 | /** |
| 1064 | * Waits for a sequence number to be signaled, and cleans up the |
| 1065 | * request and object lists appropriately for that event. |
| 1066 | */ |
| 1067 | int |
| 1068 | i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno) |
| 1069 | { |
| 1070 | struct drm_device *dev = ring->dev; |
| 1071 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1072 | bool interruptible = dev_priv->mm.interruptible; |
| 1073 | int ret; |
| 1074 | |
| 1075 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1076 | BUG_ON(seqno == 0); |
| 1077 | |
| 1078 | ret = i915_gem_check_wedge(dev_priv, interruptible); |
| 1079 | if (ret) |
| 1080 | return ret; |
| 1081 | |
| 1082 | ret = i915_gem_check_olr(ring, seqno); |
| 1083 | if (ret) |
| 1084 | return ret; |
| 1085 | |
| 1086 | return __wait_seqno(ring, seqno, interruptible, NULL); |
| 1087 | } |
| 1088 | |
| 1089 | /** |
| 1090 | * Ensures that all rendering to the object has completed and the object is |
| 1091 | * safe to unbind from the GTT or access from the CPU. |
| 1092 | */ |
| 1093 | static __must_check int |
| 1094 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 1095 | bool readonly) |
| 1096 | { |
| 1097 | struct intel_ring_buffer *ring = obj->ring; |
| 1098 | u32 seqno; |
| 1099 | int ret; |
| 1100 | |
| 1101 | seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno; |
| 1102 | if (seqno == 0) |
| 1103 | return 0; |
| 1104 | |
| 1105 | ret = i915_wait_seqno(ring, seqno); |
| 1106 | if (ret) |
| 1107 | return ret; |
| 1108 | |
| 1109 | i915_gem_retire_requests_ring(ring); |
| 1110 | |
| 1111 | /* Manually manage the write flush as we may have not yet |
| 1112 | * retired the buffer. |
| 1113 | */ |
| 1114 | if (obj->last_write_seqno && |
| 1115 | i915_seqno_passed(seqno, obj->last_write_seqno)) { |
| 1116 | obj->last_write_seqno = 0; |
| 1117 | obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS; |
| 1118 | } |
| 1119 | |
| 1120 | return 0; |
| 1121 | } |
| 1122 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1123 | /* A nonblocking variant of the above wait. This is a highly dangerous routine |
| 1124 | * as the object state may change during this call. |
| 1125 | */ |
| 1126 | static __must_check int |
| 1127 | i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj, |
| 1128 | bool readonly) |
| 1129 | { |
| 1130 | struct drm_device *dev = obj->base.dev; |
| 1131 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1132 | struct intel_ring_buffer *ring = obj->ring; |
| 1133 | u32 seqno; |
| 1134 | int ret; |
| 1135 | |
| 1136 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1137 | BUG_ON(!dev_priv->mm.interruptible); |
| 1138 | |
| 1139 | seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno; |
| 1140 | if (seqno == 0) |
| 1141 | return 0; |
| 1142 | |
| 1143 | ret = i915_gem_check_wedge(dev_priv, true); |
| 1144 | if (ret) |
| 1145 | return ret; |
| 1146 | |
| 1147 | ret = i915_gem_check_olr(ring, seqno); |
| 1148 | if (ret) |
| 1149 | return ret; |
| 1150 | |
| 1151 | mutex_unlock(&dev->struct_mutex); |
| 1152 | ret = __wait_seqno(ring, seqno, true, NULL); |
| 1153 | mutex_lock(&dev->struct_mutex); |
| 1154 | |
| 1155 | i915_gem_retire_requests_ring(ring); |
| 1156 | |
| 1157 | /* Manually manage the write flush as we may have not yet |
| 1158 | * retired the buffer. |
| 1159 | */ |
| 1160 | if (obj->last_write_seqno && |
| 1161 | i915_seqno_passed(seqno, obj->last_write_seqno)) { |
| 1162 | obj->last_write_seqno = 0; |
| 1163 | obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS; |
| 1164 | } |
| 1165 | |
| 1166 | return ret; |
| 1167 | } |
| 1168 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1169 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1170 | * Called when user space prepares to use an object with the CPU, either |
| 1171 | * through the mmap ioctl's mapping or a GTT mapping. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1172 | */ |
| 1173 | int |
| 1174 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1175 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1176 | { |
| 1177 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1178 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1179 | uint32_t read_domains = args->read_domains; |
| 1180 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1181 | int ret; |
| 1182 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1183 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1184 | if (write_domain & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1185 | return -EINVAL; |
| 1186 | |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1187 | if (read_domains & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1188 | return -EINVAL; |
| 1189 | |
| 1190 | /* Having something in the write domain implies it's in the read |
| 1191 | * domain, and only that read domain. Enforce that in the request. |
| 1192 | */ |
| 1193 | if (write_domain != 0 && read_domains != write_domain) |
| 1194 | return -EINVAL; |
| 1195 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1196 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1197 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1198 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1199 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1200 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1201 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1202 | ret = -ENOENT; |
| 1203 | goto unlock; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1204 | } |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1205 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1206 | /* Try to flush the object off the GPU without holding the lock. |
| 1207 | * We will repeat the flush holding the lock in the normal manner |
| 1208 | * to catch cases where we are gazumped. |
| 1209 | */ |
| 1210 | ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain); |
| 1211 | if (ret) |
| 1212 | goto unref; |
| 1213 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1214 | if (read_domains & I915_GEM_DOMAIN_GTT) { |
| 1215 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 1216 | |
| 1217 | /* Silently promote "you're not bound, there was nothing to do" |
| 1218 | * to success, since the client was just asking us to |
| 1219 | * make sure everything was done. |
| 1220 | */ |
| 1221 | if (ret == -EINVAL) |
| 1222 | ret = 0; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1223 | } else { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1224 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1225 | } |
| 1226 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1227 | unref: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1228 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1229 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1230 | mutex_unlock(&dev->struct_mutex); |
| 1231 | return ret; |
| 1232 | } |
| 1233 | |
| 1234 | /** |
| 1235 | * Called when user space has done writes to this buffer |
| 1236 | */ |
| 1237 | int |
| 1238 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1239 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1240 | { |
| 1241 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1242 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1243 | int ret = 0; |
| 1244 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1245 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1246 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1247 | return ret; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1248 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1249 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1250 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1251 | ret = -ENOENT; |
| 1252 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1253 | } |
| 1254 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1255 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1256 | if (obj->pin_count) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1257 | i915_gem_object_flush_cpu_write_domain(obj); |
| 1258 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1259 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1260 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1261 | mutex_unlock(&dev->struct_mutex); |
| 1262 | return ret; |
| 1263 | } |
| 1264 | |
| 1265 | /** |
| 1266 | * Maps the contents of an object, returning the address it is mapped |
| 1267 | * into. |
| 1268 | * |
| 1269 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1270 | * imply a ref on the object itself. |
| 1271 | */ |
| 1272 | int |
| 1273 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1274 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1275 | { |
| 1276 | struct drm_i915_gem_mmap *args = data; |
| 1277 | struct drm_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1278 | unsigned long addr; |
| 1279 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1280 | obj = drm_gem_object_lookup(dev, file, args->handle); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1281 | if (obj == NULL) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1282 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1283 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1284 | /* prime objects have no backing filp to GEM mmap |
| 1285 | * pages from. |
| 1286 | */ |
| 1287 | if (!obj->filp) { |
| 1288 | drm_gem_object_unreference_unlocked(obj); |
| 1289 | return -EINVAL; |
| 1290 | } |
| 1291 | |
Linus Torvalds | 6be5ceb | 2012-04-20 17:13:58 -0700 | [diff] [blame] | 1292 | addr = vm_mmap(obj->filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1293 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1294 | args->offset); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 1295 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1296 | if (IS_ERR((void *)addr)) |
| 1297 | return addr; |
| 1298 | |
| 1299 | args->addr_ptr = (uint64_t) addr; |
| 1300 | |
| 1301 | return 0; |
| 1302 | } |
| 1303 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1304 | /** |
| 1305 | * i915_gem_fault - fault a page into the GTT |
| 1306 | * vma: VMA in question |
| 1307 | * vmf: fault info |
| 1308 | * |
| 1309 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1310 | * from userspace. The fault handler takes care of binding the object to |
| 1311 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1312 | * only if needed based on whether the old reg is still valid or the object |
| 1313 | * is tiled) and inserting a new PTE into the faulting process. |
| 1314 | * |
| 1315 | * Note that the faulting process may involve evicting existing objects |
| 1316 | * from the GTT and/or fence registers to make room. So performance may |
| 1317 | * suffer if the GTT working set is large or there are few fence registers |
| 1318 | * left. |
| 1319 | */ |
| 1320 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf) |
| 1321 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1322 | struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data); |
| 1323 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1324 | drm_i915_private_t *dev_priv = dev->dev_private; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1325 | pgoff_t page_offset; |
| 1326 | unsigned long pfn; |
| 1327 | int ret = 0; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 1328 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1329 | |
| 1330 | /* We don't use vmf->pgoff since that has the fake offset */ |
| 1331 | page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >> |
| 1332 | PAGE_SHIFT; |
| 1333 | |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1334 | ret = i915_mutex_lock_interruptible(dev); |
| 1335 | if (ret) |
| 1336 | goto out; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1337 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1338 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 1339 | |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1340 | /* Now bind it into the GTT if needed */ |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1341 | ret = i915_gem_object_pin(obj, 0, true, false); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 1342 | if (ret) |
| 1343 | goto unlock; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1344 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1345 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 1346 | if (ret) |
| 1347 | goto unpin; |
| 1348 | |
| 1349 | ret = i915_gem_object_get_fence(obj); |
| 1350 | if (ret) |
| 1351 | goto unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1352 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1353 | obj->fault_mappable = true; |
| 1354 | |
Daniel Vetter | dd2757f | 2012-06-07 15:55:57 +0200 | [diff] [blame] | 1355 | pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) + |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1356 | page_offset; |
| 1357 | |
| 1358 | /* Finally, remap it using the new GTT offset */ |
| 1359 | ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn); |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1360 | unpin: |
| 1361 | i915_gem_object_unpin(obj); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1362 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1363 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1364 | out: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1365 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1366 | case -EIO: |
Daniel Vetter | a9340cc | 2012-07-04 22:18:42 +0200 | [diff] [blame] | 1367 | /* If this -EIO is due to a gpu hang, give the reset code a |
| 1368 | * chance to clean up the mess. Otherwise return the proper |
| 1369 | * SIGBUS. */ |
| 1370 | if (!atomic_read(&dev_priv->mm.wedged)) |
| 1371 | return VM_FAULT_SIGBUS; |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 1372 | case -EAGAIN: |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1373 | /* Give the error handler a chance to run and move the |
| 1374 | * objects off the GPU active list. Next time we service the |
| 1375 | * fault, we should be able to transition the page into the |
| 1376 | * GTT without touching the GPU (and so avoid further |
| 1377 | * EIO/EGAIN). If the GPU is wedged, then there is no issue |
| 1378 | * with coherency, just lost writes. |
| 1379 | */ |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 1380 | set_need_resched(); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1381 | case 0: |
| 1382 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 1383 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 1384 | case -EBUSY: |
| 1385 | /* |
| 1386 | * EBUSY is ok: this just means that another thread |
| 1387 | * already did the job. |
| 1388 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1389 | return VM_FAULT_NOPAGE; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1390 | case -ENOMEM: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1391 | return VM_FAULT_OOM; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1392 | case -ENOSPC: |
| 1393 | return VM_FAULT_SIGBUS; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1394 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1395 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1396 | return VM_FAULT_SIGBUS; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1397 | } |
| 1398 | } |
| 1399 | |
| 1400 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1401 | * i915_gem_release_mmap - remove physical page mappings |
| 1402 | * @obj: obj in question |
| 1403 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1404 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1405 | * relinquish ownership of the pages back to the system. |
| 1406 | * |
| 1407 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1408 | * object through the GTT and then lose the fence register due to |
| 1409 | * resource pressure. Similarly if the object has been moved out of the |
| 1410 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1411 | * mapping will then trigger a page fault on the next user access, allowing |
| 1412 | * fixup by i915_gem_fault(). |
| 1413 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1414 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1415 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1416 | { |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1417 | if (!obj->fault_mappable) |
| 1418 | return; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1419 | |
Chris Wilson | f6e4788 | 2011-03-20 21:09:12 +0000 | [diff] [blame] | 1420 | if (obj->base.dev->dev_mapping) |
| 1421 | unmap_mapping_range(obj->base.dev->dev_mapping, |
| 1422 | (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT, |
| 1423 | obj->base.size, 1); |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 1424 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1425 | obj->fault_mappable = false; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1426 | } |
| 1427 | |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1428 | static uint32_t |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1429 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode) |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1430 | { |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1431 | uint32_t gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1432 | |
| 1433 | if (INTEL_INFO(dev)->gen >= 4 || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1434 | tiling_mode == I915_TILING_NONE) |
| 1435 | return size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1436 | |
| 1437 | /* Previous chips need a power-of-two fence region when tiling */ |
| 1438 | if (INTEL_INFO(dev)->gen == 3) |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1439 | gtt_size = 1024*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1440 | else |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1441 | gtt_size = 512*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1442 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1443 | while (gtt_size < size) |
| 1444 | gtt_size <<= 1; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1445 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1446 | return gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1447 | } |
| 1448 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1449 | /** |
| 1450 | * i915_gem_get_gtt_alignment - return required GTT alignment for an object |
| 1451 | * @obj: object to check |
| 1452 | * |
| 1453 | * Return the required GTT alignment for an object, taking into account |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1454 | * potential fence register mapping. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1455 | */ |
| 1456 | static uint32_t |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1457 | i915_gem_get_gtt_alignment(struct drm_device *dev, |
| 1458 | uint32_t size, |
| 1459 | int tiling_mode) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1460 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1461 | /* |
| 1462 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 1463 | * if a fence register is needed for the object. |
| 1464 | */ |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1465 | if (INTEL_INFO(dev)->gen >= 4 || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1466 | tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1467 | return 4096; |
| 1468 | |
| 1469 | /* |
| 1470 | * Previous chips need to be aligned to the size of the smallest |
| 1471 | * fence register that can contain the object. |
| 1472 | */ |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1473 | return i915_gem_get_gtt_size(dev, size, tiling_mode); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1474 | } |
| 1475 | |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1476 | /** |
| 1477 | * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an |
| 1478 | * unfenced object |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1479 | * @dev: the device |
| 1480 | * @size: size of the object |
| 1481 | * @tiling_mode: tiling mode of the object |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1482 | * |
| 1483 | * Return the required GTT alignment for an object, only taking into account |
| 1484 | * unfenced tiled surface requirements. |
| 1485 | */ |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 1486 | uint32_t |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1487 | i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev, |
| 1488 | uint32_t size, |
| 1489 | int tiling_mode) |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1490 | { |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1491 | /* |
| 1492 | * Minimum alignment is 4k (GTT page size) for sane hw. |
| 1493 | */ |
| 1494 | if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1495 | tiling_mode == I915_TILING_NONE) |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1496 | return 4096; |
| 1497 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1498 | /* Previous hardware however needs to be aligned to a power-of-two |
| 1499 | * tile height. The simplest method for determining this is to reuse |
| 1500 | * the power-of-tile object size. |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1501 | */ |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1502 | return i915_gem_get_gtt_size(dev, size, tiling_mode); |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1503 | } |
| 1504 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1505 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 1506 | { |
| 1507 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 1508 | int ret; |
| 1509 | |
| 1510 | if (obj->base.map_list.map) |
| 1511 | return 0; |
| 1512 | |
| 1513 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 1514 | if (ret != -ENOSPC) |
| 1515 | return ret; |
| 1516 | |
| 1517 | /* Badly fragmented mmap space? The only way we can recover |
| 1518 | * space is by destroying unwanted objects. We can't randomly release |
| 1519 | * mmap_offsets as userspace expects them to be persistent for the |
| 1520 | * lifetime of the objects. The closest we can is to release the |
| 1521 | * offsets on purgeable objects by truncating it and marking it purged, |
| 1522 | * which prevents userspace from ever using that object again. |
| 1523 | */ |
| 1524 | i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT); |
| 1525 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 1526 | if (ret != -ENOSPC) |
| 1527 | return ret; |
| 1528 | |
| 1529 | i915_gem_shrink_all(dev_priv); |
| 1530 | return drm_gem_create_mmap_offset(&obj->base); |
| 1531 | } |
| 1532 | |
| 1533 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 1534 | { |
| 1535 | if (!obj->base.map_list.map) |
| 1536 | return; |
| 1537 | |
| 1538 | drm_gem_free_mmap_offset(&obj->base); |
| 1539 | } |
| 1540 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1541 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1542 | i915_gem_mmap_gtt(struct drm_file *file, |
| 1543 | struct drm_device *dev, |
| 1544 | uint32_t handle, |
| 1545 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1546 | { |
Chris Wilson | da761a6 | 2010-10-27 17:37:08 +0100 | [diff] [blame] | 1547 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1548 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1549 | int ret; |
| 1550 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1551 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1552 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1553 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1554 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1555 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1556 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1557 | ret = -ENOENT; |
| 1558 | goto unlock; |
| 1559 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1560 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1561 | if (obj->base.size > dev_priv->mm.gtt_mappable_end) { |
Chris Wilson | da761a6 | 2010-10-27 17:37:08 +0100 | [diff] [blame] | 1562 | ret = -E2BIG; |
Eric Anholt | ff56b0b | 2011-10-31 23:16:21 -0700 | [diff] [blame] | 1563 | goto out; |
Chris Wilson | da761a6 | 2010-10-27 17:37:08 +0100 | [diff] [blame] | 1564 | } |
| 1565 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1566 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1567 | DRM_ERROR("Attempting to mmap a purgeable buffer\n"); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1568 | ret = -EINVAL; |
| 1569 | goto out; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1570 | } |
| 1571 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1572 | ret = i915_gem_object_create_mmap_offset(obj); |
| 1573 | if (ret) |
| 1574 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1575 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1576 | *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1577 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1578 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1579 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1580 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1581 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1582 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1583 | } |
| 1584 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1585 | /** |
| 1586 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 1587 | * @dev: DRM device |
| 1588 | * @data: GTT mapping ioctl data |
| 1589 | * @file: GEM object info |
| 1590 | * |
| 1591 | * Simply returns the fake offset to userspace so it can mmap it. |
| 1592 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 1593 | * up so we can get faults in the handler above. |
| 1594 | * |
| 1595 | * The fault handler will take care of binding the object into the GTT |
| 1596 | * (since it may have been evicted to make room for something), allocating |
| 1597 | * a fence register, and mapping the appropriate aperture address into |
| 1598 | * userspace. |
| 1599 | */ |
| 1600 | int |
| 1601 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1602 | struct drm_file *file) |
| 1603 | { |
| 1604 | struct drm_i915_gem_mmap_gtt *args = data; |
| 1605 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1606 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
| 1607 | } |
| 1608 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1609 | /* Immediately discard the backing storage */ |
| 1610 | static void |
| 1611 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1612 | { |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1613 | struct inode *inode; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1614 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 1615 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1616 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 1617 | if (obj->base.filp == NULL) |
| 1618 | return; |
| 1619 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1620 | /* Our goal here is to return as much of the memory as |
| 1621 | * is possible back to the system as we are called from OOM. |
| 1622 | * To do this we must instruct the shmfs to drop all of its |
| 1623 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1624 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1625 | inode = obj->base.filp->f_path.dentry->d_inode; |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1626 | shmem_truncate_range(inode, 0, (loff_t)-1); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 1627 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1628 | obj->madv = __I915_MADV_PURGED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1629 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1630 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1631 | static inline int |
| 1632 | i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj) |
| 1633 | { |
| 1634 | return obj->madv == I915_MADV_DONTNEED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1635 | } |
| 1636 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 1637 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1638 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1639 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1640 | int page_count = obj->base.size / PAGE_SIZE; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1641 | struct scatterlist *sg; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1642 | int ret, i; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1643 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1644 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1645 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1646 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 1647 | if (ret) { |
| 1648 | /* In the event of a disaster, abandon all caches and |
| 1649 | * hope for the best. |
| 1650 | */ |
| 1651 | WARN_ON(ret != -EIO); |
| 1652 | i915_gem_clflush_object(obj); |
| 1653 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 1654 | } |
| 1655 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 1656 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1657 | i915_gem_object_save_bit_17_swizzle(obj); |
| 1658 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1659 | if (obj->madv == I915_MADV_DONTNEED) |
| 1660 | obj->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1661 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1662 | for_each_sg(obj->pages->sgl, sg, page_count, i) { |
| 1663 | struct page *page = sg_page(sg); |
| 1664 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1665 | if (obj->dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1666 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1667 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1668 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1669 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1670 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1671 | page_cache_release(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1672 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1673 | obj->dirty = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1674 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1675 | sg_free_table(obj->pages); |
| 1676 | kfree(obj->pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1677 | } |
| 1678 | |
| 1679 | static int |
| 1680 | i915_gem_object_put_pages(struct drm_i915_gem_object *obj) |
| 1681 | { |
| 1682 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 1683 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 1684 | if (obj->pages == NULL) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1685 | return 0; |
| 1686 | |
| 1687 | BUG_ON(obj->gtt_space); |
| 1688 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 1689 | if (obj->pages_pin_count) |
| 1690 | return -EBUSY; |
| 1691 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1692 | ops->put_pages(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1693 | obj->pages = NULL; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1694 | |
| 1695 | list_del(&obj->gtt_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1696 | if (i915_gem_object_is_purgeable(obj)) |
| 1697 | i915_gem_object_truncate(obj); |
| 1698 | |
| 1699 | return 0; |
| 1700 | } |
| 1701 | |
| 1702 | static long |
| 1703 | i915_gem_purge(struct drm_i915_private *dev_priv, long target) |
| 1704 | { |
| 1705 | struct drm_i915_gem_object *obj, *next; |
| 1706 | long count = 0; |
| 1707 | |
| 1708 | list_for_each_entry_safe(obj, next, |
| 1709 | &dev_priv->mm.unbound_list, |
| 1710 | gtt_list) { |
| 1711 | if (i915_gem_object_is_purgeable(obj) && |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1712 | i915_gem_object_put_pages(obj) == 0) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1713 | count += obj->base.size >> PAGE_SHIFT; |
| 1714 | if (count >= target) |
| 1715 | return count; |
| 1716 | } |
| 1717 | } |
| 1718 | |
| 1719 | list_for_each_entry_safe(obj, next, |
| 1720 | &dev_priv->mm.inactive_list, |
| 1721 | mm_list) { |
| 1722 | if (i915_gem_object_is_purgeable(obj) && |
| 1723 | i915_gem_object_unbind(obj) == 0 && |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1724 | i915_gem_object_put_pages(obj) == 0) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1725 | count += obj->base.size >> PAGE_SHIFT; |
| 1726 | if (count >= target) |
| 1727 | return count; |
| 1728 | } |
| 1729 | } |
| 1730 | |
| 1731 | return count; |
| 1732 | } |
| 1733 | |
| 1734 | static void |
| 1735 | i915_gem_shrink_all(struct drm_i915_private *dev_priv) |
| 1736 | { |
| 1737 | struct drm_i915_gem_object *obj, *next; |
| 1738 | |
| 1739 | i915_gem_evict_everything(dev_priv->dev); |
| 1740 | |
| 1741 | list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1742 | i915_gem_object_put_pages(obj); |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1743 | } |
| 1744 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1745 | static int |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1746 | i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1747 | { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1748 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1749 | int page_count, i; |
| 1750 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1751 | struct sg_table *st; |
| 1752 | struct scatterlist *sg; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1753 | struct page *page; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1754 | gfp_t gfp; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1755 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1756 | /* Assert that the object is not currently in any GPU domain. As it |
| 1757 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 1758 | * a GPU cache |
| 1759 | */ |
| 1760 | BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS); |
| 1761 | BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS); |
| 1762 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1763 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 1764 | if (st == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1765 | return -ENOMEM; |
| 1766 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1767 | page_count = obj->base.size / PAGE_SIZE; |
| 1768 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
| 1769 | sg_free_table(st); |
| 1770 | kfree(st); |
| 1771 | return -ENOMEM; |
| 1772 | } |
| 1773 | |
| 1774 | /* Get the list of pages out of our struct file. They'll be pinned |
| 1775 | * at this point until we release them. |
| 1776 | * |
| 1777 | * Fail silently without starting the shrinker |
| 1778 | */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1779 | mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping; |
| 1780 | gfp = mapping_gfp_mask(mapping); |
Sedat Dilek | d7c3b93 | 2012-08-27 14:02:37 +0200 | [diff] [blame] | 1781 | gfp |= __GFP_NORETRY | __GFP_NOWARN; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1782 | gfp &= ~(__GFP_IO | __GFP_WAIT); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1783 | for_each_sg(st->sgl, sg, page_count, i) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1784 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 1785 | if (IS_ERR(page)) { |
| 1786 | i915_gem_purge(dev_priv, page_count); |
| 1787 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 1788 | } |
| 1789 | if (IS_ERR(page)) { |
| 1790 | /* We've tried hard to allocate the memory by reaping |
| 1791 | * our own buffer, now let the real VM do its job and |
| 1792 | * go down in flames if truly OOM. |
| 1793 | */ |
Sedat Dilek | d7c3b93 | 2012-08-27 14:02:37 +0200 | [diff] [blame] | 1794 | gfp &= ~(__GFP_NORETRY | __GFP_NOWARN); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1795 | gfp |= __GFP_IO | __GFP_WAIT; |
| 1796 | |
| 1797 | i915_gem_shrink_all(dev_priv); |
| 1798 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 1799 | if (IS_ERR(page)) |
| 1800 | goto err_pages; |
| 1801 | |
Sedat Dilek | d7c3b93 | 2012-08-27 14:02:37 +0200 | [diff] [blame] | 1802 | gfp |= __GFP_NORETRY | __GFP_NOWARN; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1803 | gfp &= ~(__GFP_IO | __GFP_WAIT); |
| 1804 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1805 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1806 | sg_set_page(sg, page, PAGE_SIZE, 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1807 | } |
| 1808 | |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 1809 | obj->pages = st; |
| 1810 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1811 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 1812 | i915_gem_object_do_bit_17_swizzle(obj); |
| 1813 | |
| 1814 | return 0; |
| 1815 | |
| 1816 | err_pages: |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1817 | for_each_sg(st->sgl, sg, i, page_count) |
| 1818 | page_cache_release(sg_page(sg)); |
| 1819 | sg_free_table(st); |
| 1820 | kfree(st); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1821 | return PTR_ERR(page); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1822 | } |
| 1823 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1824 | /* Ensure that the associated pages are gathered from the backing storage |
| 1825 | * and pinned into our object. i915_gem_object_get_pages() may be called |
| 1826 | * multiple times before they are released by a single call to |
| 1827 | * i915_gem_object_put_pages() - once the pages are no longer referenced |
| 1828 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 1829 | * or as the object is itself released. |
| 1830 | */ |
| 1831 | int |
| 1832 | i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 1833 | { |
| 1834 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 1835 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 1836 | int ret; |
| 1837 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 1838 | if (obj->pages) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1839 | return 0; |
| 1840 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 1841 | BUG_ON(obj->pages_pin_count); |
| 1842 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1843 | ret = ops->get_pages(obj); |
| 1844 | if (ret) |
| 1845 | return ret; |
| 1846 | |
| 1847 | list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list); |
| 1848 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1849 | } |
| 1850 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1851 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1852 | i915_gem_object_move_to_active(struct drm_i915_gem_object *obj, |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1853 | struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1854 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1855 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1856 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1857 | u32 seqno = intel_ring_get_seqno(ring); |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 1858 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1859 | BUG_ON(ring == NULL); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1860 | obj->ring = ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1861 | |
| 1862 | /* Add a reference if we're newly entering the active list. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1863 | if (!obj->active) { |
| 1864 | drm_gem_object_reference(&obj->base); |
| 1865 | obj->active = 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1866 | } |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 1867 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1868 | /* Move from whatever list we were on to the tail of execution. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1869 | list_move_tail(&obj->mm_list, &dev_priv->mm.active_list); |
| 1870 | list_move_tail(&obj->ring_list, &ring->active_list); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1871 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1872 | obj->last_read_seqno = seqno; |
Chris Wilson | 7dd4906 | 2012-03-21 10:48:18 +0000 | [diff] [blame] | 1873 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1874 | if (obj->fenced_gpu_access) { |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1875 | obj->last_fenced_seqno = seqno; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1876 | |
Chris Wilson | 7dd4906 | 2012-03-21 10:48:18 +0000 | [diff] [blame] | 1877 | /* Bump MRU to take account of the delayed flush */ |
| 1878 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 1879 | struct drm_i915_fence_reg *reg; |
| 1880 | |
| 1881 | reg = &dev_priv->fence_regs[obj->fence_reg]; |
| 1882 | list_move_tail(®->lru_list, |
| 1883 | &dev_priv->mm.fence_list); |
| 1884 | } |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1885 | } |
| 1886 | } |
| 1887 | |
| 1888 | static void |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1889 | i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj) |
| 1890 | { |
| 1891 | struct drm_device *dev = obj->base.dev; |
| 1892 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1893 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 1894 | BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1895 | BUG_ON(!obj->active); |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 1896 | |
Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 1897 | if (obj->pin_count) /* are we a framebuffer? */ |
| 1898 | intel_mark_fb_idle(obj); |
| 1899 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1900 | list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list); |
| 1901 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 1902 | list_del_init(&obj->ring_list); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1903 | obj->ring = NULL; |
| 1904 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 1905 | obj->last_read_seqno = 0; |
| 1906 | obj->last_write_seqno = 0; |
| 1907 | obj->base.write_domain = 0; |
| 1908 | |
| 1909 | obj->last_fenced_seqno = 0; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1910 | obj->fenced_gpu_access = false; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1911 | |
| 1912 | obj->active = 0; |
| 1913 | drm_gem_object_unreference(&obj->base); |
| 1914 | |
| 1915 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1916 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1917 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1918 | static int |
| 1919 | i915_gem_handle_seqno_wrap(struct drm_device *dev) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 1920 | { |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1921 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1922 | struct intel_ring_buffer *ring; |
| 1923 | int ret, i, j; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 1924 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1925 | /* The hardware uses various monotonic 32-bit counters, if we |
| 1926 | * detect that they will wraparound we need to idle the GPU |
| 1927 | * and reset those counters. |
| 1928 | */ |
| 1929 | ret = 0; |
| 1930 | for_each_ring(ring, dev_priv, i) { |
| 1931 | for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++) |
| 1932 | ret |= ring->sync_seqno[j] != 0; |
| 1933 | } |
| 1934 | if (ret == 0) |
| 1935 | return ret; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 1936 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1937 | ret = i915_gpu_idle(dev); |
| 1938 | if (ret) |
| 1939 | return ret; |
| 1940 | |
| 1941 | i915_gem_retire_requests(dev); |
| 1942 | for_each_ring(ring, dev_priv, i) { |
| 1943 | for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++) |
| 1944 | ring->sync_seqno[j] = 0; |
| 1945 | } |
| 1946 | |
| 1947 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 1948 | } |
| 1949 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1950 | int |
| 1951 | i915_gem_get_seqno(struct drm_device *dev, u32 *seqno) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 1952 | { |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1953 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 1954 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1955 | /* reserve 0 for non-seqno */ |
| 1956 | if (dev_priv->next_seqno == 0) { |
| 1957 | int ret = i915_gem_handle_seqno_wrap(dev); |
| 1958 | if (ret) |
| 1959 | return ret; |
| 1960 | |
| 1961 | dev_priv->next_seqno = 1; |
| 1962 | } |
| 1963 | |
| 1964 | *seqno = dev_priv->next_seqno++; |
| 1965 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 1966 | } |
| 1967 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1968 | int |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1969 | i915_add_request(struct intel_ring_buffer *ring, |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1970 | struct drm_file *file, |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 1971 | u32 *out_seqno) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1972 | { |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1973 | drm_i915_private_t *dev_priv = ring->dev->dev_private; |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 1974 | struct drm_i915_gem_request *request; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1975 | u32 request_ring_position; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1976 | int was_empty; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1977 | int ret; |
| 1978 | |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 1979 | /* |
| 1980 | * Emit any outstanding flushes - execbuf can fail to emit the flush |
| 1981 | * after having emitted the batchbuffer command. Hence we need to fix |
| 1982 | * things up similar to emitting the lazy request. The difference here |
| 1983 | * is that the flush _must_ happen before the next request, no matter |
| 1984 | * what. |
| 1985 | */ |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 1986 | ret = intel_ring_flush_all_caches(ring); |
| 1987 | if (ret) |
| 1988 | return ret; |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 1989 | |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 1990 | request = kmalloc(sizeof(*request), GFP_KERNEL); |
| 1991 | if (request == NULL) |
| 1992 | return -ENOMEM; |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 1993 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1994 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1995 | /* Record the position of the start of the request so that |
| 1996 | * should we detect the updated seqno part-way through the |
| 1997 | * GPU processing the request, we never over-estimate the |
| 1998 | * position of the head. |
| 1999 | */ |
| 2000 | request_ring_position = intel_ring_get_tail(ring); |
| 2001 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2002 | ret = ring->add_request(ring); |
Chris Wilson | 3bb73ab | 2012-07-20 12:40:59 +0100 | [diff] [blame] | 2003 | if (ret) { |
| 2004 | kfree(request); |
| 2005 | return ret; |
| 2006 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2007 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2008 | request->seqno = intel_ring_get_seqno(ring); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2009 | request->ring = ring; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2010 | request->tail = request_ring_position; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2011 | request->emitted_jiffies = jiffies; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2012 | was_empty = list_empty(&ring->request_list); |
| 2013 | list_add_tail(&request->list, &ring->request_list); |
Chris Wilson | 3bb73ab | 2012-07-20 12:40:59 +0100 | [diff] [blame] | 2014 | request->file_priv = NULL; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2015 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2016 | if (file) { |
| 2017 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 2018 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2019 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2020 | request->file_priv = file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2021 | list_add_tail(&request->client_list, |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2022 | &file_priv->mm.request_list); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2023 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 2024 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2025 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2026 | trace_i915_gem_request_add(ring, request->seqno); |
Daniel Vetter | 5391d0c | 2012-01-25 14:03:57 +0100 | [diff] [blame] | 2027 | ring->outstanding_lazy_request = 0; |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2028 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 2029 | if (!dev_priv->mm.suspended) { |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 2030 | if (i915_enable_hangcheck) { |
| 2031 | mod_timer(&dev_priv->hangcheck_timer, |
Chris Wilson | cecc21f | 2012-10-05 17:02:56 +0100 | [diff] [blame] | 2032 | round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 2033 | } |
Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 2034 | if (was_empty) { |
Chris Wilson | b3b079d | 2010-09-13 23:44:34 +0100 | [diff] [blame] | 2035 | queue_delayed_work(dev_priv->wq, |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 2036 | &dev_priv->mm.retire_work, |
| 2037 | round_jiffies_up_relative(HZ)); |
Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 2038 | intel_mark_busy(dev_priv->dev); |
| 2039 | } |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 2040 | } |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2041 | |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 2042 | if (out_seqno) |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2043 | *out_seqno = request->seqno; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 2044 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2045 | } |
| 2046 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2047 | static inline void |
| 2048 | i915_gem_request_remove_from_client(struct drm_i915_gem_request *request) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2049 | { |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2050 | struct drm_i915_file_private *file_priv = request->file_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2051 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2052 | if (!file_priv) |
| 2053 | return; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2054 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2055 | spin_lock(&file_priv->mm.lock); |
Herton Ronaldo Krzesinski | 09bfa51 | 2011-03-17 13:45:12 +0000 | [diff] [blame] | 2056 | if (request->file_priv) { |
| 2057 | list_del(&request->client_list); |
| 2058 | request->file_priv = NULL; |
| 2059 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 2060 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2061 | } |
| 2062 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2063 | static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv, |
| 2064 | struct intel_ring_buffer *ring) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 2065 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2066 | while (!list_empty(&ring->request_list)) { |
| 2067 | struct drm_i915_gem_request *request; |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 2068 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2069 | request = list_first_entry(&ring->request_list, |
| 2070 | struct drm_i915_gem_request, |
| 2071 | list); |
| 2072 | |
| 2073 | list_del(&request->list); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2074 | i915_gem_request_remove_from_client(request); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2075 | kfree(request); |
| 2076 | } |
| 2077 | |
| 2078 | while (!list_empty(&ring->active_list)) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2079 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2080 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2081 | obj = list_first_entry(&ring->active_list, |
| 2082 | struct drm_i915_gem_object, |
| 2083 | ring_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2084 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2085 | i915_gem_object_move_to_inactive(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2086 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2087 | } |
| 2088 | |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2089 | static void i915_gem_reset_fences(struct drm_device *dev) |
| 2090 | { |
| 2091 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2092 | int i; |
| 2093 | |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 2094 | for (i = 0; i < dev_priv->num_fence_regs; i++) { |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2095 | struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i]; |
Chris Wilson | 7d2cb39 | 2010-11-27 17:38:29 +0000 | [diff] [blame] | 2096 | |
Chris Wilson | ada726c | 2012-04-17 15:31:32 +0100 | [diff] [blame] | 2097 | i915_gem_write_fence(dev, i, NULL); |
Chris Wilson | 7d2cb39 | 2010-11-27 17:38:29 +0000 | [diff] [blame] | 2098 | |
Chris Wilson | ada726c | 2012-04-17 15:31:32 +0100 | [diff] [blame] | 2099 | if (reg->obj) |
| 2100 | i915_gem_object_fence_lost(reg->obj); |
Chris Wilson | 7d2cb39 | 2010-11-27 17:38:29 +0000 | [diff] [blame] | 2101 | |
Chris Wilson | ada726c | 2012-04-17 15:31:32 +0100 | [diff] [blame] | 2102 | reg->pin_count = 0; |
| 2103 | reg->obj = NULL; |
| 2104 | INIT_LIST_HEAD(®->lru_list); |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2105 | } |
Chris Wilson | ada726c | 2012-04-17 15:31:32 +0100 | [diff] [blame] | 2106 | |
| 2107 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2108 | } |
| 2109 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2110 | void i915_gem_reset(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2111 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2112 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2113 | struct drm_i915_gem_object *obj; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2114 | struct intel_ring_buffer *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2115 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2116 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2117 | for_each_ring(ring, dev_priv, i) |
| 2118 | i915_gem_reset_ring_lists(dev_priv, ring); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2119 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2120 | /* Move everything out of the GPU domains to ensure we do any |
| 2121 | * necessary invalidation upon reuse. |
| 2122 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2123 | list_for_each_entry(obj, |
Chris Wilson | 77f0123 | 2010-09-19 12:31:36 +0100 | [diff] [blame] | 2124 | &dev_priv->mm.inactive_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 2125 | mm_list) |
Chris Wilson | 77f0123 | 2010-09-19 12:31:36 +0100 | [diff] [blame] | 2126 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2127 | obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS; |
Chris Wilson | 77f0123 | 2010-09-19 12:31:36 +0100 | [diff] [blame] | 2128 | } |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2129 | |
| 2130 | /* The fence registers are invalidated so clear them out */ |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 2131 | i915_gem_reset_fences(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2132 | } |
| 2133 | |
| 2134 | /** |
| 2135 | * This function clears the request list as sequence numbers are passed. |
| 2136 | */ |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2137 | void |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2138 | i915_gem_retire_requests_ring(struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2139 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2140 | uint32_t seqno; |
| 2141 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2142 | if (list_empty(&ring->request_list)) |
Karsten Wiese | 6c0594a | 2009-02-23 15:07:57 +0100 | [diff] [blame] | 2143 | return; |
| 2144 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2145 | WARN_ON(i915_verify_lists(ring->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2146 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 2147 | seqno = ring->get_seqno(ring, true); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2148 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2149 | while (!list_empty(&ring->request_list)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2150 | struct drm_i915_gem_request *request; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2151 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2152 | request = list_first_entry(&ring->request_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2153 | struct drm_i915_gem_request, |
| 2154 | list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2155 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2156 | if (!i915_seqno_passed(seqno, request->seqno)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2157 | break; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2158 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2159 | trace_i915_gem_request_retire(ring, request->seqno); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2160 | /* We know the GPU must have read the request to have |
| 2161 | * sent us the seqno + interrupt, so use the position |
| 2162 | * of tail of the request to update the last known position |
| 2163 | * of the GPU head. |
| 2164 | */ |
| 2165 | ring->last_retired_head = request->tail; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2166 | |
| 2167 | list_del(&request->list); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2168 | i915_gem_request_remove_from_client(request); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2169 | kfree(request); |
| 2170 | } |
| 2171 | |
| 2172 | /* Move any buffers on the active list that are no longer referenced |
| 2173 | * by the ringbuffer to the flushing/inactive lists as appropriate. |
| 2174 | */ |
| 2175 | while (!list_empty(&ring->active_list)) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2176 | struct drm_i915_gem_object *obj; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2177 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2178 | obj = list_first_entry(&ring->active_list, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2179 | struct drm_i915_gem_object, |
| 2180 | ring_list); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2181 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2182 | if (!i915_seqno_passed(seqno, obj->last_read_seqno)) |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2183 | break; |
| 2184 | |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2185 | i915_gem_object_move_to_inactive(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2186 | } |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 2187 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2188 | if (unlikely(ring->trace_irq_seqno && |
| 2189 | i915_seqno_passed(seqno, ring->trace_irq_seqno))) { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2190 | ring->irq_put(ring); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2191 | ring->trace_irq_seqno = 0; |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 2192 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 2193 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2194 | WARN_ON(i915_verify_lists(ring->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2195 | } |
| 2196 | |
| 2197 | void |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2198 | i915_gem_retire_requests(struct drm_device *dev) |
| 2199 | { |
| 2200 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2201 | struct intel_ring_buffer *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2202 | int i; |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2203 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2204 | for_each_ring(ring, dev_priv, i) |
| 2205 | i915_gem_retire_requests_ring(ring); |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2206 | } |
| 2207 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 2208 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2209 | i915_gem_retire_work_handler(struct work_struct *work) |
| 2210 | { |
| 2211 | drm_i915_private_t *dev_priv; |
| 2212 | struct drm_device *dev; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2213 | struct intel_ring_buffer *ring; |
Chris Wilson | 0a58705 | 2011-01-09 21:05:44 +0000 | [diff] [blame] | 2214 | bool idle; |
| 2215 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2216 | |
| 2217 | dev_priv = container_of(work, drm_i915_private_t, |
| 2218 | mm.retire_work.work); |
| 2219 | dev = dev_priv->dev; |
| 2220 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2221 | /* Come back later if the device is busy... */ |
| 2222 | if (!mutex_trylock(&dev->struct_mutex)) { |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 2223 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, |
| 2224 | round_jiffies_up_relative(HZ)); |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2225 | return; |
| 2226 | } |
| 2227 | |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2228 | i915_gem_retire_requests(dev); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2229 | |
Chris Wilson | 0a58705 | 2011-01-09 21:05:44 +0000 | [diff] [blame] | 2230 | /* Send a periodic flush down the ring so we don't hold onto GEM |
| 2231 | * objects indefinitely. |
| 2232 | */ |
| 2233 | idle = true; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2234 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 3bb73ab | 2012-07-20 12:40:59 +0100 | [diff] [blame] | 2235 | if (ring->gpu_caches_dirty) |
| 2236 | i915_add_request(ring, NULL, NULL); |
Chris Wilson | 0a58705 | 2011-01-09 21:05:44 +0000 | [diff] [blame] | 2237 | |
| 2238 | idle &= list_empty(&ring->request_list); |
| 2239 | } |
| 2240 | |
| 2241 | if (!dev_priv->mm.suspended && !idle) |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 2242 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, |
| 2243 | round_jiffies_up_relative(HZ)); |
Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 2244 | if (idle) |
| 2245 | intel_mark_idle(dev); |
Chris Wilson | 0a58705 | 2011-01-09 21:05:44 +0000 | [diff] [blame] | 2246 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2247 | mutex_unlock(&dev->struct_mutex); |
| 2248 | } |
| 2249 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2250 | /** |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2251 | * Ensures that an object will eventually get non-busy by flushing any required |
| 2252 | * write domains, emitting any outstanding lazy request and retiring and |
| 2253 | * completed requests. |
| 2254 | */ |
| 2255 | static int |
| 2256 | i915_gem_object_flush_active(struct drm_i915_gem_object *obj) |
| 2257 | { |
| 2258 | int ret; |
| 2259 | |
| 2260 | if (obj->active) { |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2261 | ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno); |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2262 | if (ret) |
| 2263 | return ret; |
| 2264 | |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2265 | i915_gem_retire_requests_ring(obj->ring); |
| 2266 | } |
| 2267 | |
| 2268 | return 0; |
| 2269 | } |
| 2270 | |
| 2271 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2272 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
| 2273 | * @DRM_IOCTL_ARGS: standard ioctl arguments |
| 2274 | * |
| 2275 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 2276 | * the timeout parameter. |
| 2277 | * -ETIME: object is still busy after timeout |
| 2278 | * -ERESTARTSYS: signal interrupted the wait |
| 2279 | * -ENONENT: object doesn't exist |
| 2280 | * Also possible, but rare: |
| 2281 | * -EAGAIN: GPU wedged |
| 2282 | * -ENOMEM: damn |
| 2283 | * -ENODEV: Internal IRQ fail |
| 2284 | * -E?: The add request failed |
| 2285 | * |
| 2286 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 2287 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 2288 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 2289 | * without holding struct_mutex the object may become re-busied before this |
| 2290 | * function completes. A similar but shorter * race condition exists in the busy |
| 2291 | * ioctl |
| 2292 | */ |
| 2293 | int |
| 2294 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 2295 | { |
| 2296 | struct drm_i915_gem_wait *args = data; |
| 2297 | struct drm_i915_gem_object *obj; |
| 2298 | struct intel_ring_buffer *ring = NULL; |
Ben Widawsky | eac1f14 | 2012-06-05 15:24:24 -0700 | [diff] [blame] | 2299 | struct timespec timeout_stack, *timeout = NULL; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2300 | u32 seqno = 0; |
| 2301 | int ret = 0; |
| 2302 | |
Ben Widawsky | eac1f14 | 2012-06-05 15:24:24 -0700 | [diff] [blame] | 2303 | if (args->timeout_ns >= 0) { |
| 2304 | timeout_stack = ns_to_timespec(args->timeout_ns); |
| 2305 | timeout = &timeout_stack; |
| 2306 | } |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2307 | |
| 2308 | ret = i915_mutex_lock_interruptible(dev); |
| 2309 | if (ret) |
| 2310 | return ret; |
| 2311 | |
| 2312 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle)); |
| 2313 | if (&obj->base == NULL) { |
| 2314 | mutex_unlock(&dev->struct_mutex); |
| 2315 | return -ENOENT; |
| 2316 | } |
| 2317 | |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 2318 | /* Need to make sure the object gets inactive eventually. */ |
| 2319 | ret = i915_gem_object_flush_active(obj); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2320 | if (ret) |
| 2321 | goto out; |
| 2322 | |
| 2323 | if (obj->active) { |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2324 | seqno = obj->last_read_seqno; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2325 | ring = obj->ring; |
| 2326 | } |
| 2327 | |
| 2328 | if (seqno == 0) |
| 2329 | goto out; |
| 2330 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2331 | /* Do this after OLR check to make sure we make forward progress polling |
| 2332 | * on this IOCTL with a 0 timeout (like busy ioctl) |
| 2333 | */ |
| 2334 | if (!args->timeout_ns) { |
| 2335 | ret = -ETIME; |
| 2336 | goto out; |
| 2337 | } |
| 2338 | |
| 2339 | drm_gem_object_unreference(&obj->base); |
| 2340 | mutex_unlock(&dev->struct_mutex); |
| 2341 | |
Ben Widawsky | eac1f14 | 2012-06-05 15:24:24 -0700 | [diff] [blame] | 2342 | ret = __wait_seqno(ring, seqno, true, timeout); |
| 2343 | if (timeout) { |
| 2344 | WARN_ON(!timespec_valid(timeout)); |
| 2345 | args->timeout_ns = timespec_to_ns(timeout); |
| 2346 | } |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2347 | return ret; |
| 2348 | |
| 2349 | out: |
| 2350 | drm_gem_object_unreference(&obj->base); |
| 2351 | mutex_unlock(&dev->struct_mutex); |
| 2352 | return ret; |
| 2353 | } |
| 2354 | |
| 2355 | /** |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2356 | * i915_gem_object_sync - sync an object to a ring. |
| 2357 | * |
| 2358 | * @obj: object which may be in use on another ring. |
| 2359 | * @to: ring we wish to use the object on. May be NULL. |
| 2360 | * |
| 2361 | * This code is meant to abstract object synchronization with the GPU. |
| 2362 | * Calling with NULL implies synchronizing the object with the CPU |
| 2363 | * rather than a particular GPU ring. |
| 2364 | * |
| 2365 | * Returns 0 if successful, else propagates up the lower layer error. |
| 2366 | */ |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2367 | int |
| 2368 | i915_gem_object_sync(struct drm_i915_gem_object *obj, |
| 2369 | struct intel_ring_buffer *to) |
| 2370 | { |
| 2371 | struct intel_ring_buffer *from = obj->ring; |
| 2372 | u32 seqno; |
| 2373 | int ret, idx; |
| 2374 | |
| 2375 | if (from == NULL || to == from) |
| 2376 | return 0; |
| 2377 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2378 | if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev)) |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2379 | return i915_gem_object_wait_rendering(obj, false); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2380 | |
| 2381 | idx = intel_ring_sync_index(from, to); |
| 2382 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 2383 | seqno = obj->last_read_seqno; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2384 | if (seqno <= from->sync_seqno[idx]) |
| 2385 | return 0; |
| 2386 | |
Ben Widawsky | b4aca01 | 2012-04-25 20:50:12 -0700 | [diff] [blame] | 2387 | ret = i915_gem_check_olr(obj->ring, seqno); |
| 2388 | if (ret) |
| 2389 | return ret; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2390 | |
Ben Widawsky | 1500f7e | 2012-04-11 11:18:21 -0700 | [diff] [blame] | 2391 | ret = to->sync_to(to, from, seqno); |
Ben Widawsky | e3a5a22 | 2012-04-11 11:18:20 -0700 | [diff] [blame] | 2392 | if (!ret) |
Mika Kuoppala | 7b01e26 | 2012-11-28 17:18:45 +0200 | [diff] [blame] | 2393 | /* We use last_read_seqno because sync_to() |
| 2394 | * might have just caused seqno wrap under |
| 2395 | * the radar. |
| 2396 | */ |
| 2397 | from->sync_seqno[idx] = obj->last_read_seqno; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2398 | |
Ben Widawsky | e3a5a22 | 2012-04-11 11:18:20 -0700 | [diff] [blame] | 2399 | return ret; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2400 | } |
| 2401 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2402 | static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj) |
| 2403 | { |
| 2404 | u32 old_write_domain, old_read_domains; |
| 2405 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2406 | /* Act a barrier for all accesses through the GTT */ |
| 2407 | mb(); |
| 2408 | |
| 2409 | /* Force a pagefault for domain tracking on next user access */ |
| 2410 | i915_gem_release_mmap(obj); |
| 2411 | |
Keith Packard | b97c3d9 | 2011-06-24 21:02:59 -0700 | [diff] [blame] | 2412 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 2413 | return; |
| 2414 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2415 | old_read_domains = obj->base.read_domains; |
| 2416 | old_write_domain = obj->base.write_domain; |
| 2417 | |
| 2418 | obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT; |
| 2419 | obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT; |
| 2420 | |
| 2421 | trace_i915_gem_object_change_domain(obj, |
| 2422 | old_read_domains, |
| 2423 | old_write_domain); |
| 2424 | } |
| 2425 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2426 | /** |
| 2427 | * Unbinds an object from the GTT aperture. |
| 2428 | */ |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2429 | int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2430 | i915_gem_object_unbind(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2431 | { |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 2432 | drm_i915_private_t *dev_priv = obj->base.dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2433 | int ret = 0; |
| 2434 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2435 | if (obj->gtt_space == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2436 | return 0; |
| 2437 | |
Chris Wilson | 31d8d65 | 2012-05-24 19:11:20 +0100 | [diff] [blame] | 2438 | if (obj->pin_count) |
| 2439 | return -EBUSY; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2440 | |
Chris Wilson | c4670ad | 2012-08-20 10:23:27 +0100 | [diff] [blame] | 2441 | BUG_ON(obj->pages == NULL); |
| 2442 | |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2443 | ret = i915_gem_object_finish_gpu(obj); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 2444 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2445 | return ret; |
Chris Wilson | 8dc1775 | 2010-07-23 23:18:51 +0100 | [diff] [blame] | 2446 | /* Continue on if we fail due to EIO, the GPU is hung so we |
| 2447 | * should be safe and we need to cleanup or else we might |
| 2448 | * cause memory corruption through use-after-free. |
| 2449 | */ |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2450 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2451 | i915_gem_object_finish_gtt(obj); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2452 | |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2453 | /* release the fence reg _after_ flushing */ |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2454 | ret = i915_gem_object_put_fence(obj); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 2455 | if (ret) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2456 | return ret; |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2457 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2458 | trace_i915_gem_object_unbind(obj); |
| 2459 | |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 2460 | if (obj->has_global_gtt_mapping) |
| 2461 | i915_gem_gtt_unbind_object(obj); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 2462 | if (obj->has_aliasing_ppgtt_mapping) { |
| 2463 | i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj); |
| 2464 | obj->has_aliasing_ppgtt_mapping = 0; |
| 2465 | } |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 2466 | i915_gem_gtt_finish_object(obj); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 2467 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2468 | list_del(&obj->mm_list); |
| 2469 | list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list); |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2470 | /* Avoid an unnecessary call to unbind on rebind. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2471 | obj->map_and_fenceable = true; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2472 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2473 | drm_mm_put_block(obj->gtt_space); |
| 2474 | obj->gtt_space = NULL; |
| 2475 | obj->gtt_offset = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2476 | |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 2477 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2478 | } |
| 2479 | |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 2480 | int i915_gpu_idle(struct drm_device *dev) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2481 | { |
| 2482 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2483 | struct intel_ring_buffer *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2484 | int ret, i; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2485 | |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2486 | /* Flush everything onto the inactive list. */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2487 | for_each_ring(ring, dev_priv, i) { |
Ben Widawsky | b6c7488 | 2012-08-14 14:35:14 -0700 | [diff] [blame] | 2488 | ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID); |
| 2489 | if (ret) |
| 2490 | return ret; |
| 2491 | |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 2492 | ret = intel_ring_idle(ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2493 | if (ret) |
| 2494 | return ret; |
| 2495 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2496 | |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 2497 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2498 | } |
| 2499 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2500 | static void sandybridge_write_fence_reg(struct drm_device *dev, int reg, |
| 2501 | struct drm_i915_gem_object *obj) |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2502 | { |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2503 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2504 | uint64_t val; |
| 2505 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2506 | if (obj) { |
| 2507 | u32 size = obj->gtt_space->size; |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2508 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2509 | val = (uint64_t)((obj->gtt_offset + size - 4096) & |
| 2510 | 0xfffff000) << 32; |
| 2511 | val |= obj->gtt_offset & 0xfffff000; |
| 2512 | val |= (uint64_t)((obj->stride / 128) - 1) << |
| 2513 | SANDYBRIDGE_FENCE_PITCH_SHIFT; |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2514 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2515 | if (obj->tiling_mode == I915_TILING_Y) |
| 2516 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 2517 | val |= I965_FENCE_REG_VALID; |
| 2518 | } else |
| 2519 | val = 0; |
Daniel Vetter | c664278 | 2010-11-12 13:46:18 +0000 | [diff] [blame] | 2520 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2521 | I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val); |
| 2522 | POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8); |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2523 | } |
| 2524 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2525 | static void i965_write_fence_reg(struct drm_device *dev, int reg, |
| 2526 | struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2527 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2528 | drm_i915_private_t *dev_priv = dev->dev_private; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2529 | uint64_t val; |
| 2530 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2531 | if (obj) { |
| 2532 | u32 size = obj->gtt_space->size; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2533 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2534 | val = (uint64_t)((obj->gtt_offset + size - 4096) & |
| 2535 | 0xfffff000) << 32; |
| 2536 | val |= obj->gtt_offset & 0xfffff000; |
| 2537 | val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT; |
| 2538 | if (obj->tiling_mode == I915_TILING_Y) |
| 2539 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 2540 | val |= I965_FENCE_REG_VALID; |
| 2541 | } else |
| 2542 | val = 0; |
Daniel Vetter | c664278 | 2010-11-12 13:46:18 +0000 | [diff] [blame] | 2543 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2544 | I915_WRITE64(FENCE_REG_965_0 + reg * 8, val); |
| 2545 | POSTING_READ(FENCE_REG_965_0 + reg * 8); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2546 | } |
| 2547 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2548 | static void i915_write_fence_reg(struct drm_device *dev, int reg, |
| 2549 | struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2550 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2551 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2552 | u32 val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2553 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2554 | if (obj) { |
| 2555 | u32 size = obj->gtt_space->size; |
| 2556 | int pitch_val; |
| 2557 | int tile_width; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2558 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2559 | WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) || |
| 2560 | (size & -size) != size || |
| 2561 | (obj->gtt_offset & (size - 1)), |
| 2562 | "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n", |
| 2563 | obj->gtt_offset, obj->map_and_fenceable, size); |
| 2564 | |
| 2565 | if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)) |
| 2566 | tile_width = 128; |
| 2567 | else |
| 2568 | tile_width = 512; |
| 2569 | |
| 2570 | /* Note: pitch better be a power of two tile widths */ |
| 2571 | pitch_val = obj->stride / tile_width; |
| 2572 | pitch_val = ffs(pitch_val) - 1; |
| 2573 | |
| 2574 | val = obj->gtt_offset; |
| 2575 | if (obj->tiling_mode == I915_TILING_Y) |
| 2576 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
| 2577 | val |= I915_FENCE_SIZE_BITS(size); |
| 2578 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2579 | val |= I830_FENCE_REG_VALID; |
| 2580 | } else |
| 2581 | val = 0; |
| 2582 | |
| 2583 | if (reg < 8) |
| 2584 | reg = FENCE_REG_830_0 + reg * 4; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2585 | else |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2586 | reg = FENCE_REG_945_8 + (reg - 8) * 4; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2587 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2588 | I915_WRITE(reg, val); |
| 2589 | POSTING_READ(reg); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2590 | } |
| 2591 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2592 | static void i830_write_fence_reg(struct drm_device *dev, int reg, |
| 2593 | struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2594 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2595 | drm_i915_private_t *dev_priv = dev->dev_private; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2596 | uint32_t val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2597 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2598 | if (obj) { |
| 2599 | u32 size = obj->gtt_space->size; |
| 2600 | uint32_t pitch_val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2601 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2602 | WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) || |
| 2603 | (size & -size) != size || |
| 2604 | (obj->gtt_offset & (size - 1)), |
| 2605 | "object 0x%08x not 512K or pot-size 0x%08x aligned\n", |
| 2606 | obj->gtt_offset, size); |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 2607 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2608 | pitch_val = obj->stride / 128; |
| 2609 | pitch_val = ffs(pitch_val) - 1; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2610 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2611 | val = obj->gtt_offset; |
| 2612 | if (obj->tiling_mode == I915_TILING_Y) |
| 2613 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
| 2614 | val |= I830_FENCE_SIZE_BITS(size); |
| 2615 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2616 | val |= I830_FENCE_REG_VALID; |
| 2617 | } else |
| 2618 | val = 0; |
Daniel Vetter | c664278 | 2010-11-12 13:46:18 +0000 | [diff] [blame] | 2619 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2620 | I915_WRITE(FENCE_REG_830_0 + reg * 4, val); |
| 2621 | POSTING_READ(FENCE_REG_830_0 + reg * 4); |
| 2622 | } |
| 2623 | |
| 2624 | static void i915_gem_write_fence(struct drm_device *dev, int reg, |
| 2625 | struct drm_i915_gem_object *obj) |
| 2626 | { |
| 2627 | switch (INTEL_INFO(dev)->gen) { |
| 2628 | case 7: |
| 2629 | case 6: sandybridge_write_fence_reg(dev, reg, obj); break; |
| 2630 | case 5: |
| 2631 | case 4: i965_write_fence_reg(dev, reg, obj); break; |
| 2632 | case 3: i915_write_fence_reg(dev, reg, obj); break; |
| 2633 | case 2: i830_write_fence_reg(dev, reg, obj); break; |
| 2634 | default: break; |
| 2635 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2636 | } |
| 2637 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 2638 | static inline int fence_number(struct drm_i915_private *dev_priv, |
| 2639 | struct drm_i915_fence_reg *fence) |
| 2640 | { |
| 2641 | return fence - dev_priv->fence_regs; |
| 2642 | } |
| 2643 | |
| 2644 | static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj, |
| 2645 | struct drm_i915_fence_reg *fence, |
| 2646 | bool enable) |
| 2647 | { |
| 2648 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 2649 | int reg = fence_number(dev_priv, fence); |
| 2650 | |
| 2651 | i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL); |
| 2652 | |
| 2653 | if (enable) { |
| 2654 | obj->fence_reg = reg; |
| 2655 | fence->obj = obj; |
| 2656 | list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list); |
| 2657 | } else { |
| 2658 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 2659 | fence->obj = NULL; |
| 2660 | list_del_init(&fence->lru_list); |
| 2661 | } |
| 2662 | } |
| 2663 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2664 | static int |
Chris Wilson | a360bb1 | 2012-04-17 15:31:25 +0100 | [diff] [blame] | 2665 | i915_gem_object_flush_fence(struct drm_i915_gem_object *obj) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2666 | { |
Chris Wilson | 1c293ea | 2012-04-17 15:31:27 +0100 | [diff] [blame] | 2667 | if (obj->last_fenced_seqno) { |
Chris Wilson | 86d5bc3 | 2012-07-20 12:41:04 +0100 | [diff] [blame] | 2668 | int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno); |
Chris Wilson | 1899184 | 2012-04-17 15:31:29 +0100 | [diff] [blame] | 2669 | if (ret) |
| 2670 | return ret; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2671 | |
| 2672 | obj->last_fenced_seqno = 0; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2673 | } |
| 2674 | |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 2675 | /* Ensure that all CPU reads are completed before installing a fence |
| 2676 | * and all writes before removing the fence. |
| 2677 | */ |
| 2678 | if (obj->base.read_domains & I915_GEM_DOMAIN_GTT) |
| 2679 | mb(); |
| 2680 | |
Chris Wilson | 86d5bc3 | 2012-07-20 12:41:04 +0100 | [diff] [blame] | 2681 | obj->fenced_gpu_access = false; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2682 | return 0; |
| 2683 | } |
| 2684 | |
| 2685 | int |
| 2686 | i915_gem_object_put_fence(struct drm_i915_gem_object *obj) |
| 2687 | { |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 2688 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2689 | int ret; |
| 2690 | |
Chris Wilson | a360bb1 | 2012-04-17 15:31:25 +0100 | [diff] [blame] | 2691 | ret = i915_gem_object_flush_fence(obj); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2692 | if (ret) |
| 2693 | return ret; |
| 2694 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 2695 | if (obj->fence_reg == I915_FENCE_REG_NONE) |
| 2696 | return 0; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2697 | |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 2698 | i915_gem_object_update_fence(obj, |
| 2699 | &dev_priv->fence_regs[obj->fence_reg], |
| 2700 | false); |
| 2701 | i915_gem_object_fence_lost(obj); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2702 | |
| 2703 | return 0; |
| 2704 | } |
| 2705 | |
| 2706 | static struct drm_i915_fence_reg * |
Chris Wilson | a360bb1 | 2012-04-17 15:31:25 +0100 | [diff] [blame] | 2707 | i915_find_fence_reg(struct drm_device *dev) |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2708 | { |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2709 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 8fe301a | 2012-04-17 15:31:28 +0100 | [diff] [blame] | 2710 | struct drm_i915_fence_reg *reg, *avail; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2711 | int i; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2712 | |
| 2713 | /* First try to find a free reg */ |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2714 | avail = NULL; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2715 | for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) { |
| 2716 | reg = &dev_priv->fence_regs[i]; |
| 2717 | if (!reg->obj) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2718 | return reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2719 | |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2720 | if (!reg->pin_count) |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2721 | avail = reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2722 | } |
| 2723 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2724 | if (avail == NULL) |
| 2725 | return NULL; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2726 | |
| 2727 | /* None available, try to steal one or wait for a user to finish */ |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2728 | list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) { |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2729 | if (reg->pin_count) |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2730 | continue; |
| 2731 | |
Chris Wilson | 8fe301a | 2012-04-17 15:31:28 +0100 | [diff] [blame] | 2732 | return reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2733 | } |
| 2734 | |
Chris Wilson | 8fe301a | 2012-04-17 15:31:28 +0100 | [diff] [blame] | 2735 | return NULL; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2736 | } |
| 2737 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2738 | /** |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 2739 | * i915_gem_object_get_fence - set up fencing for an object |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2740 | * @obj: object to map through a fence reg |
| 2741 | * |
| 2742 | * When mapping objects through the GTT, userspace wants to be able to write |
| 2743 | * to them without having to worry about swizzling if the object is tiled. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2744 | * This function walks the fence regs looking for a free one for @obj, |
| 2745 | * stealing one if it can't find any. |
| 2746 | * |
| 2747 | * It then sets up the reg based on the object's properties: address, pitch |
| 2748 | * and tiling format. |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 2749 | * |
| 2750 | * For an untiled surface, this removes any existing fence. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2751 | */ |
Chris Wilson | 8c4b8c3 | 2009-06-17 22:08:52 +0100 | [diff] [blame] | 2752 | int |
Chris Wilson | 06d9813 | 2012-04-17 15:31:24 +0100 | [diff] [blame] | 2753 | i915_gem_object_get_fence(struct drm_i915_gem_object *obj) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2754 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2755 | struct drm_device *dev = obj->base.dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2756 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 2757 | bool enable = obj->tiling_mode != I915_TILING_NONE; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2758 | struct drm_i915_fence_reg *reg; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2759 | int ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2760 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 2761 | /* Have we updated the tiling parameters upon the object and so |
| 2762 | * will need to serialise the write to the associated fence register? |
| 2763 | */ |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 2764 | if (obj->fence_dirty) { |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 2765 | ret = i915_gem_object_flush_fence(obj); |
| 2766 | if (ret) |
| 2767 | return ret; |
| 2768 | } |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 2769 | |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2770 | /* Just update our place in the LRU if our fence is getting reused. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2771 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 2772 | reg = &dev_priv->fence_regs[obj->fence_reg]; |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 2773 | if (!obj->fence_dirty) { |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 2774 | list_move_tail(®->lru_list, |
| 2775 | &dev_priv->mm.fence_list); |
| 2776 | return 0; |
| 2777 | } |
| 2778 | } else if (enable) { |
| 2779 | reg = i915_find_fence_reg(dev); |
| 2780 | if (reg == NULL) |
| 2781 | return -EDEADLK; |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2782 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 2783 | if (reg->obj) { |
| 2784 | struct drm_i915_gem_object *old = reg->obj; |
| 2785 | |
| 2786 | ret = i915_gem_object_flush_fence(old); |
Chris Wilson | 29c5a58 | 2011-03-17 15:23:22 +0000 | [diff] [blame] | 2787 | if (ret) |
| 2788 | return ret; |
| 2789 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 2790 | i915_gem_object_fence_lost(old); |
Chris Wilson | 29c5a58 | 2011-03-17 15:23:22 +0000 | [diff] [blame] | 2791 | } |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 2792 | } else |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2793 | return 0; |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2794 | |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 2795 | i915_gem_object_update_fence(obj, reg, enable); |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 2796 | obj->fence_dirty = false; |
Chris Wilson | 1441574 | 2012-04-17 15:31:33 +0100 | [diff] [blame] | 2797 | |
Chris Wilson | 9ce079e | 2012-04-17 15:31:30 +0100 | [diff] [blame] | 2798 | return 0; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2799 | } |
| 2800 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2801 | static bool i915_gem_valid_gtt_space(struct drm_device *dev, |
| 2802 | struct drm_mm_node *gtt_space, |
| 2803 | unsigned long cache_level) |
| 2804 | { |
| 2805 | struct drm_mm_node *other; |
| 2806 | |
| 2807 | /* On non-LLC machines we have to be careful when putting differing |
| 2808 | * types of snoopable memory together to avoid the prefetcher |
| 2809 | * crossing memory domains and dieing. |
| 2810 | */ |
| 2811 | if (HAS_LLC(dev)) |
| 2812 | return true; |
| 2813 | |
| 2814 | if (gtt_space == NULL) |
| 2815 | return true; |
| 2816 | |
| 2817 | if (list_empty(>t_space->node_list)) |
| 2818 | return true; |
| 2819 | |
| 2820 | other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list); |
| 2821 | if (other->allocated && !other->hole_follows && other->color != cache_level) |
| 2822 | return false; |
| 2823 | |
| 2824 | other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list); |
| 2825 | if (other->allocated && !gtt_space->hole_follows && other->color != cache_level) |
| 2826 | return false; |
| 2827 | |
| 2828 | return true; |
| 2829 | } |
| 2830 | |
| 2831 | static void i915_gem_verify_gtt(struct drm_device *dev) |
| 2832 | { |
| 2833 | #if WATCH_GTT |
| 2834 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2835 | struct drm_i915_gem_object *obj; |
| 2836 | int err = 0; |
| 2837 | |
| 2838 | list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) { |
| 2839 | if (obj->gtt_space == NULL) { |
| 2840 | printk(KERN_ERR "object found on GTT list with no space reserved\n"); |
| 2841 | err++; |
| 2842 | continue; |
| 2843 | } |
| 2844 | |
| 2845 | if (obj->cache_level != obj->gtt_space->color) { |
| 2846 | printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n", |
| 2847 | obj->gtt_space->start, |
| 2848 | obj->gtt_space->start + obj->gtt_space->size, |
| 2849 | obj->cache_level, |
| 2850 | obj->gtt_space->color); |
| 2851 | err++; |
| 2852 | continue; |
| 2853 | } |
| 2854 | |
| 2855 | if (!i915_gem_valid_gtt_space(dev, |
| 2856 | obj->gtt_space, |
| 2857 | obj->cache_level)) { |
| 2858 | printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n", |
| 2859 | obj->gtt_space->start, |
| 2860 | obj->gtt_space->start + obj->gtt_space->size, |
| 2861 | obj->cache_level); |
| 2862 | err++; |
| 2863 | continue; |
| 2864 | } |
| 2865 | } |
| 2866 | |
| 2867 | WARN_ON(err); |
| 2868 | #endif |
| 2869 | } |
| 2870 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2871 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2872 | * Finds free space in the GTT aperture and binds the object there. |
| 2873 | */ |
| 2874 | static int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2875 | i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj, |
Daniel Vetter | 920afa7 | 2010-09-16 17:54:23 +0200 | [diff] [blame] | 2876 | unsigned alignment, |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 2877 | bool map_and_fenceable, |
| 2878 | bool nonblocking) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2879 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2880 | struct drm_device *dev = obj->base.dev; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2881 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2882 | struct drm_mm_node *free_space; |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 2883 | u32 size, fence_size, fence_alignment, unfenced_alignment; |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2884 | bool mappable, fenceable; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2885 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2886 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2887 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2888 | DRM_ERROR("Attempting to bind a purgeable object\n"); |
| 2889 | return -EINVAL; |
| 2890 | } |
| 2891 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2892 | fence_size = i915_gem_get_gtt_size(dev, |
| 2893 | obj->base.size, |
| 2894 | obj->tiling_mode); |
| 2895 | fence_alignment = i915_gem_get_gtt_alignment(dev, |
| 2896 | obj->base.size, |
| 2897 | obj->tiling_mode); |
| 2898 | unfenced_alignment = |
| 2899 | i915_gem_get_unfenced_gtt_alignment(dev, |
| 2900 | obj->base.size, |
| 2901 | obj->tiling_mode); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 2902 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2903 | if (alignment == 0) |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 2904 | alignment = map_and_fenceable ? fence_alignment : |
| 2905 | unfenced_alignment; |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2906 | if (map_and_fenceable && alignment & (fence_alignment - 1)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2907 | DRM_ERROR("Invalid object alignment requested %u\n", alignment); |
| 2908 | return -EINVAL; |
| 2909 | } |
| 2910 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2911 | size = map_and_fenceable ? fence_size : obj->base.size; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 2912 | |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 2913 | /* If the object is bigger than the entire aperture, reject it early |
| 2914 | * before evicting everything in a vain attempt to find space. |
| 2915 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2916 | if (obj->base.size > |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2917 | (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) { |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 2918 | DRM_ERROR("Attempting to bind an object larger than the aperture\n"); |
| 2919 | return -E2BIG; |
| 2920 | } |
| 2921 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2922 | ret = i915_gem_object_get_pages(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2923 | if (ret) |
| 2924 | return ret; |
| 2925 | |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 2926 | i915_gem_object_pin_pages(obj); |
| 2927 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2928 | search_free: |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2929 | if (map_and_fenceable) |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 2930 | free_space = drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space, |
| 2931 | size, alignment, obj->cache_level, |
| 2932 | 0, dev_priv->mm.gtt_mappable_end, |
| 2933 | false); |
Daniel Vetter | 920afa7 | 2010-09-16 17:54:23 +0200 | [diff] [blame] | 2934 | else |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2935 | free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space, |
| 2936 | size, alignment, obj->cache_level, |
| 2937 | false); |
Daniel Vetter | 920afa7 | 2010-09-16 17:54:23 +0200 | [diff] [blame] | 2938 | |
| 2939 | if (free_space != NULL) { |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2940 | if (map_and_fenceable) |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 2941 | free_space = |
Daniel Vetter | 920afa7 | 2010-09-16 17:54:23 +0200 | [diff] [blame] | 2942 | drm_mm_get_block_range_generic(free_space, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2943 | size, alignment, obj->cache_level, |
Chris Wilson | 6b9d89b | 2012-07-10 11:15:23 +0100 | [diff] [blame] | 2944 | 0, dev_priv->mm.gtt_mappable_end, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2945 | false); |
Daniel Vetter | 920afa7 | 2010-09-16 17:54:23 +0200 | [diff] [blame] | 2946 | else |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 2947 | free_space = |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2948 | drm_mm_get_block_generic(free_space, |
| 2949 | size, alignment, obj->cache_level, |
| 2950 | false); |
Daniel Vetter | 920afa7 | 2010-09-16 17:54:23 +0200 | [diff] [blame] | 2951 | } |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 2952 | if (free_space == NULL) { |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2953 | ret = i915_gem_evict_something(dev, size, alignment, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2954 | obj->cache_level, |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 2955 | map_and_fenceable, |
| 2956 | nonblocking); |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 2957 | if (ret) { |
| 2958 | i915_gem_object_unpin_pages(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2959 | return ret; |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 2960 | } |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2961 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2962 | goto search_free; |
| 2963 | } |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2964 | if (WARN_ON(!i915_gem_valid_gtt_space(dev, |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 2965 | free_space, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2966 | obj->cache_level))) { |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 2967 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 2968 | drm_mm_put_block(free_space); |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2969 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2970 | } |
| 2971 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 2972 | ret = i915_gem_gtt_prepare_object(obj); |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 2973 | if (ret) { |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 2974 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 2975 | drm_mm_put_block(free_space); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2976 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2977 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2978 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2979 | list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2980 | list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list); |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 2981 | |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 2982 | obj->gtt_space = free_space; |
| 2983 | obj->gtt_offset = free_space->start; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2984 | |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2985 | fenceable = |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 2986 | free_space->size == fence_size && |
| 2987 | (free_space->start & (fence_alignment - 1)) == 0; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 2988 | |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2989 | mappable = |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2990 | obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 2991 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2992 | obj->map_and_fenceable = mappable && fenceable; |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 2993 | |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 2994 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2995 | trace_i915_gem_object_bind(obj, map_and_fenceable); |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2996 | i915_gem_verify_gtt(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2997 | return 0; |
| 2998 | } |
| 2999 | |
| 3000 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3001 | i915_gem_clflush_object(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3002 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3003 | /* If we don't have a page list set up, then we're not pinned |
| 3004 | * to GPU, and we can ignore the cache flush because it'll happen |
| 3005 | * again at bind time. |
| 3006 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3007 | if (obj->pages == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3008 | return; |
| 3009 | |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3010 | /* If the GPU is snooping the contents of the CPU cache, |
| 3011 | * we do not need to manually clear the CPU cache lines. However, |
| 3012 | * the caches are only snooped when the render cache is |
| 3013 | * flushed/invalidated. As we always have to emit invalidations |
| 3014 | * and flushes when moving into and out of the RENDER domain, correct |
| 3015 | * snooping behaviour occurs naturally as the result of our domain |
| 3016 | * tracking. |
| 3017 | */ |
| 3018 | if (obj->cache_level != I915_CACHE_NONE) |
| 3019 | return; |
| 3020 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3021 | trace_i915_gem_object_clflush(obj); |
Eric Anholt | cfa16a0 | 2009-05-26 18:46:16 -0700 | [diff] [blame] | 3022 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3023 | drm_clflush_sg(obj->pages); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3024 | } |
| 3025 | |
| 3026 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 3027 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3028 | i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3029 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3030 | uint32_t old_write_domain; |
| 3031 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3032 | if (obj->base.write_domain != I915_GEM_DOMAIN_GTT) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3033 | return; |
| 3034 | |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3035 | /* No actual flushing is required for the GTT write domain. Writes |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3036 | * to it immediately go to main memory as far as we know, so there's |
| 3037 | * no chipset flush. It also doesn't land in render cache. |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3038 | * |
| 3039 | * However, we do have to enforce the order so that all writes through |
| 3040 | * the GTT land before any writes to the device, such as updates to |
| 3041 | * the GATT itself. |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3042 | */ |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3043 | wmb(); |
| 3044 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3045 | old_write_domain = obj->base.write_domain; |
| 3046 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3047 | |
| 3048 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3049 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3050 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3051 | } |
| 3052 | |
| 3053 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 3054 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3055 | i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3056 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3057 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3058 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3059 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3060 | return; |
| 3061 | |
| 3062 | i915_gem_clflush_object(obj); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3063 | i915_gem_chipset_flush(obj->base.dev); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3064 | old_write_domain = obj->base.write_domain; |
| 3065 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3066 | |
| 3067 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3068 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3069 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3070 | } |
| 3071 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3072 | /** |
| 3073 | * Moves a single object to the GTT read, and possibly write domain. |
| 3074 | * |
| 3075 | * This function returns when the move is complete, including waiting on |
| 3076 | * flushes to occur. |
| 3077 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3078 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3079 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3080 | { |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3081 | drm_i915_private_t *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3082 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3083 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3084 | |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 3085 | /* Not valid to be called on unbound objects. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3086 | if (obj->gtt_space == NULL) |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 3087 | return -EINVAL; |
| 3088 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 3089 | if (obj->base.write_domain == I915_GEM_DOMAIN_GTT) |
| 3090 | return 0; |
| 3091 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3092 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3093 | if (ret) |
| 3094 | return ret; |
| 3095 | |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 3096 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3097 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3098 | old_write_domain = obj->base.write_domain; |
| 3099 | old_read_domains = obj->base.read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3100 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3101 | /* It should now be out of any other write domains, and we can update |
| 3102 | * the domain values for our changes. |
| 3103 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3104 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 3105 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3106 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3107 | obj->base.read_domains = I915_GEM_DOMAIN_GTT; |
| 3108 | obj->base.write_domain = I915_GEM_DOMAIN_GTT; |
| 3109 | obj->dirty = 1; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3110 | } |
| 3111 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3112 | trace_i915_gem_object_change_domain(obj, |
| 3113 | old_read_domains, |
| 3114 | old_write_domain); |
| 3115 | |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3116 | /* And bump the LRU for this access */ |
| 3117 | if (i915_gem_object_is_inactive(obj)) |
| 3118 | list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list); |
| 3119 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3120 | return 0; |
| 3121 | } |
| 3122 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3123 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3124 | enum i915_cache_level cache_level) |
| 3125 | { |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 3126 | struct drm_device *dev = obj->base.dev; |
| 3127 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3128 | int ret; |
| 3129 | |
| 3130 | if (obj->cache_level == cache_level) |
| 3131 | return 0; |
| 3132 | |
| 3133 | if (obj->pin_count) { |
| 3134 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 3135 | return -EBUSY; |
| 3136 | } |
| 3137 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3138 | if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) { |
| 3139 | ret = i915_gem_object_unbind(obj); |
| 3140 | if (ret) |
| 3141 | return ret; |
| 3142 | } |
| 3143 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3144 | if (obj->gtt_space) { |
| 3145 | ret = i915_gem_object_finish_gpu(obj); |
| 3146 | if (ret) |
| 3147 | return ret; |
| 3148 | |
| 3149 | i915_gem_object_finish_gtt(obj); |
| 3150 | |
| 3151 | /* Before SandyBridge, you could not use tiling or fence |
| 3152 | * registers with snooped memory, so relinquish any fences |
| 3153 | * currently pointing to our region in the aperture. |
| 3154 | */ |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3155 | if (INTEL_INFO(dev)->gen < 6) { |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3156 | ret = i915_gem_object_put_fence(obj); |
| 3157 | if (ret) |
| 3158 | return ret; |
| 3159 | } |
| 3160 | |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 3161 | if (obj->has_global_gtt_mapping) |
| 3162 | i915_gem_gtt_bind_object(obj, cache_level); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 3163 | if (obj->has_aliasing_ppgtt_mapping) |
| 3164 | i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt, |
| 3165 | obj, cache_level); |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3166 | |
| 3167 | obj->gtt_space->color = cache_level; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3168 | } |
| 3169 | |
| 3170 | if (cache_level == I915_CACHE_NONE) { |
| 3171 | u32 old_read_domains, old_write_domain; |
| 3172 | |
| 3173 | /* If we're coming from LLC cached, then we haven't |
| 3174 | * actually been tracking whether the data is in the |
| 3175 | * CPU cache or not, since we only allow one bit set |
| 3176 | * in obj->write_domain and have been skipping the clflushes. |
| 3177 | * Just set it to the CPU cache for now. |
| 3178 | */ |
| 3179 | WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU); |
| 3180 | WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU); |
| 3181 | |
| 3182 | old_read_domains = obj->base.read_domains; |
| 3183 | old_write_domain = obj->base.write_domain; |
| 3184 | |
| 3185 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 3186 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 3187 | |
| 3188 | trace_i915_gem_object_change_domain(obj, |
| 3189 | old_read_domains, |
| 3190 | old_write_domain); |
| 3191 | } |
| 3192 | |
| 3193 | obj->cache_level = cache_level; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3194 | i915_gem_verify_gtt(dev); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3195 | return 0; |
| 3196 | } |
| 3197 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3198 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 3199 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3200 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3201 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3202 | struct drm_i915_gem_object *obj; |
| 3203 | int ret; |
| 3204 | |
| 3205 | ret = i915_mutex_lock_interruptible(dev); |
| 3206 | if (ret) |
| 3207 | return ret; |
| 3208 | |
| 3209 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
| 3210 | if (&obj->base == NULL) { |
| 3211 | ret = -ENOENT; |
| 3212 | goto unlock; |
| 3213 | } |
| 3214 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3215 | args->caching = obj->cache_level != I915_CACHE_NONE; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3216 | |
| 3217 | drm_gem_object_unreference(&obj->base); |
| 3218 | unlock: |
| 3219 | mutex_unlock(&dev->struct_mutex); |
| 3220 | return ret; |
| 3221 | } |
| 3222 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3223 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 3224 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3225 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3226 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3227 | struct drm_i915_gem_object *obj; |
| 3228 | enum i915_cache_level level; |
| 3229 | int ret; |
| 3230 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3231 | switch (args->caching) { |
| 3232 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3233 | level = I915_CACHE_NONE; |
| 3234 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3235 | case I915_CACHING_CACHED: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3236 | level = I915_CACHE_LLC; |
| 3237 | break; |
| 3238 | default: |
| 3239 | return -EINVAL; |
| 3240 | } |
| 3241 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3242 | ret = i915_mutex_lock_interruptible(dev); |
| 3243 | if (ret) |
| 3244 | return ret; |
| 3245 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3246 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
| 3247 | if (&obj->base == NULL) { |
| 3248 | ret = -ENOENT; |
| 3249 | goto unlock; |
| 3250 | } |
| 3251 | |
| 3252 | ret = i915_gem_object_set_cache_level(obj, level); |
| 3253 | |
| 3254 | drm_gem_object_unreference(&obj->base); |
| 3255 | unlock: |
| 3256 | mutex_unlock(&dev->struct_mutex); |
| 3257 | return ret; |
| 3258 | } |
| 3259 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3260 | /* |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3261 | * Prepare buffer for display plane (scanout, cursors, etc). |
| 3262 | * Can be called from an uninterruptible phase (modesetting) and allows |
| 3263 | * any flushes to be pipelined (for pageflips). |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3264 | */ |
| 3265 | int |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3266 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3267 | u32 alignment, |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 3268 | struct intel_ring_buffer *pipelined) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3269 | { |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3270 | u32 old_read_domains, old_write_domain; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3271 | int ret; |
| 3272 | |
Chris Wilson | 0be7328 | 2010-12-06 14:36:27 +0000 | [diff] [blame] | 3273 | if (pipelined != obj->ring) { |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3274 | ret = i915_gem_object_sync(obj, pipelined); |
| 3275 | if (ret) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3276 | return ret; |
| 3277 | } |
| 3278 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3279 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 3280 | * a result, we make sure that the pinning that is about to occur is |
| 3281 | * done with uncached PTEs. This is lowest common denominator for all |
| 3282 | * chipsets. |
| 3283 | * |
| 3284 | * However for gen6+, we could do better by using the GFDT bit instead |
| 3285 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 3286 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 3287 | */ |
| 3288 | ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE); |
| 3289 | if (ret) |
| 3290 | return ret; |
| 3291 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3292 | /* As the user may map the buffer once pinned in the display plane |
| 3293 | * (e.g. libkms for the bootup splash), we have to ensure that we |
| 3294 | * always use map_and_fenceable for all scanout buffers. |
| 3295 | */ |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 3296 | ret = i915_gem_object_pin(obj, alignment, true, false); |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3297 | if (ret) |
| 3298 | return ret; |
| 3299 | |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 3300 | i915_gem_object_flush_cpu_write_domain(obj); |
| 3301 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3302 | old_write_domain = obj->base.write_domain; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3303 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3304 | |
| 3305 | /* It should now be out of any other write domains, and we can update |
| 3306 | * the domain values for our changes. |
| 3307 | */ |
Chris Wilson | e5f1d96 | 2012-07-20 12:41:00 +0100 | [diff] [blame] | 3308 | obj->base.write_domain = 0; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3309 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3310 | |
| 3311 | trace_i915_gem_object_change_domain(obj, |
| 3312 | old_read_domains, |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3313 | old_write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3314 | |
| 3315 | return 0; |
| 3316 | } |
| 3317 | |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 3318 | int |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3319 | i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj) |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 3320 | { |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3321 | int ret; |
| 3322 | |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3323 | if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0) |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 3324 | return 0; |
| 3325 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3326 | ret = i915_gem_object_wait_rendering(obj, false); |
Chris Wilson | c501ae7 | 2011-12-14 13:57:23 +0100 | [diff] [blame] | 3327 | if (ret) |
| 3328 | return ret; |
| 3329 | |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3330 | /* Ensure that we invalidate the GPU's caches and TLBs. */ |
| 3331 | obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS; |
Chris Wilson | c501ae7 | 2011-12-14 13:57:23 +0100 | [diff] [blame] | 3332 | return 0; |
Chris Wilson | 8534551 | 2010-11-13 09:49:11 +0000 | [diff] [blame] | 3333 | } |
| 3334 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3335 | /** |
| 3336 | * Moves a single object to the CPU read, and possibly write domain. |
| 3337 | * |
| 3338 | * This function returns when the move is complete, including waiting on |
| 3339 | * flushes to occur. |
| 3340 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 3341 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 3342 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3343 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3344 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3345 | int ret; |
| 3346 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 3347 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 3348 | return 0; |
| 3349 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3350 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3351 | if (ret) |
| 3352 | return ret; |
| 3353 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3354 | i915_gem_object_flush_gtt_write_domain(obj); |
| 3355 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3356 | old_write_domain = obj->base.write_domain; |
| 3357 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3358 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3359 | /* Flush the CPU cache if it's still invalid. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3360 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3361 | i915_gem_clflush_object(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3362 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3363 | obj->base.read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3364 | } |
| 3365 | |
| 3366 | /* It should now be out of any other write domains, and we can update |
| 3367 | * the domain values for our changes. |
| 3368 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3369 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3370 | |
| 3371 | /* If we're writing through the CPU, then the GPU read domains will |
| 3372 | * need to be invalidated at next use. |
| 3373 | */ |
| 3374 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3375 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 3376 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3377 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3378 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3379 | trace_i915_gem_object_change_domain(obj, |
| 3380 | old_read_domains, |
| 3381 | old_write_domain); |
| 3382 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3383 | return 0; |
| 3384 | } |
| 3385 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3386 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 3387 | * emitted over 20 msec ago. |
| 3388 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3389 | * Note that if we were to use the current jiffies each time around the loop, |
| 3390 | * we wouldn't escape the function with any frames outstanding if the time to |
| 3391 | * render a frame was over 20ms. |
| 3392 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3393 | * This should get us reasonable parallelism between CPU and GPU but also |
| 3394 | * relatively low latency when blocking on a particular request to finish. |
| 3395 | */ |
| 3396 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3397 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3398 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3399 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3400 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3401 | unsigned long recent_enough = jiffies - msecs_to_jiffies(20); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3402 | struct drm_i915_gem_request *request; |
| 3403 | struct intel_ring_buffer *ring = NULL; |
| 3404 | u32 seqno = 0; |
| 3405 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3406 | |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 3407 | if (atomic_read(&dev_priv->mm.wedged)) |
| 3408 | return -EIO; |
| 3409 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3410 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3411 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3412 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 3413 | break; |
| 3414 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3415 | ring = request->ring; |
| 3416 | seqno = request->seqno; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3417 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3418 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3419 | |
| 3420 | if (seqno == 0) |
| 3421 | return 0; |
| 3422 | |
Ben Widawsky | 5c81fe85 | 2012-05-24 15:03:08 -0700 | [diff] [blame] | 3423 | ret = __wait_seqno(ring, seqno, true, NULL); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3424 | if (ret == 0) |
| 3425 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3426 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3427 | return ret; |
| 3428 | } |
| 3429 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3430 | int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3431 | i915_gem_object_pin(struct drm_i915_gem_object *obj, |
| 3432 | uint32_t alignment, |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 3433 | bool map_and_fenceable, |
| 3434 | bool nonblocking) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3435 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3436 | int ret; |
| 3437 | |
Chris Wilson | 7e81a42 | 2012-09-15 09:41:57 +0100 | [diff] [blame] | 3438 | if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT)) |
| 3439 | return -EBUSY; |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 3440 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3441 | if (obj->gtt_space != NULL) { |
| 3442 | if ((alignment && obj->gtt_offset & (alignment - 1)) || |
| 3443 | (map_and_fenceable && !obj->map_and_fenceable)) { |
| 3444 | WARN(obj->pin_count, |
Chris Wilson | ae7d49d | 2010-08-04 12:37:41 +0100 | [diff] [blame] | 3445 | "bo is already pinned with incorrect alignment:" |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 3446 | " offset=%x, req.alignment=%x, req.map_and_fenceable=%d," |
| 3447 | " obj->map_and_fenceable=%d\n", |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3448 | obj->gtt_offset, alignment, |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 3449 | map_and_fenceable, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3450 | obj->map_and_fenceable); |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 3451 | ret = i915_gem_object_unbind(obj); |
| 3452 | if (ret) |
| 3453 | return ret; |
| 3454 | } |
| 3455 | } |
| 3456 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3457 | if (obj->gtt_space == NULL) { |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 3458 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 3459 | |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3460 | ret = i915_gem_object_bind_to_gtt(obj, alignment, |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 3461 | map_and_fenceable, |
| 3462 | nonblocking); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 3463 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3464 | return ret; |
Chris Wilson | 8742267 | 2012-11-21 13:04:03 +0000 | [diff] [blame] | 3465 | |
| 3466 | if (!dev_priv->mm.aliasing_ppgtt) |
| 3467 | i915_gem_gtt_bind_object(obj, obj->cache_level); |
Chris Wilson | 22c344e | 2009-02-11 14:26:45 +0000 | [diff] [blame] | 3468 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3469 | |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 3470 | if (!obj->has_global_gtt_mapping && map_and_fenceable) |
| 3471 | i915_gem_gtt_bind_object(obj, obj->cache_level); |
| 3472 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 3473 | obj->pin_count++; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 3474 | obj->pin_mappable |= map_and_fenceable; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3475 | |
| 3476 | return 0; |
| 3477 | } |
| 3478 | |
| 3479 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3480 | i915_gem_object_unpin(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3481 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3482 | BUG_ON(obj->pin_count == 0); |
| 3483 | BUG_ON(obj->gtt_space == NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3484 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 3485 | if (--obj->pin_count == 0) |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 3486 | obj->pin_mappable = false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3487 | } |
| 3488 | |
| 3489 | int |
| 3490 | i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3491 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3492 | { |
| 3493 | struct drm_i915_gem_pin *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3494 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3495 | int ret; |
| 3496 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3497 | ret = i915_mutex_lock_interruptible(dev); |
| 3498 | if (ret) |
| 3499 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3500 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3501 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 3502 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3503 | ret = -ENOENT; |
| 3504 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3505 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3506 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3507 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 3508 | DRM_ERROR("Attempting to pin a purgeable buffer\n"); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3509 | ret = -EINVAL; |
| 3510 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3511 | } |
| 3512 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3513 | if (obj->pin_filp != NULL && obj->pin_filp != file) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3514 | DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n", |
| 3515 | args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3516 | ret = -EINVAL; |
| 3517 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3518 | } |
| 3519 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3520 | obj->user_pin_count++; |
| 3521 | obj->pin_filp = file; |
| 3522 | if (obj->user_pin_count == 1) { |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 3523 | ret = i915_gem_object_pin(obj, args->alignment, true, false); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3524 | if (ret) |
| 3525 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3526 | } |
| 3527 | |
| 3528 | /* XXX - flush the CPU caches for pinned objects |
| 3529 | * as the X server doesn't manage domains yet |
| 3530 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3531 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3532 | args->offset = obj->gtt_offset; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3533 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3534 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3535 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3536 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3537 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3538 | } |
| 3539 | |
| 3540 | int |
| 3541 | i915_gem_unpin_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3542 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3543 | { |
| 3544 | struct drm_i915_gem_pin *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3545 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 3546 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3547 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3548 | ret = i915_mutex_lock_interruptible(dev); |
| 3549 | if (ret) |
| 3550 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3551 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3552 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 3553 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3554 | ret = -ENOENT; |
| 3555 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3556 | } |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 3557 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3558 | if (obj->pin_filp != file) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3559 | DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n", |
| 3560 | args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3561 | ret = -EINVAL; |
| 3562 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3563 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3564 | obj->user_pin_count--; |
| 3565 | if (obj->user_pin_count == 0) { |
| 3566 | obj->pin_filp = NULL; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3567 | i915_gem_object_unpin(obj); |
| 3568 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3569 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3570 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3571 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3572 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3573 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3574 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3575 | } |
| 3576 | |
| 3577 | int |
| 3578 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3579 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3580 | { |
| 3581 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3582 | struct drm_i915_gem_object *obj; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 3583 | int ret; |
| 3584 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3585 | ret = i915_mutex_lock_interruptible(dev); |
| 3586 | if (ret) |
| 3587 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3588 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3589 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 3590 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3591 | ret = -ENOENT; |
| 3592 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3593 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3594 | |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 3595 | /* Count all active objects as busy, even if they are currently not used |
| 3596 | * by the gpu. Users of this interface expect objects to eventually |
| 3597 | * become non-busy without any further actions, therefore emit any |
| 3598 | * necessary flushes here. |
Eric Anholt | c4de0a5 | 2008-12-14 19:05:04 -0800 | [diff] [blame] | 3599 | */ |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3600 | ret = i915_gem_object_flush_active(obj); |
| 3601 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3602 | args->busy = obj->active; |
Chris Wilson | e9808ed | 2012-07-04 12:25:08 +0100 | [diff] [blame] | 3603 | if (obj->ring) { |
| 3604 | BUILD_BUG_ON(I915_NUM_RINGS > 16); |
| 3605 | args->busy |= intel_ring_flag(obj->ring) << 16; |
| 3606 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3607 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3608 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3609 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3610 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3611 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3612 | } |
| 3613 | |
| 3614 | int |
| 3615 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 3616 | struct drm_file *file_priv) |
| 3617 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3618 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3619 | } |
| 3620 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3621 | int |
| 3622 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 3623 | struct drm_file *file_priv) |
| 3624 | { |
| 3625 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3626 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 3627 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3628 | |
| 3629 | switch (args->madv) { |
| 3630 | case I915_MADV_DONTNEED: |
| 3631 | case I915_MADV_WILLNEED: |
| 3632 | break; |
| 3633 | default: |
| 3634 | return -EINVAL; |
| 3635 | } |
| 3636 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3637 | ret = i915_mutex_lock_interruptible(dev); |
| 3638 | if (ret) |
| 3639 | return ret; |
| 3640 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3641 | obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 3642 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3643 | ret = -ENOENT; |
| 3644 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3645 | } |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3646 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3647 | if (obj->pin_count) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3648 | ret = -EINVAL; |
| 3649 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3650 | } |
| 3651 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3652 | if (obj->madv != __I915_MADV_PURGED) |
| 3653 | obj->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3654 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3655 | /* if the object is no longer attached, discard its backing storage */ |
| 3656 | if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 3657 | i915_gem_object_truncate(obj); |
| 3658 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3659 | args->retained = obj->madv != __I915_MADV_PURGED; |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 3660 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3661 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3662 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3663 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3664 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3665 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3666 | } |
| 3667 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3668 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 3669 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 3670 | { |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 3671 | INIT_LIST_HEAD(&obj->mm_list); |
| 3672 | INIT_LIST_HEAD(&obj->gtt_list); |
| 3673 | INIT_LIST_HEAD(&obj->ring_list); |
| 3674 | INIT_LIST_HEAD(&obj->exec_list); |
| 3675 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3676 | obj->ops = ops; |
| 3677 | |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 3678 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 3679 | obj->madv = I915_MADV_WILLNEED; |
| 3680 | /* Avoid an unnecessary call to unbind on the first bind. */ |
| 3681 | obj->map_and_fenceable = true; |
| 3682 | |
| 3683 | i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size); |
| 3684 | } |
| 3685 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3686 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
| 3687 | .get_pages = i915_gem_object_get_pages_gtt, |
| 3688 | .put_pages = i915_gem_object_put_pages_gtt, |
| 3689 | }; |
| 3690 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3691 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
| 3692 | size_t size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 3693 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 3694 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 3695 | struct address_space *mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 3696 | u32 mask; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 3697 | |
| 3698 | obj = kzalloc(sizeof(*obj), GFP_KERNEL); |
| 3699 | if (obj == NULL) |
| 3700 | return NULL; |
| 3701 | |
| 3702 | if (drm_gem_object_init(dev, &obj->base, size) != 0) { |
| 3703 | kfree(obj); |
| 3704 | return NULL; |
| 3705 | } |
| 3706 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 3707 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
| 3708 | if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) { |
| 3709 | /* 965gm cannot relocate objects above 4GiB. */ |
| 3710 | mask &= ~__GFP_HIGHMEM; |
| 3711 | mask |= __GFP_DMA32; |
| 3712 | } |
| 3713 | |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 3714 | mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 3715 | mapping_set_gfp_mask(mapping, mask); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 3716 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3717 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 3718 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 3719 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 3720 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 3721 | |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 3722 | if (HAS_LLC(dev)) { |
| 3723 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 3724 | * cache) for about a 10% performance improvement |
| 3725 | * compared to uncached. Graphics requests other than |
| 3726 | * display scanout are coherent with the CPU in |
| 3727 | * accessing this cache. This means in this mode we |
| 3728 | * don't need to clflush on the CPU side, and on the |
| 3729 | * GPU side we only need to flush internal caches to |
| 3730 | * get data visible to the CPU. |
| 3731 | * |
| 3732 | * However, we maintain the display planes as UC, and so |
| 3733 | * need to rebind when first used as such. |
| 3734 | */ |
| 3735 | obj->cache_level = I915_CACHE_LLC; |
| 3736 | } else |
| 3737 | obj->cache_level = I915_CACHE_NONE; |
| 3738 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3739 | return obj; |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 3740 | } |
| 3741 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3742 | int i915_gem_init_object(struct drm_gem_object *obj) |
| 3743 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 3744 | BUG(); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3745 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3746 | return 0; |
| 3747 | } |
| 3748 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 3749 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 3750 | { |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 3751 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3752 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 3753 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 3754 | |
Chris Wilson | 26e12f89 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 3755 | trace_i915_gem_object_destroy(obj); |
| 3756 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 3757 | if (obj->phys_obj) |
| 3758 | i915_gem_detach_phys_object(dev, obj); |
| 3759 | |
| 3760 | obj->pin_count = 0; |
| 3761 | if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) { |
| 3762 | bool was_interruptible; |
| 3763 | |
| 3764 | was_interruptible = dev_priv->mm.interruptible; |
| 3765 | dev_priv->mm.interruptible = false; |
| 3766 | |
| 3767 | WARN_ON(i915_gem_object_unbind(obj)); |
| 3768 | |
| 3769 | dev_priv->mm.interruptible = was_interruptible; |
| 3770 | } |
| 3771 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 3772 | obj->pages_pin_count = 0; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3773 | i915_gem_object_put_pages(obj); |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 3774 | i915_gem_object_free_mmap_offset(obj); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 3775 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3776 | BUG_ON(obj->pages); |
| 3777 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 3778 | if (obj->base.import_attach) |
| 3779 | drm_prime_gem_destroy(&obj->base, NULL); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 3780 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3781 | drm_gem_object_release(&obj->base); |
| 3782 | i915_gem_info_remove_obj(dev_priv, obj->base.size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 3783 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3784 | kfree(obj->bit_17); |
| 3785 | kfree(obj); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 3786 | } |
| 3787 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 3788 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3789 | i915_gem_idle(struct drm_device *dev) |
| 3790 | { |
| 3791 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 3792 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3793 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 3794 | mutex_lock(&dev->struct_mutex); |
| 3795 | |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 3796 | if (dev_priv->mm.suspended) { |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 3797 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3798 | return 0; |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 3799 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3800 | |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 3801 | ret = i915_gpu_idle(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 3802 | if (ret) { |
| 3803 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3804 | return ret; |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 3805 | } |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 3806 | i915_gem_retire_requests(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3807 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 3808 | /* Under UMS, be paranoid and evict. */ |
Chris Wilson | a39d7ef | 2012-04-24 18:22:52 +0100 | [diff] [blame] | 3809 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3810 | i915_gem_evict_everything(dev); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 3811 | |
Chris Wilson | 312817a | 2010-11-22 11:50:11 +0000 | [diff] [blame] | 3812 | i915_gem_reset_fences(dev); |
| 3813 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 3814 | /* Hack! Don't let anybody do execbuf while we don't control the chip. |
| 3815 | * We need to replace this with a semaphore, or something. |
| 3816 | * And not confound mm.suspended! |
| 3817 | */ |
| 3818 | dev_priv->mm.suspended = 1; |
Daniel Vetter | bc0c7f1 | 2010-08-20 18:18:48 +0200 | [diff] [blame] | 3819 | del_timer_sync(&dev_priv->hangcheck_timer); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 3820 | |
| 3821 | i915_kernel_lost_context(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 3822 | i915_gem_cleanup_ringbuffer(dev); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 3823 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 3824 | mutex_unlock(&dev->struct_mutex); |
| 3825 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 3826 | /* Cancel the retire work handler, which should be idle now. */ |
| 3827 | cancel_delayed_work_sync(&dev_priv->mm.retire_work); |
| 3828 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3829 | return 0; |
| 3830 | } |
| 3831 | |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 3832 | void i915_gem_l3_remap(struct drm_device *dev) |
| 3833 | { |
| 3834 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 3835 | u32 misccpctl; |
| 3836 | int i; |
| 3837 | |
| 3838 | if (!IS_IVYBRIDGE(dev)) |
| 3839 | return; |
| 3840 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 3841 | if (!dev_priv->l3_parity.remap_info) |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 3842 | return; |
| 3843 | |
| 3844 | misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 3845 | I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); |
| 3846 | POSTING_READ(GEN7_MISCCPCTL); |
| 3847 | |
| 3848 | for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) { |
| 3849 | u32 remap = I915_READ(GEN7_L3LOG_BASE + i); |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 3850 | if (remap && remap != dev_priv->l3_parity.remap_info[i/4]) |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 3851 | DRM_DEBUG("0x%x was already programmed to %x\n", |
| 3852 | GEN7_L3LOG_BASE + i, remap); |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 3853 | if (remap && !dev_priv->l3_parity.remap_info[i/4]) |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 3854 | DRM_DEBUG_DRIVER("Clearing remapped register\n"); |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 3855 | I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]); |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 3856 | } |
| 3857 | |
| 3858 | /* Make sure all the writes land before disabling dop clock gating */ |
| 3859 | POSTING_READ(GEN7_L3LOG_BASE); |
| 3860 | |
| 3861 | I915_WRITE(GEN7_MISCCPCTL, misccpctl); |
| 3862 | } |
| 3863 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3864 | void i915_gem_init_swizzling(struct drm_device *dev) |
| 3865 | { |
| 3866 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 3867 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 3868 | if (INTEL_INFO(dev)->gen < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3869 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 3870 | return; |
| 3871 | |
| 3872 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 3873 | DISP_TILE_SURFACE_SWIZZLING); |
| 3874 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 3875 | if (IS_GEN5(dev)) |
| 3876 | return; |
| 3877 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3878 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
| 3879 | if (IS_GEN6(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 3880 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3881 | else |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 3882 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3883 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 3884 | |
Chris Wilson | 67b1b57 | 2012-07-05 23:49:40 +0100 | [diff] [blame] | 3885 | static bool |
| 3886 | intel_enable_blt(struct drm_device *dev) |
| 3887 | { |
| 3888 | if (!HAS_BLT(dev)) |
| 3889 | return false; |
| 3890 | |
| 3891 | /* The blitter was dysfunctional on early prototypes */ |
| 3892 | if (IS_GEN6(dev) && dev->pdev->revision < 8) { |
| 3893 | DRM_INFO("BLT not supported on this pre-production hardware;" |
| 3894 | " graphics performance will be degraded.\n"); |
| 3895 | return false; |
| 3896 | } |
| 3897 | |
| 3898 | return true; |
| 3899 | } |
| 3900 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3901 | int |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3902 | i915_gem_init_hw(struct drm_device *dev) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 3903 | { |
| 3904 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 3905 | int ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 3906 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3907 | if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt()) |
Daniel Vetter | 8ecd1a6 | 2012-06-07 15:56:03 +0200 | [diff] [blame] | 3908 | return -EIO; |
| 3909 | |
Rodrigo Vivi | eda2d7f | 2012-10-10 18:35:28 -0300 | [diff] [blame] | 3910 | if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1)) |
| 3911 | I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000); |
| 3912 | |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 3913 | i915_gem_l3_remap(dev); |
| 3914 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3915 | i915_gem_init_swizzling(dev); |
| 3916 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 3917 | ret = intel_init_render_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 3918 | if (ret) |
Chris Wilson | b6913e4 | 2010-11-12 10:46:37 +0000 | [diff] [blame] | 3919 | return ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 3920 | |
| 3921 | if (HAS_BSD(dev)) { |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 3922 | ret = intel_init_bsd_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 3923 | if (ret) |
| 3924 | goto cleanup_render_ring; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3925 | } |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 3926 | |
Chris Wilson | 67b1b57 | 2012-07-05 23:49:40 +0100 | [diff] [blame] | 3927 | if (intel_enable_blt(dev)) { |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 3928 | ret = intel_init_blt_ring_buffer(dev); |
| 3929 | if (ret) |
| 3930 | goto cleanup_bsd_ring; |
| 3931 | } |
| 3932 | |
Chris Wilson | 6f392d548 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 3933 | dev_priv->next_seqno = 1; |
| 3934 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 3935 | /* |
| 3936 | * XXX: There was some w/a described somewhere suggesting loading |
| 3937 | * contexts before PPGTT. |
| 3938 | */ |
| 3939 | i915_gem_context_init(dev); |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 3940 | i915_gem_init_ppgtt(dev); |
| 3941 | |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 3942 | return 0; |
| 3943 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 3944 | cleanup_bsd_ring: |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 3945 | intel_cleanup_ring_buffer(&dev_priv->ring[VCS]); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 3946 | cleanup_render_ring: |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 3947 | intel_cleanup_ring_buffer(&dev_priv->ring[RCS]); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 3948 | return ret; |
| 3949 | } |
| 3950 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 3951 | static bool |
| 3952 | intel_enable_ppgtt(struct drm_device *dev) |
| 3953 | { |
| 3954 | if (i915_enable_ppgtt >= 0) |
| 3955 | return i915_enable_ppgtt; |
| 3956 | |
| 3957 | #ifdef CONFIG_INTEL_IOMMU |
| 3958 | /* Disable ppgtt on SNB if VT-d is on. */ |
| 3959 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 3960 | return false; |
| 3961 | #endif |
| 3962 | |
| 3963 | return true; |
| 3964 | } |
| 3965 | |
| 3966 | int i915_gem_init(struct drm_device *dev) |
| 3967 | { |
| 3968 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3969 | unsigned long gtt_size, mappable_size; |
| 3970 | int ret; |
| 3971 | |
| 3972 | gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT; |
| 3973 | mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT; |
| 3974 | |
| 3975 | mutex_lock(&dev->struct_mutex); |
| 3976 | if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) { |
| 3977 | /* PPGTT pdes are stolen from global gtt ptes, so shrink the |
| 3978 | * aperture accordingly when using aliasing ppgtt. */ |
| 3979 | gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE; |
| 3980 | |
| 3981 | i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size); |
| 3982 | |
| 3983 | ret = i915_gem_init_aliasing_ppgtt(dev); |
| 3984 | if (ret) { |
| 3985 | mutex_unlock(&dev->struct_mutex); |
| 3986 | return ret; |
| 3987 | } |
| 3988 | } else { |
| 3989 | /* Let GEM Manage all of the aperture. |
| 3990 | * |
| 3991 | * However, leave one page at the end still bound to the scratch |
| 3992 | * page. There are a number of places where the hardware |
| 3993 | * apparently prefetches past the end of the object, and we've |
| 3994 | * seen multiple hangs with the GPU head pointer stuck in a |
| 3995 | * batchbuffer bound at the last page of the aperture. One page |
| 3996 | * should be enough to keep any prefetching inside of the |
| 3997 | * aperture. |
| 3998 | */ |
| 3999 | i915_gem_init_global_gtt(dev, 0, mappable_size, |
| 4000 | gtt_size); |
| 4001 | } |
| 4002 | |
| 4003 | ret = i915_gem_init_hw(dev); |
| 4004 | mutex_unlock(&dev->struct_mutex); |
| 4005 | if (ret) { |
| 4006 | i915_gem_cleanup_aliasing_ppgtt(dev); |
| 4007 | return ret; |
| 4008 | } |
| 4009 | |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 4010 | /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */ |
| 4011 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4012 | dev_priv->dri1.allow_batchbuffer = 1; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4013 | return 0; |
| 4014 | } |
| 4015 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4016 | void |
| 4017 | i915_gem_cleanup_ringbuffer(struct drm_device *dev) |
| 4018 | { |
| 4019 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 4020 | struct intel_ring_buffer *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 4021 | int i; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4022 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 4023 | for_each_ring(ring, dev_priv, i) |
| 4024 | intel_cleanup_ring_buffer(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4025 | } |
| 4026 | |
| 4027 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4028 | i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
| 4029 | struct drm_file *file_priv) |
| 4030 | { |
| 4031 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 4032 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4033 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4034 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4035 | return 0; |
| 4036 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 4037 | if (atomic_read(&dev_priv->mm.wedged)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4038 | DRM_ERROR("Reenabling wedged hardware, good luck\n"); |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 4039 | atomic_set(&dev_priv->mm.wedged, 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4040 | } |
| 4041 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4042 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4043 | dev_priv->mm.suspended = 0; |
| 4044 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4045 | ret = i915_gem_init_hw(dev); |
Wu Fengguang | d816f6a | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4046 | if (ret != 0) { |
| 4047 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4048 | return ret; |
Wu Fengguang | d816f6a | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4049 | } |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4050 | |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4051 | BUG_ON(!list_empty(&dev_priv->mm.active_list)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4052 | mutex_unlock(&dev->struct_mutex); |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4053 | |
Chris Wilson | 5f35308 | 2010-06-07 14:03:03 +0100 | [diff] [blame] | 4054 | ret = drm_irq_install(dev); |
| 4055 | if (ret) |
| 4056 | goto cleanup_ringbuffer; |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4057 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4058 | return 0; |
Chris Wilson | 5f35308 | 2010-06-07 14:03:03 +0100 | [diff] [blame] | 4059 | |
| 4060 | cleanup_ringbuffer: |
| 4061 | mutex_lock(&dev->struct_mutex); |
| 4062 | i915_gem_cleanup_ringbuffer(dev); |
| 4063 | dev_priv->mm.suspended = 1; |
| 4064 | mutex_unlock(&dev->struct_mutex); |
| 4065 | |
| 4066 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4067 | } |
| 4068 | |
| 4069 | int |
| 4070 | i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, |
| 4071 | struct drm_file *file_priv) |
| 4072 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4073 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4074 | return 0; |
| 4075 | |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4076 | drm_irq_uninstall(dev); |
Linus Torvalds | e6890f6 | 2009-09-08 17:09:24 -0700 | [diff] [blame] | 4077 | return i915_gem_idle(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4078 | } |
| 4079 | |
| 4080 | void |
| 4081 | i915_gem_lastclose(struct drm_device *dev) |
| 4082 | { |
| 4083 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4084 | |
Eric Anholt | e806b49 | 2009-01-22 09:56:58 -0800 | [diff] [blame] | 4085 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4086 | return; |
| 4087 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4088 | ret = i915_gem_idle(dev); |
| 4089 | if (ret) |
| 4090 | DRM_ERROR("failed to idle hardware: %d\n", ret); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4091 | } |
| 4092 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4093 | static void |
| 4094 | init_ring_lists(struct intel_ring_buffer *ring) |
| 4095 | { |
| 4096 | INIT_LIST_HEAD(&ring->active_list); |
| 4097 | INIT_LIST_HEAD(&ring->request_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4098 | } |
| 4099 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4100 | void |
| 4101 | i915_gem_load(struct drm_device *dev) |
| 4102 | { |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4103 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4104 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4105 | |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4106 | INIT_LIST_HEAD(&dev_priv->mm.active_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4107 | INIT_LIST_HEAD(&dev_priv->mm.inactive_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4108 | INIT_LIST_HEAD(&dev_priv->mm.unbound_list); |
| 4109 | INIT_LIST_HEAD(&dev_priv->mm.bound_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4110 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 4111 | for (i = 0; i < I915_NUM_RINGS; i++) |
| 4112 | init_ring_lists(&dev_priv->ring[i]); |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 4113 | for (i = 0; i < I915_MAX_NUM_FENCES; i++) |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 4114 | INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4115 | INIT_DELAYED_WORK(&dev_priv->mm.retire_work, |
| 4116 | i915_gem_retire_work_handler); |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 4117 | init_completion(&dev_priv->error_completion); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4118 | |
Dave Airlie | 9440012 | 2010-07-20 13:15:31 +1000 | [diff] [blame] | 4119 | /* On GEN3 we really need to make sure the ARB C3 LP bit is set */ |
| 4120 | if (IS_GEN3(dev)) { |
Daniel Vetter | 5074329 | 2012-04-26 22:02:54 +0200 | [diff] [blame] | 4121 | I915_WRITE(MI_ARB_STATE, |
| 4122 | _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE)); |
Dave Airlie | 9440012 | 2010-07-20 13:15:31 +1000 | [diff] [blame] | 4123 | } |
| 4124 | |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 4125 | dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL; |
| 4126 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4127 | /* Old X drivers will take 0-2 for front, back, depth buffers */ |
Eric Anholt | b397c83 | 2010-01-26 09:43:10 -0800 | [diff] [blame] | 4128 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4129 | dev_priv->fence_reg_start = 3; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4130 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 4131 | if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4132 | dev_priv->num_fence_regs = 16; |
| 4133 | else |
| 4134 | dev_priv->num_fence_regs = 8; |
| 4135 | |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4136 | /* Initialize fence registers to zero */ |
Chris Wilson | ada726c | 2012-04-17 15:31:32 +0100 | [diff] [blame] | 4137 | i915_gem_reset_fences(dev); |
Eric Anholt | 10ed13e | 2011-05-06 13:53:49 -0700 | [diff] [blame] | 4138 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4139 | i915_gem_detect_bit_6_swizzle(dev); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 4140 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4141 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 4142 | dev_priv->mm.interruptible = true; |
| 4143 | |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4144 | dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink; |
| 4145 | dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS; |
| 4146 | register_shrinker(&dev_priv->mm.inactive_shrinker); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4147 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4148 | |
| 4149 | /* |
| 4150 | * Create a physically contiguous memory object for this object |
| 4151 | * e.g. for cursor + overlay regs |
| 4152 | */ |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 4153 | static int i915_gem_init_phys_object(struct drm_device *dev, |
| 4154 | int id, int size, int align) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4155 | { |
| 4156 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4157 | struct drm_i915_gem_phys_object *phys_obj; |
| 4158 | int ret; |
| 4159 | |
| 4160 | if (dev_priv->mm.phys_objs[id - 1] || !size) |
| 4161 | return 0; |
| 4162 | |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4163 | phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4164 | if (!phys_obj) |
| 4165 | return -ENOMEM; |
| 4166 | |
| 4167 | phys_obj->id = id; |
| 4168 | |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4169 | phys_obj->handle = drm_pci_alloc(dev, size, align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4170 | if (!phys_obj->handle) { |
| 4171 | ret = -ENOMEM; |
| 4172 | goto kfree_obj; |
| 4173 | } |
| 4174 | #ifdef CONFIG_X86 |
| 4175 | set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4176 | #endif |
| 4177 | |
| 4178 | dev_priv->mm.phys_objs[id - 1] = phys_obj; |
| 4179 | |
| 4180 | return 0; |
| 4181 | kfree_obj: |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4182 | kfree(phys_obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4183 | return ret; |
| 4184 | } |
| 4185 | |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 4186 | static void i915_gem_free_phys_object(struct drm_device *dev, int id) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4187 | { |
| 4188 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4189 | struct drm_i915_gem_phys_object *phys_obj; |
| 4190 | |
| 4191 | if (!dev_priv->mm.phys_objs[id - 1]) |
| 4192 | return; |
| 4193 | |
| 4194 | phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4195 | if (phys_obj->cur_obj) { |
| 4196 | i915_gem_detach_phys_object(dev, phys_obj->cur_obj); |
| 4197 | } |
| 4198 | |
| 4199 | #ifdef CONFIG_X86 |
| 4200 | set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4201 | #endif |
| 4202 | drm_pci_free(dev, phys_obj->handle); |
| 4203 | kfree(phys_obj); |
| 4204 | dev_priv->mm.phys_objs[id - 1] = NULL; |
| 4205 | } |
| 4206 | |
| 4207 | void i915_gem_free_all_phys_object(struct drm_device *dev) |
| 4208 | { |
| 4209 | int i; |
| 4210 | |
Dave Airlie | 260883c | 2009-01-22 17:58:49 +1000 | [diff] [blame] | 4211 | for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4212 | i915_gem_free_phys_object(dev, i); |
| 4213 | } |
| 4214 | |
| 4215 | void i915_gem_detach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4216 | struct drm_i915_gem_object *obj) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4217 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4218 | struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4219 | char *vaddr; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4220 | int i; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4221 | int page_count; |
| 4222 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4223 | if (!obj->phys_obj) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4224 | return; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4225 | vaddr = obj->phys_obj->handle->vaddr; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4226 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4227 | page_count = obj->base.size / PAGE_SIZE; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4228 | for (i = 0; i < page_count; i++) { |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4229 | struct page *page = shmem_read_mapping_page(mapping, i); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4230 | if (!IS_ERR(page)) { |
| 4231 | char *dst = kmap_atomic(page); |
| 4232 | memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE); |
| 4233 | kunmap_atomic(dst); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4234 | |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4235 | drm_clflush_pages(&page, 1); |
| 4236 | |
| 4237 | set_page_dirty(page); |
| 4238 | mark_page_accessed(page); |
| 4239 | page_cache_release(page); |
| 4240 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4241 | } |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 4242 | i915_gem_chipset_flush(dev); |
Chris Wilson | d78b47b | 2009-06-17 21:52:49 +0100 | [diff] [blame] | 4243 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4244 | obj->phys_obj->cur_obj = NULL; |
| 4245 | obj->phys_obj = NULL; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4246 | } |
| 4247 | |
| 4248 | int |
| 4249 | i915_gem_attach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4250 | struct drm_i915_gem_object *obj, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4251 | int id, |
| 4252 | int align) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4253 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4254 | struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4255 | drm_i915_private_t *dev_priv = dev->dev_private; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4256 | int ret = 0; |
| 4257 | int page_count; |
| 4258 | int i; |
| 4259 | |
| 4260 | if (id > I915_MAX_PHYS_OBJECT) |
| 4261 | return -EINVAL; |
| 4262 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4263 | if (obj->phys_obj) { |
| 4264 | if (obj->phys_obj->id == id) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4265 | return 0; |
| 4266 | i915_gem_detach_phys_object(dev, obj); |
| 4267 | } |
| 4268 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4269 | /* create a new object */ |
| 4270 | if (!dev_priv->mm.phys_objs[id - 1]) { |
| 4271 | ret = i915_gem_init_phys_object(dev, id, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4272 | obj->base.size, align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4273 | if (ret) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4274 | DRM_ERROR("failed to init phys object %d size: %zu\n", |
| 4275 | id, obj->base.size); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4276 | return ret; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4277 | } |
| 4278 | } |
| 4279 | |
| 4280 | /* bind to the object */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4281 | obj->phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4282 | obj->phys_obj->cur_obj = obj; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4283 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4284 | page_count = obj->base.size / PAGE_SIZE; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4285 | |
| 4286 | for (i = 0; i < page_count; i++) { |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4287 | struct page *page; |
| 4288 | char *dst, *src; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4289 | |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4290 | page = shmem_read_mapping_page(mapping, i); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4291 | if (IS_ERR(page)) |
| 4292 | return PTR_ERR(page); |
| 4293 | |
Chris Wilson | ff75b9b | 2010-10-30 22:52:31 +0100 | [diff] [blame] | 4294 | src = kmap_atomic(page); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4295 | dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4296 | memcpy(dst, src, PAGE_SIZE); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 4297 | kunmap_atomic(src); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 4298 | |
| 4299 | mark_page_accessed(page); |
| 4300 | page_cache_release(page); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4301 | } |
| 4302 | |
| 4303 | return 0; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4304 | } |
| 4305 | |
| 4306 | static int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4307 | i915_gem_phys_pwrite(struct drm_device *dev, |
| 4308 | struct drm_i915_gem_object *obj, |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4309 | struct drm_i915_gem_pwrite *args, |
| 4310 | struct drm_file *file_priv) |
| 4311 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4312 | void *vaddr = obj->phys_obj->handle->vaddr + args->offset; |
Chris Wilson | b47b30c | 2010-11-08 01:12:29 +0000 | [diff] [blame] | 4313 | char __user *user_data = (char __user *) (uintptr_t) args->data_ptr; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4314 | |
Chris Wilson | b47b30c | 2010-11-08 01:12:29 +0000 | [diff] [blame] | 4315 | if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) { |
| 4316 | unsigned long unwritten; |
| 4317 | |
| 4318 | /* The physical object once assigned is fixed for the lifetime |
| 4319 | * of the obj, so we can safely drop the lock and continue |
| 4320 | * to access vaddr. |
| 4321 | */ |
| 4322 | mutex_unlock(&dev->struct_mutex); |
| 4323 | unwritten = copy_from_user(vaddr, user_data, args->size); |
| 4324 | mutex_lock(&dev->struct_mutex); |
| 4325 | if (unwritten) |
| 4326 | return -EFAULT; |
| 4327 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4328 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 4329 | i915_gem_chipset_flush(dev); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4330 | return 0; |
| 4331 | } |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4332 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4333 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4334 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4335 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4336 | |
| 4337 | /* Clean up our request list when the client is going away, so that |
| 4338 | * later retire_requests won't dereference our soon-to-be-gone |
| 4339 | * file_priv. |
| 4340 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4341 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4342 | while (!list_empty(&file_priv->mm.request_list)) { |
| 4343 | struct drm_i915_gem_request *request; |
| 4344 | |
| 4345 | request = list_first_entry(&file_priv->mm.request_list, |
| 4346 | struct drm_i915_gem_request, |
| 4347 | client_list); |
| 4348 | list_del(&request->client_list); |
| 4349 | request->file_priv = NULL; |
| 4350 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4351 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4352 | } |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4353 | |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4354 | static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task) |
| 4355 | { |
| 4356 | if (!mutex_is_locked(mutex)) |
| 4357 | return false; |
| 4358 | |
| 4359 | #if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES) |
| 4360 | return mutex->owner == task; |
| 4361 | #else |
| 4362 | /* Since UP may be pre-empted, we cannot assume that we own the lock */ |
| 4363 | return false; |
| 4364 | #endif |
| 4365 | } |
| 4366 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4367 | static int |
Ying Han | 1495f23 | 2011-05-24 17:12:27 -0700 | [diff] [blame] | 4368 | i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc) |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4369 | { |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4370 | struct drm_i915_private *dev_priv = |
| 4371 | container_of(shrinker, |
| 4372 | struct drm_i915_private, |
| 4373 | mm.inactive_shrinker); |
| 4374 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4375 | struct drm_i915_gem_object *obj; |
Ying Han | 1495f23 | 2011-05-24 17:12:27 -0700 | [diff] [blame] | 4376 | int nr_to_scan = sc->nr_to_scan; |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4377 | bool unlock = true; |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4378 | int cnt; |
| 4379 | |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4380 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 4381 | if (!mutex_is_locked_by(&dev->struct_mutex, current)) |
| 4382 | return 0; |
| 4383 | |
| 4384 | unlock = false; |
| 4385 | } |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4386 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4387 | if (nr_to_scan) { |
| 4388 | nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan); |
| 4389 | if (nr_to_scan > 0) |
| 4390 | i915_gem_shrink_all(dev_priv); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4391 | } |
| 4392 | |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4393 | cnt = 0; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4394 | list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 4395 | if (obj->pages_pin_count == 0) |
| 4396 | cnt += obj->base.size >> PAGE_SHIFT; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4397 | list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 4398 | if (obj->pin_count == 0 && obj->pages_pin_count == 0) |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4399 | cnt += obj->base.size >> PAGE_SHIFT; |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4400 | |
Chris Wilson | 5774506 | 2012-11-21 13:04:04 +0000 | [diff] [blame] | 4401 | if (unlock) |
| 4402 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4403 | return cnt; |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4404 | } |