blob: 3b9b250ceac44f3cf8d49d7a6eed758e79edb27f [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
90i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 struct completion *x = &dev_priv->error_completion;
94 unsigned long flags;
95 int ret;
96
97 if (!atomic_read(&dev_priv->mm.wedged))
98 return 0;
99
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200100 /*
101 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
102 * userspace. If it takes that long something really bad is going on and
103 * we should simply try to bail out and fail as gracefully as possible.
104 */
105 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
106 if (ret == 0) {
107 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
108 return -EIO;
109 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112
Chris Wilson21dd3732011-01-26 15:55:56 +0000113 if (atomic_read(&dev_priv->mm.wedged)) {
114 /* GPU is hung, bump the completion count to account for
115 * the token we just consumed so that we never hit zero and
116 * end up waiting upon a subsequent completion event that
117 * will never happen.
118 */
119 spin_lock_irqsave(&x->wait.lock, flags);
120 x->done++;
121 spin_unlock_irqrestore(&x->wait.lock, flags);
122 }
123 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124}
125
Chris Wilson54cf91d2010-11-25 18:00:26 +0000126int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 int ret;
129
Chris Wilson21dd3732011-01-26 15:55:56 +0000130 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 if (ret)
132 return ret;
133
134 ret = mutex_lock_interruptible(&dev->struct_mutex);
135 if (ret)
136 return ret;
137
Chris Wilson23bc5982010-09-29 16:10:57 +0100138 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 return 0;
140}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000143i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100144{
Chris Wilson6c085a72012-08-20 11:40:46 +0200145 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100146}
147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
149i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700151{
Eric Anholt673a3942008-07-30 12:06:12 -0700152 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000153
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200154 if (drm_core_check_feature(dev, DRIVER_MODESET))
155 return -ENODEV;
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 if (args->gtt_start >= args->gtt_end ||
158 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700160
Daniel Vetterf534bc02012-03-26 22:37:04 +0200161 /* GEM with user mode setting was never supported on ilk and later. */
162 if (INTEL_INFO(dev)->gen >= 5)
163 return -ENODEV;
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200166 i915_gem_init_global_gtt(dev, args->gtt_start,
167 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700168 mutex_unlock(&dev->struct_mutex);
169
Chris Wilson20217462010-11-23 15:26:33 +0000170 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700171}
172
Eric Anholt5a125c32008-10-22 21:40:13 -0700173int
174i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000175 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700176{
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700178 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000179 struct drm_i915_gem_object *obj;
180 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100183 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200184 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100185 if (obj->pin_count)
186 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100187 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700188
Chris Wilson6299f992010-11-24 12:23:44 +0000189 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400190 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000191
Eric Anholt5a125c32008-10-22 21:40:13 -0700192 return 0;
193}
194
Dave Airlieff72145b2011-02-07 12:16:14 +1000195static int
196i915_gem_create(struct drm_file *file,
197 struct drm_device *dev,
198 uint64_t size,
199 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700200{
Chris Wilson05394f32010-11-08 19:18:58 +0000201 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300202 int ret;
203 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700204
Dave Airlieff72145b2011-02-07 12:16:14 +1000205 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200206 if (size == 0)
207 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700208
209 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000210 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700211 if (obj == NULL)
212 return -ENOMEM;
213
Chris Wilson05394f32010-11-08 19:18:58 +0000214 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100215 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000216 drm_gem_object_release(&obj->base);
217 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100218 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700219 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100220 }
221
Chris Wilson202f2fe2010-10-14 13:20:40 +0100222 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100224 trace_i915_gem_object_create(obj);
225
Dave Airlieff72145b2011-02-07 12:16:14 +1000226 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700227 return 0;
228}
229
Dave Airlieff72145b2011-02-07 12:16:14 +1000230int
231i915_gem_dumb_create(struct drm_file *file,
232 struct drm_device *dev,
233 struct drm_mode_create_dumb *args)
234{
235 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000236 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000237 args->size = args->pitch * args->height;
238 return i915_gem_create(file, dev,
239 args->size, &args->handle);
240}
241
242int i915_gem_dumb_destroy(struct drm_file *file,
243 struct drm_device *dev,
244 uint32_t handle)
245{
246 return drm_gem_handle_delete(file, handle);
247}
248
249/**
250 * Creates a new mm object and returns a handle to it.
251 */
252int
253i915_gem_create_ioctl(struct drm_device *dev, void *data,
254 struct drm_file *file)
255{
256 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258 return i915_gem_create(file, dev,
259 args->size, &args->handle);
260}
261
Chris Wilson05394f32010-11-08 19:18:58 +0000262static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700263{
Chris Wilson05394f32010-11-08 19:18:58 +0000264 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700265
266 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000267 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700268}
269
Daniel Vetter8c599672011-12-14 13:57:31 +0100270static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100271__copy_to_user_swizzled(char __user *cpu_vaddr,
272 const char *gpu_vaddr, int gpu_offset,
273 int length)
274{
275 int ret, cpu_offset = 0;
276
277 while (length > 0) {
278 int cacheline_end = ALIGN(gpu_offset + 1, 64);
279 int this_length = min(cacheline_end - gpu_offset, length);
280 int swizzled_gpu_offset = gpu_offset ^ 64;
281
282 ret = __copy_to_user(cpu_vaddr + cpu_offset,
283 gpu_vaddr + swizzled_gpu_offset,
284 this_length);
285 if (ret)
286 return ret + length;
287
288 cpu_offset += this_length;
289 gpu_offset += this_length;
290 length -= this_length;
291 }
292
293 return 0;
294}
295
296static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700297__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
298 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100299 int length)
300{
301 int ret, cpu_offset = 0;
302
303 while (length > 0) {
304 int cacheline_end = ALIGN(gpu_offset + 1, 64);
305 int this_length = min(cacheline_end - gpu_offset, length);
306 int swizzled_gpu_offset = gpu_offset ^ 64;
307
308 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
309 cpu_vaddr + cpu_offset,
310 this_length);
311 if (ret)
312 return ret + length;
313
314 cpu_offset += this_length;
315 gpu_offset += this_length;
316 length -= this_length;
317 }
318
319 return 0;
320}
321
Daniel Vetterd174bd62012-03-25 19:47:40 +0200322/* Per-page copy function for the shmem pread fastpath.
323 * Flushes invalid cachelines before reading the target if
324 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700325static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200326shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
327 char __user *user_data,
328 bool page_do_bit17_swizzling, bool needs_clflush)
329{
330 char *vaddr;
331 int ret;
332
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200333 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200334 return -EINVAL;
335
336 vaddr = kmap_atomic(page);
337 if (needs_clflush)
338 drm_clflush_virt_range(vaddr + shmem_page_offset,
339 page_length);
340 ret = __copy_to_user_inatomic(user_data,
341 vaddr + shmem_page_offset,
342 page_length);
343 kunmap_atomic(vaddr);
344
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100345 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200346}
347
Daniel Vetter23c18c72012-03-25 19:47:42 +0200348static void
349shmem_clflush_swizzled_range(char *addr, unsigned long length,
350 bool swizzled)
351{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200352 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200353 unsigned long start = (unsigned long) addr;
354 unsigned long end = (unsigned long) addr + length;
355
356 /* For swizzling simply ensure that we always flush both
357 * channels. Lame, but simple and it works. Swizzled
358 * pwrite/pread is far from a hotpath - current userspace
359 * doesn't use it at all. */
360 start = round_down(start, 128);
361 end = round_up(end, 128);
362
363 drm_clflush_virt_range((void *)start, end - start);
364 } else {
365 drm_clflush_virt_range(addr, length);
366 }
367
368}
369
Daniel Vetterd174bd62012-03-25 19:47:40 +0200370/* Only difference to the fast-path function is that this can handle bit17
371 * and uses non-atomic copy and kmap functions. */
372static int
373shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
374 char __user *user_data,
375 bool page_do_bit17_swizzling, bool needs_clflush)
376{
377 char *vaddr;
378 int ret;
379
380 vaddr = kmap(page);
381 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200382 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
383 page_length,
384 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200385
386 if (page_do_bit17_swizzling)
387 ret = __copy_to_user_swizzled(user_data,
388 vaddr, shmem_page_offset,
389 page_length);
390 else
391 ret = __copy_to_user(user_data,
392 vaddr + shmem_page_offset,
393 page_length);
394 kunmap(page);
395
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100396 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200397}
398
Eric Anholteb014592009-03-10 11:44:52 -0700399static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200400i915_gem_shmem_pread(struct drm_device *dev,
401 struct drm_i915_gem_object *obj,
402 struct drm_i915_gem_pread *args,
403 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700404{
Daniel Vetter8461d222011-12-14 13:57:32 +0100405 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700406 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100408 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200410 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200411 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200412 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100413 struct scatterlist *sg;
414 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700417 remain = args->size;
418
Daniel Vetter8461d222011-12-14 13:57:32 +0100419 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700420
Daniel Vetter84897312012-03-25 19:47:31 +0200421 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
422 /* If we're not in the cpu read domain, set ourself into the gtt
423 * read domain and manually flush cachelines (if required). This
424 * optimizes for the case when the gpu will dirty the data
425 * anyway again before the next pread happens. */
426 if (obj->cache_level == I915_CACHE_NONE)
427 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200428 if (obj->gtt_space) {
429 ret = i915_gem_object_set_to_gtt_domain(obj, false);
430 if (ret)
431 return ret;
432 }
Daniel Vetter84897312012-03-25 19:47:31 +0200433 }
Eric Anholteb014592009-03-10 11:44:52 -0700434
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100435 ret = i915_gem_object_get_pages(obj);
436 if (ret)
437 return ret;
438
439 i915_gem_object_pin_pages(obj);
440
Eric Anholteb014592009-03-10 11:44:52 -0700441 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100442
Chris Wilson9da3da62012-06-01 15:20:22 +0100443 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100444 struct page *page;
445
Chris Wilson9da3da62012-06-01 15:20:22 +0100446 if (i < offset >> PAGE_SHIFT)
447 continue;
448
449 if (remain <= 0)
450 break;
451
Eric Anholteb014592009-03-10 11:44:52 -0700452 /* Operation in this page
453 *
Eric Anholteb014592009-03-10 11:44:52 -0700454 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700455 * page_length = bytes to copy for this page
456 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100457 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700458 page_length = remain;
459 if ((shmem_page_offset + page_length) > PAGE_SIZE)
460 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700461
Chris Wilson9da3da62012-06-01 15:20:22 +0100462 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100463 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
464 (page_to_phys(page) & (1 << 17)) != 0;
465
Daniel Vetterd174bd62012-03-25 19:47:40 +0200466 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
467 user_data, page_do_bit17_swizzling,
468 needs_clflush);
469 if (ret == 0)
470 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700471
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200472 hit_slowpath = 1;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 mutex_unlock(&dev->struct_mutex);
474
Daniel Vetter96d79b52012-03-25 19:47:36 +0200475 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200476 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 /* Userspace is tricking us, but we've already clobbered
478 * its pages with the prefault and promised to write the
479 * data up to the first fault. Hence ignore any errors
480 * and just continue. */
481 (void)ret;
482 prefaulted = 1;
483 }
484
Daniel Vetterd174bd62012-03-25 19:47:40 +0200485 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
486 user_data, page_do_bit17_swizzling,
487 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700488
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200489 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100492 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100495 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100496
Eric Anholteb014592009-03-10 11:44:52 -0700497 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700499 offset += page_length;
500 }
501
Chris Wilson4f27b752010-10-14 15:26:45 +0100502out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100503 i915_gem_object_unpin_pages(obj);
504
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200505 if (hit_slowpath) {
506 /* Fixup: Kill any reinstated backing storage pages */
507 if (obj->madv == __I915_MADV_PURGED)
508 i915_gem_object_truncate(obj);
509 }
Eric Anholteb014592009-03-10 11:44:52 -0700510
511 return ret;
512}
513
Eric Anholt673a3942008-07-30 12:06:12 -0700514/**
515 * Reads data from the object referenced by handle.
516 *
517 * On error, the contents of *data are undefined.
518 */
519int
520i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000521 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700522{
523 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000524 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100525 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700526
Chris Wilson51311d02010-11-17 09:10:42 +0000527 if (args->size == 0)
528 return 0;
529
530 if (!access_ok(VERIFY_WRITE,
531 (char __user *)(uintptr_t)args->data_ptr,
532 args->size))
533 return -EFAULT;
534
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100536 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100537 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700538
Chris Wilson05394f32010-11-08 19:18:58 +0000539 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000540 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100541 ret = -ENOENT;
542 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100543 }
Eric Anholt673a3942008-07-30 12:06:12 -0700544
Chris Wilson7dcd2492010-09-26 20:21:44 +0100545 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000546 if (args->offset > obj->base.size ||
547 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100549 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100550 }
551
Daniel Vetter1286ff72012-05-10 15:25:09 +0200552 /* prime objects have no backing filp to GEM pread/pwrite
553 * pages from.
554 */
555 if (!obj->base.filp) {
556 ret = -EINVAL;
557 goto out;
558 }
559
Chris Wilsondb53a302011-02-03 11:57:46 +0000560 trace_i915_gem_object_pread(obj, args->offset, args->size);
561
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200562 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700563
Chris Wilson35b62a82010-09-26 20:23:38 +0100564out:
Chris Wilson05394f32010-11-08 19:18:58 +0000565 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100566unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100567 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700568 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700569}
570
Keith Packard0839ccb2008-10-30 19:38:48 -0700571/* This is the fast write path which cannot handle
572 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700573 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700574
Keith Packard0839ccb2008-10-30 19:38:48 -0700575static inline int
576fast_user_write(struct io_mapping *mapping,
577 loff_t page_base, int page_offset,
578 char __user *user_data,
579 int length)
580{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581 void __iomem *vaddr_atomic;
582 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 unsigned long unwritten;
584
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700585 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700586 /* We can use the cpu mem copy function because this is X86. */
587 vaddr = (void __force*)vaddr_atomic + page_offset;
588 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700589 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700590 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100591 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700592}
593
Eric Anholt3de09aa2009-03-09 09:42:23 -0700594/**
595 * This is the fast pwrite path, where we copy the data directly from the
596 * user into the GTT, uncached.
597 */
Eric Anholt673a3942008-07-30 12:06:12 -0700598static int
Chris Wilson05394f32010-11-08 19:18:58 +0000599i915_gem_gtt_pwrite_fast(struct drm_device *dev,
600 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700601 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000602 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700603{
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700607 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200608 int page_offset, page_length, ret;
609
Chris Wilson86a1ee22012-08-11 15:41:04 +0100610 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200611 if (ret)
612 goto out;
613
614 ret = i915_gem_object_set_to_gtt_domain(obj, true);
615 if (ret)
616 goto out_unpin;
617
618 ret = i915_gem_object_put_fence(obj);
619 if (ret)
620 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700621
622 user_data = (char __user *) (uintptr_t) args->data_ptr;
623 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
Chris Wilson05394f32010-11-08 19:18:58 +0000625 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
627 while (remain > 0) {
628 /* Operation in this page
629 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 * page_base = page offset within aperture
631 * page_offset = offset within page
632 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700633 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100634 page_base = offset & PAGE_MASK;
635 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700636 page_length = remain;
637 if ((page_offset + remain) > PAGE_SIZE)
638 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700639
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700641 * source page isn't available. Return the error and we'll
642 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700643 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100644 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200645 page_offset, user_data, page_length)) {
646 ret = -EFAULT;
647 goto out_unpin;
648 }
Eric Anholt673a3942008-07-30 12:06:12 -0700649
Keith Packard0839ccb2008-10-30 19:38:48 -0700650 remain -= page_length;
651 user_data += page_length;
652 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700653 }
Eric Anholt673a3942008-07-30 12:06:12 -0700654
Daniel Vetter935aaa62012-03-25 19:47:35 +0200655out_unpin:
656 i915_gem_object_unpin(obj);
657out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700658 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700659}
660
Daniel Vetterd174bd62012-03-25 19:47:40 +0200661/* Per-page copy function for the shmem pwrite fastpath.
662 * Flushes invalid cachelines before writing to the target if
663 * needs_clflush_before is set and flushes out any written cachelines after
664 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700665static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
667 char __user *user_data,
668 bool page_do_bit17_swizzling,
669 bool needs_clflush_before,
670 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700671{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200675 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677
Daniel Vetterd174bd62012-03-25 19:47:40 +0200678 vaddr = kmap_atomic(page);
679 if (needs_clflush_before)
680 drm_clflush_virt_range(vaddr + shmem_page_offset,
681 page_length);
682 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
683 user_data,
684 page_length);
685 if (needs_clflush_after)
686 drm_clflush_virt_range(vaddr + shmem_page_offset,
687 page_length);
688 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689
Chris Wilson755d2212012-09-04 21:02:55 +0100690 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700691}
692
Daniel Vetterd174bd62012-03-25 19:47:40 +0200693/* Only difference to the fast-path function is that this can handle bit17
694 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700695static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
697 char __user *user_data,
698 bool page_do_bit17_swizzling,
699 bool needs_clflush_before,
700 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700701{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200702 char *vaddr;
703 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700704
Daniel Vetterd174bd62012-03-25 19:47:40 +0200705 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200706 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200707 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
708 page_length,
709 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200710 if (page_do_bit17_swizzling)
711 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100712 user_data,
713 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200714 else
715 ret = __copy_from_user(vaddr + shmem_page_offset,
716 user_data,
717 page_length);
718 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200719 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
720 page_length,
721 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200722 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100723
Chris Wilson755d2212012-09-04 21:02:55 +0100724 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700725}
726
Eric Anholt40123c12009-03-09 13:42:30 -0700727static int
Daniel Vettere244a442012-03-25 19:47:28 +0200728i915_gem_shmem_pwrite(struct drm_device *dev,
729 struct drm_i915_gem_object *obj,
730 struct drm_i915_gem_pwrite *args,
731 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700732{
Eric Anholt40123c12009-03-09 13:42:30 -0700733 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100734 loff_t offset;
735 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100736 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100737 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200738 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200739 int needs_clflush_after = 0;
740 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100741 int i;
742 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700745 remain = args->size;
746
Daniel Vetter8c599672011-12-14 13:57:31 +0100747 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700748
Daniel Vetter58642882012-03-25 19:47:37 +0200749 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
750 /* If we're not in the cpu write domain, set ourself into the gtt
751 * write domain and manually flush cachelines (if required). This
752 * optimizes for the case when the gpu will use the data
753 * right away and we therefore have to clflush anyway. */
754 if (obj->cache_level == I915_CACHE_NONE)
755 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200756 if (obj->gtt_space) {
757 ret = i915_gem_object_set_to_gtt_domain(obj, true);
758 if (ret)
759 return ret;
760 }
Daniel Vetter58642882012-03-25 19:47:37 +0200761 }
762 /* Same trick applies for invalidate partially written cachelines before
763 * writing. */
764 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
765 && obj->cache_level == I915_CACHE_NONE)
766 needs_clflush_before = 1;
767
Chris Wilson755d2212012-09-04 21:02:55 +0100768 ret = i915_gem_object_get_pages(obj);
769 if (ret)
770 return ret;
771
772 i915_gem_object_pin_pages(obj);
773
Eric Anholt40123c12009-03-09 13:42:30 -0700774 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000775 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700776
Chris Wilson9da3da62012-06-01 15:20:22 +0100777 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100778 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200779 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100780
Chris Wilson9da3da62012-06-01 15:20:22 +0100781 if (i < offset >> PAGE_SHIFT)
782 continue;
783
784 if (remain <= 0)
785 break;
786
Eric Anholt40123c12009-03-09 13:42:30 -0700787 /* Operation in this page
788 *
Eric Anholt40123c12009-03-09 13:42:30 -0700789 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700790 * page_length = bytes to copy for this page
791 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100792 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700793
794 page_length = remain;
795 if ((shmem_page_offset + page_length) > PAGE_SIZE)
796 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700797
Daniel Vetter58642882012-03-25 19:47:37 +0200798 /* If we don't overwrite a cacheline completely we need to be
799 * careful to have up-to-date data by first clflushing. Don't
800 * overcomplicate things and flush the entire patch. */
801 partial_cacheline_write = needs_clflush_before &&
802 ((shmem_page_offset | page_length)
803 & (boot_cpu_data.x86_clflush_size - 1));
804
Chris Wilson9da3da62012-06-01 15:20:22 +0100805 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100806 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
807 (page_to_phys(page) & (1 << 17)) != 0;
808
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
813 if (ret == 0)
814 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700815
Daniel Vettere244a442012-03-25 19:47:28 +0200816 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200817 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200818 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
819 user_data, page_do_bit17_swizzling,
820 partial_cacheline_write,
821 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100824
Daniel Vettere244a442012-03-25 19:47:28 +0200825next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100826 set_page_dirty(page);
827 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100828
Chris Wilson755d2212012-09-04 21:02:55 +0100829 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100830 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100831
Eric Anholt40123c12009-03-09 13:42:30 -0700832 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100833 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700834 offset += page_length;
835 }
836
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100837out:
Chris Wilson755d2212012-09-04 21:02:55 +0100838 i915_gem_object_unpin_pages(obj);
839
Daniel Vettere244a442012-03-25 19:47:28 +0200840 if (hit_slowpath) {
841 /* Fixup: Kill any reinstated backing storage pages */
842 if (obj->madv == __I915_MADV_PURGED)
843 i915_gem_object_truncate(obj);
844 /* and flush dirty cachelines in case the object isn't in the cpu write
845 * domain anymore. */
846 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
847 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800848 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200849 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100850 }
Eric Anholt40123c12009-03-09 13:42:30 -0700851
Daniel Vetter58642882012-03-25 19:47:37 +0200852 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800853 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700856}
857
858/**
859 * Writes data to the object referenced by handle.
860 *
861 * On error, the contents of the buffer that were to be modified are undefined.
862 */
863int
864i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100865 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700866{
867 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000868 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000869 int ret;
870
871 if (args->size == 0)
872 return 0;
873
874 if (!access_ok(VERIFY_READ,
875 (char __user *)(uintptr_t)args->data_ptr,
876 args->size))
877 return -EFAULT;
878
Daniel Vetterf56f8212012-03-25 19:47:41 +0200879 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
880 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000881 if (ret)
882 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700883
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = i915_mutex_lock_interruptible(dev);
885 if (ret)
886 return ret;
887
Chris Wilson05394f32010-11-08 19:18:58 +0000888 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000889 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = -ENOENT;
891 goto unlock;
892 }
Eric Anholt673a3942008-07-30 12:06:12 -0700893
Chris Wilson7dcd2492010-09-26 20:21:44 +0100894 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000895 if (args->offset > obj->base.size ||
896 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100897 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100898 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100899 }
900
Daniel Vetter1286ff72012-05-10 15:25:09 +0200901 /* prime objects have no backing filp to GEM pread/pwrite
902 * pages from.
903 */
904 if (!obj->base.filp) {
905 ret = -EINVAL;
906 goto out;
907 }
908
Chris Wilsondb53a302011-02-03 11:57:46 +0000909 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
910
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700912 /* We can only do the GTT pwrite on untiled buffers, as otherwise
913 * it would end up going through the fenced access, and we'll get
914 * different detiling behavior between reading and writing.
915 * pread/pwrite currently are reading and writing from the CPU
916 * perspective, requiring manual detiling by the client.
917 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100919 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920 goto out;
921 }
922
Chris Wilson86a1ee22012-08-11 15:41:04 +0100923 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200924 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 /* Note that the gtt paths might fail with non-page-backed user
928 * pointers (e.g. gtt mappings when moving data between
929 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700930 }
Eric Anholt673a3942008-07-30 12:06:12 -0700931
Chris Wilson86a1ee22012-08-11 15:41:04 +0100932 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200933 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100934
Chris Wilson35b62a82010-09-26 20:23:38 +0100935out:
Chris Wilson05394f32010-11-08 19:18:58 +0000936 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100937unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100938 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700939 return ret;
940}
941
Chris Wilsonb3612372012-08-24 09:35:08 +0100942int
943i915_gem_check_wedge(struct drm_i915_private *dev_priv,
944 bool interruptible)
945{
946 if (atomic_read(&dev_priv->mm.wedged)) {
947 struct completion *x = &dev_priv->error_completion;
948 bool recovery_complete;
949 unsigned long flags;
950
951 /* Give the error handler a chance to run. */
952 spin_lock_irqsave(&x->wait.lock, flags);
953 recovery_complete = x->done > 0;
954 spin_unlock_irqrestore(&x->wait.lock, flags);
955
956 /* Non-interruptible callers can't handle -EAGAIN, hence return
957 * -EIO unconditionally for these. */
958 if (!interruptible)
959 return -EIO;
960
961 /* Recovery complete, but still wedged means reset failure. */
962 if (recovery_complete)
963 return -EIO;
964
965 return -EAGAIN;
966 }
967
968 return 0;
969}
970
971/*
972 * Compare seqno against outstanding lazy request. Emit a request if they are
973 * equal.
974 */
975static int
976i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
977{
978 int ret;
979
980 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
981
982 ret = 0;
983 if (seqno == ring->outstanding_lazy_request)
984 ret = i915_add_request(ring, NULL, NULL);
985
986 return ret;
987}
988
989/**
990 * __wait_seqno - wait until execution of seqno has finished
991 * @ring: the ring expected to report seqno
992 * @seqno: duh!
993 * @interruptible: do an interruptible wait (normally yes)
994 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
995 *
996 * Returns 0 if the seqno was found within the alloted time. Else returns the
997 * errno with remaining time filled in timeout argument.
998 */
999static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1000 bool interruptible, struct timespec *timeout)
1001{
1002 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1003 struct timespec before, now, wait_time={1,0};
1004 unsigned long timeout_jiffies;
1005 long end;
1006 bool wait_forever = true;
1007 int ret;
1008
1009 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1010 return 0;
1011
1012 trace_i915_gem_request_wait_begin(ring, seqno);
1013
1014 if (timeout != NULL) {
1015 wait_time = *timeout;
1016 wait_forever = false;
1017 }
1018
1019 timeout_jiffies = timespec_to_jiffies(&wait_time);
1020
1021 if (WARN_ON(!ring->irq_get(ring)))
1022 return -ENODEV;
1023
1024 /* Record current time in case interrupted by signal, or wedged * */
1025 getrawmonotonic(&before);
1026
1027#define EXIT_COND \
1028 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1029 atomic_read(&dev_priv->mm.wedged))
1030 do {
1031 if (interruptible)
1032 end = wait_event_interruptible_timeout(ring->irq_queue,
1033 EXIT_COND,
1034 timeout_jiffies);
1035 else
1036 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1037 timeout_jiffies);
1038
1039 ret = i915_gem_check_wedge(dev_priv, interruptible);
1040 if (ret)
1041 end = ret;
1042 } while (end == 0 && wait_forever);
1043
1044 getrawmonotonic(&now);
1045
1046 ring->irq_put(ring);
1047 trace_i915_gem_request_wait_end(ring, seqno);
1048#undef EXIT_COND
1049
1050 if (timeout) {
1051 struct timespec sleep_time = timespec_sub(now, before);
1052 *timeout = timespec_sub(*timeout, sleep_time);
1053 }
1054
1055 switch (end) {
1056 case -EIO:
1057 case -EAGAIN: /* Wedged */
1058 case -ERESTARTSYS: /* Signal */
1059 return (int)end;
1060 case 0: /* Timeout */
1061 if (timeout)
1062 set_normalized_timespec(timeout, 0, 0);
1063 return -ETIME;
1064 default: /* Completed */
1065 WARN_ON(end < 0); /* We're not aware of other errors */
1066 return 0;
1067 }
1068}
1069
1070/**
1071 * Waits for a sequence number to be signaled, and cleans up the
1072 * request and object lists appropriately for that event.
1073 */
1074int
1075i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1076{
1077 struct drm_device *dev = ring->dev;
1078 struct drm_i915_private *dev_priv = dev->dev_private;
1079 bool interruptible = dev_priv->mm.interruptible;
1080 int ret;
1081
1082 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1083 BUG_ON(seqno == 0);
1084
1085 ret = i915_gem_check_wedge(dev_priv, interruptible);
1086 if (ret)
1087 return ret;
1088
1089 ret = i915_gem_check_olr(ring, seqno);
1090 if (ret)
1091 return ret;
1092
1093 return __wait_seqno(ring, seqno, interruptible, NULL);
1094}
1095
1096/**
1097 * Ensures that all rendering to the object has completed and the object is
1098 * safe to unbind from the GTT or access from the CPU.
1099 */
1100static __must_check int
1101i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1102 bool readonly)
1103{
1104 struct intel_ring_buffer *ring = obj->ring;
1105 u32 seqno;
1106 int ret;
1107
1108 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1109 if (seqno == 0)
1110 return 0;
1111
1112 ret = i915_wait_seqno(ring, seqno);
1113 if (ret)
1114 return ret;
1115
1116 i915_gem_retire_requests_ring(ring);
1117
1118 /* Manually manage the write flush as we may have not yet
1119 * retired the buffer.
1120 */
1121 if (obj->last_write_seqno &&
1122 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1123 obj->last_write_seqno = 0;
1124 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1125 }
1126
1127 return 0;
1128}
1129
Chris Wilson3236f572012-08-24 09:35:09 +01001130/* A nonblocking variant of the above wait. This is a highly dangerous routine
1131 * as the object state may change during this call.
1132 */
1133static __must_check int
1134i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1135 bool readonly)
1136{
1137 struct drm_device *dev = obj->base.dev;
1138 struct drm_i915_private *dev_priv = dev->dev_private;
1139 struct intel_ring_buffer *ring = obj->ring;
1140 u32 seqno;
1141 int ret;
1142
1143 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1144 BUG_ON(!dev_priv->mm.interruptible);
1145
1146 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1147 if (seqno == 0)
1148 return 0;
1149
1150 ret = i915_gem_check_wedge(dev_priv, true);
1151 if (ret)
1152 return ret;
1153
1154 ret = i915_gem_check_olr(ring, seqno);
1155 if (ret)
1156 return ret;
1157
1158 mutex_unlock(&dev->struct_mutex);
1159 ret = __wait_seqno(ring, seqno, true, NULL);
1160 mutex_lock(&dev->struct_mutex);
1161
1162 i915_gem_retire_requests_ring(ring);
1163
1164 /* Manually manage the write flush as we may have not yet
1165 * retired the buffer.
1166 */
1167 if (obj->last_write_seqno &&
1168 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1169 obj->last_write_seqno = 0;
1170 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1171 }
1172
1173 return ret;
1174}
1175
Eric Anholt673a3942008-07-30 12:06:12 -07001176/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001177 * Called when user space prepares to use an object with the CPU, either
1178 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001179 */
1180int
1181i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001183{
1184 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001185 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001186 uint32_t read_domains = args->read_domains;
1187 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001188 int ret;
1189
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001190 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
Chris Wilson21d509e2009-06-06 09:46:02 +01001194 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001195 return -EINVAL;
1196
1197 /* Having something in the write domain implies it's in the read
1198 * domain, and only that read domain. Enforce that in the request.
1199 */
1200 if (write_domain != 0 && read_domains != write_domain)
1201 return -EINVAL;
1202
Chris Wilson76c1dec2010-09-25 11:22:51 +01001203 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001204 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001206
Chris Wilson05394f32010-11-08 19:18:58 +00001207 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001208 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001209 ret = -ENOENT;
1210 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001211 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001212
Chris Wilson3236f572012-08-24 09:35:09 +01001213 /* Try to flush the object off the GPU without holding the lock.
1214 * We will repeat the flush holding the lock in the normal manner
1215 * to catch cases where we are gazumped.
1216 */
1217 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1218 if (ret)
1219 goto unref;
1220
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001221 if (read_domains & I915_GEM_DOMAIN_GTT) {
1222 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001223
1224 /* Silently promote "you're not bound, there was nothing to do"
1225 * to success, since the client was just asking us to
1226 * make sure everything was done.
1227 */
1228 if (ret == -EINVAL)
1229 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001230 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001231 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001232 }
1233
Chris Wilson3236f572012-08-24 09:35:09 +01001234unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001235 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001236unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001237 mutex_unlock(&dev->struct_mutex);
1238 return ret;
1239}
1240
1241/**
1242 * Called when user space has done writes to this buffer
1243 */
1244int
1245i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001247{
1248 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001249 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001250 int ret = 0;
1251
Chris Wilson76c1dec2010-09-25 11:22:51 +01001252 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001253 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001254 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255
Chris Wilson05394f32010-11-08 19:18:58 +00001256 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001257 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001258 ret = -ENOENT;
1259 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001260 }
1261
Eric Anholt673a3942008-07-30 12:06:12 -07001262 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001263 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001264 i915_gem_object_flush_cpu_write_domain(obj);
1265
Chris Wilson05394f32010-11-08 19:18:58 +00001266 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001267unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001268 mutex_unlock(&dev->struct_mutex);
1269 return ret;
1270}
1271
1272/**
1273 * Maps the contents of an object, returning the address it is mapped
1274 * into.
1275 *
1276 * While the mapping holds a reference on the contents of the object, it doesn't
1277 * imply a ref on the object itself.
1278 */
1279int
1280i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001281 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001282{
1283 struct drm_i915_gem_mmap *args = data;
1284 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001285 unsigned long addr;
1286
Chris Wilson05394f32010-11-08 19:18:58 +00001287 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001288 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001289 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001290
Daniel Vetter1286ff72012-05-10 15:25:09 +02001291 /* prime objects have no backing filp to GEM mmap
1292 * pages from.
1293 */
1294 if (!obj->filp) {
1295 drm_gem_object_unreference_unlocked(obj);
1296 return -EINVAL;
1297 }
1298
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001299 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001300 PROT_READ | PROT_WRITE, MAP_SHARED,
1301 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001302 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001303 if (IS_ERR((void *)addr))
1304 return addr;
1305
1306 args->addr_ptr = (uint64_t) addr;
1307
1308 return 0;
1309}
1310
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311/**
1312 * i915_gem_fault - fault a page into the GTT
1313 * vma: VMA in question
1314 * vmf: fault info
1315 *
1316 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1317 * from userspace. The fault handler takes care of binding the object to
1318 * the GTT (if needed), allocating and programming a fence register (again,
1319 * only if needed based on whether the old reg is still valid or the object
1320 * is tiled) and inserting a new PTE into the faulting process.
1321 *
1322 * Note that the faulting process may involve evicting existing objects
1323 * from the GTT and/or fence registers to make room. So performance may
1324 * suffer if the GTT working set is large or there are few fence registers
1325 * left.
1326 */
1327int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1328{
Chris Wilson05394f32010-11-08 19:18:58 +00001329 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1330 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001331 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001332 pgoff_t page_offset;
1333 unsigned long pfn;
1334 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001335 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001336
1337 /* We don't use vmf->pgoff since that has the fake offset */
1338 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1339 PAGE_SHIFT;
1340
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001341 ret = i915_mutex_lock_interruptible(dev);
1342 if (ret)
1343 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001344
Chris Wilsondb53a302011-02-03 11:57:46 +00001345 trace_i915_gem_object_fault(obj, page_offset, true, write);
1346
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001347 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001348 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001349 if (ret)
1350 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001351
Chris Wilsonc9839302012-11-20 10:45:17 +00001352 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1353 if (ret)
1354 goto unpin;
1355
1356 ret = i915_gem_object_get_fence(obj);
1357 if (ret)
1358 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001359
Chris Wilson6299f992010-11-24 12:23:44 +00001360 obj->fault_mappable = true;
1361
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001362 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001363 page_offset;
1364
1365 /* Finally, remap it using the new GTT offset */
1366 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001367unpin:
1368 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001369unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001370 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001371out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001373 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001374 /* If this -EIO is due to a gpu hang, give the reset code a
1375 * chance to clean up the mess. Otherwise return the proper
1376 * SIGBUS. */
1377 if (!atomic_read(&dev_priv->mm.wedged))
1378 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001379 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001380 /* Give the error handler a chance to run and move the
1381 * objects off the GPU active list. Next time we service the
1382 * fault, we should be able to transition the page into the
1383 * GTT without touching the GPU (and so avoid further
1384 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1385 * with coherency, just lost writes.
1386 */
Chris Wilson045e7692010-11-07 09:18:22 +00001387 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001388 case 0:
1389 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001390 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001391 case -EBUSY:
1392 /*
1393 * EBUSY is ok: this just means that another thread
1394 * already did the job.
1395 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001396 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001397 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001398 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001399 case -ENOSPC:
1400 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001402 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001403 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 }
1405}
1406
1407/**
Chris Wilson901782b2009-07-10 08:18:50 +01001408 * i915_gem_release_mmap - remove physical page mappings
1409 * @obj: obj in question
1410 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001411 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001412 * relinquish ownership of the pages back to the system.
1413 *
1414 * It is vital that we remove the page mapping if we have mapped a tiled
1415 * object through the GTT and then lose the fence register due to
1416 * resource pressure. Similarly if the object has been moved out of the
1417 * aperture, than pages mapped into userspace must be revoked. Removing the
1418 * mapping will then trigger a page fault on the next user access, allowing
1419 * fixup by i915_gem_fault().
1420 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001421void
Chris Wilson05394f32010-11-08 19:18:58 +00001422i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001423{
Chris Wilson6299f992010-11-24 12:23:44 +00001424 if (!obj->fault_mappable)
1425 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001426
Chris Wilsonf6e47882011-03-20 21:09:12 +00001427 if (obj->base.dev->dev_mapping)
1428 unmap_mapping_range(obj->base.dev->dev_mapping,
1429 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1430 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001431
Chris Wilson6299f992010-11-24 12:23:44 +00001432 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001433}
1434
Chris Wilson92b88ae2010-11-09 11:47:32 +00001435static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001436i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001437{
Chris Wilsone28f8712011-07-18 13:11:49 -07001438 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439
1440 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001441 tiling_mode == I915_TILING_NONE)
1442 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001443
1444 /* Previous chips need a power-of-two fence region when tiling */
1445 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001446 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001449
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 while (gtt_size < size)
1451 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454}
1455
Jesse Barnesde151cf2008-11-12 10:03:55 -08001456/**
1457 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1458 * @obj: object to check
1459 *
1460 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001461 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001462 */
1463static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001464i915_gem_get_gtt_alignment(struct drm_device *dev,
1465 uint32_t size,
1466 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468 /*
1469 * Minimum alignment is 4k (GTT page size), but might be greater
1470 * if a fence register is needed for the object.
1471 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001472 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001473 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474 return 4096;
1475
1476 /*
1477 * Previous chips need to be aligned to the size of the smallest
1478 * fence register that can contain the object.
1479 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001480 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001481}
1482
Daniel Vetter5e783302010-11-14 22:32:36 +01001483/**
1484 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1485 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001486 * @dev: the device
1487 * @size: size of the object
1488 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001489 *
1490 * Return the required GTT alignment for an object, only taking into account
1491 * unfenced tiled surface requirements.
1492 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001493uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001494i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1495 uint32_t size,
1496 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001497{
Daniel Vetter5e783302010-11-14 22:32:36 +01001498 /*
1499 * Minimum alignment is 4k (GTT page size) for sane hw.
1500 */
1501 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001502 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001503 return 4096;
1504
Chris Wilsone28f8712011-07-18 13:11:49 -07001505 /* Previous hardware however needs to be aligned to a power-of-two
1506 * tile height. The simplest method for determining this is to reuse
1507 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001508 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001509 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001510}
1511
Chris Wilsond8cb5082012-08-11 15:41:03 +01001512static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1513{
1514 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1515 int ret;
1516
1517 if (obj->base.map_list.map)
1518 return 0;
1519
1520 ret = drm_gem_create_mmap_offset(&obj->base);
1521 if (ret != -ENOSPC)
1522 return ret;
1523
1524 /* Badly fragmented mmap space? The only way we can recover
1525 * space is by destroying unwanted objects. We can't randomly release
1526 * mmap_offsets as userspace expects them to be persistent for the
1527 * lifetime of the objects. The closest we can is to release the
1528 * offsets on purgeable objects by truncating it and marking it purged,
1529 * which prevents userspace from ever using that object again.
1530 */
1531 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1532 ret = drm_gem_create_mmap_offset(&obj->base);
1533 if (ret != -ENOSPC)
1534 return ret;
1535
1536 i915_gem_shrink_all(dev_priv);
1537 return drm_gem_create_mmap_offset(&obj->base);
1538}
1539
1540static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1541{
1542 if (!obj->base.map_list.map)
1543 return;
1544
1545 drm_gem_free_mmap_offset(&obj->base);
1546}
1547
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548int
Dave Airlieff72145b2011-02-07 12:16:14 +10001549i915_gem_mmap_gtt(struct drm_file *file,
1550 struct drm_device *dev,
1551 uint32_t handle,
1552 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001553{
Chris Wilsonda761a62010-10-27 17:37:08 +01001554 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001555 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001556 int ret;
1557
Chris Wilson76c1dec2010-09-25 11:22:51 +01001558 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001559 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001560 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561
Dave Airlieff72145b2011-02-07 12:16:14 +10001562 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001563 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001564 ret = -ENOENT;
1565 goto unlock;
1566 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567
Chris Wilson05394f32010-11-08 19:18:58 +00001568 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001569 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001570 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001571 }
1572
Chris Wilson05394f32010-11-08 19:18:58 +00001573 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001574 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001575 ret = -EINVAL;
1576 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001577 }
1578
Chris Wilsond8cb5082012-08-11 15:41:03 +01001579 ret = i915_gem_object_create_mmap_offset(obj);
1580 if (ret)
1581 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001582
Dave Airlieff72145b2011-02-07 12:16:14 +10001583 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001584
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001585out:
Chris Wilson05394f32010-11-08 19:18:58 +00001586 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001587unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001588 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001589 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001590}
1591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592/**
1593 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1594 * @dev: DRM device
1595 * @data: GTT mapping ioctl data
1596 * @file: GEM object info
1597 *
1598 * Simply returns the fake offset to userspace so it can mmap it.
1599 * The mmap call will end up in drm_gem_mmap(), which will set things
1600 * up so we can get faults in the handler above.
1601 *
1602 * The fault handler will take care of binding the object into the GTT
1603 * (since it may have been evicted to make room for something), allocating
1604 * a fence register, and mapping the appropriate aperture address into
1605 * userspace.
1606 */
1607int
1608i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1609 struct drm_file *file)
1610{
1611 struct drm_i915_gem_mmap_gtt *args = data;
1612
Dave Airlieff72145b2011-02-07 12:16:14 +10001613 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1614}
1615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616/* Immediately discard the backing storage */
1617static void
1618i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001619{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001621
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001622 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001623
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001624 if (obj->base.filp == NULL)
1625 return;
1626
Daniel Vetter225067e2012-08-20 10:23:20 +02001627 /* Our goal here is to return as much of the memory as
1628 * is possible back to the system as we are called from OOM.
1629 * To do this we must instruct the shmfs to drop all of its
1630 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001631 */
Chris Wilson05394f32010-11-08 19:18:58 +00001632 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001633 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001634
Daniel Vetter225067e2012-08-20 10:23:20 +02001635 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001636}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001637
Daniel Vetter225067e2012-08-20 10:23:20 +02001638static inline int
1639i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1640{
1641 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001642}
1643
Chris Wilson5cdf5882010-09-27 15:51:07 +01001644static void
Chris Wilson05394f32010-11-08 19:18:58 +00001645i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001646{
Chris Wilson05394f32010-11-08 19:18:58 +00001647 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001648 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001649 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001652
Chris Wilson6c085a72012-08-20 11:40:46 +02001653 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1654 if (ret) {
1655 /* In the event of a disaster, abandon all caches and
1656 * hope for the best.
1657 */
1658 WARN_ON(ret != -EIO);
1659 i915_gem_clflush_object(obj);
1660 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1661 }
1662
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001663 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001664 i915_gem_object_save_bit_17_swizzle(obj);
1665
Chris Wilson05394f32010-11-08 19:18:58 +00001666 if (obj->madv == I915_MADV_DONTNEED)
1667 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001668
Chris Wilson9da3da62012-06-01 15:20:22 +01001669 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1670 struct page *page = sg_page(sg);
1671
Chris Wilson05394f32010-11-08 19:18:58 +00001672 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001673 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001674
Chris Wilson05394f32010-11-08 19:18:58 +00001675 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001676 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001677
Chris Wilson9da3da62012-06-01 15:20:22 +01001678 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001679 }
Chris Wilson05394f32010-11-08 19:18:58 +00001680 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001681
Chris Wilson9da3da62012-06-01 15:20:22 +01001682 sg_free_table(obj->pages);
1683 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001684}
1685
1686static int
1687i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1688{
1689 const struct drm_i915_gem_object_ops *ops = obj->ops;
1690
Chris Wilson2f745ad2012-09-04 21:02:58 +01001691 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001692 return 0;
1693
1694 BUG_ON(obj->gtt_space);
1695
Chris Wilsona5570172012-09-04 21:02:54 +01001696 if (obj->pages_pin_count)
1697 return -EBUSY;
1698
Chris Wilson37e680a2012-06-07 15:38:42 +01001699 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001700 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001701
1702 list_del(&obj->gtt_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001703 if (i915_gem_object_is_purgeable(obj))
1704 i915_gem_object_truncate(obj);
1705
1706 return 0;
1707}
1708
1709static long
1710i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1711{
1712 struct drm_i915_gem_object *obj, *next;
1713 long count = 0;
1714
1715 list_for_each_entry_safe(obj, next,
1716 &dev_priv->mm.unbound_list,
1717 gtt_list) {
1718 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001719 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001720 count += obj->base.size >> PAGE_SHIFT;
1721 if (count >= target)
1722 return count;
1723 }
1724 }
1725
1726 list_for_each_entry_safe(obj, next,
1727 &dev_priv->mm.inactive_list,
1728 mm_list) {
1729 if (i915_gem_object_is_purgeable(obj) &&
1730 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001731 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001732 count += obj->base.size >> PAGE_SHIFT;
1733 if (count >= target)
1734 return count;
1735 }
1736 }
1737
1738 return count;
1739}
1740
1741static void
1742i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1743{
1744 struct drm_i915_gem_object *obj, *next;
1745
1746 i915_gem_evict_everything(dev_priv->dev);
1747
1748 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001749 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001750}
1751
Chris Wilson37e680a2012-06-07 15:38:42 +01001752static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001753i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001754{
Chris Wilson6c085a72012-08-20 11:40:46 +02001755 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001756 int page_count, i;
1757 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001758 struct sg_table *st;
1759 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001760 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001761 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001762
Chris Wilson6c085a72012-08-20 11:40:46 +02001763 /* Assert that the object is not currently in any GPU domain. As it
1764 * wasn't in the GTT, there shouldn't be any way it could have been in
1765 * a GPU cache
1766 */
1767 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1768 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1769
Chris Wilson9da3da62012-06-01 15:20:22 +01001770 st = kmalloc(sizeof(*st), GFP_KERNEL);
1771 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001772 return -ENOMEM;
1773
Chris Wilson9da3da62012-06-01 15:20:22 +01001774 page_count = obj->base.size / PAGE_SIZE;
1775 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1776 sg_free_table(st);
1777 kfree(st);
1778 return -ENOMEM;
1779 }
1780
1781 /* Get the list of pages out of our struct file. They'll be pinned
1782 * at this point until we release them.
1783 *
1784 * Fail silently without starting the shrinker
1785 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001786 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1787 gfp = mapping_gfp_mask(mapping);
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001788 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001789 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001790 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001791 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1792 if (IS_ERR(page)) {
1793 i915_gem_purge(dev_priv, page_count);
1794 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1795 }
1796 if (IS_ERR(page)) {
1797 /* We've tried hard to allocate the memory by reaping
1798 * our own buffer, now let the real VM do its job and
1799 * go down in flames if truly OOM.
1800 */
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001801 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
Chris Wilson6c085a72012-08-20 11:40:46 +02001802 gfp |= __GFP_IO | __GFP_WAIT;
1803
1804 i915_gem_shrink_all(dev_priv);
1805 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1806 if (IS_ERR(page))
1807 goto err_pages;
1808
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001809 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001810 gfp &= ~(__GFP_IO | __GFP_WAIT);
1811 }
Eric Anholt673a3942008-07-30 12:06:12 -07001812
Chris Wilson9da3da62012-06-01 15:20:22 +01001813 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001814 }
1815
Chris Wilson74ce6b62012-10-19 15:51:06 +01001816 obj->pages = st;
1817
Eric Anholt673a3942008-07-30 12:06:12 -07001818 if (i915_gem_object_needs_bit17_swizzle(obj))
1819 i915_gem_object_do_bit_17_swizzle(obj);
1820
1821 return 0;
1822
1823err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001824 for_each_sg(st->sgl, sg, i, page_count)
1825 page_cache_release(sg_page(sg));
1826 sg_free_table(st);
1827 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001828 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001829}
1830
Chris Wilson37e680a2012-06-07 15:38:42 +01001831/* Ensure that the associated pages are gathered from the backing storage
1832 * and pinned into our object. i915_gem_object_get_pages() may be called
1833 * multiple times before they are released by a single call to
1834 * i915_gem_object_put_pages() - once the pages are no longer referenced
1835 * either as a result of memory pressure (reaping pages under the shrinker)
1836 * or as the object is itself released.
1837 */
1838int
1839i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1840{
1841 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1842 const struct drm_i915_gem_object_ops *ops = obj->ops;
1843 int ret;
1844
Chris Wilson2f745ad2012-09-04 21:02:58 +01001845 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001846 return 0;
1847
Chris Wilsona5570172012-09-04 21:02:54 +01001848 BUG_ON(obj->pages_pin_count);
1849
Chris Wilson37e680a2012-06-07 15:38:42 +01001850 ret = ops->get_pages(obj);
1851 if (ret)
1852 return ret;
1853
1854 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1855 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001856}
1857
Chris Wilson54cf91d2010-11-25 18:00:26 +00001858void
Chris Wilson05394f32010-11-08 19:18:58 +00001859i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001860 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001861{
Chris Wilson05394f32010-11-08 19:18:58 +00001862 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001863 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001864 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001865
Zou Nan hai852835f2010-05-21 09:08:56 +08001866 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001867 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001868
1869 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001870 if (!obj->active) {
1871 drm_gem_object_reference(&obj->base);
1872 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001873 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001874
Eric Anholt673a3942008-07-30 12:06:12 -07001875 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001876 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1877 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001878
Chris Wilson0201f1e2012-07-20 12:41:01 +01001879 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001880
Chris Wilsoncaea7472010-11-12 13:53:37 +00001881 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001882 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001883
Chris Wilson7dd49062012-03-21 10:48:18 +00001884 /* Bump MRU to take account of the delayed flush */
1885 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1886 struct drm_i915_fence_reg *reg;
1887
1888 reg = &dev_priv->fence_regs[obj->fence_reg];
1889 list_move_tail(&reg->lru_list,
1890 &dev_priv->mm.fence_list);
1891 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001892 }
1893}
1894
1895static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001896i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1897{
1898 struct drm_device *dev = obj->base.dev;
1899 struct drm_i915_private *dev_priv = dev->dev_private;
1900
Chris Wilson65ce3022012-07-20 12:41:02 +01001901 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001902 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001903
Chris Wilsonf047e392012-07-21 12:31:41 +01001904 if (obj->pin_count) /* are we a framebuffer? */
1905 intel_mark_fb_idle(obj);
1906
Chris Wilsoncaea7472010-11-12 13:53:37 +00001907 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1908
Chris Wilson65ce3022012-07-20 12:41:02 +01001909 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001910 obj->ring = NULL;
1911
Chris Wilson65ce3022012-07-20 12:41:02 +01001912 obj->last_read_seqno = 0;
1913 obj->last_write_seqno = 0;
1914 obj->base.write_domain = 0;
1915
1916 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001917 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001918
1919 obj->active = 0;
1920 drm_gem_object_unreference(&obj->base);
1921
1922 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001923}
Eric Anholt673a3942008-07-30 12:06:12 -07001924
Chris Wilson9d7730912012-11-27 16:22:52 +00001925static int
1926i915_gem_handle_seqno_wrap(struct drm_device *dev)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001927{
Chris Wilson9d7730912012-11-27 16:22:52 +00001928 struct drm_i915_private *dev_priv = dev->dev_private;
1929 struct intel_ring_buffer *ring;
1930 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001931
Chris Wilson9d7730912012-11-27 16:22:52 +00001932 /* The hardware uses various monotonic 32-bit counters, if we
1933 * detect that they will wraparound we need to idle the GPU
1934 * and reset those counters.
1935 */
1936 ret = 0;
1937 for_each_ring(ring, dev_priv, i) {
1938 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1939 ret |= ring->sync_seqno[j] != 0;
1940 }
1941 if (ret == 0)
1942 return ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001943
Chris Wilson9d7730912012-11-27 16:22:52 +00001944 ret = i915_gpu_idle(dev);
1945 if (ret)
1946 return ret;
1947
1948 i915_gem_retire_requests(dev);
1949 for_each_ring(ring, dev_priv, i) {
1950 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1951 ring->sync_seqno[j] = 0;
1952 }
1953
1954 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001955}
1956
Chris Wilson9d7730912012-11-27 16:22:52 +00001957int
1958i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001959{
Chris Wilson9d7730912012-11-27 16:22:52 +00001960 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001961
Chris Wilson9d7730912012-11-27 16:22:52 +00001962 /* reserve 0 for non-seqno */
1963 if (dev_priv->next_seqno == 0) {
1964 int ret = i915_gem_handle_seqno_wrap(dev);
1965 if (ret)
1966 return ret;
1967
1968 dev_priv->next_seqno = 1;
1969 }
1970
1971 *seqno = dev_priv->next_seqno++;
1972 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001973}
1974
Chris Wilson3cce4692010-10-27 16:11:02 +01001975int
Chris Wilsondb53a302011-02-03 11:57:46 +00001976i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001977 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001978 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001979{
Chris Wilsondb53a302011-02-03 11:57:46 +00001980 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001981 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001982 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001983 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001984 int ret;
1985
Daniel Vettercc889e02012-06-13 20:45:19 +02001986 /*
1987 * Emit any outstanding flushes - execbuf can fail to emit the flush
1988 * after having emitted the batchbuffer command. Hence we need to fix
1989 * things up similar to emitting the lazy request. The difference here
1990 * is that the flush _must_ happen before the next request, no matter
1991 * what.
1992 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001993 ret = intel_ring_flush_all_caches(ring);
1994 if (ret)
1995 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001996
Chris Wilsonacb868d2012-09-26 13:47:30 +01001997 request = kmalloc(sizeof(*request), GFP_KERNEL);
1998 if (request == NULL)
1999 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002000
Eric Anholt673a3942008-07-30 12:06:12 -07002001
Chris Wilsona71d8d92012-02-15 11:25:36 +00002002 /* Record the position of the start of the request so that
2003 * should we detect the updated seqno part-way through the
2004 * GPU processing the request, we never over-estimate the
2005 * position of the head.
2006 */
2007 request_ring_position = intel_ring_get_tail(ring);
2008
Chris Wilson9d7730912012-11-27 16:22:52 +00002009 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002010 if (ret) {
2011 kfree(request);
2012 return ret;
2013 }
Eric Anholt673a3942008-07-30 12:06:12 -07002014
Chris Wilson9d7730912012-11-27 16:22:52 +00002015 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002016 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002017 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002018 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002019 was_empty = list_empty(&ring->request_list);
2020 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002021 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002022
Chris Wilsondb53a302011-02-03 11:57:46 +00002023 if (file) {
2024 struct drm_i915_file_private *file_priv = file->driver_priv;
2025
Chris Wilson1c255952010-09-26 11:03:27 +01002026 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002027 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002028 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002029 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002030 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002031 }
Eric Anholt673a3942008-07-30 12:06:12 -07002032
Chris Wilson9d7730912012-11-27 16:22:52 +00002033 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002034 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002035
Ben Gamarif65d9422009-09-14 17:48:44 -04002036 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002037 if (i915_enable_hangcheck) {
2038 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002039 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002040 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002041 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002042 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002043 &dev_priv->mm.retire_work,
2044 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002045 intel_mark_busy(dev_priv->dev);
2046 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002047 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002048
Chris Wilsonacb868d2012-09-26 13:47:30 +01002049 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002050 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002051 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002052}
2053
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002054static inline void
2055i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002056{
Chris Wilson1c255952010-09-26 11:03:27 +01002057 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002058
Chris Wilson1c255952010-09-26 11:03:27 +01002059 if (!file_priv)
2060 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002061
Chris Wilson1c255952010-09-26 11:03:27 +01002062 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002063 if (request->file_priv) {
2064 list_del(&request->client_list);
2065 request->file_priv = NULL;
2066 }
Chris Wilson1c255952010-09-26 11:03:27 +01002067 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002068}
2069
Chris Wilsondfaae392010-09-22 10:31:52 +01002070static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2071 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002072{
Chris Wilsondfaae392010-09-22 10:31:52 +01002073 while (!list_empty(&ring->request_list)) {
2074 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002075
Chris Wilsondfaae392010-09-22 10:31:52 +01002076 request = list_first_entry(&ring->request_list,
2077 struct drm_i915_gem_request,
2078 list);
2079
2080 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002081 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002082 kfree(request);
2083 }
2084
2085 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002086 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002087
Chris Wilson05394f32010-11-08 19:18:58 +00002088 obj = list_first_entry(&ring->active_list,
2089 struct drm_i915_gem_object,
2090 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002091
Chris Wilson05394f32010-11-08 19:18:58 +00002092 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002093 }
Eric Anholt673a3942008-07-30 12:06:12 -07002094}
2095
Chris Wilson312817a2010-11-22 11:50:11 +00002096static void i915_gem_reset_fences(struct drm_device *dev)
2097{
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 int i;
2100
Daniel Vetter4b9de732011-10-09 21:52:02 +02002101 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002102 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002103
Chris Wilsonada726c2012-04-17 15:31:32 +01002104 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002105
Chris Wilsonada726c2012-04-17 15:31:32 +01002106 if (reg->obj)
2107 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002108
Chris Wilsonada726c2012-04-17 15:31:32 +01002109 reg->pin_count = 0;
2110 reg->obj = NULL;
2111 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002112 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002113
2114 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002115}
2116
Chris Wilson069efc12010-09-30 16:53:18 +01002117void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002118{
Chris Wilsondfaae392010-09-22 10:31:52 +01002119 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002120 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002121 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002122 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002123
Chris Wilsonb4519512012-05-11 14:29:30 +01002124 for_each_ring(ring, dev_priv, i)
2125 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002126
Chris Wilsondfaae392010-09-22 10:31:52 +01002127 /* Move everything out of the GPU domains to ensure we do any
2128 * necessary invalidation upon reuse.
2129 */
Chris Wilson05394f32010-11-08 19:18:58 +00002130 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002131 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002132 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002133 {
Chris Wilson05394f32010-11-08 19:18:58 +00002134 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002135 }
Chris Wilson069efc12010-09-30 16:53:18 +01002136
2137 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002138 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002139}
2140
2141/**
2142 * This function clears the request list as sequence numbers are passed.
2143 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002144void
Chris Wilsondb53a302011-02-03 11:57:46 +00002145i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002146{
Eric Anholt673a3942008-07-30 12:06:12 -07002147 uint32_t seqno;
2148
Chris Wilsondb53a302011-02-03 11:57:46 +00002149 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002150 return;
2151
Chris Wilsondb53a302011-02-03 11:57:46 +00002152 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002153
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002154 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002155
Zou Nan hai852835f2010-05-21 09:08:56 +08002156 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002157 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002158
Zou Nan hai852835f2010-05-21 09:08:56 +08002159 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002160 struct drm_i915_gem_request,
2161 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002162
Chris Wilsondfaae392010-09-22 10:31:52 +01002163 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002164 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002165
Chris Wilsondb53a302011-02-03 11:57:46 +00002166 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002167 /* We know the GPU must have read the request to have
2168 * sent us the seqno + interrupt, so use the position
2169 * of tail of the request to update the last known position
2170 * of the GPU head.
2171 */
2172 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002173
2174 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002175 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002176 kfree(request);
2177 }
2178
2179 /* Move any buffers on the active list that are no longer referenced
2180 * by the ringbuffer to the flushing/inactive lists as appropriate.
2181 */
2182 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002183 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002184
Akshay Joshi0206e352011-08-16 15:34:10 -04002185 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002186 struct drm_i915_gem_object,
2187 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002188
Chris Wilson0201f1e2012-07-20 12:41:01 +01002189 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002190 break;
2191
Chris Wilson65ce3022012-07-20 12:41:02 +01002192 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002193 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002194
Chris Wilsondb53a302011-02-03 11:57:46 +00002195 if (unlikely(ring->trace_irq_seqno &&
2196 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002197 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002198 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002199 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002200
Chris Wilsondb53a302011-02-03 11:57:46 +00002201 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002202}
2203
2204void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002205i915_gem_retire_requests(struct drm_device *dev)
2206{
2207 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002208 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002209 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002210
Chris Wilsonb4519512012-05-11 14:29:30 +01002211 for_each_ring(ring, dev_priv, i)
2212 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002213}
2214
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002215static void
Eric Anholt673a3942008-07-30 12:06:12 -07002216i915_gem_retire_work_handler(struct work_struct *work)
2217{
2218 drm_i915_private_t *dev_priv;
2219 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002220 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002221 bool idle;
2222 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002223
2224 dev_priv = container_of(work, drm_i915_private_t,
2225 mm.retire_work.work);
2226 dev = dev_priv->dev;
2227
Chris Wilson891b48c2010-09-29 12:26:37 +01002228 /* Come back later if the device is busy... */
2229 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002230 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2231 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002232 return;
2233 }
2234
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002235 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002236
Chris Wilson0a587052011-01-09 21:05:44 +00002237 /* Send a periodic flush down the ring so we don't hold onto GEM
2238 * objects indefinitely.
2239 */
2240 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002241 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002242 if (ring->gpu_caches_dirty)
2243 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002244
2245 idle &= list_empty(&ring->request_list);
2246 }
2247
2248 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002249 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2250 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002251 if (idle)
2252 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002253
Eric Anholt673a3942008-07-30 12:06:12 -07002254 mutex_unlock(&dev->struct_mutex);
2255}
2256
Ben Widawsky5816d642012-04-11 11:18:19 -07002257/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002258 * Ensures that an object will eventually get non-busy by flushing any required
2259 * write domains, emitting any outstanding lazy request and retiring and
2260 * completed requests.
2261 */
2262static int
2263i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2264{
2265 int ret;
2266
2267 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002268 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002269 if (ret)
2270 return ret;
2271
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002272 i915_gem_retire_requests_ring(obj->ring);
2273 }
2274
2275 return 0;
2276}
2277
2278/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002279 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2280 * @DRM_IOCTL_ARGS: standard ioctl arguments
2281 *
2282 * Returns 0 if successful, else an error is returned with the remaining time in
2283 * the timeout parameter.
2284 * -ETIME: object is still busy after timeout
2285 * -ERESTARTSYS: signal interrupted the wait
2286 * -ENONENT: object doesn't exist
2287 * Also possible, but rare:
2288 * -EAGAIN: GPU wedged
2289 * -ENOMEM: damn
2290 * -ENODEV: Internal IRQ fail
2291 * -E?: The add request failed
2292 *
2293 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2294 * non-zero timeout parameter the wait ioctl will wait for the given number of
2295 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2296 * without holding struct_mutex the object may become re-busied before this
2297 * function completes. A similar but shorter * race condition exists in the busy
2298 * ioctl
2299 */
2300int
2301i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2302{
2303 struct drm_i915_gem_wait *args = data;
2304 struct drm_i915_gem_object *obj;
2305 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002306 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002307 u32 seqno = 0;
2308 int ret = 0;
2309
Ben Widawskyeac1f142012-06-05 15:24:24 -07002310 if (args->timeout_ns >= 0) {
2311 timeout_stack = ns_to_timespec(args->timeout_ns);
2312 timeout = &timeout_stack;
2313 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002314
2315 ret = i915_mutex_lock_interruptible(dev);
2316 if (ret)
2317 return ret;
2318
2319 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2320 if (&obj->base == NULL) {
2321 mutex_unlock(&dev->struct_mutex);
2322 return -ENOENT;
2323 }
2324
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002325 /* Need to make sure the object gets inactive eventually. */
2326 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002327 if (ret)
2328 goto out;
2329
2330 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002331 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002332 ring = obj->ring;
2333 }
2334
2335 if (seqno == 0)
2336 goto out;
2337
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002338 /* Do this after OLR check to make sure we make forward progress polling
2339 * on this IOCTL with a 0 timeout (like busy ioctl)
2340 */
2341 if (!args->timeout_ns) {
2342 ret = -ETIME;
2343 goto out;
2344 }
2345
2346 drm_gem_object_unreference(&obj->base);
2347 mutex_unlock(&dev->struct_mutex);
2348
Ben Widawskyeac1f142012-06-05 15:24:24 -07002349 ret = __wait_seqno(ring, seqno, true, timeout);
2350 if (timeout) {
2351 WARN_ON(!timespec_valid(timeout));
2352 args->timeout_ns = timespec_to_ns(timeout);
2353 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002354 return ret;
2355
2356out:
2357 drm_gem_object_unreference(&obj->base);
2358 mutex_unlock(&dev->struct_mutex);
2359 return ret;
2360}
2361
2362/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002363 * i915_gem_object_sync - sync an object to a ring.
2364 *
2365 * @obj: object which may be in use on another ring.
2366 * @to: ring we wish to use the object on. May be NULL.
2367 *
2368 * This code is meant to abstract object synchronization with the GPU.
2369 * Calling with NULL implies synchronizing the object with the CPU
2370 * rather than a particular GPU ring.
2371 *
2372 * Returns 0 if successful, else propagates up the lower layer error.
2373 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002374int
2375i915_gem_object_sync(struct drm_i915_gem_object *obj,
2376 struct intel_ring_buffer *to)
2377{
2378 struct intel_ring_buffer *from = obj->ring;
2379 u32 seqno;
2380 int ret, idx;
2381
2382 if (from == NULL || to == from)
2383 return 0;
2384
Ben Widawsky5816d642012-04-11 11:18:19 -07002385 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002386 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002387
2388 idx = intel_ring_sync_index(from, to);
2389
Chris Wilson0201f1e2012-07-20 12:41:01 +01002390 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002391 if (seqno <= from->sync_seqno[idx])
2392 return 0;
2393
Ben Widawskyb4aca012012-04-25 20:50:12 -07002394 ret = i915_gem_check_olr(obj->ring, seqno);
2395 if (ret)
2396 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002397
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002398 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002399 if (!ret)
2400 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002401
Ben Widawskye3a5a222012-04-11 11:18:20 -07002402 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002403}
2404
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002405static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2406{
2407 u32 old_write_domain, old_read_domains;
2408
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002409 /* Act a barrier for all accesses through the GTT */
2410 mb();
2411
2412 /* Force a pagefault for domain tracking on next user access */
2413 i915_gem_release_mmap(obj);
2414
Keith Packardb97c3d92011-06-24 21:02:59 -07002415 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2416 return;
2417
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002418 old_read_domains = obj->base.read_domains;
2419 old_write_domain = obj->base.write_domain;
2420
2421 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2422 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2423
2424 trace_i915_gem_object_change_domain(obj,
2425 old_read_domains,
2426 old_write_domain);
2427}
2428
Eric Anholt673a3942008-07-30 12:06:12 -07002429/**
2430 * Unbinds an object from the GTT aperture.
2431 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002432int
Chris Wilson05394f32010-11-08 19:18:58 +00002433i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002434{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002435 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002436 int ret = 0;
2437
Chris Wilson05394f32010-11-08 19:18:58 +00002438 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002439 return 0;
2440
Chris Wilson31d8d652012-05-24 19:11:20 +01002441 if (obj->pin_count)
2442 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002443
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002444 BUG_ON(obj->pages == NULL);
2445
Chris Wilsona8198ee2011-04-13 22:04:09 +01002446 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002447 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002448 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002449 /* Continue on if we fail due to EIO, the GPU is hung so we
2450 * should be safe and we need to cleanup or else we might
2451 * cause memory corruption through use-after-free.
2452 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002453
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002454 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002455
Daniel Vetter96b47b62009-12-15 17:50:00 +01002456 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002457 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002458 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002459 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002460
Chris Wilsondb53a302011-02-03 11:57:46 +00002461 trace_i915_gem_object_unbind(obj);
2462
Daniel Vetter74898d72012-02-15 23:50:22 +01002463 if (obj->has_global_gtt_mapping)
2464 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002465 if (obj->has_aliasing_ppgtt_mapping) {
2466 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2467 obj->has_aliasing_ppgtt_mapping = 0;
2468 }
Daniel Vetter74163902012-02-15 23:50:21 +01002469 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002470
Chris Wilson6c085a72012-08-20 11:40:46 +02002471 list_del(&obj->mm_list);
2472 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002473 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002474 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002475
Chris Wilson05394f32010-11-08 19:18:58 +00002476 drm_mm_put_block(obj->gtt_space);
2477 obj->gtt_space = NULL;
2478 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002479
Chris Wilson88241782011-01-07 17:09:48 +00002480 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002481}
2482
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002483static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002484{
Chris Wilsonb5d17792012-11-22 13:07:20 +00002485 u32 seqno;
2486 int ret;
2487
2488 /* We need to add any requests required to flush the objects */
2489 if (!list_empty(&ring->active_list)) {
2490 seqno = list_entry(ring->active_list.prev,
2491 struct drm_i915_gem_object,
2492 ring_list)->last_read_seqno;
2493
2494 ret = i915_gem_check_olr(ring, seqno);
2495 if (ret)
2496 return ret;
2497 }
2498
2499 /* Wait upon the last request to be completed */
2500 if (list_empty(&ring->request_list))
Chris Wilson64193402010-10-24 12:38:05 +01002501 return 0;
2502
Chris Wilsonb5d17792012-11-22 13:07:20 +00002503 seqno = list_entry(ring->request_list.prev,
2504 struct drm_i915_gem_request,
2505 list)->seqno;
2506
2507 return i915_wait_seqno(ring, seqno);
Chris Wilsona56ba562010-09-28 10:07:56 +01002508}
2509
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002510int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002511{
2512 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002513 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002514 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002515
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002516 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002517 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002518 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2519 if (ret)
2520 return ret;
2521
Chris Wilsonb4519512012-05-11 14:29:30 +01002522 ret = i915_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002523 if (ret)
2524 return ret;
2525 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002526
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002527 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002528}
2529
Chris Wilson9ce079e2012-04-17 15:31:30 +01002530static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2531 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002532{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002533 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002534 uint64_t val;
2535
Chris Wilson9ce079e2012-04-17 15:31:30 +01002536 if (obj) {
2537 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002538
Chris Wilson9ce079e2012-04-17 15:31:30 +01002539 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2540 0xfffff000) << 32;
2541 val |= obj->gtt_offset & 0xfffff000;
2542 val |= (uint64_t)((obj->stride / 128) - 1) <<
2543 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002544
Chris Wilson9ce079e2012-04-17 15:31:30 +01002545 if (obj->tiling_mode == I915_TILING_Y)
2546 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2547 val |= I965_FENCE_REG_VALID;
2548 } else
2549 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002550
Chris Wilson9ce079e2012-04-17 15:31:30 +01002551 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2552 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002553}
2554
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555static void i965_write_fence_reg(struct drm_device *dev, int reg,
2556 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002557{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002558 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002559 uint64_t val;
2560
Chris Wilson9ce079e2012-04-17 15:31:30 +01002561 if (obj) {
2562 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002563
Chris Wilson9ce079e2012-04-17 15:31:30 +01002564 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2565 0xfffff000) << 32;
2566 val |= obj->gtt_offset & 0xfffff000;
2567 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2568 if (obj->tiling_mode == I915_TILING_Y)
2569 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2570 val |= I965_FENCE_REG_VALID;
2571 } else
2572 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002573
Chris Wilson9ce079e2012-04-17 15:31:30 +01002574 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2575 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002576}
2577
Chris Wilson9ce079e2012-04-17 15:31:30 +01002578static void i915_write_fence_reg(struct drm_device *dev, int reg,
2579 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002581 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002582 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002583
Chris Wilson9ce079e2012-04-17 15:31:30 +01002584 if (obj) {
2585 u32 size = obj->gtt_space->size;
2586 int pitch_val;
2587 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002588
Chris Wilson9ce079e2012-04-17 15:31:30 +01002589 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2590 (size & -size) != size ||
2591 (obj->gtt_offset & (size - 1)),
2592 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2593 obj->gtt_offset, obj->map_and_fenceable, size);
2594
2595 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2596 tile_width = 128;
2597 else
2598 tile_width = 512;
2599
2600 /* Note: pitch better be a power of two tile widths */
2601 pitch_val = obj->stride / tile_width;
2602 pitch_val = ffs(pitch_val) - 1;
2603
2604 val = obj->gtt_offset;
2605 if (obj->tiling_mode == I915_TILING_Y)
2606 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2607 val |= I915_FENCE_SIZE_BITS(size);
2608 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2609 val |= I830_FENCE_REG_VALID;
2610 } else
2611 val = 0;
2612
2613 if (reg < 8)
2614 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002615 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002616 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002617
Chris Wilson9ce079e2012-04-17 15:31:30 +01002618 I915_WRITE(reg, val);
2619 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002620}
2621
Chris Wilson9ce079e2012-04-17 15:31:30 +01002622static void i830_write_fence_reg(struct drm_device *dev, int reg,
2623 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002624{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002625 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002626 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002627
Chris Wilson9ce079e2012-04-17 15:31:30 +01002628 if (obj) {
2629 u32 size = obj->gtt_space->size;
2630 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002631
Chris Wilson9ce079e2012-04-17 15:31:30 +01002632 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2633 (size & -size) != size ||
2634 (obj->gtt_offset & (size - 1)),
2635 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2636 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002637
Chris Wilson9ce079e2012-04-17 15:31:30 +01002638 pitch_val = obj->stride / 128;
2639 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002640
Chris Wilson9ce079e2012-04-17 15:31:30 +01002641 val = obj->gtt_offset;
2642 if (obj->tiling_mode == I915_TILING_Y)
2643 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2644 val |= I830_FENCE_SIZE_BITS(size);
2645 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2646 val |= I830_FENCE_REG_VALID;
2647 } else
2648 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002649
Chris Wilson9ce079e2012-04-17 15:31:30 +01002650 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2651 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2652}
2653
2654static void i915_gem_write_fence(struct drm_device *dev, int reg,
2655 struct drm_i915_gem_object *obj)
2656{
2657 switch (INTEL_INFO(dev)->gen) {
2658 case 7:
2659 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2660 case 5:
2661 case 4: i965_write_fence_reg(dev, reg, obj); break;
2662 case 3: i915_write_fence_reg(dev, reg, obj); break;
2663 case 2: i830_write_fence_reg(dev, reg, obj); break;
2664 default: break;
2665 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002666}
2667
Chris Wilson61050802012-04-17 15:31:31 +01002668static inline int fence_number(struct drm_i915_private *dev_priv,
2669 struct drm_i915_fence_reg *fence)
2670{
2671 return fence - dev_priv->fence_regs;
2672}
2673
2674static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2675 struct drm_i915_fence_reg *fence,
2676 bool enable)
2677{
2678 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2679 int reg = fence_number(dev_priv, fence);
2680
2681 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2682
2683 if (enable) {
2684 obj->fence_reg = reg;
2685 fence->obj = obj;
2686 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2687 } else {
2688 obj->fence_reg = I915_FENCE_REG_NONE;
2689 fence->obj = NULL;
2690 list_del_init(&fence->lru_list);
2691 }
2692}
2693
Chris Wilsond9e86c02010-11-10 16:40:20 +00002694static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002695i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002696{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002697 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002698 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002699 if (ret)
2700 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002701
2702 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002703 }
2704
Chris Wilson63256ec2011-01-04 18:42:07 +00002705 /* Ensure that all CPU reads are completed before installing a fence
2706 * and all writes before removing the fence.
2707 */
2708 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2709 mb();
2710
Chris Wilson86d5bc32012-07-20 12:41:04 +01002711 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002712 return 0;
2713}
2714
2715int
2716i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2717{
Chris Wilson61050802012-04-17 15:31:31 +01002718 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002719 int ret;
2720
Chris Wilsona360bb12012-04-17 15:31:25 +01002721 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002722 if (ret)
2723 return ret;
2724
Chris Wilson61050802012-04-17 15:31:31 +01002725 if (obj->fence_reg == I915_FENCE_REG_NONE)
2726 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002727
Chris Wilson61050802012-04-17 15:31:31 +01002728 i915_gem_object_update_fence(obj,
2729 &dev_priv->fence_regs[obj->fence_reg],
2730 false);
2731 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002732
2733 return 0;
2734}
2735
2736static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002737i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002738{
Daniel Vetterae3db242010-02-19 11:51:58 +01002739 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002740 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002741 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002742
2743 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002744 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002745 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2746 reg = &dev_priv->fence_regs[i];
2747 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002748 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002749
Chris Wilson1690e1e2011-12-14 13:57:08 +01002750 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002751 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002752 }
2753
Chris Wilsond9e86c02010-11-10 16:40:20 +00002754 if (avail == NULL)
2755 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002756
2757 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002758 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002759 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002760 continue;
2761
Chris Wilson8fe301a2012-04-17 15:31:28 +01002762 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002763 }
2764
Chris Wilson8fe301a2012-04-17 15:31:28 +01002765 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002766}
2767
Jesse Barnesde151cf2008-11-12 10:03:55 -08002768/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002769 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002770 * @obj: object to map through a fence reg
2771 *
2772 * When mapping objects through the GTT, userspace wants to be able to write
2773 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002774 * This function walks the fence regs looking for a free one for @obj,
2775 * stealing one if it can't find any.
2776 *
2777 * It then sets up the reg based on the object's properties: address, pitch
2778 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002779 *
2780 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002781 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002782int
Chris Wilson06d98132012-04-17 15:31:24 +01002783i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002784{
Chris Wilson05394f32010-11-08 19:18:58 +00002785 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002786 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002787 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002788 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002789 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002790
Chris Wilson14415742012-04-17 15:31:33 +01002791 /* Have we updated the tiling parameters upon the object and so
2792 * will need to serialise the write to the associated fence register?
2793 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002794 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002795 ret = i915_gem_object_flush_fence(obj);
2796 if (ret)
2797 return ret;
2798 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002799
Chris Wilsond9e86c02010-11-10 16:40:20 +00002800 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002801 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2802 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002803 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002804 list_move_tail(&reg->lru_list,
2805 &dev_priv->mm.fence_list);
2806 return 0;
2807 }
2808 } else if (enable) {
2809 reg = i915_find_fence_reg(dev);
2810 if (reg == NULL)
2811 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002812
Chris Wilson14415742012-04-17 15:31:33 +01002813 if (reg->obj) {
2814 struct drm_i915_gem_object *old = reg->obj;
2815
2816 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002817 if (ret)
2818 return ret;
2819
Chris Wilson14415742012-04-17 15:31:33 +01002820 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002821 }
Chris Wilson14415742012-04-17 15:31:33 +01002822 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002823 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002824
Chris Wilson14415742012-04-17 15:31:33 +01002825 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002826 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002827
Chris Wilson9ce079e2012-04-17 15:31:30 +01002828 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002829}
2830
Chris Wilson42d6ab42012-07-26 11:49:32 +01002831static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2832 struct drm_mm_node *gtt_space,
2833 unsigned long cache_level)
2834{
2835 struct drm_mm_node *other;
2836
2837 /* On non-LLC machines we have to be careful when putting differing
2838 * types of snoopable memory together to avoid the prefetcher
2839 * crossing memory domains and dieing.
2840 */
2841 if (HAS_LLC(dev))
2842 return true;
2843
2844 if (gtt_space == NULL)
2845 return true;
2846
2847 if (list_empty(&gtt_space->node_list))
2848 return true;
2849
2850 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2851 if (other->allocated && !other->hole_follows && other->color != cache_level)
2852 return false;
2853
2854 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2855 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2856 return false;
2857
2858 return true;
2859}
2860
2861static void i915_gem_verify_gtt(struct drm_device *dev)
2862{
2863#if WATCH_GTT
2864 struct drm_i915_private *dev_priv = dev->dev_private;
2865 struct drm_i915_gem_object *obj;
2866 int err = 0;
2867
2868 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2869 if (obj->gtt_space == NULL) {
2870 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2871 err++;
2872 continue;
2873 }
2874
2875 if (obj->cache_level != obj->gtt_space->color) {
2876 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2877 obj->gtt_space->start,
2878 obj->gtt_space->start + obj->gtt_space->size,
2879 obj->cache_level,
2880 obj->gtt_space->color);
2881 err++;
2882 continue;
2883 }
2884
2885 if (!i915_gem_valid_gtt_space(dev,
2886 obj->gtt_space,
2887 obj->cache_level)) {
2888 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2889 obj->gtt_space->start,
2890 obj->gtt_space->start + obj->gtt_space->size,
2891 obj->cache_level);
2892 err++;
2893 continue;
2894 }
2895 }
2896
2897 WARN_ON(err);
2898#endif
2899}
2900
Jesse Barnesde151cf2008-11-12 10:03:55 -08002901/**
Eric Anholt673a3942008-07-30 12:06:12 -07002902 * Finds free space in the GTT aperture and binds the object there.
2903 */
2904static int
Chris Wilson05394f32010-11-08 19:18:58 +00002905i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002906 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002907 bool map_and_fenceable,
2908 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002909{
Chris Wilson05394f32010-11-08 19:18:58 +00002910 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002911 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002912 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002913 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002914 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002915 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002916
Chris Wilson05394f32010-11-08 19:18:58 +00002917 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002918 DRM_ERROR("Attempting to bind a purgeable object\n");
2919 return -EINVAL;
2920 }
2921
Chris Wilsone28f8712011-07-18 13:11:49 -07002922 fence_size = i915_gem_get_gtt_size(dev,
2923 obj->base.size,
2924 obj->tiling_mode);
2925 fence_alignment = i915_gem_get_gtt_alignment(dev,
2926 obj->base.size,
2927 obj->tiling_mode);
2928 unfenced_alignment =
2929 i915_gem_get_unfenced_gtt_alignment(dev,
2930 obj->base.size,
2931 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002932
Eric Anholt673a3942008-07-30 12:06:12 -07002933 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002934 alignment = map_and_fenceable ? fence_alignment :
2935 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002936 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002937 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2938 return -EINVAL;
2939 }
2940
Chris Wilson05394f32010-11-08 19:18:58 +00002941 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002942
Chris Wilson654fc602010-05-27 13:18:21 +01002943 /* If the object is bigger than the entire aperture, reject it early
2944 * before evicting everything in a vain attempt to find space.
2945 */
Chris Wilson05394f32010-11-08 19:18:58 +00002946 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002947 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002948 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2949 return -E2BIG;
2950 }
2951
Chris Wilson37e680a2012-06-07 15:38:42 +01002952 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002953 if (ret)
2954 return ret;
2955
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002956 i915_gem_object_pin_pages(obj);
2957
Eric Anholt673a3942008-07-30 12:06:12 -07002958 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002959 if (map_and_fenceable)
Chris Wilson87422672012-11-21 13:04:03 +00002960 free_space = drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2961 size, alignment, obj->cache_level,
2962 0, dev_priv->mm.gtt_mappable_end,
2963 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002964 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002965 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2966 size, alignment, obj->cache_level,
2967 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002968
2969 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002970 if (map_and_fenceable)
Chris Wilson87422672012-11-21 13:04:03 +00002971 free_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002972 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002973 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002974 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002975 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002976 else
Chris Wilson87422672012-11-21 13:04:03 +00002977 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002978 drm_mm_get_block_generic(free_space,
2979 size, alignment, obj->cache_level,
2980 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002981 }
Chris Wilson87422672012-11-21 13:04:03 +00002982 if (free_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002983 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002984 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002985 map_and_fenceable,
2986 nonblocking);
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002987 if (ret) {
2988 i915_gem_object_unpin_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002989 return ret;
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002990 }
Chris Wilson97311292009-09-21 00:22:34 +01002991
Eric Anholt673a3942008-07-30 12:06:12 -07002992 goto search_free;
2993 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002994 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
Chris Wilson87422672012-11-21 13:04:03 +00002995 free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002996 obj->cache_level))) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002997 i915_gem_object_unpin_pages(obj);
Chris Wilson87422672012-11-21 13:04:03 +00002998 drm_mm_put_block(free_space);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002999 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003000 }
3001
Daniel Vetter74163902012-02-15 23:50:21 +01003002 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01003003 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003004 i915_gem_object_unpin_pages(obj);
Chris Wilson87422672012-11-21 13:04:03 +00003005 drm_mm_put_block(free_space);
Chris Wilson6c085a72012-08-20 11:40:46 +02003006 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003007 }
Eric Anholt673a3942008-07-30 12:06:12 -07003008
Chris Wilson6c085a72012-08-20 11:40:46 +02003009 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003010 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003011
Chris Wilson87422672012-11-21 13:04:03 +00003012 obj->gtt_space = free_space;
3013 obj->gtt_offset = free_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003014
Daniel Vetter75e9e912010-11-04 17:11:09 +01003015 fenceable =
Chris Wilson87422672012-11-21 13:04:03 +00003016 free_space->size == fence_size &&
3017 (free_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003018
Daniel Vetter75e9e912010-11-04 17:11:09 +01003019 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00003020 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003021
Chris Wilson05394f32010-11-08 19:18:58 +00003022 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003023
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003024 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00003025 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003026 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003027 return 0;
3028}
3029
3030void
Chris Wilson05394f32010-11-08 19:18:58 +00003031i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003032{
Eric Anholt673a3942008-07-30 12:06:12 -07003033 /* If we don't have a page list set up, then we're not pinned
3034 * to GPU, and we can ignore the cache flush because it'll happen
3035 * again at bind time.
3036 */
Chris Wilson05394f32010-11-08 19:18:58 +00003037 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003038 return;
3039
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003040 /* If the GPU is snooping the contents of the CPU cache,
3041 * we do not need to manually clear the CPU cache lines. However,
3042 * the caches are only snooped when the render cache is
3043 * flushed/invalidated. As we always have to emit invalidations
3044 * and flushes when moving into and out of the RENDER domain, correct
3045 * snooping behaviour occurs naturally as the result of our domain
3046 * tracking.
3047 */
3048 if (obj->cache_level != I915_CACHE_NONE)
3049 return;
3050
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003051 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003052
Chris Wilson9da3da62012-06-01 15:20:22 +01003053 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003054}
3055
3056/** Flushes the GTT write domain for the object if it's dirty. */
3057static void
Chris Wilson05394f32010-11-08 19:18:58 +00003058i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003059{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003060 uint32_t old_write_domain;
3061
Chris Wilson05394f32010-11-08 19:18:58 +00003062 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003063 return;
3064
Chris Wilson63256ec2011-01-04 18:42:07 +00003065 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003066 * to it immediately go to main memory as far as we know, so there's
3067 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003068 *
3069 * However, we do have to enforce the order so that all writes through
3070 * the GTT land before any writes to the device, such as updates to
3071 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003072 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003073 wmb();
3074
Chris Wilson05394f32010-11-08 19:18:58 +00003075 old_write_domain = obj->base.write_domain;
3076 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003077
3078 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003079 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003080 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003081}
3082
3083/** Flushes the CPU write domain for the object if it's dirty. */
3084static void
Chris Wilson05394f32010-11-08 19:18:58 +00003085i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003086{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003087 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003088
Chris Wilson05394f32010-11-08 19:18:58 +00003089 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003090 return;
3091
3092 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003093 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003094 old_write_domain = obj->base.write_domain;
3095 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003096
3097 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003098 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003099 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003100}
3101
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003102/**
3103 * Moves a single object to the GTT read, and possibly write domain.
3104 *
3105 * This function returns when the move is complete, including waiting on
3106 * flushes to occur.
3107 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003108int
Chris Wilson20217462010-11-23 15:26:33 +00003109i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003110{
Chris Wilson8325a092012-04-24 15:52:35 +01003111 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003112 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003113 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003114
Eric Anholt02354392008-11-26 13:58:13 -08003115 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003116 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003117 return -EINVAL;
3118
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003119 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3120 return 0;
3121
Chris Wilson0201f1e2012-07-20 12:41:01 +01003122 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003123 if (ret)
3124 return ret;
3125
Chris Wilson72133422010-09-13 23:56:38 +01003126 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003127
Chris Wilson05394f32010-11-08 19:18:58 +00003128 old_write_domain = obj->base.write_domain;
3129 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003130
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003131 /* It should now be out of any other write domains, and we can update
3132 * the domain values for our changes.
3133 */
Chris Wilson05394f32010-11-08 19:18:58 +00003134 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3135 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003136 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003137 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3138 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3139 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003140 }
3141
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003142 trace_i915_gem_object_change_domain(obj,
3143 old_read_domains,
3144 old_write_domain);
3145
Chris Wilson8325a092012-04-24 15:52:35 +01003146 /* And bump the LRU for this access */
3147 if (i915_gem_object_is_inactive(obj))
3148 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3149
Eric Anholte47c68e2008-11-14 13:35:19 -08003150 return 0;
3151}
3152
Chris Wilsone4ffd172011-04-04 09:44:39 +01003153int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3154 enum i915_cache_level cache_level)
3155{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003156 struct drm_device *dev = obj->base.dev;
3157 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003158 int ret;
3159
3160 if (obj->cache_level == cache_level)
3161 return 0;
3162
3163 if (obj->pin_count) {
3164 DRM_DEBUG("can not change the cache level of pinned objects\n");
3165 return -EBUSY;
3166 }
3167
Chris Wilson42d6ab42012-07-26 11:49:32 +01003168 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3169 ret = i915_gem_object_unbind(obj);
3170 if (ret)
3171 return ret;
3172 }
3173
Chris Wilsone4ffd172011-04-04 09:44:39 +01003174 if (obj->gtt_space) {
3175 ret = i915_gem_object_finish_gpu(obj);
3176 if (ret)
3177 return ret;
3178
3179 i915_gem_object_finish_gtt(obj);
3180
3181 /* Before SandyBridge, you could not use tiling or fence
3182 * registers with snooped memory, so relinquish any fences
3183 * currently pointing to our region in the aperture.
3184 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003185 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003186 ret = i915_gem_object_put_fence(obj);
3187 if (ret)
3188 return ret;
3189 }
3190
Daniel Vetter74898d72012-02-15 23:50:22 +01003191 if (obj->has_global_gtt_mapping)
3192 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003193 if (obj->has_aliasing_ppgtt_mapping)
3194 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3195 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003196
3197 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003198 }
3199
3200 if (cache_level == I915_CACHE_NONE) {
3201 u32 old_read_domains, old_write_domain;
3202
3203 /* If we're coming from LLC cached, then we haven't
3204 * actually been tracking whether the data is in the
3205 * CPU cache or not, since we only allow one bit set
3206 * in obj->write_domain and have been skipping the clflushes.
3207 * Just set it to the CPU cache for now.
3208 */
3209 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3210 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3211
3212 old_read_domains = obj->base.read_domains;
3213 old_write_domain = obj->base.write_domain;
3214
3215 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3216 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3217
3218 trace_i915_gem_object_change_domain(obj,
3219 old_read_domains,
3220 old_write_domain);
3221 }
3222
3223 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003224 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003225 return 0;
3226}
3227
Ben Widawsky199adf42012-09-21 17:01:20 -07003228int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3229 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003230{
Ben Widawsky199adf42012-09-21 17:01:20 -07003231 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003232 struct drm_i915_gem_object *obj;
3233 int ret;
3234
3235 ret = i915_mutex_lock_interruptible(dev);
3236 if (ret)
3237 return ret;
3238
3239 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3240 if (&obj->base == NULL) {
3241 ret = -ENOENT;
3242 goto unlock;
3243 }
3244
Ben Widawsky199adf42012-09-21 17:01:20 -07003245 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003246
3247 drm_gem_object_unreference(&obj->base);
3248unlock:
3249 mutex_unlock(&dev->struct_mutex);
3250 return ret;
3251}
3252
Ben Widawsky199adf42012-09-21 17:01:20 -07003253int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3254 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003255{
Ben Widawsky199adf42012-09-21 17:01:20 -07003256 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003257 struct drm_i915_gem_object *obj;
3258 enum i915_cache_level level;
3259 int ret;
3260
Ben Widawsky199adf42012-09-21 17:01:20 -07003261 switch (args->caching) {
3262 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003263 level = I915_CACHE_NONE;
3264 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003265 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003266 level = I915_CACHE_LLC;
3267 break;
3268 default:
3269 return -EINVAL;
3270 }
3271
Ben Widawsky3bc29132012-09-26 16:15:20 -07003272 ret = i915_mutex_lock_interruptible(dev);
3273 if (ret)
3274 return ret;
3275
Chris Wilsone6994ae2012-07-10 10:27:08 +01003276 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3277 if (&obj->base == NULL) {
3278 ret = -ENOENT;
3279 goto unlock;
3280 }
3281
3282 ret = i915_gem_object_set_cache_level(obj, level);
3283
3284 drm_gem_object_unreference(&obj->base);
3285unlock:
3286 mutex_unlock(&dev->struct_mutex);
3287 return ret;
3288}
3289
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003290/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003291 * Prepare buffer for display plane (scanout, cursors, etc).
3292 * Can be called from an uninterruptible phase (modesetting) and allows
3293 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003294 */
3295int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003296i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3297 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003298 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003299{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003300 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003301 int ret;
3302
Chris Wilson0be73282010-12-06 14:36:27 +00003303 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003304 ret = i915_gem_object_sync(obj, pipelined);
3305 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003306 return ret;
3307 }
3308
Eric Anholta7ef0642011-03-29 16:59:54 -07003309 /* The display engine is not coherent with the LLC cache on gen6. As
3310 * a result, we make sure that the pinning that is about to occur is
3311 * done with uncached PTEs. This is lowest common denominator for all
3312 * chipsets.
3313 *
3314 * However for gen6+, we could do better by using the GFDT bit instead
3315 * of uncaching, which would allow us to flush all the LLC-cached data
3316 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3317 */
3318 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3319 if (ret)
3320 return ret;
3321
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003322 /* As the user may map the buffer once pinned in the display plane
3323 * (e.g. libkms for the bootup splash), we have to ensure that we
3324 * always use map_and_fenceable for all scanout buffers.
3325 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003326 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003327 if (ret)
3328 return ret;
3329
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003330 i915_gem_object_flush_cpu_write_domain(obj);
3331
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003332 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003333 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003334
3335 /* It should now be out of any other write domains, and we can update
3336 * the domain values for our changes.
3337 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003338 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003339 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003340
3341 trace_i915_gem_object_change_domain(obj,
3342 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003343 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003344
3345 return 0;
3346}
3347
Chris Wilson85345512010-11-13 09:49:11 +00003348int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003349i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003350{
Chris Wilson88241782011-01-07 17:09:48 +00003351 int ret;
3352
Chris Wilsona8198ee2011-04-13 22:04:09 +01003353 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003354 return 0;
3355
Chris Wilson0201f1e2012-07-20 12:41:01 +01003356 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003357 if (ret)
3358 return ret;
3359
Chris Wilsona8198ee2011-04-13 22:04:09 +01003360 /* Ensure that we invalidate the GPU's caches and TLBs. */
3361 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003362 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003363}
3364
Eric Anholte47c68e2008-11-14 13:35:19 -08003365/**
3366 * Moves a single object to the CPU read, and possibly write domain.
3367 *
3368 * This function returns when the move is complete, including waiting on
3369 * flushes to occur.
3370 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003371int
Chris Wilson919926a2010-11-12 13:42:53 +00003372i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003373{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003374 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003375 int ret;
3376
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003377 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3378 return 0;
3379
Chris Wilson0201f1e2012-07-20 12:41:01 +01003380 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003381 if (ret)
3382 return ret;
3383
Eric Anholte47c68e2008-11-14 13:35:19 -08003384 i915_gem_object_flush_gtt_write_domain(obj);
3385
Chris Wilson05394f32010-11-08 19:18:58 +00003386 old_write_domain = obj->base.write_domain;
3387 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003388
Eric Anholte47c68e2008-11-14 13:35:19 -08003389 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003390 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003391 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003392
Chris Wilson05394f32010-11-08 19:18:58 +00003393 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003394 }
3395
3396 /* It should now be out of any other write domains, and we can update
3397 * the domain values for our changes.
3398 */
Chris Wilson05394f32010-11-08 19:18:58 +00003399 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003400
3401 /* If we're writing through the CPU, then the GPU read domains will
3402 * need to be invalidated at next use.
3403 */
3404 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003405 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3406 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003407 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003408
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003409 trace_i915_gem_object_change_domain(obj,
3410 old_read_domains,
3411 old_write_domain);
3412
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003413 return 0;
3414}
3415
Eric Anholt673a3942008-07-30 12:06:12 -07003416/* Throttle our rendering by waiting until the ring has completed our requests
3417 * emitted over 20 msec ago.
3418 *
Eric Anholtb9624422009-06-03 07:27:35 +00003419 * Note that if we were to use the current jiffies each time around the loop,
3420 * we wouldn't escape the function with any frames outstanding if the time to
3421 * render a frame was over 20ms.
3422 *
Eric Anholt673a3942008-07-30 12:06:12 -07003423 * This should get us reasonable parallelism between CPU and GPU but also
3424 * relatively low latency when blocking on a particular request to finish.
3425 */
3426static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003427i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003428{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003429 struct drm_i915_private *dev_priv = dev->dev_private;
3430 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003431 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003432 struct drm_i915_gem_request *request;
3433 struct intel_ring_buffer *ring = NULL;
3434 u32 seqno = 0;
3435 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003436
Chris Wilsone110e8d2011-01-26 15:39:14 +00003437 if (atomic_read(&dev_priv->mm.wedged))
3438 return -EIO;
3439
Chris Wilson1c255952010-09-26 11:03:27 +01003440 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003441 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003442 if (time_after_eq(request->emitted_jiffies, recent_enough))
3443 break;
3444
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003445 ring = request->ring;
3446 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003447 }
Chris Wilson1c255952010-09-26 11:03:27 +01003448 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003449
3450 if (seqno == 0)
3451 return 0;
3452
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003453 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003454 if (ret == 0)
3455 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003456
Eric Anholt673a3942008-07-30 12:06:12 -07003457 return ret;
3458}
3459
Eric Anholt673a3942008-07-30 12:06:12 -07003460int
Chris Wilson05394f32010-11-08 19:18:58 +00003461i915_gem_object_pin(struct drm_i915_gem_object *obj,
3462 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003463 bool map_and_fenceable,
3464 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003465{
Eric Anholt673a3942008-07-30 12:06:12 -07003466 int ret;
3467
Chris Wilson7e81a422012-09-15 09:41:57 +01003468 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3469 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003470
Chris Wilson05394f32010-11-08 19:18:58 +00003471 if (obj->gtt_space != NULL) {
3472 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3473 (map_and_fenceable && !obj->map_and_fenceable)) {
3474 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003475 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003476 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3477 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003478 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003479 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003480 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003481 ret = i915_gem_object_unbind(obj);
3482 if (ret)
3483 return ret;
3484 }
3485 }
3486
Chris Wilson05394f32010-11-08 19:18:58 +00003487 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003488 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3489
Chris Wilsona00b10c2010-09-24 21:15:47 +01003490 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003491 map_and_fenceable,
3492 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003493 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003494 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003495
3496 if (!dev_priv->mm.aliasing_ppgtt)
3497 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003498 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003499
Daniel Vetter74898d72012-02-15 23:50:22 +01003500 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3501 i915_gem_gtt_bind_object(obj, obj->cache_level);
3502
Chris Wilson1b502472012-04-24 15:47:30 +01003503 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003504 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003505
3506 return 0;
3507}
3508
3509void
Chris Wilson05394f32010-11-08 19:18:58 +00003510i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003511{
Chris Wilson05394f32010-11-08 19:18:58 +00003512 BUG_ON(obj->pin_count == 0);
3513 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003514
Chris Wilson1b502472012-04-24 15:47:30 +01003515 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003516 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003517}
3518
3519int
3520i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003521 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003522{
3523 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003524 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003525 int ret;
3526
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003527 ret = i915_mutex_lock_interruptible(dev);
3528 if (ret)
3529 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003530
Chris Wilson05394f32010-11-08 19:18:58 +00003531 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003532 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003533 ret = -ENOENT;
3534 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003535 }
Eric Anholt673a3942008-07-30 12:06:12 -07003536
Chris Wilson05394f32010-11-08 19:18:58 +00003537 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003538 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003539 ret = -EINVAL;
3540 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003541 }
3542
Chris Wilson05394f32010-11-08 19:18:58 +00003543 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003544 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3545 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003546 ret = -EINVAL;
3547 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003548 }
3549
Chris Wilson05394f32010-11-08 19:18:58 +00003550 obj->user_pin_count++;
3551 obj->pin_filp = file;
3552 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003553 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003554 if (ret)
3555 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003556 }
3557
3558 /* XXX - flush the CPU caches for pinned objects
3559 * as the X server doesn't manage domains yet
3560 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003562 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003563out:
Chris Wilson05394f32010-11-08 19:18:58 +00003564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003565unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003566 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003567 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003568}
3569
3570int
3571i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003572 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003573{
3574 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003575 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003576 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003577
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003578 ret = i915_mutex_lock_interruptible(dev);
3579 if (ret)
3580 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003581
Chris Wilson05394f32010-11-08 19:18:58 +00003582 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003583 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003584 ret = -ENOENT;
3585 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003586 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003587
Chris Wilson05394f32010-11-08 19:18:58 +00003588 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003589 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3590 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003591 ret = -EINVAL;
3592 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003593 }
Chris Wilson05394f32010-11-08 19:18:58 +00003594 obj->user_pin_count--;
3595 if (obj->user_pin_count == 0) {
3596 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003597 i915_gem_object_unpin(obj);
3598 }
Eric Anholt673a3942008-07-30 12:06:12 -07003599
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003600out:
Chris Wilson05394f32010-11-08 19:18:58 +00003601 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003602unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003603 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003604 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003605}
3606
3607int
3608i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003609 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003610{
3611 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003612 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003613 int ret;
3614
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003615 ret = i915_mutex_lock_interruptible(dev);
3616 if (ret)
3617 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003618
Chris Wilson05394f32010-11-08 19:18:58 +00003619 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003620 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003621 ret = -ENOENT;
3622 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003623 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003624
Chris Wilson0be555b2010-08-04 15:36:30 +01003625 /* Count all active objects as busy, even if they are currently not used
3626 * by the gpu. Users of this interface expect objects to eventually
3627 * become non-busy without any further actions, therefore emit any
3628 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003629 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003630 ret = i915_gem_object_flush_active(obj);
3631
Chris Wilson05394f32010-11-08 19:18:58 +00003632 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003633 if (obj->ring) {
3634 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3635 args->busy |= intel_ring_flag(obj->ring) << 16;
3636 }
Eric Anholt673a3942008-07-30 12:06:12 -07003637
Chris Wilson05394f32010-11-08 19:18:58 +00003638 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003639unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003640 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003641 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003642}
3643
3644int
3645i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3646 struct drm_file *file_priv)
3647{
Akshay Joshi0206e352011-08-16 15:34:10 -04003648 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003649}
3650
Chris Wilson3ef94da2009-09-14 16:50:29 +01003651int
3652i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3653 struct drm_file *file_priv)
3654{
3655 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003656 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003657 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003658
3659 switch (args->madv) {
3660 case I915_MADV_DONTNEED:
3661 case I915_MADV_WILLNEED:
3662 break;
3663 default:
3664 return -EINVAL;
3665 }
3666
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003667 ret = i915_mutex_lock_interruptible(dev);
3668 if (ret)
3669 return ret;
3670
Chris Wilson05394f32010-11-08 19:18:58 +00003671 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003672 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003673 ret = -ENOENT;
3674 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003675 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003676
Chris Wilson05394f32010-11-08 19:18:58 +00003677 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003678 ret = -EINVAL;
3679 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003680 }
3681
Chris Wilson05394f32010-11-08 19:18:58 +00003682 if (obj->madv != __I915_MADV_PURGED)
3683 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003684
Chris Wilson6c085a72012-08-20 11:40:46 +02003685 /* if the object is no longer attached, discard its backing storage */
3686 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003687 i915_gem_object_truncate(obj);
3688
Chris Wilson05394f32010-11-08 19:18:58 +00003689 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003690
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003691out:
Chris Wilson05394f32010-11-08 19:18:58 +00003692 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003693unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003694 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003695 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003696}
3697
Chris Wilson37e680a2012-06-07 15:38:42 +01003698void i915_gem_object_init(struct drm_i915_gem_object *obj,
3699 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003700{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003701 INIT_LIST_HEAD(&obj->mm_list);
3702 INIT_LIST_HEAD(&obj->gtt_list);
3703 INIT_LIST_HEAD(&obj->ring_list);
3704 INIT_LIST_HEAD(&obj->exec_list);
3705
Chris Wilson37e680a2012-06-07 15:38:42 +01003706 obj->ops = ops;
3707
Chris Wilson0327d6b2012-08-11 15:41:06 +01003708 obj->fence_reg = I915_FENCE_REG_NONE;
3709 obj->madv = I915_MADV_WILLNEED;
3710 /* Avoid an unnecessary call to unbind on the first bind. */
3711 obj->map_and_fenceable = true;
3712
3713 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3714}
3715
Chris Wilson37e680a2012-06-07 15:38:42 +01003716static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3717 .get_pages = i915_gem_object_get_pages_gtt,
3718 .put_pages = i915_gem_object_put_pages_gtt,
3719};
3720
Chris Wilson05394f32010-11-08 19:18:58 +00003721struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3722 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003723{
Daniel Vetterc397b902010-04-09 19:05:07 +00003724 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003725 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003726 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003727
3728 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3729 if (obj == NULL)
3730 return NULL;
3731
3732 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3733 kfree(obj);
3734 return NULL;
3735 }
3736
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003737 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3738 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3739 /* 965gm cannot relocate objects above 4GiB. */
3740 mask &= ~__GFP_HIGHMEM;
3741 mask |= __GFP_DMA32;
3742 }
3743
Hugh Dickins5949eac2011-06-27 16:18:18 -07003744 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003745 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003746
Chris Wilson37e680a2012-06-07 15:38:42 +01003747 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003748
Daniel Vetterc397b902010-04-09 19:05:07 +00003749 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3750 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3751
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003752 if (HAS_LLC(dev)) {
3753 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003754 * cache) for about a 10% performance improvement
3755 * compared to uncached. Graphics requests other than
3756 * display scanout are coherent with the CPU in
3757 * accessing this cache. This means in this mode we
3758 * don't need to clflush on the CPU side, and on the
3759 * GPU side we only need to flush internal caches to
3760 * get data visible to the CPU.
3761 *
3762 * However, we maintain the display planes as UC, and so
3763 * need to rebind when first used as such.
3764 */
3765 obj->cache_level = I915_CACHE_LLC;
3766 } else
3767 obj->cache_level = I915_CACHE_NONE;
3768
Chris Wilson05394f32010-11-08 19:18:58 +00003769 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003770}
3771
Eric Anholt673a3942008-07-30 12:06:12 -07003772int i915_gem_init_object(struct drm_gem_object *obj)
3773{
Daniel Vetterc397b902010-04-09 19:05:07 +00003774 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003775
Eric Anholt673a3942008-07-30 12:06:12 -07003776 return 0;
3777}
3778
Chris Wilson1488fc02012-04-24 15:47:31 +01003779void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003780{
Chris Wilson1488fc02012-04-24 15:47:31 +01003781 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003782 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003783 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003784
Chris Wilson26e12f892011-03-20 11:20:19 +00003785 trace_i915_gem_object_destroy(obj);
3786
Chris Wilson1488fc02012-04-24 15:47:31 +01003787 if (obj->phys_obj)
3788 i915_gem_detach_phys_object(dev, obj);
3789
3790 obj->pin_count = 0;
3791 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3792 bool was_interruptible;
3793
3794 was_interruptible = dev_priv->mm.interruptible;
3795 dev_priv->mm.interruptible = false;
3796
3797 WARN_ON(i915_gem_object_unbind(obj));
3798
3799 dev_priv->mm.interruptible = was_interruptible;
3800 }
3801
Chris Wilsona5570172012-09-04 21:02:54 +01003802 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003803 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003804 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003805
Chris Wilson9da3da62012-06-01 15:20:22 +01003806 BUG_ON(obj->pages);
3807
Chris Wilson2f745ad2012-09-04 21:02:58 +01003808 if (obj->base.import_attach)
3809 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003810
Chris Wilson05394f32010-11-08 19:18:58 +00003811 drm_gem_object_release(&obj->base);
3812 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003813
Chris Wilson05394f32010-11-08 19:18:58 +00003814 kfree(obj->bit_17);
3815 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003816}
3817
Jesse Barnes5669fca2009-02-17 15:13:31 -08003818int
Eric Anholt673a3942008-07-30 12:06:12 -07003819i915_gem_idle(struct drm_device *dev)
3820{
3821 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003822 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003823
Keith Packard6dbe2772008-10-14 21:41:13 -07003824 mutex_lock(&dev->struct_mutex);
3825
Chris Wilson87acb0a2010-10-19 10:13:00 +01003826 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003827 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003828 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003829 }
Eric Anholt673a3942008-07-30 12:06:12 -07003830
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003831 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003832 if (ret) {
3833 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003834 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003835 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003836 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003837
Chris Wilson29105cc2010-01-07 10:39:13 +00003838 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003839 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003840 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003841
Chris Wilson312817a2010-11-22 11:50:11 +00003842 i915_gem_reset_fences(dev);
3843
Chris Wilson29105cc2010-01-07 10:39:13 +00003844 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3845 * We need to replace this with a semaphore, or something.
3846 * And not confound mm.suspended!
3847 */
3848 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003849 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003850
3851 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003852 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003853
Keith Packard6dbe2772008-10-14 21:41:13 -07003854 mutex_unlock(&dev->struct_mutex);
3855
Chris Wilson29105cc2010-01-07 10:39:13 +00003856 /* Cancel the retire work handler, which should be idle now. */
3857 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3858
Eric Anholt673a3942008-07-30 12:06:12 -07003859 return 0;
3860}
3861
Ben Widawskyb9524a12012-05-25 16:56:24 -07003862void i915_gem_l3_remap(struct drm_device *dev)
3863{
3864 drm_i915_private_t *dev_priv = dev->dev_private;
3865 u32 misccpctl;
3866 int i;
3867
3868 if (!IS_IVYBRIDGE(dev))
3869 return;
3870
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003871 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003872 return;
3873
3874 misccpctl = I915_READ(GEN7_MISCCPCTL);
3875 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3876 POSTING_READ(GEN7_MISCCPCTL);
3877
3878 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3879 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003880 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003881 DRM_DEBUG("0x%x was already programmed to %x\n",
3882 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003883 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003884 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003885 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003886 }
3887
3888 /* Make sure all the writes land before disabling dop clock gating */
3889 POSTING_READ(GEN7_L3LOG_BASE);
3890
3891 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3892}
3893
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003894void i915_gem_init_swizzling(struct drm_device *dev)
3895{
3896 drm_i915_private_t *dev_priv = dev->dev_private;
3897
Daniel Vetter11782b02012-01-31 16:47:55 +01003898 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003899 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3900 return;
3901
3902 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3903 DISP_TILE_SURFACE_SWIZZLING);
3904
Daniel Vetter11782b02012-01-31 16:47:55 +01003905 if (IS_GEN5(dev))
3906 return;
3907
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003908 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3909 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003910 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003911 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003912 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003913}
Daniel Vettere21af882012-02-09 20:53:27 +01003914
Chris Wilson67b1b572012-07-05 23:49:40 +01003915static bool
3916intel_enable_blt(struct drm_device *dev)
3917{
3918 if (!HAS_BLT(dev))
3919 return false;
3920
3921 /* The blitter was dysfunctional on early prototypes */
3922 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3923 DRM_INFO("BLT not supported on this pre-production hardware;"
3924 " graphics performance will be degraded.\n");
3925 return false;
3926 }
3927
3928 return true;
3929}
3930
Eric Anholt673a3942008-07-30 12:06:12 -07003931int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003932i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003933{
3934 drm_i915_private_t *dev_priv = dev->dev_private;
3935 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003936
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003937 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003938 return -EIO;
3939
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003940 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3941 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3942
Ben Widawskyb9524a12012-05-25 16:56:24 -07003943 i915_gem_l3_remap(dev);
3944
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003945 i915_gem_init_swizzling(dev);
3946
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003947 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003948 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003949 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003950
3951 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003952 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003953 if (ret)
3954 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003955 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003956
Chris Wilson67b1b572012-07-05 23:49:40 +01003957 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003958 ret = intel_init_blt_ring_buffer(dev);
3959 if (ret)
3960 goto cleanup_bsd_ring;
3961 }
3962
Chris Wilson6f392d5482010-08-07 11:01:22 +01003963 dev_priv->next_seqno = 1;
3964
Ben Widawsky254f9652012-06-04 14:42:42 -07003965 /*
3966 * XXX: There was some w/a described somewhere suggesting loading
3967 * contexts before PPGTT.
3968 */
3969 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003970 i915_gem_init_ppgtt(dev);
3971
Chris Wilson68f95ba2010-05-27 13:18:22 +01003972 return 0;
3973
Chris Wilson549f7362010-10-19 11:19:32 +01003974cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003975 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003976cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003977 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003978 return ret;
3979}
3980
Chris Wilson1070a422012-04-24 15:47:41 +01003981static bool
3982intel_enable_ppgtt(struct drm_device *dev)
3983{
3984 if (i915_enable_ppgtt >= 0)
3985 return i915_enable_ppgtt;
3986
3987#ifdef CONFIG_INTEL_IOMMU
3988 /* Disable ppgtt on SNB if VT-d is on. */
3989 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3990 return false;
3991#endif
3992
3993 return true;
3994}
3995
3996int i915_gem_init(struct drm_device *dev)
3997{
3998 struct drm_i915_private *dev_priv = dev->dev_private;
3999 unsigned long gtt_size, mappable_size;
4000 int ret;
4001
4002 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
4003 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
4004
4005 mutex_lock(&dev->struct_mutex);
4006 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
4007 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
4008 * aperture accordingly when using aliasing ppgtt. */
4009 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
4010
4011 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
4012
4013 ret = i915_gem_init_aliasing_ppgtt(dev);
4014 if (ret) {
4015 mutex_unlock(&dev->struct_mutex);
4016 return ret;
4017 }
4018 } else {
4019 /* Let GEM Manage all of the aperture.
4020 *
4021 * However, leave one page at the end still bound to the scratch
4022 * page. There are a number of places where the hardware
4023 * apparently prefetches past the end of the object, and we've
4024 * seen multiple hangs with the GPU head pointer stuck in a
4025 * batchbuffer bound at the last page of the aperture. One page
4026 * should be enough to keep any prefetching inside of the
4027 * aperture.
4028 */
4029 i915_gem_init_global_gtt(dev, 0, mappable_size,
4030 gtt_size);
4031 }
4032
4033 ret = i915_gem_init_hw(dev);
4034 mutex_unlock(&dev->struct_mutex);
4035 if (ret) {
4036 i915_gem_cleanup_aliasing_ppgtt(dev);
4037 return ret;
4038 }
4039
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004040 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4041 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4042 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004043 return 0;
4044}
4045
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004046void
4047i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4048{
4049 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004050 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004051 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004052
Chris Wilsonb4519512012-05-11 14:29:30 +01004053 for_each_ring(ring, dev_priv, i)
4054 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004055}
4056
4057int
Eric Anholt673a3942008-07-30 12:06:12 -07004058i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4059 struct drm_file *file_priv)
4060{
4061 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004062 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004063
Jesse Barnes79e53942008-11-07 14:24:08 -08004064 if (drm_core_check_feature(dev, DRIVER_MODESET))
4065 return 0;
4066
Ben Gamariba1234d2009-09-14 17:48:47 -04004067 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004068 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004069 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004070 }
4071
Eric Anholt673a3942008-07-30 12:06:12 -07004072 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004073 dev_priv->mm.suspended = 0;
4074
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004075 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004076 if (ret != 0) {
4077 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004078 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004079 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004080
Chris Wilson69dc4982010-10-19 10:36:51 +01004081 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004082 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004083
Chris Wilson5f353082010-06-07 14:03:03 +01004084 ret = drm_irq_install(dev);
4085 if (ret)
4086 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004087
Eric Anholt673a3942008-07-30 12:06:12 -07004088 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004089
4090cleanup_ringbuffer:
4091 mutex_lock(&dev->struct_mutex);
4092 i915_gem_cleanup_ringbuffer(dev);
4093 dev_priv->mm.suspended = 1;
4094 mutex_unlock(&dev->struct_mutex);
4095
4096 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004097}
4098
4099int
4100i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4101 struct drm_file *file_priv)
4102{
Jesse Barnes79e53942008-11-07 14:24:08 -08004103 if (drm_core_check_feature(dev, DRIVER_MODESET))
4104 return 0;
4105
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004106 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004107 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004108}
4109
4110void
4111i915_gem_lastclose(struct drm_device *dev)
4112{
4113 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004114
Eric Anholte806b492009-01-22 09:56:58 -08004115 if (drm_core_check_feature(dev, DRIVER_MODESET))
4116 return;
4117
Keith Packard6dbe2772008-10-14 21:41:13 -07004118 ret = i915_gem_idle(dev);
4119 if (ret)
4120 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004121}
4122
Chris Wilson64193402010-10-24 12:38:05 +01004123static void
4124init_ring_lists(struct intel_ring_buffer *ring)
4125{
4126 INIT_LIST_HEAD(&ring->active_list);
4127 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004128}
4129
Eric Anholt673a3942008-07-30 12:06:12 -07004130void
4131i915_gem_load(struct drm_device *dev)
4132{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004133 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004134 drm_i915_private_t *dev_priv = dev->dev_private;
4135
Chris Wilson69dc4982010-10-19 10:36:51 +01004136 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004137 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004138 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4139 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004140 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004141 for (i = 0; i < I915_NUM_RINGS; i++)
4142 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004143 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004144 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004145 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4146 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004147 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004148
Dave Airlie94400122010-07-20 13:15:31 +10004149 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4150 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004151 I915_WRITE(MI_ARB_STATE,
4152 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004153 }
4154
Chris Wilson72bfa192010-12-19 11:42:05 +00004155 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4156
Jesse Barnesde151cf2008-11-12 10:03:55 -08004157 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004158 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4159 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004160
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004161 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004162 dev_priv->num_fence_regs = 16;
4163 else
4164 dev_priv->num_fence_regs = 8;
4165
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004166 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004167 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004168
Eric Anholt673a3942008-07-30 12:06:12 -07004169 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004170 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004171
Chris Wilsonce453d82011-02-21 14:43:56 +00004172 dev_priv->mm.interruptible = true;
4173
Chris Wilson17250b72010-10-28 12:51:39 +01004174 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4175 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4176 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004177}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004178
4179/*
4180 * Create a physically contiguous memory object for this object
4181 * e.g. for cursor + overlay regs
4182 */
Chris Wilson995b6762010-08-20 13:23:26 +01004183static int i915_gem_init_phys_object(struct drm_device *dev,
4184 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004185{
4186 drm_i915_private_t *dev_priv = dev->dev_private;
4187 struct drm_i915_gem_phys_object *phys_obj;
4188 int ret;
4189
4190 if (dev_priv->mm.phys_objs[id - 1] || !size)
4191 return 0;
4192
Eric Anholt9a298b22009-03-24 12:23:04 -07004193 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004194 if (!phys_obj)
4195 return -ENOMEM;
4196
4197 phys_obj->id = id;
4198
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004199 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004200 if (!phys_obj->handle) {
4201 ret = -ENOMEM;
4202 goto kfree_obj;
4203 }
4204#ifdef CONFIG_X86
4205 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4206#endif
4207
4208 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4209
4210 return 0;
4211kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004212 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004213 return ret;
4214}
4215
Chris Wilson995b6762010-08-20 13:23:26 +01004216static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004217{
4218 drm_i915_private_t *dev_priv = dev->dev_private;
4219 struct drm_i915_gem_phys_object *phys_obj;
4220
4221 if (!dev_priv->mm.phys_objs[id - 1])
4222 return;
4223
4224 phys_obj = dev_priv->mm.phys_objs[id - 1];
4225 if (phys_obj->cur_obj) {
4226 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4227 }
4228
4229#ifdef CONFIG_X86
4230 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4231#endif
4232 drm_pci_free(dev, phys_obj->handle);
4233 kfree(phys_obj);
4234 dev_priv->mm.phys_objs[id - 1] = NULL;
4235}
4236
4237void i915_gem_free_all_phys_object(struct drm_device *dev)
4238{
4239 int i;
4240
Dave Airlie260883c2009-01-22 17:58:49 +10004241 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004242 i915_gem_free_phys_object(dev, i);
4243}
4244
4245void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004246 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004247{
Chris Wilson05394f32010-11-08 19:18:58 +00004248 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004249 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004250 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004251 int page_count;
4252
Chris Wilson05394f32010-11-08 19:18:58 +00004253 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004254 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004255 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004256
Chris Wilson05394f32010-11-08 19:18:58 +00004257 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004258 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004259 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004260 if (!IS_ERR(page)) {
4261 char *dst = kmap_atomic(page);
4262 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4263 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004264
Chris Wilsone5281cc2010-10-28 13:45:36 +01004265 drm_clflush_pages(&page, 1);
4266
4267 set_page_dirty(page);
4268 mark_page_accessed(page);
4269 page_cache_release(page);
4270 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004271 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004272 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004273
Chris Wilson05394f32010-11-08 19:18:58 +00004274 obj->phys_obj->cur_obj = NULL;
4275 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004276}
4277
4278int
4279i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004280 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004281 int id,
4282 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004283{
Chris Wilson05394f32010-11-08 19:18:58 +00004284 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004285 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004286 int ret = 0;
4287 int page_count;
4288 int i;
4289
4290 if (id > I915_MAX_PHYS_OBJECT)
4291 return -EINVAL;
4292
Chris Wilson05394f32010-11-08 19:18:58 +00004293 if (obj->phys_obj) {
4294 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004295 return 0;
4296 i915_gem_detach_phys_object(dev, obj);
4297 }
4298
Dave Airlie71acb5e2008-12-30 20:31:46 +10004299 /* create a new object */
4300 if (!dev_priv->mm.phys_objs[id - 1]) {
4301 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004302 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004303 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004304 DRM_ERROR("failed to init phys object %d size: %zu\n",
4305 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004306 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004307 }
4308 }
4309
4310 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004311 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4312 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004313
Chris Wilson05394f32010-11-08 19:18:58 +00004314 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004315
4316 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004317 struct page *page;
4318 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004319
Hugh Dickins5949eac2011-06-27 16:18:18 -07004320 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004321 if (IS_ERR(page))
4322 return PTR_ERR(page);
4323
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004324 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004325 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004326 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004327 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004328
4329 mark_page_accessed(page);
4330 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004331 }
4332
4333 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004334}
4335
4336static int
Chris Wilson05394f32010-11-08 19:18:58 +00004337i915_gem_phys_pwrite(struct drm_device *dev,
4338 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004339 struct drm_i915_gem_pwrite *args,
4340 struct drm_file *file_priv)
4341{
Chris Wilson05394f32010-11-08 19:18:58 +00004342 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004343 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004344
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004345 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4346 unsigned long unwritten;
4347
4348 /* The physical object once assigned is fixed for the lifetime
4349 * of the obj, so we can safely drop the lock and continue
4350 * to access vaddr.
4351 */
4352 mutex_unlock(&dev->struct_mutex);
4353 unwritten = copy_from_user(vaddr, user_data, args->size);
4354 mutex_lock(&dev->struct_mutex);
4355 if (unwritten)
4356 return -EFAULT;
4357 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004358
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004359 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004360 return 0;
4361}
Eric Anholtb9624422009-06-03 07:27:35 +00004362
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004363void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004364{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004365 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004366
4367 /* Clean up our request list when the client is going away, so that
4368 * later retire_requests won't dereference our soon-to-be-gone
4369 * file_priv.
4370 */
Chris Wilson1c255952010-09-26 11:03:27 +01004371 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004372 while (!list_empty(&file_priv->mm.request_list)) {
4373 struct drm_i915_gem_request *request;
4374
4375 request = list_first_entry(&file_priv->mm.request_list,
4376 struct drm_i915_gem_request,
4377 client_list);
4378 list_del(&request->client_list);
4379 request->file_priv = NULL;
4380 }
Chris Wilson1c255952010-09-26 11:03:27 +01004381 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004382}
Chris Wilson31169712009-09-14 16:50:28 +01004383
Chris Wilson57745062012-11-21 13:04:04 +00004384static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4385{
4386 if (!mutex_is_locked(mutex))
4387 return false;
4388
4389#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4390 return mutex->owner == task;
4391#else
4392 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4393 return false;
4394#endif
4395}
4396
Chris Wilson31169712009-09-14 16:50:28 +01004397static int
Ying Han1495f232011-05-24 17:12:27 -07004398i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004399{
Chris Wilson17250b72010-10-28 12:51:39 +01004400 struct drm_i915_private *dev_priv =
4401 container_of(shrinker,
4402 struct drm_i915_private,
4403 mm.inactive_shrinker);
4404 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004405 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004406 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004407 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004408 int cnt;
4409
Chris Wilson57745062012-11-21 13:04:04 +00004410 if (!mutex_trylock(&dev->struct_mutex)) {
4411 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4412 return 0;
4413
4414 unlock = false;
4415 }
Chris Wilson31169712009-09-14 16:50:28 +01004416
Chris Wilson6c085a72012-08-20 11:40:46 +02004417 if (nr_to_scan) {
4418 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4419 if (nr_to_scan > 0)
4420 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004421 }
4422
Chris Wilson17250b72010-10-28 12:51:39 +01004423 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004424 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004425 if (obj->pages_pin_count == 0)
4426 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004427 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004428 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004429 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004430
Chris Wilson57745062012-11-21 13:04:04 +00004431 if (unlock)
4432 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004433 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004434}