blob: bcd40ee488e35c85c880bc3d6764a2c7318cc5c2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200137static bool power_save_controller = 1;
138module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100418 unsigned int prepared:1;
419 unsigned int locked:1;
Joseph Chan0e153472008-08-26 14:38:03 +0200420 /*
421 * For VIA:
422 * A flag to ensure DMA position is 0
423 * when link position is not greater than FIFO size
424 */
425 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200426 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200427 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500428
429 struct timecounter azx_tc;
430 struct cyclecounter azx_cc;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100431
432#ifdef CONFIG_SND_HDA_DSP_LOADER
433 struct mutex dsp_mutex;
434#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435};
436
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100437/* DSP lock helpers */
438#ifdef CONFIG_SND_HDA_DSP_LOADER
439#define dsp_lock_init(dev) mutex_init(&(dev)->dsp_mutex)
440#define dsp_lock(dev) mutex_lock(&(dev)->dsp_mutex)
441#define dsp_unlock(dev) mutex_unlock(&(dev)->dsp_mutex)
442#define dsp_is_locked(dev) ((dev)->locked)
443#else
444#define dsp_lock_init(dev) do {} while (0)
445#define dsp_lock(dev) do {} while (0)
446#define dsp_unlock(dev) do {} while (0)
447#define dsp_is_locked(dev) 0
448#endif
449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 u32 *buf; /* CORB/RIRB buffer
453 * Each CORB entry is 4byte, RIRB is 8byte
454 */
455 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
456 /* for RIRB */
457 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800458 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
459 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460};
461
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100462struct azx_pcm {
463 struct azx *chip;
464 struct snd_pcm *pcm;
465 struct hda_codec *codec;
466 struct hda_pcm_stream *hinfo[2];
467 struct list_head list;
468};
469
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100470struct azx {
471 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200473 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* chip type specific */
476 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200477 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200478 int playback_streams;
479 int playback_index_offset;
480 int capture_streams;
481 int capture_index_offset;
482 int num_streams;
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 /* pci resources */
485 unsigned long addr;
486 void __iomem *remap_addr;
487 int irq;
488
489 /* locks */
490 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100491 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100492 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200494 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100495 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100498 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
500 /* HD codec */
501 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100502 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100504 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
506 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100507 struct azx_rb corb;
508 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100510 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 struct snd_dma_buffer rb;
512 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200513
Takashi Iwai4918cda2012-08-09 12:33:28 +0200514#ifdef CONFIG_SND_HDA_PATCH_LOADER
515 const struct firmware *fw;
516#endif
517
Takashi Iwaic74db862005-05-12 14:26:27 +0200518 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200519 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200520 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200521 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200522 unsigned int initialized :1;
523 unsigned int single_cmd :1;
524 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200525 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200526 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100527 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200528 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100529 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200530 unsigned int region_requested:1;
531
532 /* VGA-switcheroo setup */
533 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200534 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200535 unsigned int init_failed:1; /* delayed init failed */
536 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200537
538 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800539 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200540
541 /* for pending irqs */
542 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100543
544 /* reboot notifier (for mysterious hangup problem at power-down) */
545 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200546
547 /* card list (for power_save trigger) */
548 struct list_head list;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100549
550#ifdef CONFIG_SND_HDA_DSP_LOADER
551 struct azx_dev saved_azx_dev;
552#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553};
554
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200555#define CREATE_TRACE_POINTS
556#include "hda_intel_trace.h"
557
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200558/* driver types */
559enum {
560 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800561 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100562 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200563 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200564 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800565 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200566 AZX_DRIVER_VIA,
567 AZX_DRIVER_SIS,
568 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200569 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200570 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200571 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200572 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100573 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200574 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200575};
576
Takashi Iwai9477c582011-05-25 09:11:37 +0200577/* driver quirks (capabilities) */
578/* bits 0-7 are used for indicating driver type */
579#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
580#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
581#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
582#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
583#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
584#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
585#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
586#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
587#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
588#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
589#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
590#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200591#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500592#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100593#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200594#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500595#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100596#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
597
598/* quirks for Intel PCH */
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100599#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100600 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100601 AZX_DCAPS_COUNT_LPIB_DELAY)
602
603#define AZX_DCAPS_INTEL_PCH \
604 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200605
606/* quirks for ATI SB / AMD Hudson */
607#define AZX_DCAPS_PRESET_ATI_SB \
608 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
609 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
610
611/* quirks for ATI/AMD HDMI */
612#define AZX_DCAPS_PRESET_ATI_HDMI \
613 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
614
615/* quirks for Nvidia */
616#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100617 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
618 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200619
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200620#define AZX_DCAPS_PRESET_CTHDA \
621 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
622
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200623/*
624 * VGA-switcher support
625 */
626#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200627#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
628#else
629#define use_vga_switcheroo(chip) 0
630#endif
631
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100632static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200633 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800634 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100635 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200636 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200637 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800638 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200639 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
640 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200641 [AZX_DRIVER_ULI] = "HDA ULI M5461",
642 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200643 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200644 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200645 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100646 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200647};
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649/*
650 * macros for easy use
651 */
652#define azx_writel(chip,reg,value) \
653 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
654#define azx_readl(chip,reg) \
655 readl((chip)->remap_addr + ICH6_REG_##reg)
656#define azx_writew(chip,reg,value) \
657 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
658#define azx_readw(chip,reg) \
659 readw((chip)->remap_addr + ICH6_REG_##reg)
660#define azx_writeb(chip,reg,value) \
661 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
662#define azx_readb(chip,reg) \
663 readb((chip)->remap_addr + ICH6_REG_##reg)
664
665#define azx_sd_writel(dev,reg,value) \
666 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
667#define azx_sd_readl(dev,reg) \
668 readl((dev)->sd_addr + ICH6_REG_##reg)
669#define azx_sd_writew(dev,reg,value) \
670 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
671#define azx_sd_readw(dev,reg) \
672 readw((dev)->sd_addr + ICH6_REG_##reg)
673#define azx_sd_writeb(dev,reg,value) \
674 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
675#define azx_sd_readb(dev,reg) \
676 readb((dev)->sd_addr + ICH6_REG_##reg)
677
678/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100679#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200681#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100682static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200683{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100684 int pages;
685
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200686 if (azx_snoop(chip))
687 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100688 if (!dmab || !dmab->area || !dmab->bytes)
689 return;
690
691#ifdef CONFIG_SND_DMA_SGBUF
692 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
693 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200694 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100695 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200696 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100697 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
698 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200699 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100700#endif
701
702 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
703 if (on)
704 set_memory_wc((unsigned long)dmab->area, pages);
705 else
706 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200707}
708
709static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
710 bool on)
711{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100712 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200713}
714static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100715 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200716{
717 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100718 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200719 azx_dev->wc_marked = on;
720 }
721}
722#else
723/* NOP for other archs */
724static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
725 bool on)
726{
727}
728static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100729 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200730{
731}
732#endif
733
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200734static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200735static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736/*
737 * Interface for HD codec
738 */
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740/*
741 * CORB / RIRB interface
742 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100743static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744{
745 int err;
746
747 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200748 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
749 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 PAGE_SIZE, &chip->rb);
751 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800752 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 return err;
754 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200755 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 return 0;
757}
758
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100759static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800761 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /* CORB set up */
763 chip->corb.addr = chip->rb.addr;
764 chip->corb.buf = (u32 *)chip->rb.area;
765 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200766 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200768 /* set the corb size to 256 entries (ULI requires explicitly) */
769 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 /* set the corb write pointer to 0 */
771 azx_writew(chip, CORBWP, 0);
772 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200773 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200775 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777 /* RIRB set up */
778 chip->rirb.addr = chip->rb.addr + 2048;
779 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800780 chip->rirb.wp = chip->rirb.rp = 0;
781 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200783 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200785 /* set the rirb size to 256 entries (ULI requires explicitly) */
786 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200788 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200790 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200791 azx_writew(chip, RINTCNT, 0xc0);
792 else
793 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800796 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797}
798
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100799static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800801 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 /* disable ringbuffer DMAs */
803 azx_writeb(chip, RIRBCTL, 0);
804 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800805 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806}
807
Wu Fengguangdeadff12009-08-01 18:45:16 +0800808static unsigned int azx_command_addr(u32 cmd)
809{
810 unsigned int addr = cmd >> 28;
811
812 if (addr >= AZX_MAX_CODECS) {
813 snd_BUG();
814 addr = 0;
815 }
816
817 return addr;
818}
819
820static unsigned int azx_response_addr(u32 res)
821{
822 unsigned int addr = res & 0xf;
823
824 if (addr >= AZX_MAX_CODECS) {
825 snd_BUG();
826 addr = 0;
827 }
828
829 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830}
831
832/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100833static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100835 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800836 unsigned int addr = azx_command_addr(val);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100837 unsigned int wp, rp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Wu Fengguangc32649f2009-08-01 18:48:12 +0800839 spin_lock_irq(&chip->reg_lock);
840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100842 wp = azx_readw(chip, CORBWP);
843 if (wp == 0xffff) {
844 /* something wrong, controller likely turned to D3 */
845 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100846 return -EIO;
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100847 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 wp++;
849 wp %= ICH6_MAX_CORB_ENTRIES;
850
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100851 rp = azx_readw(chip, CORBRP);
852 if (wp == rp) {
853 /* oops, it's full */
854 spin_unlock_irq(&chip->reg_lock);
855 return -EAGAIN;
856 }
857
Wu Fengguangdeadff12009-08-01 18:45:16 +0800858 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 chip->corb.buf[wp] = cpu_to_le32(val);
860 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 spin_unlock_irq(&chip->reg_lock);
863
864 return 0;
865}
866
867#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
868
869/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100870static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
872 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800873 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 u32 res, res_ex;
875
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100876 wp = azx_readw(chip, RIRBWP);
877 if (wp == 0xffff) {
878 /* something wrong, controller likely turned to D3 */
879 return;
880 }
881
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 if (wp == chip->rirb.wp)
883 return;
884 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 while (chip->rirb.rp != wp) {
887 chip->rirb.rp++;
888 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
889
890 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
891 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
892 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800893 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
895 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800896 else if (chip->rirb.cmds[addr]) {
897 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100898 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800899 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800900 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200901 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800902 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200903 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800904 res, res_ex,
905 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 }
907}
908
909/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800910static unsigned int azx_rirb_get_response(struct hda_bus *bus,
911 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100913 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200914 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200915 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200916 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200918 again:
919 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200920
921 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200922 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200923 spin_lock_irq(&chip->reg_lock);
924 azx_update_rirb(chip);
925 spin_unlock_irq(&chip->reg_lock);
926 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800927 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100928 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100929 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200930
931 if (!do_poll)
932 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800933 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100934 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100935 if (time_after(jiffies, timeout))
936 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200937 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100938 msleep(2); /* temporary workaround */
939 else {
940 udelay(10);
941 cond_resched();
942 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100943 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200944
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200945 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800946 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200947 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800948 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200949 do_poll = 1;
950 chip->poll_count++;
951 goto again;
952 }
953
954
Takashi Iwai23c4a882009-10-30 13:21:49 +0100955 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800956 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100957 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800958 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100959 chip->polling_mode = 1;
960 goto again;
961 }
962
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200963 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800964 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800965 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800966 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200967 free_irq(chip->irq, chip);
968 chip->irq = -1;
969 pci_disable_msi(chip->pci);
970 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100971 if (azx_acquire_irq(chip, 1) < 0) {
972 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200973 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100974 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200975 goto again;
976 }
977
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100978 if (chip->probing) {
979 /* If this critical timeout happens during the codec probing
980 * phase, this is likely an access to a non-existing codec
981 * slot. Better to return an error and reset the system.
982 */
983 return -1;
984 }
985
Takashi Iwai8dd78332009-06-02 01:16:07 +0200986 /* a fatal communication error; need either to reset or to fallback
987 * to the single_cmd mode
988 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100989 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200990 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200991 bus->response_reset = 1;
992 return -1; /* give a chance to retry */
993 }
994
995 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
996 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800997 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200998 chip->single_cmd = 1;
999 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +01001000 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +02001001 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +01001002 /* disable unsolicited responses */
1003 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +02001004 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005}
1006
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007/*
1008 * Use the single immediate command instead of CORB/RIRB for simplicity
1009 *
1010 * Note: according to Intel, this is not preferred use. The command was
1011 * intended for the BIOS only, and may get confused with unsolicited
1012 * responses. So, we shouldn't use it for normal operation from the
1013 * driver.
1014 * I left the codes, however, for debugging/testing purposes.
1015 */
1016
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001017/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001018static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001019{
1020 int timeout = 50;
1021
1022 while (timeout--) {
1023 /* check IRV busy bit */
1024 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
1025 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001026 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001027 return 0;
1028 }
1029 udelay(1);
1030 }
1031 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001032 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
1033 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +08001034 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001035 return -EIO;
1036}
1037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001039static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001041 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001042 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 int timeout = 50;
1044
Takashi Iwai8dd78332009-06-02 01:16:07 +02001045 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 while (timeout--) {
1047 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001048 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001050 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1051 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001053 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1054 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001055 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 }
1057 udelay(1);
1058 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001059 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001060 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1061 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 return -EIO;
1063}
1064
1065/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001066static unsigned int azx_single_get_response(struct hda_bus *bus,
1067 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001069 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001070 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071}
1072
Takashi Iwai111d3af2006-02-16 18:17:58 +01001073/*
1074 * The below are the main callbacks from hda_codec.
1075 *
1076 * They are just the skeleton to call sub-callbacks according to the
1077 * current setting of chip->single_cmd.
1078 */
1079
1080/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001081static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001082{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001083 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001084
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001085 if (chip->disabled)
1086 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001087 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001088 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001089 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001090 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001091 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001092}
1093
1094/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001095static unsigned int azx_get_response(struct hda_bus *bus,
1096 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001097{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001098 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001099 if (chip->disabled)
1100 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001101 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001102 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001103 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001104 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001105}
1106
Takashi Iwai83012a72012-08-24 18:38:08 +02001107#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001108static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001109#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001110
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001111#ifdef CONFIG_SND_HDA_DSP_LOADER
1112static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
1113 unsigned int byte_size,
1114 struct snd_dma_buffer *bufp);
1115static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
1116static void azx_load_dsp_cleanup(struct hda_bus *bus,
1117 struct snd_dma_buffer *dmab);
1118#endif
1119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001121static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122{
Mengdong Linfa348da2012-12-12 09:16:15 -05001123 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001125 if (!full_reset)
1126 goto __skip;
1127
Danny Tholene8a7f132007-09-11 21:41:56 +02001128 /* clear STATESTS */
1129 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1130
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 /* reset controller */
1132 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1133
Mengdong Linfa348da2012-12-12 09:16:15 -05001134 timeout = jiffies + msecs_to_jiffies(100);
1135 while (azx_readb(chip, GCTL) &&
1136 time_before(jiffies, timeout))
1137 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
1139 /* delay for >= 100us for codec PLL to settle per spec
1140 * Rev 0.9 section 5.5.1
1141 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001142 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144 /* Bring controller out of reset */
1145 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1146
Mengdong Linfa348da2012-12-12 09:16:15 -05001147 timeout = jiffies + msecs_to_jiffies(100);
1148 while (!azx_readb(chip, GCTL) &&
1149 time_before(jiffies, timeout))
1150 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151
Pavel Machek927fc862006-08-31 17:03:43 +02001152 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001153 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001155 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001157 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001158 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 return -EBUSY;
1160 }
1161
Matt41e2fce2005-07-04 17:49:55 +02001162 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001163 if (!chip->single_cmd)
1164 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1165 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001166
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001168 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001170 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 }
1172
1173 return 0;
1174}
1175
1176
1177/*
1178 * Lowlevel interface
1179 */
1180
1181/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001182static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183{
1184 /* enable controller CIE and GIE */
1185 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1186 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1187}
1188
1189/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001190static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191{
1192 int i;
1193
1194 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001195 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001196 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 azx_sd_writeb(azx_dev, SD_CTL,
1198 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1199 }
1200
1201 /* disable SIE for all streams */
1202 azx_writeb(chip, INTCTL, 0);
1203
1204 /* disable controller CIE and GIE */
1205 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1206 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1207}
1208
1209/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001210static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211{
1212 int i;
1213
1214 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001215 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001216 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1218 }
1219
1220 /* clear STATESTS */
1221 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1222
1223 /* clear rirb status */
1224 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1225
1226 /* clear int status */
1227 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1228}
1229
1230/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001231static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232{
Joseph Chan0e153472008-08-26 14:38:03 +02001233 /*
1234 * Before stream start, initialize parameter
1235 */
1236 azx_dev->insufficient = 1;
1237
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001239 azx_writel(chip, INTCTL,
1240 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 /* set DMA start and interrupt mask */
1242 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1243 SD_CTL_DMA_START | SD_INT_MASK);
1244}
1245
Takashi Iwai1dddab42009-03-18 15:15:37 +01001246/* stop DMA */
1247static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1250 ~(SD_CTL_DMA_START | SD_INT_MASK));
1251 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001252}
1253
1254/* stop a stream */
1255static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1256{
1257 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001259 azx_writel(chip, INTCTL,
1260 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261}
1262
1263
1264/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001265 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001267static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001269 if (chip->initialized)
1270 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
1272 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001273 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
1275 /* initialize interrupts */
1276 azx_int_clear(chip);
1277 azx_int_enable(chip);
1278
1279 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001280 if (!chip->single_cmd)
1281 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001283 /* program the position buffer */
1284 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001285 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001286
Takashi Iwaicb53c622007-08-10 17:21:45 +02001287 chip->initialized = 1;
1288}
1289
1290/*
1291 * initialize the PCI registers
1292 */
1293/* update bits in a PCI register byte */
1294static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1295 unsigned char mask, unsigned char val)
1296{
1297 unsigned char data;
1298
1299 pci_read_config_byte(pci, reg, &data);
1300 data &= ~mask;
1301 data |= (val & mask);
1302 pci_write_config_byte(pci, reg, data);
1303}
1304
1305static void azx_init_pci(struct azx *chip)
1306{
1307 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1308 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1309 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001310 * codecs.
1311 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001312 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001313 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001314 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001315 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001316 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001317
Takashi Iwai9477c582011-05-25 09:11:37 +02001318 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1319 * we need to enable snoop.
1320 */
1321 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001322 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001323 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001324 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1325 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001326 }
1327
1328 /* For NVIDIA HDA, enable snoop */
1329 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001330 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001331 update_pci_byte(chip->pci,
1332 NVIDIA_HDA_TRANSREG_ADDR,
1333 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001334 update_pci_byte(chip->pci,
1335 NVIDIA_HDA_ISTRM_COH,
1336 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1337 update_pci_byte(chip->pci,
1338 NVIDIA_HDA_OSTRM_COH,
1339 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001340 }
1341
1342 /* Enable SCH/PCH snoop if needed */
1343 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001344 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001345 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001346 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1347 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1348 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1349 if (!azx_snoop(chip))
1350 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1351 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001352 pci_read_config_word(chip->pci,
1353 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001354 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001355 snd_printdd(SFX "%s: SCH snoop: %s\n",
1356 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001357 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001358 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359}
1360
1361
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001362static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1363
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364/*
1365 * interrupt handler
1366 */
David Howells7d12e782006-10-05 14:55:46 +01001367static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001369 struct azx *chip = dev_id;
1370 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001372 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001373 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001375#ifdef CONFIG_PM_RUNTIME
1376 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1377 return IRQ_NONE;
1378#endif
1379
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 spin_lock(&chip->reg_lock);
1381
Dan Carpenter60911062012-05-18 10:36:11 +03001382 if (chip->disabled) {
1383 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001384 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001385 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001386
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 status = azx_readl(chip, INTSTS);
1388 if (status == 0) {
1389 spin_unlock(&chip->reg_lock);
1390 return IRQ_NONE;
1391 }
1392
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001393 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 azx_dev = &chip->azx_dev[i];
1395 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001396 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001398 if (!azx_dev->substream || !azx_dev->running ||
1399 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001400 continue;
1401 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001402 ok = azx_position_ok(chip, azx_dev);
1403 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001404 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 spin_unlock(&chip->reg_lock);
1406 snd_pcm_period_elapsed(azx_dev->substream);
1407 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001408 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001409 /* bogus IRQ, process it later */
1410 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001411 queue_work(chip->bus->workq,
1412 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 }
1414 }
1415 }
1416
1417 /* clear rirb int */
1418 status = azx_readb(chip, RIRBSTS);
1419 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001420 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001421 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001422 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001424 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1426 }
1427
1428#if 0
1429 /* clear state status int */
1430 if (azx_readb(chip, STATESTS) & 0x04)
1431 azx_writeb(chip, STATESTS, 0x04);
1432#endif
1433 spin_unlock(&chip->reg_lock);
1434
1435 return IRQ_HANDLED;
1436}
1437
1438
1439/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001440 * set up a BDL entry
1441 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001442static int setup_bdle(struct azx *chip,
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001443 struct snd_dma_buffer *dmab,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001444 struct azx_dev *azx_dev, u32 **bdlp,
1445 int ofs, int size, int with_ioc)
1446{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001447 u32 *bdl = *bdlp;
1448
1449 while (size > 0) {
1450 dma_addr_t addr;
1451 int chunk;
1452
1453 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1454 return -EINVAL;
1455
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001456 addr = snd_sgbuf_get_addr(dmab, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001457 /* program the address field of the BDL entry */
1458 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001459 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001460 /* program the size field of the BDL entry */
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001461 chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001462 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1463 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1464 u32 remain = 0x1000 - (ofs & 0xfff);
1465 if (chunk > remain)
1466 chunk = remain;
1467 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001468 bdl[2] = cpu_to_le32(chunk);
1469 /* program the IOC to enable interrupt
1470 * only when the whole fragment is processed
1471 */
1472 size -= chunk;
1473 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1474 bdl += 4;
1475 azx_dev->frags++;
1476 ofs += chunk;
1477 }
1478 *bdlp = bdl;
1479 return ofs;
1480}
1481
1482/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 * set up BDL entries
1484 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001485static int azx_setup_periods(struct azx *chip,
1486 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001487 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001489 u32 *bdl;
1490 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001491 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
1493 /* reset BDL address */
1494 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1495 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1496
Takashi Iwai97b71c92009-03-18 15:09:13 +01001497 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001498 periods = azx_dev->bufsize / period_bytes;
1499
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001501 bdl = (u32 *)azx_dev->bdl.area;
1502 ofs = 0;
1503 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001504 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001505 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001506 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001507 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001508 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001509 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001510 pos_adj = pos_align;
1511 else
1512 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1513 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001514 pos_adj = frames_to_bytes(runtime, pos_adj);
1515 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001516 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1517 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001518 pos_adj = 0;
1519 } else {
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001520 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1521 azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001522 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001523 if (ofs < 0)
1524 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001525 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001526 } else
1527 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001528 for (i = 0; i < periods; i++) {
1529 if (i == periods - 1 && pos_adj)
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001530 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1531 azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001532 period_bytes - pos_adj, 0);
1533 else
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001534 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1535 azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001536 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001537 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001538 if (ofs < 0)
1539 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001541 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001542
1543 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001544 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1545 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001546 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547}
1548
Takashi Iwai1dddab42009-03-18 15:15:37 +01001549/* reset stream */
1550static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551{
1552 unsigned char val;
1553 int timeout;
1554
Takashi Iwai1dddab42009-03-18 15:15:37 +01001555 azx_stream_clear(chip, azx_dev);
1556
Takashi Iwaid01ce992007-07-27 16:52:19 +02001557 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1558 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 udelay(3);
1560 timeout = 300;
1561 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1562 --timeout)
1563 ;
1564 val &= ~SD_CTL_STREAM_RESET;
1565 azx_sd_writeb(azx_dev, SD_CTL, val);
1566 udelay(3);
1567
1568 timeout = 300;
1569 /* waiting for hardware to report that the stream is out of reset */
1570 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1571 --timeout)
1572 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001573
1574 /* reset first position - may not be synced with hw at this time */
1575 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001576}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
Takashi Iwai1dddab42009-03-18 15:15:37 +01001578/*
1579 * set up the SD for streaming
1580 */
1581static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1582{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001583 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001584 /* make sure the run bit is zero for SD */
1585 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001587 val = azx_sd_readl(azx_dev, SD_CTL);
1588 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1589 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1590 if (!azx_snoop(chip))
1591 val |= SD_CTL_TRAFFIC_PRIO;
1592 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
1594 /* program the length of samples in cyclic buffer */
1595 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1596
1597 /* program the stream format */
1598 /* this value needs to be the same as the one programmed */
1599 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1600
1601 /* program the stream LVI (last valid index) of the BDL */
1602 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1603
1604 /* program the BDL address */
1605 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001606 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001608 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001610 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001611 if (chip->position_fix[0] != POS_FIX_LPIB ||
1612 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001613 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1614 azx_writel(chip, DPLBASE,
1615 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1616 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001619 azx_sd_writel(azx_dev, SD_CTL,
1620 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
1622 return 0;
1623}
1624
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001625/*
1626 * Probe the given codec address
1627 */
1628static int probe_codec(struct azx *chip, int addr)
1629{
1630 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1631 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1632 unsigned int res;
1633
Wu Fengguanga678cde2009-08-01 18:46:46 +08001634 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001635 chip->probing = 1;
1636 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001637 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001638 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001639 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001640 if (res == -1)
1641 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001642 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001643 return 0;
1644}
1645
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001646static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1647 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001648static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
Takashi Iwai8dd78332009-06-02 01:16:07 +02001650static void azx_bus_reset(struct hda_bus *bus)
1651{
1652 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001653
1654 bus->in_reset = 1;
1655 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001656 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001657#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001658 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001659 struct azx_pcm *p;
1660 list_for_each_entry(p, &chip->pcm_list, list)
1661 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001662 snd_hda_suspend(chip->bus);
1663 snd_hda_resume(chip->bus);
1664 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001665#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001666 bus->in_reset = 0;
1667}
1668
David Henningsson26a6cb62012-10-09 15:04:21 +02001669static int get_jackpoll_interval(struct azx *chip)
1670{
1671 int i = jackpoll_ms[chip->dev_index];
1672 unsigned int j;
1673 if (i == 0)
1674 return 0;
1675 if (i < 50 || i > 60000)
1676 j = 0;
1677 else
1678 j = msecs_to_jiffies(i);
1679 if (j == 0)
1680 snd_printk(KERN_WARNING SFX
1681 "jackpoll_ms value out of range: %d\n", i);
1682 return j;
1683}
1684
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685/*
1686 * Codec initialization
1687 */
1688
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001689/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001690static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001691 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001692 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001693};
1694
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001695static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696{
1697 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001698 int c, codecs, err;
1699 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700
1701 memset(&bus_temp, 0, sizeof(bus_temp));
1702 bus_temp.private_data = chip;
1703 bus_temp.modelname = model;
1704 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001705 bus_temp.ops.command = azx_send_cmd;
1706 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001707 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001708 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001709#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001710 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001711 bus_temp.ops.pm_notify = azx_power_notify;
1712#endif
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001713#ifdef CONFIG_SND_HDA_DSP_LOADER
1714 bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
1715 bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
1716 bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
1717#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718
Takashi Iwaid01ce992007-07-27 16:52:19 +02001719 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1720 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 return err;
1722
Takashi Iwai9477c582011-05-25 09:11:37 +02001723 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001724 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001725 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001726 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001727
Takashi Iwai34c25352008-10-28 11:38:58 +01001728 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001729 max_slots = azx_max_codecs[chip->driver_type];
1730 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001731 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001732
1733 /* First try to probe all given codec slots */
1734 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001735 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001736 if (probe_codec(chip, c) < 0) {
1737 /* Some BIOSen give you wrong codec addresses
1738 * that don't exist
1739 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001740 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001741 "%s: Codec #%d probe error; "
1742 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001743 chip->codec_mask &= ~(1 << c);
1744 /* More badly, accessing to a non-existing
1745 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001746 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001747 * Thus if an error occurs during probing,
1748 * better to reset the controller chip to
1749 * get back to the sanity state.
1750 */
1751 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001752 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001753 }
1754 }
1755 }
1756
Takashi Iwaid507cd62011-04-26 15:25:02 +02001757 /* AMD chipsets often cause the communication stalls upon certain
1758 * sequence like the pin-detection. It seems that forcing the synced
1759 * access works around the stall. Grrr...
1760 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001761 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001762 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1763 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001764 chip->bus->sync_write = 1;
1765 chip->bus->allow_bus_reset = 1;
1766 }
1767
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001768 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001769 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001770 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001771 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001772 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 if (err < 0)
1774 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001775 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001776 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001778 }
1779 }
1780 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001781 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 return -ENXIO;
1783 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001784 return 0;
1785}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001787/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001788static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001789{
1790 struct hda_codec *codec;
1791 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1792 snd_hda_codec_configure(codec);
1793 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 return 0;
1795}
1796
1797
1798/*
1799 * PCM support
1800 */
1801
1802/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001803static inline struct azx_dev *
1804azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001806 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001807 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001808 /* make a non-zero unique key for the substream */
1809 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1810 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001811
1812 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001813 dev = chip->playback_index_offset;
1814 nums = chip->playback_streams;
1815 } else {
1816 dev = chip->capture_index_offset;
1817 nums = chip->capture_streams;
1818 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001819 for (i = 0; i < nums; i++, dev++) {
1820 struct azx_dev *azx_dev = &chip->azx_dev[dev];
1821 dsp_lock(azx_dev);
1822 if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
1823 res = azx_dev;
1824 if (res->assigned_key == key) {
1825 res->opened = 1;
1826 res->assigned_key = key;
1827 dsp_unlock(azx_dev);
1828 return azx_dev;
1829 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001831 dsp_unlock(azx_dev);
1832 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001833 if (res) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001834 dsp_lock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001835 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001836 res->assigned_key = key;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001837 dsp_unlock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001838 }
1839 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840}
1841
1842/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001843static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844{
1845 azx_dev->opened = 0;
1846}
1847
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001848static cycle_t azx_cc_read(const struct cyclecounter *cc)
1849{
1850 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1851 struct snd_pcm_substream *substream = azx_dev->substream;
1852 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1853 struct azx *chip = apcm->chip;
1854
1855 return azx_readl(chip, WALLCLK);
1856}
1857
1858static void azx_timecounter_init(struct snd_pcm_substream *substream,
1859 bool force, cycle_t last)
1860{
1861 struct azx_dev *azx_dev = get_azx_dev(substream);
1862 struct timecounter *tc = &azx_dev->azx_tc;
1863 struct cyclecounter *cc = &azx_dev->azx_cc;
1864 u64 nsec;
1865
1866 cc->read = azx_cc_read;
1867 cc->mask = CLOCKSOURCE_MASK(32);
1868
1869 /*
1870 * Converting from 24 MHz to ns means applying a 125/3 factor.
1871 * To avoid any saturation issues in intermediate operations,
1872 * the 125 factor is applied first. The division is applied
1873 * last after reading the timecounter value.
1874 * Applying the 1/3 factor as part of the multiplication
1875 * requires at least 20 bits for a decent precision, however
1876 * overflows occur after about 4 hours or less, not a option.
1877 */
1878
1879 cc->mult = 125; /* saturation after 195 years */
1880 cc->shift = 0;
1881
1882 nsec = 0; /* audio time is elapsed time since trigger */
1883 timecounter_init(tc, cc, nsec);
1884 if (force)
1885 /*
1886 * force timecounter to use predefined value,
1887 * used for synchronized starts
1888 */
1889 tc->cycle_last = last;
1890}
1891
1892static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1893 struct timespec *ts)
1894{
1895 struct azx_dev *azx_dev = get_azx_dev(substream);
1896 u64 nsec;
1897
1898 nsec = timecounter_read(&azx_dev->azx_tc);
1899 nsec = div_u64(nsec, 3); /* can be optimized */
1900
1901 *ts = ns_to_timespec(nsec);
1902
1903 return 0;
1904}
1905
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001906static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001907 .info = (SNDRV_PCM_INFO_MMAP |
1908 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1910 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001911 /* No full-resume yet implemented */
1912 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001913 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001914 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001915 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001916 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1918 .rates = SNDRV_PCM_RATE_48000,
1919 .rate_min = 48000,
1920 .rate_max = 48000,
1921 .channels_min = 2,
1922 .channels_max = 2,
1923 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1924 .period_bytes_min = 128,
1925 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1926 .periods_min = 2,
1927 .periods_max = AZX_MAX_FRAG,
1928 .fifo_size = 0,
1929};
1930
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001931static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932{
1933 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1934 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001935 struct azx *chip = apcm->chip;
1936 struct azx_dev *azx_dev;
1937 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 unsigned long flags;
1939 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001940 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941
Ingo Molnar62932df2006-01-16 16:34:20 +01001942 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001943 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001945 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 return -EBUSY;
1947 }
1948 runtime->hw = azx_pcm_hw;
1949 runtime->hw.channels_min = hinfo->channels_min;
1950 runtime->hw.channels_max = hinfo->channels_max;
1951 runtime->hw.formats = hinfo->formats;
1952 runtime->hw.rates = hinfo->rates;
1953 snd_pcm_limit_hw_rates(runtime);
1954 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001955
1956 /* avoid wrap-around with wall-clock */
1957 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1958 20,
1959 178000000);
1960
Takashi Iwai52409aa2012-01-23 17:10:24 +01001961 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001962 /* constrain buffer sizes to be multiple of 128
1963 bytes. This is more efficient in terms of memory
1964 access but isn't required by the HDA spec and
1965 prevents users from specifying exact period/buffer
1966 sizes. For example for 44.1kHz, a period size set
1967 to 20ms will be rounded to 19.59ms. */
1968 buff_step = 128;
1969 else
1970 /* Don't enforce steps on buffer sizes, still need to
1971 be multiple of 4 bytes (HDA spec). Tested on Intel
1972 HDA controllers, may not work on all devices where
1973 option needs to be disabled */
1974 buff_step = 4;
1975
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001976 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001977 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001978 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001979 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001980 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001981 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1982 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001984 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001985 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 return err;
1987 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001988 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001989 /* sanity check */
1990 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1991 snd_BUG_ON(!runtime->hw.channels_max) ||
1992 snd_BUG_ON(!runtime->hw.formats) ||
1993 snd_BUG_ON(!runtime->hw.rates)) {
1994 azx_release_device(azx_dev);
1995 hinfo->ops.close(hinfo, apcm->codec, substream);
1996 snd_hda_power_down(apcm->codec);
1997 mutex_unlock(&chip->open_mutex);
1998 return -EINVAL;
1999 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002000
2001 /* disable WALLCLOCK timestamps for capture streams
2002 until we figure out how to handle digital inputs */
2003 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
2004 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
2005
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 spin_lock_irqsave(&chip->reg_lock, flags);
2007 azx_dev->substream = substream;
2008 azx_dev->running = 0;
2009 spin_unlock_irqrestore(&chip->reg_lock, flags);
2010
2011 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002012 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01002013 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 return 0;
2015}
2016
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002017static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018{
2019 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2020 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002021 struct azx *chip = apcm->chip;
2022 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 unsigned long flags;
2024
Ingo Molnar62932df2006-01-16 16:34:20 +01002025 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 spin_lock_irqsave(&chip->reg_lock, flags);
2027 azx_dev->substream = NULL;
2028 azx_dev->running = 0;
2029 spin_unlock_irqrestore(&chip->reg_lock, flags);
2030 azx_release_device(azx_dev);
2031 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002032 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002033 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 return 0;
2035}
2036
Takashi Iwaid01ce992007-07-27 16:52:19 +02002037static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
2038 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002040 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2041 struct azx *chip = apcm->chip;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002042 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002043 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002044
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002045 dsp_lock(azx_dev);
2046 if (dsp_is_locked(azx_dev)) {
2047 ret = -EBUSY;
2048 goto unlock;
2049 }
2050
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002051 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002052 azx_dev->bufsize = 0;
2053 azx_dev->period_bytes = 0;
2054 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002055 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02002056 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002057 if (ret < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002058 goto unlock;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002059 mark_runtime_wc(chip, azx_dev, substream, true);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002060 unlock:
2061 dsp_unlock(azx_dev);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002062 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063}
2064
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002065static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066{
2067 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002068 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002069 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2071
2072 /* reset BDL address */
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002073 dsp_lock(azx_dev);
2074 if (!dsp_is_locked(azx_dev)) {
2075 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2076 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2077 azx_sd_writel(azx_dev, SD_CTL, 0);
2078 azx_dev->bufsize = 0;
2079 azx_dev->period_bytes = 0;
2080 azx_dev->format_val = 0;
2081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082
Takashi Iwaieb541332010-08-06 13:48:11 +02002083 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002085 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002086 azx_dev->prepared = 0;
2087 dsp_unlock(azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 return snd_pcm_lib_free_pages(substream);
2089}
2090
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002091static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092{
2093 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002094 struct azx *chip = apcm->chip;
2095 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002097 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002098 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002099 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002100 struct hda_spdif_out *spdif =
2101 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2102 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002104 dsp_lock(azx_dev);
2105 if (dsp_is_locked(azx_dev)) {
2106 err = -EBUSY;
2107 goto unlock;
2108 }
2109
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002110 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002111 format_val = snd_hda_calc_stream_format(runtime->rate,
2112 runtime->channels,
2113 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002114 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002115 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002116 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002117 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002118 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2119 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002120 err = -EINVAL;
2121 goto unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 }
2123
Takashi Iwai97b71c92009-03-18 15:09:13 +01002124 bufsize = snd_pcm_lib_buffer_bytes(substream);
2125 period_bytes = snd_pcm_lib_period_bytes(substream);
2126
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002127 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2128 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002129
2130 if (bufsize != azx_dev->bufsize ||
2131 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002132 format_val != azx_dev->format_val ||
2133 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002134 azx_dev->bufsize = bufsize;
2135 azx_dev->period_bytes = period_bytes;
2136 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002137 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002138 err = azx_setup_periods(chip, substream, azx_dev);
2139 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002140 goto unlock;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002141 }
2142
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002143 /* wallclk has 24Mhz clock source */
2144 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2145 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146 azx_setup_controller(chip, azx_dev);
2147 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2148 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2149 else
2150 azx_dev->fifo_size = 0;
2151
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002152 stream_tag = azx_dev->stream_tag;
2153 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002154 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002155 stream_tag > chip->capture_streams)
2156 stream_tag -= chip->capture_streams;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002157 err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002158 azx_dev->format_val, substream);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002159
2160 unlock:
2161 if (!err)
2162 azx_dev->prepared = 1;
2163 dsp_unlock(azx_dev);
2164 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165}
2166
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002167static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168{
2169 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002170 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002171 struct azx_dev *azx_dev;
2172 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002173 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002174 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002176 azx_dev = get_azx_dev(substream);
2177 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2178
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002179 if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
2180 return -EPIPE;
2181
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002183 case SNDRV_PCM_TRIGGER_START:
2184 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2186 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002187 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188 break;
2189 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002190 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002192 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193 break;
2194 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002195 return -EINVAL;
2196 }
2197
2198 snd_pcm_group_for_each_entry(s, substream) {
2199 if (s->pcm->card != substream->pcm->card)
2200 continue;
2201 azx_dev = get_azx_dev(s);
2202 sbits |= 1 << azx_dev->index;
2203 nsync++;
2204 snd_pcm_trigger_done(s, substream);
2205 }
2206
2207 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002208
2209 /* first, set SYNC bits of corresponding streams */
2210 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2211 azx_writel(chip, OLD_SSYNC,
2212 azx_readl(chip, OLD_SSYNC) | sbits);
2213 else
2214 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2215
Takashi Iwai850f0e52008-03-18 17:11:05 +01002216 snd_pcm_group_for_each_entry(s, substream) {
2217 if (s->pcm->card != substream->pcm->card)
2218 continue;
2219 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002220 if (start) {
2221 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2222 if (!rstart)
2223 azx_dev->start_wallclk -=
2224 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002225 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002226 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002227 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002228 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002229 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 }
2231 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002232 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002233 /* wait until all FIFOs get ready */
2234 for (timeout = 5000; timeout; timeout--) {
2235 nwait = 0;
2236 snd_pcm_group_for_each_entry(s, substream) {
2237 if (s->pcm->card != substream->pcm->card)
2238 continue;
2239 azx_dev = get_azx_dev(s);
2240 if (!(azx_sd_readb(azx_dev, SD_STS) &
2241 SD_STS_FIFO_READY))
2242 nwait++;
2243 }
2244 if (!nwait)
2245 break;
2246 cpu_relax();
2247 }
2248 } else {
2249 /* wait until all RUN bits are cleared */
2250 for (timeout = 5000; timeout; timeout--) {
2251 nwait = 0;
2252 snd_pcm_group_for_each_entry(s, substream) {
2253 if (s->pcm->card != substream->pcm->card)
2254 continue;
2255 azx_dev = get_azx_dev(s);
2256 if (azx_sd_readb(azx_dev, SD_CTL) &
2257 SD_CTL_DMA_START)
2258 nwait++;
2259 }
2260 if (!nwait)
2261 break;
2262 cpu_relax();
2263 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002265 spin_lock(&chip->reg_lock);
2266 /* reset SYNC bits */
2267 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2268 azx_writel(chip, OLD_SSYNC,
2269 azx_readl(chip, OLD_SSYNC) & ~sbits);
2270 else
2271 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002272 if (start) {
2273 azx_timecounter_init(substream, 0, 0);
2274 if (nsync > 1) {
2275 cycle_t cycle_last;
2276
2277 /* same start cycle for master and group */
2278 azx_dev = get_azx_dev(substream);
2279 cycle_last = azx_dev->azx_tc.cycle_last;
2280
2281 snd_pcm_group_for_each_entry(s, substream) {
2282 if (s->pcm->card != substream->pcm->card)
2283 continue;
2284 azx_timecounter_init(s, 1, cycle_last);
2285 }
2286 }
2287 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002288 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002289 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290}
2291
Joseph Chan0e153472008-08-26 14:38:03 +02002292/* get the current DMA position with correction on VIA chips */
2293static unsigned int azx_via_get_position(struct azx *chip,
2294 struct azx_dev *azx_dev)
2295{
2296 unsigned int link_pos, mini_pos, bound_pos;
2297 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2298 unsigned int fifo_size;
2299
2300 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002301 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002302 /* Playback, no problem using link position */
2303 return link_pos;
2304 }
2305
2306 /* Capture */
2307 /* For new chipset,
2308 * use mod to get the DMA position just like old chipset
2309 */
2310 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2311 mod_dma_pos %= azx_dev->period_bytes;
2312
2313 /* azx_dev->fifo_size can't get FIFO size of in stream.
2314 * Get from base address + offset.
2315 */
2316 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2317
2318 if (azx_dev->insufficient) {
2319 /* Link position never gather than FIFO size */
2320 if (link_pos <= fifo_size)
2321 return 0;
2322
2323 azx_dev->insufficient = 0;
2324 }
2325
2326 if (link_pos <= fifo_size)
2327 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2328 else
2329 mini_pos = link_pos - fifo_size;
2330
2331 /* Find nearest previous boudary */
2332 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2333 mod_link_pos = link_pos % azx_dev->period_bytes;
2334 if (mod_link_pos >= fifo_size)
2335 bound_pos = link_pos - mod_link_pos;
2336 else if (mod_dma_pos >= mod_mini_pos)
2337 bound_pos = mini_pos - mod_mini_pos;
2338 else {
2339 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2340 if (bound_pos >= azx_dev->bufsize)
2341 bound_pos = 0;
2342 }
2343
2344 /* Calculate real DMA position we want */
2345 return bound_pos + mod_dma_pos;
2346}
2347
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002348static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002349 struct azx_dev *azx_dev,
2350 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002353 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002354 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355
David Henningsson4cb36312010-09-30 10:12:50 +02002356 switch (chip->position_fix[stream]) {
2357 case POS_FIX_LPIB:
2358 /* read LPIB */
2359 pos = azx_sd_readl(azx_dev, SD_LPIB);
2360 break;
2361 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002362 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002363 break;
2364 default:
2365 /* use the position buffer */
2366 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002367 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002368 if (!pos || pos == (u32)-1) {
2369 printk(KERN_WARNING
2370 "hda-intel: Invalid position buffer, "
2371 "using LPIB read method instead.\n");
2372 chip->position_fix[stream] = POS_FIX_LPIB;
2373 pos = azx_sd_readl(azx_dev, SD_LPIB);
2374 } else
2375 chip->position_fix[stream] = POS_FIX_POSBUF;
2376 }
2377 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002378 }
David Henningsson4cb36312010-09-30 10:12:50 +02002379
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380 if (pos >= azx_dev->bufsize)
2381 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002382
2383 /* calculate runtime delay from LPIB */
2384 if (azx_dev->substream->runtime &&
2385 chip->position_fix[stream] == POS_FIX_POSBUF &&
2386 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2387 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002388 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2389 delay = pos - lpib_pos;
2390 else
2391 delay = lpib_pos - pos;
2392 if (delay < 0)
2393 delay += azx_dev->bufsize;
2394 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002395 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002396 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002397 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002398 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002399 delay = 0;
2400 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002401 }
2402 azx_dev->substream->runtime->delay =
2403 bytes_to_frames(azx_dev->substream->runtime, delay);
2404 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002405 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002406 return pos;
2407}
2408
2409static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2410{
2411 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2412 struct azx *chip = apcm->chip;
2413 struct azx_dev *azx_dev = get_azx_dev(substream);
2414 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002415 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002416}
2417
2418/*
2419 * Check whether the current DMA position is acceptable for updating
2420 * periods. Returns non-zero if it's OK.
2421 *
2422 * Many HD-audio controllers appear pretty inaccurate about
2423 * the update-IRQ timing. The IRQ is issued before actually the
2424 * data is processed. So, we need to process it afterwords in a
2425 * workqueue.
2426 */
2427static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2428{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002429 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002430 unsigned int pos;
2431
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002432 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2433 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002434 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002435
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002436 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002437
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002438 if (WARN_ONCE(!azx_dev->period_bytes,
2439 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002440 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002441 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002442 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2443 /* NG - it's below the first next period boundary */
2444 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002445 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002446 return 1; /* OK, it's fine */
2447}
2448
2449/*
2450 * The work for pending PCM period updates.
2451 */
2452static void azx_irq_pending_work(struct work_struct *work)
2453{
2454 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002455 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002456
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002457 if (!chip->irq_pending_warned) {
2458 printk(KERN_WARNING
2459 "hda-intel: IRQ timing workaround is activated "
2460 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2461 chip->card->number);
2462 chip->irq_pending_warned = 1;
2463 }
2464
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002465 for (;;) {
2466 pending = 0;
2467 spin_lock_irq(&chip->reg_lock);
2468 for (i = 0; i < chip->num_streams; i++) {
2469 struct azx_dev *azx_dev = &chip->azx_dev[i];
2470 if (!azx_dev->irq_pending ||
2471 !azx_dev->substream ||
2472 !azx_dev->running)
2473 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002474 ok = azx_position_ok(chip, azx_dev);
2475 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002476 azx_dev->irq_pending = 0;
2477 spin_unlock(&chip->reg_lock);
2478 snd_pcm_period_elapsed(azx_dev->substream);
2479 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002480 } else if (ok < 0) {
2481 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002482 } else
2483 pending++;
2484 }
2485 spin_unlock_irq(&chip->reg_lock);
2486 if (!pending)
2487 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002488 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002489 }
2490}
2491
2492/* clear irq_pending flags and assure no on-going workq */
2493static void azx_clear_irq_pending(struct azx *chip)
2494{
2495 int i;
2496
2497 spin_lock_irq(&chip->reg_lock);
2498 for (i = 0; i < chip->num_streams; i++)
2499 chip->azx_dev[i].irq_pending = 0;
2500 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501}
2502
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002503#ifdef CONFIG_X86
2504static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2505 struct vm_area_struct *area)
2506{
2507 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2508 struct azx *chip = apcm->chip;
2509 if (!azx_snoop(chip))
2510 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2511 return snd_pcm_lib_default_mmap(substream, area);
2512}
2513#else
2514#define azx_pcm_mmap NULL
2515#endif
2516
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002517static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518 .open = azx_pcm_open,
2519 .close = azx_pcm_close,
2520 .ioctl = snd_pcm_lib_ioctl,
2521 .hw_params = azx_pcm_hw_params,
2522 .hw_free = azx_pcm_hw_free,
2523 .prepare = azx_pcm_prepare,
2524 .trigger = azx_pcm_trigger,
2525 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002526 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002527 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002528 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529};
2530
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002531static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532{
Takashi Iwai176d5332008-07-30 15:01:44 +02002533 struct azx_pcm *apcm = pcm->private_data;
2534 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002535 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002536 kfree(apcm);
2537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538}
2539
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002540#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2541
Takashi Iwai176d5332008-07-30 15:01:44 +02002542static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002543azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2544 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002546 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002547 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002549 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002550 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002551 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002553 list_for_each_entry(apcm, &chip->pcm_list, list) {
2554 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002555 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2556 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002557 return -EBUSY;
2558 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002559 }
2560 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2561 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2562 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563 &pcm);
2564 if (err < 0)
2565 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002566 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002567 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568 if (apcm == NULL)
2569 return -ENOMEM;
2570 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002571 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573 pcm->private_data = apcm;
2574 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002575 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2576 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002577 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002578 cpcm->pcm = pcm;
2579 for (s = 0; s < 2; s++) {
2580 apcm->hinfo[s] = &cpcm->stream[s];
2581 if (cpcm->stream[s].substreams)
2582 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2583 }
2584 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002585 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2586 if (size > MAX_PREALLOC_SIZE)
2587 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002588 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002590 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591 return 0;
2592}
2593
2594/*
2595 * mixer creation - all stuff is implemented in hda module
2596 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002597static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598{
2599 return snd_hda_build_controls(chip->bus);
2600}
2601
2602
2603/*
2604 * initialize SD streams
2605 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002606static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607{
2608 int i;
2609
2610 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002611 * assign the starting bdl address to each stream (device)
2612 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002614 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002615 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002616 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2618 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2619 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2620 azx_dev->sd_int_sta_mask = 1 << i;
2621 /* stream tag: must be non-zero and unique */
2622 azx_dev->index = i;
2623 azx_dev->stream_tag = i + 1;
2624 }
2625
2626 return 0;
2627}
2628
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002629static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2630{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002631 if (request_irq(chip->pci->irq, azx_interrupt,
2632 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002633 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002634 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2635 "disabling device\n", chip->pci->irq);
2636 if (do_disconnect)
2637 snd_card_disconnect(chip->card);
2638 return -1;
2639 }
2640 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002641 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002642 return 0;
2643}
2644
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645
Takashi Iwaicb53c622007-08-10 17:21:45 +02002646static void azx_stop_chip(struct azx *chip)
2647{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002648 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002649 return;
2650
2651 /* disable interrupts */
2652 azx_int_disable(chip);
2653 azx_int_clear(chip);
2654
2655 /* disable CORB/RIRB */
2656 azx_free_cmd_io(chip);
2657
2658 /* disable position buffer */
2659 azx_writel(chip, DPLBASE, 0);
2660 azx_writel(chip, DPUBASE, 0);
2661
2662 chip->initialized = 0;
2663}
2664
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002665#ifdef CONFIG_SND_HDA_DSP_LOADER
2666/*
2667 * DSP loading code (e.g. for CA0132)
2668 */
2669
2670/* use the first stream for loading DSP */
2671static struct azx_dev *
2672azx_get_dsp_loader_dev(struct azx *chip)
2673{
2674 return &chip->azx_dev[chip->playback_index_offset];
2675}
2676
2677static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
2678 unsigned int byte_size,
2679 struct snd_dma_buffer *bufp)
2680{
2681 u32 *bdl;
2682 struct azx *chip = bus->private_data;
2683 struct azx_dev *azx_dev;
2684 int err;
2685
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002686 azx_dev = azx_get_dsp_loader_dev(chip);
2687
2688 dsp_lock(azx_dev);
2689 spin_lock_irq(&chip->reg_lock);
2690 if (azx_dev->running || azx_dev->locked) {
2691 spin_unlock_irq(&chip->reg_lock);
2692 err = -EBUSY;
2693 goto unlock;
2694 }
2695 azx_dev->prepared = 0;
2696 chip->saved_azx_dev = *azx_dev;
2697 azx_dev->locked = 1;
2698 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002699
2700 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
2701 snd_dma_pci_data(chip->pci),
2702 byte_size, bufp);
2703 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002704 goto err_alloc;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002705
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002706 mark_pages_wc(chip, bufp, true);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002707 azx_dev->bufsize = byte_size;
2708 azx_dev->period_bytes = byte_size;
2709 azx_dev->format_val = format;
2710
2711 azx_stream_reset(chip, azx_dev);
2712
2713 /* reset BDL address */
2714 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2715 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2716
2717 azx_dev->frags = 0;
2718 bdl = (u32 *)azx_dev->bdl.area;
2719 err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
2720 if (err < 0)
2721 goto error;
2722
2723 azx_setup_controller(chip, azx_dev);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002724 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002725 return azx_dev->stream_tag;
2726
2727 error:
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002728 mark_pages_wc(chip, bufp, false);
2729 snd_dma_free_pages(bufp);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002730 err_alloc:
2731 spin_lock_irq(&chip->reg_lock);
2732 if (azx_dev->opened)
2733 *azx_dev = chip->saved_azx_dev;
2734 azx_dev->locked = 0;
2735 spin_unlock_irq(&chip->reg_lock);
2736 unlock:
2737 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002738 return err;
2739}
2740
2741static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
2742{
2743 struct azx *chip = bus->private_data;
2744 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2745
2746 if (start)
2747 azx_stream_start(chip, azx_dev);
2748 else
2749 azx_stream_stop(chip, azx_dev);
2750 azx_dev->running = start;
2751}
2752
2753static void azx_load_dsp_cleanup(struct hda_bus *bus,
2754 struct snd_dma_buffer *dmab)
2755{
2756 struct azx *chip = bus->private_data;
2757 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2758
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002759 if (!dmab->area || !azx_dev->locked)
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002760 return;
2761
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002762 dsp_lock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002763 /* reset BDL address */
2764 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2765 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2766 azx_sd_writel(azx_dev, SD_CTL, 0);
2767 azx_dev->bufsize = 0;
2768 azx_dev->period_bytes = 0;
2769 azx_dev->format_val = 0;
2770
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002771 mark_pages_wc(chip, dmab, false);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002772 snd_dma_free_pages(dmab);
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002773 dmab->area = NULL;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002774
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002775 spin_lock_irq(&chip->reg_lock);
2776 if (azx_dev->opened)
2777 *azx_dev = chip->saved_azx_dev;
2778 azx_dev->locked = 0;
2779 spin_unlock_irq(&chip->reg_lock);
2780 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002781}
2782#endif /* CONFIG_SND_HDA_DSP_LOADER */
2783
Takashi Iwai83012a72012-08-24 18:38:08 +02002784#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002785/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002786static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002787{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002788 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002789
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002790 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2791 return;
2792
Takashi Iwai68467f52012-08-28 09:14:29 -07002793 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002794 pm_runtime_get_sync(&chip->pci->dev);
2795 else
2796 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002797}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002798
2799static DEFINE_MUTEX(card_list_lock);
2800static LIST_HEAD(card_list);
2801
2802static void azx_add_card_list(struct azx *chip)
2803{
2804 mutex_lock(&card_list_lock);
2805 list_add(&chip->list, &card_list);
2806 mutex_unlock(&card_list_lock);
2807}
2808
2809static void azx_del_card_list(struct azx *chip)
2810{
2811 mutex_lock(&card_list_lock);
2812 list_del_init(&chip->list);
2813 mutex_unlock(&card_list_lock);
2814}
2815
2816/* trigger power-save check at writing parameter */
2817static int param_set_xint(const char *val, const struct kernel_param *kp)
2818{
2819 struct azx *chip;
2820 struct hda_codec *c;
2821 int prev = power_save;
2822 int ret = param_set_int(val, kp);
2823
2824 if (ret || prev == power_save)
2825 return ret;
2826
2827 mutex_lock(&card_list_lock);
2828 list_for_each_entry(chip, &card_list, list) {
2829 if (!chip->bus || chip->disabled)
2830 continue;
2831 list_for_each_entry(c, &chip->bus->codec_list, list)
2832 snd_hda_power_sync(c);
2833 }
2834 mutex_unlock(&card_list_lock);
2835 return 0;
2836}
2837#else
2838#define azx_add_card_list(chip) /* NOP */
2839#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002840#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002841
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002842#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002843/*
2844 * power management
2845 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002846static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002848 struct pci_dev *pci = to_pci_dev(dev);
2849 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002850 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002851 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852
Takashi Iwaic5c21522012-12-04 17:01:25 +01002853 if (chip->disabled)
2854 return 0;
2855
Takashi Iwai421a1252005-11-17 16:11:09 +01002856 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002857 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002858 list_for_each_entry(p, &chip->pcm_list, list)
2859 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002860 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002861 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002862 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002863 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002864 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002865 chip->irq = -1;
2866 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002867 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002868 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002869 pci_disable_device(pci);
2870 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002871 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 return 0;
2873}
2874
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002875static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002877 struct pci_dev *pci = to_pci_dev(dev);
2878 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002879 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880
Takashi Iwaic5c21522012-12-04 17:01:25 +01002881 if (chip->disabled)
2882 return 0;
2883
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002884 pci_set_power_state(pci, PCI_D0);
2885 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002886 if (pci_enable_device(pci) < 0) {
2887 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2888 "disabling device\n");
2889 snd_card_disconnect(card);
2890 return -EIO;
2891 }
2892 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002893 if (chip->msi)
2894 if (pci_enable_msi(pci) < 0)
2895 chip->msi = 0;
2896 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002897 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002898 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002899
Takashi Iwai7f308302012-05-08 16:52:23 +02002900 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002901
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002903 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904 return 0;
2905}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002906#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2907
2908#ifdef CONFIG_PM_RUNTIME
2909static int azx_runtime_suspend(struct device *dev)
2910{
2911 struct snd_card *card = dev_get_drvdata(dev);
2912 struct azx *chip = card->private_data;
2913
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002914 azx_stop_chip(chip);
2915 azx_clear_irq_pending(chip);
2916 return 0;
2917}
2918
2919static int azx_runtime_resume(struct device *dev)
2920{
2921 struct snd_card *card = dev_get_drvdata(dev);
2922 struct azx *chip = card->private_data;
2923
2924 azx_init_pci(chip);
2925 azx_init_chip(chip, 1);
2926 return 0;
2927}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002928
2929static int azx_runtime_idle(struct device *dev)
2930{
2931 struct snd_card *card = dev_get_drvdata(dev);
2932 struct azx *chip = card->private_data;
2933
2934 if (!power_save_controller ||
2935 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2936 return -EBUSY;
2937
2938 return 0;
2939}
2940
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002941#endif /* CONFIG_PM_RUNTIME */
2942
2943#ifdef CONFIG_PM
2944static const struct dev_pm_ops azx_pm = {
2945 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002946 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002947};
2948
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002949#define AZX_PM_OPS &azx_pm
2950#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002951#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002952#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953
2954
2955/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002956 * reboot notifier for hang-up problem at power-down
2957 */
2958static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2959{
2960 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002961 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002962 azx_stop_chip(chip);
2963 return NOTIFY_OK;
2964}
2965
2966static void azx_notifier_register(struct azx *chip)
2967{
2968 chip->reboot_notifier.notifier_call = azx_halt;
2969 register_reboot_notifier(&chip->reboot_notifier);
2970}
2971
2972static void azx_notifier_unregister(struct azx *chip)
2973{
2974 if (chip->reboot_notifier.notifier_call)
2975 unregister_reboot_notifier(&chip->reboot_notifier);
2976}
2977
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002978static int azx_first_init(struct azx *chip);
2979static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002980
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002981#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05002982static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002983
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002984static void azx_vs_set_state(struct pci_dev *pci,
2985 enum vga_switcheroo_state state)
2986{
2987 struct snd_card *card = pci_get_drvdata(pci);
2988 struct azx *chip = card->private_data;
2989 bool disabled;
2990
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002991 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002992 if (chip->init_failed)
2993 return;
2994
2995 disabled = (state == VGA_SWITCHEROO_OFF);
2996 if (chip->disabled == disabled)
2997 return;
2998
2999 if (!chip->bus) {
3000 chip->disabled = disabled;
3001 if (!disabled) {
3002 snd_printk(KERN_INFO SFX
3003 "%s: Start delayed initialization\n",
3004 pci_name(chip->pci));
3005 if (azx_first_init(chip) < 0 ||
3006 azx_probe_continue(chip) < 0) {
3007 snd_printk(KERN_ERR SFX
3008 "%s: initialization error\n",
3009 pci_name(chip->pci));
3010 chip->init_failed = true;
3011 }
3012 }
3013 } else {
3014 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003015 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
3016 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003017 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003018 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003019 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02003020 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003021 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
3022 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003023 } else {
3024 snd_hda_unlock_devices(chip->bus);
3025 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003026 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003027 }
3028 }
3029}
3030
3031static bool azx_vs_can_switch(struct pci_dev *pci)
3032{
3033 struct snd_card *card = pci_get_drvdata(pci);
3034 struct azx *chip = card->private_data;
3035
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003036 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003037 if (chip->init_failed)
3038 return false;
3039 if (chip->disabled || !chip->bus)
3040 return true;
3041 if (snd_hda_lock_devices(chip->bus))
3042 return false;
3043 snd_hda_unlock_devices(chip->bus);
3044 return true;
3045}
3046
Bill Pembertone23e7a12012-12-06 12:35:10 -05003047static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003048{
3049 struct pci_dev *p = get_bound_vga(chip->pci);
3050 if (p) {
3051 snd_printk(KERN_INFO SFX
3052 "%s: Handle VGA-switcheroo audio client\n",
3053 pci_name(chip->pci));
3054 chip->use_vga_switcheroo = 1;
3055 pci_dev_put(p);
3056 }
3057}
3058
3059static const struct vga_switcheroo_client_ops azx_vs_ops = {
3060 .set_gpu_state = azx_vs_set_state,
3061 .can_switch = azx_vs_can_switch,
3062};
3063
Bill Pembertone23e7a12012-12-06 12:35:10 -05003064static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003065{
Takashi Iwai128960a2012-10-12 17:28:18 +02003066 int err;
3067
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003068 if (!chip->use_vga_switcheroo)
3069 return 0;
3070 /* FIXME: currently only handling DIS controller
3071 * is there any machine with two switchable HDMI audio controllers?
3072 */
Takashi Iwai128960a2012-10-12 17:28:18 +02003073 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003074 VGA_SWITCHEROO_DIS,
3075 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02003076 if (err < 0)
3077 return err;
3078 chip->vga_switcheroo_registered = 1;
3079 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003080}
3081#else
3082#define init_vga_switcheroo(chip) /* NOP */
3083#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003084#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003085#endif /* SUPPORT_VGA_SWITCHER */
3086
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003087/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088 * destructor
3089 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003090static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003092 int i;
3093
Takashi Iwai65fcd412012-08-14 17:13:32 +02003094 azx_del_card_list(chip);
3095
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003096 azx_notifier_unregister(chip);
3097
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003098 chip->init_failed = 1; /* to be sure */
Daniel J Blueman44728e92012-12-18 23:59:33 +08003099 complete_all(&chip->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003100
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003101 if (use_vga_switcheroo(chip)) {
3102 if (chip->disabled && chip->bus)
3103 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02003104 if (chip->vga_switcheroo_registered)
3105 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003106 }
3107
Takashi Iwaice43fba2005-05-30 20:33:44 +02003108 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003109 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003110 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02003112 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113 }
3114
Jeff Garzikf000fd82008-04-22 13:50:34 +02003115 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003117 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02003118 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02003119 if (chip->remap_addr)
3120 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003122 if (chip->azx_dev) {
3123 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003124 if (chip->azx_dev[i].bdl.area) {
3125 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003126 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003127 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003128 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003129 if (chip->rb.area) {
3130 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003132 }
3133 if (chip->posbuf.area) {
3134 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003136 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003137 if (chip->region_requested)
3138 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003140 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003141#ifdef CONFIG_SND_HDA_PATCH_LOADER
3142 if (chip->fw)
3143 release_firmware(chip->fw);
3144#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145 kfree(chip);
3146
3147 return 0;
3148}
3149
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003150static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151{
3152 return azx_free(device->device_data);
3153}
3154
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003155#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07003156/*
Takashi Iwai91219472012-04-26 12:13:25 +02003157 * Check of disabled HDMI controller by vga-switcheroo
3158 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003159static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003160{
3161 struct pci_dev *p;
3162
3163 /* check only discrete GPU */
3164 switch (pci->vendor) {
3165 case PCI_VENDOR_ID_ATI:
3166 case PCI_VENDOR_ID_AMD:
3167 case PCI_VENDOR_ID_NVIDIA:
3168 if (pci->devfn == 1) {
3169 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
3170 pci->bus->number, 0);
3171 if (p) {
3172 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3173 return p;
3174 pci_dev_put(p);
3175 }
3176 }
3177 break;
3178 }
3179 return NULL;
3180}
3181
Bill Pembertone23e7a12012-12-06 12:35:10 -05003182static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003183{
3184 bool vga_inactive = false;
3185 struct pci_dev *p = get_bound_vga(pci);
3186
3187 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02003188 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02003189 vga_inactive = true;
3190 pci_dev_put(p);
3191 }
3192 return vga_inactive;
3193}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003194#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02003195
3196/*
Takashi Iwai3372a152007-02-01 15:46:50 +01003197 * white/black-listing for position_fix
3198 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003199static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003200 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
3201 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01003202 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003203 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04003204 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04003205 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04003206 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01003207 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04003208 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04003209 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01003210 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02003211 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04003212 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04003213 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01003214 {}
3215};
3216
Bill Pembertone23e7a12012-12-06 12:35:10 -05003217static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01003218{
3219 const struct snd_pci_quirk *q;
3220
Takashi Iwaic673ba12009-03-17 07:49:14 +01003221 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02003222 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003223 case POS_FIX_LPIB:
3224 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02003225 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003226 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003227 return fix;
3228 }
3229
Takashi Iwaic673ba12009-03-17 07:49:14 +01003230 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3231 if (q) {
3232 printk(KERN_INFO
3233 "hda_intel: position_fix set to %d "
3234 "for device %04x:%04x\n",
3235 q->value, q->subvendor, q->subdevice);
3236 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003237 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003238
3239 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003240 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003241 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003242 return POS_FIX_VIACOMBO;
3243 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003244 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003245 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003246 return POS_FIX_LPIB;
3247 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003248 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003249}
3250
3251/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003252 * black-lists for probe_mask
3253 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003254static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003255 /* Thinkpad often breaks the controller communication when accessing
3256 * to the non-working (or non-existing) modem codec slot.
3257 */
3258 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3259 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3260 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003261 /* broken BIOS */
3262 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003263 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3264 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003265 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003266 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003267 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003268 /* WinFast VP200 H (Teradici) user reported broken communication */
3269 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003270 {}
3271};
3272
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003273#define AZX_FORCE_CODEC_MASK 0x100
3274
Bill Pembertone23e7a12012-12-06 12:35:10 -05003275static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003276{
3277 const struct snd_pci_quirk *q;
3278
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003279 chip->codec_probe_mask = probe_mask[dev];
3280 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003281 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3282 if (q) {
3283 printk(KERN_INFO
3284 "hda_intel: probe_mask set to 0x%x "
3285 "for device %04x:%04x\n",
3286 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003287 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003288 }
3289 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003290
3291 /* check forced option */
3292 if (chip->codec_probe_mask != -1 &&
3293 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3294 chip->codec_mask = chip->codec_probe_mask & 0xff;
3295 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3296 chip->codec_mask);
3297 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003298}
3299
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003300/*
Takashi Iwai716238552009-09-28 13:14:04 +02003301 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003302 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003303static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003304 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003305 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003306 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003307 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003308 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003309 {}
3310};
3311
Bill Pembertone23e7a12012-12-06 12:35:10 -05003312static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003313{
3314 const struct snd_pci_quirk *q;
3315
Takashi Iwai716238552009-09-28 13:14:04 +02003316 if (enable_msi >= 0) {
3317 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003318 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003319 }
3320 chip->msi = 1; /* enable MSI as default */
3321 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003322 if (q) {
3323 printk(KERN_INFO
3324 "hda_intel: msi for device %04x:%04x set to %d\n",
3325 q->subvendor, q->subdevice, q->value);
3326 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003327 return;
3328 }
3329
3330 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003331 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3332 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003333 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003334 }
3335}
3336
Takashi Iwaia1585d72011-12-14 09:27:04 +01003337/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003338static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003339{
3340 bool snoop = chip->snoop;
3341
3342 switch (chip->driver_type) {
3343 case AZX_DRIVER_VIA:
3344 /* force to non-snoop mode for a new VIA controller
3345 * when BIOS is set
3346 */
3347 if (snoop) {
3348 u8 val;
3349 pci_read_config_byte(chip->pci, 0x42, &val);
3350 if (!(val & 0x80) && chip->pci->revision == 0x30)
3351 snoop = false;
3352 }
3353 break;
3354 case AZX_DRIVER_ATIHDMI_NS:
3355 /* new ATI HDMI requires non-snoop */
3356 snoop = false;
3357 break;
Takashi Iwaic1279f82013-02-07 17:36:22 +01003358 case AZX_DRIVER_CTHDA:
3359 snoop = false;
3360 break;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003361 }
3362
3363 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003364 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3365 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003366 chip->snoop = snoop;
3367 }
3368}
Takashi Iwai669ba272007-08-17 09:17:36 +02003369
3370/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371 * constructor
3372 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003373static int azx_create(struct snd_card *card, struct pci_dev *pci,
3374 int dev, unsigned int driver_caps,
3375 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003376{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003377 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003378 .dev_free = azx_dev_free,
3379 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003380 struct azx *chip;
3381 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003382
3383 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003384
Pavel Machek927fc862006-08-31 17:03:43 +02003385 err = pci_enable_device(pci);
3386 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387 return err;
3388
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003389 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003390 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003391 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003392 pci_disable_device(pci);
3393 return -ENOMEM;
3394 }
3395
3396 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003397 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398 chip->card = card;
3399 chip->pci = pci;
3400 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003401 chip->driver_caps = driver_caps;
3402 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003403 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003404 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003405 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003406 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003407 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003408 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003409 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003411 chip->position_fix[0] = chip->position_fix[1] =
3412 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003413 /* combo mode uses LPIB for playback */
3414 if (chip->position_fix[0] == POS_FIX_COMBO) {
3415 chip->position_fix[0] = POS_FIX_LPIB;
3416 chip->position_fix[1] = POS_FIX_AUTO;
3417 }
3418
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003419 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003420
Takashi Iwai27346162006-01-12 18:28:44 +01003421 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003422 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003423 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003424
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003425 if (bdl_pos_adj[dev] < 0) {
3426 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003427 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003428 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003429 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003430 break;
3431 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003432 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003433 break;
3434 }
3435 }
3436
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003437 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3438 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003439 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3440 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003441 azx_free(chip);
3442 return err;
3443 }
3444
3445 *rchip = chip;
3446 return 0;
3447}
3448
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003449static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003450{
3451 int dev = chip->dev_index;
3452 struct pci_dev *pci = chip->pci;
3453 struct snd_card *card = chip->card;
3454 int i, err;
3455 unsigned short gcap;
3456
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003457#if BITS_PER_LONG != 64
3458 /* Fix up base address on ULI M5461 */
3459 if (chip->driver_type == AZX_DRIVER_ULI) {
3460 u16 tmp3;
3461 pci_read_config_word(pci, 0x40, &tmp3);
3462 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3463 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3464 }
3465#endif
3466
Pavel Machek927fc862006-08-31 17:03:43 +02003467 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003468 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003469 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003470 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003471
Pavel Machek927fc862006-08-31 17:03:43 +02003472 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003473 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003474 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003475 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003476 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003477 }
3478
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003479 if (chip->msi)
3480 if (pci_enable_msi(pci) < 0)
3481 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003482
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003483 if (azx_acquire_irq(chip, 0) < 0)
3484 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003485
3486 pci_set_master(pci);
3487 synchronize_irq(chip->irq);
3488
Tobin Davisbcd72002008-01-15 11:23:55 +01003489 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003490 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003491
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003492 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003493 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003494 struct pci_dev *p_smbus;
3495 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3496 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3497 NULL);
3498 if (p_smbus) {
3499 if (p_smbus->revision < 0x30)
3500 gcap &= ~ICH6_GCAP_64OK;
3501 pci_dev_put(p_smbus);
3502 }
3503 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003504
Takashi Iwai9477c582011-05-25 09:11:37 +02003505 /* disable 64bit DMA address on some devices */
3506 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003507 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003508 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003509 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003510
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003511 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003512 if (align_buffer_size >= 0)
3513 chip->align_buffer_size = !!align_buffer_size;
3514 else {
3515 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3516 chip->align_buffer_size = 0;
3517 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3518 chip->align_buffer_size = 1;
3519 else
3520 chip->align_buffer_size = 1;
3521 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003522
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003523 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003524 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003525 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003526 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003527 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3528 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003529 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003530
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003531 /* read number of streams from GCAP register instead of using
3532 * hardcoded value
3533 */
3534 chip->capture_streams = (gcap >> 8) & 0x0f;
3535 chip->playback_streams = (gcap >> 12) & 0x0f;
3536 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003537 /* gcap didn't give any info, switching to old method */
3538
3539 switch (chip->driver_type) {
3540 case AZX_DRIVER_ULI:
3541 chip->playback_streams = ULI_NUM_PLAYBACK;
3542 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003543 break;
3544 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003545 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003546 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3547 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003548 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003549 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003550 default:
3551 chip->playback_streams = ICH6_NUM_PLAYBACK;
3552 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003553 break;
3554 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003555 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003556 chip->capture_index_offset = 0;
3557 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003558 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003559 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3560 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003561 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003562 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003563 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003564 }
3565
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003566 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01003567 dsp_lock_init(&chip->azx_dev[i]);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003568 /* allocate memory for the BDL for each stream */
3569 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3570 snd_dma_pci_data(chip->pci),
3571 BDL_SIZE, &chip->azx_dev[i].bdl);
3572 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003573 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003574 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003575 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003576 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003578 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003579 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3580 snd_dma_pci_data(chip->pci),
3581 chip->num_streams * 8, &chip->posbuf);
3582 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003583 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003584 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003586 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003587 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003588 err = azx_alloc_cmd_io(chip);
3589 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003590 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003591
3592 /* initialize streams */
3593 azx_init_stream(chip);
3594
3595 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003596 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003597 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003598
3599 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003600 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003601 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003602 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003603 }
3604
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003605 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003606 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3607 sizeof(card->shortname));
3608 snprintf(card->longname, sizeof(card->longname),
3609 "%s at 0x%lx irq %i",
3610 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003611
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003613}
3614
Takashi Iwaicb53c622007-08-10 17:21:45 +02003615static void power_down_all_codecs(struct azx *chip)
3616{
Takashi Iwai83012a72012-08-24 18:38:08 +02003617#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003618 /* The codecs were powered up in snd_hda_codec_new().
3619 * Now all initialization done, so turn them down if possible
3620 */
3621 struct hda_codec *codec;
3622 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3623 snd_hda_power_down(codec);
3624 }
3625#endif
3626}
3627
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003628#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003629/* callback from request_firmware_nowait() */
3630static void azx_firmware_cb(const struct firmware *fw, void *context)
3631{
3632 struct snd_card *card = context;
3633 struct azx *chip = card->private_data;
3634 struct pci_dev *pci = chip->pci;
3635
3636 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003637 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3638 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003639 goto error;
3640 }
3641
3642 chip->fw = fw;
3643 if (!chip->disabled) {
3644 /* continue probing */
3645 if (azx_probe_continue(chip))
3646 goto error;
3647 }
3648 return; /* OK */
3649
3650 error:
3651 snd_card_free(card);
3652 pci_set_drvdata(pci, NULL);
3653}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003654#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003655
Bill Pembertone23e7a12012-12-06 12:35:10 -05003656static int azx_probe(struct pci_dev *pci,
3657 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003658{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003659 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003660 struct snd_card *card;
3661 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003662 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003663 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003664
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003665 if (dev >= SNDRV_CARDS)
3666 return -ENODEV;
3667 if (!enable[dev]) {
3668 dev++;
3669 return -ENOENT;
3670 }
3671
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003672 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3673 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003674 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003675 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003676 }
3677
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003678 snd_card_set_dev(card, &pci->dev);
3679
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003680 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003681 if (err < 0)
3682 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003683 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003684
3685 pci_set_drvdata(pci, card);
3686
3687 err = register_vga_switcheroo(chip);
3688 if (err < 0) {
3689 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003690 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003691 goto out_free;
3692 }
3693
3694 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003695 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003696 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003697 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003698 chip->disabled = true;
3699 }
3700
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003701 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003702 if (probe_now) {
3703 err = azx_first_init(chip);
3704 if (err < 0)
3705 goto out_free;
3706 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003707
Takashi Iwai4918cda2012-08-09 12:33:28 +02003708#ifdef CONFIG_SND_HDA_PATCH_LOADER
3709 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003710 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3711 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003712 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3713 &pci->dev, GFP_KERNEL, card,
3714 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003715 if (err < 0)
3716 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003717 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003718 }
3719#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3720
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003721 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003722 err = azx_probe_continue(chip);
3723 if (err < 0)
3724 goto out_free;
3725 }
3726
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003727 if (pci_dev_run_wake(pci))
3728 pm_runtime_put_noidle(&pci->dev);
3729
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003730 dev++;
Daniel J Blueman44728e92012-12-18 23:59:33 +08003731 complete_all(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003732 return 0;
3733
3734out_free:
3735 snd_card_free(card);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003736 pci_set_drvdata(pci, NULL);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003737 return err;
3738}
3739
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003740static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003741{
3742 int dev = chip->dev_index;
3743 int err;
3744
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003745#ifdef CONFIG_SND_HDA_INPUT_BEEP
3746 chip->beep_mode = beep_mode[dev];
3747#endif
3748
Linus Torvalds1da177e2005-04-16 15:20:36 -07003749 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003750 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003751 if (err < 0)
3752 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003753#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003754 if (chip->fw) {
3755 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3756 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003757 if (err < 0)
3758 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003759#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003760 release_firmware(chip->fw); /* no longer needed */
3761 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003762#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003763 }
3764#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003765 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003766 err = azx_codec_configure(chip);
3767 if (err < 0)
3768 goto out_free;
3769 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003770
3771 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003772 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003773 if (err < 0)
3774 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003775
3776 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003777 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003778 if (err < 0)
3779 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003780
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003781 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003782 if (err < 0)
3783 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003784
Takashi Iwaicb53c622007-08-10 17:21:45 +02003785 chip->running = 1;
3786 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003787 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003788 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003789
Takashi Iwai91219472012-04-26 12:13:25 +02003790 return 0;
3791
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003792out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003793 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003794 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795}
3796
Bill Pembertone23e7a12012-12-06 12:35:10 -05003797static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003798{
Takashi Iwai91219472012-04-26 12:13:25 +02003799 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003800
3801 if (pci_dev_run_wake(pci))
3802 pm_runtime_get_noresume(&pci->dev);
3803
Takashi Iwai91219472012-04-26 12:13:25 +02003804 if (card)
3805 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003806 pci_set_drvdata(pci, NULL);
3807}
3808
3809/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003810static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003811 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003812 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003813 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07003814 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003815 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003816 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003817 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003818 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003819 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003820 /* Lynx Point */
3821 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003822 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08003823 /* Wellsburg */
3824 { PCI_DEVICE(0x8086, 0x8d20),
3825 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3826 { PCI_DEVICE(0x8086, 0x8d21),
3827 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003828 /* Lynx Point-LP */
3829 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003830 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003831 /* Lynx Point-LP */
3832 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003833 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003834 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08003835 { PCI_DEVICE(0x8086, 0x0a0c),
3836 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003837 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003838 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003839 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003840 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003841 /* 5 Series/3400 */
3842 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01003843 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01003844 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02003845 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003846 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3847 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00003848 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003849 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
David Henningsson645e9032011-12-14 15:52:30 +08003850 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003851 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003852 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3853 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003854 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003855 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3856 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003857 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003858 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3859 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003860 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003861 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3862 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003863 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003864 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3865 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003866 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003867 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3868 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003869 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003870 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3871 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003872 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003873 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3874 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003875 /* Generic Intel */
3876 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3877 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3878 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003879 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003880 /* ATI SB 450/600/700/800/900 */
3881 { PCI_DEVICE(0x1002, 0x437b),
3882 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3883 { PCI_DEVICE(0x1002, 0x4383),
3884 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3885 /* AMD Hudson */
3886 { PCI_DEVICE(0x1022, 0x780d),
3887 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003888 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003889 { PCI_DEVICE(0x1002, 0x793b),
3890 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3891 { PCI_DEVICE(0x1002, 0x7919),
3892 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3893 { PCI_DEVICE(0x1002, 0x960f),
3894 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3895 { PCI_DEVICE(0x1002, 0x970f),
3896 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3897 { PCI_DEVICE(0x1002, 0xaa00),
3898 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3899 { PCI_DEVICE(0x1002, 0xaa08),
3900 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3901 { PCI_DEVICE(0x1002, 0xaa10),
3902 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3903 { PCI_DEVICE(0x1002, 0xaa18),
3904 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3905 { PCI_DEVICE(0x1002, 0xaa20),
3906 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3907 { PCI_DEVICE(0x1002, 0xaa28),
3908 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3909 { PCI_DEVICE(0x1002, 0xaa30),
3910 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3911 { PCI_DEVICE(0x1002, 0xaa38),
3912 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3913 { PCI_DEVICE(0x1002, 0xaa40),
3914 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3915 { PCI_DEVICE(0x1002, 0xaa48),
3916 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003917 { PCI_DEVICE(0x1002, 0x9902),
3918 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3919 { PCI_DEVICE(0x1002, 0xaaa0),
3920 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3921 { PCI_DEVICE(0x1002, 0xaaa8),
3922 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3923 { PCI_DEVICE(0x1002, 0xaab0),
3924 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003925 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003926 { PCI_DEVICE(0x1106, 0x3288),
3927 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003928 /* VIA GFX VT7122/VX900 */
3929 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3930 /* VIA GFX VT6122/VX11 */
3931 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003932 /* SIS966 */
3933 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3934 /* ULI M5461 */
3935 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3936 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003937 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3938 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3939 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003940 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003941 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003942 { PCI_DEVICE(0x6549, 0x1200),
3943 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003944 { PCI_DEVICE(0x6549, 0x2200),
3945 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003946 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003947 /* CTHDA chips */
3948 { PCI_DEVICE(0x1102, 0x0010),
3949 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3950 { PCI_DEVICE(0x1102, 0x0012),
3951 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003952#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3953 /* the following entry conflicts with snd-ctxfi driver,
3954 * as ctxfi driver mutates from HD-audio to native mode with
3955 * a special command sequence.
3956 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003957 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3958 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3959 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003960 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003961 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003962#else
3963 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003964 { PCI_DEVICE(0x1102, 0x0009),
3965 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003966 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003967#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003968 /* Vortex86MX */
3969 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003970 /* VMware HDAudio */
3971 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003972 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003973 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3974 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3975 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003976 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003977 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3978 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3979 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003980 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981 { 0, }
3982};
3983MODULE_DEVICE_TABLE(pci, azx_ids);
3984
3985/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003986static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003987 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003988 .id_table = azx_ids,
3989 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05003990 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003991 .driver = {
3992 .pm = AZX_PM_OPS,
3993 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003994};
3995
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003996module_pci_driver(azx_driver);