blob: 4cea6bb6fade09c1dfcfadd0ecd2cdab798a134a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Takashi Iwai6ab31742013-01-09 11:15:13 +0100137static int power_save_controller = -1;
138module_param(power_save_controller, bint, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200418 /*
419 * For VIA:
420 * A flag to ensure DMA position is 0
421 * when link position is not greater than FIFO size
422 */
423 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200424 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200425 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500426
427 struct timecounter azx_tc;
428 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
431/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100432struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u32 *buf; /* CORB/RIRB buffer
434 * Each CORB entry is 4byte, RIRB is 8byte
435 */
436 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
437 /* for RIRB */
438 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800439 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
440 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441};
442
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100443struct azx_pcm {
444 struct azx *chip;
445 struct snd_pcm *pcm;
446 struct hda_codec *codec;
447 struct hda_pcm_stream *hinfo[2];
448 struct list_head list;
449};
450
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx {
452 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200454 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 /* chip type specific */
457 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200458 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200459 int playback_streams;
460 int playback_index_offset;
461 int capture_streams;
462 int capture_index_offset;
463 int num_streams;
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* pci resources */
466 unsigned long addr;
467 void __iomem *remap_addr;
468 int irq;
469
470 /* locks */
471 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100472 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100473 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100479 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* HD codec */
482 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100483 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100485 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488 struct azx_rb corb;
489 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100491 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 struct snd_dma_buffer rb;
493 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200494
Takashi Iwai4918cda2012-08-09 12:33:28 +0200495#ifdef CONFIG_SND_HDA_PATCH_LOADER
496 const struct firmware *fw;
497#endif
498
Takashi Iwaic74db862005-05-12 14:26:27 +0200499 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200500 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200501 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200503 unsigned int initialized :1;
504 unsigned int single_cmd :1;
505 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200506 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200507 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100508 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200509 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100510 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200511 unsigned int region_requested:1;
512
513 /* VGA-switcheroo setup */
514 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200515 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200516 unsigned int init_failed:1; /* delayed init failed */
517 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200518
519 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800520 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200521
522 /* for pending irqs */
523 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100524
525 /* reboot notifier (for mysterious hangup problem at power-down) */
526 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200527
528 /* card list (for power_save trigger) */
529 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530};
531
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200532#define CREATE_TRACE_POINTS
533#include "hda_intel_trace.h"
534
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535/* driver types */
536enum {
537 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800538 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800542 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 AZX_DRIVER_VIA,
544 AZX_DRIVER_SIS,
545 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200546 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200547 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200549 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100550 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200551 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200552};
553
Takashi Iwai9477c582011-05-25 09:11:37 +0200554/* driver quirks (capabilities) */
555/* bits 0-7 are used for indicating driver type */
556#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
557#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
558#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
559#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
560#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
561#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
562#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
563#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
564#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
565#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
566#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
567#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200568#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500569#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100570#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200571#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500572#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100573#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
574
575/* quirks for Intel PCH */
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100576#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100577 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100578 AZX_DCAPS_COUNT_LPIB_DELAY)
579
580#define AZX_DCAPS_INTEL_PCH \
581 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200582
583/* quirks for ATI SB / AMD Hudson */
584#define AZX_DCAPS_PRESET_ATI_SB \
585 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
586 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
587
588/* quirks for ATI/AMD HDMI */
589#define AZX_DCAPS_PRESET_ATI_HDMI \
590 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
591
592/* quirks for Nvidia */
593#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100594 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
595 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200596
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200597#define AZX_DCAPS_PRESET_CTHDA \
598 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
599
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200600/*
601 * VGA-switcher support
602 */
603#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200604#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
605#else
606#define use_vga_switcheroo(chip) 0
607#endif
608
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100609static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200610 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800611 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100612 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200613 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200614 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800615 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200616 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
617 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200618 [AZX_DRIVER_ULI] = "HDA ULI M5461",
619 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200620 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200621 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200622 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100623 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200624};
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626/*
627 * macros for easy use
628 */
629#define azx_writel(chip,reg,value) \
630 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
631#define azx_readl(chip,reg) \
632 readl((chip)->remap_addr + ICH6_REG_##reg)
633#define azx_writew(chip,reg,value) \
634 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
635#define azx_readw(chip,reg) \
636 readw((chip)->remap_addr + ICH6_REG_##reg)
637#define azx_writeb(chip,reg,value) \
638 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
639#define azx_readb(chip,reg) \
640 readb((chip)->remap_addr + ICH6_REG_##reg)
641
642#define azx_sd_writel(dev,reg,value) \
643 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
644#define azx_sd_readl(dev,reg) \
645 readl((dev)->sd_addr + ICH6_REG_##reg)
646#define azx_sd_writew(dev,reg,value) \
647 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
648#define azx_sd_readw(dev,reg) \
649 readw((dev)->sd_addr + ICH6_REG_##reg)
650#define azx_sd_writeb(dev,reg,value) \
651 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
652#define azx_sd_readb(dev,reg) \
653 readb((dev)->sd_addr + ICH6_REG_##reg)
654
655/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100656#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200658#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100659static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200660{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100661 int pages;
662
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200663 if (azx_snoop(chip))
664 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100665 if (!dmab || !dmab->area || !dmab->bytes)
666 return;
667
668#ifdef CONFIG_SND_DMA_SGBUF
669 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
670 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200671 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100672 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200673 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100674 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
675 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200676 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100677#endif
678
679 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
680 if (on)
681 set_memory_wc((unsigned long)dmab->area, pages);
682 else
683 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200684}
685
686static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
687 bool on)
688{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100689 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200690}
691static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100692 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200693{
694 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100695 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200696 azx_dev->wc_marked = on;
697 }
698}
699#else
700/* NOP for other archs */
701static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
702 bool on)
703{
704}
705static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100706 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200707{
708}
709#endif
710
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200711static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200712static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713/*
714 * Interface for HD codec
715 */
716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717/*
718 * CORB / RIRB interface
719 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100720static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721{
722 int err;
723
724 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200725 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
726 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 PAGE_SIZE, &chip->rb);
728 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800729 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 return err;
731 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200732 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 return 0;
734}
735
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100736static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800738 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 /* CORB set up */
740 chip->corb.addr = chip->rb.addr;
741 chip->corb.buf = (u32 *)chip->rb.area;
742 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200743 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200745 /* set the corb size to 256 entries (ULI requires explicitly) */
746 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* set the corb write pointer to 0 */
748 azx_writew(chip, CORBWP, 0);
749 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200750 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200752 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
754 /* RIRB set up */
755 chip->rirb.addr = chip->rb.addr + 2048;
756 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800757 chip->rirb.wp = chip->rirb.rp = 0;
758 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200760 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200762 /* set the rirb size to 256 entries (ULI requires explicitly) */
763 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200765 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200767 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200768 azx_writew(chip, RINTCNT, 0xc0);
769 else
770 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800773 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774}
775
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100776static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800778 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 /* disable ringbuffer DMAs */
780 azx_writeb(chip, RIRBCTL, 0);
781 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800782 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783}
784
Wu Fengguangdeadff12009-08-01 18:45:16 +0800785static unsigned int azx_command_addr(u32 cmd)
786{
787 unsigned int addr = cmd >> 28;
788
789 if (addr >= AZX_MAX_CODECS) {
790 snd_BUG();
791 addr = 0;
792 }
793
794 return addr;
795}
796
797static unsigned int azx_response_addr(u32 res)
798{
799 unsigned int addr = res & 0xf;
800
801 if (addr >= AZX_MAX_CODECS) {
802 snd_BUG();
803 addr = 0;
804 }
805
806 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807}
808
809/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100810static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100812 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800813 unsigned int addr = azx_command_addr(val);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100814 unsigned int wp, rp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
Wu Fengguangc32649f2009-08-01 18:48:12 +0800816 spin_lock_irq(&chip->reg_lock);
817
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100819 wp = azx_readw(chip, CORBWP);
820 if (wp == 0xffff) {
821 /* something wrong, controller likely turned to D3 */
822 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100823 return -EIO;
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100824 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 wp++;
826 wp %= ICH6_MAX_CORB_ENTRIES;
827
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100828 rp = azx_readw(chip, CORBRP);
829 if (wp == rp) {
830 /* oops, it's full */
831 spin_unlock_irq(&chip->reg_lock);
832 return -EAGAIN;
833 }
834
Wu Fengguangdeadff12009-08-01 18:45:16 +0800835 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 chip->corb.buf[wp] = cpu_to_le32(val);
837 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800838
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 spin_unlock_irq(&chip->reg_lock);
840
841 return 0;
842}
843
844#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
845
846/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100847static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848{
849 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800850 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 u32 res, res_ex;
852
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100853 wp = azx_readw(chip, RIRBWP);
854 if (wp == 0xffff) {
855 /* something wrong, controller likely turned to D3 */
856 return;
857 }
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 if (wp == chip->rirb.wp)
860 return;
861 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800862
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 while (chip->rirb.rp != wp) {
864 chip->rirb.rp++;
865 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
866
867 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
868 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
869 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800870 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
872 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800873 else if (chip->rirb.cmds[addr]) {
874 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100875 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800876 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800877 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200878 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800879 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200880 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800881 res, res_ex,
882 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 }
884}
885
886/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800887static unsigned int azx_rirb_get_response(struct hda_bus *bus,
888 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100890 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200891 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200892 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200893 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200895 again:
896 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200897
898 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200899 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200900 spin_lock_irq(&chip->reg_lock);
901 azx_update_rirb(chip);
902 spin_unlock_irq(&chip->reg_lock);
903 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800904 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100905 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100906 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200907
908 if (!do_poll)
909 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800910 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100911 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100912 if (time_after(jiffies, timeout))
913 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200914 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100915 msleep(2); /* temporary workaround */
916 else {
917 udelay(10);
918 cond_resched();
919 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100920 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200921
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200922 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800923 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200924 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800925 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200926 do_poll = 1;
927 chip->poll_count++;
928 goto again;
929 }
930
931
Takashi Iwai23c4a882009-10-30 13:21:49 +0100932 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800933 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100934 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800935 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100936 chip->polling_mode = 1;
937 goto again;
938 }
939
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200940 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800941 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800942 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800943 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200944 free_irq(chip->irq, chip);
945 chip->irq = -1;
946 pci_disable_msi(chip->pci);
947 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100948 if (azx_acquire_irq(chip, 1) < 0) {
949 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200950 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100951 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200952 goto again;
953 }
954
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100955 if (chip->probing) {
956 /* If this critical timeout happens during the codec probing
957 * phase, this is likely an access to a non-existing codec
958 * slot. Better to return an error and reset the system.
959 */
960 return -1;
961 }
962
Takashi Iwai8dd78332009-06-02 01:16:07 +0200963 /* a fatal communication error; need either to reset or to fallback
964 * to the single_cmd mode
965 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100966 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200967 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200968 bus->response_reset = 1;
969 return -1; /* give a chance to retry */
970 }
971
972 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
973 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800974 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200975 chip->single_cmd = 1;
976 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100977 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200978 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100979 /* disable unsolicited responses */
980 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200981 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982}
983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984/*
985 * Use the single immediate command instead of CORB/RIRB for simplicity
986 *
987 * Note: according to Intel, this is not preferred use. The command was
988 * intended for the BIOS only, and may get confused with unsolicited
989 * responses. So, we shouldn't use it for normal operation from the
990 * driver.
991 * I left the codes, however, for debugging/testing purposes.
992 */
993
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200994/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800995static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200996{
997 int timeout = 50;
998
999 while (timeout--) {
1000 /* check IRV busy bit */
1001 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
1002 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001003 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001004 return 0;
1005 }
1006 udelay(1);
1007 }
1008 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001009 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
1010 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +08001011 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001012 return -EIO;
1013}
1014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001016static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001018 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001019 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 int timeout = 50;
1021
Takashi Iwai8dd78332009-06-02 01:16:07 +02001022 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 while (timeout--) {
1024 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001025 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001027 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1028 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001030 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1031 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001032 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 }
1034 udelay(1);
1035 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001036 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001037 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1038 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 return -EIO;
1040}
1041
1042/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001043static unsigned int azx_single_get_response(struct hda_bus *bus,
1044 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001046 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001047 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048}
1049
Takashi Iwai111d3af2006-02-16 18:17:58 +01001050/*
1051 * The below are the main callbacks from hda_codec.
1052 *
1053 * They are just the skeleton to call sub-callbacks according to the
1054 * current setting of chip->single_cmd.
1055 */
1056
1057/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001058static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001059{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001060 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001061
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001062 if (chip->disabled)
1063 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001064 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001065 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001066 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001067 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001068 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001069}
1070
1071/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001072static unsigned int azx_get_response(struct hda_bus *bus,
1073 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001074{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001075 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001076 if (chip->disabled)
1077 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001078 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001079 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001080 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001081 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001082}
1083
Takashi Iwai83012a72012-08-24 18:38:08 +02001084#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001085static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001086#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001087
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001088#ifdef CONFIG_SND_HDA_DSP_LOADER
1089static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
1090 unsigned int byte_size,
1091 struct snd_dma_buffer *bufp);
1092static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
1093static void azx_load_dsp_cleanup(struct hda_bus *bus,
1094 struct snd_dma_buffer *dmab);
1095#endif
1096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001098static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099{
Mengdong Linfa348da2012-12-12 09:16:15 -05001100 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001102 if (!full_reset)
1103 goto __skip;
1104
Danny Tholene8a7f132007-09-11 21:41:56 +02001105 /* clear STATESTS */
1106 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 /* reset controller */
1109 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1110
Mengdong Linfa348da2012-12-12 09:16:15 -05001111 timeout = jiffies + msecs_to_jiffies(100);
1112 while (azx_readb(chip, GCTL) &&
1113 time_before(jiffies, timeout))
1114 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
1116 /* delay for >= 100us for codec PLL to settle per spec
1117 * Rev 0.9 section 5.5.1
1118 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001119 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
1121 /* Bring controller out of reset */
1122 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1123
Mengdong Linfa348da2012-12-12 09:16:15 -05001124 timeout = jiffies + msecs_to_jiffies(100);
1125 while (!azx_readb(chip, GCTL) &&
1126 time_before(jiffies, timeout))
1127 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Pavel Machek927fc862006-08-31 17:03:43 +02001129 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001130 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001132 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001134 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001135 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 return -EBUSY;
1137 }
1138
Matt41e2fce2005-07-04 17:49:55 +02001139 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001140 if (!chip->single_cmd)
1141 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1142 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001143
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001145 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001147 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 }
1149
1150 return 0;
1151}
1152
1153
1154/*
1155 * Lowlevel interface
1156 */
1157
1158/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001159static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160{
1161 /* enable controller CIE and GIE */
1162 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1163 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1164}
1165
1166/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001167static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168{
1169 int i;
1170
1171 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001172 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001173 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 azx_sd_writeb(azx_dev, SD_CTL,
1175 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1176 }
1177
1178 /* disable SIE for all streams */
1179 azx_writeb(chip, INTCTL, 0);
1180
1181 /* disable controller CIE and GIE */
1182 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1183 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1184}
1185
1186/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001187static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
1189 int i;
1190
1191 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001192 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001193 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1195 }
1196
1197 /* clear STATESTS */
1198 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1199
1200 /* clear rirb status */
1201 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1202
1203 /* clear int status */
1204 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1205}
1206
1207/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001208static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209{
Joseph Chan0e153472008-08-26 14:38:03 +02001210 /*
1211 * Before stream start, initialize parameter
1212 */
1213 azx_dev->insufficient = 1;
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001216 azx_writel(chip, INTCTL,
1217 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 /* set DMA start and interrupt mask */
1219 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1220 SD_CTL_DMA_START | SD_INT_MASK);
1221}
1222
Takashi Iwai1dddab42009-03-18 15:15:37 +01001223/* stop DMA */
1224static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1227 ~(SD_CTL_DMA_START | SD_INT_MASK));
1228 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001229}
1230
1231/* stop a stream */
1232static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1233{
1234 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001236 azx_writel(chip, INTCTL,
1237 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238}
1239
1240
1241/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001242 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001244static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001246 if (chip->initialized)
1247 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
1249 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001250 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
1252 /* initialize interrupts */
1253 azx_int_clear(chip);
1254 azx_int_enable(chip);
1255
1256 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001257 if (!chip->single_cmd)
1258 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001260 /* program the position buffer */
1261 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001262 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001263
Takashi Iwaicb53c622007-08-10 17:21:45 +02001264 chip->initialized = 1;
1265}
1266
1267/*
1268 * initialize the PCI registers
1269 */
1270/* update bits in a PCI register byte */
1271static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1272 unsigned char mask, unsigned char val)
1273{
1274 unsigned char data;
1275
1276 pci_read_config_byte(pci, reg, &data);
1277 data &= ~mask;
1278 data |= (val & mask);
1279 pci_write_config_byte(pci, reg, data);
1280}
1281
1282static void azx_init_pci(struct azx *chip)
1283{
1284 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1285 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1286 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001287 * codecs.
1288 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001289 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001290 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001291 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001292 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001293 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001294
Takashi Iwai9477c582011-05-25 09:11:37 +02001295 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1296 * we need to enable snoop.
1297 */
1298 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001299 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001300 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001301 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1302 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001303 }
1304
1305 /* For NVIDIA HDA, enable snoop */
1306 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001307 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001308 update_pci_byte(chip->pci,
1309 NVIDIA_HDA_TRANSREG_ADDR,
1310 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001311 update_pci_byte(chip->pci,
1312 NVIDIA_HDA_ISTRM_COH,
1313 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1314 update_pci_byte(chip->pci,
1315 NVIDIA_HDA_OSTRM_COH,
1316 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001317 }
1318
1319 /* Enable SCH/PCH snoop if needed */
1320 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001321 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001322 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001323 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1324 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1325 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1326 if (!azx_snoop(chip))
1327 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1328 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001329 pci_read_config_word(chip->pci,
1330 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001331 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001332 snd_printdd(SFX "%s: SCH snoop: %s\n",
1333 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001334 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001335 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336}
1337
1338
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001339static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1340
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341/*
1342 * interrupt handler
1343 */
David Howells7d12e782006-10-05 14:55:46 +01001344static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001346 struct azx *chip = dev_id;
1347 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001349 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001350 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001352#ifdef CONFIG_PM_RUNTIME
1353 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1354 return IRQ_NONE;
1355#endif
1356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 spin_lock(&chip->reg_lock);
1358
Dan Carpenter60911062012-05-18 10:36:11 +03001359 if (chip->disabled) {
1360 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001361 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001362 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001363
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 status = azx_readl(chip, INTSTS);
1365 if (status == 0) {
1366 spin_unlock(&chip->reg_lock);
1367 return IRQ_NONE;
1368 }
1369
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001370 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 azx_dev = &chip->azx_dev[i];
1372 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001373 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001375 if (!azx_dev->substream || !azx_dev->running ||
1376 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001377 continue;
1378 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001379 ok = azx_position_ok(chip, azx_dev);
1380 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001381 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 spin_unlock(&chip->reg_lock);
1383 snd_pcm_period_elapsed(azx_dev->substream);
1384 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001385 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001386 /* bogus IRQ, process it later */
1387 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001388 queue_work(chip->bus->workq,
1389 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 }
1391 }
1392 }
1393
1394 /* clear rirb int */
1395 status = azx_readb(chip, RIRBSTS);
1396 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001397 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001398 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001399 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001401 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1403 }
1404
1405#if 0
1406 /* clear state status int */
1407 if (azx_readb(chip, STATESTS) & 0x04)
1408 azx_writeb(chip, STATESTS, 0x04);
1409#endif
1410 spin_unlock(&chip->reg_lock);
1411
1412 return IRQ_HANDLED;
1413}
1414
1415
1416/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001417 * set up a BDL entry
1418 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001419static int setup_bdle(struct azx *chip,
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001420 struct snd_dma_buffer *dmab,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001421 struct azx_dev *azx_dev, u32 **bdlp,
1422 int ofs, int size, int with_ioc)
1423{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001424 u32 *bdl = *bdlp;
1425
1426 while (size > 0) {
1427 dma_addr_t addr;
1428 int chunk;
1429
1430 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1431 return -EINVAL;
1432
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001433 addr = snd_sgbuf_get_addr(dmab, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001434 /* program the address field of the BDL entry */
1435 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001436 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001437 /* program the size field of the BDL entry */
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001438 chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001439 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1440 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1441 u32 remain = 0x1000 - (ofs & 0xfff);
1442 if (chunk > remain)
1443 chunk = remain;
1444 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001445 bdl[2] = cpu_to_le32(chunk);
1446 /* program the IOC to enable interrupt
1447 * only when the whole fragment is processed
1448 */
1449 size -= chunk;
1450 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1451 bdl += 4;
1452 azx_dev->frags++;
1453 ofs += chunk;
1454 }
1455 *bdlp = bdl;
1456 return ofs;
1457}
1458
1459/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 * set up BDL entries
1461 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001462static int azx_setup_periods(struct azx *chip,
1463 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001464 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001466 u32 *bdl;
1467 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001468 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
1470 /* reset BDL address */
1471 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1472 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1473
Takashi Iwai97b71c92009-03-18 15:09:13 +01001474 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001475 periods = azx_dev->bufsize / period_bytes;
1476
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001478 bdl = (u32 *)azx_dev->bdl.area;
1479 ofs = 0;
1480 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001481 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001482 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001483 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001484 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001485 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001486 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001487 pos_adj = pos_align;
1488 else
1489 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1490 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001491 pos_adj = frames_to_bytes(runtime, pos_adj);
1492 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001493 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1494 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001495 pos_adj = 0;
1496 } else {
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001497 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1498 azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001499 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001500 if (ofs < 0)
1501 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001502 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001503 } else
1504 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001505 for (i = 0; i < periods; i++) {
1506 if (i == periods - 1 && pos_adj)
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001507 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1508 azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001509 period_bytes - pos_adj, 0);
1510 else
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001511 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1512 azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001513 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001514 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001515 if (ofs < 0)
1516 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001518 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001519
1520 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001521 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1522 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001523 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524}
1525
Takashi Iwai1dddab42009-03-18 15:15:37 +01001526/* reset stream */
1527static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528{
1529 unsigned char val;
1530 int timeout;
1531
Takashi Iwai1dddab42009-03-18 15:15:37 +01001532 azx_stream_clear(chip, azx_dev);
1533
Takashi Iwaid01ce992007-07-27 16:52:19 +02001534 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1535 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 udelay(3);
1537 timeout = 300;
1538 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1539 --timeout)
1540 ;
1541 val &= ~SD_CTL_STREAM_RESET;
1542 azx_sd_writeb(azx_dev, SD_CTL, val);
1543 udelay(3);
1544
1545 timeout = 300;
1546 /* waiting for hardware to report that the stream is out of reset */
1547 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1548 --timeout)
1549 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001550
1551 /* reset first position - may not be synced with hw at this time */
1552 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001553}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
Takashi Iwai1dddab42009-03-18 15:15:37 +01001555/*
1556 * set up the SD for streaming
1557 */
1558static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1559{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001560 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001561 /* make sure the run bit is zero for SD */
1562 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001564 val = azx_sd_readl(azx_dev, SD_CTL);
1565 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1566 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1567 if (!azx_snoop(chip))
1568 val |= SD_CTL_TRAFFIC_PRIO;
1569 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570
1571 /* program the length of samples in cyclic buffer */
1572 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1573
1574 /* program the stream format */
1575 /* this value needs to be the same as the one programmed */
1576 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1577
1578 /* program the stream LVI (last valid index) of the BDL */
1579 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1580
1581 /* program the BDL address */
1582 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001583 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001585 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001587 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001588 if (chip->position_fix[0] != POS_FIX_LPIB ||
1589 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001590 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1591 azx_writel(chip, DPLBASE,
1592 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1593 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001594
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001596 azx_sd_writel(azx_dev, SD_CTL,
1597 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
1599 return 0;
1600}
1601
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001602/*
1603 * Probe the given codec address
1604 */
1605static int probe_codec(struct azx *chip, int addr)
1606{
1607 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1608 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1609 unsigned int res;
1610
Wu Fengguanga678cde2009-08-01 18:46:46 +08001611 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001612 chip->probing = 1;
1613 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001614 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001615 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001616 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001617 if (res == -1)
1618 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001619 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001620 return 0;
1621}
1622
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001623static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1624 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001625static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
Takashi Iwai8dd78332009-06-02 01:16:07 +02001627static void azx_bus_reset(struct hda_bus *bus)
1628{
1629 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001630
1631 bus->in_reset = 1;
1632 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001633 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001634#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001635 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001636 struct azx_pcm *p;
1637 list_for_each_entry(p, &chip->pcm_list, list)
1638 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001639 snd_hda_suspend(chip->bus);
1640 snd_hda_resume(chip->bus);
1641 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001642#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001643 bus->in_reset = 0;
1644}
1645
David Henningsson26a6cb62012-10-09 15:04:21 +02001646static int get_jackpoll_interval(struct azx *chip)
1647{
1648 int i = jackpoll_ms[chip->dev_index];
1649 unsigned int j;
1650 if (i == 0)
1651 return 0;
1652 if (i < 50 || i > 60000)
1653 j = 0;
1654 else
1655 j = msecs_to_jiffies(i);
1656 if (j == 0)
1657 snd_printk(KERN_WARNING SFX
1658 "jackpoll_ms value out of range: %d\n", i);
1659 return j;
1660}
1661
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662/*
1663 * Codec initialization
1664 */
1665
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001666/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001667static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001668 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001669 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001670};
1671
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001672static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
1674 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001675 int c, codecs, err;
1676 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
1678 memset(&bus_temp, 0, sizeof(bus_temp));
1679 bus_temp.private_data = chip;
1680 bus_temp.modelname = model;
1681 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001682 bus_temp.ops.command = azx_send_cmd;
1683 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001684 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001685 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001686#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001687 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001688 bus_temp.ops.pm_notify = azx_power_notify;
1689#endif
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001690#ifdef CONFIG_SND_HDA_DSP_LOADER
1691 bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
1692 bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
1693 bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
1694#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
Takashi Iwaid01ce992007-07-27 16:52:19 +02001696 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1697 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 return err;
1699
Takashi Iwai9477c582011-05-25 09:11:37 +02001700 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001701 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001702 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001703 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001704
Takashi Iwai34c25352008-10-28 11:38:58 +01001705 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001706 max_slots = azx_max_codecs[chip->driver_type];
1707 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001708 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001709
1710 /* First try to probe all given codec slots */
1711 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001712 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001713 if (probe_codec(chip, c) < 0) {
1714 /* Some BIOSen give you wrong codec addresses
1715 * that don't exist
1716 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001717 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001718 "%s: Codec #%d probe error; "
1719 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001720 chip->codec_mask &= ~(1 << c);
1721 /* More badly, accessing to a non-existing
1722 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001723 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001724 * Thus if an error occurs during probing,
1725 * better to reset the controller chip to
1726 * get back to the sanity state.
1727 */
1728 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001729 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001730 }
1731 }
1732 }
1733
Takashi Iwaid507cd62011-04-26 15:25:02 +02001734 /* AMD chipsets often cause the communication stalls upon certain
1735 * sequence like the pin-detection. It seems that forcing the synced
1736 * access works around the stall. Grrr...
1737 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001738 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001739 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1740 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001741 chip->bus->sync_write = 1;
1742 chip->bus->allow_bus_reset = 1;
1743 }
1744
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001745 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001746 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001747 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001748 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001749 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 if (err < 0)
1751 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001752 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001753 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001755 }
1756 }
1757 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001758 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 return -ENXIO;
1760 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001761 return 0;
1762}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001764/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001765static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001766{
1767 struct hda_codec *codec;
1768 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1769 snd_hda_codec_configure(codec);
1770 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 return 0;
1772}
1773
1774
1775/*
1776 * PCM support
1777 */
1778
1779/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001780static inline struct azx_dev *
1781azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001783 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001784 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001785 /* make a non-zero unique key for the substream */
1786 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1787 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001788
1789 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001790 dev = chip->playback_index_offset;
1791 nums = chip->playback_streams;
1792 } else {
1793 dev = chip->capture_index_offset;
1794 nums = chip->capture_streams;
1795 }
1796 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001797 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001798 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001799 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001800 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001802 if (res) {
1803 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001804 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001805 }
1806 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807}
1808
1809/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001810static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811{
1812 azx_dev->opened = 0;
1813}
1814
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001815static cycle_t azx_cc_read(const struct cyclecounter *cc)
1816{
1817 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1818 struct snd_pcm_substream *substream = azx_dev->substream;
1819 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1820 struct azx *chip = apcm->chip;
1821
1822 return azx_readl(chip, WALLCLK);
1823}
1824
1825static void azx_timecounter_init(struct snd_pcm_substream *substream,
1826 bool force, cycle_t last)
1827{
1828 struct azx_dev *azx_dev = get_azx_dev(substream);
1829 struct timecounter *tc = &azx_dev->azx_tc;
1830 struct cyclecounter *cc = &azx_dev->azx_cc;
1831 u64 nsec;
1832
1833 cc->read = azx_cc_read;
1834 cc->mask = CLOCKSOURCE_MASK(32);
1835
1836 /*
1837 * Converting from 24 MHz to ns means applying a 125/3 factor.
1838 * To avoid any saturation issues in intermediate operations,
1839 * the 125 factor is applied first. The division is applied
1840 * last after reading the timecounter value.
1841 * Applying the 1/3 factor as part of the multiplication
1842 * requires at least 20 bits for a decent precision, however
1843 * overflows occur after about 4 hours or less, not a option.
1844 */
1845
1846 cc->mult = 125; /* saturation after 195 years */
1847 cc->shift = 0;
1848
1849 nsec = 0; /* audio time is elapsed time since trigger */
1850 timecounter_init(tc, cc, nsec);
1851 if (force)
1852 /*
1853 * force timecounter to use predefined value,
1854 * used for synchronized starts
1855 */
1856 tc->cycle_last = last;
1857}
1858
1859static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1860 struct timespec *ts)
1861{
1862 struct azx_dev *azx_dev = get_azx_dev(substream);
1863 u64 nsec;
1864
1865 nsec = timecounter_read(&azx_dev->azx_tc);
1866 nsec = div_u64(nsec, 3); /* can be optimized */
1867
1868 *ts = ns_to_timespec(nsec);
1869
1870 return 0;
1871}
1872
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001873static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001874 .info = (SNDRV_PCM_INFO_MMAP |
1875 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1877 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001878 /* No full-resume yet implemented */
1879 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001880 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001881 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001882 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001883 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1885 .rates = SNDRV_PCM_RATE_48000,
1886 .rate_min = 48000,
1887 .rate_max = 48000,
1888 .channels_min = 2,
1889 .channels_max = 2,
1890 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1891 .period_bytes_min = 128,
1892 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1893 .periods_min = 2,
1894 .periods_max = AZX_MAX_FRAG,
1895 .fifo_size = 0,
1896};
1897
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001898static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899{
1900 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1901 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001902 struct azx *chip = apcm->chip;
1903 struct azx_dev *azx_dev;
1904 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 unsigned long flags;
1906 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001907 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
Ingo Molnar62932df2006-01-16 16:34:20 +01001909 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001910 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001912 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 return -EBUSY;
1914 }
1915 runtime->hw = azx_pcm_hw;
1916 runtime->hw.channels_min = hinfo->channels_min;
1917 runtime->hw.channels_max = hinfo->channels_max;
1918 runtime->hw.formats = hinfo->formats;
1919 runtime->hw.rates = hinfo->rates;
1920 snd_pcm_limit_hw_rates(runtime);
1921 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001922
1923 /* avoid wrap-around with wall-clock */
1924 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1925 20,
1926 178000000);
1927
Takashi Iwai52409aa2012-01-23 17:10:24 +01001928 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001929 /* constrain buffer sizes to be multiple of 128
1930 bytes. This is more efficient in terms of memory
1931 access but isn't required by the HDA spec and
1932 prevents users from specifying exact period/buffer
1933 sizes. For example for 44.1kHz, a period size set
1934 to 20ms will be rounded to 19.59ms. */
1935 buff_step = 128;
1936 else
1937 /* Don't enforce steps on buffer sizes, still need to
1938 be multiple of 4 bytes (HDA spec). Tested on Intel
1939 HDA controllers, may not work on all devices where
1940 option needs to be disabled */
1941 buff_step = 4;
1942
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001943 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001944 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001945 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001946 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001947 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001948 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1949 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001951 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001952 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 return err;
1954 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001955 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001956 /* sanity check */
1957 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1958 snd_BUG_ON(!runtime->hw.channels_max) ||
1959 snd_BUG_ON(!runtime->hw.formats) ||
1960 snd_BUG_ON(!runtime->hw.rates)) {
1961 azx_release_device(azx_dev);
1962 hinfo->ops.close(hinfo, apcm->codec, substream);
1963 snd_hda_power_down(apcm->codec);
1964 mutex_unlock(&chip->open_mutex);
1965 return -EINVAL;
1966 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001967
1968 /* disable WALLCLOCK timestamps for capture streams
1969 until we figure out how to handle digital inputs */
1970 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1971 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1972
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 spin_lock_irqsave(&chip->reg_lock, flags);
1974 azx_dev->substream = substream;
1975 azx_dev->running = 0;
1976 spin_unlock_irqrestore(&chip->reg_lock, flags);
1977
1978 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001979 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001980 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981 return 0;
1982}
1983
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001984static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985{
1986 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1987 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001988 struct azx *chip = apcm->chip;
1989 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 unsigned long flags;
1991
Ingo Molnar62932df2006-01-16 16:34:20 +01001992 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 spin_lock_irqsave(&chip->reg_lock, flags);
1994 azx_dev->substream = NULL;
1995 azx_dev->running = 0;
1996 spin_unlock_irqrestore(&chip->reg_lock, flags);
1997 azx_release_device(azx_dev);
1998 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001999 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002000 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 return 0;
2002}
2003
Takashi Iwaid01ce992007-07-27 16:52:19 +02002004static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
2005 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002007 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2008 struct azx *chip = apcm->chip;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002009 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002010 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002011
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002012 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002013 azx_dev->bufsize = 0;
2014 azx_dev->period_bytes = 0;
2015 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002016 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02002017 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002018 if (ret < 0)
2019 return ret;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002020 mark_runtime_wc(chip, azx_dev, substream, true);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002021 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022}
2023
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002024static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025{
2026 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002027 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002028 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2030
2031 /* reset BDL address */
2032 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2033 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2034 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002035 azx_dev->bufsize = 0;
2036 azx_dev->period_bytes = 0;
2037 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038
Takashi Iwaieb541332010-08-06 13:48:11 +02002039 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002041 mark_runtime_wc(chip, azx_dev, substream, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 return snd_pcm_lib_free_pages(substream);
2043}
2044
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002045static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046{
2047 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002048 struct azx *chip = apcm->chip;
2049 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002051 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002052 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002053 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002054 struct hda_spdif_out *spdif =
2055 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2056 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002058 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002059 format_val = snd_hda_calc_stream_format(runtime->rate,
2060 runtime->channels,
2061 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002062 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002063 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002064 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002065 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002066 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2067 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 return -EINVAL;
2069 }
2070
Takashi Iwai97b71c92009-03-18 15:09:13 +01002071 bufsize = snd_pcm_lib_buffer_bytes(substream);
2072 period_bytes = snd_pcm_lib_period_bytes(substream);
2073
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002074 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2075 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002076
2077 if (bufsize != azx_dev->bufsize ||
2078 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002079 format_val != azx_dev->format_val ||
2080 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002081 azx_dev->bufsize = bufsize;
2082 azx_dev->period_bytes = period_bytes;
2083 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002084 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002085 err = azx_setup_periods(chip, substream, azx_dev);
2086 if (err < 0)
2087 return err;
2088 }
2089
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002090 /* wallclk has 24Mhz clock source */
2091 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2092 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 azx_setup_controller(chip, azx_dev);
2094 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2095 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2096 else
2097 azx_dev->fifo_size = 0;
2098
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002099 stream_tag = azx_dev->stream_tag;
2100 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002101 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002102 stream_tag > chip->capture_streams)
2103 stream_tag -= chip->capture_streams;
2104 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002105 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106}
2107
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002108static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109{
2110 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002111 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002112 struct azx_dev *azx_dev;
2113 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002114 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002115 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002117 azx_dev = get_azx_dev(substream);
2118 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2119
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002121 case SNDRV_PCM_TRIGGER_START:
2122 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2124 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002125 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 break;
2127 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002128 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002130 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 break;
2132 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002133 return -EINVAL;
2134 }
2135
2136 snd_pcm_group_for_each_entry(s, substream) {
2137 if (s->pcm->card != substream->pcm->card)
2138 continue;
2139 azx_dev = get_azx_dev(s);
2140 sbits |= 1 << azx_dev->index;
2141 nsync++;
2142 snd_pcm_trigger_done(s, substream);
2143 }
2144
2145 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002146
2147 /* first, set SYNC bits of corresponding streams */
2148 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2149 azx_writel(chip, OLD_SSYNC,
2150 azx_readl(chip, OLD_SSYNC) | sbits);
2151 else
2152 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2153
Takashi Iwai850f0e52008-03-18 17:11:05 +01002154 snd_pcm_group_for_each_entry(s, substream) {
2155 if (s->pcm->card != substream->pcm->card)
2156 continue;
2157 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002158 if (start) {
2159 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2160 if (!rstart)
2161 azx_dev->start_wallclk -=
2162 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002163 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002164 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002165 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002166 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002167 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 }
2169 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002170 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002171 /* wait until all FIFOs get ready */
2172 for (timeout = 5000; timeout; timeout--) {
2173 nwait = 0;
2174 snd_pcm_group_for_each_entry(s, substream) {
2175 if (s->pcm->card != substream->pcm->card)
2176 continue;
2177 azx_dev = get_azx_dev(s);
2178 if (!(azx_sd_readb(azx_dev, SD_STS) &
2179 SD_STS_FIFO_READY))
2180 nwait++;
2181 }
2182 if (!nwait)
2183 break;
2184 cpu_relax();
2185 }
2186 } else {
2187 /* wait until all RUN bits are cleared */
2188 for (timeout = 5000; timeout; timeout--) {
2189 nwait = 0;
2190 snd_pcm_group_for_each_entry(s, substream) {
2191 if (s->pcm->card != substream->pcm->card)
2192 continue;
2193 azx_dev = get_azx_dev(s);
2194 if (azx_sd_readb(azx_dev, SD_CTL) &
2195 SD_CTL_DMA_START)
2196 nwait++;
2197 }
2198 if (!nwait)
2199 break;
2200 cpu_relax();
2201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002203 spin_lock(&chip->reg_lock);
2204 /* reset SYNC bits */
2205 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2206 azx_writel(chip, OLD_SSYNC,
2207 azx_readl(chip, OLD_SSYNC) & ~sbits);
2208 else
2209 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002210 if (start) {
2211 azx_timecounter_init(substream, 0, 0);
2212 if (nsync > 1) {
2213 cycle_t cycle_last;
2214
2215 /* same start cycle for master and group */
2216 azx_dev = get_azx_dev(substream);
2217 cycle_last = azx_dev->azx_tc.cycle_last;
2218
2219 snd_pcm_group_for_each_entry(s, substream) {
2220 if (s->pcm->card != substream->pcm->card)
2221 continue;
2222 azx_timecounter_init(s, 1, cycle_last);
2223 }
2224 }
2225 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002226 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002227 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228}
2229
Joseph Chan0e153472008-08-26 14:38:03 +02002230/* get the current DMA position with correction on VIA chips */
2231static unsigned int azx_via_get_position(struct azx *chip,
2232 struct azx_dev *azx_dev)
2233{
2234 unsigned int link_pos, mini_pos, bound_pos;
2235 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2236 unsigned int fifo_size;
2237
2238 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002239 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002240 /* Playback, no problem using link position */
2241 return link_pos;
2242 }
2243
2244 /* Capture */
2245 /* For new chipset,
2246 * use mod to get the DMA position just like old chipset
2247 */
2248 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2249 mod_dma_pos %= azx_dev->period_bytes;
2250
2251 /* azx_dev->fifo_size can't get FIFO size of in stream.
2252 * Get from base address + offset.
2253 */
2254 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2255
2256 if (azx_dev->insufficient) {
2257 /* Link position never gather than FIFO size */
2258 if (link_pos <= fifo_size)
2259 return 0;
2260
2261 azx_dev->insufficient = 0;
2262 }
2263
2264 if (link_pos <= fifo_size)
2265 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2266 else
2267 mini_pos = link_pos - fifo_size;
2268
2269 /* Find nearest previous boudary */
2270 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2271 mod_link_pos = link_pos % azx_dev->period_bytes;
2272 if (mod_link_pos >= fifo_size)
2273 bound_pos = link_pos - mod_link_pos;
2274 else if (mod_dma_pos >= mod_mini_pos)
2275 bound_pos = mini_pos - mod_mini_pos;
2276 else {
2277 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2278 if (bound_pos >= azx_dev->bufsize)
2279 bound_pos = 0;
2280 }
2281
2282 /* Calculate real DMA position we want */
2283 return bound_pos + mod_dma_pos;
2284}
2285
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002286static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002287 struct azx_dev *azx_dev,
2288 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002291 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002292 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293
David Henningsson4cb36312010-09-30 10:12:50 +02002294 switch (chip->position_fix[stream]) {
2295 case POS_FIX_LPIB:
2296 /* read LPIB */
2297 pos = azx_sd_readl(azx_dev, SD_LPIB);
2298 break;
2299 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002300 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002301 break;
2302 default:
2303 /* use the position buffer */
2304 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002305 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002306 if (!pos || pos == (u32)-1) {
2307 printk(KERN_WARNING
2308 "hda-intel: Invalid position buffer, "
2309 "using LPIB read method instead.\n");
2310 chip->position_fix[stream] = POS_FIX_LPIB;
2311 pos = azx_sd_readl(azx_dev, SD_LPIB);
2312 } else
2313 chip->position_fix[stream] = POS_FIX_POSBUF;
2314 }
2315 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002316 }
David Henningsson4cb36312010-09-30 10:12:50 +02002317
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 if (pos >= azx_dev->bufsize)
2319 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002320
2321 /* calculate runtime delay from LPIB */
2322 if (azx_dev->substream->runtime &&
2323 chip->position_fix[stream] == POS_FIX_POSBUF &&
2324 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2325 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002326 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2327 delay = pos - lpib_pos;
2328 else
2329 delay = lpib_pos - pos;
2330 if (delay < 0)
2331 delay += azx_dev->bufsize;
2332 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002333 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002334 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002335 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002336 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002337 delay = 0;
2338 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002339 }
2340 azx_dev->substream->runtime->delay =
2341 bytes_to_frames(azx_dev->substream->runtime, delay);
2342 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002343 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002344 return pos;
2345}
2346
2347static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2348{
2349 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2350 struct azx *chip = apcm->chip;
2351 struct azx_dev *azx_dev = get_azx_dev(substream);
2352 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002353 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002354}
2355
2356/*
2357 * Check whether the current DMA position is acceptable for updating
2358 * periods. Returns non-zero if it's OK.
2359 *
2360 * Many HD-audio controllers appear pretty inaccurate about
2361 * the update-IRQ timing. The IRQ is issued before actually the
2362 * data is processed. So, we need to process it afterwords in a
2363 * workqueue.
2364 */
2365static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2366{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002367 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002368 unsigned int pos;
2369
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002370 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2371 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002372 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002373
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002374 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002375
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002376 if (WARN_ONCE(!azx_dev->period_bytes,
2377 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002378 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002379 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002380 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2381 /* NG - it's below the first next period boundary */
2382 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002383 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002384 return 1; /* OK, it's fine */
2385}
2386
2387/*
2388 * The work for pending PCM period updates.
2389 */
2390static void azx_irq_pending_work(struct work_struct *work)
2391{
2392 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002393 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002394
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002395 if (!chip->irq_pending_warned) {
2396 printk(KERN_WARNING
2397 "hda-intel: IRQ timing workaround is activated "
2398 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2399 chip->card->number);
2400 chip->irq_pending_warned = 1;
2401 }
2402
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002403 for (;;) {
2404 pending = 0;
2405 spin_lock_irq(&chip->reg_lock);
2406 for (i = 0; i < chip->num_streams; i++) {
2407 struct azx_dev *azx_dev = &chip->azx_dev[i];
2408 if (!azx_dev->irq_pending ||
2409 !azx_dev->substream ||
2410 !azx_dev->running)
2411 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002412 ok = azx_position_ok(chip, azx_dev);
2413 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002414 azx_dev->irq_pending = 0;
2415 spin_unlock(&chip->reg_lock);
2416 snd_pcm_period_elapsed(azx_dev->substream);
2417 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002418 } else if (ok < 0) {
2419 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002420 } else
2421 pending++;
2422 }
2423 spin_unlock_irq(&chip->reg_lock);
2424 if (!pending)
2425 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002426 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002427 }
2428}
2429
2430/* clear irq_pending flags and assure no on-going workq */
2431static void azx_clear_irq_pending(struct azx *chip)
2432{
2433 int i;
2434
2435 spin_lock_irq(&chip->reg_lock);
2436 for (i = 0; i < chip->num_streams; i++)
2437 chip->azx_dev[i].irq_pending = 0;
2438 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439}
2440
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002441#ifdef CONFIG_X86
2442static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2443 struct vm_area_struct *area)
2444{
2445 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2446 struct azx *chip = apcm->chip;
2447 if (!azx_snoop(chip))
2448 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2449 return snd_pcm_lib_default_mmap(substream, area);
2450}
2451#else
2452#define azx_pcm_mmap NULL
2453#endif
2454
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002455static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 .open = azx_pcm_open,
2457 .close = azx_pcm_close,
2458 .ioctl = snd_pcm_lib_ioctl,
2459 .hw_params = azx_pcm_hw_params,
2460 .hw_free = azx_pcm_hw_free,
2461 .prepare = azx_pcm_prepare,
2462 .trigger = azx_pcm_trigger,
2463 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002464 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002465 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002466 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467};
2468
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002469static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470{
Takashi Iwai176d5332008-07-30 15:01:44 +02002471 struct azx_pcm *apcm = pcm->private_data;
2472 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002473 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002474 kfree(apcm);
2475 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476}
2477
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002478#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2479
Takashi Iwai176d5332008-07-30 15:01:44 +02002480static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002481azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2482 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002484 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002485 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002487 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002488 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002489 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002491 list_for_each_entry(apcm, &chip->pcm_list, list) {
2492 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002493 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2494 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002495 return -EBUSY;
2496 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002497 }
2498 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2499 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2500 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501 &pcm);
2502 if (err < 0)
2503 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002504 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002505 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506 if (apcm == NULL)
2507 return -ENOMEM;
2508 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002509 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511 pcm->private_data = apcm;
2512 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002513 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2514 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002515 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002516 cpcm->pcm = pcm;
2517 for (s = 0; s < 2; s++) {
2518 apcm->hinfo[s] = &cpcm->stream[s];
2519 if (cpcm->stream[s].substreams)
2520 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2521 }
2522 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002523 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2524 if (size > MAX_PREALLOC_SIZE)
2525 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002526 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002528 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529 return 0;
2530}
2531
2532/*
2533 * mixer creation - all stuff is implemented in hda module
2534 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002535static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536{
2537 return snd_hda_build_controls(chip->bus);
2538}
2539
2540
2541/*
2542 * initialize SD streams
2543 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002544static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545{
2546 int i;
2547
2548 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002549 * assign the starting bdl address to each stream (device)
2550 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002552 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002553 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002554 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2556 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2557 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2558 azx_dev->sd_int_sta_mask = 1 << i;
2559 /* stream tag: must be non-zero and unique */
2560 azx_dev->index = i;
2561 azx_dev->stream_tag = i + 1;
2562 }
2563
2564 return 0;
2565}
2566
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002567static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2568{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002569 if (request_irq(chip->pci->irq, azx_interrupt,
2570 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002571 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002572 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2573 "disabling device\n", chip->pci->irq);
2574 if (do_disconnect)
2575 snd_card_disconnect(chip->card);
2576 return -1;
2577 }
2578 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002579 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002580 return 0;
2581}
2582
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583
Takashi Iwaicb53c622007-08-10 17:21:45 +02002584static void azx_stop_chip(struct azx *chip)
2585{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002586 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002587 return;
2588
2589 /* disable interrupts */
2590 azx_int_disable(chip);
2591 azx_int_clear(chip);
2592
2593 /* disable CORB/RIRB */
2594 azx_free_cmd_io(chip);
2595
2596 /* disable position buffer */
2597 azx_writel(chip, DPLBASE, 0);
2598 azx_writel(chip, DPUBASE, 0);
2599
2600 chip->initialized = 0;
2601}
2602
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002603#ifdef CONFIG_SND_HDA_DSP_LOADER
2604/*
2605 * DSP loading code (e.g. for CA0132)
2606 */
2607
2608/* use the first stream for loading DSP */
2609static struct azx_dev *
2610azx_get_dsp_loader_dev(struct azx *chip)
2611{
2612 return &chip->azx_dev[chip->playback_index_offset];
2613}
2614
2615static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
2616 unsigned int byte_size,
2617 struct snd_dma_buffer *bufp)
2618{
2619 u32 *bdl;
2620 struct azx *chip = bus->private_data;
2621 struct azx_dev *azx_dev;
2622 int err;
2623
2624 if (snd_hda_lock_devices(bus))
2625 return -EBUSY;
2626
2627 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
2628 snd_dma_pci_data(chip->pci),
2629 byte_size, bufp);
2630 if (err < 0)
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002631 goto unlock;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002632
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002633 mark_pages_wc(chip, bufp, true);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002634 azx_dev = azx_get_dsp_loader_dev(chip);
2635 azx_dev->bufsize = byte_size;
2636 azx_dev->period_bytes = byte_size;
2637 azx_dev->format_val = format;
2638
2639 azx_stream_reset(chip, azx_dev);
2640
2641 /* reset BDL address */
2642 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2643 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2644
2645 azx_dev->frags = 0;
2646 bdl = (u32 *)azx_dev->bdl.area;
2647 err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
2648 if (err < 0)
2649 goto error;
2650
2651 azx_setup_controller(chip, azx_dev);
2652 return azx_dev->stream_tag;
2653
2654 error:
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002655 mark_pages_wc(chip, bufp, false);
2656 snd_dma_free_pages(bufp);
2657unlock:
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002658 snd_hda_unlock_devices(bus);
2659 return err;
2660}
2661
2662static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
2663{
2664 struct azx *chip = bus->private_data;
2665 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2666
2667 if (start)
2668 azx_stream_start(chip, azx_dev);
2669 else
2670 azx_stream_stop(chip, azx_dev);
2671 azx_dev->running = start;
2672}
2673
2674static void azx_load_dsp_cleanup(struct hda_bus *bus,
2675 struct snd_dma_buffer *dmab)
2676{
2677 struct azx *chip = bus->private_data;
2678 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2679
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002680 if (!dmab->area)
2681 return;
2682
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002683 /* reset BDL address */
2684 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2685 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2686 azx_sd_writel(azx_dev, SD_CTL, 0);
2687 azx_dev->bufsize = 0;
2688 azx_dev->period_bytes = 0;
2689 azx_dev->format_val = 0;
2690
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002691 mark_pages_wc(chip, dmab, false);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002692 snd_dma_free_pages(dmab);
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002693 dmab->area = NULL;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002694
2695 snd_hda_unlock_devices(bus);
2696}
2697#endif /* CONFIG_SND_HDA_DSP_LOADER */
2698
Takashi Iwai83012a72012-08-24 18:38:08 +02002699#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002700/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002701static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002702{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002703 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002704
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002705 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2706 return;
2707
Takashi Iwai68467f52012-08-28 09:14:29 -07002708 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002709 pm_runtime_get_sync(&chip->pci->dev);
2710 else
2711 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002712}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002713
2714static DEFINE_MUTEX(card_list_lock);
2715static LIST_HEAD(card_list);
2716
2717static void azx_add_card_list(struct azx *chip)
2718{
2719 mutex_lock(&card_list_lock);
2720 list_add(&chip->list, &card_list);
2721 mutex_unlock(&card_list_lock);
2722}
2723
2724static void azx_del_card_list(struct azx *chip)
2725{
2726 mutex_lock(&card_list_lock);
2727 list_del_init(&chip->list);
2728 mutex_unlock(&card_list_lock);
2729}
2730
2731/* trigger power-save check at writing parameter */
2732static int param_set_xint(const char *val, const struct kernel_param *kp)
2733{
2734 struct azx *chip;
2735 struct hda_codec *c;
2736 int prev = power_save;
2737 int ret = param_set_int(val, kp);
2738
2739 if (ret || prev == power_save)
2740 return ret;
2741
2742 mutex_lock(&card_list_lock);
2743 list_for_each_entry(chip, &card_list, list) {
2744 if (!chip->bus || chip->disabled)
2745 continue;
2746 list_for_each_entry(c, &chip->bus->codec_list, list)
2747 snd_hda_power_sync(c);
2748 }
2749 mutex_unlock(&card_list_lock);
2750 return 0;
2751}
2752#else
2753#define azx_add_card_list(chip) /* NOP */
2754#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002755#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002756
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002757#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002758/*
2759 * power management
2760 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002761static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002763 struct pci_dev *pci = to_pci_dev(dev);
2764 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002765 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002766 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767
Takashi Iwaic5c21522012-12-04 17:01:25 +01002768 if (chip->disabled)
2769 return 0;
2770
Takashi Iwai421a1252005-11-17 16:11:09 +01002771 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002772 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002773 list_for_each_entry(p, &chip->pcm_list, list)
2774 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002775 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002776 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002777 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002778 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002779 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002780 chip->irq = -1;
2781 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002782 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002783 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002784 pci_disable_device(pci);
2785 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002786 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787 return 0;
2788}
2789
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002790static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002792 struct pci_dev *pci = to_pci_dev(dev);
2793 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002794 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795
Takashi Iwaic5c21522012-12-04 17:01:25 +01002796 if (chip->disabled)
2797 return 0;
2798
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002799 pci_set_power_state(pci, PCI_D0);
2800 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002801 if (pci_enable_device(pci) < 0) {
2802 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2803 "disabling device\n");
2804 snd_card_disconnect(card);
2805 return -EIO;
2806 }
2807 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002808 if (chip->msi)
2809 if (pci_enable_msi(pci) < 0)
2810 chip->msi = 0;
2811 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002812 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002813 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002814
Takashi Iwai7f308302012-05-08 16:52:23 +02002815 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002816
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002818 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819 return 0;
2820}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002821#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2822
2823#ifdef CONFIG_PM_RUNTIME
2824static int azx_runtime_suspend(struct device *dev)
2825{
2826 struct snd_card *card = dev_get_drvdata(dev);
2827 struct azx *chip = card->private_data;
2828
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002829 azx_stop_chip(chip);
2830 azx_clear_irq_pending(chip);
2831 return 0;
2832}
2833
2834static int azx_runtime_resume(struct device *dev)
2835{
2836 struct snd_card *card = dev_get_drvdata(dev);
2837 struct azx *chip = card->private_data;
2838
2839 azx_init_pci(chip);
2840 azx_init_chip(chip, 1);
2841 return 0;
2842}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002843
2844static int azx_runtime_idle(struct device *dev)
2845{
2846 struct snd_card *card = dev_get_drvdata(dev);
2847 struct azx *chip = card->private_data;
2848
Takashi Iwai6ab31742013-01-09 11:15:13 +01002849 if (power_save_controller > 0)
2850 return 0;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002851 if (!power_save_controller ||
2852 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2853 return -EBUSY;
2854
2855 return 0;
2856}
2857
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002858#endif /* CONFIG_PM_RUNTIME */
2859
2860#ifdef CONFIG_PM
2861static const struct dev_pm_ops azx_pm = {
2862 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002863 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002864};
2865
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002866#define AZX_PM_OPS &azx_pm
2867#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002868#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002869#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
2871
2872/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002873 * reboot notifier for hang-up problem at power-down
2874 */
2875static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2876{
2877 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002878 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002879 azx_stop_chip(chip);
2880 return NOTIFY_OK;
2881}
2882
2883static void azx_notifier_register(struct azx *chip)
2884{
2885 chip->reboot_notifier.notifier_call = azx_halt;
2886 register_reboot_notifier(&chip->reboot_notifier);
2887}
2888
2889static void azx_notifier_unregister(struct azx *chip)
2890{
2891 if (chip->reboot_notifier.notifier_call)
2892 unregister_reboot_notifier(&chip->reboot_notifier);
2893}
2894
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002895static int azx_first_init(struct azx *chip);
2896static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002897
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002898#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05002899static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002900
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002901static void azx_vs_set_state(struct pci_dev *pci,
2902 enum vga_switcheroo_state state)
2903{
2904 struct snd_card *card = pci_get_drvdata(pci);
2905 struct azx *chip = card->private_data;
2906 bool disabled;
2907
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002908 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002909 if (chip->init_failed)
2910 return;
2911
2912 disabled = (state == VGA_SWITCHEROO_OFF);
2913 if (chip->disabled == disabled)
2914 return;
2915
2916 if (!chip->bus) {
2917 chip->disabled = disabled;
2918 if (!disabled) {
2919 snd_printk(KERN_INFO SFX
2920 "%s: Start delayed initialization\n",
2921 pci_name(chip->pci));
2922 if (azx_first_init(chip) < 0 ||
2923 azx_probe_continue(chip) < 0) {
2924 snd_printk(KERN_ERR SFX
2925 "%s: initialization error\n",
2926 pci_name(chip->pci));
2927 chip->init_failed = true;
2928 }
2929 }
2930 } else {
2931 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002932 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
2933 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002934 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002935 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002936 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002937 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002938 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
2939 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002940 } else {
2941 snd_hda_unlock_devices(chip->bus);
2942 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002943 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002944 }
2945 }
2946}
2947
2948static bool azx_vs_can_switch(struct pci_dev *pci)
2949{
2950 struct snd_card *card = pci_get_drvdata(pci);
2951 struct azx *chip = card->private_data;
2952
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002953 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002954 if (chip->init_failed)
2955 return false;
2956 if (chip->disabled || !chip->bus)
2957 return true;
2958 if (snd_hda_lock_devices(chip->bus))
2959 return false;
2960 snd_hda_unlock_devices(chip->bus);
2961 return true;
2962}
2963
Bill Pembertone23e7a12012-12-06 12:35:10 -05002964static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002965{
2966 struct pci_dev *p = get_bound_vga(chip->pci);
2967 if (p) {
2968 snd_printk(KERN_INFO SFX
2969 "%s: Handle VGA-switcheroo audio client\n",
2970 pci_name(chip->pci));
2971 chip->use_vga_switcheroo = 1;
2972 pci_dev_put(p);
2973 }
2974}
2975
2976static const struct vga_switcheroo_client_ops azx_vs_ops = {
2977 .set_gpu_state = azx_vs_set_state,
2978 .can_switch = azx_vs_can_switch,
2979};
2980
Bill Pembertone23e7a12012-12-06 12:35:10 -05002981static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002982{
Takashi Iwai128960a2012-10-12 17:28:18 +02002983 int err;
2984
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002985 if (!chip->use_vga_switcheroo)
2986 return 0;
2987 /* FIXME: currently only handling DIS controller
2988 * is there any machine with two switchable HDMI audio controllers?
2989 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002990 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002991 VGA_SWITCHEROO_DIS,
2992 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002993 if (err < 0)
2994 return err;
2995 chip->vga_switcheroo_registered = 1;
2996 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002997}
2998#else
2999#define init_vga_switcheroo(chip) /* NOP */
3000#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003001#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003002#endif /* SUPPORT_VGA_SWITCHER */
3003
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003004/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005 * destructor
3006 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003007static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003009 int i;
3010
Takashi Iwai65fcd412012-08-14 17:13:32 +02003011 azx_del_card_list(chip);
3012
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003013 azx_notifier_unregister(chip);
3014
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003015 chip->init_failed = 1; /* to be sure */
Daniel J Blueman44728e92012-12-18 23:59:33 +08003016 complete_all(&chip->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003017
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003018 if (use_vga_switcheroo(chip)) {
3019 if (chip->disabled && chip->bus)
3020 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02003021 if (chip->vga_switcheroo_registered)
3022 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003023 }
3024
Takashi Iwaice43fba2005-05-30 20:33:44 +02003025 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003026 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003027 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003028 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02003029 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030 }
3031
Jeff Garzikf000fd82008-04-22 13:50:34 +02003032 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003034 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02003035 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02003036 if (chip->remap_addr)
3037 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003038
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003039 if (chip->azx_dev) {
3040 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003041 if (chip->azx_dev[i].bdl.area) {
3042 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003043 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003044 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003045 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003046 if (chip->rb.area) {
3047 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003048 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003049 }
3050 if (chip->posbuf.area) {
3051 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003053 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003054 if (chip->region_requested)
3055 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003057 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003058#ifdef CONFIG_SND_HDA_PATCH_LOADER
3059 if (chip->fw)
3060 release_firmware(chip->fw);
3061#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003062 kfree(chip);
3063
3064 return 0;
3065}
3066
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003067static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068{
3069 return azx_free(device->device_data);
3070}
3071
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003072#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07003073/*
Takashi Iwai91219472012-04-26 12:13:25 +02003074 * Check of disabled HDMI controller by vga-switcheroo
3075 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003076static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003077{
3078 struct pci_dev *p;
3079
3080 /* check only discrete GPU */
3081 switch (pci->vendor) {
3082 case PCI_VENDOR_ID_ATI:
3083 case PCI_VENDOR_ID_AMD:
3084 case PCI_VENDOR_ID_NVIDIA:
3085 if (pci->devfn == 1) {
3086 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
3087 pci->bus->number, 0);
3088 if (p) {
3089 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3090 return p;
3091 pci_dev_put(p);
3092 }
3093 }
3094 break;
3095 }
3096 return NULL;
3097}
3098
Bill Pembertone23e7a12012-12-06 12:35:10 -05003099static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003100{
3101 bool vga_inactive = false;
3102 struct pci_dev *p = get_bound_vga(pci);
3103
3104 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02003105 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02003106 vga_inactive = true;
3107 pci_dev_put(p);
3108 }
3109 return vga_inactive;
3110}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003111#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02003112
3113/*
Takashi Iwai3372a152007-02-01 15:46:50 +01003114 * white/black-listing for position_fix
3115 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003116static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003117 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
3118 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01003119 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003120 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04003121 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04003122 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04003123 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01003124 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04003125 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04003126 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01003127 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02003128 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04003129 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04003130 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01003131 {}
3132};
3133
Bill Pembertone23e7a12012-12-06 12:35:10 -05003134static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01003135{
3136 const struct snd_pci_quirk *q;
3137
Takashi Iwaic673ba12009-03-17 07:49:14 +01003138 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02003139 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003140 case POS_FIX_LPIB:
3141 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02003142 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003143 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003144 return fix;
3145 }
3146
Takashi Iwaic673ba12009-03-17 07:49:14 +01003147 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3148 if (q) {
3149 printk(KERN_INFO
3150 "hda_intel: position_fix set to %d "
3151 "for device %04x:%04x\n",
3152 q->value, q->subvendor, q->subdevice);
3153 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003154 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003155
3156 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003157 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003158 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003159 return POS_FIX_VIACOMBO;
3160 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003161 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003162 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003163 return POS_FIX_LPIB;
3164 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003165 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003166}
3167
3168/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003169 * black-lists for probe_mask
3170 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003171static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003172 /* Thinkpad often breaks the controller communication when accessing
3173 * to the non-working (or non-existing) modem codec slot.
3174 */
3175 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3176 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3177 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003178 /* broken BIOS */
3179 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003180 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3181 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003182 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003183 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003184 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003185 /* WinFast VP200 H (Teradici) user reported broken communication */
3186 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003187 {}
3188};
3189
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003190#define AZX_FORCE_CODEC_MASK 0x100
3191
Bill Pembertone23e7a12012-12-06 12:35:10 -05003192static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003193{
3194 const struct snd_pci_quirk *q;
3195
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003196 chip->codec_probe_mask = probe_mask[dev];
3197 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003198 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3199 if (q) {
3200 printk(KERN_INFO
3201 "hda_intel: probe_mask set to 0x%x "
3202 "for device %04x:%04x\n",
3203 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003204 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003205 }
3206 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003207
3208 /* check forced option */
3209 if (chip->codec_probe_mask != -1 &&
3210 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3211 chip->codec_mask = chip->codec_probe_mask & 0xff;
3212 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3213 chip->codec_mask);
3214 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003215}
3216
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003217/*
Takashi Iwai716238552009-09-28 13:14:04 +02003218 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003219 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003220static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003221 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003222 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003223 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003224 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003225 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003226 {}
3227};
3228
Bill Pembertone23e7a12012-12-06 12:35:10 -05003229static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003230{
3231 const struct snd_pci_quirk *q;
3232
Takashi Iwai716238552009-09-28 13:14:04 +02003233 if (enable_msi >= 0) {
3234 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003235 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003236 }
3237 chip->msi = 1; /* enable MSI as default */
3238 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003239 if (q) {
3240 printk(KERN_INFO
3241 "hda_intel: msi for device %04x:%04x set to %d\n",
3242 q->subvendor, q->subdevice, q->value);
3243 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003244 return;
3245 }
3246
3247 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003248 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3249 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003250 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003251 }
3252}
3253
Takashi Iwaia1585d72011-12-14 09:27:04 +01003254/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003255static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003256{
3257 bool snoop = chip->snoop;
3258
3259 switch (chip->driver_type) {
3260 case AZX_DRIVER_VIA:
3261 /* force to non-snoop mode for a new VIA controller
3262 * when BIOS is set
3263 */
3264 if (snoop) {
3265 u8 val;
3266 pci_read_config_byte(chip->pci, 0x42, &val);
3267 if (!(val & 0x80) && chip->pci->revision == 0x30)
3268 snoop = false;
3269 }
3270 break;
3271 case AZX_DRIVER_ATIHDMI_NS:
3272 /* new ATI HDMI requires non-snoop */
3273 snoop = false;
3274 break;
Takashi Iwaic1279f82013-02-07 17:36:22 +01003275 case AZX_DRIVER_CTHDA:
3276 snoop = false;
3277 break;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003278 }
3279
3280 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003281 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3282 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003283 chip->snoop = snoop;
3284 }
3285}
Takashi Iwai669ba272007-08-17 09:17:36 +02003286
3287/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288 * constructor
3289 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003290static int azx_create(struct snd_card *card, struct pci_dev *pci,
3291 int dev, unsigned int driver_caps,
3292 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003293{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003294 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295 .dev_free = azx_dev_free,
3296 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003297 struct azx *chip;
3298 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003299
3300 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003301
Pavel Machek927fc862006-08-31 17:03:43 +02003302 err = pci_enable_device(pci);
3303 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003304 return err;
3305
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003306 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003307 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003308 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003309 pci_disable_device(pci);
3310 return -ENOMEM;
3311 }
3312
3313 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003314 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003315 chip->card = card;
3316 chip->pci = pci;
3317 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003318 chip->driver_caps = driver_caps;
3319 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003320 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003321 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003322 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003323 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003324 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003325 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003326 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003327
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003328 chip->position_fix[0] = chip->position_fix[1] =
3329 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003330 /* combo mode uses LPIB for playback */
3331 if (chip->position_fix[0] == POS_FIX_COMBO) {
3332 chip->position_fix[0] = POS_FIX_LPIB;
3333 chip->position_fix[1] = POS_FIX_AUTO;
3334 }
3335
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003336 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003337
Takashi Iwai27346162006-01-12 18:28:44 +01003338 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003339 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003340 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003341
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003342 if (bdl_pos_adj[dev] < 0) {
3343 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003344 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003345 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003346 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003347 break;
3348 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003349 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003350 break;
3351 }
3352 }
3353
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003354 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3355 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003356 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3357 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003358 azx_free(chip);
3359 return err;
3360 }
3361
3362 *rchip = chip;
3363 return 0;
3364}
3365
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003366static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003367{
3368 int dev = chip->dev_index;
3369 struct pci_dev *pci = chip->pci;
3370 struct snd_card *card = chip->card;
3371 int i, err;
3372 unsigned short gcap;
3373
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003374#if BITS_PER_LONG != 64
3375 /* Fix up base address on ULI M5461 */
3376 if (chip->driver_type == AZX_DRIVER_ULI) {
3377 u16 tmp3;
3378 pci_read_config_word(pci, 0x40, &tmp3);
3379 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3380 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3381 }
3382#endif
3383
Pavel Machek927fc862006-08-31 17:03:43 +02003384 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003385 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003386 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003387 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003388
Pavel Machek927fc862006-08-31 17:03:43 +02003389 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003390 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003392 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003393 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003394 }
3395
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003396 if (chip->msi)
3397 if (pci_enable_msi(pci) < 0)
3398 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003399
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003400 if (azx_acquire_irq(chip, 0) < 0)
3401 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003402
3403 pci_set_master(pci);
3404 synchronize_irq(chip->irq);
3405
Tobin Davisbcd72002008-01-15 11:23:55 +01003406 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003407 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003408
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003409 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003410 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003411 struct pci_dev *p_smbus;
3412 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3413 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3414 NULL);
3415 if (p_smbus) {
3416 if (p_smbus->revision < 0x30)
3417 gcap &= ~ICH6_GCAP_64OK;
3418 pci_dev_put(p_smbus);
3419 }
3420 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003421
Takashi Iwai9477c582011-05-25 09:11:37 +02003422 /* disable 64bit DMA address on some devices */
3423 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003424 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003425 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003426 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003427
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003428 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003429 if (align_buffer_size >= 0)
3430 chip->align_buffer_size = !!align_buffer_size;
3431 else {
3432 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3433 chip->align_buffer_size = 0;
3434 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3435 chip->align_buffer_size = 1;
3436 else
3437 chip->align_buffer_size = 1;
3438 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003439
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003440 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003441 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003442 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003443 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003444 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3445 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003446 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003447
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003448 /* read number of streams from GCAP register instead of using
3449 * hardcoded value
3450 */
3451 chip->capture_streams = (gcap >> 8) & 0x0f;
3452 chip->playback_streams = (gcap >> 12) & 0x0f;
3453 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003454 /* gcap didn't give any info, switching to old method */
3455
3456 switch (chip->driver_type) {
3457 case AZX_DRIVER_ULI:
3458 chip->playback_streams = ULI_NUM_PLAYBACK;
3459 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003460 break;
3461 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003462 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003463 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3464 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003465 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003466 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003467 default:
3468 chip->playback_streams = ICH6_NUM_PLAYBACK;
3469 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003470 break;
3471 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003472 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003473 chip->capture_index_offset = 0;
3474 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003475 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003476 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3477 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003478 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003479 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003480 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003481 }
3482
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003483 for (i = 0; i < chip->num_streams; i++) {
3484 /* allocate memory for the BDL for each stream */
3485 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3486 snd_dma_pci_data(chip->pci),
3487 BDL_SIZE, &chip->azx_dev[i].bdl);
3488 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003489 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003490 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003491 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003492 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003493 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003494 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003495 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3496 snd_dma_pci_data(chip->pci),
3497 chip->num_streams * 8, &chip->posbuf);
3498 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003499 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003500 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003501 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003502 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003503 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003504 err = azx_alloc_cmd_io(chip);
3505 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003506 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507
3508 /* initialize streams */
3509 azx_init_stream(chip);
3510
3511 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003512 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003513 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003514
3515 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003516 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003517 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003518 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003519 }
3520
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003521 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003522 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3523 sizeof(card->shortname));
3524 snprintf(card->longname, sizeof(card->longname),
3525 "%s at 0x%lx irq %i",
3526 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003527
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529}
3530
Takashi Iwaicb53c622007-08-10 17:21:45 +02003531static void power_down_all_codecs(struct azx *chip)
3532{
Takashi Iwai83012a72012-08-24 18:38:08 +02003533#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003534 /* The codecs were powered up in snd_hda_codec_new().
3535 * Now all initialization done, so turn them down if possible
3536 */
3537 struct hda_codec *codec;
3538 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3539 snd_hda_power_down(codec);
3540 }
3541#endif
3542}
3543
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003544#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003545/* callback from request_firmware_nowait() */
3546static void azx_firmware_cb(const struct firmware *fw, void *context)
3547{
3548 struct snd_card *card = context;
3549 struct azx *chip = card->private_data;
3550 struct pci_dev *pci = chip->pci;
3551
3552 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003553 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3554 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003555 goto error;
3556 }
3557
3558 chip->fw = fw;
3559 if (!chip->disabled) {
3560 /* continue probing */
3561 if (azx_probe_continue(chip))
3562 goto error;
3563 }
3564 return; /* OK */
3565
3566 error:
3567 snd_card_free(card);
3568 pci_set_drvdata(pci, NULL);
3569}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003570#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003571
Bill Pembertone23e7a12012-12-06 12:35:10 -05003572static int azx_probe(struct pci_dev *pci,
3573 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003574{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003575 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003576 struct snd_card *card;
3577 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003578 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003579 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003581 if (dev >= SNDRV_CARDS)
3582 return -ENODEV;
3583 if (!enable[dev]) {
3584 dev++;
3585 return -ENOENT;
3586 }
3587
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003588 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3589 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003590 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003591 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003592 }
3593
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003594 snd_card_set_dev(card, &pci->dev);
3595
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003596 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003597 if (err < 0)
3598 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003599 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003600
3601 pci_set_drvdata(pci, card);
3602
3603 err = register_vga_switcheroo(chip);
3604 if (err < 0) {
3605 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003606 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003607 goto out_free;
3608 }
3609
3610 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003611 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003612 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003613 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003614 chip->disabled = true;
3615 }
3616
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003617 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003618 if (probe_now) {
3619 err = azx_first_init(chip);
3620 if (err < 0)
3621 goto out_free;
3622 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003623
Takashi Iwai4918cda2012-08-09 12:33:28 +02003624#ifdef CONFIG_SND_HDA_PATCH_LOADER
3625 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003626 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3627 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003628 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3629 &pci->dev, GFP_KERNEL, card,
3630 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003631 if (err < 0)
3632 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003633 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003634 }
3635#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3636
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003637 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003638 err = azx_probe_continue(chip);
3639 if (err < 0)
3640 goto out_free;
3641 }
3642
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003643 if (pci_dev_run_wake(pci))
3644 pm_runtime_put_noidle(&pci->dev);
3645
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003646 dev++;
Daniel J Blueman44728e92012-12-18 23:59:33 +08003647 complete_all(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003648 return 0;
3649
3650out_free:
3651 snd_card_free(card);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003652 pci_set_drvdata(pci, NULL);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003653 return err;
3654}
3655
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003656static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003657{
3658 int dev = chip->dev_index;
3659 int err;
3660
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003661#ifdef CONFIG_SND_HDA_INPUT_BEEP
3662 chip->beep_mode = beep_mode[dev];
3663#endif
3664
Linus Torvalds1da177e2005-04-16 15:20:36 -07003665 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003666 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003667 if (err < 0)
3668 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003669#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003670 if (chip->fw) {
3671 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3672 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003673 if (err < 0)
3674 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003675#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003676 release_firmware(chip->fw); /* no longer needed */
3677 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003678#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003679 }
3680#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003681 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003682 err = azx_codec_configure(chip);
3683 if (err < 0)
3684 goto out_free;
3685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003686
3687 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003688 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003689 if (err < 0)
3690 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003691
3692 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003693 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003694 if (err < 0)
3695 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003696
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003697 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003698 if (err < 0)
3699 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003700
Takashi Iwaicb53c622007-08-10 17:21:45 +02003701 chip->running = 1;
3702 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003703 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003704 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705
Takashi Iwai91219472012-04-26 12:13:25 +02003706 return 0;
3707
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003708out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003709 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003710 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003711}
3712
Bill Pembertone23e7a12012-12-06 12:35:10 -05003713static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003714{
Takashi Iwai91219472012-04-26 12:13:25 +02003715 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003716
3717 if (pci_dev_run_wake(pci))
3718 pm_runtime_get_noresume(&pci->dev);
3719
Takashi Iwai91219472012-04-26 12:13:25 +02003720 if (card)
3721 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003722 pci_set_drvdata(pci, NULL);
3723}
3724
3725/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003726static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003727 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003728 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003729 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07003730 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003731 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003732 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003733 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003734 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003735 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003736 /* Lynx Point */
3737 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003738 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08003739 /* Wellsburg */
3740 { PCI_DEVICE(0x8086, 0x8d20),
3741 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3742 { PCI_DEVICE(0x8086, 0x8d21),
3743 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003744 /* Lynx Point-LP */
3745 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003746 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003747 /* Lynx Point-LP */
3748 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003749 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003750 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08003751 { PCI_DEVICE(0x8086, 0x0a0c),
3752 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003753 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003754 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003755 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003756 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003757 /* 5 Series/3400 */
3758 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01003759 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01003760 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02003761 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003762 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3763 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00003764 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003765 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
David Henningsson645e9032011-12-14 15:52:30 +08003766 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003767 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003768 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3769 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003770 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003771 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3772 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003773 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003774 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3775 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003776 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003777 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3778 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003779 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003780 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3781 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003782 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003783 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3784 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003785 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003786 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3787 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003788 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003789 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3790 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003791 /* Generic Intel */
3792 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3793 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3794 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003795 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003796 /* ATI SB 450/600/700/800/900 */
3797 { PCI_DEVICE(0x1002, 0x437b),
3798 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3799 { PCI_DEVICE(0x1002, 0x4383),
3800 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3801 /* AMD Hudson */
3802 { PCI_DEVICE(0x1022, 0x780d),
3803 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003804 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003805 { PCI_DEVICE(0x1002, 0x793b),
3806 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3807 { PCI_DEVICE(0x1002, 0x7919),
3808 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3809 { PCI_DEVICE(0x1002, 0x960f),
3810 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3811 { PCI_DEVICE(0x1002, 0x970f),
3812 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3813 { PCI_DEVICE(0x1002, 0xaa00),
3814 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3815 { PCI_DEVICE(0x1002, 0xaa08),
3816 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3817 { PCI_DEVICE(0x1002, 0xaa10),
3818 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3819 { PCI_DEVICE(0x1002, 0xaa18),
3820 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3821 { PCI_DEVICE(0x1002, 0xaa20),
3822 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3823 { PCI_DEVICE(0x1002, 0xaa28),
3824 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3825 { PCI_DEVICE(0x1002, 0xaa30),
3826 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3827 { PCI_DEVICE(0x1002, 0xaa38),
3828 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3829 { PCI_DEVICE(0x1002, 0xaa40),
3830 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3831 { PCI_DEVICE(0x1002, 0xaa48),
3832 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003833 { PCI_DEVICE(0x1002, 0x9902),
3834 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3835 { PCI_DEVICE(0x1002, 0xaaa0),
3836 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3837 { PCI_DEVICE(0x1002, 0xaaa8),
3838 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3839 { PCI_DEVICE(0x1002, 0xaab0),
3840 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003841 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003842 { PCI_DEVICE(0x1106, 0x3288),
3843 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003844 /* VIA GFX VT7122/VX900 */
3845 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3846 /* VIA GFX VT6122/VX11 */
3847 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003848 /* SIS966 */
3849 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3850 /* ULI M5461 */
3851 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3852 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003853 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3854 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3855 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003856 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003857 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003858 { PCI_DEVICE(0x6549, 0x1200),
3859 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003860 { PCI_DEVICE(0x6549, 0x2200),
3861 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003862 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003863 /* CTHDA chips */
3864 { PCI_DEVICE(0x1102, 0x0010),
3865 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3866 { PCI_DEVICE(0x1102, 0x0012),
3867 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003868#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3869 /* the following entry conflicts with snd-ctxfi driver,
3870 * as ctxfi driver mutates from HD-audio to native mode with
3871 * a special command sequence.
3872 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003873 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3874 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3875 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003876 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003877 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003878#else
3879 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003880 { PCI_DEVICE(0x1102, 0x0009),
3881 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003882 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003883#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003884 /* Vortex86MX */
3885 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003886 /* VMware HDAudio */
3887 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003888 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003889 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3890 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3891 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003892 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003893 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3894 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3895 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003896 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003897 { 0, }
3898};
3899MODULE_DEVICE_TABLE(pci, azx_ids);
3900
3901/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003902static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003903 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003904 .id_table = azx_ids,
3905 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05003906 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003907 .driver = {
3908 .pm = AZX_PM_OPS,
3909 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003910};
3911
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003912module_pci_driver(azx_driver);