blob: bec443a629da064eac97a852c0dbc84919c66a55 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190static int
Keith Packardc8982612012-01-25 08:16:25 -0800191intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400193 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194}
195
196static int
Dave Airliefe27d532010-06-30 11:46:17 +1000197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000202static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100206 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100214 return MODE_PANEL;
215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200218
219 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 }
221
Ville Syrjälä50fec212015-03-12 17:10:34 +0200222 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300223 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200229 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
Daniel Vetter0af78a22012-05-23 11:30:55 +0200234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 return MODE_OK;
238}
239
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
Jani Nikulabf13e812013-09-06 07:40:05 +0300261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300263 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300266 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300267
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100280 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100296 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300297 intel_display_power_put(dev_priv, power_domain);
298}
299
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
Ville Syrjäläd288f652014-10-28 13:20:22 +0200343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
393 base.head) {
394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 return intel_dp->pps_pipe;
432}
433
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
454
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300455static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300459{
Jani Nikulabf13e812013-09-06 07:40:05 +0300460 enum pipe pipe;
461
Jani Nikulabf13e812013-09-06 07:40:05 +0300462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300472 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300473 }
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
506 }
507
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300513}
514
Ville Syrjälä773538e82014-09-04 14:54:56 +0300515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
520 if (WARN_ON(!IS_VALLEYVIEW(dev)))
521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
533 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300542}
543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200544static i915_reg_t
545_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300546{
547 struct drm_device *dev = intel_dp_to_dev(intel_dp);
548
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530549 if (IS_BROXTON(dev))
550 return BXT_PP_CONTROL(0);
551 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300552 return PCH_PP_CONTROL;
553 else
554 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
555}
556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200557static i915_reg_t
558_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530562 if (IS_BROXTON(dev))
563 return BXT_PP_STATUS(0);
564 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300565 return PCH_PP_STATUS;
566 else
567 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
568}
569
Clint Taylor01527b32014-07-07 13:01:46 -0700570/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
571 This function only applicable when panel PM state is not to be tracked */
572static int edp_notify_handler(struct notifier_block *this, unsigned long code,
573 void *unused)
574{
575 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
576 edp_notifier);
577 struct drm_device *dev = intel_dp_to_dev(intel_dp);
578 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700579
580 if (!is_edp(intel_dp) || code != SYS_RESTART)
581 return 0;
582
Ville Syrjälä773538e82014-09-04 14:54:56 +0300583 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584
Clint Taylor01527b32014-07-07 13:01:46 -0700585 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300586 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200587 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300588 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300589
Clint Taylor01527b32014-07-07 13:01:46 -0700590 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
591 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
592 pp_div = I915_READ(pp_div_reg);
593 pp_div &= PP_REFERENCE_DIVIDER_MASK;
594
595 /* 0x1F write to PP_DIV_REG sets max cycle delay */
596 I915_WRITE(pp_div_reg, pp_div | 0x1F);
597 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
598 msleep(intel_dp->panel_power_cycle_delay);
599 }
600
Ville Syrjälä773538e82014-09-04 14:54:56 +0300601 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602
Clint Taylor01527b32014-07-07 13:01:46 -0700603 return 0;
604}
605
Daniel Vetter4be73782014-01-17 14:39:48 +0100606static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700607{
Paulo Zanoni30add222012-10-26 19:05:45 -0200608 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700609 struct drm_i915_private *dev_priv = dev->dev_private;
610
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300611 lockdep_assert_held(&dev_priv->pps_mutex);
612
Ville Syrjälä9a423562014-10-16 21:29:48 +0300613 if (IS_VALLEYVIEW(dev) &&
614 intel_dp->pps_pipe == INVALID_PIPE)
615 return false;
616
Jani Nikulabf13e812013-09-06 07:40:05 +0300617 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700618}
619
Daniel Vetter4be73782014-01-17 14:39:48 +0100620static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700621{
Paulo Zanoni30add222012-10-26 19:05:45 -0200622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700623 struct drm_i915_private *dev_priv = dev->dev_private;
624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 if (IS_VALLEYVIEW(dev) &&
628 intel_dp->pps_pipe == INVALID_PIPE)
629 return false;
630
Ville Syrjälä773538e82014-09-04 14:54:56 +0300631 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700632}
633
Keith Packard9b984da2011-09-19 13:54:47 -0700634static void
635intel_dp_check_edp(struct intel_dp *intel_dp)
636{
Paulo Zanoni30add222012-10-26 19:05:45 -0200637 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700638 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700639
Keith Packard9b984da2011-09-19 13:54:47 -0700640 if (!is_edp(intel_dp))
641 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700642
Daniel Vetter4be73782014-01-17 14:39:48 +0100643 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700644 WARN(1, "eDP powered off while attempting aux channel communication.\n");
645 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300646 I915_READ(_pp_stat_reg(intel_dp)),
647 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700648 }
649}
650
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100651static uint32_t
652intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
653{
654 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
655 struct drm_device *dev = intel_dig_port->base.base.dev;
656 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200657 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100658 uint32_t status;
659 bool done;
660
Daniel Vetteref04f002012-12-01 21:03:59 +0100661#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100662 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300663 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300664 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100665 else
666 done = wait_for_atomic(C, 10) == 0;
667 if (!done)
668 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
669 has_aux_irq);
670#undef C
671
672 return status;
673}
674
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000675static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
676{
677 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
678 struct drm_device *dev = intel_dig_port->base.base.dev;
679
680 /*
681 * The clock divider is based off the hrawclk, and would like to run at
682 * 2MHz. So, take the hrawclk value and divide by 2 and use that
683 */
684 return index ? 0 : intel_hrawclk(dev) / 2;
685}
686
687static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
688{
689 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
690 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300691 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000692
693 if (index)
694 return 0;
695
696 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300697 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
698
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000699 } else {
700 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
701 }
702}
703
704static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300705{
706 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
707 struct drm_device *dev = intel_dig_port->base.base.dev;
708 struct drm_i915_private *dev_priv = dev->dev_private;
709
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000710 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100711 if (index)
712 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300713 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
715 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100716 switch (index) {
717 case 0: return 63;
718 case 1: return 72;
719 default: return 0;
720 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000721 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100722 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300723 }
724}
725
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000726static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
727{
728 return index ? 0 : 100;
729}
730
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000731static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
732{
733 /*
734 * SKL doesn't need us to program the AUX clock divider (Hardware will
735 * derive the clock from CDCLK automatically). We still implement the
736 * get_aux_clock_divider vfunc to plug-in into the existing code.
737 */
738 return index ? 0 : 1;
739}
740
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000741static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
742 bool has_aux_irq,
743 int send_bytes,
744 uint32_t aux_clock_divider)
745{
746 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
747 struct drm_device *dev = intel_dig_port->base.base.dev;
748 uint32_t precharge, timeout;
749
750 if (IS_GEN6(dev))
751 precharge = 3;
752 else
753 precharge = 5;
754
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200755 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000756 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
757 else
758 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
759
760 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000761 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000762 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000763 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000764 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000765 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000766 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
767 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000768 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000769}
770
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000771static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
772 bool has_aux_irq,
773 int send_bytes,
774 uint32_t unused)
775{
776 return DP_AUX_CH_CTL_SEND_BUSY |
777 DP_AUX_CH_CTL_DONE |
778 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
779 DP_AUX_CH_CTL_TIME_OUT_ERROR |
780 DP_AUX_CH_CTL_TIME_OUT_1600us |
781 DP_AUX_CH_CTL_RECEIVE_ERROR |
782 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
783 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
784}
785
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100787intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200788 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700789 uint8_t *recv, int recv_size)
790{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200791 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
792 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200794 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100795 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100796 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000798 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100799 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200800 bool vdd;
801
Ville Syrjälä773538e82014-09-04 14:54:56 +0300802 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300803
Ville Syrjälä72c35002014-08-18 22:16:00 +0300804 /*
805 * We will be called with VDD already enabled for dpcd/edid/oui reads.
806 * In such cases we want to leave VDD enabled and it's up to upper layers
807 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
808 * ourselves.
809 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300810 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100811
812 /* dp aux is extremely sensitive to irq latency, hence request the
813 * lowest possible wakeup latency and so prevent the cpu from going into
814 * deep sleep states.
815 */
816 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700817
Keith Packard9b984da2011-09-19 13:54:47 -0700818 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800819
Jesse Barnes11bee432011-08-01 15:02:20 -0700820 /* Try to wait for any previous AUX channel activity */
821 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100822 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700823 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
824 break;
825 msleep(1);
826 }
827
828 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300829 static u32 last_status = -1;
830 const u32 status = I915_READ(ch_ctl);
831
832 if (status != last_status) {
833 WARN(1, "dp_aux_ch not started status 0x%08x\n",
834 status);
835 last_status = status;
836 }
837
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100838 ret = -EBUSY;
839 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100840 }
841
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300842 /* Only 5 data registers! */
843 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
844 ret = -E2BIG;
845 goto out;
846 }
847
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000848 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000849 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
850 has_aux_irq,
851 send_bytes,
852 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000853
Chris Wilsonbc866252013-07-21 16:00:03 +0100854 /* Must try at least 3 times according to DP spec */
855 for (try = 0; try < 5; try++) {
856 /* Load the send data into the aux channel data registers */
857 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200858 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800859 intel_dp_pack_aux(send + i,
860 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400861
Chris Wilsonbc866252013-07-21 16:00:03 +0100862 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000863 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100864
Chris Wilsonbc866252013-07-21 16:00:03 +0100865 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 /* Clear done status and any errors */
868 I915_WRITE(ch_ctl,
869 status |
870 DP_AUX_CH_CTL_DONE |
871 DP_AUX_CH_CTL_TIME_OUT_ERROR |
872 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400873
Todd Previte74ebf292015-04-15 08:38:41 -0700874 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100875 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700876
877 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
878 * 400us delay required for errors and timeouts
879 * Timeout errors from the HW already meet this
880 * requirement so skip to next iteration
881 */
882 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
883 usleep_range(400, 500);
884 continue;
885 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100886 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700887 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100888 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 }
890
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700892 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100893 ret = -EBUSY;
894 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895 }
896
Jim Bridee058c942015-05-27 10:21:48 -0700897done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700898 /* Check for timeout or receive error.
899 * Timeouts occur when the sink is not connected
900 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700901 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700902 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100903 ret = -EIO;
904 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700905 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700906
907 /* Timeouts occur when the device isn't connected, so they're
908 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700909 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800910 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100911 ret = -ETIMEDOUT;
912 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913 }
914
915 /* Unload any bytes sent back from the other side */
916 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
917 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918 if (recv_bytes > recv_size)
919 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400920
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100921 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200922 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800923 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700924
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100925 ret = recv_bytes;
926out:
927 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
928
Jani Nikula884f19e2014-03-14 16:51:14 +0200929 if (vdd)
930 edp_panel_vdd_off(intel_dp, false);
931
Ville Syrjälä773538e82014-09-04 14:54:56 +0300932 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300933
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100934 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700935}
936
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300937#define BARE_ADDRESS_SIZE 3
938#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200939static ssize_t
940intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200942 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
943 uint8_t txbuf[20], rxbuf[20];
944 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200947 txbuf[0] = (msg->request << 4) |
948 ((msg->address >> 16) & 0xf);
949 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950 txbuf[2] = msg->address & 0xff;
951 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300952
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 switch (msg->request & ~DP_AUX_I2C_MOT) {
954 case DP_AUX_NATIVE_WRITE:
955 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300956 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300957 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200958 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200959
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 if (WARN_ON(txsize > 20))
961 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962
Jani Nikula9d1a1032014-03-14 16:51:15 +0200963 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
966 if (ret > 0) {
967 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200969 if (ret > 1) {
970 /* Number of bytes written in a short write. */
971 ret = clamp_t(int, rxbuf[1], 0, msg->size);
972 } else {
973 /* Return payload size. */
974 ret = msg->size;
975 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700976 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200977 break;
978
979 case DP_AUX_NATIVE_READ:
980 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300981 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200982 rxsize = msg->size + 1;
983
984 if (WARN_ON(rxsize > 20))
985 return -E2BIG;
986
987 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
988 if (ret > 0) {
989 msg->reply = rxbuf[0] >> 4;
990 /*
991 * Assume happy day, and copy the data. The caller is
992 * expected to check msg->reply before touching it.
993 *
994 * Return payload size.
995 */
996 ret--;
997 memcpy(msg->buffer, rxbuf + 1, ret);
998 }
999 break;
1000
1001 default:
1002 ret = -EINVAL;
1003 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001004 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001005
Jani Nikula9d1a1032014-03-14 16:51:15 +02001006 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001007}
1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001009static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1010 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001011{
1012 switch (port) {
1013 case PORT_B:
1014 case PORT_C:
1015 case PORT_D:
1016 return DP_AUX_CH_CTL(port);
1017 default:
1018 MISSING_CASE(port);
1019 return DP_AUX_CH_CTL(PORT_B);
1020 }
1021}
1022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001023static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1024 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001025{
1026 switch (port) {
1027 case PORT_B:
1028 case PORT_C:
1029 case PORT_D:
1030 return DP_AUX_CH_DATA(port, index);
1031 default:
1032 MISSING_CASE(port);
1033 return DP_AUX_CH_DATA(PORT_B, index);
1034 }
1035}
1036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001037static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1038 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001039{
1040 switch (port) {
1041 case PORT_A:
1042 return DP_AUX_CH_CTL(port);
1043 case PORT_B:
1044 case PORT_C:
1045 case PORT_D:
1046 return PCH_DP_AUX_CH_CTL(port);
1047 default:
1048 MISSING_CASE(port);
1049 return DP_AUX_CH_CTL(PORT_A);
1050 }
1051}
1052
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001053static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1054 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001055{
1056 switch (port) {
1057 case PORT_A:
1058 return DP_AUX_CH_DATA(port, index);
1059 case PORT_B:
1060 case PORT_C:
1061 case PORT_D:
1062 return PCH_DP_AUX_CH_DATA(port, index);
1063 default:
1064 MISSING_CASE(port);
1065 return DP_AUX_CH_DATA(PORT_A, index);
1066 }
1067}
1068
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001069/*
1070 * On SKL we don't have Aux for port E so we rely
1071 * on VBT to set a proper alternate aux channel.
1072 */
1073static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1074{
1075 const struct ddi_vbt_port_info *info =
1076 &dev_priv->vbt.ddi_port_info[PORT_E];
1077
1078 switch (info->alternate_aux_channel) {
1079 case DP_AUX_A:
1080 return PORT_A;
1081 case DP_AUX_B:
1082 return PORT_B;
1083 case DP_AUX_C:
1084 return PORT_C;
1085 case DP_AUX_D:
1086 return PORT_D;
1087 default:
1088 MISSING_CASE(info->alternate_aux_channel);
1089 return PORT_A;
1090 }
1091}
1092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001093static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1094 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001095{
1096 if (port == PORT_E)
1097 port = skl_porte_aux_port(dev_priv);
1098
1099 switch (port) {
1100 case PORT_A:
1101 case PORT_B:
1102 case PORT_C:
1103 case PORT_D:
1104 return DP_AUX_CH_CTL(port);
1105 default:
1106 MISSING_CASE(port);
1107 return DP_AUX_CH_CTL(PORT_A);
1108 }
1109}
1110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001111static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1112 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001113{
1114 if (port == PORT_E)
1115 port = skl_porte_aux_port(dev_priv);
1116
1117 switch (port) {
1118 case PORT_A:
1119 case PORT_B:
1120 case PORT_C:
1121 case PORT_D:
1122 return DP_AUX_CH_DATA(port, index);
1123 default:
1124 MISSING_CASE(port);
1125 return DP_AUX_CH_DATA(PORT_A, index);
1126 }
1127}
1128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001129static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1130 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001131{
1132 if (INTEL_INFO(dev_priv)->gen >= 9)
1133 return skl_aux_ctl_reg(dev_priv, port);
1134 else if (HAS_PCH_SPLIT(dev_priv))
1135 return ilk_aux_ctl_reg(dev_priv, port);
1136 else
1137 return g4x_aux_ctl_reg(dev_priv, port);
1138}
1139
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1141 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001142{
1143 if (INTEL_INFO(dev_priv)->gen >= 9)
1144 return skl_aux_data_reg(dev_priv, port, index);
1145 else if (HAS_PCH_SPLIT(dev_priv))
1146 return ilk_aux_data_reg(dev_priv, port, index);
1147 else
1148 return g4x_aux_data_reg(dev_priv, port, index);
1149}
1150
1151static void intel_aux_reg_init(struct intel_dp *intel_dp)
1152{
1153 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1154 enum port port = dp_to_dig_port(intel_dp)->port;
1155 int i;
1156
1157 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1158 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1159 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1160}
1161
Jani Nikula9d1a1032014-03-14 16:51:15 +02001162static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001163intel_dp_aux_fini(struct intel_dp *intel_dp)
1164{
1165 drm_dp_aux_unregister(&intel_dp->aux);
1166 kfree(intel_dp->aux.name);
1167}
1168
1169static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001170intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001171{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001172 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001173 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1174 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001175 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001176
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001177 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001178
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001179 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1180 if (!intel_dp->aux.name)
1181 return -ENOMEM;
1182
Jani Nikula9d1a1032014-03-14 16:51:15 +02001183 intel_dp->aux.dev = dev->dev;
1184 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001185
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001186 DRM_DEBUG_KMS("registering %s bus for %s\n",
1187 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001188 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001189
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001190 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001191 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001192 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001193 intel_dp->aux.name, ret);
1194 kfree(intel_dp->aux.name);
1195 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001196 }
David Flynn8316f332010-12-08 16:10:21 +00001197
Jani Nikula0b998362014-03-14 16:51:17 +02001198 ret = sysfs_create_link(&connector->base.kdev->kobj,
1199 &intel_dp->aux.ddc.dev.kobj,
1200 intel_dp->aux.ddc.dev.kobj.name);
1201 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001202 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1203 intel_dp->aux.name, ret);
1204 intel_dp_aux_fini(intel_dp);
1205 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001206 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001207
1208 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001209}
1210
Imre Deak80f65de2014-02-11 17:12:49 +02001211static void
1212intel_dp_connector_unregister(struct intel_connector *intel_connector)
1213{
1214 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1215
Dave Airlie0e32b392014-05-02 14:02:48 +10001216 if (!intel_connector->mst_port)
1217 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1218 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001219 intel_connector_unregister(intel_connector);
1220}
1221
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001222static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001223skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001224{
1225 u32 ctrl1;
1226
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001227 memset(&pipe_config->dpll_hw_state, 0,
1228 sizeof(pipe_config->dpll_hw_state));
1229
Damien Lespiau5416d872014-11-14 17:24:33 +00001230 pipe_config->ddi_pll_sel = SKL_DPLL0;
1231 pipe_config->dpll_hw_state.cfgcr1 = 0;
1232 pipe_config->dpll_hw_state.cfgcr2 = 0;
1233
1234 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001235 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301236 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001237 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001238 SKL_DPLL0);
1239 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301240 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001241 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001242 SKL_DPLL0);
1243 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301244 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001245 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001246 SKL_DPLL0);
1247 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301248 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001249 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301250 SKL_DPLL0);
1251 break;
1252 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1253 results in CDCLK change. Need to handle the change of CDCLK by
1254 disabling pipes and re-enabling them */
1255 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001256 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301257 SKL_DPLL0);
1258 break;
1259 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001260 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301261 SKL_DPLL0);
1262 break;
1263
Damien Lespiau5416d872014-11-14 17:24:33 +00001264 }
1265 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1266}
1267
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001268void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001269hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001270{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001271 memset(&pipe_config->dpll_hw_state, 0,
1272 sizeof(pipe_config->dpll_hw_state));
1273
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001274 switch (pipe_config->port_clock / 2) {
1275 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001276 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1277 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001278 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001279 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1280 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001281 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001282 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1283 break;
1284 }
1285}
1286
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301287static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001288intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301289{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001290 if (intel_dp->num_sink_rates) {
1291 *sink_rates = intel_dp->sink_rates;
1292 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301293 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001294
1295 *sink_rates = default_rates;
1296
1297 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301298}
1299
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001300bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301301{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001302 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1303 struct drm_device *dev = dig_port->base.base.dev;
1304
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301305 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001306 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301307 return false;
1308
1309 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1310 (INTEL_INFO(dev)->gen >= 9))
1311 return true;
1312 else
1313 return false;
1314}
1315
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301316static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001317intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301318{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001319 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1320 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301321 int size;
1322
Sonika Jindal64987fc2015-05-26 17:50:13 +05301323 if (IS_BROXTON(dev)) {
1324 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301325 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001326 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301327 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301328 size = ARRAY_SIZE(skl_rates);
1329 } else {
1330 *source_rates = default_rates;
1331 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301332 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001333
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301334 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001335 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301336 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001337
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301338 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301339}
1340
Daniel Vetter0e503382014-07-04 11:26:04 -03001341static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001342intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001343 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001344{
1345 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001346 const struct dp_link_dpll *divisor = NULL;
1347 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001348
1349 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001350 divisor = gen4_dpll;
1351 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001352 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001353 divisor = pch_dpll;
1354 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001355 } else if (IS_CHERRYVIEW(dev)) {
1356 divisor = chv_dpll;
1357 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001358 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001359 divisor = vlv_dpll;
1360 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001361 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001362
1363 if (divisor && count) {
1364 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001365 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001366 pipe_config->dpll = divisor[i].dpll;
1367 pipe_config->clock_set = true;
1368 break;
1369 }
1370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001371 }
1372}
1373
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001374static int intersect_rates(const int *source_rates, int source_len,
1375 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001376 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301377{
1378 int i = 0, j = 0, k = 0;
1379
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301380 while (i < source_len && j < sink_len) {
1381 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001382 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1383 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001384 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301385 ++k;
1386 ++i;
1387 ++j;
1388 } else if (source_rates[i] < sink_rates[j]) {
1389 ++i;
1390 } else {
1391 ++j;
1392 }
1393 }
1394 return k;
1395}
1396
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001397static int intel_dp_common_rates(struct intel_dp *intel_dp,
1398 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001399{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001400 const int *source_rates, *sink_rates;
1401 int source_len, sink_len;
1402
1403 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001404 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001405
1406 return intersect_rates(source_rates, source_len,
1407 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001408 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001409}
1410
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001411static void snprintf_int_array(char *str, size_t len,
1412 const int *array, int nelem)
1413{
1414 int i;
1415
1416 str[0] = '\0';
1417
1418 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001419 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001420 if (r >= len)
1421 return;
1422 str += r;
1423 len -= r;
1424 }
1425}
1426
1427static void intel_dp_print_rates(struct intel_dp *intel_dp)
1428{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001429 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001430 int source_len, sink_len, common_len;
1431 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001432 char str[128]; /* FIXME: too big for stack? */
1433
1434 if ((drm_debug & DRM_UT_KMS) == 0)
1435 return;
1436
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001437 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001438 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1439 DRM_DEBUG_KMS("source rates: %s\n", str);
1440
1441 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1442 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1443 DRM_DEBUG_KMS("sink rates: %s\n", str);
1444
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001445 common_len = intel_dp_common_rates(intel_dp, common_rates);
1446 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1447 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001448}
1449
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001450static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301451{
1452 int i = 0;
1453
1454 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1455 if (find == rates[i])
1456 break;
1457
1458 return i;
1459}
1460
Ville Syrjälä50fec212015-03-12 17:10:34 +02001461int
1462intel_dp_max_link_rate(struct intel_dp *intel_dp)
1463{
1464 int rates[DP_MAX_SUPPORTED_RATES] = {};
1465 int len;
1466
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001467 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001468 if (WARN_ON(len <= 0))
1469 return 162000;
1470
1471 return rates[rate_to_index(0, rates) - 1];
1472}
1473
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001474int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1475{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001476 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001477}
1478
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001479void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1480 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001481{
1482 if (intel_dp->num_sink_rates) {
1483 *link_bw = 0;
1484 *rate_select =
1485 intel_dp_rate_select(intel_dp, port_clock);
1486 } else {
1487 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1488 *rate_select = 0;
1489 }
1490}
1491
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001492bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001493intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001494 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001495{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001496 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001497 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001498 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001499 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001500 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001501 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001502 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001503 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001504 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001505 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001506 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001507 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301508 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001509 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001510 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001511 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1512 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001513 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301514
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001515 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301516
1517 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001518 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301519
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001520 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521
Imre Deakbc7d38a2013-05-16 14:40:36 +03001522 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001523 pipe_config->has_pch_encoder = true;
1524
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001525 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001526 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001527 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001528
Jani Nikuladd06f902012-10-19 14:51:50 +03001529 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1530 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1531 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001532
1533 if (INTEL_INFO(dev)->gen >= 9) {
1534 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001535 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001536 if (ret)
1537 return ret;
1538 }
1539
Matt Roperb56676272015-11-04 09:05:27 -08001540 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001541 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1542 intel_connector->panel.fitting_mode);
1543 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001544 intel_pch_panel_fitting(intel_crtc, pipe_config,
1545 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001546 }
1547
Daniel Vettercb1793c2012-06-04 18:39:21 +02001548 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001549 return false;
1550
Daniel Vetter083f9562012-04-20 20:23:49 +02001551 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301552 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001553 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001554 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001555
Daniel Vetter36008362013-03-27 00:44:59 +01001556 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1557 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001558 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001559 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301560
1561 /* Get bpp from vbt only for panels that dont have bpp in edid */
1562 if (intel_connector->base.display_info.bpc == 0 &&
1563 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001564 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1565 dev_priv->vbt.edp_bpp);
1566 bpp = dev_priv->vbt.edp_bpp;
1567 }
1568
Jani Nikula344c5bb2014-09-09 11:25:13 +03001569 /*
1570 * Use the maximum clock and number of lanes the eDP panel
1571 * advertizes being capable of. The panels are generally
1572 * designed to support only a single clock and lane
1573 * configuration, and typically these values correspond to the
1574 * native resolution of the panel.
1575 */
1576 min_lane_count = max_lane_count;
1577 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001578 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001579
Daniel Vetter36008362013-03-27 00:44:59 +01001580 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001581 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1582 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001583
Dave Airliec6930992014-07-14 11:04:39 +10001584 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301585 for (lane_count = min_lane_count;
1586 lane_count <= max_lane_count;
1587 lane_count <<= 1) {
1588
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001589 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001590 link_avail = intel_dp_max_data_rate(link_clock,
1591 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001592
Daniel Vetter36008362013-03-27 00:44:59 +01001593 if (mode_rate <= link_avail) {
1594 goto found;
1595 }
1596 }
1597 }
1598 }
1599
1600 return false;
1601
1602found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001603 if (intel_dp->color_range_auto) {
1604 /*
1605 * See:
1606 * CEA-861-E - 5.1 Default Encoding Parameters
1607 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1608 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001609 pipe_config->limited_color_range =
1610 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1611 } else {
1612 pipe_config->limited_color_range =
1613 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001614 }
1615
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001616 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301617
Daniel Vetter657445f2013-05-04 10:09:18 +02001618 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001619 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001620
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001621 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1622 &link_bw, &rate_select);
1623
1624 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1625 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001626 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001627 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1628 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001629
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001630 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001631 adjusted_mode->crtc_clock,
1632 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001633 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001634
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301635 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301636 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001637 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301638 intel_link_compute_m_n(bpp, lane_count,
1639 intel_connector->panel.downclock_mode->clock,
1640 pipe_config->port_clock,
1641 &pipe_config->dp_m2_n2);
1642 }
1643
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001644 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001645 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301646 else if (IS_BROXTON(dev))
1647 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001648 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001649 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001650 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001651 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001652
Daniel Vetter36008362013-03-27 00:44:59 +01001653 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001654}
1655
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001656void intel_dp_set_link_params(struct intel_dp *intel_dp,
1657 const struct intel_crtc_state *pipe_config)
1658{
1659 intel_dp->link_rate = pipe_config->port_clock;
1660 intel_dp->lane_count = pipe_config->lane_count;
1661}
1662
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001663static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001664{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001665 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001666 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001667 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001668 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001669 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001670 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001671
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001672 intel_dp_set_link_params(intel_dp, crtc->config);
1673
Keith Packard417e8222011-11-01 19:54:11 -07001674 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001675 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001676 *
1677 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001678 * SNB CPU
1679 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001680 * CPT PCH
1681 *
1682 * IBX PCH and CPU are the same for almost everything,
1683 * except that the CPU DP PLL is configured in this
1684 * register
1685 *
1686 * CPT PCH is quite different, having many bits moved
1687 * to the TRANS_DP_CTL register instead. That
1688 * configuration happens (oddly) in ironlake_pch_enable
1689 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001690
Keith Packard417e8222011-11-01 19:54:11 -07001691 /* Preserve the BIOS-computed detected bit. This is
1692 * supposed to be read-only.
1693 */
1694 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001695
Keith Packard417e8222011-11-01 19:54:11 -07001696 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001697 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001698 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001699
Keith Packard417e8222011-11-01 19:54:11 -07001700 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001701
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001702 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001703 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1704 intel_dp->DP |= DP_SYNC_HS_HIGH;
1705 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1706 intel_dp->DP |= DP_SYNC_VS_HIGH;
1707 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1708
Jani Nikula6aba5b62013-10-04 15:08:10 +03001709 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001710 intel_dp->DP |= DP_ENHANCED_FRAMING;
1711
Daniel Vetter7c62a162013-06-01 17:16:20 +02001712 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001713 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001714 u32 trans_dp;
1715
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001716 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001717
1718 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1719 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1720 trans_dp |= TRANS_DP_ENH_FRAMING;
1721 else
1722 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1723 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001724 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001725 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1726 crtc->config->limited_color_range)
1727 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001728
1729 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1730 intel_dp->DP |= DP_SYNC_HS_HIGH;
1731 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1732 intel_dp->DP |= DP_SYNC_VS_HIGH;
1733 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1734
Jani Nikula6aba5b62013-10-04 15:08:10 +03001735 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001736 intel_dp->DP |= DP_ENHANCED_FRAMING;
1737
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001738 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001739 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001740 else if (crtc->pipe == PIPE_B)
1741 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001742 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001743}
1744
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001745#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1746#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001747
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001748#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1749#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001750
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001751#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1752#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001753
Daniel Vetter4be73782014-01-17 14:39:48 +01001754static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001755 u32 mask,
1756 u32 value)
1757{
Paulo Zanoni30add222012-10-26 19:05:45 -02001758 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001760 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001761
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001762 lockdep_assert_held(&dev_priv->pps_mutex);
1763
Jani Nikulabf13e812013-09-06 07:40:05 +03001764 pp_stat_reg = _pp_stat_reg(intel_dp);
1765 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001766
1767 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001768 mask, value,
1769 I915_READ(pp_stat_reg),
1770 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001771
Jesse Barnes453c5422013-03-28 09:55:41 -07001772 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001773 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001774 I915_READ(pp_stat_reg),
1775 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001776 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001777
1778 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001779}
1780
Daniel Vetter4be73782014-01-17 14:39:48 +01001781static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001782{
1783 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001784 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001785}
1786
Daniel Vetter4be73782014-01-17 14:39:48 +01001787static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001788{
Keith Packardbd943152011-09-18 23:09:52 -07001789 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001790 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001791}
Keith Packardbd943152011-09-18 23:09:52 -07001792
Daniel Vetter4be73782014-01-17 14:39:48 +01001793static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001794{
1795 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001796
1797 /* When we disable the VDD override bit last we have to do the manual
1798 * wait. */
1799 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1800 intel_dp->panel_power_cycle_delay);
1801
Daniel Vetter4be73782014-01-17 14:39:48 +01001802 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001803}
Keith Packardbd943152011-09-18 23:09:52 -07001804
Daniel Vetter4be73782014-01-17 14:39:48 +01001805static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001806{
1807 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1808 intel_dp->backlight_on_delay);
1809}
1810
Daniel Vetter4be73782014-01-17 14:39:48 +01001811static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001812{
1813 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1814 intel_dp->backlight_off_delay);
1815}
Keith Packard99ea7122011-11-01 19:57:50 -07001816
Keith Packard832dd3c2011-11-01 19:34:06 -07001817/* Read the current pp_control value, unlocking the register if it
1818 * is locked
1819 */
1820
Jesse Barnes453c5422013-03-28 09:55:41 -07001821static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001822{
Jesse Barnes453c5422013-03-28 09:55:41 -07001823 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1824 struct drm_i915_private *dev_priv = dev->dev_private;
1825 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001826
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001827 lockdep_assert_held(&dev_priv->pps_mutex);
1828
Jani Nikulabf13e812013-09-06 07:40:05 +03001829 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301830 if (!IS_BROXTON(dev)) {
1831 control &= ~PANEL_UNLOCK_MASK;
1832 control |= PANEL_UNLOCK_REGS;
1833 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001834 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001835}
1836
Ville Syrjälä951468f2014-09-04 14:55:31 +03001837/*
1838 * Must be paired with edp_panel_vdd_off().
1839 * Must hold pps_mutex around the whole on/off sequence.
1840 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1841 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001842static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001843{
Paulo Zanoni30add222012-10-26 19:05:45 -02001844 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001845 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1846 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001847 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001848 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001849 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001850 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001851 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001852
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001853 lockdep_assert_held(&dev_priv->pps_mutex);
1854
Keith Packard97af61f572011-09-28 16:23:51 -07001855 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001856 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001857
Egbert Eich2c623c12014-11-25 12:54:57 +01001858 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001859 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001860
Daniel Vetter4be73782014-01-17 14:39:48 +01001861 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001862 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001863
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001864 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001865 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001866
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001867 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1868 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001869
Daniel Vetter4be73782014-01-17 14:39:48 +01001870 if (!edp_have_panel_power(intel_dp))
1871 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001872
Jesse Barnes453c5422013-03-28 09:55:41 -07001873 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001874 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001875
Jani Nikulabf13e812013-09-06 07:40:05 +03001876 pp_stat_reg = _pp_stat_reg(intel_dp);
1877 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001878
1879 I915_WRITE(pp_ctrl_reg, pp);
1880 POSTING_READ(pp_ctrl_reg);
1881 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1882 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001883 /*
1884 * If the panel wasn't on, delay before accessing aux channel
1885 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001886 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001887 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1888 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001889 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001890 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001891
1892 return need_to_disable;
1893}
1894
Ville Syrjälä951468f2014-09-04 14:55:31 +03001895/*
1896 * Must be paired with intel_edp_panel_vdd_off() or
1897 * intel_edp_panel_off().
1898 * Nested calls to these functions are not allowed since
1899 * we drop the lock. Caller must use some higher level
1900 * locking to prevent nested calls from other threads.
1901 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001902void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001903{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001904 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001905
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001906 if (!is_edp(intel_dp))
1907 return;
1908
Ville Syrjälä773538e82014-09-04 14:54:56 +03001909 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001910 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001911 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001912
Rob Clarke2c719b2014-12-15 13:56:32 -05001913 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001914 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001915}
1916
Daniel Vetter4be73782014-01-17 14:39:48 +01001917static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001918{
Paulo Zanoni30add222012-10-26 19:05:45 -02001919 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001920 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001921 struct intel_digital_port *intel_dig_port =
1922 dp_to_dig_port(intel_dp);
1923 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1924 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001925 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001926 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001927
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001928 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001929
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001930 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001931
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001932 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001933 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001934
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001935 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1936 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001937
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001938 pp = ironlake_get_pp_control(intel_dp);
1939 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001940
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001941 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1942 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001943
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001944 I915_WRITE(pp_ctrl_reg, pp);
1945 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001946
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001947 /* Make sure sequencer is idle before allowing subsequent activity */
1948 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1949 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001950
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001951 if ((pp & POWER_TARGET_ON) == 0)
1952 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001953
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001954 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001955 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001956}
1957
Daniel Vetter4be73782014-01-17 14:39:48 +01001958static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001959{
1960 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1961 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001962
Ville Syrjälä773538e82014-09-04 14:54:56 +03001963 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001964 if (!intel_dp->want_panel_vdd)
1965 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001966 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001967}
1968
Imre Deakaba86892014-07-30 15:57:31 +03001969static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1970{
1971 unsigned long delay;
1972
1973 /*
1974 * Queue the timer to fire a long time from now (relative to the power
1975 * down delay) to keep the panel power up across a sequence of
1976 * operations.
1977 */
1978 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1979 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1980}
1981
Ville Syrjälä951468f2014-09-04 14:55:31 +03001982/*
1983 * Must be paired with edp_panel_vdd_on().
1984 * Must hold pps_mutex around the whole on/off sequence.
1985 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1986 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001987static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001988{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001989 struct drm_i915_private *dev_priv =
1990 intel_dp_to_dev(intel_dp)->dev_private;
1991
1992 lockdep_assert_held(&dev_priv->pps_mutex);
1993
Keith Packard97af61f572011-09-28 16:23:51 -07001994 if (!is_edp(intel_dp))
1995 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001996
Rob Clarke2c719b2014-12-15 13:56:32 -05001997 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001998 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001999
Keith Packardbd943152011-09-18 23:09:52 -07002000 intel_dp->want_panel_vdd = false;
2001
Imre Deakaba86892014-07-30 15:57:31 +03002002 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002003 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002004 else
2005 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002006}
2007
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002008static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002009{
Paulo Zanoni30add222012-10-26 19:05:45 -02002010 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002011 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002012 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002013 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002014
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002015 lockdep_assert_held(&dev_priv->pps_mutex);
2016
Keith Packard97af61f572011-09-28 16:23:51 -07002017 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002018 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002019
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002020 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2021 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002022
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002023 if (WARN(edp_have_panel_power(intel_dp),
2024 "eDP port %c panel power already on\n",
2025 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002026 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002027
Daniel Vetter4be73782014-01-17 14:39:48 +01002028 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002029
Jani Nikulabf13e812013-09-06 07:40:05 +03002030 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002031 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002032 if (IS_GEN5(dev)) {
2033 /* ILK workaround: disable reset around power sequence */
2034 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002035 I915_WRITE(pp_ctrl_reg, pp);
2036 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002037 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002038
Keith Packard1c0ae802011-09-19 13:59:29 -07002039 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002040 if (!IS_GEN5(dev))
2041 pp |= PANEL_POWER_RESET;
2042
Jesse Barnes453c5422013-03-28 09:55:41 -07002043 I915_WRITE(pp_ctrl_reg, pp);
2044 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002045
Daniel Vetter4be73782014-01-17 14:39:48 +01002046 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002047 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002048
Keith Packard05ce1a42011-09-29 16:33:01 -07002049 if (IS_GEN5(dev)) {
2050 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002051 I915_WRITE(pp_ctrl_reg, pp);
2052 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002053 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002054}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002055
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002056void intel_edp_panel_on(struct intel_dp *intel_dp)
2057{
2058 if (!is_edp(intel_dp))
2059 return;
2060
2061 pps_lock(intel_dp);
2062 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002063 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002064}
2065
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002066
2067static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002068{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002069 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2070 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002071 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002072 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002073 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002074 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002075 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002076
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002077 lockdep_assert_held(&dev_priv->pps_mutex);
2078
Keith Packard97af61f572011-09-28 16:23:51 -07002079 if (!is_edp(intel_dp))
2080 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002081
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002082 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2083 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002084
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002085 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2086 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002087
Jesse Barnes453c5422013-03-28 09:55:41 -07002088 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002089 /* We need to switch off panel power _and_ force vdd, for otherwise some
2090 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002091 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2092 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002093
Jani Nikulabf13e812013-09-06 07:40:05 +03002094 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002095
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002096 intel_dp->want_panel_vdd = false;
2097
Jesse Barnes453c5422013-03-28 09:55:41 -07002098 I915_WRITE(pp_ctrl_reg, pp);
2099 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002100
Paulo Zanonidce56b32013-12-19 14:29:40 -02002101 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002102 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002103
2104 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002105 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002106 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002107}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002108
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002109void intel_edp_panel_off(struct intel_dp *intel_dp)
2110{
2111 if (!is_edp(intel_dp))
2112 return;
2113
2114 pps_lock(intel_dp);
2115 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002116 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002117}
2118
Jani Nikula1250d102014-08-12 17:11:39 +03002119/* Enable backlight in the panel power control. */
2120static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002121{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2123 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002124 struct drm_i915_private *dev_priv = dev->dev_private;
2125 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002126 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002127
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002128 /*
2129 * If we enable the backlight right away following a panel power
2130 * on, we may see slight flicker as the panel syncs with the eDP
2131 * link. So delay a bit to make sure the image is solid before
2132 * allowing it to appear.
2133 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002134 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002135
Ville Syrjälä773538e82014-09-04 14:54:56 +03002136 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002137
Jesse Barnes453c5422013-03-28 09:55:41 -07002138 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002139 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002140
Jani Nikulabf13e812013-09-06 07:40:05 +03002141 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002142
2143 I915_WRITE(pp_ctrl_reg, pp);
2144 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002145
Ville Syrjälä773538e82014-09-04 14:54:56 +03002146 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002147}
2148
Jani Nikula1250d102014-08-12 17:11:39 +03002149/* Enable backlight PWM and backlight PP control. */
2150void intel_edp_backlight_on(struct intel_dp *intel_dp)
2151{
2152 if (!is_edp(intel_dp))
2153 return;
2154
2155 DRM_DEBUG_KMS("\n");
2156
2157 intel_panel_enable_backlight(intel_dp->attached_connector);
2158 _intel_edp_backlight_on(intel_dp);
2159}
2160
2161/* Disable backlight in the panel power control. */
2162static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002163{
Paulo Zanoni30add222012-10-26 19:05:45 -02002164 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002167 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002168
Keith Packardf01eca22011-09-28 16:48:10 -07002169 if (!is_edp(intel_dp))
2170 return;
2171
Ville Syrjälä773538e82014-09-04 14:54:56 +03002172 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002173
Jesse Barnes453c5422013-03-28 09:55:41 -07002174 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002175 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002176
Jani Nikulabf13e812013-09-06 07:40:05 +03002177 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002178
2179 I915_WRITE(pp_ctrl_reg, pp);
2180 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002181
Ville Syrjälä773538e82014-09-04 14:54:56 +03002182 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002183
Paulo Zanonidce56b32013-12-19 14:29:40 -02002184 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002185 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002186}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002187
Jani Nikula1250d102014-08-12 17:11:39 +03002188/* Disable backlight PP control and backlight PWM. */
2189void intel_edp_backlight_off(struct intel_dp *intel_dp)
2190{
2191 if (!is_edp(intel_dp))
2192 return;
2193
2194 DRM_DEBUG_KMS("\n");
2195
2196 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002197 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002198}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002199
Jani Nikula73580fb72014-08-12 17:11:41 +03002200/*
2201 * Hook for controlling the panel power control backlight through the bl_power
2202 * sysfs attribute. Take care to handle multiple calls.
2203 */
2204static void intel_edp_backlight_power(struct intel_connector *connector,
2205 bool enable)
2206{
2207 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002208 bool is_enabled;
2209
Ville Syrjälä773538e82014-09-04 14:54:56 +03002210 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002211 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002212 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002213
2214 if (is_enabled == enable)
2215 return;
2216
Jani Nikula23ba9372014-08-27 14:08:43 +03002217 DRM_DEBUG_KMS("panel power control backlight %s\n",
2218 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002219
2220 if (enable)
2221 _intel_edp_backlight_on(intel_dp);
2222 else
2223 _intel_edp_backlight_off(intel_dp);
2224}
2225
Ville Syrjälä64e10772015-10-29 21:26:01 +02002226static const char *state_string(bool enabled)
2227{
2228 return enabled ? "on" : "off";
2229}
2230
2231static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2232{
2233 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2234 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2235 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2236
2237 I915_STATE_WARN(cur_state != state,
2238 "DP port %c state assertion failure (expected %s, current %s)\n",
2239 port_name(dig_port->port),
2240 state_string(state), state_string(cur_state));
2241}
2242#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2243
2244static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2245{
2246 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2247
2248 I915_STATE_WARN(cur_state != state,
2249 "eDP PLL state assertion failure (expected %s, current %s)\n",
2250 state_string(state), state_string(cur_state));
2251}
2252#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2253#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2254
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002255static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002256{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002257 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002258 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2259 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002260
Ville Syrjälä64e10772015-10-29 21:26:01 +02002261 assert_pipe_disabled(dev_priv, crtc->pipe);
2262 assert_dp_port_disabled(intel_dp);
2263 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002264
Ville Syrjäläabfce942015-10-29 21:26:03 +02002265 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2266 crtc->config->port_clock);
2267
2268 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2269
2270 if (crtc->config->port_clock == 162000)
2271 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2272 else
2273 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2274
2275 I915_WRITE(DP_A, intel_dp->DP);
2276 POSTING_READ(DP_A);
2277 udelay(500);
2278
Daniel Vetter07679352012-09-06 22:15:42 +02002279 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002280
Daniel Vetter07679352012-09-06 22:15:42 +02002281 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002282 POSTING_READ(DP_A);
2283 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002284}
2285
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002286static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002287{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002289 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2290 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002291
Ville Syrjälä64e10772015-10-29 21:26:01 +02002292 assert_pipe_disabled(dev_priv, crtc->pipe);
2293 assert_dp_port_disabled(intel_dp);
2294 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002295
Ville Syrjäläabfce942015-10-29 21:26:03 +02002296 DRM_DEBUG_KMS("disabling eDP PLL\n");
2297
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002298 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002299
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002300 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002301 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002302 udelay(200);
2303}
2304
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002305/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002306void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002307{
2308 int ret, i;
2309
2310 /* Should have a valid DPCD by this point */
2311 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2312 return;
2313
2314 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002315 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2316 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002317 } else {
2318 /*
2319 * When turning on, we need to retry for 1ms to give the sink
2320 * time to wake up.
2321 */
2322 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002323 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2324 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002325 if (ret == 1)
2326 break;
2327 msleep(1);
2328 }
2329 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002330
2331 if (ret != 1)
2332 DRM_DEBUG_KMS("failed to %s sink power state\n",
2333 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002334}
2335
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002336static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2337 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002338{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002339 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002340 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002341 struct drm_device *dev = encoder->base.dev;
2342 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002343 enum intel_display_power_domain power_domain;
2344 u32 tmp;
2345
2346 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002347 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002348 return false;
2349
2350 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002351
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002352 if (!(tmp & DP_PORT_EN))
2353 return false;
2354
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002355 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002356 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002357 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002358 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002359
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002360 for_each_pipe(dev_priv, p) {
2361 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2362 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2363 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002364 return true;
2365 }
2366 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002367
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002368 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002369 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002370 } else if (IS_CHERRYVIEW(dev)) {
2371 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2372 } else {
2373 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002374 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002375
2376 return true;
2377}
2378
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002379static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002380 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002381{
2382 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002383 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002384 struct drm_device *dev = encoder->base.dev;
2385 struct drm_i915_private *dev_priv = dev->dev_private;
2386 enum port port = dp_to_dig_port(intel_dp)->port;
2387 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002388 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002389
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002390 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002391
2392 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002393
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002394 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002395 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2396
2397 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002398 flags |= DRM_MODE_FLAG_PHSYNC;
2399 else
2400 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002401
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002402 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002403 flags |= DRM_MODE_FLAG_PVSYNC;
2404 else
2405 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002406 } else {
2407 if (tmp & DP_SYNC_HS_HIGH)
2408 flags |= DRM_MODE_FLAG_PHSYNC;
2409 else
2410 flags |= DRM_MODE_FLAG_NHSYNC;
2411
2412 if (tmp & DP_SYNC_VS_HIGH)
2413 flags |= DRM_MODE_FLAG_PVSYNC;
2414 else
2415 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002416 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002417
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002418 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002419
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002420 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2421 tmp & DP_COLOR_RANGE_16_235)
2422 pipe_config->limited_color_range = true;
2423
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002424 pipe_config->has_dp_encoder = true;
2425
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002426 pipe_config->lane_count =
2427 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2428
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002429 intel_dp_get_m_n(crtc, pipe_config);
2430
Ville Syrjälä18442d02013-09-13 16:00:08 +03002431 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002432 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002433 pipe_config->port_clock = 162000;
2434 else
2435 pipe_config->port_clock = 270000;
2436 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002437
2438 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2439 &pipe_config->dp_m_n);
2440
2441 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2442 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2443
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002444 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002445
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002446 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2447 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2448 /*
2449 * This is a big fat ugly hack.
2450 *
2451 * Some machines in UEFI boot mode provide us a VBT that has 18
2452 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2453 * unknown we fail to light up. Yet the same BIOS boots up with
2454 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2455 * max, not what it tells us to use.
2456 *
2457 * Note: This will still be broken if the eDP panel is not lit
2458 * up by the BIOS, and thus we can't get the mode at module
2459 * load.
2460 */
2461 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2462 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2463 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2464 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002465}
2466
Daniel Vettere8cb4552012-07-01 13:05:48 +02002467static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002468{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002469 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002470 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002471 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2472
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002473 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002474 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002475
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002476 if (HAS_PSR(dev) && !HAS_DDI(dev))
2477 intel_psr_disable(intel_dp);
2478
Daniel Vetter6cb49832012-05-20 17:14:50 +02002479 /* Make sure the panel is off before trying to change the mode. But also
2480 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002481 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002482 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002483 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002484 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002485
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002486 /* disable the port before the pipe on g4x */
2487 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002488 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002489}
2490
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002491static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002492{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002493 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002494 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002495
Ville Syrjälä49277c32014-03-31 18:21:26 +03002496 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002497
2498 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002499 if (port == PORT_A)
2500 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002501}
2502
2503static void vlv_post_disable_dp(struct intel_encoder *encoder)
2504{
2505 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2506
2507 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002508}
2509
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002510static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2511 bool reset)
2512{
2513 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2514 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2515 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2516 enum pipe pipe = crtc->pipe;
2517 uint32_t val;
2518
2519 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2520 if (reset)
2521 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2522 else
2523 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2524 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2525
2526 if (crtc->config->lane_count > 2) {
2527 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2528 if (reset)
2529 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2530 else
2531 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2532 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2533 }
2534
2535 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2536 val |= CHV_PCS_REQ_SOFTRESET_EN;
2537 if (reset)
2538 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2539 else
2540 val |= DPIO_PCS_CLK_SOFT_RESET;
2541 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2542
2543 if (crtc->config->lane_count > 2) {
2544 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2545 val |= CHV_PCS_REQ_SOFTRESET_EN;
2546 if (reset)
2547 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2548 else
2549 val |= DPIO_PCS_CLK_SOFT_RESET;
2550 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2551 }
2552}
2553
Ville Syrjälä580d3812014-04-09 13:29:00 +03002554static void chv_post_disable_dp(struct intel_encoder *encoder)
2555{
2556 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002557 struct drm_device *dev = encoder->base.dev;
2558 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002559
2560 intel_dp_link_down(intel_dp);
2561
Ville Syrjäläa5805162015-05-26 20:42:30 +03002562 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002563
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002564 /* Assert data lane reset */
2565 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002566
Ville Syrjäläa5805162015-05-26 20:42:30 +03002567 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002568}
2569
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002570static void
2571_intel_dp_set_link_train(struct intel_dp *intel_dp,
2572 uint32_t *DP,
2573 uint8_t dp_train_pat)
2574{
2575 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2576 struct drm_device *dev = intel_dig_port->base.base.dev;
2577 struct drm_i915_private *dev_priv = dev->dev_private;
2578 enum port port = intel_dig_port->port;
2579
2580 if (HAS_DDI(dev)) {
2581 uint32_t temp = I915_READ(DP_TP_CTL(port));
2582
2583 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2584 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2585 else
2586 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2587
2588 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2589 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2590 case DP_TRAINING_PATTERN_DISABLE:
2591 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2592
2593 break;
2594 case DP_TRAINING_PATTERN_1:
2595 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2596 break;
2597 case DP_TRAINING_PATTERN_2:
2598 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2599 break;
2600 case DP_TRAINING_PATTERN_3:
2601 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2602 break;
2603 }
2604 I915_WRITE(DP_TP_CTL(port), temp);
2605
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002606 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2607 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002608 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2609
2610 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2611 case DP_TRAINING_PATTERN_DISABLE:
2612 *DP |= DP_LINK_TRAIN_OFF_CPT;
2613 break;
2614 case DP_TRAINING_PATTERN_1:
2615 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2616 break;
2617 case DP_TRAINING_PATTERN_2:
2618 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2619 break;
2620 case DP_TRAINING_PATTERN_3:
2621 DRM_ERROR("DP training pattern 3 not supported\n");
2622 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2623 break;
2624 }
2625
2626 } else {
2627 if (IS_CHERRYVIEW(dev))
2628 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2629 else
2630 *DP &= ~DP_LINK_TRAIN_MASK;
2631
2632 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2633 case DP_TRAINING_PATTERN_DISABLE:
2634 *DP |= DP_LINK_TRAIN_OFF;
2635 break;
2636 case DP_TRAINING_PATTERN_1:
2637 *DP |= DP_LINK_TRAIN_PAT_1;
2638 break;
2639 case DP_TRAINING_PATTERN_2:
2640 *DP |= DP_LINK_TRAIN_PAT_2;
2641 break;
2642 case DP_TRAINING_PATTERN_3:
2643 if (IS_CHERRYVIEW(dev)) {
2644 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2645 } else {
2646 DRM_ERROR("DP training pattern 3 not supported\n");
2647 *DP |= DP_LINK_TRAIN_PAT_2;
2648 }
2649 break;
2650 }
2651 }
2652}
2653
2654static void intel_dp_enable_port(struct intel_dp *intel_dp)
2655{
2656 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2657 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002658 struct intel_crtc *crtc =
2659 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002660
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002661 /* enable with pattern 1 (as per spec) */
2662 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2663 DP_TRAINING_PATTERN_1);
2664
2665 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2666 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002667
2668 /*
2669 * Magic for VLV/CHV. We _must_ first set up the register
2670 * without actually enabling the port, and then do another
2671 * write to enable the port. Otherwise link training will
2672 * fail when the power sequencer is freshly used for this port.
2673 */
2674 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002675 if (crtc->config->has_audio)
2676 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002677
2678 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2679 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002680}
2681
Daniel Vettere8cb4552012-07-01 13:05:48 +02002682static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002683{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002684 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2685 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002686 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002687 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002688 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002689 enum port port = dp_to_dig_port(intel_dp)->port;
2690 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002691
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002692 if (WARN_ON(dp_reg & DP_PORT_EN))
2693 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002694
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002695 pps_lock(intel_dp);
2696
2697 if (IS_VALLEYVIEW(dev))
2698 vlv_init_panel_power_sequencer(intel_dp);
2699
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002700 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002701
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002702 if (port == PORT_A && IS_GEN5(dev_priv)) {
2703 /*
2704 * Underrun reporting for the other pipe was disabled in
2705 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2706 * enabled, so it's now safe to re-enable underrun reporting.
2707 */
2708 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2709 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2710 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2711 }
2712
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002713 edp_panel_vdd_on(intel_dp);
2714 edp_panel_on(intel_dp);
2715 edp_panel_vdd_off(intel_dp, true);
2716
2717 pps_unlock(intel_dp);
2718
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002719 if (IS_VALLEYVIEW(dev)) {
2720 unsigned int lane_mask = 0x0;
2721
2722 if (IS_CHERRYVIEW(dev))
2723 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2724
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002725 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2726 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002727 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002728
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002729 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2730 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002731 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002733 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002734 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002735 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002736 intel_audio_codec_enable(encoder);
2737 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002738}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002739
Jani Nikulaecff4f32013-09-06 07:38:29 +03002740static void g4x_enable_dp(struct intel_encoder *encoder)
2741{
Jani Nikula828f5c62013-09-05 16:44:45 +03002742 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2743
Jani Nikulaecff4f32013-09-06 07:38:29 +03002744 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002745 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002746}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002747
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002748static void vlv_enable_dp(struct intel_encoder *encoder)
2749{
Jani Nikula828f5c62013-09-05 16:44:45 +03002750 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2751
Daniel Vetter4be73782014-01-17 14:39:48 +01002752 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002753 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002754}
2755
Jani Nikulaecff4f32013-09-06 07:38:29 +03002756static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002757{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002758 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002759 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002760 enum port port = dp_to_dig_port(intel_dp)->port;
2761 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002762
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002763 intel_dp_prepare(encoder);
2764
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002765 if (port == PORT_A && IS_GEN5(dev_priv)) {
2766 /*
2767 * We get FIFO underruns on the other pipe when
2768 * enabling the CPU eDP PLL, and when enabling CPU
2769 * eDP port. We could potentially avoid the PLL
2770 * underrun with a vblank wait just prior to enabling
2771 * the PLL, but that doesn't appear to help the port
2772 * enable case. Just sweep it all under the rug.
2773 */
2774 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2775 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2776 }
2777
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002778 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002779 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002780 ironlake_edp_pll_on(intel_dp);
2781}
2782
Ville Syrjälä83b84592014-10-16 21:29:51 +03002783static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2784{
2785 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2786 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2787 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002788 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002789
2790 edp_panel_vdd_off_sync(intel_dp);
2791
2792 /*
2793 * VLV seems to get confused when multiple power seqeuencers
2794 * have the same port selected (even if only one has power/vdd
2795 * enabled). The failure manifests as vlv_wait_port_ready() failing
2796 * CHV on the other hand doesn't seem to mind having the same port
2797 * selected in multiple power seqeuencers, but let's clear the
2798 * port select always when logically disconnecting a power sequencer
2799 * from a port.
2800 */
2801 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2802 pipe_name(pipe), port_name(intel_dig_port->port));
2803 I915_WRITE(pp_on_reg, 0);
2804 POSTING_READ(pp_on_reg);
2805
2806 intel_dp->pps_pipe = INVALID_PIPE;
2807}
2808
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002809static void vlv_steal_power_sequencer(struct drm_device *dev,
2810 enum pipe pipe)
2811{
2812 struct drm_i915_private *dev_priv = dev->dev_private;
2813 struct intel_encoder *encoder;
2814
2815 lockdep_assert_held(&dev_priv->pps_mutex);
2816
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002817 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2818 return;
2819
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002820 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2821 base.head) {
2822 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002823 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002824
2825 if (encoder->type != INTEL_OUTPUT_EDP)
2826 continue;
2827
2828 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002829 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002830
2831 if (intel_dp->pps_pipe != pipe)
2832 continue;
2833
2834 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002835 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002836
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002837 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002838 "stealing pipe %c power sequencer from active eDP port %c\n",
2839 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002840
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002841 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002842 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002843 }
2844}
2845
2846static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2847{
2848 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2849 struct intel_encoder *encoder = &intel_dig_port->base;
2850 struct drm_device *dev = encoder->base.dev;
2851 struct drm_i915_private *dev_priv = dev->dev_private;
2852 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002853
2854 lockdep_assert_held(&dev_priv->pps_mutex);
2855
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002856 if (!is_edp(intel_dp))
2857 return;
2858
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002859 if (intel_dp->pps_pipe == crtc->pipe)
2860 return;
2861
2862 /*
2863 * If another power sequencer was being used on this
2864 * port previously make sure to turn off vdd there while
2865 * we still have control of it.
2866 */
2867 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002868 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002869
2870 /*
2871 * We may be stealing the power
2872 * sequencer from another port.
2873 */
2874 vlv_steal_power_sequencer(dev, crtc->pipe);
2875
2876 /* now it's all ours */
2877 intel_dp->pps_pipe = crtc->pipe;
2878
2879 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2880 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2881
2882 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002883 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2884 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002885}
2886
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002887static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2888{
2889 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2890 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002891 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002892 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002893 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002894 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002895 int pipe = intel_crtc->pipe;
2896 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002897
Ville Syrjäläa5805162015-05-26 20:42:30 +03002898 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002899
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002900 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002901 val = 0;
2902 if (pipe)
2903 val |= (1<<21);
2904 else
2905 val &= ~(1<<21);
2906 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002907 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2908 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2909 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002910
Ville Syrjäläa5805162015-05-26 20:42:30 +03002911 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002912
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002913 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002914}
2915
Jani Nikulaecff4f32013-09-06 07:38:29 +03002916static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002917{
2918 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2919 struct drm_device *dev = encoder->base.dev;
2920 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002921 struct intel_crtc *intel_crtc =
2922 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002923 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002924 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002925
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002926 intel_dp_prepare(encoder);
2927
Jesse Barnes89b667f2013-04-18 14:51:36 -07002928 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002929 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002930 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002931 DPIO_PCS_TX_LANE2_RESET |
2932 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002933 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002934 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2935 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2936 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2937 DPIO_PCS_CLK_SOFT_RESET);
2938
2939 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002940 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2941 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2942 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002943 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002944}
2945
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002946static void chv_pre_enable_dp(struct intel_encoder *encoder)
2947{
2948 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2949 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2950 struct drm_device *dev = encoder->base.dev;
2951 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002952 struct intel_crtc *intel_crtc =
2953 to_intel_crtc(encoder->base.crtc);
2954 enum dpio_channel ch = vlv_dport_to_channel(dport);
2955 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002956 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002957 u32 val;
2958
Ville Syrjäläa5805162015-05-26 20:42:30 +03002959 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002960
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002961 /* allow hardware to manage TX FIFO reset source */
2962 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2963 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2964 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2965
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002966 if (intel_crtc->config->lane_count > 2) {
2967 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2968 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2969 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2970 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002971
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002972 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002973 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002974 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002975 if (intel_crtc->config->lane_count == 1)
2976 data = 0x0;
2977 else
2978 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002979 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2980 data << DPIO_UPAR_SHIFT);
2981 }
2982
2983 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002984 if (intel_crtc->config->port_clock > 270000)
2985 stagger = 0x18;
2986 else if (intel_crtc->config->port_clock > 135000)
2987 stagger = 0xd;
2988 else if (intel_crtc->config->port_clock > 67500)
2989 stagger = 0x7;
2990 else if (intel_crtc->config->port_clock > 33750)
2991 stagger = 0x4;
2992 else
2993 stagger = 0x2;
2994
2995 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2996 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2997 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2998
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002999 if (intel_crtc->config->lane_count > 2) {
3000 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3001 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3002 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3003 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003004
3005 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3006 DPIO_LANESTAGGER_STRAP(stagger) |
3007 DPIO_LANESTAGGER_STRAP_OVRD |
3008 DPIO_TX1_STAGGER_MASK(0x1f) |
3009 DPIO_TX1_STAGGER_MULT(6) |
3010 DPIO_TX2_STAGGER_MULT(0));
3011
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003012 if (intel_crtc->config->lane_count > 2) {
3013 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3014 DPIO_LANESTAGGER_STRAP(stagger) |
3015 DPIO_LANESTAGGER_STRAP_OVRD |
3016 DPIO_TX1_STAGGER_MASK(0x1f) |
3017 DPIO_TX1_STAGGER_MULT(7) |
3018 DPIO_TX2_STAGGER_MULT(5));
3019 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003020
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003021 /* Deassert data lane reset */
3022 chv_data_lane_soft_reset(encoder, false);
3023
Ville Syrjäläa5805162015-05-26 20:42:30 +03003024 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003025
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003026 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003027
3028 /* Second common lane will stay alive on its own now */
3029 if (dport->release_cl2_override) {
3030 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3031 dport->release_cl2_override = false;
3032 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003033}
3034
Ville Syrjälä9197c882014-04-09 13:29:05 +03003035static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3036{
3037 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3038 struct drm_device *dev = encoder->base.dev;
3039 struct drm_i915_private *dev_priv = dev->dev_private;
3040 struct intel_crtc *intel_crtc =
3041 to_intel_crtc(encoder->base.crtc);
3042 enum dpio_channel ch = vlv_dport_to_channel(dport);
3043 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003044 unsigned int lane_mask =
3045 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003046 u32 val;
3047
Ville Syrjälä625695f2014-06-28 02:04:02 +03003048 intel_dp_prepare(encoder);
3049
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003050 /*
3051 * Must trick the second common lane into life.
3052 * Otherwise we can't even access the PLL.
3053 */
3054 if (ch == DPIO_CH0 && pipe == PIPE_B)
3055 dport->release_cl2_override =
3056 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3057
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003058 chv_phy_powergate_lanes(encoder, true, lane_mask);
3059
Ville Syrjäläa5805162015-05-26 20:42:30 +03003060 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003061
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003062 /* Assert data lane reset */
3063 chv_data_lane_soft_reset(encoder, true);
3064
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003065 /* program left/right clock distribution */
3066 if (pipe != PIPE_B) {
3067 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3068 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3069 if (ch == DPIO_CH0)
3070 val |= CHV_BUFLEFTENA1_FORCE;
3071 if (ch == DPIO_CH1)
3072 val |= CHV_BUFRIGHTENA1_FORCE;
3073 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3074 } else {
3075 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3076 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3077 if (ch == DPIO_CH0)
3078 val |= CHV_BUFLEFTENA2_FORCE;
3079 if (ch == DPIO_CH1)
3080 val |= CHV_BUFRIGHTENA2_FORCE;
3081 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3082 }
3083
Ville Syrjälä9197c882014-04-09 13:29:05 +03003084 /* program clock channel usage */
3085 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3086 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3087 if (pipe != PIPE_B)
3088 val &= ~CHV_PCS_USEDCLKCHANNEL;
3089 else
3090 val |= CHV_PCS_USEDCLKCHANNEL;
3091 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3092
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003093 if (intel_crtc->config->lane_count > 2) {
3094 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3095 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3096 if (pipe != PIPE_B)
3097 val &= ~CHV_PCS_USEDCLKCHANNEL;
3098 else
3099 val |= CHV_PCS_USEDCLKCHANNEL;
3100 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3101 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003102
3103 /*
3104 * This a a bit weird since generally CL
3105 * matches the pipe, but here we need to
3106 * pick the CL based on the port.
3107 */
3108 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3109 if (pipe != PIPE_B)
3110 val &= ~CHV_CMN_USEDCLKCHANNEL;
3111 else
3112 val |= CHV_CMN_USEDCLKCHANNEL;
3113 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3114
Ville Syrjäläa5805162015-05-26 20:42:30 +03003115 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003116}
3117
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003118static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3119{
3120 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3121 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3122 u32 val;
3123
3124 mutex_lock(&dev_priv->sb_lock);
3125
3126 /* disable left/right clock distribution */
3127 if (pipe != PIPE_B) {
3128 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3129 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3130 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3131 } else {
3132 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3133 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3134 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3135 }
3136
3137 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003138
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003139 /*
3140 * Leave the power down bit cleared for at least one
3141 * lane so that chv_powergate_phy_ch() will power
3142 * on something when the channel is otherwise unused.
3143 * When the port is off and the override is removed
3144 * the lanes power down anyway, so otherwise it doesn't
3145 * really matter what the state of power down bits is
3146 * after this.
3147 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003148 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003149}
3150
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003151/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003152 * Native read with retry for link status and receiver capability reads for
3153 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003154 *
3155 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3156 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003157 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003158static ssize_t
3159intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3160 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003161{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003162 ssize_t ret;
3163 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003164
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003165 /*
3166 * Sometime we just get the same incorrect byte repeated
3167 * over the entire buffer. Doing just one throw away read
3168 * initially seems to "solve" it.
3169 */
3170 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3171
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003172 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003173 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3174 if (ret == size)
3175 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003176 msleep(1);
3177 }
3178
Jani Nikula9d1a1032014-03-14 16:51:15 +02003179 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003180}
3181
3182/*
3183 * Fetch AUX CH registers 0x202 - 0x207 which contain
3184 * link status information
3185 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003186bool
Keith Packard93f62da2011-11-01 19:45:03 -07003187intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003188{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003189 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3190 DP_LANE0_1_STATUS,
3191 link_status,
3192 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003193}
3194
Paulo Zanoni11002442014-06-13 18:45:41 -03003195/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003196uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003197intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003198{
Paulo Zanoni30add222012-10-26 19:05:45 -02003199 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303200 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003201 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003202
Vandana Kannan93147262014-11-18 15:45:29 +05303203 if (IS_BROXTON(dev))
3204 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3205 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303206 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303207 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003208 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303209 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003211 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003213 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303214 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003215 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303216 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003217}
3218
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003219uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003220intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3221{
Paulo Zanoni30add222012-10-26 19:05:45 -02003222 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003223 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003224
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003225 if (INTEL_INFO(dev)->gen >= 9) {
3226 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3228 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3229 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3230 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3231 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3232 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3234 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003235 default:
3236 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3237 }
3238 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003239 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303240 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3241 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3243 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3244 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3245 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3246 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003247 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003249 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003250 } else if (IS_VALLEYVIEW(dev)) {
3251 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3253 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3254 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3255 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3256 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3257 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3258 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003259 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303260 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003261 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003262 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003263 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303264 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3265 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3266 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3268 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003269 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303270 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003271 }
3272 } else {
3273 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3275 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3276 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3277 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3278 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3279 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003281 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303282 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003283 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003284 }
3285}
3286
Daniel Vetter5829975c2015-04-16 11:36:52 +02003287static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003288{
3289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003292 struct intel_crtc *intel_crtc =
3293 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003294 unsigned long demph_reg_value, preemph_reg_value,
3295 uniqtranscale_reg_value;
3296 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003297 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003298 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003299
3300 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303301 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003302 preemph_reg_value = 0x0004000;
3303 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303304 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003305 demph_reg_value = 0x2B405555;
3306 uniqtranscale_reg_value = 0x552AB83A;
3307 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303308 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003309 demph_reg_value = 0x2B404040;
3310 uniqtranscale_reg_value = 0x5548B83A;
3311 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003313 demph_reg_value = 0x2B245555;
3314 uniqtranscale_reg_value = 0x5560B83A;
3315 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303316 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003317 demph_reg_value = 0x2B405555;
3318 uniqtranscale_reg_value = 0x5598DA3A;
3319 break;
3320 default:
3321 return 0;
3322 }
3323 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003325 preemph_reg_value = 0x0002000;
3326 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303327 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003328 demph_reg_value = 0x2B404040;
3329 uniqtranscale_reg_value = 0x5552B83A;
3330 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303331 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003332 demph_reg_value = 0x2B404848;
3333 uniqtranscale_reg_value = 0x5580B83A;
3334 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003336 demph_reg_value = 0x2B404040;
3337 uniqtranscale_reg_value = 0x55ADDA3A;
3338 break;
3339 default:
3340 return 0;
3341 }
3342 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003344 preemph_reg_value = 0x0000000;
3345 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003347 demph_reg_value = 0x2B305555;
3348 uniqtranscale_reg_value = 0x5570B83A;
3349 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303350 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003351 demph_reg_value = 0x2B2B4040;
3352 uniqtranscale_reg_value = 0x55ADDA3A;
3353 break;
3354 default:
3355 return 0;
3356 }
3357 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303358 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003359 preemph_reg_value = 0x0006000;
3360 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003362 demph_reg_value = 0x1B405555;
3363 uniqtranscale_reg_value = 0x55ADDA3A;
3364 break;
3365 default:
3366 return 0;
3367 }
3368 break;
3369 default:
3370 return 0;
3371 }
3372
Ville Syrjäläa5805162015-05-26 20:42:30 +03003373 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003374 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3375 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3376 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003377 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003378 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3379 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3380 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3381 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003382 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003383
3384 return 0;
3385}
3386
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003387static bool chv_need_uniq_trans_scale(uint8_t train_set)
3388{
3389 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3390 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3391}
3392
Daniel Vetter5829975c2015-04-16 11:36:52 +02003393static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003394{
3395 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3398 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003399 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003400 uint8_t train_set = intel_dp->train_set[0];
3401 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003402 enum pipe pipe = intel_crtc->pipe;
3403 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003404
3405 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003407 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303408 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003409 deemph_reg_value = 128;
3410 margin_reg_value = 52;
3411 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303412 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003413 deemph_reg_value = 128;
3414 margin_reg_value = 77;
3415 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303416 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003417 deemph_reg_value = 128;
3418 margin_reg_value = 102;
3419 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303420 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003421 deemph_reg_value = 128;
3422 margin_reg_value = 154;
3423 /* FIXME extra to set for 1200 */
3424 break;
3425 default:
3426 return 0;
3427 }
3428 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003430 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303431 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003432 deemph_reg_value = 85;
3433 margin_reg_value = 78;
3434 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303435 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003436 deemph_reg_value = 85;
3437 margin_reg_value = 116;
3438 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303439 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003440 deemph_reg_value = 85;
3441 margin_reg_value = 154;
3442 break;
3443 default:
3444 return 0;
3445 }
3446 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003448 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303449 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003450 deemph_reg_value = 64;
3451 margin_reg_value = 104;
3452 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003454 deemph_reg_value = 64;
3455 margin_reg_value = 154;
3456 break;
3457 default:
3458 return 0;
3459 }
3460 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303461 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003462 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303463 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003464 deemph_reg_value = 43;
3465 margin_reg_value = 154;
3466 break;
3467 default:
3468 return 0;
3469 }
3470 break;
3471 default:
3472 return 0;
3473 }
3474
Ville Syrjäläa5805162015-05-26 20:42:30 +03003475 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003476
3477 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003478 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3479 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003480 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3481 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003482 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3483
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003484 if (intel_crtc->config->lane_count > 2) {
3485 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3486 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3487 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3488 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3489 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3490 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003491
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003492 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3493 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3494 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3495 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3496
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003497 if (intel_crtc->config->lane_count > 2) {
3498 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3499 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3500 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3501 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3502 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003503
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003504 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003505 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003506 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3507 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3508 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3509 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3510 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003511
3512 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003513 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003514 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003515
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003516 val &= ~DPIO_SWING_MARGIN000_MASK;
3517 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003518
3519 /*
3520 * Supposedly this value shouldn't matter when unique transition
3521 * scale is disabled, but in fact it does matter. Let's just
3522 * always program the same value and hope it's OK.
3523 */
3524 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3525 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3526
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003527 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3528 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003529
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003530 /*
3531 * The document said it needs to set bit 27 for ch0 and bit 26
3532 * for ch1. Might be a typo in the doc.
3533 * For now, for this unique transition scale selection, set bit
3534 * 27 for ch0 and ch1.
3535 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003536 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003537 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003538 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003539 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003540 else
3541 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3542 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003543 }
3544
3545 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003546 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3547 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3548 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3549
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003550 if (intel_crtc->config->lane_count > 2) {
3551 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3552 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3553 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3554 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003555
Ville Syrjäläa5805162015-05-26 20:42:30 +03003556 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003557
3558 return 0;
3559}
3560
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003561static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003562gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003563{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003564 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003565
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003566 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303567 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003568 default:
3569 signal_levels |= DP_VOLTAGE_0_4;
3570 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303571 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003572 signal_levels |= DP_VOLTAGE_0_6;
3573 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303574 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575 signal_levels |= DP_VOLTAGE_0_8;
3576 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303577 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578 signal_levels |= DP_VOLTAGE_1_2;
3579 break;
3580 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003581 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303582 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003583 default:
3584 signal_levels |= DP_PRE_EMPHASIS_0;
3585 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303586 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003587 signal_levels |= DP_PRE_EMPHASIS_3_5;
3588 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303589 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003590 signal_levels |= DP_PRE_EMPHASIS_6;
3591 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303592 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003593 signal_levels |= DP_PRE_EMPHASIS_9_5;
3594 break;
3595 }
3596 return signal_levels;
3597}
3598
Zhenyu Wange3421a12010-04-08 09:43:27 +08003599/* Gen6's DP voltage swing and pre-emphasis control */
3600static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003601gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003602{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003603 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3604 DP_TRAIN_PRE_EMPHASIS_MASK);
3605 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303606 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3607 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003608 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303609 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003610 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303611 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3612 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003613 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303614 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3615 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003616 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303617 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3618 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003619 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003620 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003621 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3622 "0x%x\n", signal_levels);
3623 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003624 }
3625}
3626
Keith Packard1a2eb462011-11-16 16:26:07 -08003627/* Gen7's DP voltage swing and pre-emphasis control */
3628static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003629gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003630{
3631 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3632 DP_TRAIN_PRE_EMPHASIS_MASK);
3633 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303634 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003635 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303636 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003637 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303638 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003639 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3640
Sonika Jindalbd600182014-08-08 16:23:41 +05303641 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003642 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303643 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003644 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3645
Sonika Jindalbd600182014-08-08 16:23:41 +05303646 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003647 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303648 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003649 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3650
3651 default:
3652 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3653 "0x%x\n", signal_levels);
3654 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3655 }
3656}
3657
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003658void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003659intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003660{
3661 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003662 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003663 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003664 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003665 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003666 uint8_t train_set = intel_dp->train_set[0];
3667
David Weinehallf8896f52015-06-25 11:11:03 +03003668 if (HAS_DDI(dev)) {
3669 signal_levels = ddi_signal_levels(intel_dp);
3670
3671 if (IS_BROXTON(dev))
3672 signal_levels = 0;
3673 else
3674 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003675 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003676 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003677 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003678 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003679 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003680 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003681 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003682 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003683 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003684 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3685 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003686 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003687 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3688 }
3689
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303690 if (mask)
3691 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3692
3693 DRM_DEBUG_KMS("Using vswing level %d\n",
3694 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3695 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3696 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3697 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003698
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003699 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003700
3701 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3702 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003703}
3704
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003705void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003706intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3707 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003708{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003710 struct drm_i915_private *dev_priv =
3711 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003712
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003713 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003714
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003715 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003716 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003717}
3718
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003719void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003720{
3721 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3722 struct drm_device *dev = intel_dig_port->base.base.dev;
3723 struct drm_i915_private *dev_priv = dev->dev_private;
3724 enum port port = intel_dig_port->port;
3725 uint32_t val;
3726
3727 if (!HAS_DDI(dev))
3728 return;
3729
3730 val = I915_READ(DP_TP_CTL(port));
3731 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3732 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3733 I915_WRITE(DP_TP_CTL(port), val);
3734
3735 /*
3736 * On PORT_A we can have only eDP in SST mode. There the only reason
3737 * we need to set idle transmission mode is to work around a HW issue
3738 * where we enable the pipe while not in idle link-training mode.
3739 * In this case there is requirement to wait for a minimum number of
3740 * idle patterns to be sent.
3741 */
3742 if (port == PORT_A)
3743 return;
3744
3745 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3746 1))
3747 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3748}
3749
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003750static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003751intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003752{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003753 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003754 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003755 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003756 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003757 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003758 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003759
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003760 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003761 return;
3762
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003763 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003764 return;
3765
Zhao Yakui28c97732009-10-09 11:39:41 +08003766 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003767
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003768 if ((IS_GEN7(dev) && port == PORT_A) ||
3769 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003770 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003771 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003772 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003773 if (IS_CHERRYVIEW(dev))
3774 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3775 else
3776 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003777 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003778 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003779 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003780 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003781
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003782 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3783 I915_WRITE(intel_dp->output_reg, DP);
3784 POSTING_READ(intel_dp->output_reg);
3785
3786 /*
3787 * HW workaround for IBX, we need to move the port
3788 * to transcoder A after disabling it to allow the
3789 * matching HDMI port to be enabled on transcoder A.
3790 */
3791 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003792 /*
3793 * We get CPU/PCH FIFO underruns on the other pipe when
3794 * doing the workaround. Sweep them under the rug.
3795 */
3796 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3797 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3798
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003799 /* always enable with pattern 1 (as per spec) */
3800 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3801 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3802 I915_WRITE(intel_dp->output_reg, DP);
3803 POSTING_READ(intel_dp->output_reg);
3804
3805 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003806 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003807 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003808
3809 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3810 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3811 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003812 }
3813
Keith Packardf01eca22011-09-28 16:48:10 -07003814 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003815
3816 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003817}
3818
Keith Packard26d61aa2011-07-25 20:01:09 -07003819static bool
3820intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003821{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003822 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3823 struct drm_device *dev = dig_port->base.base.dev;
3824 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303825 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003826
Jani Nikula9d1a1032014-03-14 16:51:15 +02003827 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3828 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003829 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003830
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003831 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003832
Adam Jacksonedb39242012-09-18 10:58:49 -04003833 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3834 return false; /* DPCD not present */
3835
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003836 /* Check if the panel supports PSR */
3837 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003838 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003839 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3840 intel_dp->psr_dpcd,
3841 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003842 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3843 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003844 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003845 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303846
3847 if (INTEL_INFO(dev)->gen >= 9 &&
3848 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3849 uint8_t frame_sync_cap;
3850
3851 dev_priv->psr.sink_support = true;
3852 intel_dp_dpcd_read_wake(&intel_dp->aux,
3853 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3854 &frame_sync_cap, 1);
3855 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3856 /* PSR2 needs frame sync as well */
3857 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3858 DRM_DEBUG_KMS("PSR2 %s on sink",
3859 dev_priv->psr.psr2_support ? "supported" : "not supported");
3860 }
Jani Nikula50003932013-09-20 16:42:17 +03003861 }
3862
Jani Nikulabc5133d2015-09-03 11:16:07 +03003863 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003864 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003865 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003866
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303867 /* Intermediate frequency support */
3868 if (is_edp(intel_dp) &&
3869 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3870 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3871 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003872 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003873 int i;
3874
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303875 intel_dp_dpcd_read_wake(&intel_dp->aux,
3876 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003877 sink_rates,
3878 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003879
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003880 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3881 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003882
3883 if (val == 0)
3884 break;
3885
Sonika Jindalaf77b972015-05-07 13:59:28 +05303886 /* Value read is in kHz while drm clock is saved in deca-kHz */
3887 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003888 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003889 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303890 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003891
3892 intel_dp_print_rates(intel_dp);
3893
Adam Jacksonedb39242012-09-18 10:58:49 -04003894 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3895 DP_DWN_STRM_PORT_PRESENT))
3896 return true; /* native DP sink */
3897
3898 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3899 return true; /* no per-port downstream info */
3900
Jani Nikula9d1a1032014-03-14 16:51:15 +02003901 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3902 intel_dp->downstream_ports,
3903 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003904 return false; /* downstream port status fetch failed */
3905
3906 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003907}
3908
Adam Jackson0d198322012-05-14 16:05:47 -04003909static void
3910intel_dp_probe_oui(struct intel_dp *intel_dp)
3911{
3912 u8 buf[3];
3913
3914 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3915 return;
3916
Jani Nikula9d1a1032014-03-14 16:51:15 +02003917 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003918 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3919 buf[0], buf[1], buf[2]);
3920
Jani Nikula9d1a1032014-03-14 16:51:15 +02003921 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003922 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3923 buf[0], buf[1], buf[2]);
3924}
3925
Dave Airlie0e32b392014-05-02 14:02:48 +10003926static bool
3927intel_dp_probe_mst(struct intel_dp *intel_dp)
3928{
3929 u8 buf[1];
3930
3931 if (!intel_dp->can_mst)
3932 return false;
3933
3934 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3935 return false;
3936
Dave Airlie0e32b392014-05-02 14:02:48 +10003937 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3938 if (buf[0] & DP_MST_CAP) {
3939 DRM_DEBUG_KMS("Sink is MST capable\n");
3940 intel_dp->is_mst = true;
3941 } else {
3942 DRM_DEBUG_KMS("Sink is not MST capable\n");
3943 intel_dp->is_mst = false;
3944 }
3945 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003946
3947 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3948 return intel_dp->is_mst;
3949}
3950
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003951static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003952{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003953 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003954 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003955 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003956 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003957 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003958 int count = 0;
3959 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003960
3961 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003962 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003963 ret = -EIO;
3964 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003965 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003966
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003967 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003968 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003969 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003970 ret = -EIO;
3971 goto out;
3972 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003973
Rodrigo Vivic6297842015-11-05 10:50:20 -08003974 do {
3975 intel_wait_for_vblank(dev, intel_crtc->pipe);
3976
3977 if (drm_dp_dpcd_readb(&intel_dp->aux,
3978 DP_TEST_SINK_MISC, &buf) < 0) {
3979 ret = -EIO;
3980 goto out;
3981 }
3982 count = buf & DP_TEST_COUNT_MASK;
3983 } while (--attempts && count);
3984
3985 if (attempts == 0) {
3986 DRM_ERROR("TIMEOUT: Sink CRC counter is not zeroed\n");
3987 ret = -ETIMEDOUT;
3988 }
3989
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003990 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003991 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003992 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003993}
3994
3995static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3996{
3997 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003998 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003999 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4000 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004001 int ret;
4002
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004003 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4004 return -EIO;
4005
4006 if (!(buf & DP_TEST_CRC_SUPPORTED))
4007 return -ENOTTY;
4008
4009 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4010 return -EIO;
4011
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004012 if (buf & DP_TEST_SINK_START) {
4013 ret = intel_dp_sink_crc_stop(intel_dp);
4014 if (ret)
4015 return ret;
4016 }
4017
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004018 hsw_disable_ips(intel_crtc);
4019
4020 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4021 buf | DP_TEST_SINK_START) < 0) {
4022 hsw_enable_ips(intel_crtc);
4023 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004024 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004025
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004026 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004027 return 0;
4028}
4029
4030int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4031{
4032 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4033 struct drm_device *dev = dig_port->base.base.dev;
4034 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4035 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004036 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004037 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004038
4039 ret = intel_dp_sink_crc_start(intel_dp);
4040 if (ret)
4041 return ret;
4042
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004043 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004044 intel_wait_for_vblank(dev, intel_crtc->pipe);
4045
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004046 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004047 DP_TEST_SINK_MISC, &buf) < 0) {
4048 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004049 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004050 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004051 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004052
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004053 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004054
4055 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004056 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4057 ret = -ETIMEDOUT;
4058 goto stop;
4059 }
4060
4061 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4062 ret = -EIO;
4063 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004064 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004065
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004066stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004067 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004068 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004069}
4070
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004071static bool
4072intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4073{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004074 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4075 DP_DEVICE_SERVICE_IRQ_VECTOR,
4076 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004077}
4078
Dave Airlie0e32b392014-05-02 14:02:48 +10004079static bool
4080intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4081{
4082 int ret;
4083
4084 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4085 DP_SINK_COUNT_ESI,
4086 sink_irq_vector, 14);
4087 if (ret != 14)
4088 return false;
4089
4090 return true;
4091}
4092
Todd Previtec5d5ab72015-04-15 08:38:38 -07004093static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004094{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004095 uint8_t test_result = DP_TEST_ACK;
4096 return test_result;
4097}
4098
4099static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4100{
4101 uint8_t test_result = DP_TEST_NAK;
4102 return test_result;
4103}
4104
4105static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4106{
4107 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004108 struct intel_connector *intel_connector = intel_dp->attached_connector;
4109 struct drm_connector *connector = &intel_connector->base;
4110
4111 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004112 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004113 intel_dp->aux.i2c_defer_count > 6) {
4114 /* Check EDID read for NACKs, DEFERs and corruption
4115 * (DP CTS 1.2 Core r1.1)
4116 * 4.2.2.4 : Failed EDID read, I2C_NAK
4117 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4118 * 4.2.2.6 : EDID corruption detected
4119 * Use failsafe mode for all cases
4120 */
4121 if (intel_dp->aux.i2c_nack_count > 0 ||
4122 intel_dp->aux.i2c_defer_count > 0)
4123 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4124 intel_dp->aux.i2c_nack_count,
4125 intel_dp->aux.i2c_defer_count);
4126 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4127 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304128 struct edid *block = intel_connector->detect_edid;
4129
4130 /* We have to write the checksum
4131 * of the last block read
4132 */
4133 block += intel_connector->detect_edid->extensions;
4134
Todd Previte559be302015-05-04 07:48:20 -07004135 if (!drm_dp_dpcd_write(&intel_dp->aux,
4136 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304137 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004138 1))
Todd Previte559be302015-05-04 07:48:20 -07004139 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4140
4141 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4142 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4143 }
4144
4145 /* Set test active flag here so userspace doesn't interrupt things */
4146 intel_dp->compliance_test_active = 1;
4147
Todd Previtec5d5ab72015-04-15 08:38:38 -07004148 return test_result;
4149}
4150
4151static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4152{
4153 uint8_t test_result = DP_TEST_NAK;
4154 return test_result;
4155}
4156
4157static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4158{
4159 uint8_t response = DP_TEST_NAK;
4160 uint8_t rxdata = 0;
4161 int status = 0;
4162
Todd Previtec5d5ab72015-04-15 08:38:38 -07004163 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4164 if (status <= 0) {
4165 DRM_DEBUG_KMS("Could not read test request from sink\n");
4166 goto update_status;
4167 }
4168
4169 switch (rxdata) {
4170 case DP_TEST_LINK_TRAINING:
4171 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4172 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4173 response = intel_dp_autotest_link_training(intel_dp);
4174 break;
4175 case DP_TEST_LINK_VIDEO_PATTERN:
4176 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4177 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4178 response = intel_dp_autotest_video_pattern(intel_dp);
4179 break;
4180 case DP_TEST_LINK_EDID_READ:
4181 DRM_DEBUG_KMS("EDID test requested\n");
4182 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4183 response = intel_dp_autotest_edid(intel_dp);
4184 break;
4185 case DP_TEST_LINK_PHY_TEST_PATTERN:
4186 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4187 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4188 response = intel_dp_autotest_phy_pattern(intel_dp);
4189 break;
4190 default:
4191 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4192 break;
4193 }
4194
4195update_status:
4196 status = drm_dp_dpcd_write(&intel_dp->aux,
4197 DP_TEST_RESPONSE,
4198 &response, 1);
4199 if (status <= 0)
4200 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004201}
4202
Dave Airlie0e32b392014-05-02 14:02:48 +10004203static int
4204intel_dp_check_mst_status(struct intel_dp *intel_dp)
4205{
4206 bool bret;
4207
4208 if (intel_dp->is_mst) {
4209 u8 esi[16] = { 0 };
4210 int ret = 0;
4211 int retry;
4212 bool handled;
4213 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4214go_again:
4215 if (bret == true) {
4216
4217 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004218 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004219 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004220 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4221 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004222 intel_dp_stop_link_train(intel_dp);
4223 }
4224
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004225 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004226 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4227
4228 if (handled) {
4229 for (retry = 0; retry < 3; retry++) {
4230 int wret;
4231 wret = drm_dp_dpcd_write(&intel_dp->aux,
4232 DP_SINK_COUNT_ESI+1,
4233 &esi[1], 3);
4234 if (wret == 3) {
4235 break;
4236 }
4237 }
4238
4239 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4240 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004241 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004242 goto go_again;
4243 }
4244 } else
4245 ret = 0;
4246
4247 return ret;
4248 } else {
4249 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4250 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4251 intel_dp->is_mst = false;
4252 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4253 /* send a hotplug event */
4254 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4255 }
4256 }
4257 return -EINVAL;
4258}
4259
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004260/*
4261 * According to DP spec
4262 * 5.1.2:
4263 * 1. Read DPCD
4264 * 2. Configure link according to Receiver Capabilities
4265 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4266 * 4. Check link status on receipt of hot-plug interrupt
4267 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004268static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004269intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004270{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004271 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004272 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004273 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004274 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004275
Dave Airlie5b215bc2014-08-05 10:40:20 +10004276 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4277
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304278 /*
4279 * Clearing compliance test variables to allow capturing
4280 * of values for next automated test request.
4281 */
4282 intel_dp->compliance_test_active = 0;
4283 intel_dp->compliance_test_type = 0;
4284 intel_dp->compliance_test_data = 0;
4285
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004286 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004287 return;
4288
Imre Deak1a125d82014-08-18 14:42:46 +03004289 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4290 return;
4291
Keith Packard92fd8fd2011-07-25 19:50:10 -07004292 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004293 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004294 return;
4295 }
4296
Keith Packard92fd8fd2011-07-25 19:50:10 -07004297 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004298 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004299 return;
4300 }
4301
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004302 /* Try to read the source of the interrupt */
4303 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4304 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4305 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004306 drm_dp_dpcd_writeb(&intel_dp->aux,
4307 DP_DEVICE_SERVICE_IRQ_VECTOR,
4308 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004309
4310 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004311 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004312 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4313 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4314 }
4315
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304316 /* if link training is requested we should perform it always */
4317 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4318 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004319 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004320 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004321 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004322 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004323 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004324}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004325
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004326/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004327static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004328intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004329{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004330 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004331 uint8_t type;
4332
4333 if (!intel_dp_get_dpcd(intel_dp))
4334 return connector_status_disconnected;
4335
4336 /* if there's no downstream port, we're done */
4337 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004338 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004339
4340 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004341 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4342 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004343 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004344
4345 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4346 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004347 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004348
Adam Jackson23235172012-09-20 16:42:45 -04004349 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4350 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004351 }
4352
4353 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004354 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004355 return connector_status_connected;
4356
4357 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004358 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4359 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4360 if (type == DP_DS_PORT_TYPE_VGA ||
4361 type == DP_DS_PORT_TYPE_NON_EDID)
4362 return connector_status_unknown;
4363 } else {
4364 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4365 DP_DWN_STRM_PORT_TYPE_MASK;
4366 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4367 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4368 return connector_status_unknown;
4369 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004370
4371 /* Anything else is out of spec, warn and ignore */
4372 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004373 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004374}
4375
4376static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004377edp_detect(struct intel_dp *intel_dp)
4378{
4379 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4380 enum drm_connector_status status;
4381
4382 status = intel_panel_detect(dev);
4383 if (status == connector_status_unknown)
4384 status = connector_status_connected;
4385
4386 return status;
4387}
4388
Jani Nikulab93433c2015-08-20 10:47:36 +03004389static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4390 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004391{
Jani Nikulab93433c2015-08-20 10:47:36 +03004392 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004393
Jani Nikula0df53b72015-08-20 10:47:40 +03004394 switch (port->port) {
4395 case PORT_A:
4396 return true;
4397 case PORT_B:
4398 bit = SDE_PORTB_HOTPLUG;
4399 break;
4400 case PORT_C:
4401 bit = SDE_PORTC_HOTPLUG;
4402 break;
4403 case PORT_D:
4404 bit = SDE_PORTD_HOTPLUG;
4405 break;
4406 default:
4407 MISSING_CASE(port->port);
4408 return false;
4409 }
4410
4411 return I915_READ(SDEISR) & bit;
4412}
4413
4414static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4415 struct intel_digital_port *port)
4416{
4417 u32 bit;
4418
4419 switch (port->port) {
4420 case PORT_A:
4421 return true;
4422 case PORT_B:
4423 bit = SDE_PORTB_HOTPLUG_CPT;
4424 break;
4425 case PORT_C:
4426 bit = SDE_PORTC_HOTPLUG_CPT;
4427 break;
4428 case PORT_D:
4429 bit = SDE_PORTD_HOTPLUG_CPT;
4430 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004431 case PORT_E:
4432 bit = SDE_PORTE_HOTPLUG_SPT;
4433 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004434 default:
4435 MISSING_CASE(port->port);
4436 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004437 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004438
Jani Nikulab93433c2015-08-20 10:47:36 +03004439 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004440}
4441
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004442static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004443 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004444{
Jani Nikula9642c812015-08-20 10:47:41 +03004445 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004446
Jani Nikula9642c812015-08-20 10:47:41 +03004447 switch (port->port) {
4448 case PORT_B:
4449 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4450 break;
4451 case PORT_C:
4452 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4453 break;
4454 case PORT_D:
4455 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4456 break;
4457 default:
4458 MISSING_CASE(port->port);
4459 return false;
4460 }
4461
4462 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4463}
4464
4465static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4466 struct intel_digital_port *port)
4467{
4468 u32 bit;
4469
4470 switch (port->port) {
4471 case PORT_B:
4472 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4473 break;
4474 case PORT_C:
4475 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4476 break;
4477 case PORT_D:
4478 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4479 break;
4480 default:
4481 MISSING_CASE(port->port);
4482 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004483 }
4484
Jani Nikula1d245982015-08-20 10:47:37 +03004485 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004486}
4487
Jani Nikulae464bfd2015-08-20 10:47:42 +03004488static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304489 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004490{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304491 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4492 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004493 u32 bit;
4494
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304495 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4496 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004497 case PORT_A:
4498 bit = BXT_DE_PORT_HP_DDIA;
4499 break;
4500 case PORT_B:
4501 bit = BXT_DE_PORT_HP_DDIB;
4502 break;
4503 case PORT_C:
4504 bit = BXT_DE_PORT_HP_DDIC;
4505 break;
4506 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304507 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004508 return false;
4509 }
4510
4511 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4512}
4513
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004514/*
4515 * intel_digital_port_connected - is the specified port connected?
4516 * @dev_priv: i915 private structure
4517 * @port: the port to test
4518 *
4519 * Return %true if @port is connected, %false otherwise.
4520 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304521bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004522 struct intel_digital_port *port)
4523{
Jani Nikula0df53b72015-08-20 10:47:40 +03004524 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004525 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004526 if (HAS_PCH_SPLIT(dev_priv))
4527 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004528 else if (IS_BROXTON(dev_priv))
4529 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula9642c812015-08-20 10:47:41 +03004530 else if (IS_VALLEYVIEW(dev_priv))
4531 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004532 else
4533 return g4x_digital_port_connected(dev_priv, port);
4534}
4535
Keith Packard8c241fe2011-09-28 16:38:44 -07004536static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004537intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004538{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004539 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004540
Jani Nikula9cd300e2012-10-19 14:51:52 +03004541 /* use cached edid if we have one */
4542 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004543 /* invalid edid */
4544 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004545 return NULL;
4546
Jani Nikula55e9ede2013-10-01 10:38:54 +03004547 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004548 } else
4549 return drm_get_edid(&intel_connector->base,
4550 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004551}
4552
Chris Wilsonbeb60602014-09-02 20:04:00 +01004553static void
4554intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004555{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004556 struct intel_connector *intel_connector = intel_dp->attached_connector;
4557 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004558
Chris Wilsonbeb60602014-09-02 20:04:00 +01004559 edid = intel_dp_get_edid(intel_dp);
4560 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004561
Chris Wilsonbeb60602014-09-02 20:04:00 +01004562 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4563 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4564 else
4565 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4566}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004567
Chris Wilsonbeb60602014-09-02 20:04:00 +01004568static void
4569intel_dp_unset_edid(struct intel_dp *intel_dp)
4570{
4571 struct intel_connector *intel_connector = intel_dp->attached_connector;
4572
4573 kfree(intel_connector->detect_edid);
4574 intel_connector->detect_edid = NULL;
4575
4576 intel_dp->has_audio = false;
4577}
4578
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004579static enum drm_connector_status
4580intel_dp_detect(struct drm_connector *connector, bool force)
4581{
4582 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004583 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4584 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004585 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004586 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004587 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004588 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004589 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004590
Chris Wilson164c8592013-07-20 20:27:08 +01004591 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004592 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004593 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004594
Dave Airlie0e32b392014-05-02 14:02:48 +10004595 if (intel_dp->is_mst) {
4596 /* MST devices are disconnected from a monitor POV */
4597 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4598 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004599 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004600 }
4601
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004602 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4603 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004604
Chris Wilsond410b562014-09-02 20:03:59 +01004605 /* Can't disconnect eDP, but you can close the lid... */
4606 if (is_edp(intel_dp))
4607 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004608 else if (intel_digital_port_connected(to_i915(dev),
4609 dp_to_dig_port(intel_dp)))
4610 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004611 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004612 status = connector_status_disconnected;
4613
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304614 if (status != connector_status_connected) {
4615 intel_dp->compliance_test_active = 0;
4616 intel_dp->compliance_test_type = 0;
4617 intel_dp->compliance_test_data = 0;
4618
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004619 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304620 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004621
Adam Jackson0d198322012-05-14 16:05:47 -04004622 intel_dp_probe_oui(intel_dp);
4623
Dave Airlie0e32b392014-05-02 14:02:48 +10004624 ret = intel_dp_probe_mst(intel_dp);
4625 if (ret) {
4626 /* if we are in MST mode then this connector
4627 won't appear connected or have anything with EDID on it */
4628 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4629 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4630 status = connector_status_disconnected;
4631 goto out;
4632 }
4633
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304634 /*
4635 * Clearing NACK and defer counts to get their exact values
4636 * while reading EDID which are required by Compliance tests
4637 * 4.2.2.4 and 4.2.2.5
4638 */
4639 intel_dp->aux.i2c_nack_count = 0;
4640 intel_dp->aux.i2c_defer_count = 0;
4641
Chris Wilsonbeb60602014-09-02 20:04:00 +01004642 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004643
Paulo Zanonid63885d2012-10-26 19:05:49 -02004644 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4645 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004646 status = connector_status_connected;
4647
Todd Previte09b1eb12015-04-20 15:27:34 -07004648 /* Try to read the source of the interrupt */
4649 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4650 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4651 /* Clear interrupt source */
4652 drm_dp_dpcd_writeb(&intel_dp->aux,
4653 DP_DEVICE_SERVICE_IRQ_VECTOR,
4654 sink_irq_vector);
4655
4656 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4657 intel_dp_handle_test_request(intel_dp);
4658 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4659 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4660 }
4661
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004662out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004663 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004664 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004665}
4666
Chris Wilsonbeb60602014-09-02 20:04:00 +01004667static void
4668intel_dp_force(struct drm_connector *connector)
4669{
4670 struct intel_dp *intel_dp = intel_attached_dp(connector);
4671 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004672 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004673 enum intel_display_power_domain power_domain;
4674
4675 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4676 connector->base.id, connector->name);
4677 intel_dp_unset_edid(intel_dp);
4678
4679 if (connector->status != connector_status_connected)
4680 return;
4681
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004682 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4683 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004684
4685 intel_dp_set_edid(intel_dp);
4686
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004687 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004688
4689 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4690 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4691}
4692
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004693static int intel_dp_get_modes(struct drm_connector *connector)
4694{
Jani Nikuladd06f902012-10-19 14:51:50 +03004695 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004696 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004697
Chris Wilsonbeb60602014-09-02 20:04:00 +01004698 edid = intel_connector->detect_edid;
4699 if (edid) {
4700 int ret = intel_connector_update_modes(connector, edid);
4701 if (ret)
4702 return ret;
4703 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004704
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004705 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004706 if (is_edp(intel_attached_dp(connector)) &&
4707 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004708 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004709
4710 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004711 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004712 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004713 drm_mode_probed_add(connector, mode);
4714 return 1;
4715 }
4716 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004717
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004718 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004719}
4720
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004721static bool
4722intel_dp_detect_audio(struct drm_connector *connector)
4723{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004724 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004725 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004726
Chris Wilsonbeb60602014-09-02 20:04:00 +01004727 edid = to_intel_connector(connector)->detect_edid;
4728 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004729 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004730
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004731 return has_audio;
4732}
4733
Chris Wilsonf6849602010-09-19 09:29:33 +01004734static int
4735intel_dp_set_property(struct drm_connector *connector,
4736 struct drm_property *property,
4737 uint64_t val)
4738{
Chris Wilsone953fd72011-02-21 22:23:52 +00004739 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004740 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004741 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4742 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004743 int ret;
4744
Rob Clark662595d2012-10-11 20:36:04 -05004745 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004746 if (ret)
4747 return ret;
4748
Chris Wilson3f43c482011-05-12 22:17:24 +01004749 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004750 int i = val;
4751 bool has_audio;
4752
4753 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004754 return 0;
4755
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004756 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004757
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004758 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004759 has_audio = intel_dp_detect_audio(connector);
4760 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004761 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004762
4763 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004764 return 0;
4765
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004766 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004767 goto done;
4768 }
4769
Chris Wilsone953fd72011-02-21 22:23:52 +00004770 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004771 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004772 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004773
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004774 switch (val) {
4775 case INTEL_BROADCAST_RGB_AUTO:
4776 intel_dp->color_range_auto = true;
4777 break;
4778 case INTEL_BROADCAST_RGB_FULL:
4779 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004780 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004781 break;
4782 case INTEL_BROADCAST_RGB_LIMITED:
4783 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004784 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004785 break;
4786 default:
4787 return -EINVAL;
4788 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004789
4790 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004791 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004792 return 0;
4793
Chris Wilsone953fd72011-02-21 22:23:52 +00004794 goto done;
4795 }
4796
Yuly Novikov53b41832012-10-26 12:04:00 +03004797 if (is_edp(intel_dp) &&
4798 property == connector->dev->mode_config.scaling_mode_property) {
4799 if (val == DRM_MODE_SCALE_NONE) {
4800 DRM_DEBUG_KMS("no scaling not supported\n");
4801 return -EINVAL;
4802 }
4803
4804 if (intel_connector->panel.fitting_mode == val) {
4805 /* the eDP scaling property is not changed */
4806 return 0;
4807 }
4808 intel_connector->panel.fitting_mode = val;
4809
4810 goto done;
4811 }
4812
Chris Wilsonf6849602010-09-19 09:29:33 +01004813 return -EINVAL;
4814
4815done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004816 if (intel_encoder->base.crtc)
4817 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004818
4819 return 0;
4820}
4821
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004822static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004823intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004824{
Jani Nikula1d508702012-10-19 14:51:49 +03004825 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004826
Chris Wilson10e972d2014-09-04 21:43:45 +01004827 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004828
Jani Nikula9cd300e2012-10-19 14:51:52 +03004829 if (!IS_ERR_OR_NULL(intel_connector->edid))
4830 kfree(intel_connector->edid);
4831
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004832 /* Can't call is_edp() since the encoder may have been destroyed
4833 * already. */
4834 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004835 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004836
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004837 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004838 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004839}
4840
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004841void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004842{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004843 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4844 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004845
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004846 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004847 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004848 if (is_edp(intel_dp)) {
4849 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004850 /*
4851 * vdd might still be enabled do to the delayed vdd off.
4852 * Make sure vdd is actually turned off here.
4853 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004854 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004855 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004856 pps_unlock(intel_dp);
4857
Clint Taylor01527b32014-07-07 13:01:46 -07004858 if (intel_dp->edp_notifier.notifier_call) {
4859 unregister_reboot_notifier(&intel_dp->edp_notifier);
4860 intel_dp->edp_notifier.notifier_call = NULL;
4861 }
Keith Packardbd943152011-09-18 23:09:52 -07004862 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004863 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004864 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004865}
4866
Imre Deak07f9cd02014-08-18 14:42:45 +03004867static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4868{
4869 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4870
4871 if (!is_edp(intel_dp))
4872 return;
4873
Ville Syrjälä951468f2014-09-04 14:55:31 +03004874 /*
4875 * vdd might still be enabled do to the delayed vdd off.
4876 * Make sure vdd is actually turned off here.
4877 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004878 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004879 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004880 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004881 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004882}
4883
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004884static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4885{
4886 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4887 struct drm_device *dev = intel_dig_port->base.base.dev;
4888 struct drm_i915_private *dev_priv = dev->dev_private;
4889 enum intel_display_power_domain power_domain;
4890
4891 lockdep_assert_held(&dev_priv->pps_mutex);
4892
4893 if (!edp_have_panel_vdd(intel_dp))
4894 return;
4895
4896 /*
4897 * The VDD bit needs a power domain reference, so if the bit is
4898 * already enabled when we boot or resume, grab this reference and
4899 * schedule a vdd off, so we don't hold on to the reference
4900 * indefinitely.
4901 */
4902 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004903 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004904 intel_display_power_get(dev_priv, power_domain);
4905
4906 edp_panel_vdd_schedule_off(intel_dp);
4907}
4908
Imre Deak6d93c0c2014-07-31 14:03:36 +03004909static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4910{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004911 struct intel_dp *intel_dp;
4912
4913 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4914 return;
4915
4916 intel_dp = enc_to_intel_dp(encoder);
4917
4918 pps_lock(intel_dp);
4919
4920 /*
4921 * Read out the current power sequencer assignment,
4922 * in case the BIOS did something with it.
4923 */
4924 if (IS_VALLEYVIEW(encoder->dev))
4925 vlv_initial_power_sequencer_setup(intel_dp);
4926
4927 intel_edp_panel_vdd_sanitize(intel_dp);
4928
4929 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004930}
4931
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004932static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004933 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004934 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004935 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004936 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004937 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004938 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004939 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004940 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004941 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004942};
4943
4944static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4945 .get_modes = intel_dp_get_modes,
4946 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004947 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004948};
4949
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004950static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004951 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004952 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004953};
4954
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004955enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004956intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4957{
4958 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004959 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004960 struct drm_device *dev = intel_dig_port->base.base.dev;
4961 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004962 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004963 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004964
Dave Airlie0e32b392014-05-02 14:02:48 +10004965 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4966 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004967
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004968 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4969 /*
4970 * vdd off can generate a long pulse on eDP which
4971 * would require vdd on to handle it, and thus we
4972 * would end up in an endless cycle of
4973 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4974 */
4975 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4976 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004977 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004978 }
4979
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004980 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4981 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004982 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004983
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004984 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004985 intel_display_power_get(dev_priv, power_domain);
4986
Dave Airlie0e32b392014-05-02 14:02:48 +10004987 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004988 /* indicate that we need to restart link training */
4989 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004990
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004991 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
4992 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10004993
4994 if (!intel_dp_get_dpcd(intel_dp)) {
4995 goto mst_fail;
4996 }
4997
4998 intel_dp_probe_oui(intel_dp);
4999
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005000 if (!intel_dp_probe_mst(intel_dp)) {
5001 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5002 intel_dp_check_link_status(intel_dp);
5003 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005004 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005005 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005006 } else {
5007 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005008 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005009 goto mst_fail;
5010 }
5011
5012 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005013 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005014 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005015 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005016 }
5017 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005018
5019 ret = IRQ_HANDLED;
5020
Imre Deak1c767b32014-08-18 14:42:42 +03005021 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005022mst_fail:
5023 /* if we were in MST mode, and device is not there get out of MST mode */
5024 if (intel_dp->is_mst) {
5025 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5026 intel_dp->is_mst = false;
5027 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5028 }
Imre Deak1c767b32014-08-18 14:42:42 +03005029put_power:
5030 intel_display_power_put(dev_priv, power_domain);
5031
5032 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005033}
5034
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005035/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005036bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005037{
5038 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005039 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005040 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005041 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005042 [PORT_B] = DVO_PORT_DPB,
5043 [PORT_C] = DVO_PORT_DPC,
5044 [PORT_D] = DVO_PORT_DPD,
5045 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005046 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005047
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005048 /*
5049 * eDP not supported on g4x. so bail out early just
5050 * for a bit extra safety in case the VBT is bonkers.
5051 */
5052 if (INTEL_INFO(dev)->gen < 5)
5053 return false;
5054
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005055 if (port == PORT_A)
5056 return true;
5057
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005058 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005059 return false;
5060
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005061 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5062 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005063
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005064 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005065 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5066 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005067 return true;
5068 }
5069 return false;
5070}
5071
Dave Airlie0e32b392014-05-02 14:02:48 +10005072void
Chris Wilsonf6849602010-09-19 09:29:33 +01005073intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5074{
Yuly Novikov53b41832012-10-26 12:04:00 +03005075 struct intel_connector *intel_connector = to_intel_connector(connector);
5076
Chris Wilson3f43c482011-05-12 22:17:24 +01005077 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005078 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005079 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005080
5081 if (is_edp(intel_dp)) {
5082 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005083 drm_object_attach_property(
5084 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005085 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005086 DRM_MODE_SCALE_ASPECT);
5087 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005088 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005089}
5090
Imre Deakdada1a92014-01-29 13:25:41 +02005091static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5092{
5093 intel_dp->last_power_cycle = jiffies;
5094 intel_dp->last_power_on = jiffies;
5095 intel_dp->last_backlight_off = jiffies;
5096}
5097
Daniel Vetter67a54562012-10-20 20:57:45 +02005098static void
5099intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005100 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005101{
5102 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005103 struct edp_power_seq cur, vbt, spec,
5104 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305105 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005106 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005107
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005108 lockdep_assert_held(&dev_priv->pps_mutex);
5109
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005110 /* already initialized? */
5111 if (final->t11_t12 != 0)
5112 return;
5113
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305114 if (IS_BROXTON(dev)) {
5115 /*
5116 * TODO: BXT has 2 sets of PPS registers.
5117 * Correct Register for Broxton need to be identified
5118 * using VBT. hardcoding for now
5119 */
5120 pp_ctrl_reg = BXT_PP_CONTROL(0);
5121 pp_on_reg = BXT_PP_ON_DELAYS(0);
5122 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5123 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005124 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005125 pp_on_reg = PCH_PP_ON_DELAYS;
5126 pp_off_reg = PCH_PP_OFF_DELAYS;
5127 pp_div_reg = PCH_PP_DIVISOR;
5128 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005129 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5130
5131 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5132 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5133 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5134 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005135 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005136
5137 /* Workaround: Need to write PP_CONTROL with the unlock key as
5138 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305139 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005140
Jesse Barnes453c5422013-03-28 09:55:41 -07005141 pp_on = I915_READ(pp_on_reg);
5142 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305143 if (!IS_BROXTON(dev)) {
5144 I915_WRITE(pp_ctrl_reg, pp_ctl);
5145 pp_div = I915_READ(pp_div_reg);
5146 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005147
5148 /* Pull timing values out of registers */
5149 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5150 PANEL_POWER_UP_DELAY_SHIFT;
5151
5152 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5153 PANEL_LIGHT_ON_DELAY_SHIFT;
5154
5155 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5156 PANEL_LIGHT_OFF_DELAY_SHIFT;
5157
5158 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5159 PANEL_POWER_DOWN_DELAY_SHIFT;
5160
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305161 if (IS_BROXTON(dev)) {
5162 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5163 BXT_POWER_CYCLE_DELAY_SHIFT;
5164 if (tmp > 0)
5165 cur.t11_t12 = (tmp - 1) * 1000;
5166 else
5167 cur.t11_t12 = 0;
5168 } else {
5169 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005170 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305171 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005172
5173 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5174 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5175
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005176 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005177
5178 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5179 * our hw here, which are all in 100usec. */
5180 spec.t1_t3 = 210 * 10;
5181 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5182 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5183 spec.t10 = 500 * 10;
5184 /* This one is special and actually in units of 100ms, but zero
5185 * based in the hw (so we need to add 100 ms). But the sw vbt
5186 * table multiplies it with 1000 to make it in units of 100usec,
5187 * too. */
5188 spec.t11_t12 = (510 + 100) * 10;
5189
5190 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5191 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5192
5193 /* Use the max of the register settings and vbt. If both are
5194 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005195#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005196 spec.field : \
5197 max(cur.field, vbt.field))
5198 assign_final(t1_t3);
5199 assign_final(t8);
5200 assign_final(t9);
5201 assign_final(t10);
5202 assign_final(t11_t12);
5203#undef assign_final
5204
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005205#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005206 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5207 intel_dp->backlight_on_delay = get_delay(t8);
5208 intel_dp->backlight_off_delay = get_delay(t9);
5209 intel_dp->panel_power_down_delay = get_delay(t10);
5210 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5211#undef get_delay
5212
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005213 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5214 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5215 intel_dp->panel_power_cycle_delay);
5216
5217 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5218 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005219}
5220
5221static void
5222intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005223 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005224{
5225 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005226 u32 pp_on, pp_off, pp_div, port_sel = 0;
5227 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005228 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005229 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005230 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005231
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005232 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005233
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305234 if (IS_BROXTON(dev)) {
5235 /*
5236 * TODO: BXT has 2 sets of PPS registers.
5237 * Correct Register for Broxton need to be identified
5238 * using VBT. hardcoding for now
5239 */
5240 pp_ctrl_reg = BXT_PP_CONTROL(0);
5241 pp_on_reg = BXT_PP_ON_DELAYS(0);
5242 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5243
5244 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005245 pp_on_reg = PCH_PP_ON_DELAYS;
5246 pp_off_reg = PCH_PP_OFF_DELAYS;
5247 pp_div_reg = PCH_PP_DIVISOR;
5248 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005249 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5250
5251 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5252 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5253 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005254 }
5255
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005256 /*
5257 * And finally store the new values in the power sequencer. The
5258 * backlight delays are set to 1 because we do manual waits on them. For
5259 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5260 * we'll end up waiting for the backlight off delay twice: once when we
5261 * do the manual sleep, and once when we disable the panel and wait for
5262 * the PP_STATUS bit to become zero.
5263 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005264 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005265 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5266 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005267 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005268 /* Compute the divisor for the pp clock, simply match the Bspec
5269 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305270 if (IS_BROXTON(dev)) {
5271 pp_div = I915_READ(pp_ctrl_reg);
5272 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5273 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5274 << BXT_POWER_CYCLE_DELAY_SHIFT);
5275 } else {
5276 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5277 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5278 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5279 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005280
5281 /* Haswell doesn't have any port selection bits for the panel
5282 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005283 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005284 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005285 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005286 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005287 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005288 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005289 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005290 }
5291
Jesse Barnes453c5422013-03-28 09:55:41 -07005292 pp_on |= port_sel;
5293
5294 I915_WRITE(pp_on_reg, pp_on);
5295 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305296 if (IS_BROXTON(dev))
5297 I915_WRITE(pp_ctrl_reg, pp_div);
5298 else
5299 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005300
Daniel Vetter67a54562012-10-20 20:57:45 +02005301 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005302 I915_READ(pp_on_reg),
5303 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305304 IS_BROXTON(dev) ?
5305 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005306 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005307}
5308
Vandana Kannanb33a2812015-02-13 15:33:03 +05305309/**
5310 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5311 * @dev: DRM device
5312 * @refresh_rate: RR to be programmed
5313 *
5314 * This function gets called when refresh rate (RR) has to be changed from
5315 * one frequency to another. Switches can be between high and low RR
5316 * supported by the panel or to any other RR based on media playback (in
5317 * this case, RR value needs to be passed from user space).
5318 *
5319 * The caller of this function needs to take a lock on dev_priv->drrs.
5320 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305321static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305322{
5323 struct drm_i915_private *dev_priv = dev->dev_private;
5324 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305325 struct intel_digital_port *dig_port = NULL;
5326 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005327 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305328 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305329 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305330
5331 if (refresh_rate <= 0) {
5332 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5333 return;
5334 }
5335
Vandana Kannan96178ee2015-01-10 02:25:56 +05305336 if (intel_dp == NULL) {
5337 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305338 return;
5339 }
5340
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005341 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005342 * FIXME: This needs proper synchronization with psr state for some
5343 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005344 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305345
Vandana Kannan96178ee2015-01-10 02:25:56 +05305346 dig_port = dp_to_dig_port(intel_dp);
5347 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005348 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305349
5350 if (!intel_crtc) {
5351 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5352 return;
5353 }
5354
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005355 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305356
Vandana Kannan96178ee2015-01-10 02:25:56 +05305357 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305358 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5359 return;
5360 }
5361
Vandana Kannan96178ee2015-01-10 02:25:56 +05305362 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5363 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305364 index = DRRS_LOW_RR;
5365
Vandana Kannan96178ee2015-01-10 02:25:56 +05305366 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305367 DRM_DEBUG_KMS(
5368 "DRRS requested for previously set RR...ignoring\n");
5369 return;
5370 }
5371
5372 if (!intel_crtc->active) {
5373 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5374 return;
5375 }
5376
Durgadoss R44395bf2015-02-13 15:33:02 +05305377 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305378 switch (index) {
5379 case DRRS_HIGH_RR:
5380 intel_dp_set_m_n(intel_crtc, M1_N1);
5381 break;
5382 case DRRS_LOW_RR:
5383 intel_dp_set_m_n(intel_crtc, M2_N2);
5384 break;
5385 case DRRS_MAX_RR:
5386 default:
5387 DRM_ERROR("Unsupported refreshrate type\n");
5388 }
5389 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005390 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005391 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305392
Ville Syrjälä649636e2015-09-22 19:50:01 +03005393 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305394 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305395 if (IS_VALLEYVIEW(dev))
5396 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5397 else
5398 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305399 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305400 if (IS_VALLEYVIEW(dev))
5401 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5402 else
5403 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305404 }
5405 I915_WRITE(reg, val);
5406 }
5407
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305408 dev_priv->drrs.refresh_rate_type = index;
5409
5410 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5411}
5412
Vandana Kannanb33a2812015-02-13 15:33:03 +05305413/**
5414 * intel_edp_drrs_enable - init drrs struct if supported
5415 * @intel_dp: DP struct
5416 *
5417 * Initializes frontbuffer_bits and drrs.dp
5418 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305419void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5420{
5421 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5422 struct drm_i915_private *dev_priv = dev->dev_private;
5423 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5424 struct drm_crtc *crtc = dig_port->base.base.crtc;
5425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5426
5427 if (!intel_crtc->config->has_drrs) {
5428 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5429 return;
5430 }
5431
5432 mutex_lock(&dev_priv->drrs.mutex);
5433 if (WARN_ON(dev_priv->drrs.dp)) {
5434 DRM_ERROR("DRRS already enabled\n");
5435 goto unlock;
5436 }
5437
5438 dev_priv->drrs.busy_frontbuffer_bits = 0;
5439
5440 dev_priv->drrs.dp = intel_dp;
5441
5442unlock:
5443 mutex_unlock(&dev_priv->drrs.mutex);
5444}
5445
Vandana Kannanb33a2812015-02-13 15:33:03 +05305446/**
5447 * intel_edp_drrs_disable - Disable DRRS
5448 * @intel_dp: DP struct
5449 *
5450 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305451void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5452{
5453 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5454 struct drm_i915_private *dev_priv = dev->dev_private;
5455 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5456 struct drm_crtc *crtc = dig_port->base.base.crtc;
5457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5458
5459 if (!intel_crtc->config->has_drrs)
5460 return;
5461
5462 mutex_lock(&dev_priv->drrs.mutex);
5463 if (!dev_priv->drrs.dp) {
5464 mutex_unlock(&dev_priv->drrs.mutex);
5465 return;
5466 }
5467
5468 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5469 intel_dp_set_drrs_state(dev_priv->dev,
5470 intel_dp->attached_connector->panel.
5471 fixed_mode->vrefresh);
5472
5473 dev_priv->drrs.dp = NULL;
5474 mutex_unlock(&dev_priv->drrs.mutex);
5475
5476 cancel_delayed_work_sync(&dev_priv->drrs.work);
5477}
5478
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305479static void intel_edp_drrs_downclock_work(struct work_struct *work)
5480{
5481 struct drm_i915_private *dev_priv =
5482 container_of(work, typeof(*dev_priv), drrs.work.work);
5483 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305484
Vandana Kannan96178ee2015-01-10 02:25:56 +05305485 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305486
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305487 intel_dp = dev_priv->drrs.dp;
5488
5489 if (!intel_dp)
5490 goto unlock;
5491
5492 /*
5493 * The delayed work can race with an invalidate hence we need to
5494 * recheck.
5495 */
5496
5497 if (dev_priv->drrs.busy_frontbuffer_bits)
5498 goto unlock;
5499
5500 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5501 intel_dp_set_drrs_state(dev_priv->dev,
5502 intel_dp->attached_connector->panel.
5503 downclock_mode->vrefresh);
5504
5505unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305506 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305507}
5508
Vandana Kannanb33a2812015-02-13 15:33:03 +05305509/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305510 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305511 * @dev: DRM device
5512 * @frontbuffer_bits: frontbuffer plane tracking bits
5513 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305514 * This function gets called everytime rendering on the given planes start.
5515 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305516 *
5517 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5518 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305519void intel_edp_drrs_invalidate(struct drm_device *dev,
5520 unsigned frontbuffer_bits)
5521{
5522 struct drm_i915_private *dev_priv = dev->dev_private;
5523 struct drm_crtc *crtc;
5524 enum pipe pipe;
5525
Daniel Vetter9da7d692015-04-09 16:44:15 +02005526 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305527 return;
5528
Daniel Vetter88f933a2015-04-09 16:44:16 +02005529 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305530
Vandana Kannana93fad02015-01-10 02:25:59 +05305531 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005532 if (!dev_priv->drrs.dp) {
5533 mutex_unlock(&dev_priv->drrs.mutex);
5534 return;
5535 }
5536
Vandana Kannana93fad02015-01-10 02:25:59 +05305537 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5538 pipe = to_intel_crtc(crtc)->pipe;
5539
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005540 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5541 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5542
Ramalingam C0ddfd202015-06-15 20:50:05 +05305543 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005544 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305545 intel_dp_set_drrs_state(dev_priv->dev,
5546 dev_priv->drrs.dp->attached_connector->panel.
5547 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305548
Vandana Kannana93fad02015-01-10 02:25:59 +05305549 mutex_unlock(&dev_priv->drrs.mutex);
5550}
5551
Vandana Kannanb33a2812015-02-13 15:33:03 +05305552/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305553 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305554 * @dev: DRM device
5555 * @frontbuffer_bits: frontbuffer plane tracking bits
5556 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305557 * This function gets called every time rendering on the given planes has
5558 * completed or flip on a crtc is completed. So DRRS should be upclocked
5559 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5560 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305561 *
5562 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5563 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305564void intel_edp_drrs_flush(struct drm_device *dev,
5565 unsigned frontbuffer_bits)
5566{
5567 struct drm_i915_private *dev_priv = dev->dev_private;
5568 struct drm_crtc *crtc;
5569 enum pipe pipe;
5570
Daniel Vetter9da7d692015-04-09 16:44:15 +02005571 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305572 return;
5573
Daniel Vetter88f933a2015-04-09 16:44:16 +02005574 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305575
Vandana Kannana93fad02015-01-10 02:25:59 +05305576 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005577 if (!dev_priv->drrs.dp) {
5578 mutex_unlock(&dev_priv->drrs.mutex);
5579 return;
5580 }
5581
Vandana Kannana93fad02015-01-10 02:25:59 +05305582 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5583 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005584
5585 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305586 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5587
Ramalingam C0ddfd202015-06-15 20:50:05 +05305588 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005589 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305590 intel_dp_set_drrs_state(dev_priv->dev,
5591 dev_priv->drrs.dp->attached_connector->panel.
5592 fixed_mode->vrefresh);
5593
5594 /*
5595 * flush also means no more activity hence schedule downclock, if all
5596 * other fbs are quiescent too
5597 */
5598 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305599 schedule_delayed_work(&dev_priv->drrs.work,
5600 msecs_to_jiffies(1000));
5601 mutex_unlock(&dev_priv->drrs.mutex);
5602}
5603
Vandana Kannanb33a2812015-02-13 15:33:03 +05305604/**
5605 * DOC: Display Refresh Rate Switching (DRRS)
5606 *
5607 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5608 * which enables swtching between low and high refresh rates,
5609 * dynamically, based on the usage scenario. This feature is applicable
5610 * for internal panels.
5611 *
5612 * Indication that the panel supports DRRS is given by the panel EDID, which
5613 * would list multiple refresh rates for one resolution.
5614 *
5615 * DRRS is of 2 types - static and seamless.
5616 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5617 * (may appear as a blink on screen) and is used in dock-undock scenario.
5618 * Seamless DRRS involves changing RR without any visual effect to the user
5619 * and can be used during normal system usage. This is done by programming
5620 * certain registers.
5621 *
5622 * Support for static/seamless DRRS may be indicated in the VBT based on
5623 * inputs from the panel spec.
5624 *
5625 * DRRS saves power by switching to low RR based on usage scenarios.
5626 *
5627 * eDP DRRS:-
5628 * The implementation is based on frontbuffer tracking implementation.
5629 * When there is a disturbance on the screen triggered by user activity or a
5630 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5631 * When there is no movement on screen, after a timeout of 1 second, a switch
5632 * to low RR is made.
5633 * For integration with frontbuffer tracking code,
5634 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5635 *
5636 * DRRS can be further extended to support other internal panels and also
5637 * the scenario of video playback wherein RR is set based on the rate
5638 * requested by userspace.
5639 */
5640
5641/**
5642 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5643 * @intel_connector: eDP connector
5644 * @fixed_mode: preferred mode of panel
5645 *
5646 * This function is called only once at driver load to initialize basic
5647 * DRRS stuff.
5648 *
5649 * Returns:
5650 * Downclock mode if panel supports it, else return NULL.
5651 * DRRS support is determined by the presence of downclock mode (apart
5652 * from VBT setting).
5653 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305654static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305655intel_dp_drrs_init(struct intel_connector *intel_connector,
5656 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305657{
5658 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305659 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305660 struct drm_i915_private *dev_priv = dev->dev_private;
5661 struct drm_display_mode *downclock_mode = NULL;
5662
Daniel Vetter9da7d692015-04-09 16:44:15 +02005663 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5664 mutex_init(&dev_priv->drrs.mutex);
5665
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305666 if (INTEL_INFO(dev)->gen <= 6) {
5667 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5668 return NULL;
5669 }
5670
5671 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005672 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305673 return NULL;
5674 }
5675
5676 downclock_mode = intel_find_panel_downclock
5677 (dev, fixed_mode, connector);
5678
5679 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305680 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305681 return NULL;
5682 }
5683
Vandana Kannan96178ee2015-01-10 02:25:56 +05305684 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305685
Vandana Kannan96178ee2015-01-10 02:25:56 +05305686 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005687 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305688 return downclock_mode;
5689}
5690
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005691static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005692 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005693{
5694 struct drm_connector *connector = &intel_connector->base;
5695 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005696 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5697 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005698 struct drm_i915_private *dev_priv = dev->dev_private;
5699 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305700 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005701 bool has_dpcd;
5702 struct drm_display_mode *scan;
5703 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005704 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005705
5706 if (!is_edp(intel_dp))
5707 return true;
5708
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005709 pps_lock(intel_dp);
5710 intel_edp_panel_vdd_sanitize(intel_dp);
5711 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005712
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005713 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005714 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005715
5716 if (has_dpcd) {
5717 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5718 dev_priv->no_aux_handshake =
5719 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5720 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5721 } else {
5722 /* if this fails, presume the device is a ghost */
5723 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005724 return false;
5725 }
5726
5727 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005728 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005729 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005730 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005731
Daniel Vetter060c8772014-03-21 23:22:35 +01005732 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005733 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005734 if (edid) {
5735 if (drm_add_edid_modes(connector, edid)) {
5736 drm_mode_connector_update_edid_property(connector,
5737 edid);
5738 drm_edid_to_eld(connector, edid);
5739 } else {
5740 kfree(edid);
5741 edid = ERR_PTR(-EINVAL);
5742 }
5743 } else {
5744 edid = ERR_PTR(-ENOENT);
5745 }
5746 intel_connector->edid = edid;
5747
5748 /* prefer fixed mode from EDID if available */
5749 list_for_each_entry(scan, &connector->probed_modes, head) {
5750 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5751 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305752 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305753 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005754 break;
5755 }
5756 }
5757
5758 /* fallback to VBT if available for eDP */
5759 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5760 fixed_mode = drm_mode_duplicate(dev,
5761 dev_priv->vbt.lfp_lvds_vbt_mode);
5762 if (fixed_mode)
5763 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5764 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005765 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005766
Clint Taylor01527b32014-07-07 13:01:46 -07005767 if (IS_VALLEYVIEW(dev)) {
5768 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5769 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005770
5771 /*
5772 * Figure out the current pipe for the initial backlight setup.
5773 * If the current pipe isn't valid, try the PPS pipe, and if that
5774 * fails just assume pipe A.
5775 */
5776 if (IS_CHERRYVIEW(dev))
5777 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5778 else
5779 pipe = PORT_TO_PIPE(intel_dp->DP);
5780
5781 if (pipe != PIPE_A && pipe != PIPE_B)
5782 pipe = intel_dp->pps_pipe;
5783
5784 if (pipe != PIPE_A && pipe != PIPE_B)
5785 pipe = PIPE_A;
5786
5787 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5788 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005789 }
5790
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305791 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005792 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005793 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005794
5795 return true;
5796}
5797
Paulo Zanoni16c25532013-06-12 17:27:25 -03005798bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005799intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5800 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005801{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005802 struct drm_connector *connector = &intel_connector->base;
5803 struct intel_dp *intel_dp = &intel_dig_port->dp;
5804 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5805 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005806 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005807 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005808 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005809
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005810 intel_dp->pps_pipe = INVALID_PIPE;
5811
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005812 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005813 if (INTEL_INFO(dev)->gen >= 9)
5814 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5815 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005816 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5817 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5818 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5819 else if (HAS_PCH_SPLIT(dev))
5820 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5821 else
5822 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5823
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005824 if (INTEL_INFO(dev)->gen >= 9)
5825 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5826 else
5827 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005828
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005829 if (HAS_DDI(dev))
5830 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5831
Daniel Vetter07679352012-09-06 22:15:42 +02005832 /* Preserve the current hw state. */
5833 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005834 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005835
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005836 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305837 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005838 else
5839 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005840
Imre Deakf7d24902013-05-08 13:14:05 +03005841 /*
5842 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5843 * for DP the encoder type can be set by the caller to
5844 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5845 */
5846 if (type == DRM_MODE_CONNECTOR_eDP)
5847 intel_encoder->type = INTEL_OUTPUT_EDP;
5848
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005849 /* eDP only on port B and/or C on vlv/chv */
5850 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5851 port != PORT_B && port != PORT_C))
5852 return false;
5853
Imre Deake7281ea2013-05-08 13:14:08 +03005854 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5855 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5856 port_name(port));
5857
Adam Jacksonb3295302010-07-16 14:46:28 -04005858 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005859 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5860
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005861 connector->interlace_allowed = true;
5862 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005863
Daniel Vetter66a92782012-07-12 20:08:18 +02005864 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005865 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005866
Chris Wilsondf0e9242010-09-09 16:20:55 +01005867 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005868 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005869
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005870 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005871 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5872 else
5873 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005874 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005875
Jani Nikula0b998362014-03-14 16:51:17 +02005876 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005877 switch (port) {
5878 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005879 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005880 break;
5881 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005882 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005883 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305884 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005885 break;
5886 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005887 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005888 break;
5889 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005890 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005891 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005892 case PORT_E:
5893 intel_encoder->hpd_pin = HPD_PORT_E;
5894 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005895 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005896 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005897 }
5898
Imre Deakdada1a92014-01-29 13:25:41 +02005899 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005900 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005901 intel_dp_init_panel_power_timestamps(intel_dp);
5902 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005903 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005904 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005905 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005906 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005907 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005908
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005909 ret = intel_dp_aux_init(intel_dp, intel_connector);
5910 if (ret)
5911 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005912
Dave Airlie0e32b392014-05-02 14:02:48 +10005913 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005914 if (HAS_DP_MST(dev) &&
5915 (port == PORT_B || port == PORT_C || port == PORT_D))
5916 intel_dp_mst_encoder_init(intel_dig_port,
5917 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005918
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005919 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005920 intel_dp_aux_fini(intel_dp);
5921 intel_dp_mst_encoder_cleanup(intel_dig_port);
5922 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005923 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005924
Chris Wilsonf6849602010-09-19 09:29:33 +01005925 intel_dp_add_properties(intel_dp, connector);
5926
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005927 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5928 * 0xd. Failure to do so will result in spurious interrupts being
5929 * generated on the port when a cable is not attached.
5930 */
5931 if (IS_G4X(dev) && !IS_GM45(dev)) {
5932 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5933 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5934 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005935
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005936 i915_debugfs_connector_add(connector);
5937
Paulo Zanoni16c25532013-06-12 17:27:25 -03005938 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005939
5940fail:
5941 if (is_edp(intel_dp)) {
5942 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5943 /*
5944 * vdd might still be enabled do to the delayed vdd off.
5945 * Make sure vdd is actually turned off here.
5946 */
5947 pps_lock(intel_dp);
5948 edp_panel_vdd_off_sync(intel_dp);
5949 pps_unlock(intel_dp);
5950 }
5951 drm_connector_unregister(connector);
5952 drm_connector_cleanup(connector);
5953
5954 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005955}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005956
5957void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005958intel_dp_init(struct drm_device *dev,
5959 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005960{
Dave Airlie13cf5502014-06-18 11:29:35 +10005961 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005962 struct intel_digital_port *intel_dig_port;
5963 struct intel_encoder *intel_encoder;
5964 struct drm_encoder *encoder;
5965 struct intel_connector *intel_connector;
5966
Daniel Vetterb14c5672013-09-19 12:18:32 +02005967 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005968 if (!intel_dig_port)
5969 return;
5970
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005971 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305972 if (!intel_connector)
5973 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005974
5975 intel_encoder = &intel_dig_port->base;
5976 encoder = &intel_encoder->base;
5977
5978 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5979 DRM_MODE_ENCODER_TMDS);
5980
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005981 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005982 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005983 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005984 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005985 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005986 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005987 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005988 intel_encoder->pre_enable = chv_pre_enable_dp;
5989 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005990 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005991 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005992 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005993 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005994 intel_encoder->pre_enable = vlv_pre_enable_dp;
5995 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005996 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005997 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005998 intel_encoder->pre_enable = g4x_pre_enable_dp;
5999 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006000 if (INTEL_INFO(dev)->gen >= 5)
6001 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006002 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006003
Paulo Zanoni174edf12012-10-26 19:05:50 -02006004 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006005 intel_dig_port->dp.output_reg = output_reg;
6006
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006007 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006008 if (IS_CHERRYVIEW(dev)) {
6009 if (port == PORT_D)
6010 intel_encoder->crtc_mask = 1 << 2;
6011 else
6012 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6013 } else {
6014 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6015 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006016 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006017
Dave Airlie13cf5502014-06-18 11:29:35 +10006018 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006019 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006020
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306021 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6022 goto err_init_connector;
6023
6024 return;
6025
6026err_init_connector:
6027 drm_encoder_cleanup(encoder);
6028 kfree(intel_connector);
6029err_connector_alloc:
6030 kfree(intel_dig_port);
6031
6032 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006033}
Dave Airlie0e32b392014-05-02 14:02:48 +10006034
6035void intel_dp_mst_suspend(struct drm_device *dev)
6036{
6037 struct drm_i915_private *dev_priv = dev->dev_private;
6038 int i;
6039
6040 /* disable MST */
6041 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006042 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006043 if (!intel_dig_port)
6044 continue;
6045
6046 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6047 if (!intel_dig_port->dp.can_mst)
6048 continue;
6049 if (intel_dig_port->dp.is_mst)
6050 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6051 }
6052 }
6053}
6054
6055void intel_dp_mst_resume(struct drm_device *dev)
6056{
6057 struct drm_i915_private *dev_priv = dev->dev_private;
6058 int i;
6059
6060 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006061 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006062 if (!intel_dig_port)
6063 continue;
6064 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6065 int ret;
6066
6067 if (!intel_dig_port->dp.can_mst)
6068 continue;
6069
6070 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6071 if (ret != 0) {
6072 intel_dp_check_mst_status(&intel_dig_port->dp);
6073 }
6074 }
6075 }
6076}