blob: dabc1d8d2ae3ce5ce1409978e85c4036afaa319c [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100505static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100506{
507 struct drm_i915_private *dev_priv = to_i915(ring->dev);
508
509 if (!IS_GEN2(ring->dev)) {
510 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200511 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
512 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100513 /* Sometimes we observe that the idle flag is not
514 * set even though the ring is empty. So double
515 * check before giving up.
516 */
517 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
518 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100519 }
520 }
521
522 I915_WRITE_CTL(ring, 0);
523 I915_WRITE_HEAD(ring, 0);
524 ring->write_tail(ring, 0);
525
526 if (!IS_GEN2(ring->dev)) {
527 (void)I915_READ_CTL(ring);
528 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
529 }
530
531 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800535{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200536 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300537 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100538 struct intel_ringbuffer *ringbuf = ring->buffer;
539 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541
Deepak Sc8d9a592013-11-23 14:55:42 +0530542 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200543
Chris Wilson9991ae72014-04-02 16:36:07 +0100544 if (!stop_ring(ring)) {
545 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000546 DRM_DEBUG_KMS("%s head not reset to zero "
547 "ctl %08x head %08x tail %08x start %08x\n",
548 ring->name,
549 I915_READ_CTL(ring),
550 I915_READ_HEAD(ring),
551 I915_READ_TAIL(ring),
552 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800553
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000555 DRM_ERROR("failed to set %s head to zero "
556 "ctl %08x head %08x tail %08x start %08x\n",
557 ring->name,
558 I915_READ_CTL(ring),
559 I915_READ_HEAD(ring),
560 I915_READ_TAIL(ring),
561 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100562 ret = -EIO;
563 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000564 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700565 }
566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (I915_NEED_GFX_HWS(dev))
568 intel_ring_setup_status_page(ring);
569 else
570 ring_setup_phys_status_page(ring);
571
Jiri Kosinaece4a172014-08-07 16:29:53 +0200572 /* Enforce ordering by reading HEAD register back */
573 I915_READ_HEAD(ring);
574
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200575 /* Initialize the ring. This must happen _after_ we've cleared the ring
576 * registers with the above sequence (the readback of the HEAD registers
577 * also enforces ordering), otherwise the hw might lose the new ring
578 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700579 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100580
581 /* WaClearRingBufHeadRegAtInit:ctg,elk */
582 if (I915_READ_HEAD(ring))
583 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
584 ring->name, I915_READ_HEAD(ring));
585 I915_WRITE_HEAD(ring, 0);
586 (void)I915_READ_HEAD(ring);
587
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200588 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100589 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000590 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800592 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400593 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700594 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400595 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000596 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100597 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
598 ring->name,
599 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
600 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
601 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 ret = -EIO;
603 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604 }
605
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100607 ringbuf->head = I915_READ_HEAD(ring);
608 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000609 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000610
Chris Wilson50f018d2013-06-10 11:20:19 +0100611 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
612
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200613out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530614 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200615
616 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700617}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800618
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100619void
620intel_fini_pipe_control(struct intel_engine_cs *ring)
621{
622 struct drm_device *dev = ring->dev;
623
624 if (ring->scratch.obj == NULL)
625 return;
626
627 if (INTEL_INFO(dev)->gen >= 5) {
628 kunmap(sg_page(ring->scratch.obj->pages->sgl));
629 i915_gem_object_ggtt_unpin(ring->scratch.obj);
630 }
631
632 drm_gem_object_unreference(&ring->scratch.obj->base);
633 ring->scratch.obj = NULL;
634}
635
636int
637intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 int ret;
640
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100641 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100643 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
644 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 DRM_ERROR("Failed to allocate seqno page\n");
646 ret = -ENOMEM;
647 goto err;
648 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100649
Daniel Vettera9cc7262014-02-14 14:01:13 +0100650 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
651 if (ret)
652 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100654 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 if (ret)
656 goto err_unref;
657
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100658 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
659 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
660 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800661 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800663 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200665 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667 return 0;
668
669err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 return ret;
675}
676
Michel Thierry771b9a52014-11-11 16:47:33 +0000677static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
678 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100679{
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681 struct drm_device *dev = ring->dev;
682 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000685 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100687
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 ring->gpu_caches_dirty = true;
689 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100690 if (ret)
691 return ret;
692
Arun Siluvery22a916a2014-10-22 18:59:52 +0100693 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300694 if (ret)
695 return ret;
696
Arun Siluvery22a916a2014-10-22 18:59:52 +0100697 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300698 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300699 intel_ring_emit(ring, w->reg[i].addr);
700 intel_ring_emit(ring, w->reg[i].value);
701 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100702 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300703
704 intel_ring_advance(ring);
705
706 ring->gpu_caches_dirty = true;
707 ret = intel_ring_flush_all_caches(ring);
708 if (ret)
709 return ret;
710
711 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
712
713 return 0;
714}
715
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100716static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
717 struct intel_context *ctx)
718{
719 int ret;
720
721 ret = intel_ring_workarounds_emit(ring, ctx);
722 if (ret != 0)
723 return ret;
724
725 ret = i915_gem_render_state_init(ring);
726 if (ret)
727 DRM_ERROR("init render state: %d\n", ret);
728
729 return ret;
730}
731
Mika Kuoppala72253422014-10-07 17:21:26 +0300732static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000733 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300734{
735 const u32 idx = dev_priv->workarounds.count;
736
737 if (WARN_ON(idx >= I915_MAX_WA_REGS))
738 return -ENOSPC;
739
740 dev_priv->workarounds.reg[idx].addr = addr;
741 dev_priv->workarounds.reg[idx].value = val;
742 dev_priv->workarounds.reg[idx].mask = mask;
743
744 dev_priv->workarounds.count++;
745
746 return 0;
747}
748
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000749#define WA_REG(addr, mask, val) { \
750 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300751 if (r) \
752 return r; \
753 }
754
755#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000756 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300757
758#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000759 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300760
Damien Lespiau98533252014-12-08 17:33:51 +0000761#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300763
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000764#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
765#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300766
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768
769static int bdw_init_workarounds(struct intel_engine_cs *ring)
770{
771 struct drm_device *dev = ring->dev;
772 struct drm_i915_private *dev_priv = dev->dev_private;
773
Arun Siluvery86d7f232014-08-26 14:44:50 +0100774 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700775 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
777 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
778 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700780 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300781 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
782 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100783
Mika Kuoppala72253422014-10-07 17:21:26 +0300784 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
785 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100786
787 /* Use Force Non-Coherent whenever executing a 3D context. This is a
788 * workaround for for a possible hang in the unlikely event a TLB
789 * invalidation occurs during a PSD flush.
790 */
Michel Thierry1a252052014-12-10 09:43:37 +0000791 /* WaForceEnableNonCoherent:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000792 /* WaHdcDisableFetchWhenMasked:bdw */
Rodrigo Vivida096542014-09-19 20:16:27 -0400793 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300794 WA_SET_BIT_MASKED(HDC_CHICKEN0,
795 HDC_FORCE_NON_COHERENT |
Michel Thierryf3f32362014-12-04 15:07:52 +0000796 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Mika Kuoppala72253422014-10-07 17:21:26 +0300797 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100798
799 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300800 WA_SET_BIT_MASKED(CACHE_MODE_1,
801 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100802
803 /*
804 * BSpec recommends 8x4 when MSAA is used,
805 * however in practice 16x4 seems fastest.
806 *
807 * Note that PS/WM thread counts depend on the WIZ hashing
808 * disable bit, which we don't touch here, but it's good
809 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
810 */
Damien Lespiau98533252014-12-08 17:33:51 +0000811 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
812 GEN6_WIZ_HASHING_MASK,
813 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100814
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815 return 0;
816}
817
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300818static int chv_init_workarounds(struct intel_engine_cs *ring)
819{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300820 struct drm_device *dev = ring->dev;
821 struct drm_i915_private *dev_priv = dev->dev_private;
822
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300823 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300824 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300825 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000826 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
827 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300828
Arun Siluvery952890092014-10-28 18:33:14 +0000829 /* Use Force Non-Coherent whenever executing a 3D context. This is a
830 * workaround for a possible hang in the unlikely event a TLB
831 * invalidation occurs during a PSD flush.
832 */
833 /* WaForceEnableNonCoherent:chv */
834 /* WaHdcDisableFetchWhenMasked:chv */
835 WA_SET_BIT_MASKED(HDC_CHICKEN0,
836 HDC_FORCE_NON_COHERENT |
837 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
838
Kenneth Graunked60de812015-01-10 18:02:22 -0800839 /* Improve HiZ throughput on CHV. */
840 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
841
Mika Kuoppala72253422014-10-07 17:21:26 +0300842 return 0;
843}
844
Michel Thierry771b9a52014-11-11 16:47:33 +0000845int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300846{
847 struct drm_device *dev = ring->dev;
848 struct drm_i915_private *dev_priv = dev->dev_private;
849
850 WARN_ON(ring->id != RCS);
851
852 dev_priv->workarounds.count = 0;
853
854 if (IS_BROADWELL(dev))
855 return bdw_init_workarounds(ring);
856
857 if (IS_CHERRYVIEW(dev))
858 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300859
860 return 0;
861}
862
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100863static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800864{
Chris Wilson78501ea2010-10-27 12:18:21 +0100865 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000866 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100867 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200868 if (ret)
869 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800870
Akash Goel61a563a2014-03-25 18:01:50 +0530871 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
872 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200873 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000874
875 /* We need to disable the AsyncFlip performance optimisations in order
876 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
877 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100878 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300879 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000880 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000881 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000882 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
883
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000884 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530885 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000886 if (INTEL_INFO(dev)->gen == 6)
887 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000888 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000889
Akash Goel01fa0302014-03-24 23:00:04 +0530890 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000891 if (IS_GEN7(dev))
892 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530893 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000894 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100895
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200896 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700897 /* From the Sandybridge PRM, volume 1 part 3, page 24:
898 * "If this bit is set, STCunit will have LRA as replacement
899 * policy. [...] This bit must be reset. LRA replacement
900 * policy is not supported."
901 */
902 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200903 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800904 }
905
Daniel Vetter6b26c862012-04-24 14:04:12 +0200906 if (INTEL_INFO(dev)->gen >= 6)
907 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000908
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700909 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700910 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700911
Mika Kuoppala72253422014-10-07 17:21:26 +0300912 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800913}
914
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100915static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000916{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100917 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700918 struct drm_i915_private *dev_priv = dev->dev_private;
919
920 if (dev_priv->semaphore_obj) {
921 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
922 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
923 dev_priv->semaphore_obj = NULL;
924 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100925
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100926 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000927}
928
Ben Widawsky3e789982014-06-30 09:53:37 -0700929static int gen8_rcs_signal(struct intel_engine_cs *signaller,
930 unsigned int num_dwords)
931{
932#define MBOX_UPDATE_DWORDS 8
933 struct drm_device *dev = signaller->dev;
934 struct drm_i915_private *dev_priv = dev->dev_private;
935 struct intel_engine_cs *waiter;
936 int i, ret, num_rings;
937
938 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
939 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
940#undef MBOX_UPDATE_DWORDS
941
942 ret = intel_ring_begin(signaller, num_dwords);
943 if (ret)
944 return ret;
945
946 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000947 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700948 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
949 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
950 continue;
951
John Harrison6259cea2014-11-24 18:49:29 +0000952 seqno = i915_gem_request_get_seqno(
953 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700954 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
955 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
956 PIPE_CONTROL_QW_WRITE |
957 PIPE_CONTROL_FLUSH_ENABLE);
958 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
959 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000960 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700961 intel_ring_emit(signaller, 0);
962 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
963 MI_SEMAPHORE_TARGET(waiter->id));
964 intel_ring_emit(signaller, 0);
965 }
966
967 return 0;
968}
969
970static int gen8_xcs_signal(struct intel_engine_cs *signaller,
971 unsigned int num_dwords)
972{
973#define MBOX_UPDATE_DWORDS 6
974 struct drm_device *dev = signaller->dev;
975 struct drm_i915_private *dev_priv = dev->dev_private;
976 struct intel_engine_cs *waiter;
977 int i, ret, num_rings;
978
979 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
980 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
981#undef MBOX_UPDATE_DWORDS
982
983 ret = intel_ring_begin(signaller, num_dwords);
984 if (ret)
985 return ret;
986
987 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000988 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700989 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
990 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
991 continue;
992
John Harrison6259cea2014-11-24 18:49:29 +0000993 seqno = i915_gem_request_get_seqno(
994 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700995 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
996 MI_FLUSH_DW_OP_STOREDW);
997 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
998 MI_FLUSH_DW_USE_GTT);
999 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001000 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001001 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1002 MI_SEMAPHORE_TARGET(waiter->id));
1003 intel_ring_emit(signaller, 0);
1004 }
1005
1006 return 0;
1007}
1008
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001009static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001010 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001011{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001012 struct drm_device *dev = signaller->dev;
1013 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001014 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001015 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001016
Ben Widawskya1444b72014-06-30 09:53:35 -07001017#define MBOX_UPDATE_DWORDS 3
1018 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1019 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1020#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001021
1022 ret = intel_ring_begin(signaller, num_dwords);
1023 if (ret)
1024 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001025
Ben Widawsky78325f22014-04-29 14:52:29 -07001026 for_each_ring(useless, dev_priv, i) {
1027 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1028 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001029 u32 seqno = i915_gem_request_get_seqno(
1030 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001031 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1032 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001033 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001034 }
1035 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001036
Ben Widawskya1444b72014-06-30 09:53:35 -07001037 /* If num_dwords was rounded, make sure the tail pointer is correct */
1038 if (num_rings % 2 == 0)
1039 intel_ring_emit(signaller, MI_NOOP);
1040
Ben Widawsky024a43e2014-04-29 14:52:30 -07001041 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001042}
1043
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001044/**
1045 * gen6_add_request - Update the semaphore mailbox registers
1046 *
1047 * @ring - ring that is adding a request
1048 * @seqno - return seqno stuck into the ring
1049 *
1050 * Update the mailbox registers in the *other* rings with the current seqno.
1051 * This acts like a signal in the canonical semaphore.
1052 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001053static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001054gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001055{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001056 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001057
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001058 if (ring->semaphore.signal)
1059 ret = ring->semaphore.signal(ring, 4);
1060 else
1061 ret = intel_ring_begin(ring, 4);
1062
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001063 if (ret)
1064 return ret;
1065
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001066 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1067 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001068 intel_ring_emit(ring,
1069 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001070 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001071 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001072
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001073 return 0;
1074}
1075
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001076static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1077 u32 seqno)
1078{
1079 struct drm_i915_private *dev_priv = dev->dev_private;
1080 return dev_priv->last_seqno < seqno;
1081}
1082
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001083/**
1084 * intel_ring_sync - sync the waiter to the signaller on seqno
1085 *
1086 * @waiter - ring that is waiting
1087 * @signaller - ring which has, or will signal
1088 * @seqno - seqno which the waiter will block on
1089 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001090
1091static int
1092gen8_ring_sync(struct intel_engine_cs *waiter,
1093 struct intel_engine_cs *signaller,
1094 u32 seqno)
1095{
1096 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1097 int ret;
1098
1099 ret = intel_ring_begin(waiter, 4);
1100 if (ret)
1101 return ret;
1102
1103 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1104 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001105 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001106 MI_SEMAPHORE_SAD_GTE_SDD);
1107 intel_ring_emit(waiter, seqno);
1108 intel_ring_emit(waiter,
1109 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1110 intel_ring_emit(waiter,
1111 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1112 intel_ring_advance(waiter);
1113 return 0;
1114}
1115
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001116static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001117gen6_ring_sync(struct intel_engine_cs *waiter,
1118 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001119 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001120{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001121 u32 dw1 = MI_SEMAPHORE_MBOX |
1122 MI_SEMAPHORE_COMPARE |
1123 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001124 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1125 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001126
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001127 /* Throughout all of the GEM code, seqno passed implies our current
1128 * seqno is >= the last seqno executed. However for hardware the
1129 * comparison is strictly greater than.
1130 */
1131 seqno -= 1;
1132
Ben Widawskyebc348b2014-04-29 14:52:28 -07001133 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001134
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001135 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001136 if (ret)
1137 return ret;
1138
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001139 /* If seqno wrap happened, omit the wait with no-ops */
1140 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001141 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001142 intel_ring_emit(waiter, seqno);
1143 intel_ring_emit(waiter, 0);
1144 intel_ring_emit(waiter, MI_NOOP);
1145 } else {
1146 intel_ring_emit(waiter, MI_NOOP);
1147 intel_ring_emit(waiter, MI_NOOP);
1148 intel_ring_emit(waiter, MI_NOOP);
1149 intel_ring_emit(waiter, MI_NOOP);
1150 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001151 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001152
1153 return 0;
1154}
1155
Chris Wilsonc6df5412010-12-15 09:56:50 +00001156#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1157do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001158 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1159 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001160 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1161 intel_ring_emit(ring__, 0); \
1162 intel_ring_emit(ring__, 0); \
1163} while (0)
1164
1165static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001166pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001167{
Chris Wilson18393f62014-04-09 09:19:40 +01001168 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001169 int ret;
1170
1171 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1172 * incoherent with writes to memory, i.e. completely fubar,
1173 * so we need to use PIPE_NOTIFY instead.
1174 *
1175 * However, we also need to workaround the qword write
1176 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1177 * memory before requesting an interrupt.
1178 */
1179 ret = intel_ring_begin(ring, 32);
1180 if (ret)
1181 return ret;
1182
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001183 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001184 PIPE_CONTROL_WRITE_FLUSH |
1185 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001186 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001187 intel_ring_emit(ring,
1188 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001189 intel_ring_emit(ring, 0);
1190 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001191 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001192 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001193 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001194 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001195 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001196 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001197 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001198 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001199 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001200 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001201
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001202 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001203 PIPE_CONTROL_WRITE_FLUSH |
1204 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001205 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001206 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001207 intel_ring_emit(ring,
1208 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001209 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001210 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001211
Chris Wilsonc6df5412010-12-15 09:56:50 +00001212 return 0;
1213}
1214
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001215static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001216gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001217{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001218 /* Workaround to force correct ordering between irq and seqno writes on
1219 * ivb (and maybe also on snb) by reading from a CS register (like
1220 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001221 if (!lazy_coherency) {
1222 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1223 POSTING_READ(RING_ACTHD(ring->mmio_base));
1224 }
1225
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001226 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1227}
1228
1229static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001230ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001231{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001232 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1233}
1234
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001235static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001236ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001237{
1238 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1239}
1240
Chris Wilsonc6df5412010-12-15 09:56:50 +00001241static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001242pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001243{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001244 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001245}
1246
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001247static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001248pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001249{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001250 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001251}
1252
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001253static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001254gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001255{
1256 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001257 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001258 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001259
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001260 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001261 return false;
1262
Chris Wilson7338aef2012-04-24 21:48:47 +01001263 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001264 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001265 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001266 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001267
1268 return true;
1269}
1270
1271static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001272gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001273{
1274 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001275 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001276 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001277
Chris Wilson7338aef2012-04-24 21:48:47 +01001278 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001279 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001280 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001281 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001282}
1283
1284static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001285i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001286{
Chris Wilson78501ea2010-10-27 12:18:21 +01001287 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001288 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001289 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001290
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001291 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001292 return false;
1293
Chris Wilson7338aef2012-04-24 21:48:47 +01001294 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001295 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001296 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1297 I915_WRITE(IMR, dev_priv->irq_mask);
1298 POSTING_READ(IMR);
1299 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001300 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001301
1302 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001303}
1304
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001305static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001306i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001307{
Chris Wilson78501ea2010-10-27 12:18:21 +01001308 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001310 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001311
Chris Wilson7338aef2012-04-24 21:48:47 +01001312 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001313 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001314 dev_priv->irq_mask |= ring->irq_enable_mask;
1315 I915_WRITE(IMR, dev_priv->irq_mask);
1316 POSTING_READ(IMR);
1317 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001318 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001319}
1320
Chris Wilsonc2798b12012-04-22 21:13:57 +01001321static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001322i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001323{
1324 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001325 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001326 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001327
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001328 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001329 return false;
1330
Chris Wilson7338aef2012-04-24 21:48:47 +01001331 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001332 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001333 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1334 I915_WRITE16(IMR, dev_priv->irq_mask);
1335 POSTING_READ16(IMR);
1336 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001337 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001338
1339 return true;
1340}
1341
1342static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001343i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001344{
1345 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001346 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001347 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001348
Chris Wilson7338aef2012-04-24 21:48:47 +01001349 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001350 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001351 dev_priv->irq_mask |= ring->irq_enable_mask;
1352 I915_WRITE16(IMR, dev_priv->irq_mask);
1353 POSTING_READ16(IMR);
1354 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001355 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001356}
1357
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001358void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001359{
Eric Anholt45930102011-05-06 17:12:35 -07001360 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001361 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001362 u32 mmio = 0;
1363
1364 /* The ring status page addresses are no longer next to the rest of
1365 * the ring registers as of gen7.
1366 */
1367 if (IS_GEN7(dev)) {
1368 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001369 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001370 mmio = RENDER_HWS_PGA_GEN7;
1371 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001372 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001373 mmio = BLT_HWS_PGA_GEN7;
1374 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001375 /*
1376 * VCS2 actually doesn't exist on Gen7. Only shut up
1377 * gcc switch check warning
1378 */
1379 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001380 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001381 mmio = BSD_HWS_PGA_GEN7;
1382 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001383 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001384 mmio = VEBOX_HWS_PGA_GEN7;
1385 break;
Eric Anholt45930102011-05-06 17:12:35 -07001386 }
1387 } else if (IS_GEN6(ring->dev)) {
1388 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1389 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001390 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001391 mmio = RING_HWS_PGA(ring->mmio_base);
1392 }
1393
Chris Wilson78501ea2010-10-27 12:18:21 +01001394 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1395 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001396
Damien Lespiaudc616b82014-03-13 01:40:28 +00001397 /*
1398 * Flush the TLB for this page
1399 *
1400 * FIXME: These two bits have disappeared on gen8, so a question
1401 * arises: do we still need this and if so how should we go about
1402 * invalidating the TLB?
1403 */
1404 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001405 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301406
1407 /* ring should be idle before issuing a sync flush*/
1408 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1409
Chris Wilson884020b2013-08-06 19:01:14 +01001410 I915_WRITE(reg,
1411 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1412 INSTPM_SYNC_FLUSH));
1413 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1414 1000))
1415 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1416 ring->name);
1417 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001418}
1419
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001420static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001421bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001422 u32 invalidate_domains,
1423 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001424{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001425 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001426
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001427 ret = intel_ring_begin(ring, 2);
1428 if (ret)
1429 return ret;
1430
1431 intel_ring_emit(ring, MI_FLUSH);
1432 intel_ring_emit(ring, MI_NOOP);
1433 intel_ring_advance(ring);
1434 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001435}
1436
Chris Wilson3cce4692010-10-27 16:11:02 +01001437static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001438i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001439{
Chris Wilson3cce4692010-10-27 16:11:02 +01001440 int ret;
1441
1442 ret = intel_ring_begin(ring, 4);
1443 if (ret)
1444 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001445
Chris Wilson3cce4692010-10-27 16:11:02 +01001446 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1447 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001448 intel_ring_emit(ring,
1449 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001450 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001451 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001452
Chris Wilson3cce4692010-10-27 16:11:02 +01001453 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001454}
1455
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001456static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001457gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001458{
1459 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001460 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001461 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001462
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001463 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1464 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001465
Chris Wilson7338aef2012-04-24 21:48:47 +01001466 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001467 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001468 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001469 I915_WRITE_IMR(ring,
1470 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001471 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001472 else
1473 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001474 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001475 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001476 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001477
1478 return true;
1479}
1480
1481static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001482gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001483{
1484 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001486 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001487
Chris Wilson7338aef2012-04-24 21:48:47 +01001488 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001489 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001490 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001491 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001492 else
1493 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001494 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001495 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001496 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001497}
1498
Ben Widawskya19d2932013-05-28 19:22:30 -07001499static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001500hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001501{
1502 struct drm_device *dev = ring->dev;
1503 struct drm_i915_private *dev_priv = dev->dev_private;
1504 unsigned long flags;
1505
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001506 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001507 return false;
1508
Daniel Vetter59cdb632013-07-04 23:35:28 +02001509 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001510 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001511 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001512 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001513 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001514 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001515
1516 return true;
1517}
1518
1519static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001520hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001521{
1522 struct drm_device *dev = ring->dev;
1523 struct drm_i915_private *dev_priv = dev->dev_private;
1524 unsigned long flags;
1525
Daniel Vetter59cdb632013-07-04 23:35:28 +02001526 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001527 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001528 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001529 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001530 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001531 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001532}
1533
Ben Widawskyabd58f02013-11-02 21:07:09 -07001534static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001535gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001536{
1537 struct drm_device *dev = ring->dev;
1538 struct drm_i915_private *dev_priv = dev->dev_private;
1539 unsigned long flags;
1540
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001541 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001542 return false;
1543
1544 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1545 if (ring->irq_refcount++ == 0) {
1546 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1547 I915_WRITE_IMR(ring,
1548 ~(ring->irq_enable_mask |
1549 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1550 } else {
1551 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1552 }
1553 POSTING_READ(RING_IMR(ring->mmio_base));
1554 }
1555 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1556
1557 return true;
1558}
1559
1560static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001561gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001562{
1563 struct drm_device *dev = ring->dev;
1564 struct drm_i915_private *dev_priv = dev->dev_private;
1565 unsigned long flags;
1566
1567 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1568 if (--ring->irq_refcount == 0) {
1569 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1570 I915_WRITE_IMR(ring,
1571 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1572 } else {
1573 I915_WRITE_IMR(ring, ~0);
1574 }
1575 POSTING_READ(RING_IMR(ring->mmio_base));
1576 }
1577 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1578}
1579
Zou Nan haid1b851f2010-05-21 09:08:57 +08001580static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001581i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001582 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001583 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001584{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001585 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001586
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001587 ret = intel_ring_begin(ring, 2);
1588 if (ret)
1589 return ret;
1590
Chris Wilson78501ea2010-10-27 12:18:21 +01001591 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001592 MI_BATCH_BUFFER_START |
1593 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001594 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001595 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001596 intel_ring_advance(ring);
1597
Zou Nan haid1b851f2010-05-21 09:08:57 +08001598 return 0;
1599}
1600
Daniel Vetterb45305f2012-12-17 16:21:27 +01001601/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1602#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001603#define I830_TLB_ENTRIES (2)
1604#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001605static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001606i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001607 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001608 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001609{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001610 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001611 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001612
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001613 ret = intel_ring_begin(ring, 6);
1614 if (ret)
1615 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001616
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001617 /* Evict the invalid PTE TLBs */
1618 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1619 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1620 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1621 intel_ring_emit(ring, cs_offset);
1622 intel_ring_emit(ring, 0xdeadbeef);
1623 intel_ring_emit(ring, MI_NOOP);
1624 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001625
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001626 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001627 if (len > I830_BATCH_LIMIT)
1628 return -ENOSPC;
1629
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001630 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001631 if (ret)
1632 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001633
1634 /* Blit the batch (which has now all relocs applied) to the
1635 * stable batch scratch bo area (so that the CS never
1636 * stumbles over its tlb invalidation bug) ...
1637 */
1638 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1639 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001640 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001641 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001642 intel_ring_emit(ring, 4096);
1643 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001644
Daniel Vetterb45305f2012-12-17 16:21:27 +01001645 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001646 intel_ring_emit(ring, MI_NOOP);
1647 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001648
1649 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001650 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001651 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001652
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001653 ret = intel_ring_begin(ring, 4);
1654 if (ret)
1655 return ret;
1656
1657 intel_ring_emit(ring, MI_BATCH_BUFFER);
1658 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1659 intel_ring_emit(ring, offset + len - 8);
1660 intel_ring_emit(ring, MI_NOOP);
1661 intel_ring_advance(ring);
1662
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001663 return 0;
1664}
1665
1666static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001667i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001668 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001669 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001670{
1671 int ret;
1672
1673 ret = intel_ring_begin(ring, 2);
1674 if (ret)
1675 return ret;
1676
Chris Wilson65f56872012-04-17 16:38:12 +01001677 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001678 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001679 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001680
Eric Anholt62fdfea2010-05-21 13:26:39 -07001681 return 0;
1682}
1683
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001684static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001685{
Chris Wilson05394f32010-11-08 19:18:58 +00001686 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001687
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001688 obj = ring->status_page.obj;
1689 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001690 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001691
Chris Wilson9da3da62012-06-01 15:20:22 +01001692 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001693 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001694 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001695 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001696}
1697
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001698static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001699{
Chris Wilson05394f32010-11-08 19:18:58 +00001700 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001701
Chris Wilsone3efda42014-04-09 09:19:41 +01001702 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001703 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001704 int ret;
1705
1706 obj = i915_gem_alloc_object(ring->dev, 4096);
1707 if (obj == NULL) {
1708 DRM_ERROR("Failed to allocate status page\n");
1709 return -ENOMEM;
1710 }
1711
1712 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1713 if (ret)
1714 goto err_unref;
1715
Chris Wilson1f767e02014-07-03 17:33:03 -04001716 flags = 0;
1717 if (!HAS_LLC(ring->dev))
1718 /* On g33, we cannot place HWS above 256MiB, so
1719 * restrict its pinning to the low mappable arena.
1720 * Though this restriction is not documented for
1721 * gen4, gen5, or byt, they also behave similarly
1722 * and hang if the HWS is placed at the top of the
1723 * GTT. To generalise, it appears that all !llc
1724 * platforms have issues with us placing the HWS
1725 * above the mappable region (even though we never
1726 * actualy map it).
1727 */
1728 flags |= PIN_MAPPABLE;
1729 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001730 if (ret) {
1731err_unref:
1732 drm_gem_object_unreference(&obj->base);
1733 return ret;
1734 }
1735
1736 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001737 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001738
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001739 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001740 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001741 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001742
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001743 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1744 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001745
1746 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001747}
1748
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001749static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001750{
1751 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001752
1753 if (!dev_priv->status_page_dmah) {
1754 dev_priv->status_page_dmah =
1755 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1756 if (!dev_priv->status_page_dmah)
1757 return -ENOMEM;
1758 }
1759
Chris Wilson6b8294a2012-11-16 11:43:20 +00001760 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1761 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1762
1763 return 0;
1764}
1765
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001766void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1767{
1768 iounmap(ringbuf->virtual_start);
1769 ringbuf->virtual_start = NULL;
1770 i915_gem_object_ggtt_unpin(ringbuf->obj);
1771}
1772
1773int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1774 struct intel_ringbuffer *ringbuf)
1775{
1776 struct drm_i915_private *dev_priv = to_i915(dev);
1777 struct drm_i915_gem_object *obj = ringbuf->obj;
1778 int ret;
1779
1780 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1781 if (ret)
1782 return ret;
1783
1784 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1785 if (ret) {
1786 i915_gem_object_ggtt_unpin(obj);
1787 return ret;
1788 }
1789
1790 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1791 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1792 if (ringbuf->virtual_start == NULL) {
1793 i915_gem_object_ggtt_unpin(obj);
1794 return -EINVAL;
1795 }
1796
1797 return 0;
1798}
1799
Oscar Mateo84c23772014-07-24 17:04:15 +01001800void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001801{
Oscar Mateo2919d292014-07-03 16:28:02 +01001802 drm_gem_object_unreference(&ringbuf->obj->base);
1803 ringbuf->obj = NULL;
1804}
1805
Oscar Mateo84c23772014-07-24 17:04:15 +01001806int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1807 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001808{
Chris Wilsone3efda42014-04-09 09:19:41 +01001809 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001810
1811 obj = NULL;
1812 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001813 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001814 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001815 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001816 if (obj == NULL)
1817 return -ENOMEM;
1818
Akash Goel24f3a8c2014-06-17 10:59:42 +05301819 /* mark ring buffers as read-only from GPU side by default */
1820 obj->gt_ro = 1;
1821
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001822 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001823
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001824 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001825}
1826
Ben Widawskyc43b5632012-04-16 14:07:40 -07001827static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001828 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001829{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001830 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001831 int ret;
1832
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001833 WARN_ON(ring->buffer);
1834
1835 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1836 if (!ringbuf)
1837 return -ENOMEM;
1838 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001839
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001840 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001841 INIT_LIST_HEAD(&ring->active_list);
1842 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001843 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001844 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001845 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001846 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001847
Chris Wilsonb259f672011-03-29 13:19:09 +01001848 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001849
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001850 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001851 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001852 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001853 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001854 } else {
1855 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001856 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001857 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001858 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001859 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001860
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001861 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001862
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001863 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1864 if (ret) {
1865 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1866 ring->name, ret);
1867 goto error;
1868 }
1869
1870 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1871 if (ret) {
1872 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1873 ring->name, ret);
1874 intel_destroy_ringbuffer_obj(ringbuf);
1875 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001876 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001877
Chris Wilson55249ba2010-12-22 14:04:47 +00001878 /* Workaround an erratum on the i830 which causes a hang if
1879 * the TAIL pointer points to within the last 2 cachelines
1880 * of the buffer.
1881 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001882 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001883 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001884 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001885
Brad Volkin44e895a2014-05-10 14:10:43 -07001886 ret = i915_cmd_parser_init_ring(ring);
1887 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001888 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001889
Oscar Mateo8ee14972014-05-22 14:13:34 +01001890 return 0;
1891
1892error:
1893 kfree(ringbuf);
1894 ring->buffer = NULL;
1895 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001896}
1897
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001898void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001899{
John Harrison6402c332014-10-31 12:00:26 +00001900 struct drm_i915_private *dev_priv;
1901 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001902
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001903 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001904 return;
1905
John Harrison6402c332014-10-31 12:00:26 +00001906 dev_priv = to_i915(ring->dev);
1907 ringbuf = ring->buffer;
1908
Chris Wilsone3efda42014-04-09 09:19:41 +01001909 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001910 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001911
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001912 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001913 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001914 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001915
Zou Nan hai8d192152010-11-02 16:31:01 +08001916 if (ring->cleanup)
1917 ring->cleanup(ring);
1918
Chris Wilson78501ea2010-10-27 12:18:21 +01001919 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001920
1921 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001922
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001923 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001924 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001925}
1926
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001927static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001928{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001929 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001930 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001931 int ret;
1932
Dave Gordonebd0fd42014-11-27 11:22:49 +00001933 if (intel_ring_space(ringbuf) >= n)
1934 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001935
1936 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001937 if (__intel_ring_space(request->tail, ringbuf->tail,
1938 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001939 break;
1940 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001941 }
1942
Daniel Vettera4b3a572014-11-26 14:17:05 +01001943 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001944 return -ENOSPC;
1945
Daniel Vettera4b3a572014-11-26 14:17:05 +01001946 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001947 if (ret)
1948 return ret;
1949
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001950 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001951
1952 return 0;
1953}
1954
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001955static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001956{
Chris Wilson78501ea2010-10-27 12:18:21 +01001957 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001958 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001959 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001960 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001961 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001962
Chris Wilsona71d8d92012-02-15 11:25:36 +00001963 ret = intel_ring_wait_request(ring, n);
1964 if (ret != -ENOSPC)
1965 return ret;
1966
Chris Wilson09246732013-08-10 22:16:32 +01001967 /* force the tail write in case we have been skipping them */
1968 __intel_ring_advance(ring);
1969
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001970 /* With GEM the hangcheck timer should kick us out of the loop,
1971 * leaving it early runs the risk of corrupting GEM state (due
1972 * to running on almost untested codepaths). But on resume
1973 * timers don't work yet, so prevent a complete hang in that
1974 * case by choosing an insanely large timeout. */
1975 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001976
Dave Gordonebd0fd42014-11-27 11:22:49 +00001977 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01001978 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001979 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00001980 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001981 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00001982 ringbuf->head = I915_READ_HEAD(ring);
1983 if (intel_ring_space(ringbuf) >= n)
1984 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001985
Chris Wilsone60a0b12010-10-13 10:09:14 +01001986 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001987
Chris Wilsondcfe0502014-05-05 09:07:32 +01001988 if (dev_priv->mm.interruptible && signal_pending(current)) {
1989 ret = -ERESTARTSYS;
1990 break;
1991 }
1992
Daniel Vetter33196de2012-11-14 17:14:05 +01001993 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1994 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001995 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001996 break;
1997
1998 if (time_after(jiffies, end)) {
1999 ret = -EBUSY;
2000 break;
2001 }
2002 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002003 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002004 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002005}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002006
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002007static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002008{
2009 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002010 struct intel_ringbuffer *ringbuf = ring->buffer;
2011 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002012
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002013 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002014 int ret = ring_wait_for_space(ring, rem);
2015 if (ret)
2016 return ret;
2017 }
2018
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002019 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002020 rem /= 4;
2021 while (rem--)
2022 iowrite32(MI_NOOP, virt++);
2023
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002024 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002025 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002026
2027 return 0;
2028}
2029
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002030int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002031{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002032 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002033 int ret;
2034
2035 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002036 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002037 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002038 if (ret)
2039 return ret;
2040 }
2041
2042 /* Wait upon the last request to be completed */
2043 if (list_empty(&ring->request_list))
2044 return 0;
2045
Daniel Vettera4b3a572014-11-26 14:17:05 +01002046 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002047 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002048 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002049
Daniel Vettera4b3a572014-11-26 14:17:05 +01002050 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002051}
2052
Chris Wilson9d7730912012-11-27 16:22:52 +00002053static int
John Harrison6259cea2014-11-24 18:49:29 +00002054intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002055{
John Harrison9eba5d42014-11-24 18:49:23 +00002056 int ret;
2057 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002058 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002059
John Harrison6259cea2014-11-24 18:49:29 +00002060 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002061 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002062
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002063 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002064 if (request == NULL)
2065 return -ENOMEM;
2066
John Harrisonabfe2622014-11-24 18:49:24 +00002067 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002068 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002069 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002070
John Harrison6259cea2014-11-24 18:49:29 +00002071 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002072 if (ret) {
2073 kfree(request);
2074 return ret;
2075 }
2076
John Harrison6259cea2014-11-24 18:49:29 +00002077 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002078 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002079}
2080
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002081static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002082 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002083{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002084 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002085 int ret;
2086
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002087 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002088 ret = intel_wrap_ring_buffer(ring);
2089 if (unlikely(ret))
2090 return ret;
2091 }
2092
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002093 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002094 ret = ring_wait_for_space(ring, bytes);
2095 if (unlikely(ret))
2096 return ret;
2097 }
2098
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002099 return 0;
2100}
2101
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002102int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002103 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002104{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002105 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002106 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002107
Daniel Vetter33196de2012-11-14 17:14:05 +01002108 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2109 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002110 if (ret)
2111 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002112
Chris Wilson304d6952014-01-02 14:32:35 +00002113 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2114 if (ret)
2115 return ret;
2116
Chris Wilson9d7730912012-11-27 16:22:52 +00002117 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002118 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002119 if (ret)
2120 return ret;
2121
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002122 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002123 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002124}
2125
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002126/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002127int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002128{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002129 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002130 int ret;
2131
2132 if (num_dwords == 0)
2133 return 0;
2134
Chris Wilson18393f62014-04-09 09:19:40 +01002135 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002136 ret = intel_ring_begin(ring, num_dwords);
2137 if (ret)
2138 return ret;
2139
2140 while (num_dwords--)
2141 intel_ring_emit(ring, MI_NOOP);
2142
2143 intel_ring_advance(ring);
2144
2145 return 0;
2146}
2147
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002148void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002149{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002150 struct drm_device *dev = ring->dev;
2151 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002152
John Harrison6259cea2014-11-24 18:49:29 +00002153 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002154
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002155 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002156 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2157 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002158 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002159 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002160 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002161
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002162 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002163 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002164}
2165
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002166static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002167 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002168{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002169 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002170
2171 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002172
Chris Wilson12f55812012-07-05 17:14:01 +01002173 /* Disable notification that the ring is IDLE. The GT
2174 * will then assume that it is busy and bring it out of rc6.
2175 */
2176 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2177 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2178
2179 /* Clear the context id. Here be magic! */
2180 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2181
2182 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002183 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002184 GEN6_BSD_SLEEP_INDICATOR) == 0,
2185 50))
2186 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002187
Chris Wilson12f55812012-07-05 17:14:01 +01002188 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002189 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002190 POSTING_READ(RING_TAIL(ring->mmio_base));
2191
2192 /* Let the ring send IDLE messages to the GT again,
2193 * and so let it sleep to conserve power when idle.
2194 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002195 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002196 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002197}
2198
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002200 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002201{
Chris Wilson71a77e02011-02-02 12:13:49 +00002202 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002203 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002204
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002205 ret = intel_ring_begin(ring, 4);
2206 if (ret)
2207 return ret;
2208
Chris Wilson71a77e02011-02-02 12:13:49 +00002209 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002210 if (INTEL_INFO(ring->dev)->gen >= 8)
2211 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002212 /*
2213 * Bspec vol 1c.5 - video engine command streamer:
2214 * "If ENABLED, all TLBs will be invalidated once the flush
2215 * operation is complete. This bit is only valid when the
2216 * Post-Sync Operation field is a value of 1h or 3h."
2217 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002218 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002219 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2220 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002221 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002222 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002223 if (INTEL_INFO(ring->dev)->gen >= 8) {
2224 intel_ring_emit(ring, 0); /* upper addr */
2225 intel_ring_emit(ring, 0); /* value */
2226 } else {
2227 intel_ring_emit(ring, 0);
2228 intel_ring_emit(ring, MI_NOOP);
2229 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002230 intel_ring_advance(ring);
2231 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002232}
2233
2234static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002235gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002236 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002237 unsigned flags)
2238{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002239 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002240 int ret;
2241
2242 ret = intel_ring_begin(ring, 4);
2243 if (ret)
2244 return ret;
2245
2246 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002247 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002248 intel_ring_emit(ring, lower_32_bits(offset));
2249 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002250 intel_ring_emit(ring, MI_NOOP);
2251 intel_ring_advance(ring);
2252
2253 return 0;
2254}
2255
2256static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002257hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002258 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002259 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002260{
Akshay Joshi0206e352011-08-16 15:34:10 -04002261 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002262
Akshay Joshi0206e352011-08-16 15:34:10 -04002263 ret = intel_ring_begin(ring, 2);
2264 if (ret)
2265 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002266
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002267 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002268 MI_BATCH_BUFFER_START |
2269 (flags & I915_DISPATCH_SECURE ?
2270 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002271 /* bit0-7 is the length on GEN6+ */
2272 intel_ring_emit(ring, offset);
2273 intel_ring_advance(ring);
2274
2275 return 0;
2276}
2277
2278static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002279gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002280 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002281 unsigned flags)
2282{
2283 int ret;
2284
2285 ret = intel_ring_begin(ring, 2);
2286 if (ret)
2287 return ret;
2288
2289 intel_ring_emit(ring,
2290 MI_BATCH_BUFFER_START |
2291 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002292 /* bit0-7 is the length on GEN6+ */
2293 intel_ring_emit(ring, offset);
2294 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002295
Akshay Joshi0206e352011-08-16 15:34:10 -04002296 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002297}
2298
Chris Wilson549f7362010-10-19 11:19:32 +01002299/* Blitter support (SandyBridge+) */
2300
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002301static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002302 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002303{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002304 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002305 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002306 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002307 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002308
Daniel Vetter6a233c72011-12-14 13:57:07 +01002309 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002310 if (ret)
2311 return ret;
2312
Chris Wilson71a77e02011-02-02 12:13:49 +00002313 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002314 if (INTEL_INFO(ring->dev)->gen >= 8)
2315 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002316 /*
2317 * Bspec vol 1c.3 - blitter engine command streamer:
2318 * "If ENABLED, all TLBs will be invalidated once the flush
2319 * operation is complete. This bit is only valid when the
2320 * Post-Sync Operation field is a value of 1h or 3h."
2321 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002322 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002323 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002324 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002325 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002326 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002327 if (INTEL_INFO(ring->dev)->gen >= 8) {
2328 intel_ring_emit(ring, 0); /* upper addr */
2329 intel_ring_emit(ring, 0); /* value */
2330 } else {
2331 intel_ring_emit(ring, 0);
2332 intel_ring_emit(ring, MI_NOOP);
2333 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002334 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002335
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002336 if (!invalidate && flush) {
2337 if (IS_GEN7(dev))
2338 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2339 else if (IS_BROADWELL(dev))
2340 dev_priv->fbc.need_sw_cache_clean = true;
2341 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002342
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002343 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002344}
2345
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002346int intel_init_render_ring_buffer(struct drm_device *dev)
2347{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002348 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002349 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002350 struct drm_i915_gem_object *obj;
2351 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002352
Daniel Vetter59465b52012-04-11 22:12:48 +02002353 ring->name = "render ring";
2354 ring->id = RCS;
2355 ring->mmio_base = RENDER_RING_BASE;
2356
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002357 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002358 if (i915_semaphore_is_enabled(dev)) {
2359 obj = i915_gem_alloc_object(dev, 4096);
2360 if (obj == NULL) {
2361 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2362 i915.semaphores = 0;
2363 } else {
2364 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2365 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2366 if (ret != 0) {
2367 drm_gem_object_unreference(&obj->base);
2368 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2369 i915.semaphores = 0;
2370 } else
2371 dev_priv->semaphore_obj = obj;
2372 }
2373 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002374
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002375 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002376 ring->add_request = gen6_add_request;
2377 ring->flush = gen8_render_ring_flush;
2378 ring->irq_get = gen8_ring_get_irq;
2379 ring->irq_put = gen8_ring_put_irq;
2380 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2381 ring->get_seqno = gen6_ring_get_seqno;
2382 ring->set_seqno = ring_set_seqno;
2383 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002384 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002385 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002386 ring->semaphore.signal = gen8_rcs_signal;
2387 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002388 }
2389 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002390 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002391 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002392 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002393 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002394 ring->irq_get = gen6_ring_get_irq;
2395 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002396 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002397 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002398 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002399 if (i915_semaphore_is_enabled(dev)) {
2400 ring->semaphore.sync_to = gen6_ring_sync;
2401 ring->semaphore.signal = gen6_signal;
2402 /*
2403 * The current semaphore is only applied on pre-gen8
2404 * platform. And there is no VCS2 ring on the pre-gen8
2405 * platform. So the semaphore between RCS and VCS2 is
2406 * initialized as INVALID. Gen8 will initialize the
2407 * sema between VCS2 and RCS later.
2408 */
2409 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2410 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2411 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2412 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2413 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2414 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2415 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2416 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2417 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2418 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2419 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002420 } else if (IS_GEN5(dev)) {
2421 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002422 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002423 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002424 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002425 ring->irq_get = gen5_ring_get_irq;
2426 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002427 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2428 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002429 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002430 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002431 if (INTEL_INFO(dev)->gen < 4)
2432 ring->flush = gen2_render_ring_flush;
2433 else
2434 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002435 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002436 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002437 if (IS_GEN2(dev)) {
2438 ring->irq_get = i8xx_ring_get_irq;
2439 ring->irq_put = i8xx_ring_put_irq;
2440 } else {
2441 ring->irq_get = i9xx_ring_get_irq;
2442 ring->irq_put = i9xx_ring_put_irq;
2443 }
Daniel Vettere3670312012-04-11 22:12:53 +02002444 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002445 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002446 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002447
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002448 if (IS_HASWELL(dev))
2449 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002450 else if (IS_GEN8(dev))
2451 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002452 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002453 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2454 else if (INTEL_INFO(dev)->gen >= 4)
2455 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2456 else if (IS_I830(dev) || IS_845G(dev))
2457 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2458 else
2459 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002460 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002461 ring->cleanup = render_ring_cleanup;
2462
Daniel Vetterb45305f2012-12-17 16:21:27 +01002463 /* Workaround batchbuffer to combat CS tlb bug. */
2464 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002465 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002466 if (obj == NULL) {
2467 DRM_ERROR("Failed to allocate batch bo\n");
2468 return -ENOMEM;
2469 }
2470
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002471 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002472 if (ret != 0) {
2473 drm_gem_object_unreference(&obj->base);
2474 DRM_ERROR("Failed to ping batch bo\n");
2475 return ret;
2476 }
2477
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002478 ring->scratch.obj = obj;
2479 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002480 }
2481
Daniel Vetter99be1df2014-11-20 00:33:06 +01002482 ret = intel_init_ring_buffer(dev, ring);
2483 if (ret)
2484 return ret;
2485
2486 if (INTEL_INFO(dev)->gen >= 5) {
2487 ret = intel_init_pipe_control(ring);
2488 if (ret)
2489 return ret;
2490 }
2491
2492 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002493}
2494
2495int intel_init_bsd_ring_buffer(struct drm_device *dev)
2496{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002497 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002498 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002499
Daniel Vetter58fa3832012-04-11 22:12:49 +02002500 ring->name = "bsd ring";
2501 ring->id = VCS;
2502
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002503 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002504 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002505 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002506 /* gen6 bsd needs a special wa for tail updates */
2507 if (IS_GEN6(dev))
2508 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002509 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002510 ring->add_request = gen6_add_request;
2511 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002512 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002513 if (INTEL_INFO(dev)->gen >= 8) {
2514 ring->irq_enable_mask =
2515 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2516 ring->irq_get = gen8_ring_get_irq;
2517 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002518 ring->dispatch_execbuffer =
2519 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002520 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002521 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002522 ring->semaphore.signal = gen8_xcs_signal;
2523 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002524 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002525 } else {
2526 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2527 ring->irq_get = gen6_ring_get_irq;
2528 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002529 ring->dispatch_execbuffer =
2530 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002531 if (i915_semaphore_is_enabled(dev)) {
2532 ring->semaphore.sync_to = gen6_ring_sync;
2533 ring->semaphore.signal = gen6_signal;
2534 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2535 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2536 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2537 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2538 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2539 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2540 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2541 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2542 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2543 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2544 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002545 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002546 } else {
2547 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002548 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002549 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002550 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002551 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002552 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002553 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002554 ring->irq_get = gen5_ring_get_irq;
2555 ring->irq_put = gen5_ring_put_irq;
2556 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002557 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002558 ring->irq_get = i9xx_ring_get_irq;
2559 ring->irq_put = i9xx_ring_put_irq;
2560 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002561 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002562 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002563 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002564
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002565 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002566}
Chris Wilson549f7362010-10-19 11:19:32 +01002567
Zhao Yakui845f74a2014-04-17 10:37:37 +08002568/**
2569 * Initialize the second BSD ring for Broadwell GT3.
2570 * It is noted that this only exists on Broadwell GT3.
2571 */
2572int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2573{
2574 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002575 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002576
2577 if ((INTEL_INFO(dev)->gen != 8)) {
2578 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2579 return -EINVAL;
2580 }
2581
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002582 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002583 ring->id = VCS2;
2584
2585 ring->write_tail = ring_write_tail;
2586 ring->mmio_base = GEN8_BSD2_RING_BASE;
2587 ring->flush = gen6_bsd_ring_flush;
2588 ring->add_request = gen6_add_request;
2589 ring->get_seqno = gen6_ring_get_seqno;
2590 ring->set_seqno = ring_set_seqno;
2591 ring->irq_enable_mask =
2592 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2593 ring->irq_get = gen8_ring_get_irq;
2594 ring->irq_put = gen8_ring_put_irq;
2595 ring->dispatch_execbuffer =
2596 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002597 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002598 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002599 ring->semaphore.signal = gen8_xcs_signal;
2600 GEN8_RING_SEMAPHORE_INIT;
2601 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002602 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002603
2604 return intel_init_ring_buffer(dev, ring);
2605}
2606
Chris Wilson549f7362010-10-19 11:19:32 +01002607int intel_init_blt_ring_buffer(struct drm_device *dev)
2608{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002609 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002610 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002611
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002612 ring->name = "blitter ring";
2613 ring->id = BCS;
2614
2615 ring->mmio_base = BLT_RING_BASE;
2616 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002617 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002618 ring->add_request = gen6_add_request;
2619 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002620 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002621 if (INTEL_INFO(dev)->gen >= 8) {
2622 ring->irq_enable_mask =
2623 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2624 ring->irq_get = gen8_ring_get_irq;
2625 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002626 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002627 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002628 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002629 ring->semaphore.signal = gen8_xcs_signal;
2630 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002631 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002632 } else {
2633 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2634 ring->irq_get = gen6_ring_get_irq;
2635 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002636 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002637 if (i915_semaphore_is_enabled(dev)) {
2638 ring->semaphore.signal = gen6_signal;
2639 ring->semaphore.sync_to = gen6_ring_sync;
2640 /*
2641 * The current semaphore is only applied on pre-gen8
2642 * platform. And there is no VCS2 ring on the pre-gen8
2643 * platform. So the semaphore between BCS and VCS2 is
2644 * initialized as INVALID. Gen8 will initialize the
2645 * sema between BCS and VCS2 later.
2646 */
2647 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2648 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2649 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2650 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2651 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2652 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2653 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2654 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2655 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2656 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2657 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002658 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002659 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002660
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002661 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002662}
Chris Wilsona7b97612012-07-20 12:41:08 +01002663
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002664int intel_init_vebox_ring_buffer(struct drm_device *dev)
2665{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002666 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002667 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002668
2669 ring->name = "video enhancement ring";
2670 ring->id = VECS;
2671
2672 ring->mmio_base = VEBOX_RING_BASE;
2673 ring->write_tail = ring_write_tail;
2674 ring->flush = gen6_ring_flush;
2675 ring->add_request = gen6_add_request;
2676 ring->get_seqno = gen6_ring_get_seqno;
2677 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002678
2679 if (INTEL_INFO(dev)->gen >= 8) {
2680 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002681 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002682 ring->irq_get = gen8_ring_get_irq;
2683 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002684 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002685 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002686 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002687 ring->semaphore.signal = gen8_xcs_signal;
2688 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002689 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002690 } else {
2691 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2692 ring->irq_get = hsw_vebox_get_irq;
2693 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002694 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002695 if (i915_semaphore_is_enabled(dev)) {
2696 ring->semaphore.sync_to = gen6_ring_sync;
2697 ring->semaphore.signal = gen6_signal;
2698 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2699 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2700 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2701 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2702 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2703 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2704 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2705 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2706 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2707 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2708 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002709 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002710 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002711
2712 return intel_init_ring_buffer(dev, ring);
2713}
2714
Chris Wilsona7b97612012-07-20 12:41:08 +01002715int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002716intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002717{
2718 int ret;
2719
2720 if (!ring->gpu_caches_dirty)
2721 return 0;
2722
2723 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2724 if (ret)
2725 return ret;
2726
2727 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2728
2729 ring->gpu_caches_dirty = false;
2730 return 0;
2731}
2732
2733int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002734intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002735{
2736 uint32_t flush_domains;
2737 int ret;
2738
2739 flush_domains = 0;
2740 if (ring->gpu_caches_dirty)
2741 flush_domains = I915_GEM_GPU_DOMAINS;
2742
2743 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2744 if (ret)
2745 return ret;
2746
2747 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2748
2749 ring->gpu_caches_dirty = false;
2750 return 0;
2751}
Chris Wilsone3efda42014-04-09 09:19:41 +01002752
2753void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002754intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002755{
2756 int ret;
2757
2758 if (!intel_ring_initialized(ring))
2759 return;
2760
2761 ret = intel_ring_idle(ring);
2762 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2763 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2764 ring->name, ret);
2765
2766 stop_ring(ring);
2767}