blob: 5feda1f67042015d25521d82177a373efb598933 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
90i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 struct completion *x = &dev_priv->error_completion;
94 unsigned long flags;
95 int ret;
96
97 if (!atomic_read(&dev_priv->mm.wedged))
98 return 0;
99
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200100 /*
101 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
102 * userspace. If it takes that long something really bad is going on and
103 * we should simply try to bail out and fail as gracefully as possible.
104 */
105 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
106 if (ret == 0) {
107 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
108 return -EIO;
109 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112
Chris Wilson21dd3732011-01-26 15:55:56 +0000113 if (atomic_read(&dev_priv->mm.wedged)) {
114 /* GPU is hung, bump the completion count to account for
115 * the token we just consumed so that we never hit zero and
116 * end up waiting upon a subsequent completion event that
117 * will never happen.
118 */
119 spin_lock_irqsave(&x->wait.lock, flags);
120 x->done++;
121 spin_unlock_irqrestore(&x->wait.lock, flags);
122 }
123 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124}
125
Chris Wilson54cf91d2010-11-25 18:00:26 +0000126int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 int ret;
129
Chris Wilson21dd3732011-01-26 15:55:56 +0000130 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 if (ret)
132 return ret;
133
134 ret = mutex_lock_interruptible(&dev->struct_mutex);
135 if (ret)
136 return ret;
137
Chris Wilson23bc5982010-09-29 16:10:57 +0100138 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 return 0;
140}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000143i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100144{
Chris Wilson6c085a72012-08-20 11:40:46 +0200145 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100146}
147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
149i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700151{
Eric Anholt673a3942008-07-30 12:06:12 -0700152 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000153
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200154 if (drm_core_check_feature(dev, DRIVER_MODESET))
155 return -ENODEV;
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 if (args->gtt_start >= args->gtt_end ||
158 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700160
Daniel Vetterf534bc02012-03-26 22:37:04 +0200161 /* GEM with user mode setting was never supported on ilk and later. */
162 if (INTEL_INFO(dev)->gen >= 5)
163 return -ENODEV;
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200166 i915_gem_init_global_gtt(dev, args->gtt_start,
167 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700168 mutex_unlock(&dev->struct_mutex);
169
Chris Wilson20217462010-11-23 15:26:33 +0000170 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700171}
172
Eric Anholt5a125c32008-10-22 21:40:13 -0700173int
174i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000175 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700176{
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700178 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000179 struct drm_i915_gem_object *obj;
180 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100183 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200184 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100185 if (obj->pin_count)
186 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100187 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700188
Chris Wilson6299f992010-11-24 12:23:44 +0000189 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400190 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000191
Eric Anholt5a125c32008-10-22 21:40:13 -0700192 return 0;
193}
194
Dave Airlieff72145b2011-02-07 12:16:14 +1000195static int
196i915_gem_create(struct drm_file *file,
197 struct drm_device *dev,
198 uint64_t size,
199 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700200{
Chris Wilson05394f32010-11-08 19:18:58 +0000201 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300202 int ret;
203 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700204
Dave Airlieff72145b2011-02-07 12:16:14 +1000205 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200206 if (size == 0)
207 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700208
209 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000210 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700211 if (obj == NULL)
212 return -ENOMEM;
213
Chris Wilson05394f32010-11-08 19:18:58 +0000214 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100215 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000216 drm_gem_object_release(&obj->base);
217 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100218 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700219 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100220 }
221
Chris Wilson202f2fe2010-10-14 13:20:40 +0100222 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100224 trace_i915_gem_object_create(obj);
225
Dave Airlieff72145b2011-02-07 12:16:14 +1000226 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700227 return 0;
228}
229
Dave Airlieff72145b2011-02-07 12:16:14 +1000230int
231i915_gem_dumb_create(struct drm_file *file,
232 struct drm_device *dev,
233 struct drm_mode_create_dumb *args)
234{
235 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000236 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000237 args->size = args->pitch * args->height;
238 return i915_gem_create(file, dev,
239 args->size, &args->handle);
240}
241
242int i915_gem_dumb_destroy(struct drm_file *file,
243 struct drm_device *dev,
244 uint32_t handle)
245{
246 return drm_gem_handle_delete(file, handle);
247}
248
249/**
250 * Creates a new mm object and returns a handle to it.
251 */
252int
253i915_gem_create_ioctl(struct drm_device *dev, void *data,
254 struct drm_file *file)
255{
256 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258 return i915_gem_create(file, dev,
259 args->size, &args->handle);
260}
261
Chris Wilson05394f32010-11-08 19:18:58 +0000262static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700263{
Chris Wilson05394f32010-11-08 19:18:58 +0000264 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700265
266 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000267 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700268}
269
Daniel Vetter8c599672011-12-14 13:57:31 +0100270static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100271__copy_to_user_swizzled(char __user *cpu_vaddr,
272 const char *gpu_vaddr, int gpu_offset,
273 int length)
274{
275 int ret, cpu_offset = 0;
276
277 while (length > 0) {
278 int cacheline_end = ALIGN(gpu_offset + 1, 64);
279 int this_length = min(cacheline_end - gpu_offset, length);
280 int swizzled_gpu_offset = gpu_offset ^ 64;
281
282 ret = __copy_to_user(cpu_vaddr + cpu_offset,
283 gpu_vaddr + swizzled_gpu_offset,
284 this_length);
285 if (ret)
286 return ret + length;
287
288 cpu_offset += this_length;
289 gpu_offset += this_length;
290 length -= this_length;
291 }
292
293 return 0;
294}
295
296static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700297__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
298 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100299 int length)
300{
301 int ret, cpu_offset = 0;
302
303 while (length > 0) {
304 int cacheline_end = ALIGN(gpu_offset + 1, 64);
305 int this_length = min(cacheline_end - gpu_offset, length);
306 int swizzled_gpu_offset = gpu_offset ^ 64;
307
308 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
309 cpu_vaddr + cpu_offset,
310 this_length);
311 if (ret)
312 return ret + length;
313
314 cpu_offset += this_length;
315 gpu_offset += this_length;
316 length -= this_length;
317 }
318
319 return 0;
320}
321
Daniel Vetterd174bd62012-03-25 19:47:40 +0200322/* Per-page copy function for the shmem pread fastpath.
323 * Flushes invalid cachelines before reading the target if
324 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700325static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200326shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
327 char __user *user_data,
328 bool page_do_bit17_swizzling, bool needs_clflush)
329{
330 char *vaddr;
331 int ret;
332
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200333 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200334 return -EINVAL;
335
336 vaddr = kmap_atomic(page);
337 if (needs_clflush)
338 drm_clflush_virt_range(vaddr + shmem_page_offset,
339 page_length);
340 ret = __copy_to_user_inatomic(user_data,
341 vaddr + shmem_page_offset,
342 page_length);
343 kunmap_atomic(vaddr);
344
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100345 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200346}
347
Daniel Vetter23c18c72012-03-25 19:47:42 +0200348static void
349shmem_clflush_swizzled_range(char *addr, unsigned long length,
350 bool swizzled)
351{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200352 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200353 unsigned long start = (unsigned long) addr;
354 unsigned long end = (unsigned long) addr + length;
355
356 /* For swizzling simply ensure that we always flush both
357 * channels. Lame, but simple and it works. Swizzled
358 * pwrite/pread is far from a hotpath - current userspace
359 * doesn't use it at all. */
360 start = round_down(start, 128);
361 end = round_up(end, 128);
362
363 drm_clflush_virt_range((void *)start, end - start);
364 } else {
365 drm_clflush_virt_range(addr, length);
366 }
367
368}
369
Daniel Vetterd174bd62012-03-25 19:47:40 +0200370/* Only difference to the fast-path function is that this can handle bit17
371 * and uses non-atomic copy and kmap functions. */
372static int
373shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
374 char __user *user_data,
375 bool page_do_bit17_swizzling, bool needs_clflush)
376{
377 char *vaddr;
378 int ret;
379
380 vaddr = kmap(page);
381 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200382 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
383 page_length,
384 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200385
386 if (page_do_bit17_swizzling)
387 ret = __copy_to_user_swizzled(user_data,
388 vaddr, shmem_page_offset,
389 page_length);
390 else
391 ret = __copy_to_user(user_data,
392 vaddr + shmem_page_offset,
393 page_length);
394 kunmap(page);
395
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100396 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200397}
398
Eric Anholteb014592009-03-10 11:44:52 -0700399static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200400i915_gem_shmem_pread(struct drm_device *dev,
401 struct drm_i915_gem_object *obj,
402 struct drm_i915_gem_pread *args,
403 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700404{
Daniel Vetter8461d222011-12-14 13:57:32 +0100405 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700406 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100408 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200410 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200411 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200412 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100413 struct scatterlist *sg;
414 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700417 remain = args->size;
418
Daniel Vetter8461d222011-12-14 13:57:32 +0100419 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700420
Daniel Vetter84897312012-03-25 19:47:31 +0200421 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
422 /* If we're not in the cpu read domain, set ourself into the gtt
423 * read domain and manually flush cachelines (if required). This
424 * optimizes for the case when the gpu will dirty the data
425 * anyway again before the next pread happens. */
426 if (obj->cache_level == I915_CACHE_NONE)
427 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200428 if (obj->gtt_space) {
429 ret = i915_gem_object_set_to_gtt_domain(obj, false);
430 if (ret)
431 return ret;
432 }
Daniel Vetter84897312012-03-25 19:47:31 +0200433 }
Eric Anholteb014592009-03-10 11:44:52 -0700434
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100435 ret = i915_gem_object_get_pages(obj);
436 if (ret)
437 return ret;
438
439 i915_gem_object_pin_pages(obj);
440
Eric Anholteb014592009-03-10 11:44:52 -0700441 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100442
Chris Wilson9da3da62012-06-01 15:20:22 +0100443 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100444 struct page *page;
445
Chris Wilson9da3da62012-06-01 15:20:22 +0100446 if (i < offset >> PAGE_SHIFT)
447 continue;
448
449 if (remain <= 0)
450 break;
451
Eric Anholteb014592009-03-10 11:44:52 -0700452 /* Operation in this page
453 *
Eric Anholteb014592009-03-10 11:44:52 -0700454 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700455 * page_length = bytes to copy for this page
456 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100457 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700458 page_length = remain;
459 if ((shmem_page_offset + page_length) > PAGE_SIZE)
460 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700461
Chris Wilson9da3da62012-06-01 15:20:22 +0100462 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100463 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
464 (page_to_phys(page) & (1 << 17)) != 0;
465
Daniel Vetterd174bd62012-03-25 19:47:40 +0200466 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
467 user_data, page_do_bit17_swizzling,
468 needs_clflush);
469 if (ret == 0)
470 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700471
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200472 hit_slowpath = 1;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 mutex_unlock(&dev->struct_mutex);
474
Daniel Vetter96d79b52012-03-25 19:47:36 +0200475 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200476 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 /* Userspace is tricking us, but we've already clobbered
478 * its pages with the prefault and promised to write the
479 * data up to the first fault. Hence ignore any errors
480 * and just continue. */
481 (void)ret;
482 prefaulted = 1;
483 }
484
Daniel Vetterd174bd62012-03-25 19:47:40 +0200485 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
486 user_data, page_do_bit17_swizzling,
487 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700488
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200489 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100492 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100495 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100496
Eric Anholteb014592009-03-10 11:44:52 -0700497 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700499 offset += page_length;
500 }
501
Chris Wilson4f27b752010-10-14 15:26:45 +0100502out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100503 i915_gem_object_unpin_pages(obj);
504
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200505 if (hit_slowpath) {
506 /* Fixup: Kill any reinstated backing storage pages */
507 if (obj->madv == __I915_MADV_PURGED)
508 i915_gem_object_truncate(obj);
509 }
Eric Anholteb014592009-03-10 11:44:52 -0700510
511 return ret;
512}
513
Eric Anholt673a3942008-07-30 12:06:12 -0700514/**
515 * Reads data from the object referenced by handle.
516 *
517 * On error, the contents of *data are undefined.
518 */
519int
520i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000521 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700522{
523 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000524 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100525 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700526
Chris Wilson51311d02010-11-17 09:10:42 +0000527 if (args->size == 0)
528 return 0;
529
530 if (!access_ok(VERIFY_WRITE,
531 (char __user *)(uintptr_t)args->data_ptr,
532 args->size))
533 return -EFAULT;
534
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100536 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100537 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700538
Chris Wilson05394f32010-11-08 19:18:58 +0000539 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000540 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100541 ret = -ENOENT;
542 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100543 }
Eric Anholt673a3942008-07-30 12:06:12 -0700544
Chris Wilson7dcd2492010-09-26 20:21:44 +0100545 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000546 if (args->offset > obj->base.size ||
547 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100549 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100550 }
551
Daniel Vetter1286ff72012-05-10 15:25:09 +0200552 /* prime objects have no backing filp to GEM pread/pwrite
553 * pages from.
554 */
555 if (!obj->base.filp) {
556 ret = -EINVAL;
557 goto out;
558 }
559
Chris Wilsondb53a302011-02-03 11:57:46 +0000560 trace_i915_gem_object_pread(obj, args->offset, args->size);
561
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200562 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700563
Chris Wilson35b62a82010-09-26 20:23:38 +0100564out:
Chris Wilson05394f32010-11-08 19:18:58 +0000565 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100566unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100567 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700568 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700569}
570
Keith Packard0839ccb2008-10-30 19:38:48 -0700571/* This is the fast write path which cannot handle
572 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700573 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700574
Keith Packard0839ccb2008-10-30 19:38:48 -0700575static inline int
576fast_user_write(struct io_mapping *mapping,
577 loff_t page_base, int page_offset,
578 char __user *user_data,
579 int length)
580{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581 void __iomem *vaddr_atomic;
582 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 unsigned long unwritten;
584
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700585 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700586 /* We can use the cpu mem copy function because this is X86. */
587 vaddr = (void __force*)vaddr_atomic + page_offset;
588 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700589 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700590 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100591 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700592}
593
Eric Anholt3de09aa2009-03-09 09:42:23 -0700594/**
595 * This is the fast pwrite path, where we copy the data directly from the
596 * user into the GTT, uncached.
597 */
Eric Anholt673a3942008-07-30 12:06:12 -0700598static int
Chris Wilson05394f32010-11-08 19:18:58 +0000599i915_gem_gtt_pwrite_fast(struct drm_device *dev,
600 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700601 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000602 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700603{
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700607 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200608 int page_offset, page_length, ret;
609
Chris Wilson86a1ee22012-08-11 15:41:04 +0100610 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200611 if (ret)
612 goto out;
613
614 ret = i915_gem_object_set_to_gtt_domain(obj, true);
615 if (ret)
616 goto out_unpin;
617
618 ret = i915_gem_object_put_fence(obj);
619 if (ret)
620 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700621
622 user_data = (char __user *) (uintptr_t) args->data_ptr;
623 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
Chris Wilson05394f32010-11-08 19:18:58 +0000625 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
627 while (remain > 0) {
628 /* Operation in this page
629 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 * page_base = page offset within aperture
631 * page_offset = offset within page
632 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700633 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100634 page_base = offset & PAGE_MASK;
635 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700636 page_length = remain;
637 if ((page_offset + remain) > PAGE_SIZE)
638 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700639
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700641 * source page isn't available. Return the error and we'll
642 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700643 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100644 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200645 page_offset, user_data, page_length)) {
646 ret = -EFAULT;
647 goto out_unpin;
648 }
Eric Anholt673a3942008-07-30 12:06:12 -0700649
Keith Packard0839ccb2008-10-30 19:38:48 -0700650 remain -= page_length;
651 user_data += page_length;
652 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700653 }
Eric Anholt673a3942008-07-30 12:06:12 -0700654
Daniel Vetter935aaa62012-03-25 19:47:35 +0200655out_unpin:
656 i915_gem_object_unpin(obj);
657out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700658 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700659}
660
Daniel Vetterd174bd62012-03-25 19:47:40 +0200661/* Per-page copy function for the shmem pwrite fastpath.
662 * Flushes invalid cachelines before writing to the target if
663 * needs_clflush_before is set and flushes out any written cachelines after
664 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700665static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
667 char __user *user_data,
668 bool page_do_bit17_swizzling,
669 bool needs_clflush_before,
670 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700671{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200675 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677
Daniel Vetterd174bd62012-03-25 19:47:40 +0200678 vaddr = kmap_atomic(page);
679 if (needs_clflush_before)
680 drm_clflush_virt_range(vaddr + shmem_page_offset,
681 page_length);
682 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
683 user_data,
684 page_length);
685 if (needs_clflush_after)
686 drm_clflush_virt_range(vaddr + shmem_page_offset,
687 page_length);
688 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689
Chris Wilson755d2212012-09-04 21:02:55 +0100690 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700691}
692
Daniel Vetterd174bd62012-03-25 19:47:40 +0200693/* Only difference to the fast-path function is that this can handle bit17
694 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700695static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
697 char __user *user_data,
698 bool page_do_bit17_swizzling,
699 bool needs_clflush_before,
700 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700701{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200702 char *vaddr;
703 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700704
Daniel Vetterd174bd62012-03-25 19:47:40 +0200705 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200706 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200707 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
708 page_length,
709 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200710 if (page_do_bit17_swizzling)
711 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100712 user_data,
713 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200714 else
715 ret = __copy_from_user(vaddr + shmem_page_offset,
716 user_data,
717 page_length);
718 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200719 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
720 page_length,
721 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200722 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100723
Chris Wilson755d2212012-09-04 21:02:55 +0100724 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700725}
726
Eric Anholt40123c12009-03-09 13:42:30 -0700727static int
Daniel Vettere244a442012-03-25 19:47:28 +0200728i915_gem_shmem_pwrite(struct drm_device *dev,
729 struct drm_i915_gem_object *obj,
730 struct drm_i915_gem_pwrite *args,
731 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700732{
Eric Anholt40123c12009-03-09 13:42:30 -0700733 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100734 loff_t offset;
735 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100736 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100737 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200738 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200739 int needs_clflush_after = 0;
740 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100741 int i;
742 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700745 remain = args->size;
746
Daniel Vetter8c599672011-12-14 13:57:31 +0100747 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700748
Daniel Vetter58642882012-03-25 19:47:37 +0200749 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
750 /* If we're not in the cpu write domain, set ourself into the gtt
751 * write domain and manually flush cachelines (if required). This
752 * optimizes for the case when the gpu will use the data
753 * right away and we therefore have to clflush anyway. */
754 if (obj->cache_level == I915_CACHE_NONE)
755 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200756 if (obj->gtt_space) {
757 ret = i915_gem_object_set_to_gtt_domain(obj, true);
758 if (ret)
759 return ret;
760 }
Daniel Vetter58642882012-03-25 19:47:37 +0200761 }
762 /* Same trick applies for invalidate partially written cachelines before
763 * writing. */
764 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
765 && obj->cache_level == I915_CACHE_NONE)
766 needs_clflush_before = 1;
767
Chris Wilson755d2212012-09-04 21:02:55 +0100768 ret = i915_gem_object_get_pages(obj);
769 if (ret)
770 return ret;
771
772 i915_gem_object_pin_pages(obj);
773
Eric Anholt40123c12009-03-09 13:42:30 -0700774 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000775 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700776
Chris Wilson9da3da62012-06-01 15:20:22 +0100777 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100778 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200779 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100780
Chris Wilson9da3da62012-06-01 15:20:22 +0100781 if (i < offset >> PAGE_SHIFT)
782 continue;
783
784 if (remain <= 0)
785 break;
786
Eric Anholt40123c12009-03-09 13:42:30 -0700787 /* Operation in this page
788 *
Eric Anholt40123c12009-03-09 13:42:30 -0700789 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700790 * page_length = bytes to copy for this page
791 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100792 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700793
794 page_length = remain;
795 if ((shmem_page_offset + page_length) > PAGE_SIZE)
796 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700797
Daniel Vetter58642882012-03-25 19:47:37 +0200798 /* If we don't overwrite a cacheline completely we need to be
799 * careful to have up-to-date data by first clflushing. Don't
800 * overcomplicate things and flush the entire patch. */
801 partial_cacheline_write = needs_clflush_before &&
802 ((shmem_page_offset | page_length)
803 & (boot_cpu_data.x86_clflush_size - 1));
804
Chris Wilson9da3da62012-06-01 15:20:22 +0100805 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100806 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
807 (page_to_phys(page) & (1 << 17)) != 0;
808
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
813 if (ret == 0)
814 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700815
Daniel Vettere244a442012-03-25 19:47:28 +0200816 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200817 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200818 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
819 user_data, page_do_bit17_swizzling,
820 partial_cacheline_write,
821 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100824
Daniel Vettere244a442012-03-25 19:47:28 +0200825next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100826 set_page_dirty(page);
827 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100828
Chris Wilson755d2212012-09-04 21:02:55 +0100829 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100830 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100831
Eric Anholt40123c12009-03-09 13:42:30 -0700832 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100833 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700834 offset += page_length;
835 }
836
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100837out:
Chris Wilson755d2212012-09-04 21:02:55 +0100838 i915_gem_object_unpin_pages(obj);
839
Daniel Vettere244a442012-03-25 19:47:28 +0200840 if (hit_slowpath) {
841 /* Fixup: Kill any reinstated backing storage pages */
842 if (obj->madv == __I915_MADV_PURGED)
843 i915_gem_object_truncate(obj);
844 /* and flush dirty cachelines in case the object isn't in the cpu write
845 * domain anymore. */
846 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
847 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800848 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200849 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100850 }
Eric Anholt40123c12009-03-09 13:42:30 -0700851
Daniel Vetter58642882012-03-25 19:47:37 +0200852 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800853 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700856}
857
858/**
859 * Writes data to the object referenced by handle.
860 *
861 * On error, the contents of the buffer that were to be modified are undefined.
862 */
863int
864i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100865 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700866{
867 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000868 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000869 int ret;
870
871 if (args->size == 0)
872 return 0;
873
874 if (!access_ok(VERIFY_READ,
875 (char __user *)(uintptr_t)args->data_ptr,
876 args->size))
877 return -EFAULT;
878
Daniel Vetterf56f8212012-03-25 19:47:41 +0200879 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
880 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000881 if (ret)
882 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700883
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = i915_mutex_lock_interruptible(dev);
885 if (ret)
886 return ret;
887
Chris Wilson05394f32010-11-08 19:18:58 +0000888 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000889 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = -ENOENT;
891 goto unlock;
892 }
Eric Anholt673a3942008-07-30 12:06:12 -0700893
Chris Wilson7dcd2492010-09-26 20:21:44 +0100894 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000895 if (args->offset > obj->base.size ||
896 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100897 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100898 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100899 }
900
Daniel Vetter1286ff72012-05-10 15:25:09 +0200901 /* prime objects have no backing filp to GEM pread/pwrite
902 * pages from.
903 */
904 if (!obj->base.filp) {
905 ret = -EINVAL;
906 goto out;
907 }
908
Chris Wilsondb53a302011-02-03 11:57:46 +0000909 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
910
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700912 /* We can only do the GTT pwrite on untiled buffers, as otherwise
913 * it would end up going through the fenced access, and we'll get
914 * different detiling behavior between reading and writing.
915 * pread/pwrite currently are reading and writing from the CPU
916 * perspective, requiring manual detiling by the client.
917 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100919 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920 goto out;
921 }
922
Chris Wilson86a1ee22012-08-11 15:41:04 +0100923 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200924 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 /* Note that the gtt paths might fail with non-page-backed user
928 * pointers (e.g. gtt mappings when moving data between
929 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700930 }
Eric Anholt673a3942008-07-30 12:06:12 -0700931
Chris Wilson86a1ee22012-08-11 15:41:04 +0100932 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200933 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100934
Chris Wilson35b62a82010-09-26 20:23:38 +0100935out:
Chris Wilson05394f32010-11-08 19:18:58 +0000936 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100937unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100938 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700939 return ret;
940}
941
Chris Wilsonb3612372012-08-24 09:35:08 +0100942int
943i915_gem_check_wedge(struct drm_i915_private *dev_priv,
944 bool interruptible)
945{
946 if (atomic_read(&dev_priv->mm.wedged)) {
947 struct completion *x = &dev_priv->error_completion;
948 bool recovery_complete;
949 unsigned long flags;
950
951 /* Give the error handler a chance to run. */
952 spin_lock_irqsave(&x->wait.lock, flags);
953 recovery_complete = x->done > 0;
954 spin_unlock_irqrestore(&x->wait.lock, flags);
955
956 /* Non-interruptible callers can't handle -EAGAIN, hence return
957 * -EIO unconditionally for these. */
958 if (!interruptible)
959 return -EIO;
960
961 /* Recovery complete, but still wedged means reset failure. */
962 if (recovery_complete)
963 return -EIO;
964
965 return -EAGAIN;
966 }
967
968 return 0;
969}
970
971/*
972 * Compare seqno against outstanding lazy request. Emit a request if they are
973 * equal.
974 */
975static int
976i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
977{
978 int ret;
979
980 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
981
982 ret = 0;
983 if (seqno == ring->outstanding_lazy_request)
984 ret = i915_add_request(ring, NULL, NULL);
985
986 return ret;
987}
988
989/**
990 * __wait_seqno - wait until execution of seqno has finished
991 * @ring: the ring expected to report seqno
992 * @seqno: duh!
993 * @interruptible: do an interruptible wait (normally yes)
994 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
995 *
996 * Returns 0 if the seqno was found within the alloted time. Else returns the
997 * errno with remaining time filled in timeout argument.
998 */
999static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1000 bool interruptible, struct timespec *timeout)
1001{
1002 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1003 struct timespec before, now, wait_time={1,0};
1004 unsigned long timeout_jiffies;
1005 long end;
1006 bool wait_forever = true;
1007 int ret;
1008
1009 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1010 return 0;
1011
1012 trace_i915_gem_request_wait_begin(ring, seqno);
1013
1014 if (timeout != NULL) {
1015 wait_time = *timeout;
1016 wait_forever = false;
1017 }
1018
1019 timeout_jiffies = timespec_to_jiffies(&wait_time);
1020
1021 if (WARN_ON(!ring->irq_get(ring)))
1022 return -ENODEV;
1023
1024 /* Record current time in case interrupted by signal, or wedged * */
1025 getrawmonotonic(&before);
1026
1027#define EXIT_COND \
1028 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1029 atomic_read(&dev_priv->mm.wedged))
1030 do {
1031 if (interruptible)
1032 end = wait_event_interruptible_timeout(ring->irq_queue,
1033 EXIT_COND,
1034 timeout_jiffies);
1035 else
1036 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1037 timeout_jiffies);
1038
1039 ret = i915_gem_check_wedge(dev_priv, interruptible);
1040 if (ret)
1041 end = ret;
1042 } while (end == 0 && wait_forever);
1043
1044 getrawmonotonic(&now);
1045
1046 ring->irq_put(ring);
1047 trace_i915_gem_request_wait_end(ring, seqno);
1048#undef EXIT_COND
1049
1050 if (timeout) {
1051 struct timespec sleep_time = timespec_sub(now, before);
1052 *timeout = timespec_sub(*timeout, sleep_time);
1053 }
1054
1055 switch (end) {
1056 case -EIO:
1057 case -EAGAIN: /* Wedged */
1058 case -ERESTARTSYS: /* Signal */
1059 return (int)end;
1060 case 0: /* Timeout */
1061 if (timeout)
1062 set_normalized_timespec(timeout, 0, 0);
1063 return -ETIME;
1064 default: /* Completed */
1065 WARN_ON(end < 0); /* We're not aware of other errors */
1066 return 0;
1067 }
1068}
1069
1070/**
1071 * Waits for a sequence number to be signaled, and cleans up the
1072 * request and object lists appropriately for that event.
1073 */
1074int
1075i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1076{
1077 struct drm_device *dev = ring->dev;
1078 struct drm_i915_private *dev_priv = dev->dev_private;
1079 bool interruptible = dev_priv->mm.interruptible;
1080 int ret;
1081
1082 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1083 BUG_ON(seqno == 0);
1084
1085 ret = i915_gem_check_wedge(dev_priv, interruptible);
1086 if (ret)
1087 return ret;
1088
1089 ret = i915_gem_check_olr(ring, seqno);
1090 if (ret)
1091 return ret;
1092
1093 return __wait_seqno(ring, seqno, interruptible, NULL);
1094}
1095
1096/**
1097 * Ensures that all rendering to the object has completed and the object is
1098 * safe to unbind from the GTT or access from the CPU.
1099 */
1100static __must_check int
1101i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1102 bool readonly)
1103{
1104 struct intel_ring_buffer *ring = obj->ring;
1105 u32 seqno;
1106 int ret;
1107
1108 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1109 if (seqno == 0)
1110 return 0;
1111
1112 ret = i915_wait_seqno(ring, seqno);
1113 if (ret)
1114 return ret;
1115
1116 i915_gem_retire_requests_ring(ring);
1117
1118 /* Manually manage the write flush as we may have not yet
1119 * retired the buffer.
1120 */
1121 if (obj->last_write_seqno &&
1122 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1123 obj->last_write_seqno = 0;
1124 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1125 }
1126
1127 return 0;
1128}
1129
Chris Wilson3236f572012-08-24 09:35:09 +01001130/* A nonblocking variant of the above wait. This is a highly dangerous routine
1131 * as the object state may change during this call.
1132 */
1133static __must_check int
1134i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1135 bool readonly)
1136{
1137 struct drm_device *dev = obj->base.dev;
1138 struct drm_i915_private *dev_priv = dev->dev_private;
1139 struct intel_ring_buffer *ring = obj->ring;
1140 u32 seqno;
1141 int ret;
1142
1143 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1144 BUG_ON(!dev_priv->mm.interruptible);
1145
1146 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1147 if (seqno == 0)
1148 return 0;
1149
1150 ret = i915_gem_check_wedge(dev_priv, true);
1151 if (ret)
1152 return ret;
1153
1154 ret = i915_gem_check_olr(ring, seqno);
1155 if (ret)
1156 return ret;
1157
1158 mutex_unlock(&dev->struct_mutex);
1159 ret = __wait_seqno(ring, seqno, true, NULL);
1160 mutex_lock(&dev->struct_mutex);
1161
1162 i915_gem_retire_requests_ring(ring);
1163
1164 /* Manually manage the write flush as we may have not yet
1165 * retired the buffer.
1166 */
1167 if (obj->last_write_seqno &&
1168 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1169 obj->last_write_seqno = 0;
1170 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1171 }
1172
1173 return ret;
1174}
1175
Eric Anholt673a3942008-07-30 12:06:12 -07001176/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001177 * Called when user space prepares to use an object with the CPU, either
1178 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001179 */
1180int
1181i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001183{
1184 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001185 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001186 uint32_t read_domains = args->read_domains;
1187 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001188 int ret;
1189
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001190 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
Chris Wilson21d509e2009-06-06 09:46:02 +01001194 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001195 return -EINVAL;
1196
1197 /* Having something in the write domain implies it's in the read
1198 * domain, and only that read domain. Enforce that in the request.
1199 */
1200 if (write_domain != 0 && read_domains != write_domain)
1201 return -EINVAL;
1202
Chris Wilson76c1dec2010-09-25 11:22:51 +01001203 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001204 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001206
Chris Wilson05394f32010-11-08 19:18:58 +00001207 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001208 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001209 ret = -ENOENT;
1210 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001211 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001212
Chris Wilson3236f572012-08-24 09:35:09 +01001213 /* Try to flush the object off the GPU without holding the lock.
1214 * We will repeat the flush holding the lock in the normal manner
1215 * to catch cases where we are gazumped.
1216 */
1217 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1218 if (ret)
1219 goto unref;
1220
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001221 if (read_domains & I915_GEM_DOMAIN_GTT) {
1222 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001223
1224 /* Silently promote "you're not bound, there was nothing to do"
1225 * to success, since the client was just asking us to
1226 * make sure everything was done.
1227 */
1228 if (ret == -EINVAL)
1229 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001230 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001231 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001232 }
1233
Chris Wilson3236f572012-08-24 09:35:09 +01001234unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001235 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001236unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001237 mutex_unlock(&dev->struct_mutex);
1238 return ret;
1239}
1240
1241/**
1242 * Called when user space has done writes to this buffer
1243 */
1244int
1245i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001247{
1248 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001249 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001250 int ret = 0;
1251
Chris Wilson76c1dec2010-09-25 11:22:51 +01001252 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001253 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001254 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255
Chris Wilson05394f32010-11-08 19:18:58 +00001256 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001257 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001258 ret = -ENOENT;
1259 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001260 }
1261
Eric Anholt673a3942008-07-30 12:06:12 -07001262 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001263 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001264 i915_gem_object_flush_cpu_write_domain(obj);
1265
Chris Wilson05394f32010-11-08 19:18:58 +00001266 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001267unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001268 mutex_unlock(&dev->struct_mutex);
1269 return ret;
1270}
1271
1272/**
1273 * Maps the contents of an object, returning the address it is mapped
1274 * into.
1275 *
1276 * While the mapping holds a reference on the contents of the object, it doesn't
1277 * imply a ref on the object itself.
1278 */
1279int
1280i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001281 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001282{
1283 struct drm_i915_gem_mmap *args = data;
1284 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001285 unsigned long addr;
1286
Chris Wilson05394f32010-11-08 19:18:58 +00001287 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001288 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001289 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001290
Daniel Vetter1286ff72012-05-10 15:25:09 +02001291 /* prime objects have no backing filp to GEM mmap
1292 * pages from.
1293 */
1294 if (!obj->filp) {
1295 drm_gem_object_unreference_unlocked(obj);
1296 return -EINVAL;
1297 }
1298
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001299 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001300 PROT_READ | PROT_WRITE, MAP_SHARED,
1301 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001302 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001303 if (IS_ERR((void *)addr))
1304 return addr;
1305
1306 args->addr_ptr = (uint64_t) addr;
1307
1308 return 0;
1309}
1310
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311/**
1312 * i915_gem_fault - fault a page into the GTT
1313 * vma: VMA in question
1314 * vmf: fault info
1315 *
1316 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1317 * from userspace. The fault handler takes care of binding the object to
1318 * the GTT (if needed), allocating and programming a fence register (again,
1319 * only if needed based on whether the old reg is still valid or the object
1320 * is tiled) and inserting a new PTE into the faulting process.
1321 *
1322 * Note that the faulting process may involve evicting existing objects
1323 * from the GTT and/or fence registers to make room. So performance may
1324 * suffer if the GTT working set is large or there are few fence registers
1325 * left.
1326 */
1327int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1328{
Chris Wilson05394f32010-11-08 19:18:58 +00001329 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1330 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001331 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001332 pgoff_t page_offset;
1333 unsigned long pfn;
1334 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001335 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001336
1337 /* We don't use vmf->pgoff since that has the fake offset */
1338 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1339 PAGE_SHIFT;
1340
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001341 ret = i915_mutex_lock_interruptible(dev);
1342 if (ret)
1343 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001344
Chris Wilsondb53a302011-02-03 11:57:46 +00001345 trace_i915_gem_object_fault(obj, page_offset, true, write);
1346
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001347 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001348 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001349 if (ret)
1350 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001351
Chris Wilsonc9839302012-11-20 10:45:17 +00001352 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1353 if (ret)
1354 goto unpin;
1355
1356 ret = i915_gem_object_get_fence(obj);
1357 if (ret)
1358 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001359
Chris Wilson6299f992010-11-24 12:23:44 +00001360 obj->fault_mappable = true;
1361
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001362 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001363 page_offset;
1364
1365 /* Finally, remap it using the new GTT offset */
1366 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001367unpin:
1368 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001369unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001370 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001371out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001373 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001374 /* If this -EIO is due to a gpu hang, give the reset code a
1375 * chance to clean up the mess. Otherwise return the proper
1376 * SIGBUS. */
1377 if (!atomic_read(&dev_priv->mm.wedged))
1378 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001379 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001380 /* Give the error handler a chance to run and move the
1381 * objects off the GPU active list. Next time we service the
1382 * fault, we should be able to transition the page into the
1383 * GTT without touching the GPU (and so avoid further
1384 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1385 * with coherency, just lost writes.
1386 */
Chris Wilson045e7692010-11-07 09:18:22 +00001387 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001388 case 0:
1389 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001390 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001391 case -EBUSY:
1392 /*
1393 * EBUSY is ok: this just means that another thread
1394 * already did the job.
1395 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001396 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001397 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001398 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001399 case -ENOSPC:
1400 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001402 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001403 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 }
1405}
1406
1407/**
Chris Wilson901782b2009-07-10 08:18:50 +01001408 * i915_gem_release_mmap - remove physical page mappings
1409 * @obj: obj in question
1410 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001411 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001412 * relinquish ownership of the pages back to the system.
1413 *
1414 * It is vital that we remove the page mapping if we have mapped a tiled
1415 * object through the GTT and then lose the fence register due to
1416 * resource pressure. Similarly if the object has been moved out of the
1417 * aperture, than pages mapped into userspace must be revoked. Removing the
1418 * mapping will then trigger a page fault on the next user access, allowing
1419 * fixup by i915_gem_fault().
1420 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001421void
Chris Wilson05394f32010-11-08 19:18:58 +00001422i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001423{
Chris Wilson6299f992010-11-24 12:23:44 +00001424 if (!obj->fault_mappable)
1425 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001426
Chris Wilsonf6e47882011-03-20 21:09:12 +00001427 if (obj->base.dev->dev_mapping)
1428 unmap_mapping_range(obj->base.dev->dev_mapping,
1429 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1430 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001431
Chris Wilson6299f992010-11-24 12:23:44 +00001432 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001433}
1434
Chris Wilson92b88ae2010-11-09 11:47:32 +00001435static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001436i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001437{
Chris Wilsone28f8712011-07-18 13:11:49 -07001438 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439
1440 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001441 tiling_mode == I915_TILING_NONE)
1442 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001443
1444 /* Previous chips need a power-of-two fence region when tiling */
1445 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001446 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001449
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 while (gtt_size < size)
1451 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454}
1455
Jesse Barnesde151cf2008-11-12 10:03:55 -08001456/**
1457 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1458 * @obj: object to check
1459 *
1460 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001461 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001462 */
1463static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001464i915_gem_get_gtt_alignment(struct drm_device *dev,
1465 uint32_t size,
1466 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468 /*
1469 * Minimum alignment is 4k (GTT page size), but might be greater
1470 * if a fence register is needed for the object.
1471 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001472 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001473 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474 return 4096;
1475
1476 /*
1477 * Previous chips need to be aligned to the size of the smallest
1478 * fence register that can contain the object.
1479 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001480 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001481}
1482
Daniel Vetter5e783302010-11-14 22:32:36 +01001483/**
1484 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1485 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001486 * @dev: the device
1487 * @size: size of the object
1488 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001489 *
1490 * Return the required GTT alignment for an object, only taking into account
1491 * unfenced tiled surface requirements.
1492 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001493uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001494i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1495 uint32_t size,
1496 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001497{
Daniel Vetter5e783302010-11-14 22:32:36 +01001498 /*
1499 * Minimum alignment is 4k (GTT page size) for sane hw.
1500 */
1501 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001502 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001503 return 4096;
1504
Chris Wilsone28f8712011-07-18 13:11:49 -07001505 /* Previous hardware however needs to be aligned to a power-of-two
1506 * tile height. The simplest method for determining this is to reuse
1507 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001508 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001509 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001510}
1511
Chris Wilsond8cb5082012-08-11 15:41:03 +01001512static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1513{
1514 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1515 int ret;
1516
1517 if (obj->base.map_list.map)
1518 return 0;
1519
1520 ret = drm_gem_create_mmap_offset(&obj->base);
1521 if (ret != -ENOSPC)
1522 return ret;
1523
1524 /* Badly fragmented mmap space? The only way we can recover
1525 * space is by destroying unwanted objects. We can't randomly release
1526 * mmap_offsets as userspace expects them to be persistent for the
1527 * lifetime of the objects. The closest we can is to release the
1528 * offsets on purgeable objects by truncating it and marking it purged,
1529 * which prevents userspace from ever using that object again.
1530 */
1531 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1532 ret = drm_gem_create_mmap_offset(&obj->base);
1533 if (ret != -ENOSPC)
1534 return ret;
1535
1536 i915_gem_shrink_all(dev_priv);
1537 return drm_gem_create_mmap_offset(&obj->base);
1538}
1539
1540static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1541{
1542 if (!obj->base.map_list.map)
1543 return;
1544
1545 drm_gem_free_mmap_offset(&obj->base);
1546}
1547
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548int
Dave Airlieff72145b2011-02-07 12:16:14 +10001549i915_gem_mmap_gtt(struct drm_file *file,
1550 struct drm_device *dev,
1551 uint32_t handle,
1552 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001553{
Chris Wilsonda761a62010-10-27 17:37:08 +01001554 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001555 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001556 int ret;
1557
Chris Wilson76c1dec2010-09-25 11:22:51 +01001558 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001559 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001560 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561
Dave Airlieff72145b2011-02-07 12:16:14 +10001562 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001563 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001564 ret = -ENOENT;
1565 goto unlock;
1566 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567
Chris Wilson05394f32010-11-08 19:18:58 +00001568 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001569 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001570 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001571 }
1572
Chris Wilson05394f32010-11-08 19:18:58 +00001573 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001574 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001575 ret = -EINVAL;
1576 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001577 }
1578
Chris Wilsond8cb5082012-08-11 15:41:03 +01001579 ret = i915_gem_object_create_mmap_offset(obj);
1580 if (ret)
1581 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001582
Dave Airlieff72145b2011-02-07 12:16:14 +10001583 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001584
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001585out:
Chris Wilson05394f32010-11-08 19:18:58 +00001586 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001587unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001588 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001589 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001590}
1591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592/**
1593 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1594 * @dev: DRM device
1595 * @data: GTT mapping ioctl data
1596 * @file: GEM object info
1597 *
1598 * Simply returns the fake offset to userspace so it can mmap it.
1599 * The mmap call will end up in drm_gem_mmap(), which will set things
1600 * up so we can get faults in the handler above.
1601 *
1602 * The fault handler will take care of binding the object into the GTT
1603 * (since it may have been evicted to make room for something), allocating
1604 * a fence register, and mapping the appropriate aperture address into
1605 * userspace.
1606 */
1607int
1608i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1609 struct drm_file *file)
1610{
1611 struct drm_i915_gem_mmap_gtt *args = data;
1612
Dave Airlieff72145b2011-02-07 12:16:14 +10001613 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1614}
1615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616/* Immediately discard the backing storage */
1617static void
1618i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001619{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001621
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001622 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001623
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001624 if (obj->base.filp == NULL)
1625 return;
1626
Daniel Vetter225067e2012-08-20 10:23:20 +02001627 /* Our goal here is to return as much of the memory as
1628 * is possible back to the system as we are called from OOM.
1629 * To do this we must instruct the shmfs to drop all of its
1630 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001631 */
Chris Wilson05394f32010-11-08 19:18:58 +00001632 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001633 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001634
Daniel Vetter225067e2012-08-20 10:23:20 +02001635 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001636}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001637
Daniel Vetter225067e2012-08-20 10:23:20 +02001638static inline int
1639i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1640{
1641 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001642}
1643
Chris Wilson5cdf5882010-09-27 15:51:07 +01001644static void
Chris Wilson05394f32010-11-08 19:18:58 +00001645i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001646{
Chris Wilson05394f32010-11-08 19:18:58 +00001647 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001648 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001649 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001652
Chris Wilson6c085a72012-08-20 11:40:46 +02001653 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1654 if (ret) {
1655 /* In the event of a disaster, abandon all caches and
1656 * hope for the best.
1657 */
1658 WARN_ON(ret != -EIO);
1659 i915_gem_clflush_object(obj);
1660 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1661 }
1662
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001663 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001664 i915_gem_object_save_bit_17_swizzle(obj);
1665
Chris Wilson05394f32010-11-08 19:18:58 +00001666 if (obj->madv == I915_MADV_DONTNEED)
1667 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001668
Chris Wilson9da3da62012-06-01 15:20:22 +01001669 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1670 struct page *page = sg_page(sg);
1671
Chris Wilson05394f32010-11-08 19:18:58 +00001672 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001673 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001674
Chris Wilson05394f32010-11-08 19:18:58 +00001675 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001676 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001677
Chris Wilson9da3da62012-06-01 15:20:22 +01001678 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001679 }
Chris Wilson05394f32010-11-08 19:18:58 +00001680 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001681
Chris Wilson9da3da62012-06-01 15:20:22 +01001682 sg_free_table(obj->pages);
1683 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001684}
1685
1686static int
1687i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1688{
1689 const struct drm_i915_gem_object_ops *ops = obj->ops;
1690
Chris Wilson2f745ad2012-09-04 21:02:58 +01001691 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001692 return 0;
1693
1694 BUG_ON(obj->gtt_space);
1695
Chris Wilsona5570172012-09-04 21:02:54 +01001696 if (obj->pages_pin_count)
1697 return -EBUSY;
1698
Chris Wilsona2165e32012-12-03 11:49:00 +00001699 /* ->put_pages might need to allocate memory for the bit17 swizzle
1700 * array, hence protect them from being reaped by removing them from gtt
1701 * lists early. */
1702 list_del(&obj->gtt_list);
1703
Chris Wilson37e680a2012-06-07 15:38:42 +01001704 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001705 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001706
Chris Wilson6c085a72012-08-20 11:40:46 +02001707 if (i915_gem_object_is_purgeable(obj))
1708 i915_gem_object_truncate(obj);
1709
1710 return 0;
1711}
1712
1713static long
1714i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1715{
1716 struct drm_i915_gem_object *obj, *next;
1717 long count = 0;
1718
1719 list_for_each_entry_safe(obj, next,
1720 &dev_priv->mm.unbound_list,
1721 gtt_list) {
1722 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001723 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001724 count += obj->base.size >> PAGE_SHIFT;
1725 if (count >= target)
1726 return count;
1727 }
1728 }
1729
1730 list_for_each_entry_safe(obj, next,
1731 &dev_priv->mm.inactive_list,
1732 mm_list) {
1733 if (i915_gem_object_is_purgeable(obj) &&
1734 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001735 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001736 count += obj->base.size >> PAGE_SHIFT;
1737 if (count >= target)
1738 return count;
1739 }
1740 }
1741
1742 return count;
1743}
1744
1745static void
1746i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1747{
1748 struct drm_i915_gem_object *obj, *next;
1749
1750 i915_gem_evict_everything(dev_priv->dev);
1751
1752 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001753 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001754}
1755
Chris Wilson37e680a2012-06-07 15:38:42 +01001756static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001757i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001758{
Chris Wilson6c085a72012-08-20 11:40:46 +02001759 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001760 int page_count, i;
1761 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001762 struct sg_table *st;
1763 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001764 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001765 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001766
Chris Wilson6c085a72012-08-20 11:40:46 +02001767 /* Assert that the object is not currently in any GPU domain. As it
1768 * wasn't in the GTT, there shouldn't be any way it could have been in
1769 * a GPU cache
1770 */
1771 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1772 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1773
Chris Wilson9da3da62012-06-01 15:20:22 +01001774 st = kmalloc(sizeof(*st), GFP_KERNEL);
1775 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001776 return -ENOMEM;
1777
Chris Wilson9da3da62012-06-01 15:20:22 +01001778 page_count = obj->base.size / PAGE_SIZE;
1779 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1780 sg_free_table(st);
1781 kfree(st);
1782 return -ENOMEM;
1783 }
1784
1785 /* Get the list of pages out of our struct file. They'll be pinned
1786 * at this point until we release them.
1787 *
1788 * Fail silently without starting the shrinker
1789 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001790 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1791 gfp = mapping_gfp_mask(mapping);
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001792 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001793 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001794 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001795 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1796 if (IS_ERR(page)) {
1797 i915_gem_purge(dev_priv, page_count);
1798 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1799 }
1800 if (IS_ERR(page)) {
1801 /* We've tried hard to allocate the memory by reaping
1802 * our own buffer, now let the real VM do its job and
1803 * go down in flames if truly OOM.
1804 */
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001805 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
Chris Wilson6c085a72012-08-20 11:40:46 +02001806 gfp |= __GFP_IO | __GFP_WAIT;
1807
1808 i915_gem_shrink_all(dev_priv);
1809 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1810 if (IS_ERR(page))
1811 goto err_pages;
1812
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001813 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001814 gfp &= ~(__GFP_IO | __GFP_WAIT);
1815 }
Eric Anholt673a3942008-07-30 12:06:12 -07001816
Chris Wilson9da3da62012-06-01 15:20:22 +01001817 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001818 }
1819
Chris Wilson74ce6b62012-10-19 15:51:06 +01001820 obj->pages = st;
1821
Eric Anholt673a3942008-07-30 12:06:12 -07001822 if (i915_gem_object_needs_bit17_swizzle(obj))
1823 i915_gem_object_do_bit_17_swizzle(obj);
1824
1825 return 0;
1826
1827err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001828 for_each_sg(st->sgl, sg, i, page_count)
1829 page_cache_release(sg_page(sg));
1830 sg_free_table(st);
1831 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001832 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001833}
1834
Chris Wilson37e680a2012-06-07 15:38:42 +01001835/* Ensure that the associated pages are gathered from the backing storage
1836 * and pinned into our object. i915_gem_object_get_pages() may be called
1837 * multiple times before they are released by a single call to
1838 * i915_gem_object_put_pages() - once the pages are no longer referenced
1839 * either as a result of memory pressure (reaping pages under the shrinker)
1840 * or as the object is itself released.
1841 */
1842int
1843i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1844{
1845 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1846 const struct drm_i915_gem_object_ops *ops = obj->ops;
1847 int ret;
1848
Chris Wilson2f745ad2012-09-04 21:02:58 +01001849 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001850 return 0;
1851
Chris Wilsona5570172012-09-04 21:02:54 +01001852 BUG_ON(obj->pages_pin_count);
1853
Chris Wilson37e680a2012-06-07 15:38:42 +01001854 ret = ops->get_pages(obj);
1855 if (ret)
1856 return ret;
1857
1858 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1859 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001860}
1861
Chris Wilson54cf91d2010-11-25 18:00:26 +00001862void
Chris Wilson05394f32010-11-08 19:18:58 +00001863i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001864 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001865{
Chris Wilson05394f32010-11-08 19:18:58 +00001866 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001867 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001868 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001869
Zou Nan hai852835f2010-05-21 09:08:56 +08001870 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001871 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001872
1873 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001874 if (!obj->active) {
1875 drm_gem_object_reference(&obj->base);
1876 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001877 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001878
Eric Anholt673a3942008-07-30 12:06:12 -07001879 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001880 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1881 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001882
Chris Wilson0201f1e2012-07-20 12:41:01 +01001883 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001884
Chris Wilsoncaea7472010-11-12 13:53:37 +00001885 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001886 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001887
Chris Wilson7dd49062012-03-21 10:48:18 +00001888 /* Bump MRU to take account of the delayed flush */
1889 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1890 struct drm_i915_fence_reg *reg;
1891
1892 reg = &dev_priv->fence_regs[obj->fence_reg];
1893 list_move_tail(&reg->lru_list,
1894 &dev_priv->mm.fence_list);
1895 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001896 }
1897}
1898
1899static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1901{
1902 struct drm_device *dev = obj->base.dev;
1903 struct drm_i915_private *dev_priv = dev->dev_private;
1904
Chris Wilson65ce3022012-07-20 12:41:02 +01001905 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001906 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001907
Chris Wilsonf047e392012-07-21 12:31:41 +01001908 if (obj->pin_count) /* are we a framebuffer? */
1909 intel_mark_fb_idle(obj);
1910
Chris Wilsoncaea7472010-11-12 13:53:37 +00001911 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1912
Chris Wilson65ce3022012-07-20 12:41:02 +01001913 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001914 obj->ring = NULL;
1915
Chris Wilson65ce3022012-07-20 12:41:02 +01001916 obj->last_read_seqno = 0;
1917 obj->last_write_seqno = 0;
1918 obj->base.write_domain = 0;
1919
1920 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001921 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001922
1923 obj->active = 0;
1924 drm_gem_object_unreference(&obj->base);
1925
1926 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001927}
Eric Anholt673a3942008-07-30 12:06:12 -07001928
Chris Wilson9d7730912012-11-27 16:22:52 +00001929static int
1930i915_gem_handle_seqno_wrap(struct drm_device *dev)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001931{
Chris Wilson9d7730912012-11-27 16:22:52 +00001932 struct drm_i915_private *dev_priv = dev->dev_private;
1933 struct intel_ring_buffer *ring;
1934 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001935
Chris Wilson9d7730912012-11-27 16:22:52 +00001936 /* The hardware uses various monotonic 32-bit counters, if we
1937 * detect that they will wraparound we need to idle the GPU
1938 * and reset those counters.
1939 */
1940 ret = 0;
1941 for_each_ring(ring, dev_priv, i) {
1942 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1943 ret |= ring->sync_seqno[j] != 0;
1944 }
1945 if (ret == 0)
1946 return ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001947
Chris Wilson9d7730912012-11-27 16:22:52 +00001948 ret = i915_gpu_idle(dev);
1949 if (ret)
1950 return ret;
1951
1952 i915_gem_retire_requests(dev);
1953 for_each_ring(ring, dev_priv, i) {
1954 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1955 ring->sync_seqno[j] = 0;
1956 }
1957
1958 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001959}
1960
Chris Wilson9d7730912012-11-27 16:22:52 +00001961int
1962i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001963{
Chris Wilson9d7730912012-11-27 16:22:52 +00001964 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001965
Chris Wilson9d7730912012-11-27 16:22:52 +00001966 /* reserve 0 for non-seqno */
1967 if (dev_priv->next_seqno == 0) {
1968 int ret = i915_gem_handle_seqno_wrap(dev);
1969 if (ret)
1970 return ret;
1971
1972 dev_priv->next_seqno = 1;
1973 }
1974
1975 *seqno = dev_priv->next_seqno++;
1976 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001977}
1978
Chris Wilson3cce4692010-10-27 16:11:02 +01001979int
Chris Wilsondb53a302011-02-03 11:57:46 +00001980i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001981 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001982 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001983{
Chris Wilsondb53a302011-02-03 11:57:46 +00001984 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001985 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001986 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001987 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001988 int ret;
1989
Daniel Vettercc889e02012-06-13 20:45:19 +02001990 /*
1991 * Emit any outstanding flushes - execbuf can fail to emit the flush
1992 * after having emitted the batchbuffer command. Hence we need to fix
1993 * things up similar to emitting the lazy request. The difference here
1994 * is that the flush _must_ happen before the next request, no matter
1995 * what.
1996 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001997 ret = intel_ring_flush_all_caches(ring);
1998 if (ret)
1999 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002000
Chris Wilsonacb868d2012-09-26 13:47:30 +01002001 request = kmalloc(sizeof(*request), GFP_KERNEL);
2002 if (request == NULL)
2003 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002004
Eric Anholt673a3942008-07-30 12:06:12 -07002005
Chris Wilsona71d8d92012-02-15 11:25:36 +00002006 /* Record the position of the start of the request so that
2007 * should we detect the updated seqno part-way through the
2008 * GPU processing the request, we never over-estimate the
2009 * position of the head.
2010 */
2011 request_ring_position = intel_ring_get_tail(ring);
2012
Chris Wilson9d7730912012-11-27 16:22:52 +00002013 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002014 if (ret) {
2015 kfree(request);
2016 return ret;
2017 }
Eric Anholt673a3942008-07-30 12:06:12 -07002018
Chris Wilson9d7730912012-11-27 16:22:52 +00002019 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002020 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002021 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002022 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002023 was_empty = list_empty(&ring->request_list);
2024 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002025 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002026
Chris Wilsondb53a302011-02-03 11:57:46 +00002027 if (file) {
2028 struct drm_i915_file_private *file_priv = file->driver_priv;
2029
Chris Wilson1c255952010-09-26 11:03:27 +01002030 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002031 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002032 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002033 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002034 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002035 }
Eric Anholt673a3942008-07-30 12:06:12 -07002036
Chris Wilson9d7730912012-11-27 16:22:52 +00002037 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002038 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002039
Ben Gamarif65d9422009-09-14 17:48:44 -04002040 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002041 if (i915_enable_hangcheck) {
2042 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002043 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002044 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002045 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002046 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002047 &dev_priv->mm.retire_work,
2048 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002049 intel_mark_busy(dev_priv->dev);
2050 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002051 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002052
Chris Wilsonacb868d2012-09-26 13:47:30 +01002053 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002054 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002055 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002056}
2057
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002058static inline void
2059i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002060{
Chris Wilson1c255952010-09-26 11:03:27 +01002061 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002062
Chris Wilson1c255952010-09-26 11:03:27 +01002063 if (!file_priv)
2064 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002065
Chris Wilson1c255952010-09-26 11:03:27 +01002066 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002067 if (request->file_priv) {
2068 list_del(&request->client_list);
2069 request->file_priv = NULL;
2070 }
Chris Wilson1c255952010-09-26 11:03:27 +01002071 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002072}
2073
Chris Wilsondfaae392010-09-22 10:31:52 +01002074static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2075 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002076{
Chris Wilsondfaae392010-09-22 10:31:52 +01002077 while (!list_empty(&ring->request_list)) {
2078 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002079
Chris Wilsondfaae392010-09-22 10:31:52 +01002080 request = list_first_entry(&ring->request_list,
2081 struct drm_i915_gem_request,
2082 list);
2083
2084 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002085 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002086 kfree(request);
2087 }
2088
2089 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002090 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002091
Chris Wilson05394f32010-11-08 19:18:58 +00002092 obj = list_first_entry(&ring->active_list,
2093 struct drm_i915_gem_object,
2094 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002095
Chris Wilson05394f32010-11-08 19:18:58 +00002096 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002097 }
Eric Anholt673a3942008-07-30 12:06:12 -07002098}
2099
Chris Wilson312817a2010-11-22 11:50:11 +00002100static void i915_gem_reset_fences(struct drm_device *dev)
2101{
2102 struct drm_i915_private *dev_priv = dev->dev_private;
2103 int i;
2104
Daniel Vetter4b9de732011-10-09 21:52:02 +02002105 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002106 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002107
Chris Wilsonada726c2012-04-17 15:31:32 +01002108 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002109
Chris Wilsonada726c2012-04-17 15:31:32 +01002110 if (reg->obj)
2111 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002112
Chris Wilsonada726c2012-04-17 15:31:32 +01002113 reg->pin_count = 0;
2114 reg->obj = NULL;
2115 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002116 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002117
2118 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002119}
2120
Chris Wilson069efc12010-09-30 16:53:18 +01002121void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002122{
Chris Wilsondfaae392010-09-22 10:31:52 +01002123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002124 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002125 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002126 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002127
Chris Wilsonb4519512012-05-11 14:29:30 +01002128 for_each_ring(ring, dev_priv, i)
2129 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002130
Chris Wilsondfaae392010-09-22 10:31:52 +01002131 /* Move everything out of the GPU domains to ensure we do any
2132 * necessary invalidation upon reuse.
2133 */
Chris Wilson05394f32010-11-08 19:18:58 +00002134 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002135 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002136 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002137 {
Chris Wilson05394f32010-11-08 19:18:58 +00002138 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002139 }
Chris Wilson069efc12010-09-30 16:53:18 +01002140
2141 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002142 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002143}
2144
2145/**
2146 * This function clears the request list as sequence numbers are passed.
2147 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002148void
Chris Wilsondb53a302011-02-03 11:57:46 +00002149i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002150{
Eric Anholt673a3942008-07-30 12:06:12 -07002151 uint32_t seqno;
2152
Chris Wilsondb53a302011-02-03 11:57:46 +00002153 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002154 return;
2155
Chris Wilsondb53a302011-02-03 11:57:46 +00002156 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002157
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002158 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002159
Zou Nan hai852835f2010-05-21 09:08:56 +08002160 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002161 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002162
Zou Nan hai852835f2010-05-21 09:08:56 +08002163 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002164 struct drm_i915_gem_request,
2165 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002166
Chris Wilsondfaae392010-09-22 10:31:52 +01002167 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002168 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002169
Chris Wilsondb53a302011-02-03 11:57:46 +00002170 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002171 /* We know the GPU must have read the request to have
2172 * sent us the seqno + interrupt, so use the position
2173 * of tail of the request to update the last known position
2174 * of the GPU head.
2175 */
2176 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002177
2178 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002179 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002180 kfree(request);
2181 }
2182
2183 /* Move any buffers on the active list that are no longer referenced
2184 * by the ringbuffer to the flushing/inactive lists as appropriate.
2185 */
2186 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002187 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002188
Akshay Joshi0206e352011-08-16 15:34:10 -04002189 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002190 struct drm_i915_gem_object,
2191 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002192
Chris Wilson0201f1e2012-07-20 12:41:01 +01002193 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002194 break;
2195
Chris Wilson65ce3022012-07-20 12:41:02 +01002196 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002197 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002198
Chris Wilsondb53a302011-02-03 11:57:46 +00002199 if (unlikely(ring->trace_irq_seqno &&
2200 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002201 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002202 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002203 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002204
Chris Wilsondb53a302011-02-03 11:57:46 +00002205 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002206}
2207
2208void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002209i915_gem_retire_requests(struct drm_device *dev)
2210{
2211 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002212 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002213 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002214
Chris Wilsonb4519512012-05-11 14:29:30 +01002215 for_each_ring(ring, dev_priv, i)
2216 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002217}
2218
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002219static void
Eric Anholt673a3942008-07-30 12:06:12 -07002220i915_gem_retire_work_handler(struct work_struct *work)
2221{
2222 drm_i915_private_t *dev_priv;
2223 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002224 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002225 bool idle;
2226 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002227
2228 dev_priv = container_of(work, drm_i915_private_t,
2229 mm.retire_work.work);
2230 dev = dev_priv->dev;
2231
Chris Wilson891b48c2010-09-29 12:26:37 +01002232 /* Come back later if the device is busy... */
2233 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002234 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2235 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002236 return;
2237 }
2238
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002239 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002240
Chris Wilson0a587052011-01-09 21:05:44 +00002241 /* Send a periodic flush down the ring so we don't hold onto GEM
2242 * objects indefinitely.
2243 */
2244 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002245 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002246 if (ring->gpu_caches_dirty)
2247 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002248
2249 idle &= list_empty(&ring->request_list);
2250 }
2251
2252 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002253 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2254 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002255 if (idle)
2256 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002257
Eric Anholt673a3942008-07-30 12:06:12 -07002258 mutex_unlock(&dev->struct_mutex);
2259}
2260
Ben Widawsky5816d642012-04-11 11:18:19 -07002261/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002262 * Ensures that an object will eventually get non-busy by flushing any required
2263 * write domains, emitting any outstanding lazy request and retiring and
2264 * completed requests.
2265 */
2266static int
2267i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2268{
2269 int ret;
2270
2271 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002272 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002273 if (ret)
2274 return ret;
2275
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002276 i915_gem_retire_requests_ring(obj->ring);
2277 }
2278
2279 return 0;
2280}
2281
2282/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002283 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2284 * @DRM_IOCTL_ARGS: standard ioctl arguments
2285 *
2286 * Returns 0 if successful, else an error is returned with the remaining time in
2287 * the timeout parameter.
2288 * -ETIME: object is still busy after timeout
2289 * -ERESTARTSYS: signal interrupted the wait
2290 * -ENONENT: object doesn't exist
2291 * Also possible, but rare:
2292 * -EAGAIN: GPU wedged
2293 * -ENOMEM: damn
2294 * -ENODEV: Internal IRQ fail
2295 * -E?: The add request failed
2296 *
2297 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2298 * non-zero timeout parameter the wait ioctl will wait for the given number of
2299 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2300 * without holding struct_mutex the object may become re-busied before this
2301 * function completes. A similar but shorter * race condition exists in the busy
2302 * ioctl
2303 */
2304int
2305i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2306{
2307 struct drm_i915_gem_wait *args = data;
2308 struct drm_i915_gem_object *obj;
2309 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002310 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002311 u32 seqno = 0;
2312 int ret = 0;
2313
Ben Widawskyeac1f142012-06-05 15:24:24 -07002314 if (args->timeout_ns >= 0) {
2315 timeout_stack = ns_to_timespec(args->timeout_ns);
2316 timeout = &timeout_stack;
2317 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002318
2319 ret = i915_mutex_lock_interruptible(dev);
2320 if (ret)
2321 return ret;
2322
2323 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2324 if (&obj->base == NULL) {
2325 mutex_unlock(&dev->struct_mutex);
2326 return -ENOENT;
2327 }
2328
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002329 /* Need to make sure the object gets inactive eventually. */
2330 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002331 if (ret)
2332 goto out;
2333
2334 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002335 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002336 ring = obj->ring;
2337 }
2338
2339 if (seqno == 0)
2340 goto out;
2341
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002342 /* Do this after OLR check to make sure we make forward progress polling
2343 * on this IOCTL with a 0 timeout (like busy ioctl)
2344 */
2345 if (!args->timeout_ns) {
2346 ret = -ETIME;
2347 goto out;
2348 }
2349
2350 drm_gem_object_unreference(&obj->base);
2351 mutex_unlock(&dev->struct_mutex);
2352
Ben Widawskyeac1f142012-06-05 15:24:24 -07002353 ret = __wait_seqno(ring, seqno, true, timeout);
2354 if (timeout) {
2355 WARN_ON(!timespec_valid(timeout));
2356 args->timeout_ns = timespec_to_ns(timeout);
2357 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002358 return ret;
2359
2360out:
2361 drm_gem_object_unreference(&obj->base);
2362 mutex_unlock(&dev->struct_mutex);
2363 return ret;
2364}
2365
2366/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002367 * i915_gem_object_sync - sync an object to a ring.
2368 *
2369 * @obj: object which may be in use on another ring.
2370 * @to: ring we wish to use the object on. May be NULL.
2371 *
2372 * This code is meant to abstract object synchronization with the GPU.
2373 * Calling with NULL implies synchronizing the object with the CPU
2374 * rather than a particular GPU ring.
2375 *
2376 * Returns 0 if successful, else propagates up the lower layer error.
2377 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002378int
2379i915_gem_object_sync(struct drm_i915_gem_object *obj,
2380 struct intel_ring_buffer *to)
2381{
2382 struct intel_ring_buffer *from = obj->ring;
2383 u32 seqno;
2384 int ret, idx;
2385
2386 if (from == NULL || to == from)
2387 return 0;
2388
Ben Widawsky5816d642012-04-11 11:18:19 -07002389 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002390 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002391
2392 idx = intel_ring_sync_index(from, to);
2393
Chris Wilson0201f1e2012-07-20 12:41:01 +01002394 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002395 if (seqno <= from->sync_seqno[idx])
2396 return 0;
2397
Ben Widawskyb4aca012012-04-25 20:50:12 -07002398 ret = i915_gem_check_olr(obj->ring, seqno);
2399 if (ret)
2400 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002401
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002402 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002403 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002404 /* We use last_read_seqno because sync_to()
2405 * might have just caused seqno wrap under
2406 * the radar.
2407 */
2408 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002409
Ben Widawskye3a5a222012-04-11 11:18:20 -07002410 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002411}
2412
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002413static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2414{
2415 u32 old_write_domain, old_read_domains;
2416
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002417 /* Act a barrier for all accesses through the GTT */
2418 mb();
2419
2420 /* Force a pagefault for domain tracking on next user access */
2421 i915_gem_release_mmap(obj);
2422
Keith Packardb97c3d92011-06-24 21:02:59 -07002423 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2424 return;
2425
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002426 old_read_domains = obj->base.read_domains;
2427 old_write_domain = obj->base.write_domain;
2428
2429 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2430 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2431
2432 trace_i915_gem_object_change_domain(obj,
2433 old_read_domains,
2434 old_write_domain);
2435}
2436
Eric Anholt673a3942008-07-30 12:06:12 -07002437/**
2438 * Unbinds an object from the GTT aperture.
2439 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002440int
Chris Wilson05394f32010-11-08 19:18:58 +00002441i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002442{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002443 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002444 int ret = 0;
2445
Chris Wilson05394f32010-11-08 19:18:58 +00002446 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002447 return 0;
2448
Chris Wilson31d8d652012-05-24 19:11:20 +01002449 if (obj->pin_count)
2450 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002451
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002452 BUG_ON(obj->pages == NULL);
2453
Chris Wilsona8198ee2011-04-13 22:04:09 +01002454 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002455 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002456 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002457 /* Continue on if we fail due to EIO, the GPU is hung so we
2458 * should be safe and we need to cleanup or else we might
2459 * cause memory corruption through use-after-free.
2460 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002461
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002462 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002463
Daniel Vetter96b47b62009-12-15 17:50:00 +01002464 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002465 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002466 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002467 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002468
Chris Wilsondb53a302011-02-03 11:57:46 +00002469 trace_i915_gem_object_unbind(obj);
2470
Daniel Vetter74898d72012-02-15 23:50:22 +01002471 if (obj->has_global_gtt_mapping)
2472 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002473 if (obj->has_aliasing_ppgtt_mapping) {
2474 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2475 obj->has_aliasing_ppgtt_mapping = 0;
2476 }
Daniel Vetter74163902012-02-15 23:50:21 +01002477 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002478
Chris Wilson6c085a72012-08-20 11:40:46 +02002479 list_del(&obj->mm_list);
2480 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002481 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002482 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002483
Chris Wilson05394f32010-11-08 19:18:58 +00002484 drm_mm_put_block(obj->gtt_space);
2485 obj->gtt_space = NULL;
2486 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002487
Chris Wilson88241782011-01-07 17:09:48 +00002488 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002489}
2490
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002491int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002492{
2493 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002494 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002495 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002496
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002497 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002498 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002499 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2500 if (ret)
2501 return ret;
2502
Chris Wilson3e960502012-11-27 16:22:54 +00002503 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002504 if (ret)
2505 return ret;
2506 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002507
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002508 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002509}
2510
Chris Wilson9ce079e2012-04-17 15:31:30 +01002511static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2512 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002513{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002514 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002515 uint64_t val;
2516
Chris Wilson9ce079e2012-04-17 15:31:30 +01002517 if (obj) {
2518 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002519
Chris Wilson9ce079e2012-04-17 15:31:30 +01002520 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2521 0xfffff000) << 32;
2522 val |= obj->gtt_offset & 0xfffff000;
2523 val |= (uint64_t)((obj->stride / 128) - 1) <<
2524 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002525
Chris Wilson9ce079e2012-04-17 15:31:30 +01002526 if (obj->tiling_mode == I915_TILING_Y)
2527 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2528 val |= I965_FENCE_REG_VALID;
2529 } else
2530 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002531
Chris Wilson9ce079e2012-04-17 15:31:30 +01002532 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2533 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002534}
2535
Chris Wilson9ce079e2012-04-17 15:31:30 +01002536static void i965_write_fence_reg(struct drm_device *dev, int reg,
2537 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002538{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002539 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002540 uint64_t val;
2541
Chris Wilson9ce079e2012-04-17 15:31:30 +01002542 if (obj) {
2543 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002544
Chris Wilson9ce079e2012-04-17 15:31:30 +01002545 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2546 0xfffff000) << 32;
2547 val |= obj->gtt_offset & 0xfffff000;
2548 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2549 if (obj->tiling_mode == I915_TILING_Y)
2550 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2551 val |= I965_FENCE_REG_VALID;
2552 } else
2553 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002554
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2556 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002557}
2558
Chris Wilson9ce079e2012-04-17 15:31:30 +01002559static void i915_write_fence_reg(struct drm_device *dev, int reg,
2560 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002561{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002562 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002563 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002564
Chris Wilson9ce079e2012-04-17 15:31:30 +01002565 if (obj) {
2566 u32 size = obj->gtt_space->size;
2567 int pitch_val;
2568 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002569
Chris Wilson9ce079e2012-04-17 15:31:30 +01002570 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2571 (size & -size) != size ||
2572 (obj->gtt_offset & (size - 1)),
2573 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2574 obj->gtt_offset, obj->map_and_fenceable, size);
2575
2576 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2577 tile_width = 128;
2578 else
2579 tile_width = 512;
2580
2581 /* Note: pitch better be a power of two tile widths */
2582 pitch_val = obj->stride / tile_width;
2583 pitch_val = ffs(pitch_val) - 1;
2584
2585 val = obj->gtt_offset;
2586 if (obj->tiling_mode == I915_TILING_Y)
2587 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2588 val |= I915_FENCE_SIZE_BITS(size);
2589 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2590 val |= I830_FENCE_REG_VALID;
2591 } else
2592 val = 0;
2593
2594 if (reg < 8)
2595 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002596 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002597 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002598
Chris Wilson9ce079e2012-04-17 15:31:30 +01002599 I915_WRITE(reg, val);
2600 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002601}
2602
Chris Wilson9ce079e2012-04-17 15:31:30 +01002603static void i830_write_fence_reg(struct drm_device *dev, int reg,
2604 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002605{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002606 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002607 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002608
Chris Wilson9ce079e2012-04-17 15:31:30 +01002609 if (obj) {
2610 u32 size = obj->gtt_space->size;
2611 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002612
Chris Wilson9ce079e2012-04-17 15:31:30 +01002613 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2614 (size & -size) != size ||
2615 (obj->gtt_offset & (size - 1)),
2616 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2617 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002618
Chris Wilson9ce079e2012-04-17 15:31:30 +01002619 pitch_val = obj->stride / 128;
2620 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002621
Chris Wilson9ce079e2012-04-17 15:31:30 +01002622 val = obj->gtt_offset;
2623 if (obj->tiling_mode == I915_TILING_Y)
2624 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2625 val |= I830_FENCE_SIZE_BITS(size);
2626 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2627 val |= I830_FENCE_REG_VALID;
2628 } else
2629 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002630
Chris Wilson9ce079e2012-04-17 15:31:30 +01002631 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2632 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2633}
2634
2635static void i915_gem_write_fence(struct drm_device *dev, int reg,
2636 struct drm_i915_gem_object *obj)
2637{
2638 switch (INTEL_INFO(dev)->gen) {
2639 case 7:
2640 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2641 case 5:
2642 case 4: i965_write_fence_reg(dev, reg, obj); break;
2643 case 3: i915_write_fence_reg(dev, reg, obj); break;
2644 case 2: i830_write_fence_reg(dev, reg, obj); break;
2645 default: break;
2646 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002647}
2648
Chris Wilson61050802012-04-17 15:31:31 +01002649static inline int fence_number(struct drm_i915_private *dev_priv,
2650 struct drm_i915_fence_reg *fence)
2651{
2652 return fence - dev_priv->fence_regs;
2653}
2654
2655static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2656 struct drm_i915_fence_reg *fence,
2657 bool enable)
2658{
2659 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2660 int reg = fence_number(dev_priv, fence);
2661
2662 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2663
2664 if (enable) {
2665 obj->fence_reg = reg;
2666 fence->obj = obj;
2667 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2668 } else {
2669 obj->fence_reg = I915_FENCE_REG_NONE;
2670 fence->obj = NULL;
2671 list_del_init(&fence->lru_list);
2672 }
2673}
2674
Chris Wilsond9e86c02010-11-10 16:40:20 +00002675static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002676i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002677{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002678 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002679 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002680 if (ret)
2681 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002682
2683 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002684 }
2685
Chris Wilson63256ec2011-01-04 18:42:07 +00002686 /* Ensure that all CPU reads are completed before installing a fence
2687 * and all writes before removing the fence.
2688 */
2689 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2690 mb();
2691
Chris Wilson86d5bc32012-07-20 12:41:04 +01002692 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002693 return 0;
2694}
2695
2696int
2697i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2698{
Chris Wilson61050802012-04-17 15:31:31 +01002699 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002700 int ret;
2701
Chris Wilsona360bb12012-04-17 15:31:25 +01002702 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002703 if (ret)
2704 return ret;
2705
Chris Wilson61050802012-04-17 15:31:31 +01002706 if (obj->fence_reg == I915_FENCE_REG_NONE)
2707 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002708
Chris Wilson61050802012-04-17 15:31:31 +01002709 i915_gem_object_update_fence(obj,
2710 &dev_priv->fence_regs[obj->fence_reg],
2711 false);
2712 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002713
2714 return 0;
2715}
2716
2717static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002718i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002719{
Daniel Vetterae3db242010-02-19 11:51:58 +01002720 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002721 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002722 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002723
2724 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002725 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002726 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2727 reg = &dev_priv->fence_regs[i];
2728 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002729 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002730
Chris Wilson1690e1e2011-12-14 13:57:08 +01002731 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002732 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002733 }
2734
Chris Wilsond9e86c02010-11-10 16:40:20 +00002735 if (avail == NULL)
2736 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002737
2738 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002739 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002740 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002741 continue;
2742
Chris Wilson8fe301a2012-04-17 15:31:28 +01002743 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002744 }
2745
Chris Wilson8fe301a2012-04-17 15:31:28 +01002746 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002747}
2748
Jesse Barnesde151cf2008-11-12 10:03:55 -08002749/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002750 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002751 * @obj: object to map through a fence reg
2752 *
2753 * When mapping objects through the GTT, userspace wants to be able to write
2754 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002755 * This function walks the fence regs looking for a free one for @obj,
2756 * stealing one if it can't find any.
2757 *
2758 * It then sets up the reg based on the object's properties: address, pitch
2759 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002760 *
2761 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002762 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002763int
Chris Wilson06d98132012-04-17 15:31:24 +01002764i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002765{
Chris Wilson05394f32010-11-08 19:18:58 +00002766 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002767 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002768 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002769 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002770 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002771
Chris Wilson14415742012-04-17 15:31:33 +01002772 /* Have we updated the tiling parameters upon the object and so
2773 * will need to serialise the write to the associated fence register?
2774 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002775 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002776 ret = i915_gem_object_flush_fence(obj);
2777 if (ret)
2778 return ret;
2779 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002780
Chris Wilsond9e86c02010-11-10 16:40:20 +00002781 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002782 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2783 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002784 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002785 list_move_tail(&reg->lru_list,
2786 &dev_priv->mm.fence_list);
2787 return 0;
2788 }
2789 } else if (enable) {
2790 reg = i915_find_fence_reg(dev);
2791 if (reg == NULL)
2792 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002793
Chris Wilson14415742012-04-17 15:31:33 +01002794 if (reg->obj) {
2795 struct drm_i915_gem_object *old = reg->obj;
2796
2797 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002798 if (ret)
2799 return ret;
2800
Chris Wilson14415742012-04-17 15:31:33 +01002801 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002802 }
Chris Wilson14415742012-04-17 15:31:33 +01002803 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002804 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002805
Chris Wilson14415742012-04-17 15:31:33 +01002806 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002807 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002808
Chris Wilson9ce079e2012-04-17 15:31:30 +01002809 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002810}
2811
Chris Wilson42d6ab42012-07-26 11:49:32 +01002812static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2813 struct drm_mm_node *gtt_space,
2814 unsigned long cache_level)
2815{
2816 struct drm_mm_node *other;
2817
2818 /* On non-LLC machines we have to be careful when putting differing
2819 * types of snoopable memory together to avoid the prefetcher
2820 * crossing memory domains and dieing.
2821 */
2822 if (HAS_LLC(dev))
2823 return true;
2824
2825 if (gtt_space == NULL)
2826 return true;
2827
2828 if (list_empty(&gtt_space->node_list))
2829 return true;
2830
2831 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2832 if (other->allocated && !other->hole_follows && other->color != cache_level)
2833 return false;
2834
2835 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2836 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2837 return false;
2838
2839 return true;
2840}
2841
2842static void i915_gem_verify_gtt(struct drm_device *dev)
2843{
2844#if WATCH_GTT
2845 struct drm_i915_private *dev_priv = dev->dev_private;
2846 struct drm_i915_gem_object *obj;
2847 int err = 0;
2848
2849 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2850 if (obj->gtt_space == NULL) {
2851 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2852 err++;
2853 continue;
2854 }
2855
2856 if (obj->cache_level != obj->gtt_space->color) {
2857 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2858 obj->gtt_space->start,
2859 obj->gtt_space->start + obj->gtt_space->size,
2860 obj->cache_level,
2861 obj->gtt_space->color);
2862 err++;
2863 continue;
2864 }
2865
2866 if (!i915_gem_valid_gtt_space(dev,
2867 obj->gtt_space,
2868 obj->cache_level)) {
2869 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2870 obj->gtt_space->start,
2871 obj->gtt_space->start + obj->gtt_space->size,
2872 obj->cache_level);
2873 err++;
2874 continue;
2875 }
2876 }
2877
2878 WARN_ON(err);
2879#endif
2880}
2881
Jesse Barnesde151cf2008-11-12 10:03:55 -08002882/**
Eric Anholt673a3942008-07-30 12:06:12 -07002883 * Finds free space in the GTT aperture and binds the object there.
2884 */
2885static int
Chris Wilson05394f32010-11-08 19:18:58 +00002886i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002887 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002888 bool map_and_fenceable,
2889 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002890{
Chris Wilson05394f32010-11-08 19:18:58 +00002891 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002892 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002893 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002894 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002895 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002896 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002897
Chris Wilson05394f32010-11-08 19:18:58 +00002898 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002899 DRM_ERROR("Attempting to bind a purgeable object\n");
2900 return -EINVAL;
2901 }
2902
Chris Wilsone28f8712011-07-18 13:11:49 -07002903 fence_size = i915_gem_get_gtt_size(dev,
2904 obj->base.size,
2905 obj->tiling_mode);
2906 fence_alignment = i915_gem_get_gtt_alignment(dev,
2907 obj->base.size,
2908 obj->tiling_mode);
2909 unfenced_alignment =
2910 i915_gem_get_unfenced_gtt_alignment(dev,
2911 obj->base.size,
2912 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002913
Eric Anholt673a3942008-07-30 12:06:12 -07002914 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002915 alignment = map_and_fenceable ? fence_alignment :
2916 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002917 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002918 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2919 return -EINVAL;
2920 }
2921
Chris Wilson05394f32010-11-08 19:18:58 +00002922 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002923
Chris Wilson654fc602010-05-27 13:18:21 +01002924 /* If the object is bigger than the entire aperture, reject it early
2925 * before evicting everything in a vain attempt to find space.
2926 */
Chris Wilson05394f32010-11-08 19:18:58 +00002927 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002928 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002929 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2930 return -E2BIG;
2931 }
2932
Chris Wilson37e680a2012-06-07 15:38:42 +01002933 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002934 if (ret)
2935 return ret;
2936
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002937 i915_gem_object_pin_pages(obj);
2938
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002939 node = kzalloc(sizeof(*node), GFP_KERNEL);
2940 if (node == NULL) {
2941 i915_gem_object_unpin_pages(obj);
2942 return -ENOMEM;
2943 }
2944
Eric Anholt673a3942008-07-30 12:06:12 -07002945 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002946 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002947 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2948 size, alignment, obj->cache_level,
2949 0, dev_priv->mm.gtt_mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002950 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002951 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2952 size, alignment, obj->cache_level);
2953 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002954 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002955 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002956 map_and_fenceable,
2957 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002958 if (ret == 0)
2959 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002960
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002961 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002962 kfree(node);
2963 return ret;
2964 }
2965 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2966 i915_gem_object_unpin_pages(obj);
2967 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002968 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07002969 }
2970
Daniel Vetter74163902012-02-15 23:50:21 +01002971 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002972 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002973 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002974 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02002975 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002976 }
Eric Anholt673a3942008-07-30 12:06:12 -07002977
Chris Wilson6c085a72012-08-20 11:40:46 +02002978 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002979 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002980
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002981 obj->gtt_space = node;
2982 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002983
Daniel Vetter75e9e912010-11-04 17:11:09 +01002984 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002985 node->size == fence_size &&
2986 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002987
Daniel Vetter75e9e912010-11-04 17:11:09 +01002988 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002989 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002990
Chris Wilson05394f32010-11-08 19:18:58 +00002991 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002992
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002993 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00002994 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002995 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002996 return 0;
2997}
2998
2999void
Chris Wilson05394f32010-11-08 19:18:58 +00003000i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003001{
Eric Anholt673a3942008-07-30 12:06:12 -07003002 /* If we don't have a page list set up, then we're not pinned
3003 * to GPU, and we can ignore the cache flush because it'll happen
3004 * again at bind time.
3005 */
Chris Wilson05394f32010-11-08 19:18:58 +00003006 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003007 return;
3008
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003009 /* If the GPU is snooping the contents of the CPU cache,
3010 * we do not need to manually clear the CPU cache lines. However,
3011 * the caches are only snooped when the render cache is
3012 * flushed/invalidated. As we always have to emit invalidations
3013 * and flushes when moving into and out of the RENDER domain, correct
3014 * snooping behaviour occurs naturally as the result of our domain
3015 * tracking.
3016 */
3017 if (obj->cache_level != I915_CACHE_NONE)
3018 return;
3019
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003020 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003021
Chris Wilson9da3da62012-06-01 15:20:22 +01003022 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003023}
3024
3025/** Flushes the GTT write domain for the object if it's dirty. */
3026static void
Chris Wilson05394f32010-11-08 19:18:58 +00003027i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003028{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003029 uint32_t old_write_domain;
3030
Chris Wilson05394f32010-11-08 19:18:58 +00003031 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003032 return;
3033
Chris Wilson63256ec2011-01-04 18:42:07 +00003034 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003035 * to it immediately go to main memory as far as we know, so there's
3036 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003037 *
3038 * However, we do have to enforce the order so that all writes through
3039 * the GTT land before any writes to the device, such as updates to
3040 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003041 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003042 wmb();
3043
Chris Wilson05394f32010-11-08 19:18:58 +00003044 old_write_domain = obj->base.write_domain;
3045 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003046
3047 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003048 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003049 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003050}
3051
3052/** Flushes the CPU write domain for the object if it's dirty. */
3053static void
Chris Wilson05394f32010-11-08 19:18:58 +00003054i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003055{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003056 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003057
Chris Wilson05394f32010-11-08 19:18:58 +00003058 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003059 return;
3060
3061 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003062 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003063 old_write_domain = obj->base.write_domain;
3064 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003065
3066 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003067 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003068 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003069}
3070
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003071/**
3072 * Moves a single object to the GTT read, and possibly write domain.
3073 *
3074 * This function returns when the move is complete, including waiting on
3075 * flushes to occur.
3076 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003077int
Chris Wilson20217462010-11-23 15:26:33 +00003078i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003079{
Chris Wilson8325a092012-04-24 15:52:35 +01003080 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003081 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003082 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003083
Eric Anholt02354392008-11-26 13:58:13 -08003084 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003085 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003086 return -EINVAL;
3087
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003088 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3089 return 0;
3090
Chris Wilson0201f1e2012-07-20 12:41:01 +01003091 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003092 if (ret)
3093 return ret;
3094
Chris Wilson72133422010-09-13 23:56:38 +01003095 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003096
Chris Wilson05394f32010-11-08 19:18:58 +00003097 old_write_domain = obj->base.write_domain;
3098 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003099
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003100 /* It should now be out of any other write domains, and we can update
3101 * the domain values for our changes.
3102 */
Chris Wilson05394f32010-11-08 19:18:58 +00003103 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3104 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003105 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003106 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3107 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3108 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003109 }
3110
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003111 trace_i915_gem_object_change_domain(obj,
3112 old_read_domains,
3113 old_write_domain);
3114
Chris Wilson8325a092012-04-24 15:52:35 +01003115 /* And bump the LRU for this access */
3116 if (i915_gem_object_is_inactive(obj))
3117 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3118
Eric Anholte47c68e2008-11-14 13:35:19 -08003119 return 0;
3120}
3121
Chris Wilsone4ffd172011-04-04 09:44:39 +01003122int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3123 enum i915_cache_level cache_level)
3124{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003125 struct drm_device *dev = obj->base.dev;
3126 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003127 int ret;
3128
3129 if (obj->cache_level == cache_level)
3130 return 0;
3131
3132 if (obj->pin_count) {
3133 DRM_DEBUG("can not change the cache level of pinned objects\n");
3134 return -EBUSY;
3135 }
3136
Chris Wilson42d6ab42012-07-26 11:49:32 +01003137 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3138 ret = i915_gem_object_unbind(obj);
3139 if (ret)
3140 return ret;
3141 }
3142
Chris Wilsone4ffd172011-04-04 09:44:39 +01003143 if (obj->gtt_space) {
3144 ret = i915_gem_object_finish_gpu(obj);
3145 if (ret)
3146 return ret;
3147
3148 i915_gem_object_finish_gtt(obj);
3149
3150 /* Before SandyBridge, you could not use tiling or fence
3151 * registers with snooped memory, so relinquish any fences
3152 * currently pointing to our region in the aperture.
3153 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003154 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003155 ret = i915_gem_object_put_fence(obj);
3156 if (ret)
3157 return ret;
3158 }
3159
Daniel Vetter74898d72012-02-15 23:50:22 +01003160 if (obj->has_global_gtt_mapping)
3161 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003162 if (obj->has_aliasing_ppgtt_mapping)
3163 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3164 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003165
3166 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003167 }
3168
3169 if (cache_level == I915_CACHE_NONE) {
3170 u32 old_read_domains, old_write_domain;
3171
3172 /* If we're coming from LLC cached, then we haven't
3173 * actually been tracking whether the data is in the
3174 * CPU cache or not, since we only allow one bit set
3175 * in obj->write_domain and have been skipping the clflushes.
3176 * Just set it to the CPU cache for now.
3177 */
3178 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3179 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3180
3181 old_read_domains = obj->base.read_domains;
3182 old_write_domain = obj->base.write_domain;
3183
3184 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3185 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3186
3187 trace_i915_gem_object_change_domain(obj,
3188 old_read_domains,
3189 old_write_domain);
3190 }
3191
3192 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003193 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003194 return 0;
3195}
3196
Ben Widawsky199adf42012-09-21 17:01:20 -07003197int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3198 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003199{
Ben Widawsky199adf42012-09-21 17:01:20 -07003200 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003201 struct drm_i915_gem_object *obj;
3202 int ret;
3203
3204 ret = i915_mutex_lock_interruptible(dev);
3205 if (ret)
3206 return ret;
3207
3208 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3209 if (&obj->base == NULL) {
3210 ret = -ENOENT;
3211 goto unlock;
3212 }
3213
Ben Widawsky199adf42012-09-21 17:01:20 -07003214 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003215
3216 drm_gem_object_unreference(&obj->base);
3217unlock:
3218 mutex_unlock(&dev->struct_mutex);
3219 return ret;
3220}
3221
Ben Widawsky199adf42012-09-21 17:01:20 -07003222int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3223 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003224{
Ben Widawsky199adf42012-09-21 17:01:20 -07003225 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003226 struct drm_i915_gem_object *obj;
3227 enum i915_cache_level level;
3228 int ret;
3229
Ben Widawsky199adf42012-09-21 17:01:20 -07003230 switch (args->caching) {
3231 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003232 level = I915_CACHE_NONE;
3233 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003234 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003235 level = I915_CACHE_LLC;
3236 break;
3237 default:
3238 return -EINVAL;
3239 }
3240
Ben Widawsky3bc29132012-09-26 16:15:20 -07003241 ret = i915_mutex_lock_interruptible(dev);
3242 if (ret)
3243 return ret;
3244
Chris Wilsone6994ae2012-07-10 10:27:08 +01003245 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3246 if (&obj->base == NULL) {
3247 ret = -ENOENT;
3248 goto unlock;
3249 }
3250
3251 ret = i915_gem_object_set_cache_level(obj, level);
3252
3253 drm_gem_object_unreference(&obj->base);
3254unlock:
3255 mutex_unlock(&dev->struct_mutex);
3256 return ret;
3257}
3258
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003259/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003260 * Prepare buffer for display plane (scanout, cursors, etc).
3261 * Can be called from an uninterruptible phase (modesetting) and allows
3262 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003263 */
3264int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003265i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3266 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003267 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003268{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003269 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003270 int ret;
3271
Chris Wilson0be73282010-12-06 14:36:27 +00003272 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003273 ret = i915_gem_object_sync(obj, pipelined);
3274 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003275 return ret;
3276 }
3277
Eric Anholta7ef0642011-03-29 16:59:54 -07003278 /* The display engine is not coherent with the LLC cache on gen6. As
3279 * a result, we make sure that the pinning that is about to occur is
3280 * done with uncached PTEs. This is lowest common denominator for all
3281 * chipsets.
3282 *
3283 * However for gen6+, we could do better by using the GFDT bit instead
3284 * of uncaching, which would allow us to flush all the LLC-cached data
3285 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3286 */
3287 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3288 if (ret)
3289 return ret;
3290
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003291 /* As the user may map the buffer once pinned in the display plane
3292 * (e.g. libkms for the bootup splash), we have to ensure that we
3293 * always use map_and_fenceable for all scanout buffers.
3294 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003295 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003296 if (ret)
3297 return ret;
3298
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003299 i915_gem_object_flush_cpu_write_domain(obj);
3300
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003301 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003302 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003303
3304 /* It should now be out of any other write domains, and we can update
3305 * the domain values for our changes.
3306 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003307 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003308 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003309
3310 trace_i915_gem_object_change_domain(obj,
3311 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003312 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003313
3314 return 0;
3315}
3316
Chris Wilson85345512010-11-13 09:49:11 +00003317int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003318i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003319{
Chris Wilson88241782011-01-07 17:09:48 +00003320 int ret;
3321
Chris Wilsona8198ee2011-04-13 22:04:09 +01003322 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003323 return 0;
3324
Chris Wilson0201f1e2012-07-20 12:41:01 +01003325 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003326 if (ret)
3327 return ret;
3328
Chris Wilsona8198ee2011-04-13 22:04:09 +01003329 /* Ensure that we invalidate the GPU's caches and TLBs. */
3330 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003331 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003332}
3333
Eric Anholte47c68e2008-11-14 13:35:19 -08003334/**
3335 * Moves a single object to the CPU read, and possibly write domain.
3336 *
3337 * This function returns when the move is complete, including waiting on
3338 * flushes to occur.
3339 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003340int
Chris Wilson919926a2010-11-12 13:42:53 +00003341i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003342{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003343 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003344 int ret;
3345
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003346 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3347 return 0;
3348
Chris Wilson0201f1e2012-07-20 12:41:01 +01003349 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003350 if (ret)
3351 return ret;
3352
Eric Anholte47c68e2008-11-14 13:35:19 -08003353 i915_gem_object_flush_gtt_write_domain(obj);
3354
Chris Wilson05394f32010-11-08 19:18:58 +00003355 old_write_domain = obj->base.write_domain;
3356 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003357
Eric Anholte47c68e2008-11-14 13:35:19 -08003358 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003359 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003360 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003361
Chris Wilson05394f32010-11-08 19:18:58 +00003362 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003363 }
3364
3365 /* It should now be out of any other write domains, and we can update
3366 * the domain values for our changes.
3367 */
Chris Wilson05394f32010-11-08 19:18:58 +00003368 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003369
3370 /* If we're writing through the CPU, then the GPU read domains will
3371 * need to be invalidated at next use.
3372 */
3373 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003374 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3375 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003376 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003377
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003378 trace_i915_gem_object_change_domain(obj,
3379 old_read_domains,
3380 old_write_domain);
3381
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003382 return 0;
3383}
3384
Eric Anholt673a3942008-07-30 12:06:12 -07003385/* Throttle our rendering by waiting until the ring has completed our requests
3386 * emitted over 20 msec ago.
3387 *
Eric Anholtb9624422009-06-03 07:27:35 +00003388 * Note that if we were to use the current jiffies each time around the loop,
3389 * we wouldn't escape the function with any frames outstanding if the time to
3390 * render a frame was over 20ms.
3391 *
Eric Anholt673a3942008-07-30 12:06:12 -07003392 * This should get us reasonable parallelism between CPU and GPU but also
3393 * relatively low latency when blocking on a particular request to finish.
3394 */
3395static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003396i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003397{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003398 struct drm_i915_private *dev_priv = dev->dev_private;
3399 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003400 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003401 struct drm_i915_gem_request *request;
3402 struct intel_ring_buffer *ring = NULL;
3403 u32 seqno = 0;
3404 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003405
Chris Wilsone110e8d2011-01-26 15:39:14 +00003406 if (atomic_read(&dev_priv->mm.wedged))
3407 return -EIO;
3408
Chris Wilson1c255952010-09-26 11:03:27 +01003409 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003410 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003411 if (time_after_eq(request->emitted_jiffies, recent_enough))
3412 break;
3413
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003414 ring = request->ring;
3415 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003416 }
Chris Wilson1c255952010-09-26 11:03:27 +01003417 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003418
3419 if (seqno == 0)
3420 return 0;
3421
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003422 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003423 if (ret == 0)
3424 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003425
Eric Anholt673a3942008-07-30 12:06:12 -07003426 return ret;
3427}
3428
Eric Anholt673a3942008-07-30 12:06:12 -07003429int
Chris Wilson05394f32010-11-08 19:18:58 +00003430i915_gem_object_pin(struct drm_i915_gem_object *obj,
3431 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003432 bool map_and_fenceable,
3433 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003434{
Eric Anholt673a3942008-07-30 12:06:12 -07003435 int ret;
3436
Chris Wilson7e81a422012-09-15 09:41:57 +01003437 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3438 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003439
Chris Wilson05394f32010-11-08 19:18:58 +00003440 if (obj->gtt_space != NULL) {
3441 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3442 (map_and_fenceable && !obj->map_and_fenceable)) {
3443 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003444 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003445 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3446 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003447 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003448 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003449 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003450 ret = i915_gem_object_unbind(obj);
3451 if (ret)
3452 return ret;
3453 }
3454 }
3455
Chris Wilson05394f32010-11-08 19:18:58 +00003456 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003457 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3458
Chris Wilsona00b10c2010-09-24 21:15:47 +01003459 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003460 map_and_fenceable,
3461 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003462 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003463 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003464
3465 if (!dev_priv->mm.aliasing_ppgtt)
3466 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003467 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003468
Daniel Vetter74898d72012-02-15 23:50:22 +01003469 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3470 i915_gem_gtt_bind_object(obj, obj->cache_level);
3471
Chris Wilson1b502472012-04-24 15:47:30 +01003472 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003473 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003474
3475 return 0;
3476}
3477
3478void
Chris Wilson05394f32010-11-08 19:18:58 +00003479i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003480{
Chris Wilson05394f32010-11-08 19:18:58 +00003481 BUG_ON(obj->pin_count == 0);
3482 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003483
Chris Wilson1b502472012-04-24 15:47:30 +01003484 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003485 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003486}
3487
3488int
3489i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003490 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003491{
3492 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003493 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003494 int ret;
3495
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003496 ret = i915_mutex_lock_interruptible(dev);
3497 if (ret)
3498 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003499
Chris Wilson05394f32010-11-08 19:18:58 +00003500 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003501 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003502 ret = -ENOENT;
3503 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003504 }
Eric Anholt673a3942008-07-30 12:06:12 -07003505
Chris Wilson05394f32010-11-08 19:18:58 +00003506 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003507 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003508 ret = -EINVAL;
3509 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003510 }
3511
Chris Wilson05394f32010-11-08 19:18:58 +00003512 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003513 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3514 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003515 ret = -EINVAL;
3516 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003517 }
3518
Chris Wilson05394f32010-11-08 19:18:58 +00003519 obj->user_pin_count++;
3520 obj->pin_filp = file;
3521 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003522 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003523 if (ret)
3524 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003525 }
3526
3527 /* XXX - flush the CPU caches for pinned objects
3528 * as the X server doesn't manage domains yet
3529 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003530 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003531 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003532out:
Chris Wilson05394f32010-11-08 19:18:58 +00003533 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003534unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003535 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003536 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003537}
3538
3539int
3540i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003541 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003542{
3543 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003544 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003545 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003546
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003547 ret = i915_mutex_lock_interruptible(dev);
3548 if (ret)
3549 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003550
Chris Wilson05394f32010-11-08 19:18:58 +00003551 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003552 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003553 ret = -ENOENT;
3554 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003555 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003556
Chris Wilson05394f32010-11-08 19:18:58 +00003557 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003558 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3559 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003560 ret = -EINVAL;
3561 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003562 }
Chris Wilson05394f32010-11-08 19:18:58 +00003563 obj->user_pin_count--;
3564 if (obj->user_pin_count == 0) {
3565 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003566 i915_gem_object_unpin(obj);
3567 }
Eric Anholt673a3942008-07-30 12:06:12 -07003568
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003569out:
Chris Wilson05394f32010-11-08 19:18:58 +00003570 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003571unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003572 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003573 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003574}
3575
3576int
3577i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003578 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003579{
3580 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003581 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003582 int ret;
3583
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003584 ret = i915_mutex_lock_interruptible(dev);
3585 if (ret)
3586 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003587
Chris Wilson05394f32010-11-08 19:18:58 +00003588 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003589 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003590 ret = -ENOENT;
3591 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003592 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003593
Chris Wilson0be555b2010-08-04 15:36:30 +01003594 /* Count all active objects as busy, even if they are currently not used
3595 * by the gpu. Users of this interface expect objects to eventually
3596 * become non-busy without any further actions, therefore emit any
3597 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003598 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003599 ret = i915_gem_object_flush_active(obj);
3600
Chris Wilson05394f32010-11-08 19:18:58 +00003601 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003602 if (obj->ring) {
3603 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3604 args->busy |= intel_ring_flag(obj->ring) << 16;
3605 }
Eric Anholt673a3942008-07-30 12:06:12 -07003606
Chris Wilson05394f32010-11-08 19:18:58 +00003607 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003608unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003609 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003610 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003611}
3612
3613int
3614i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3615 struct drm_file *file_priv)
3616{
Akshay Joshi0206e352011-08-16 15:34:10 -04003617 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003618}
3619
Chris Wilson3ef94da2009-09-14 16:50:29 +01003620int
3621i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3622 struct drm_file *file_priv)
3623{
3624 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003625 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003626 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003627
3628 switch (args->madv) {
3629 case I915_MADV_DONTNEED:
3630 case I915_MADV_WILLNEED:
3631 break;
3632 default:
3633 return -EINVAL;
3634 }
3635
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003636 ret = i915_mutex_lock_interruptible(dev);
3637 if (ret)
3638 return ret;
3639
Chris Wilson05394f32010-11-08 19:18:58 +00003640 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003641 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003642 ret = -ENOENT;
3643 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003644 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003645
Chris Wilson05394f32010-11-08 19:18:58 +00003646 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003647 ret = -EINVAL;
3648 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003649 }
3650
Chris Wilson05394f32010-11-08 19:18:58 +00003651 if (obj->madv != __I915_MADV_PURGED)
3652 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003653
Chris Wilson6c085a72012-08-20 11:40:46 +02003654 /* if the object is no longer attached, discard its backing storage */
3655 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003656 i915_gem_object_truncate(obj);
3657
Chris Wilson05394f32010-11-08 19:18:58 +00003658 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003659
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003660out:
Chris Wilson05394f32010-11-08 19:18:58 +00003661 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003662unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003663 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003664 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003665}
3666
Chris Wilson37e680a2012-06-07 15:38:42 +01003667void i915_gem_object_init(struct drm_i915_gem_object *obj,
3668 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003669{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003670 INIT_LIST_HEAD(&obj->mm_list);
3671 INIT_LIST_HEAD(&obj->gtt_list);
3672 INIT_LIST_HEAD(&obj->ring_list);
3673 INIT_LIST_HEAD(&obj->exec_list);
3674
Chris Wilson37e680a2012-06-07 15:38:42 +01003675 obj->ops = ops;
3676
Chris Wilson0327d6b2012-08-11 15:41:06 +01003677 obj->fence_reg = I915_FENCE_REG_NONE;
3678 obj->madv = I915_MADV_WILLNEED;
3679 /* Avoid an unnecessary call to unbind on the first bind. */
3680 obj->map_and_fenceable = true;
3681
3682 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3683}
3684
Chris Wilson37e680a2012-06-07 15:38:42 +01003685static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3686 .get_pages = i915_gem_object_get_pages_gtt,
3687 .put_pages = i915_gem_object_put_pages_gtt,
3688};
3689
Chris Wilson05394f32010-11-08 19:18:58 +00003690struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3691 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003692{
Daniel Vetterc397b902010-04-09 19:05:07 +00003693 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003694 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003695 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003696
3697 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3698 if (obj == NULL)
3699 return NULL;
3700
3701 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3702 kfree(obj);
3703 return NULL;
3704 }
3705
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003706 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3707 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3708 /* 965gm cannot relocate objects above 4GiB. */
3709 mask &= ~__GFP_HIGHMEM;
3710 mask |= __GFP_DMA32;
3711 }
3712
Hugh Dickins5949eac2011-06-27 16:18:18 -07003713 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003714 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003715
Chris Wilson37e680a2012-06-07 15:38:42 +01003716 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003717
Daniel Vetterc397b902010-04-09 19:05:07 +00003718 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3719 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3720
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003721 if (HAS_LLC(dev)) {
3722 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003723 * cache) for about a 10% performance improvement
3724 * compared to uncached. Graphics requests other than
3725 * display scanout are coherent with the CPU in
3726 * accessing this cache. This means in this mode we
3727 * don't need to clflush on the CPU side, and on the
3728 * GPU side we only need to flush internal caches to
3729 * get data visible to the CPU.
3730 *
3731 * However, we maintain the display planes as UC, and so
3732 * need to rebind when first used as such.
3733 */
3734 obj->cache_level = I915_CACHE_LLC;
3735 } else
3736 obj->cache_level = I915_CACHE_NONE;
3737
Chris Wilson05394f32010-11-08 19:18:58 +00003738 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003739}
3740
Eric Anholt673a3942008-07-30 12:06:12 -07003741int i915_gem_init_object(struct drm_gem_object *obj)
3742{
Daniel Vetterc397b902010-04-09 19:05:07 +00003743 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003744
Eric Anholt673a3942008-07-30 12:06:12 -07003745 return 0;
3746}
3747
Chris Wilson1488fc02012-04-24 15:47:31 +01003748void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003749{
Chris Wilson1488fc02012-04-24 15:47:31 +01003750 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003751 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003752 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003753
Chris Wilson26e12f892011-03-20 11:20:19 +00003754 trace_i915_gem_object_destroy(obj);
3755
Chris Wilson1488fc02012-04-24 15:47:31 +01003756 if (obj->phys_obj)
3757 i915_gem_detach_phys_object(dev, obj);
3758
3759 obj->pin_count = 0;
3760 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3761 bool was_interruptible;
3762
3763 was_interruptible = dev_priv->mm.interruptible;
3764 dev_priv->mm.interruptible = false;
3765
3766 WARN_ON(i915_gem_object_unbind(obj));
3767
3768 dev_priv->mm.interruptible = was_interruptible;
3769 }
3770
Chris Wilsona5570172012-09-04 21:02:54 +01003771 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003772 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003773 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003774
Chris Wilson9da3da62012-06-01 15:20:22 +01003775 BUG_ON(obj->pages);
3776
Chris Wilson2f745ad2012-09-04 21:02:58 +01003777 if (obj->base.import_attach)
3778 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003779
Chris Wilson05394f32010-11-08 19:18:58 +00003780 drm_gem_object_release(&obj->base);
3781 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003782
Chris Wilson05394f32010-11-08 19:18:58 +00003783 kfree(obj->bit_17);
3784 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003785}
3786
Jesse Barnes5669fca2009-02-17 15:13:31 -08003787int
Eric Anholt673a3942008-07-30 12:06:12 -07003788i915_gem_idle(struct drm_device *dev)
3789{
3790 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003791 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003792
Keith Packard6dbe2772008-10-14 21:41:13 -07003793 mutex_lock(&dev->struct_mutex);
3794
Chris Wilson87acb0a2010-10-19 10:13:00 +01003795 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003796 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003797 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003798 }
Eric Anholt673a3942008-07-30 12:06:12 -07003799
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003800 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003801 if (ret) {
3802 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003803 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003804 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003805 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003806
Chris Wilson29105cc2010-01-07 10:39:13 +00003807 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003808 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003809 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003810
Chris Wilson312817a2010-11-22 11:50:11 +00003811 i915_gem_reset_fences(dev);
3812
Chris Wilson29105cc2010-01-07 10:39:13 +00003813 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3814 * We need to replace this with a semaphore, or something.
3815 * And not confound mm.suspended!
3816 */
3817 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003818 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003819
3820 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003821 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003822
Keith Packard6dbe2772008-10-14 21:41:13 -07003823 mutex_unlock(&dev->struct_mutex);
3824
Chris Wilson29105cc2010-01-07 10:39:13 +00003825 /* Cancel the retire work handler, which should be idle now. */
3826 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3827
Eric Anholt673a3942008-07-30 12:06:12 -07003828 return 0;
3829}
3830
Ben Widawskyb9524a12012-05-25 16:56:24 -07003831void i915_gem_l3_remap(struct drm_device *dev)
3832{
3833 drm_i915_private_t *dev_priv = dev->dev_private;
3834 u32 misccpctl;
3835 int i;
3836
3837 if (!IS_IVYBRIDGE(dev))
3838 return;
3839
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003840 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003841 return;
3842
3843 misccpctl = I915_READ(GEN7_MISCCPCTL);
3844 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3845 POSTING_READ(GEN7_MISCCPCTL);
3846
3847 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3848 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003849 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003850 DRM_DEBUG("0x%x was already programmed to %x\n",
3851 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003852 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003853 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003854 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003855 }
3856
3857 /* Make sure all the writes land before disabling dop clock gating */
3858 POSTING_READ(GEN7_L3LOG_BASE);
3859
3860 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3861}
3862
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003863void i915_gem_init_swizzling(struct drm_device *dev)
3864{
3865 drm_i915_private_t *dev_priv = dev->dev_private;
3866
Daniel Vetter11782b02012-01-31 16:47:55 +01003867 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003868 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3869 return;
3870
3871 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3872 DISP_TILE_SURFACE_SWIZZLING);
3873
Daniel Vetter11782b02012-01-31 16:47:55 +01003874 if (IS_GEN5(dev))
3875 return;
3876
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003877 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3878 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003879 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003880 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003881 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003882}
Daniel Vettere21af882012-02-09 20:53:27 +01003883
Chris Wilson67b1b572012-07-05 23:49:40 +01003884static bool
3885intel_enable_blt(struct drm_device *dev)
3886{
3887 if (!HAS_BLT(dev))
3888 return false;
3889
3890 /* The blitter was dysfunctional on early prototypes */
3891 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3892 DRM_INFO("BLT not supported on this pre-production hardware;"
3893 " graphics performance will be degraded.\n");
3894 return false;
3895 }
3896
3897 return true;
3898}
3899
Eric Anholt673a3942008-07-30 12:06:12 -07003900int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003901i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003902{
3903 drm_i915_private_t *dev_priv = dev->dev_private;
3904 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003905
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003906 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003907 return -EIO;
3908
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003909 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3910 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3911
Ben Widawskyb9524a12012-05-25 16:56:24 -07003912 i915_gem_l3_remap(dev);
3913
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003914 i915_gem_init_swizzling(dev);
3915
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003916 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003917 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003918 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003919
3920 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003921 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003922 if (ret)
3923 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003924 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003925
Chris Wilson67b1b572012-07-05 23:49:40 +01003926 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003927 ret = intel_init_blt_ring_buffer(dev);
3928 if (ret)
3929 goto cleanup_bsd_ring;
3930 }
3931
Chris Wilson6f392d5482010-08-07 11:01:22 +01003932 dev_priv->next_seqno = 1;
3933
Ben Widawsky254f9652012-06-04 14:42:42 -07003934 /*
3935 * XXX: There was some w/a described somewhere suggesting loading
3936 * contexts before PPGTT.
3937 */
3938 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003939 i915_gem_init_ppgtt(dev);
3940
Chris Wilson68f95ba2010-05-27 13:18:22 +01003941 return 0;
3942
Chris Wilson549f7362010-10-19 11:19:32 +01003943cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003944 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003945cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003946 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003947 return ret;
3948}
3949
Chris Wilson1070a422012-04-24 15:47:41 +01003950static bool
3951intel_enable_ppgtt(struct drm_device *dev)
3952{
3953 if (i915_enable_ppgtt >= 0)
3954 return i915_enable_ppgtt;
3955
3956#ifdef CONFIG_INTEL_IOMMU
3957 /* Disable ppgtt on SNB if VT-d is on. */
3958 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3959 return false;
3960#endif
3961
3962 return true;
3963}
3964
3965int i915_gem_init(struct drm_device *dev)
3966{
3967 struct drm_i915_private *dev_priv = dev->dev_private;
3968 unsigned long gtt_size, mappable_size;
3969 int ret;
3970
3971 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3972 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3973
3974 mutex_lock(&dev->struct_mutex);
3975 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3976 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3977 * aperture accordingly when using aliasing ppgtt. */
3978 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3979
3980 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3981
3982 ret = i915_gem_init_aliasing_ppgtt(dev);
3983 if (ret) {
3984 mutex_unlock(&dev->struct_mutex);
3985 return ret;
3986 }
3987 } else {
3988 /* Let GEM Manage all of the aperture.
3989 *
3990 * However, leave one page at the end still bound to the scratch
3991 * page. There are a number of places where the hardware
3992 * apparently prefetches past the end of the object, and we've
3993 * seen multiple hangs with the GPU head pointer stuck in a
3994 * batchbuffer bound at the last page of the aperture. One page
3995 * should be enough to keep any prefetching inside of the
3996 * aperture.
3997 */
3998 i915_gem_init_global_gtt(dev, 0, mappable_size,
3999 gtt_size);
4000 }
4001
4002 ret = i915_gem_init_hw(dev);
4003 mutex_unlock(&dev->struct_mutex);
4004 if (ret) {
4005 i915_gem_cleanup_aliasing_ppgtt(dev);
4006 return ret;
4007 }
4008
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004009 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4010 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4011 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004012 return 0;
4013}
4014
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004015void
4016i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4017{
4018 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004019 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004020 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004021
Chris Wilsonb4519512012-05-11 14:29:30 +01004022 for_each_ring(ring, dev_priv, i)
4023 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004024}
4025
4026int
Eric Anholt673a3942008-07-30 12:06:12 -07004027i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4028 struct drm_file *file_priv)
4029{
4030 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004031 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004032
Jesse Barnes79e53942008-11-07 14:24:08 -08004033 if (drm_core_check_feature(dev, DRIVER_MODESET))
4034 return 0;
4035
Ben Gamariba1234d2009-09-14 17:48:47 -04004036 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004037 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004038 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004039 }
4040
Eric Anholt673a3942008-07-30 12:06:12 -07004041 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004042 dev_priv->mm.suspended = 0;
4043
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004044 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004045 if (ret != 0) {
4046 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004047 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004048 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004049
Chris Wilson69dc4982010-10-19 10:36:51 +01004050 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004051 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004052
Chris Wilson5f353082010-06-07 14:03:03 +01004053 ret = drm_irq_install(dev);
4054 if (ret)
4055 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004056
Eric Anholt673a3942008-07-30 12:06:12 -07004057 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004058
4059cleanup_ringbuffer:
4060 mutex_lock(&dev->struct_mutex);
4061 i915_gem_cleanup_ringbuffer(dev);
4062 dev_priv->mm.suspended = 1;
4063 mutex_unlock(&dev->struct_mutex);
4064
4065 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004066}
4067
4068int
4069i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4070 struct drm_file *file_priv)
4071{
Jesse Barnes79e53942008-11-07 14:24:08 -08004072 if (drm_core_check_feature(dev, DRIVER_MODESET))
4073 return 0;
4074
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004075 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004076 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004077}
4078
4079void
4080i915_gem_lastclose(struct drm_device *dev)
4081{
4082 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004083
Eric Anholte806b492009-01-22 09:56:58 -08004084 if (drm_core_check_feature(dev, DRIVER_MODESET))
4085 return;
4086
Keith Packard6dbe2772008-10-14 21:41:13 -07004087 ret = i915_gem_idle(dev);
4088 if (ret)
4089 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004090}
4091
Chris Wilson64193402010-10-24 12:38:05 +01004092static void
4093init_ring_lists(struct intel_ring_buffer *ring)
4094{
4095 INIT_LIST_HEAD(&ring->active_list);
4096 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004097}
4098
Eric Anholt673a3942008-07-30 12:06:12 -07004099void
4100i915_gem_load(struct drm_device *dev)
4101{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004102 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004103 drm_i915_private_t *dev_priv = dev->dev_private;
4104
Chris Wilson69dc4982010-10-19 10:36:51 +01004105 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004106 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004107 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4108 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004109 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004110 for (i = 0; i < I915_NUM_RINGS; i++)
4111 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004112 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004113 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004114 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4115 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004116 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004117
Dave Airlie94400122010-07-20 13:15:31 +10004118 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4119 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004120 I915_WRITE(MI_ARB_STATE,
4121 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004122 }
4123
Chris Wilson72bfa192010-12-19 11:42:05 +00004124 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4125
Jesse Barnesde151cf2008-11-12 10:03:55 -08004126 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004127 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4128 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004129
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004130 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004131 dev_priv->num_fence_regs = 16;
4132 else
4133 dev_priv->num_fence_regs = 8;
4134
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004135 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004136 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004137
Eric Anholt673a3942008-07-30 12:06:12 -07004138 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004139 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004140
Chris Wilsonce453d82011-02-21 14:43:56 +00004141 dev_priv->mm.interruptible = true;
4142
Chris Wilson17250b72010-10-28 12:51:39 +01004143 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4144 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4145 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004146}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004147
4148/*
4149 * Create a physically contiguous memory object for this object
4150 * e.g. for cursor + overlay regs
4151 */
Chris Wilson995b6762010-08-20 13:23:26 +01004152static int i915_gem_init_phys_object(struct drm_device *dev,
4153 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004154{
4155 drm_i915_private_t *dev_priv = dev->dev_private;
4156 struct drm_i915_gem_phys_object *phys_obj;
4157 int ret;
4158
4159 if (dev_priv->mm.phys_objs[id - 1] || !size)
4160 return 0;
4161
Eric Anholt9a298b22009-03-24 12:23:04 -07004162 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004163 if (!phys_obj)
4164 return -ENOMEM;
4165
4166 phys_obj->id = id;
4167
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004168 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004169 if (!phys_obj->handle) {
4170 ret = -ENOMEM;
4171 goto kfree_obj;
4172 }
4173#ifdef CONFIG_X86
4174 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4175#endif
4176
4177 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4178
4179 return 0;
4180kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004181 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004182 return ret;
4183}
4184
Chris Wilson995b6762010-08-20 13:23:26 +01004185static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004186{
4187 drm_i915_private_t *dev_priv = dev->dev_private;
4188 struct drm_i915_gem_phys_object *phys_obj;
4189
4190 if (!dev_priv->mm.phys_objs[id - 1])
4191 return;
4192
4193 phys_obj = dev_priv->mm.phys_objs[id - 1];
4194 if (phys_obj->cur_obj) {
4195 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4196 }
4197
4198#ifdef CONFIG_X86
4199 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4200#endif
4201 drm_pci_free(dev, phys_obj->handle);
4202 kfree(phys_obj);
4203 dev_priv->mm.phys_objs[id - 1] = NULL;
4204}
4205
4206void i915_gem_free_all_phys_object(struct drm_device *dev)
4207{
4208 int i;
4209
Dave Airlie260883c2009-01-22 17:58:49 +10004210 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004211 i915_gem_free_phys_object(dev, i);
4212}
4213
4214void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004215 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004216{
Chris Wilson05394f32010-11-08 19:18:58 +00004217 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004218 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004219 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004220 int page_count;
4221
Chris Wilson05394f32010-11-08 19:18:58 +00004222 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004223 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004224 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004225
Chris Wilson05394f32010-11-08 19:18:58 +00004226 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004227 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004228 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004229 if (!IS_ERR(page)) {
4230 char *dst = kmap_atomic(page);
4231 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4232 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004233
Chris Wilsone5281cc2010-10-28 13:45:36 +01004234 drm_clflush_pages(&page, 1);
4235
4236 set_page_dirty(page);
4237 mark_page_accessed(page);
4238 page_cache_release(page);
4239 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004240 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004241 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004242
Chris Wilson05394f32010-11-08 19:18:58 +00004243 obj->phys_obj->cur_obj = NULL;
4244 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004245}
4246
4247int
4248i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004249 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004250 int id,
4251 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004252{
Chris Wilson05394f32010-11-08 19:18:58 +00004253 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004254 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004255 int ret = 0;
4256 int page_count;
4257 int i;
4258
4259 if (id > I915_MAX_PHYS_OBJECT)
4260 return -EINVAL;
4261
Chris Wilson05394f32010-11-08 19:18:58 +00004262 if (obj->phys_obj) {
4263 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004264 return 0;
4265 i915_gem_detach_phys_object(dev, obj);
4266 }
4267
Dave Airlie71acb5e2008-12-30 20:31:46 +10004268 /* create a new object */
4269 if (!dev_priv->mm.phys_objs[id - 1]) {
4270 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004271 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004272 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004273 DRM_ERROR("failed to init phys object %d size: %zu\n",
4274 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004275 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004276 }
4277 }
4278
4279 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004280 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4281 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004282
Chris Wilson05394f32010-11-08 19:18:58 +00004283 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004284
4285 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004286 struct page *page;
4287 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004288
Hugh Dickins5949eac2011-06-27 16:18:18 -07004289 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004290 if (IS_ERR(page))
4291 return PTR_ERR(page);
4292
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004293 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004294 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004295 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004296 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004297
4298 mark_page_accessed(page);
4299 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004300 }
4301
4302 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004303}
4304
4305static int
Chris Wilson05394f32010-11-08 19:18:58 +00004306i915_gem_phys_pwrite(struct drm_device *dev,
4307 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004308 struct drm_i915_gem_pwrite *args,
4309 struct drm_file *file_priv)
4310{
Chris Wilson05394f32010-11-08 19:18:58 +00004311 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004312 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004313
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004314 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4315 unsigned long unwritten;
4316
4317 /* The physical object once assigned is fixed for the lifetime
4318 * of the obj, so we can safely drop the lock and continue
4319 * to access vaddr.
4320 */
4321 mutex_unlock(&dev->struct_mutex);
4322 unwritten = copy_from_user(vaddr, user_data, args->size);
4323 mutex_lock(&dev->struct_mutex);
4324 if (unwritten)
4325 return -EFAULT;
4326 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004327
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004328 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004329 return 0;
4330}
Eric Anholtb9624422009-06-03 07:27:35 +00004331
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004332void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004333{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004334 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004335
4336 /* Clean up our request list when the client is going away, so that
4337 * later retire_requests won't dereference our soon-to-be-gone
4338 * file_priv.
4339 */
Chris Wilson1c255952010-09-26 11:03:27 +01004340 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004341 while (!list_empty(&file_priv->mm.request_list)) {
4342 struct drm_i915_gem_request *request;
4343
4344 request = list_first_entry(&file_priv->mm.request_list,
4345 struct drm_i915_gem_request,
4346 client_list);
4347 list_del(&request->client_list);
4348 request->file_priv = NULL;
4349 }
Chris Wilson1c255952010-09-26 11:03:27 +01004350 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004351}
Chris Wilson31169712009-09-14 16:50:28 +01004352
Chris Wilson57745062012-11-21 13:04:04 +00004353static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4354{
4355 if (!mutex_is_locked(mutex))
4356 return false;
4357
4358#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4359 return mutex->owner == task;
4360#else
4361 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4362 return false;
4363#endif
4364}
4365
Chris Wilson31169712009-09-14 16:50:28 +01004366static int
Ying Han1495f232011-05-24 17:12:27 -07004367i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004368{
Chris Wilson17250b72010-10-28 12:51:39 +01004369 struct drm_i915_private *dev_priv =
4370 container_of(shrinker,
4371 struct drm_i915_private,
4372 mm.inactive_shrinker);
4373 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004374 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004375 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004376 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004377 int cnt;
4378
Chris Wilson57745062012-11-21 13:04:04 +00004379 if (!mutex_trylock(&dev->struct_mutex)) {
4380 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4381 return 0;
4382
4383 unlock = false;
4384 }
Chris Wilson31169712009-09-14 16:50:28 +01004385
Chris Wilson6c085a72012-08-20 11:40:46 +02004386 if (nr_to_scan) {
4387 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4388 if (nr_to_scan > 0)
4389 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004390 }
4391
Chris Wilson17250b72010-10-28 12:51:39 +01004392 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004393 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004394 if (obj->pages_pin_count == 0)
4395 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004396 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004397 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004398 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004399
Chris Wilson57745062012-11-21 13:04:04 +00004400 if (unlock)
4401 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004402 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004403}