blob: fc84cc555b7ecc44388874397e235111774a7447 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
377// no instruction is needed for the conversion
378let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000379 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000381 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
383 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000384 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000385 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
387 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000390 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
391 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000392 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000393 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
394 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000395 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000396 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
397 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000398 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000399 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
409 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000410
411 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
440 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
441
442// Bitcasts between 256-bit vector types. Return the original type since
443// no instruction is needed for the conversion
444 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
473 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
474}
475
Craig Topper9d9251b2016-05-08 20:10:20 +0000476// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
477// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
478// swizzled by ExecutionDepsFix to pxor.
479// We set canFoldAsLoad because this can be converted to a constant-pool
480// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000481let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
482 isPseudo = 1, Predicates = [HasAVX512] in {
483def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000484 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
Craig Toppere5ce84a2016-05-08 21:33:53 +0000487let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
488 isPseudo = 1, Predicates = [HasVLX] in {
489def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
490 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
491def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
492 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
493}
494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000495//===----------------------------------------------------------------------===//
496// AVX-512 - VECTOR INSERT
497//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000498multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
499 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
502 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
503 "vinsert" # From.EltTypeName # "x" # From.NumElts,
504 "$src3, $src2, $src1", "$src1, $src2, $src3",
505 (vinsert_insert:$src3 (To.VT To.RC:$src1),
506 (From.VT From.RC:$src2),
507 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000508
Igor Breger0ede3cb2015-09-20 06:52:42 +0000509 let mayLoad = 1 in
510 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
511 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
512 "vinsert" # From.EltTypeName # "x" # From.NumElts,
513 "$src3, $src2, $src1", "$src1, $src2, $src3",
514 (vinsert_insert:$src3 (To.VT To.RC:$src1),
515 (From.VT (bitconvert (From.LdFrag addr:$src2))),
516 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
517 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000518 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000519}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000520
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
522 X86VectorVTInfo To, PatFrag vinsert_insert,
523 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
524 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rr")
528 To.RC:$src1, From.RC:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530
531 def : Pat<(vinsert_insert:$ins
532 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
534 (iPTR imm)),
535 (To.VT (!cast<Instruction>(InstrStr#"rm")
536 To.RC:$src1, addr:$src2,
537 (INSERT_get_vinsert_imm To.RC:$ins)))>;
538 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539}
540
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000541multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
542 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000543
544 let Predicates = [HasVLX] in
545 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 4, EltVT32, VR128X>,
547 X86VectorVTInfo< 8, EltVT32, VR256X>,
548 vinsert128_insert>, EVEX_V256;
549
550 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000551 X86VectorVTInfo< 4, EltVT32, VR128X>,
552 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000553 vinsert128_insert>, EVEX_V512;
554
555 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000556 X86VectorVTInfo< 4, EltVT64, VR256X>,
557 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000558 vinsert256_insert>, VEX_W, EVEX_V512;
559
560 let Predicates = [HasVLX, HasDQI] in
561 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
562 X86VectorVTInfo< 2, EltVT64, VR128X>,
563 X86VectorVTInfo< 4, EltVT64, VR256X>,
564 vinsert128_insert>, VEX_W, EVEX_V256;
565
566 let Predicates = [HasDQI] in {
567 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
568 X86VectorVTInfo< 2, EltVT64, VR128X>,
569 X86VectorVTInfo< 8, EltVT64, VR512>,
570 vinsert128_insert>, VEX_W, EVEX_V512;
571
572 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
573 X86VectorVTInfo< 8, EltVT32, VR256X>,
574 X86VectorVTInfo<16, EltVT32, VR512>,
575 vinsert256_insert>, EVEX_V512;
576 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577}
578
Adam Nemet4e2ef472014-10-02 23:18:28 +0000579defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
580defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000581
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582// Codegen pattern with the alternative types,
583// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
584defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
586defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
588
589defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
593
594defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
595 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
596defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
598
599// Codegen pattern with the alternative types insert VEC128 into VEC256
600defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
601 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
602defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
603 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
604// Codegen pattern with the alternative types insert VEC128 into VEC512
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
609// Codegen pattern with the alternative types insert VEC256 into VEC512
610defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
611 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
612defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
613 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
614
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615// vinsertps - insert f32 to XMM
616def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000617 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000618 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000619 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620 EVEX_4V;
621def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000622 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000623 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000624 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000625 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
626 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
627
628//===----------------------------------------------------------------------===//
629// AVX-512 VECTOR EXTRACT
630//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631
Igor Breger7f69a992015-09-10 12:54:54 +0000632multiclass vextract_for_size<int Opcode,
633 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000634 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000635
636 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
637 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
638 // vextract_extract), we interesting only in patterns without mask,
639 // intrinsics pattern match generated bellow.
640 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
641 (ins From.RC:$src1, i32u8imm:$idx),
642 "vextract" # To.EltTypeName # "x" # To.NumElts,
643 "$idx, $src1", "$src1, $idx",
644 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
645 (iPTR imm)))]>,
646 AVX512AIi8Base, EVEX;
647 let mayStore = 1 in {
Craig Topperd5da6a32016-05-21 22:50:09 +0000648 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topperdb960ed2016-05-21 22:50:14 +0000649 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000650 "vextract" # To.EltTypeName # "x" # To.NumElts #
Craig Topperdb960ed2016-05-21 22:50:14 +0000651 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
652 [(store (To.VT (vextract_extract:$idx
653 (From.VT From.RC:$src1), (iPTR imm))),
654 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000655
Craig Topperd5da6a32016-05-21 22:50:09 +0000656 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
Igor Breger7f69a992015-09-10 12:54:54 +0000657 (ins To.MemOp:$dst, To.KRCWM:$mask,
Craig Topperdb960ed2016-05-21 22:50:14 +0000658 From.RC:$src1, i32u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000659 "vextract" # To.EltTypeName # "x" # To.NumElts #
Craig Topperdb960ed2016-05-21 22:50:14 +0000660 "\t{$idx, $src1, $dst {${mask}}|"
661 "$dst {${mask}}, $src1, $idx}",
Igor Breger7f69a992015-09-10 12:54:54 +0000662 []>, EVEX_K, EVEX;
663 }//mayStore = 1
664 }
Renato Golindb7ea862015-09-09 19:44:40 +0000665
666 // Intrinsic call with masking.
667 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000668 "x" # To.NumElts # "_" # From.Size)
669 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
670 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
671 From.ZSuffix # "rrk")
672 To.RC:$src0,
673 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
674 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000675
676 // Intrinsic call with zero-masking.
677 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000678 "x" # To.NumElts # "_" # From.Size)
679 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
680 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
681 From.ZSuffix # "rrkz")
682 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
683 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000684
685 // Intrinsic call without masking.
686 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000687 "x" # To.NumElts # "_" # From.Size)
688 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
689 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
690 From.ZSuffix # "rr")
691 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000692}
693
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694// Codegen pattern for the alternative types
695multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
696 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000697 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000698 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000699 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
700 (To.VT (!cast<Instruction>(InstrStr#"rr")
701 From.RC:$src1,
702 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000703 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
704 (iPTR imm))), addr:$dst),
705 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
706 (EXTRACT_get_vextract_imm To.RC:$ext))>;
707 }
Igor Breger7f69a992015-09-10 12:54:54 +0000708}
709
710multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000711 ValueType EltVT64, int Opcode256> {
712 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000713 X86VectorVTInfo<16, EltVT32, VR512>,
714 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000715 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000716 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000718 X86VectorVTInfo< 8, EltVT64, VR512>,
719 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
722 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000723 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000724 X86VectorVTInfo< 8, EltVT32, VR256X>,
725 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000726 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000727 EVEX_V256, EVEX_CD8<32, CD8VT4>;
728 let Predicates = [HasVLX, HasDQI] in
729 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
730 X86VectorVTInfo< 4, EltVT64, VR256X>,
731 X86VectorVTInfo< 2, EltVT64, VR128X>,
732 vextract128_extract>,
733 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
734 let Predicates = [HasDQI] in {
735 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
736 X86VectorVTInfo< 8, EltVT64, VR512>,
737 X86VectorVTInfo< 2, EltVT64, VR128X>,
738 vextract128_extract>,
739 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
740 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
741 X86VectorVTInfo<16, EltVT32, VR512>,
742 X86VectorVTInfo< 8, EltVT32, VR256X>,
743 vextract256_extract>,
744 EVEX_V512, EVEX_CD8<32, CD8VT8>;
745 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000746}
747
Adam Nemet55536c62014-09-25 23:48:45 +0000748defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
749defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000750
Igor Bregerdefab3c2015-10-08 12:55:01 +0000751// extract_subvector codegen patterns with the alternative types.
752// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
753defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
754 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
757
758defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000759 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000760defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
761 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
762
763defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
764 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
765defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
766 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
767
Craig Topper08a68572016-05-21 22:50:04 +0000768// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000769defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
770 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
771defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
772 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
773
774// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000775defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
776 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
777defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
778 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
779// Codegen pattern with the alternative types extract VEC256 from VEC512
780defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
781 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
782defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
783 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
784
Craig Topper5f3fef82016-05-22 07:40:58 +0000785// A 128-bit subvector extract from the first 256-bit vector position
786// is a subregister copy that needs no instruction.
787def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
788 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
789def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
790 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
791def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
792 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
793def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
794 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
795def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
796 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
797def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
798 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
799
800// A 256-bit subvector extract from the first 256-bit vector position
801// is a subregister copy that needs no instruction.
802def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
803 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
804def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
805 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
806def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
807 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
808def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
809 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
810def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
811 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
812def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
813 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
814
815let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816// A 128-bit subvector insert to the first 512-bit vector position
817// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000818def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
819 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
820def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
821 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
822def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
823 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
824def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
825 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
826def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
827 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
828def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
829 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830
Craig Topper5f3fef82016-05-22 07:40:58 +0000831// A 256-bit subvector insert to the first 512-bit vector position
832// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000833def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000834 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000835def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000837def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000839def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000841def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000842 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000843def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000844 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000845}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846
847// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000848def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000849 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000850 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
852 EVEX;
853
Craig Topper03b849e2016-05-21 22:50:11 +0000854def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000855 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000856 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000857 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000858 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859
860//===---------------------------------------------------------------------===//
861// AVX-512 BROADCAST
862//---
Igor Breger131008f2016-05-01 08:40:00 +0000863// broadcast with a scalar argument.
864multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
865 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
866
867 let isCodeGenOnly = 1 in {
868 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
869 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
870 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
871 Requires<[HasAVX512]>, T8PD, EVEX;
872
873 let Constraints = "$src0 = $dst" in
874 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
875 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
876 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
877 [(set DestInfo.RC:$dst,
878 (vselect DestInfo.KRCWM:$mask,
879 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
880 DestInfo.RC:$src0))]>,
881 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
882
883 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
884 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
885 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
886 [(set DestInfo.RC:$dst,
887 (vselect DestInfo.KRCWM:$mask,
888 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
889 DestInfo.ImmAllZerosV))]>,
890 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
891 } // let isCodeGenOnly = 1 in
892}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000893
Igor Breger21296d22015-10-20 11:56:42 +0000894multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
895 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
896
897 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
898 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
899 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
900 T8PD, EVEX;
Igor Breger52bd1d52016-05-31 07:43:39 +0000901 let mayLoad = 1 in {
Igor Breger21296d22015-10-20 11:56:42 +0000902 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
903 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
904 (DestInfo.VT (X86VBroadcast
905 (SrcInfo.ScalarLdFrag addr:$src)))>,
906 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Igor Breger52bd1d52016-05-31 07:43:39 +0000907
908 let isCodeGenOnly = 1 in
909 defm m_Int : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
910 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
911 (DestInfo.VT
912 (X86VBroadcast
913 (SrcInfo.VT (scalar_to_vector
914 (SrcInfo.ScalarLdFrag addr:$src)))))>,
915 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
916 } //mayLoad = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000918
Igor Breger21296d22015-10-20 11:56:42 +0000919multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
920 AVX512VLVectorVTInfo _> {
921 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000922 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923 EVEX_V512;
924
925 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000926 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000927 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000928 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000929 }
930}
931
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000933 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
934 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000935 let Predicates = [HasVLX] in {
Igor Breger131008f2016-05-01 08:40:00 +0000936 defm VBROADCASTSSZ128 :
937 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
938 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
939 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000940 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000941}
942
943let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000944 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
945 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000946}
947
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000948def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000949 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000950def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000951 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000952
Robert Khasanovcbc57032014-12-09 16:38:41 +0000953multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
954 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000955 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
956 (ins SrcRC:$src),
957 "vpbroadcast"##_.Suffix, "$src", "$src",
958 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959}
960
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
962 RegisterClass SrcRC, Predicate prd> {
963 let Predicates = [prd] in
964 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
965 let Predicates = [prd, HasVLX] in {
966 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
967 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
968 }
969}
970
Igor Breger0aeda372016-02-07 08:30:50 +0000971let isCodeGenOnly = 1 in {
972defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000974defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000976}
977let isAsmParserOnly = 1 in {
978 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
979 GR32, HasBWI>;
980 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
981 GR32, HasBWI>;
982}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000983defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
984 HasAVX512>;
985defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
986 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000987
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000989 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000991 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992
Igor Breger21296d22015-10-20 11:56:42 +0000993// Provide aliases for broadcast from the same register class that
994// automatically does the extract.
995multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
996 X86VectorVTInfo SrcInfo> {
997 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
998 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
999 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1000}
1001
1002multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1003 AVX512VLVectorVTInfo _, Predicate prd> {
1004 let Predicates = [prd] in {
1005 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1006 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1007 EVEX_V512;
1008 // Defined separately to avoid redefinition.
1009 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1010 }
1011 let Predicates = [prd, HasVLX] in {
1012 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1013 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1014 EVEX_V256;
1015 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1016 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001017 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018}
1019
Igor Breger21296d22015-10-20 11:56:42 +00001020defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1021 avx512vl_i8_info, HasBWI>;
1022defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1023 avx512vl_i16_info, HasBWI>;
1024defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1025 avx512vl_i32_info, HasAVX512>;
1026defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1027 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001028
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001029multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1030 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +00001031 let mayLoad = 1 in
1032 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1033 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1034 (_Dst.VT (X86SubVBroadcast
1035 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1036 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001037}
1038
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001039defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1040 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001041 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001042defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1043 v16f32_info, v4f32x_info>,
1044 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1045defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1046 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001047 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001048defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1049 v8f64_info, v4f64x_info>, VEX_W,
1050 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1051
1052let Predicates = [HasVLX] in {
1053defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1054 v8i32x_info, v4i32x_info>,
1055 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1056defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1057 v8f32x_info, v4f32x_info>,
1058 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1059}
1060let Predicates = [HasVLX, HasDQI] in {
1061defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1062 v4i64x_info, v2i64x_info>, VEX_W,
1063 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1064defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1065 v4f64x_info, v2f64x_info>, VEX_W,
1066 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1067}
1068let Predicates = [HasDQI] in {
1069defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1070 v8i64_info, v2i64x_info>, VEX_W,
1071 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1072defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1073 v16i32_info, v8i32x_info>,
1074 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1075defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1076 v8f64_info, v2f64x_info>, VEX_W,
1077 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1078defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1079 v16f32_info, v8f32x_info>,
1080 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1081}
Adam Nemet73f72e12014-06-27 00:43:38 +00001082
Igor Bregerfa798a92015-11-02 07:39:36 +00001083multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001084 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001085 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001086 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001087 EVEX_V512;
1088 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001089 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001090 EVEX_V256;
1091}
1092
1093multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001094 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1095 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001096
1097 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001098 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1099 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001100}
1101
1102defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001103 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001104defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001105 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001106
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001107def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001108 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001109def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1110 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1111
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001112def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001113 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001114def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1115 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001116
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001117//===----------------------------------------------------------------------===//
1118// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1119//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001120multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1121 X86VectorVTInfo _, RegisterClass KRC> {
1122 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001123 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001124 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001125}
1126
Asaf Badouh0d957b82015-11-18 09:42:45 +00001127multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1128 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1129 let Predicates = [HasCDI] in
1130 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1131 let Predicates = [HasCDI, HasVLX] in {
1132 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1133 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1134 }
1135}
1136
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001137defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001138 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001139defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001140 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141
1142//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001143// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001144multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001145 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001146let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001147 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001148 (ins _.RC:$src2, _.RC:$src3),
1149 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001150 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001151 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001152
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001153 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001154 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001155 (ins _.RC:$src2, _.MemOp:$src3),
1156 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001157 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001158 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1159 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001160 }
1161}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001162multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001163 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001164 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001165 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001166 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1167 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1168 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001169 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001170 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001171 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001172}
1173
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001174multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001175 AVX512VLVectorVTInfo VTInfo,
1176 AVX512VLVectorVTInfo ShuffleMask> {
1177 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1178 ShuffleMask.info512>,
1179 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1180 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001181 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001182 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1183 ShuffleMask.info128>,
1184 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1185 ShuffleMask.info128>, EVEX_V128;
1186 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1187 ShuffleMask.info256>,
1188 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1189 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001190 }
1191}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001192
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001193multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001194 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001195 AVX512VLVectorVTInfo Idx,
1196 Predicate Prd> {
1197 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001198 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1199 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001200 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001201 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1202 Idx.info128>, EVEX_V128;
1203 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1204 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001205 }
1206}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001207
Craig Topperaad5f112015-11-30 00:13:24 +00001208defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1209 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1210defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1211 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001212defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1213 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1214 VEX_W, EVEX_CD8<16, CD8VF>;
1215defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1216 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1217 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001218defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1219 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1220defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1221 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001222
Craig Topperaad5f112015-11-30 00:13:24 +00001223// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001224multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001225 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001226let Constraints = "$src1 = $dst" in {
1227 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1228 (ins IdxVT.RC:$src2, _.RC:$src3),
1229 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001230 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001231 AVX5128IBase;
1232
1233 let mayLoad = 1 in
1234 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1235 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1236 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001237 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001238 (bitconvert (_.LdFrag addr:$src3))))>,
1239 EVEX_4V, AVX5128IBase;
1240 }
1241}
1242multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001243 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 let mayLoad = 1, Constraints = "$src1 = $dst" in
1245 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1246 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1247 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1248 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001249 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001250 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1251 AVX5128IBase, EVEX_4V, EVEX_B;
1252}
1253
1254multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001255 AVX512VLVectorVTInfo VTInfo,
1256 AVX512VLVectorVTInfo ShuffleMask> {
1257 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001258 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001259 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001260 ShuffleMask.info512>, EVEX_V512;
1261 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001262 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001263 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001264 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001266 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001267 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001268 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1269 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 }
1271}
1272
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001273multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001274 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001275 AVX512VLVectorVTInfo Idx,
1276 Predicate Prd> {
1277 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001278 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1279 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001280 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001281 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1282 Idx.info128>, EVEX_V128;
1283 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1284 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001285 }
1286}
1287
Craig Toppera47576f2015-11-26 20:21:29 +00001288defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001289 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001290defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001291 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001292defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1293 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1294 VEX_W, EVEX_CD8<16, CD8VF>;
1295defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1296 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1297 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001298defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001299 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001300defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001301 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001302
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001303//===----------------------------------------------------------------------===//
1304// AVX-512 - BLEND using mask
1305//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1307 let ExeDomain = _.ExeDomain in {
1308 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1309 (ins _.RC:$src1, _.RC:$src2),
1310 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001311 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001312 []>, EVEX_4V;
1313 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1314 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001315 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001316 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001317 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1318 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1319 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1320 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1321 !strconcat(OpcodeStr,
1322 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1323 []>, EVEX_4V, EVEX_KZ;
1324 let mayLoad = 1 in {
1325 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1326 (ins _.RC:$src1, _.MemOp:$src2),
1327 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001328 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001329 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1330 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1331 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001332 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001333 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001334 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1335 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1336 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1337 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1338 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1339 !strconcat(OpcodeStr,
1340 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1341 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1342 }
1343 }
1344}
1345multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1346
1347 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1348 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1349 !strconcat(OpcodeStr,
1350 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1351 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1352 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1353 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001354 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355
1356 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1357 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1358 !strconcat(OpcodeStr,
1359 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1360 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001361 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001362
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363}
1364
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001365multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1366 AVX512VLVectorVTInfo VTInfo> {
1367 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1368 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001370 let Predicates = [HasVLX] in {
1371 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1372 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1373 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1374 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1375 }
1376}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001377
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001378multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1379 AVX512VLVectorVTInfo VTInfo> {
1380 let Predicates = [HasBWI] in
1381 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001382
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001383 let Predicates = [HasBWI, HasVLX] in {
1384 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1385 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1386 }
1387}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001388
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001389
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001390defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1391defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1392defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1393defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1394defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1395defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001396
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001397
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001398let Predicates = [HasAVX512] in {
1399def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1400 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001401 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001402 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001403 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1404 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1405
1406def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1407 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001408 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001409 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001410 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1411 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1412}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001413//===----------------------------------------------------------------------===//
1414// Compare Instructions
1415//===----------------------------------------------------------------------===//
1416
1417// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001418
1419multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1420
1421 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1422 (outs _.KRC:$dst),
1423 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1424 "vcmp${cc}"#_.Suffix,
1425 "$src2, $src1", "$src1, $src2",
1426 (OpNode (_.VT _.RC:$src1),
1427 (_.VT _.RC:$src2),
1428 imm:$cc)>, EVEX_4V;
1429 let mayLoad = 1 in
1430 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1431 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001432 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001433 "vcmp${cc}"#_.Suffix,
1434 "$src2, $src1", "$src1, $src2",
1435 (OpNode (_.VT _.RC:$src1),
1436 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1437 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1438
1439 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1440 (outs _.KRC:$dst),
1441 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1442 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001443 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001444 (OpNodeRnd (_.VT _.RC:$src1),
1445 (_.VT _.RC:$src2),
1446 imm:$cc,
1447 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1448 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001449 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001450 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1451 (outs VK1:$dst),
1452 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1453 "vcmp"#_.Suffix,
1454 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1455 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1456 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001457 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001458 "vcmp"#_.Suffix,
1459 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1460 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1461
1462 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1463 (outs _.KRC:$dst),
1464 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1465 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001466 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001467 EVEX_4V, EVEX_B;
1468 }// let isAsmParserOnly = 1, hasSideEffects = 0
1469
1470 let isCodeGenOnly = 1 in {
1471 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1472 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1473 !strconcat("vcmp${cc}", _.Suffix,
1474 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1475 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1476 _.FRC:$src2,
1477 imm:$cc))],
1478 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001479 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001480 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1481 (outs _.KRC:$dst),
1482 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1483 !strconcat("vcmp${cc}", _.Suffix,
1484 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1485 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1486 (_.ScalarLdFrag addr:$src2),
1487 imm:$cc))],
1488 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001489 }
1490}
1491
1492let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001493 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1494 AVX512XSIi8Base;
1495 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1496 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001497}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001499multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1500 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001502 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1503 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1504 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001505 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001506 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001507 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001508 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1509 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1510 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1511 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001512 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001513 def rrk : AVX512BI<opc, MRMSrcReg,
1514 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1515 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1516 "$dst {${mask}}, $src1, $src2}"),
1517 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1518 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1519 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1520 let mayLoad = 1 in
1521 def rmk : AVX512BI<opc, MRMSrcMem,
1522 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1523 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1524 "$dst {${mask}}, $src1, $src2}"),
1525 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1526 (OpNode (_.VT _.RC:$src1),
1527 (_.VT (bitconvert
1528 (_.LdFrag addr:$src2))))))],
1529 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001530}
1531
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001532multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001533 X86VectorVTInfo _> :
1534 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001535 let mayLoad = 1 in {
1536 def rmb : AVX512BI<opc, MRMSrcMem,
1537 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1538 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1539 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1540 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1541 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1542 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1543 def rmbk : AVX512BI<opc, MRMSrcMem,
1544 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1545 _.ScalarMemOp:$src2),
1546 !strconcat(OpcodeStr,
1547 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1548 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1549 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1550 (OpNode (_.VT _.RC:$src1),
1551 (X86VBroadcast
1552 (_.ScalarLdFrag addr:$src2)))))],
1553 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1554 }
1555}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001557multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1558 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1559 let Predicates = [prd] in
1560 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1561 EVEX_V512;
1562
1563 let Predicates = [prd, HasVLX] in {
1564 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1565 EVEX_V256;
1566 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1567 EVEX_V128;
1568 }
1569}
1570
1571multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1572 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1573 Predicate prd> {
1574 let Predicates = [prd] in
1575 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1576 EVEX_V512;
1577
1578 let Predicates = [prd, HasVLX] in {
1579 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1580 EVEX_V256;
1581 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1582 EVEX_V128;
1583 }
1584}
1585
1586defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1587 avx512vl_i8_info, HasBWI>,
1588 EVEX_CD8<8, CD8VF>;
1589
1590defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1591 avx512vl_i16_info, HasBWI>,
1592 EVEX_CD8<16, CD8VF>;
1593
Robert Khasanovf70f7982014-09-18 14:06:55 +00001594defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001595 avx512vl_i32_info, HasAVX512>,
1596 EVEX_CD8<32, CD8VF>;
1597
Robert Khasanovf70f7982014-09-18 14:06:55 +00001598defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001599 avx512vl_i64_info, HasAVX512>,
1600 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1601
1602defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1603 avx512vl_i8_info, HasBWI>,
1604 EVEX_CD8<8, CD8VF>;
1605
1606defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1607 avx512vl_i16_info, HasBWI>,
1608 EVEX_CD8<16, CD8VF>;
1609
Robert Khasanovf70f7982014-09-18 14:06:55 +00001610defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001611 avx512vl_i32_info, HasAVX512>,
1612 EVEX_CD8<32, CD8VF>;
1613
Robert Khasanovf70f7982014-09-18 14:06:55 +00001614defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001615 avx512vl_i64_info, HasAVX512>,
1616 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001617
1618def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001619 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001620 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1621 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1622
1623def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001624 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001625 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1626 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1627
Robert Khasanov29e3b962014-08-27 09:34:37 +00001628multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1629 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001631 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001632 !strconcat("vpcmp${cc}", Suffix,
1633 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1635 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001636 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001637 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001638 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001639 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001640 !strconcat("vpcmp${cc}", Suffix,
1641 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001642 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1643 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001644 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001645 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1646 def rrik : AVX512AIi8<opc, MRMSrcReg,
1647 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001648 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 !strconcat("vpcmp${cc}", Suffix,
1650 "\t{$src2, $src1, $dst {${mask}}|",
1651 "$dst {${mask}}, $src1, $src2}"),
1652 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1653 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001654 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001655 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1656 let mayLoad = 1 in
1657 def rmik : AVX512AIi8<opc, MRMSrcMem,
1658 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001659 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001660 !strconcat("vpcmp${cc}", Suffix,
1661 "\t{$src2, $src1, $dst {${mask}}|",
1662 "$dst {${mask}}, $src1, $src2}"),
1663 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1664 (OpNode (_.VT _.RC:$src1),
1665 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001666 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1668
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001669 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001670 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001671 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001672 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1674 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001675 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001676 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001677 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001678 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001679 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1680 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001681 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001682 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1683 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001684 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001685 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001686 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1687 "$dst {${mask}}, $src1, $src2, $cc}"),
1688 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001689 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001690 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1691 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001692 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001693 !strconcat("vpcmp", Suffix,
1694 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1695 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001696 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001697 }
1698}
1699
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001701 X86VectorVTInfo _> :
1702 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001703 def rmib : AVX512AIi8<opc, MRMSrcMem,
1704 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001705 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001706 !strconcat("vpcmp${cc}", Suffix,
1707 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1708 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1709 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1710 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001711 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1713 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1714 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001715 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001716 !strconcat("vpcmp${cc}", Suffix,
1717 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1718 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1719 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1720 (OpNode (_.VT _.RC:$src1),
1721 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001722 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001723 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724
Robert Khasanov29e3b962014-08-27 09:34:37 +00001725 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001726 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001727 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1728 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001729 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001730 !strconcat("vpcmp", Suffix,
1731 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1732 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1733 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1734 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1735 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001736 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001737 !strconcat("vpcmp", Suffix,
1738 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1739 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1740 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1741 }
1742}
1743
1744multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1745 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1746 let Predicates = [prd] in
1747 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1748
1749 let Predicates = [prd, HasVLX] in {
1750 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1751 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1752 }
1753}
1754
1755multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1756 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1757 let Predicates = [prd] in
1758 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1759 EVEX_V512;
1760
1761 let Predicates = [prd, HasVLX] in {
1762 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1763 EVEX_V256;
1764 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1765 EVEX_V128;
1766 }
1767}
1768
1769defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1770 HasBWI>, EVEX_CD8<8, CD8VF>;
1771defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1772 HasBWI>, EVEX_CD8<8, CD8VF>;
1773
1774defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1775 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1776defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1777 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1778
Robert Khasanovf70f7982014-09-18 14:06:55 +00001779defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001780 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001781defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001782 HasAVX512>, EVEX_CD8<32, CD8VF>;
1783
Robert Khasanovf70f7982014-09-18 14:06:55 +00001784defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001785 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001786defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001787 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001789multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001791 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1792 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1793 "vcmp${cc}"#_.Suffix,
1794 "$src2, $src1", "$src1, $src2",
1795 (X86cmpm (_.VT _.RC:$src1),
1796 (_.VT _.RC:$src2),
1797 imm:$cc)>;
1798
1799 let mayLoad = 1 in {
1800 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1801 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1802 "vcmp${cc}"#_.Suffix,
1803 "$src2, $src1", "$src1, $src2",
1804 (X86cmpm (_.VT _.RC:$src1),
1805 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1806 imm:$cc)>;
1807
1808 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1809 (outs _.KRC:$dst),
1810 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1811 "vcmp${cc}"#_.Suffix,
1812 "${src2}"##_.BroadcastStr##", $src1",
1813 "$src1, ${src2}"##_.BroadcastStr,
1814 (X86cmpm (_.VT _.RC:$src1),
1815 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1816 imm:$cc)>,EVEX_B;
1817 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001819 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001820 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1821 (outs _.KRC:$dst),
1822 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1823 "vcmp"#_.Suffix,
1824 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1825
1826 let mayLoad = 1 in {
1827 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1828 (outs _.KRC:$dst),
1829 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1830 "vcmp"#_.Suffix,
1831 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1832
1833 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1834 (outs _.KRC:$dst),
1835 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1836 "vcmp"#_.Suffix,
1837 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1838 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1839 }
1840 }
1841}
1842
1843multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1844 // comparison code form (VCMP[EQ/LT/LE/...]
1845 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1846 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1847 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001848 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001849 (X86cmpmRnd (_.VT _.RC:$src1),
1850 (_.VT _.RC:$src2),
1851 imm:$cc,
1852 (i32 FROUND_NO_EXC))>, EVEX_B;
1853
1854 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1855 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1856 (outs _.KRC:$dst),
1857 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1858 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001859 "$cc, {sae}, $src2, $src1",
1860 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001861 }
1862}
1863
1864multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1865 let Predicates = [HasAVX512] in {
1866 defm Z : avx512_vcmp_common<_.info512>,
1867 avx512_vcmp_sae<_.info512>, EVEX_V512;
1868
1869 }
1870 let Predicates = [HasAVX512,HasVLX] in {
1871 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1872 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873 }
1874}
1875
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001876defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1877 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1878defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1879 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001880
1881def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1882 (COPY_TO_REGCLASS (VCMPPSZrri
1883 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1884 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1885 imm:$cc), VK8)>;
1886def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1887 (COPY_TO_REGCLASS (VPCMPDZrri
1888 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1889 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1890 imm:$cc), VK8)>;
1891def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1892 (COPY_TO_REGCLASS (VPCMPUDZrri
1893 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1894 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1895 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001896
Asaf Badouh572bbce2015-09-20 08:46:07 +00001897// ----------------------------------------------------------------
1898// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001899//handle fpclass instruction mask = op(reg_scalar,imm)
1900// op(mem_scalar,imm)
1901multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1902 X86VectorVTInfo _, Predicate prd> {
1903 let Predicates = [prd] in {
1904 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1905 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001906 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001907 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1908 (i32 imm:$src2)))], NoItinerary>;
1909 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1910 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1911 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001912 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001913 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1914 (OpNode (_.VT _.RC:$src1),
1915 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1916 let mayLoad = 1, AddedComplexity = 20 in {
1917 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1918 (ins _.MemOp:$src1, i32u8imm:$src2),
1919 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001920 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001921 [(set _.KRC:$dst,
1922 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1923 (i32 imm:$src2)))], NoItinerary>;
1924 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1925 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1926 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001927 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001928 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1929 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1930 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1931 }
1932 }
1933}
1934
Asaf Badouh572bbce2015-09-20 08:46:07 +00001935//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1936// fpclass(reg_vec, mem_vec, imm)
1937// fpclass(reg_vec, broadcast(eltVt), imm)
1938multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1939 X86VectorVTInfo _, string mem, string broadcast>{
1940 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1941 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001942 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001943 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1944 (i32 imm:$src2)))], NoItinerary>;
1945 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1946 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1947 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001948 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001949 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1950 (OpNode (_.VT _.RC:$src1),
1951 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1952 let mayLoad = 1 in {
1953 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1954 (ins _.MemOp:$src1, i32u8imm:$src2),
1955 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001956 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001957 [(set _.KRC:$dst,(OpNode
1958 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1959 (i32 imm:$src2)))], NoItinerary>;
1960 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1961 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1962 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001963 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001964 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1965 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1966 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1967 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1968 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1969 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001970 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001971 ##_.BroadcastStr##", $src2}",
1972 [(set _.KRC:$dst,(OpNode
1973 (_.VT (X86VBroadcast
1974 (_.ScalarLdFrag addr:$src1))),
1975 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1976 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1977 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1978 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001979 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001980 _.BroadcastStr##", $src2}",
1981 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1982 (_.VT (X86VBroadcast
1983 (_.ScalarLdFrag addr:$src1))),
1984 (i32 imm:$src2))))], NoItinerary>,
1985 EVEX_B, EVEX_K;
1986 }
1987}
1988
Asaf Badouh572bbce2015-09-20 08:46:07 +00001989multiclass avx512_vector_fpclass_all<string OpcodeStr,
1990 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1991 string broadcast>{
1992 let Predicates = [prd] in {
1993 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1994 broadcast>, EVEX_V512;
1995 }
1996 let Predicates = [prd, HasVLX] in {
1997 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1998 broadcast>, EVEX_V128;
1999 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2000 broadcast>, EVEX_V256;
2001 }
2002}
2003
2004multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002005 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002006 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002007 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002008 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002009 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2010 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2011 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2012 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2013 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002014}
2015
Asaf Badouh696e8e02015-10-18 11:04:38 +00002016defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2017 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002018
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002019//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002020// Mask register copy, including
2021// - copy between mask registers
2022// - load/store mask registers
2023// - copy from GPR to mask register and vice versa
2024//
2025multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2026 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002027 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002028 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002030 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 let mayLoad = 1 in
2032 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002033 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002034 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035 let mayStore = 1 in
2036 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002037 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2038 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002039 }
2040}
2041
2042multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2043 string OpcodeStr,
2044 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002045 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002046 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002047 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002048 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002049 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002050 }
2051}
2052
Robert Khasanov74acbb72014-07-23 14:49:42 +00002053let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002054 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002055 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2056 VEX, PD;
2057
2058let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002059 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002060 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002061 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002062
2063let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002064 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2065 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002066 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2067 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002068 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2069 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002070 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2071 VEX, XD, VEX_W;
2072}
2073
2074// GR from/to mask register
2075let Predicates = [HasDQI] in {
2076 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2077 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2078 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2079 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2080}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002081let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002082 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2083 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2084 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2085 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002086}
2087let Predicates = [HasBWI] in {
2088 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2089 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2090}
2091let Predicates = [HasBWI] in {
2092 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2093 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2094}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002095
Robert Khasanov74acbb72014-07-23 14:49:42 +00002096// Load/store kreg
2097let Predicates = [HasDQI] in {
2098 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2099 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002100 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2101 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002102
2103 def : Pat<(store VK4:$src, addr:$dst),
2104 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2105 def : Pat<(store VK2:$src, addr:$dst),
2106 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002107 def : Pat<(store VK1:$src, addr:$dst),
2108 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002109
2110 def : Pat<(v2i1 (load addr:$src)),
2111 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2112 def : Pat<(v4i1 (load addr:$src)),
2113 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002114}
2115let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002116 def : Pat<(store VK1:$src, addr:$dst),
2117 (MOV8mr addr:$dst,
2118 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2119 sub_8bit))>;
2120 def : Pat<(store VK2:$src, addr:$dst),
2121 (MOV8mr addr:$dst,
2122 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2123 sub_8bit))>;
2124 def : Pat<(store VK4:$src, addr:$dst),
2125 (MOV8mr addr:$dst,
2126 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002127 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002128 def : Pat<(store VK8:$src, addr:$dst),
2129 (MOV8mr addr:$dst,
2130 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2131 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002132
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002133 def : Pat<(v8i1 (load addr:$src)),
2134 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2135 def : Pat<(v2i1 (load addr:$src)),
2136 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2137 def : Pat<(v4i1 (load addr:$src)),
2138 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002139}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002140
Robert Khasanov74acbb72014-07-23 14:49:42 +00002141let Predicates = [HasAVX512] in {
2142 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002144 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002145 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002146 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2147 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002148}
2149let Predicates = [HasBWI] in {
2150 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2151 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002152 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2153 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002154 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2155 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002156 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2157 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002158}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002159
Robert Khasanov74acbb72014-07-23 14:49:42 +00002160let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002161 def : Pat<(i1 (trunc (i64 GR64:$src))),
2162 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2163 (i32 1))), VK1)>;
2164
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002165 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002166 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002167
2168 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002169 (COPY_TO_REGCLASS
2170 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2171 VK1)>;
2172 def : Pat<(i1 (trunc (i16 GR16:$src))),
2173 (COPY_TO_REGCLASS
2174 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2175 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002176
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002177 def : Pat<(i32 (zext VK1:$src)),
2178 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002179 def : Pat<(i32 (anyext VK1:$src)),
2180 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002181
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002182 def : Pat<(i8 (zext VK1:$src)),
2183 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002184 (AND32ri (KMOVWrk
2185 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002186 def : Pat<(i8 (anyext VK1:$src)),
2187 (EXTRACT_SUBREG
2188 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2189
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002190 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002191 (AND64ri8 (SUBREG_TO_REG (i64 0),
2192 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002193 def : Pat<(i16 (zext VK1:$src)),
2194 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002195 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2196 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002197}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002198def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2199 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2200def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2201 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2202def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2203 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2204def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2205 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2206def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2207 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2208def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2209 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002210
Igor Bregerd6c187b2016-01-27 08:43:25 +00002211def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2212def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2213def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2214
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002216let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 // GR from/to 8-bit mask without native support
2218 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2219 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002220 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002221 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2222 (EXTRACT_SUBREG
2223 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2224 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002225}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002226
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002227let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002228 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002229 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002230 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002231 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002232}
2233let Predicates = [HasBWI] in {
2234 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2235 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2236 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2237 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002238}
2239
2240// Mask unary operation
2241// - KNOT
2242multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002243 RegisterClass KRC, SDPatternOperator OpNode,
2244 Predicate prd> {
2245 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002247 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002248 [(set KRC:$dst, (OpNode KRC:$src))]>;
2249}
2250
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2252 SDPatternOperator OpNode> {
2253 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2254 HasDQI>, VEX, PD;
2255 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2256 HasAVX512>, VEX, PS;
2257 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2258 HasBWI>, VEX, PD, VEX_W;
2259 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2260 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002261}
2262
Robert Khasanov74acbb72014-07-23 14:49:42 +00002263defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002264
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002265multiclass avx512_mask_unop_int<string IntName, string InstName> {
2266 let Predicates = [HasAVX512] in
2267 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2268 (i16 GR16:$src)),
2269 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2270 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2271}
2272defm : avx512_mask_unop_int<"knot", "KNOT">;
2273
Robert Khasanov74acbb72014-07-23 14:49:42 +00002274let Predicates = [HasDQI] in
2275def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2276let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002277def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002278let Predicates = [HasBWI] in
2279def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2280let Predicates = [HasBWI] in
2281def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2282
2283// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002284let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002285def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2286 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287def : Pat<(not VK8:$src),
2288 (COPY_TO_REGCLASS
2289 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002290}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002291def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2292 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2293def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2294 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002295
2296// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002297// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002298multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002299 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002300 Predicate prd, bit IsCommutable> {
2301 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2303 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002304 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002305 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2306}
2307
Robert Khasanov595683d2014-07-28 13:46:45 +00002308multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002309 SDPatternOperator OpNode, bit IsCommutable,
2310 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002311 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002312 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002313 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002314 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002315 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002316 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002317 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002318 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319}
2320
2321def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2322def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2323
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002324defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2325defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2326defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2327defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2328defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002329defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002330
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331multiclass avx512_mask_binop_int<string IntName, string InstName> {
2332 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002333 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2334 (i16 GR16:$src1), (i16 GR16:$src2)),
2335 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2336 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2337 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338}
2339
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002340defm : avx512_mask_binop_int<"kand", "KAND">;
2341defm : avx512_mask_binop_int<"kandn", "KANDN">;
2342defm : avx512_mask_binop_int<"kor", "KOR">;
2343defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2344defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002345
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002346multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002347 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2348 // for the DQI set, this type is legal and KxxxB instruction is used
2349 let Predicates = [NoDQI] in
2350 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2351 (COPY_TO_REGCLASS
2352 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2353 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2354
2355 // All types smaller than 8 bits require conversion anyway
2356 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2357 (COPY_TO_REGCLASS (Inst
2358 (COPY_TO_REGCLASS VK1:$src1, VK16),
2359 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2360 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2361 (COPY_TO_REGCLASS (Inst
2362 (COPY_TO_REGCLASS VK2:$src1, VK16),
2363 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2364 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2365 (COPY_TO_REGCLASS (Inst
2366 (COPY_TO_REGCLASS VK4:$src1, VK16),
2367 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002368}
2369
2370defm : avx512_binop_pat<and, KANDWrr>;
2371defm : avx512_binop_pat<andn, KANDNWrr>;
2372defm : avx512_binop_pat<or, KORWrr>;
2373defm : avx512_binop_pat<xnor, KXNORWrr>;
2374defm : avx512_binop_pat<xor, KXORWrr>;
2375
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002376def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2377 (KXNORWrr VK16:$src1, VK16:$src2)>;
2378def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002379 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002380def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002381 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002382def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002383 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002384
2385let Predicates = [NoDQI] in
2386def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2387 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2388 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2389
2390def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2391 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2392 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2393
2394def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2395 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2396 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2397
2398def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2399 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2400 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2401
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002403multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2404 RegisterClass KRCSrc, Predicate prd> {
2405 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002406 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002407 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2408 (ins KRC:$src1, KRC:$src2),
2409 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2410 VEX_4V, VEX_L;
2411
2412 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2413 (!cast<Instruction>(NAME##rr)
2414 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2415 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2416 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417}
2418
Igor Bregera54a1a82015-09-08 13:10:00 +00002419defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2420defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2421defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002422
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423// Mask bit testing
2424multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002425 SDNode OpNode, Predicate prd> {
2426 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002428 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002429 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2430}
2431
Igor Breger5ea0a6812015-08-31 13:30:19 +00002432multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2433 Predicate prdW = HasAVX512> {
2434 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2435 VEX, PD;
2436 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2437 VEX, PS;
2438 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2439 VEX, PS, VEX_W;
2440 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2441 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442}
2443
2444defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002445defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002446
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447// Mask shift
2448multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2449 SDNode OpNode> {
2450 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002451 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002453 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2455}
2456
2457multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2458 SDNode OpNode> {
2459 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002460 VEX, TAPD, VEX_W;
2461 let Predicates = [HasDQI] in
2462 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2463 VEX, TAPD;
2464 let Predicates = [HasBWI] in {
2465 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2466 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002467 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2468 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002470}
2471
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002472defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2473defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474
2475// Mask setting all 0s or 1s
2476multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2477 let Predicates = [HasAVX512] in
2478 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2479 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2480 [(set KRC:$dst, (VT Val))]>;
2481}
2482
2483multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002484 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002486 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2487 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488}
2489
2490defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2491defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2492
2493// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2494let Predicates = [HasAVX512] in {
2495 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2496 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002497 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2498 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002499 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002500 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2501 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002502}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002503
2504// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2505multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2506 RegisterClass RC, ValueType VT> {
2507 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2508 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2509
2510 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2511 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2512}
2513
2514defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2515defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2516defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2517defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2518defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2519
2520defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2521defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2522defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2523defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2524
2525defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2526defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2527defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2528
2529defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2530defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2531
2532defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002533
Igor Breger999ac752016-03-08 15:21:25 +00002534def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2535 (v2i1 (COPY_TO_REGCLASS
2536 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2537 VK2))>;
2538def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2539 (v4i1 (COPY_TO_REGCLASS
2540 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2541 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2543 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002544def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2545 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002546def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2547 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2548
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002549def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002550 (v8i1 (COPY_TO_REGCLASS
2551 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2552 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002553
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002554def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2555 (v4i1 (COPY_TO_REGCLASS
2556 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2557 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558//===----------------------------------------------------------------------===//
2559// AVX-512 - Aligned and unaligned load and store
2560//
2561
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002562
2563multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002564 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002565 bit IsReMaterializable = 1,
2566 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002567 let hasSideEffects = 0 in {
2568 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002569 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002570 _.ExeDomain>, EVEX;
2571 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2572 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002573 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002574 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002575 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2576 (_.VT _.RC:$src),
2577 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002578 EVEX, EVEX_KZ;
2579
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002580 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2581 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002582 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002583 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002584 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2585 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002586
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002587 let Constraints = "$src0 = $dst" in {
2588 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2589 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2590 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2591 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002592 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002593 (_.VT _.RC:$src1),
2594 (_.VT _.RC:$src0))))], _.ExeDomain>,
2595 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002596 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002597 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2598 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002599 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2600 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002601 [(set _.RC:$dst, (_.VT
2602 (vselect _.KRCWM:$mask,
2603 (_.VT (bitconvert (ld_frag addr:$src1))),
2604 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002605 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002606 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002607 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2608 (ins _.KRCWM:$mask, _.MemOp:$src),
2609 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2610 "${dst} {${mask}} {z}, $src}",
2611 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2612 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2613 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002614 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002615 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2616 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2617
2618 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2619 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2620
2621 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2622 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2623 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624}
2625
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2627 AVX512VLVectorVTInfo _,
2628 Predicate prd,
2629 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002630 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002632 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002633
2634 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002635 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002636 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002637 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002638 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002639 }
2640}
2641
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002642multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2643 AVX512VLVectorVTInfo _,
2644 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002645 bit IsReMaterializable = 1,
2646 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 let Predicates = [prd] in
2648 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002649 masked_load_unaligned, IsReMaterializable,
2650 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002651
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 let Predicates = [prd, HasVLX] in {
2653 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002654 masked_load_unaligned, IsReMaterializable,
2655 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002657 masked_load_unaligned, IsReMaterializable,
2658 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002659 }
2660}
2661
2662multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002663 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002664
Craig Topper99f6b622016-05-01 01:03:56 +00002665 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002666 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2667 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2668 [], _.ExeDomain>, EVEX;
2669 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2670 (ins _.KRCWM:$mask, _.RC:$src),
2671 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2672 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002674 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002675 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002676 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002677 "${dst} {${mask}} {z}, $src}",
2678 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002679 }
Igor Breger81b79de2015-11-19 07:43:43 +00002680
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002681 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002682 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002683 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002684 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002685 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2686 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2687 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002688
2689 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2690 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2691 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002692}
2693
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002694
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002695multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2696 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002697 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002698 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2699 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002700
2701 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002702 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2703 masked_store_unaligned>, EVEX_V256;
2704 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2705 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002706 }
2707}
2708
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002709multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2710 AVX512VLVectorVTInfo _, Predicate prd> {
2711 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002712 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2713 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002714
2715 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002716 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2717 masked_store_aligned256>, EVEX_V256;
2718 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2719 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 }
2721}
2722
2723defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2724 HasAVX512>,
2725 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2726 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2727
2728defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2729 HasAVX512>,
2730 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2731 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2732
Craig Topperc9293492016-02-26 06:50:29 +00002733defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2734 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736 PS, EVEX_CD8<32, CD8VF>;
2737
Craig Topperc9293492016-02-26 06:50:29 +00002738defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2739 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2741 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002742
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2744 HasAVX512>,
2745 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2746 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2749 HasAVX512>,
2750 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2751 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002752
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2754 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2756
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002757defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2758 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002759 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2760
Craig Topperc9293492016-02-26 06:50:29 +00002761defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2762 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002763 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002764 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2765
Craig Topperc9293492016-02-26 06:50:29 +00002766defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2767 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002768 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002769 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002770
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002771def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002772 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002773 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002774 VK8), VR512:$src)>;
2775
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002776def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002777 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002778 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002779
Craig Topper33c550c2016-05-22 00:39:30 +00002780// These patterns exist to prevent the above patterns from introducing a second
2781// mask inversion when one already exists.
2782def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2783 (bc_v8i64 (v16i32 immAllZerosV)),
2784 (v8i64 VR512:$src))),
2785 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2786def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2787 (v16i32 immAllZerosV),
2788 (v16i32 VR512:$src))),
2789 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2790
Craig Topper95bdabd2016-05-22 23:44:33 +00002791let Predicates = [HasVLX] in {
2792 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2793 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2794 def : Pat<(alignedstore (v2f64 (extract_subvector
2795 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2796 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2797 def : Pat<(alignedstore (v4f32 (extract_subvector
2798 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2799 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2800 def : Pat<(alignedstore (v2i64 (extract_subvector
2801 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2802 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2803 def : Pat<(alignedstore (v4i32 (extract_subvector
2804 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2805 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2806 def : Pat<(alignedstore (v8i16 (extract_subvector
2807 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2808 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2809 def : Pat<(alignedstore (v16i8 (extract_subvector
2810 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2811 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2812
2813 def : Pat<(store (v2f64 (extract_subvector
2814 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2815 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2816 def : Pat<(store (v4f32 (extract_subvector
2817 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2818 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2819 def : Pat<(store (v2i64 (extract_subvector
2820 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2821 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2822 def : Pat<(store (v4i32 (extract_subvector
2823 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2824 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2825 def : Pat<(store (v8i16 (extract_subvector
2826 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2827 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2828 def : Pat<(store (v16i8 (extract_subvector
2829 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2830 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2831
2832 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2833 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2834 def : Pat<(alignedstore (v2f64 (extract_subvector
2835 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2836 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2837 def : Pat<(alignedstore (v4f32 (extract_subvector
2838 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2839 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2840 def : Pat<(alignedstore (v2i64 (extract_subvector
2841 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2842 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2843 def : Pat<(alignedstore (v4i32 (extract_subvector
2844 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2845 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2846 def : Pat<(alignedstore (v8i16 (extract_subvector
2847 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2848 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2849 def : Pat<(alignedstore (v16i8 (extract_subvector
2850 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2851 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2852
2853 def : Pat<(store (v2f64 (extract_subvector
2854 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2855 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2856 def : Pat<(store (v4f32 (extract_subvector
2857 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2858 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2859 def : Pat<(store (v2i64 (extract_subvector
2860 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2861 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2862 def : Pat<(store (v4i32 (extract_subvector
2863 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2864 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2865 def : Pat<(store (v8i16 (extract_subvector
2866 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2867 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2868 def : Pat<(store (v16i8 (extract_subvector
2869 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2870 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2871
2872 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2873 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2874 def : Pat<(alignedstore (v4f64 (extract_subvector
2875 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2876 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2877 def : Pat<(alignedstore (v8f32 (extract_subvector
2878 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2879 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2880 def : Pat<(alignedstore (v4i64 (extract_subvector
2881 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2882 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2883 def : Pat<(alignedstore (v8i32 (extract_subvector
2884 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2885 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2886 def : Pat<(alignedstore (v16i16 (extract_subvector
2887 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2888 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2889 def : Pat<(alignedstore (v32i8 (extract_subvector
2890 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2891 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2892
2893 def : Pat<(store (v4f64 (extract_subvector
2894 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2895 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2896 def : Pat<(store (v8f32 (extract_subvector
2897 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2898 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2899 def : Pat<(store (v4i64 (extract_subvector
2900 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2901 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2902 def : Pat<(store (v8i32 (extract_subvector
2903 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2904 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2905 def : Pat<(store (v16i16 (extract_subvector
2906 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2907 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2908 def : Pat<(store (v32i8 (extract_subvector
2909 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2910 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2911}
2912
2913
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002914// Move Int Doubleword to Packed Double Int
2915//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002916def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002917 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002918 [(set VR128X:$dst,
2919 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002920 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002921def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002922 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002923 [(set VR128X:$dst,
2924 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002925 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002926def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002927 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928 [(set VR128X:$dst,
2929 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002930 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002931let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2932def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2933 (ins i64mem:$src),
2934 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002935 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002936let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002937def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002938 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002939 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002940 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002941def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002942 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002943 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002945def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002946 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002947 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2949 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002950}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002951
2952// Move Int Doubleword to Single Scalar
2953//
Craig Topper88adf2a2013-10-12 05:41:08 +00002954let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002955def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002956 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002958 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002960def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002961 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002962 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002963 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002964}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002966// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002967//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002968def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002969 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002970 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002971 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002972 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002973def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002974 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002975 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002976 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002978 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002979
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002980// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002981//
2982def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002983 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002984 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2985 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002986 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987 Requires<[HasAVX512, In64BitMode]>;
2988
Craig Topperc648c9b2015-12-28 06:11:42 +00002989let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2990def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2991 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002992 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002993 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994
Craig Topperc648c9b2015-12-28 06:11:42 +00002995def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2996 (ins i64mem:$dst, VR128X:$src),
2997 "vmovq\t{$src, $dst|$dst, $src}",
2998 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2999 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003000 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003001 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3002
3003let hasSideEffects = 0 in
3004def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3005 (ins VR128X:$src),
3006 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003007 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003008
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009// Move Scalar Single to Double Int
3010//
Craig Topper88adf2a2013-10-12 05:41:08 +00003011let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003012def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003014 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003015 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003016 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003017def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003018 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003019 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003021 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003022}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003023
3024// Move Quadword Int to Packed Quadword Int
3025//
Craig Topperc648c9b2015-12-28 06:11:42 +00003026def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003027 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003028 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003029 [(set VR128X:$dst,
3030 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003031 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003032
3033//===----------------------------------------------------------------------===//
3034// AVX-512 MOVSS, MOVSD
3035//===----------------------------------------------------------------------===//
3036
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003037multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003038 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003039 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003040 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003041 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00003042 (_.VT (OpNode (_.VT _.RC:$src1),
3043 (_.VT _.RC:$src2))),
3044 IIC_SSE_MOV_S_RR>, EVEX_4V;
3045 let Constraints = "$src1 = $dst" , mayLoad = 1 in
3046 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003047 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003048 (ins _.ScalarMemOp:$src),
3049 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003050 (_.VT (OpNode (_.VT _.RC:$src1),
3051 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00003052 (_.ScalarLdFrag addr:$src)))))>, EVEX;
3053 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003054 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003055 (ins _.RC:$src1, _.FRC:$src2),
3056 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3057 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3058 (scalar_to_vector _.FRC:$src2))))],
3059 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3060 let mayLoad = 1 in
3061 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3062 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3063 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3064 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3065 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003066 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00003067 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3068 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3069 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3070 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003071 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003072 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3073 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3074 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003075 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076}
3077
Asaf Badouh41ecf462015-12-06 13:26:56 +00003078defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3079 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003080
Asaf Badouh41ecf462015-12-06 13:26:56 +00003081defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3082 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083
Craig Topper74ed0872016-05-18 06:55:59 +00003084def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003085 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3086 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003087
Craig Topper74ed0872016-05-18 06:55:59 +00003088def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003089 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3090 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003092def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3093 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3094 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3095
Craig Topper99f6b622016-05-01 01:03:56 +00003096let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003097defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3098 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3099 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3100 XS, EVEX_4V, VEX_LIG;
3101
Craig Topper99f6b622016-05-01 01:03:56 +00003102let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003103defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3104 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3105 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3106 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003107
3108let Predicates = [HasAVX512] in {
3109 let AddedComplexity = 15 in {
3110 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3111 // MOVS{S,D} to the lower bits.
3112 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3113 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3114 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3115 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3116 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3117 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3118 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3119 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3120
3121 // Move low f32 and clear high bits.
3122 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3123 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003124 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003125 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3126 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3127 (SUBREG_TO_REG (i32 0),
3128 (VMOVSSZrr (v4i32 (V_SET0)),
3129 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3130 }
3131
3132 let AddedComplexity = 20 in {
3133 // MOVSSrm zeros the high parts of the register; represent this
3134 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3135 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3136 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3137 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3138 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3139 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3140 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3141
3142 // MOVSDrm zeros the high parts of the register; represent this
3143 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3144 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3145 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3146 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3147 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3148 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3149 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3150 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3151 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3152 def : Pat<(v2f64 (X86vzload addr:$src)),
3153 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3154
3155 // Represent the same patterns above but in the form they appear for
3156 // 256-bit types
3157 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3158 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003159 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3161 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3162 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3163 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3164 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3165 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003166 def : Pat<(v4f64 (X86vzload addr:$src)),
3167 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003168
3169 // Represent the same patterns above but in the form they appear for
3170 // 512-bit types
3171 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3172 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3173 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3174 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3175 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3176 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3177 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3178 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3179 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003180 def : Pat<(v8f64 (X86vzload addr:$src)),
3181 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182 }
3183 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3184 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3185 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3186 FR32X:$src)), sub_xmm)>;
3187 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3188 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3189 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3190 FR64X:$src)), sub_xmm)>;
3191 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3192 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003193 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194
3195 // Move low f64 and clear high bits.
3196 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3197 (SUBREG_TO_REG (i32 0),
3198 (VMOVSDZrr (v2f64 (V_SET0)),
3199 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3200
3201 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3202 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3203 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3204
3205 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003206 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003207 addr:$dst),
3208 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003209
3210 // Shuffle with VMOVSS
3211 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3212 (VMOVSSZrr (v4i32 VR128X:$src1),
3213 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3214 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3215 (VMOVSSZrr (v4f32 VR128X:$src1),
3216 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3217
3218 // 256-bit variants
3219 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3220 (SUBREG_TO_REG (i32 0),
3221 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3222 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3223 sub_xmm)>;
3224 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3225 (SUBREG_TO_REG (i32 0),
3226 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3227 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3228 sub_xmm)>;
3229
3230 // Shuffle with VMOVSD
3231 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3232 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3233 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3234 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3235 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3236 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3237 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3238 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3239
3240 // 256-bit variants
3241 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3242 (SUBREG_TO_REG (i32 0),
3243 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3244 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3245 sub_xmm)>;
3246 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3247 (SUBREG_TO_REG (i32 0),
3248 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3249 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3250 sub_xmm)>;
3251
3252 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3253 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3254 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3255 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3256 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3257 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3258 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3259 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3260}
3261
3262let AddedComplexity = 15 in
3263def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3264 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003265 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003266 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003267 (v2i64 VR128X:$src))))],
3268 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3269
Igor Breger4ec5abf2015-11-03 07:30:17 +00003270let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003271def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3272 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003273 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274 [(set VR128X:$dst, (v2i64 (X86vzmovl
3275 (loadv2i64 addr:$src))))],
3276 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3277 EVEX_CD8<8, CD8VT8>;
3278
3279let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003280 let AddedComplexity = 15 in {
3281 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3282 (VMOVDI2PDIZrr GR32:$src)>;
3283
3284 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3285 (VMOV64toPQIZrr GR64:$src)>;
3286
3287 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3288 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3289 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3290 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003291 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3292 let AddedComplexity = 20 in {
3293 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3294 (VMOVDI2PDIZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003295
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003296 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3297 (VMOVDI2PDIZrm addr:$src)>;
3298 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3299 (VMOVDI2PDIZrm addr:$src)>;
3300 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3301 (VMOVZPQILo2PQIZrm addr:$src)>;
3302 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3303 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003304 def : Pat<(v2i64 (X86vzload addr:$src)),
3305 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003306 def : Pat<(v4i64 (X86vzload addr:$src)),
3307 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003308 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003309
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3311 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3312 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3313 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003314
3315 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3316 def : Pat<(v8i64 (X86vzload addr:$src)),
3317 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003318}
3319
3320def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3321 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3322
3323def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3324 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3325
3326def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3327 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3328
3329def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3330 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3331
3332//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003333// AVX-512 - Non-temporals
3334//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003335let SchedRW = [WriteLoad] in {
3336 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3337 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3338 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3339 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3340 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003341
Robert Khasanoved882972014-08-13 10:46:00 +00003342 let Predicates = [HasAVX512, HasVLX] in {
3343 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3344 (ins i256mem:$src),
3345 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3346 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3347 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003348
Robert Khasanoved882972014-08-13 10:46:00 +00003349 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3350 (ins i128mem:$src),
3351 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3352 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3353 EVEX_CD8<64, CD8VF>;
3354 }
Adam Nemetefd07852014-06-18 16:51:10 +00003355}
3356
Igor Bregerd3341f52016-01-20 13:11:47 +00003357multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3358 PatFrag st_frag = alignednontemporalstore,
3359 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003360 let SchedRW = [WriteStore], mayStore = 1,
3361 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003362 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003363 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003364 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3365 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003366}
3367
Igor Bregerd3341f52016-01-20 13:11:47 +00003368multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3369 AVX512VLVectorVTInfo VTInfo> {
3370 let Predicates = [HasAVX512] in
3371 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003372
Igor Bregerd3341f52016-01-20 13:11:47 +00003373 let Predicates = [HasAVX512, HasVLX] in {
3374 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3375 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003376 }
3377}
3378
Igor Bregerd3341f52016-01-20 13:11:47 +00003379defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3380defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3381defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003382
Craig Topper707c89c2016-05-08 23:43:17 +00003383let Predicates = [HasAVX512], AddedComplexity = 400 in {
3384 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3385 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3386 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3387 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3388 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3389 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3390}
3391
Craig Topperc41320d2016-05-08 23:08:45 +00003392let Predicates = [HasVLX], AddedComplexity = 400 in {
3393 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3394 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3395 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3396 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3397 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3398 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3399
3400 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3401 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3402 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3403 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3404 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3405 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3406}
3407
Adam Nemet7f62b232014-06-10 16:39:53 +00003408//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003409// AVX-512 - Integer arithmetic
3410//
3411multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003412 X86VectorVTInfo _, OpndItins itins,
3413 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003414 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003415 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003416 "$src2, $src1", "$src1, $src2",
3417 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003418 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003419 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003420
Robert Khasanov545d1b72014-10-14 14:36:19 +00003421 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003422 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003423 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003424 "$src2, $src1", "$src1, $src2",
3425 (_.VT (OpNode _.RC:$src1,
3426 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003427 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003428 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003429}
3430
3431multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3432 X86VectorVTInfo _, OpndItins itins,
3433 bit IsCommutable = 0> :
3434 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3435 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003436 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003437 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003438 "${src2}"##_.BroadcastStr##", $src1",
3439 "$src1, ${src2}"##_.BroadcastStr,
3440 (_.VT (OpNode _.RC:$src1,
3441 (X86VBroadcast
3442 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003443 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003444 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003445}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003446
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003447multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3448 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3449 Predicate prd, bit IsCommutable = 0> {
3450 let Predicates = [prd] in
3451 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3452 IsCommutable>, EVEX_V512;
3453
3454 let Predicates = [prd, HasVLX] in {
3455 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3456 IsCommutable>, EVEX_V256;
3457 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3458 IsCommutable>, EVEX_V128;
3459 }
3460}
3461
Robert Khasanov545d1b72014-10-14 14:36:19 +00003462multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3463 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3464 Predicate prd, bit IsCommutable = 0> {
3465 let Predicates = [prd] in
3466 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3467 IsCommutable>, EVEX_V512;
3468
3469 let Predicates = [prd, HasVLX] in {
3470 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3471 IsCommutable>, EVEX_V256;
3472 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3473 IsCommutable>, EVEX_V128;
3474 }
3475}
3476
3477multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3478 OpndItins itins, Predicate prd,
3479 bit IsCommutable = 0> {
3480 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3481 itins, prd, IsCommutable>,
3482 VEX_W, EVEX_CD8<64, CD8VF>;
3483}
3484
3485multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3486 OpndItins itins, Predicate prd,
3487 bit IsCommutable = 0> {
3488 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3489 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3490}
3491
3492multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3493 OpndItins itins, Predicate prd,
3494 bit IsCommutable = 0> {
3495 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3496 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3497}
3498
3499multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3500 OpndItins itins, Predicate prd,
3501 bit IsCommutable = 0> {
3502 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3503 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3504}
3505
3506multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3507 SDNode OpNode, OpndItins itins, Predicate prd,
3508 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003509 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003510 IsCommutable>;
3511
Igor Bregerf2460112015-07-26 14:41:44 +00003512 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003513 IsCommutable>;
3514}
3515
3516multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3517 SDNode OpNode, OpndItins itins, Predicate prd,
3518 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003519 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003520 IsCommutable>;
3521
Igor Bregerf2460112015-07-26 14:41:44 +00003522 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003523 IsCommutable>;
3524}
3525
3526multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3527 bits<8> opc_d, bits<8> opc_q,
3528 string OpcodeStr, SDNode OpNode,
3529 OpndItins itins, bit IsCommutable = 0> {
3530 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3531 itins, HasAVX512, IsCommutable>,
3532 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3533 itins, HasBWI, IsCommutable>;
3534}
3535
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003536multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003537 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003538 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3539 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003540 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003541 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003542 "$src2, $src1","$src1, $src2",
3543 (_Dst.VT (OpNode
3544 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003545 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003546 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003547 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003548 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003549 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3550 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3551 "$src2, $src1", "$src1, $src2",
3552 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3553 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003554 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003555 AVX512BIBase, EVEX_4V;
3556
3557 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003558 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003559 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003560 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003561 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003562 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003563 (_Brdct.VT (X86VBroadcast
3564 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003565 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003566 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003567 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568}
3569
Robert Khasanov545d1b72014-10-14 14:36:19 +00003570defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3571 SSE_INTALU_ITINS_P, 1>;
3572defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3573 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003574defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3575 SSE_INTALU_ITINS_P, HasBWI, 1>;
3576defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3577 SSE_INTALU_ITINS_P, HasBWI, 0>;
3578defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003579 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003580defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003581 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003582defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003583 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003584defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003585 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003586defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003587 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003588defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003589 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003590defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003591 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003592defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003593 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003594defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003595 SSE_INTALU_ITINS_P, HasBWI, 1>;
3596
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003597multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003598 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3599 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3600 let Predicates = [prd] in
3601 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3602 _SrcVTInfo.info512, _DstVTInfo.info512,
3603 v8i64_info, IsCommutable>,
3604 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3605 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003606 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003607 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003608 v4i64x_info, IsCommutable>,
3609 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003610 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003611 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003612 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003613 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3614 }
Michael Liao66233b72015-08-06 09:06:20 +00003615}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003616
3617defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003618 avx512vl_i32_info, avx512vl_i64_info,
3619 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003620defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003621 avx512vl_i32_info, avx512vl_i64_info,
3622 X86pmuludq, HasAVX512, 1>;
3623defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3624 avx512vl_i8_info, avx512vl_i8_info,
3625 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003626
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003627multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3628 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3629 let mayLoad = 1 in {
3630 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003631 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003632 OpcodeStr,
3633 "${src2}"##_Src.BroadcastStr##", $src1",
3634 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003635 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3636 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003637 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003638 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3639 }
3640}
3641
Michael Liao66233b72015-08-06 09:06:20 +00003642multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3643 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003644 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003645 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003646 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003647 "$src2, $src1","$src1, $src2",
3648 (_Dst.VT (OpNode
3649 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003650 (_Src.VT _Src.RC:$src2)))>,
3651 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003652 let mayLoad = 1 in {
3653 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3654 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3655 "$src2, $src1", "$src1, $src2",
3656 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003657 (bitconvert (_Src.LdFrag addr:$src2))))>,
3658 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003659 }
3660}
3661
3662multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3663 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003664 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003665 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3666 v32i16_info>,
3667 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3668 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003669 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003670 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3671 v16i16x_info>,
3672 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3673 v16i16x_info>, EVEX_V256;
3674 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3675 v8i16x_info>,
3676 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3677 v8i16x_info>, EVEX_V128;
3678 }
3679}
3680multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3681 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003682 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003683 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3684 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003685 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003686 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3687 v32i8x_info>, EVEX_V256;
3688 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3689 v16i8x_info>, EVEX_V128;
3690 }
3691}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003692
3693multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3694 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3695 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003696 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003697 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3698 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003699 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003700 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3701 _Dst.info256>, EVEX_V256;
3702 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3703 _Dst.info128>, EVEX_V128;
3704 }
3705}
3706
Craig Topperb6da6542016-05-01 17:38:32 +00003707defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3708defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3709defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3710defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003711
Craig Topper5acb5a12016-05-01 06:24:57 +00003712defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3713 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3714defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3715 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003716
Igor Bregerf2460112015-07-26 14:41:44 +00003717defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003718 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003719defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003720 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003721defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003722 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003723
Igor Bregerf2460112015-07-26 14:41:44 +00003724defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003725 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003726defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003727 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003728defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003729 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003730
Igor Bregerf2460112015-07-26 14:41:44 +00003731defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003732 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003733defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003734 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003735defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003736 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003737
Igor Bregerf2460112015-07-26 14:41:44 +00003738defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003739 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003740defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003741 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003742defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003743 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003744//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003745// AVX-512 Logical Instructions
3746//===----------------------------------------------------------------------===//
3747
Robert Khasanov545d1b72014-10-14 14:36:19 +00003748defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3749 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3750defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3751 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3752defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3753 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3754defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003755 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003756
3757//===----------------------------------------------------------------------===//
3758// AVX-512 FP arithmetic
3759//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003760multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3761 SDNode OpNode, SDNode VecNode, OpndItins itins,
3762 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003763
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003764 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3765 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3766 "$src2, $src1", "$src1, $src2",
3767 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3768 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003769 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003770
3771 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003772 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003773 "$src2, $src1", "$src1, $src2",
3774 (VecNode (_.VT _.RC:$src1),
3775 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3776 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003777 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003778 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3779 Predicates = [HasAVX512] in {
3780 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003781 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003782 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3783 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3784 itins.rr>;
3785 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003786 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003787 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3788 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3789 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3790 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003791}
3792
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003793multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003794 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003795
3796 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3797 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3798 "$rc, $src2, $src1", "$src1, $src2, $rc",
3799 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003800 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003801 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003802}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003803multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3804 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3805
3806 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3807 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003808 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003809 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003810 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003811}
3812
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003813multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3814 SDNode VecNode,
3815 SizeItins itins, bit IsCommutable> {
3816 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3817 itins.s, IsCommutable>,
3818 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3819 itins.s, IsCommutable>,
3820 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3821 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3822 itins.d, IsCommutable>,
3823 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3824 itins.d, IsCommutable>,
3825 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3826}
3827
3828multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3829 SDNode VecNode,
3830 SizeItins itins, bit IsCommutable> {
3831 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3832 itins.s, IsCommutable>,
3833 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3834 itins.s, IsCommutable>,
3835 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3836 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3837 itins.d, IsCommutable>,
3838 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3839 itins.d, IsCommutable>,
3840 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3841}
3842defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3843defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3844defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3845defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3846defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3847defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3848
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003850 X86VectorVTInfo _, bit IsCommutable> {
3851 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3852 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3853 "$src2, $src1", "$src1, $src2",
3854 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003855 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003856 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3857 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3858 "$src2, $src1", "$src1, $src2",
3859 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3860 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3861 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3862 "${src2}"##_.BroadcastStr##", $src1",
3863 "$src1, ${src2}"##_.BroadcastStr,
3864 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3865 (_.ScalarLdFrag addr:$src2))))>,
3866 EVEX_4V, EVEX_B;
3867 }//let mayLoad = 1
3868}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003869
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003870multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003871 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003872 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3873 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3874 "$rc, $src2, $src1", "$src1, $src2, $rc",
3875 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3876 EVEX_4V, EVEX_B, EVEX_RC;
3877}
3878
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003879
3880multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003881 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003882 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3883 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3884 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3885 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3886 EVEX_4V, EVEX_B;
3887}
3888
Michael Liao66233b72015-08-06 09:06:20 +00003889multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003890 Predicate prd, bit IsCommutable = 0> {
3891 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003892 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3893 IsCommutable>, EVEX_V512, PS,
3894 EVEX_CD8<32, CD8VF>;
3895 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3896 IsCommutable>, EVEX_V512, PD, VEX_W,
3897 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003898 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003899
Robert Khasanov595e5982014-10-29 15:43:02 +00003900 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003901 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003902 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3903 IsCommutable>, EVEX_V128, PS,
3904 EVEX_CD8<32, CD8VF>;
3905 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3906 IsCommutable>, EVEX_V256, PS,
3907 EVEX_CD8<32, CD8VF>;
3908 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3909 IsCommutable>, EVEX_V128, PD, VEX_W,
3910 EVEX_CD8<64, CD8VF>;
3911 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3912 IsCommutable>, EVEX_V256, PD, VEX_W,
3913 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003914 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003915}
3916
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003917multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003918 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003919 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003920 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003921 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3922}
3923
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003924multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003925 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003926 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003927 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003928 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3929}
3930
Craig Topperdb290662016-05-01 05:57:06 +00003931defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003932 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003933defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003934 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003935defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003936 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003937defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003938 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003939defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003940 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003941defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003942 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003943let isCodeGenOnly = 1 in {
3944 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3945 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3946}
Craig Topperdb290662016-05-01 05:57:06 +00003947defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3948defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3949defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3950defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003951
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003952multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3953 X86VectorVTInfo _> {
3954 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3955 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3956 "$src2, $src1", "$src1, $src2",
3957 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3958 let mayLoad = 1 in {
3959 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3960 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3961 "$src2, $src1", "$src1, $src2",
3962 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3963 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3964 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3965 "${src2}"##_.BroadcastStr##", $src1",
3966 "$src1, ${src2}"##_.BroadcastStr,
3967 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3968 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3969 EVEX_4V, EVEX_B;
3970 }//let mayLoad = 1
3971}
3972
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003973multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3974 X86VectorVTInfo _> {
3975 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3976 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3977 "$src2, $src1", "$src1, $src2",
3978 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3979 let mayLoad = 1 in {
3980 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003981 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003982 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003983 (OpNode _.RC:$src1,
3984 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3985 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003986 }//let mayLoad = 1
3987}
3988
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003989multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00003990 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003991 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3992 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003993 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003994 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3995 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003996 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
3997 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003998 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003999 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4000 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004001 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4002
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004003 // Define only if AVX512VL feature is present.
4004 let Predicates = [HasVLX] in {
4005 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4006 EVEX_V128, EVEX_CD8<32, CD8VF>;
4007 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4008 EVEX_V256, EVEX_CD8<32, CD8VF>;
4009 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4010 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4011 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4012 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4013 }
4014}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004015defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004016
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017//===----------------------------------------------------------------------===//
4018// AVX-512 VPTESTM instructions
4019//===----------------------------------------------------------------------===//
4020
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004021multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4022 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004023 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004024 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4025 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4026 "$src2, $src1", "$src1, $src2",
4027 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4028 EVEX_4V;
4029 let mayLoad = 1 in
4030 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4031 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4032 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004033 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004034 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4035 EVEX_4V,
4036 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037}
4038
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004039multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4040 X86VectorVTInfo _> {
4041 let mayLoad = 1 in
4042 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4043 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4044 "${src2}"##_.BroadcastStr##", $src1",
4045 "$src1, ${src2}"##_.BroadcastStr,
4046 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4047 (_.ScalarLdFrag addr:$src2))))>,
4048 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004049}
Igor Bregerfca0a342016-01-28 13:19:25 +00004050
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004051// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004052multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4053 X86VectorVTInfo _, string Suffix> {
4054 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4055 (_.KVT (COPY_TO_REGCLASS
4056 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004057 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004058 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004059 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004060 _.RC:$src2, _.SubRegIdx)),
4061 _.KRC))>;
4062}
4063
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004064multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004065 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004066 let Predicates = [HasAVX512] in
4067 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4068 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4069
4070 let Predicates = [HasAVX512, HasVLX] in {
4071 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4072 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4073 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4074 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4075 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004076 let Predicates = [HasAVX512, NoVLX] in {
4077 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4078 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004079 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004080}
4081
4082multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4083 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004084 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004085 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004086 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004087}
4088
4089multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4090 SDNode OpNode> {
4091 let Predicates = [HasBWI] in {
4092 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4093 EVEX_V512, VEX_W;
4094 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4095 EVEX_V512;
4096 }
4097 let Predicates = [HasVLX, HasBWI] in {
4098
4099 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4100 EVEX_V256, VEX_W;
4101 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4102 EVEX_V128, VEX_W;
4103 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4104 EVEX_V256;
4105 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4106 EVEX_V128;
4107 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004108
Igor Bregerfca0a342016-01-28 13:19:25 +00004109 let Predicates = [HasAVX512, NoVLX] in {
4110 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4111 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4112 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4113 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004114 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004115
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004116}
4117
4118multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4119 SDNode OpNode> :
4120 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4121 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4122
4123defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4124defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004125
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004126
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004127//===----------------------------------------------------------------------===//
4128// AVX-512 Shift instructions
4129//===----------------------------------------------------------------------===//
4130multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004131 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00004132 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004133 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004134 "$src2, $src1", "$src1, $src2",
4135 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004136 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004137 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00004138 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004139 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004140 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004141 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4142 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004143 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004144}
4145
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004146multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4147 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
4148 let mayLoad = 1 in
4149 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4150 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4151 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4152 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004153 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004154}
4155
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004156multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004157 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004158 // src2 is always 128-bit
4159 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4160 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4161 "$src2, $src1", "$src1, $src2",
4162 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004163 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004164 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4165 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4166 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004167 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004168 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004169 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004170}
4171
Cameron McInally5fb084e2014-12-11 17:13:05 +00004172multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004173 ValueType SrcVT, PatFrag bc_frag,
4174 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4175 let Predicates = [prd] in
4176 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4177 VTInfo.info512>, EVEX_V512,
4178 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4179 let Predicates = [prd, HasVLX] in {
4180 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4181 VTInfo.info256>, EVEX_V256,
4182 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4183 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4184 VTInfo.info128>, EVEX_V128,
4185 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4186 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004187}
4188
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004189multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4190 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004191 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004192 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004193 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004194 avx512vl_i64_info, HasAVX512>, VEX_W;
4195 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4196 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004197}
4198
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004199multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4200 string OpcodeStr, SDNode OpNode,
4201 AVX512VLVectorVTInfo VTInfo> {
4202 let Predicates = [HasAVX512] in
4203 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4204 VTInfo.info512>,
4205 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4206 VTInfo.info512>, EVEX_V512;
4207 let Predicates = [HasAVX512, HasVLX] in {
4208 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4209 VTInfo.info256>,
4210 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4211 VTInfo.info256>, EVEX_V256;
4212 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4213 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004214 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004215 VTInfo.info128>, EVEX_V128;
4216 }
4217}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004218
Michael Liao66233b72015-08-06 09:06:20 +00004219multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004220 Format ImmFormR, Format ImmFormM,
4221 string OpcodeStr, SDNode OpNode> {
4222 let Predicates = [HasBWI] in
4223 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4224 v32i16_info>, EVEX_V512;
4225 let Predicates = [HasVLX, HasBWI] in {
4226 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4227 v16i16x_info>, EVEX_V256;
4228 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4229 v8i16x_info>, EVEX_V128;
4230 }
4231}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004232
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004233multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4234 Format ImmFormR, Format ImmFormM,
4235 string OpcodeStr, SDNode OpNode> {
4236 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4237 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4238 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4239 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4240}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004241
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004242defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004243 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004244
4245defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004246 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004247
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004248defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004249 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004250
Michael Zuckerman298a6802016-01-13 12:39:33 +00004251defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004252defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004253
4254defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4255defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4256defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004257
4258//===-------------------------------------------------------------------===//
4259// Variable Bit Shifts
4260//===-------------------------------------------------------------------===//
4261multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004262 X86VectorVTInfo _> {
4263 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4264 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4265 "$src2, $src1", "$src1, $src2",
4266 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004267 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004268 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004269 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4270 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4271 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004272 (_.VT (OpNode _.RC:$src1,
4273 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004274 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004275 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004276}
4277
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004278multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4279 X86VectorVTInfo _> {
4280 let mayLoad = 1 in
4281 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4282 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4283 "${src2}"##_.BroadcastStr##", $src1",
4284 "$src1, ${src2}"##_.BroadcastStr,
4285 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4286 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004287 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004288 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4289}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004290multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4291 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004292 let Predicates = [HasAVX512] in
4293 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4294 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4295
4296 let Predicates = [HasAVX512, HasVLX] in {
4297 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4298 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4299 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4300 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4301 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004302}
4303
4304multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4305 SDNode OpNode> {
4306 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004307 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004308 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004309 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004310}
4311
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004312// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004313multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4314 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004315 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004316 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004317 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004318 (!cast<Instruction>(NAME#"WZrr")
4319 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4320 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4321 sub_ymm)>;
4322
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004323 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004324 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004325 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004326 (!cast<Instruction>(NAME#"WZrr")
4327 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4328 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4329 sub_xmm)>;
4330 }
4331}
4332
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004333multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4334 SDNode OpNode> {
4335 let Predicates = [HasBWI] in
4336 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4337 EVEX_V512, VEX_W;
4338 let Predicates = [HasVLX, HasBWI] in {
4339
4340 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4341 EVEX_V256, VEX_W;
4342 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4343 EVEX_V128, VEX_W;
4344 }
4345}
4346
4347defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004348 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4349 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004350defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004351 avx512_var_shift_w<0x11, "vpsravw", sra>,
4352 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004353defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004354 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4355 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004356defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4357defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004358
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004359//===-------------------------------------------------------------------===//
4360// 1-src variable permutation VPERMW/D/Q
4361//===-------------------------------------------------------------------===//
4362multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4363 AVX512VLVectorVTInfo _> {
4364 let Predicates = [HasAVX512] in
4365 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4366 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4367
4368 let Predicates = [HasAVX512, HasVLX] in
4369 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4370 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4371}
4372
4373multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4374 string OpcodeStr, SDNode OpNode,
4375 AVX512VLVectorVTInfo VTInfo> {
4376 let Predicates = [HasAVX512] in
4377 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4378 VTInfo.info512>,
4379 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4380 VTInfo.info512>, EVEX_V512;
4381 let Predicates = [HasAVX512, HasVLX] in
4382 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4383 VTInfo.info256>,
4384 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4385 VTInfo.info256>, EVEX_V256;
4386}
4387
Michael Zuckermand9cac592016-01-19 17:07:43 +00004388multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4389 Predicate prd, SDNode OpNode,
4390 AVX512VLVectorVTInfo _> {
4391 let Predicates = [prd] in
4392 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4393 EVEX_V512 ;
4394 let Predicates = [HasVLX, prd] in {
4395 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4396 EVEX_V256 ;
4397 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4398 EVEX_V128 ;
4399 }
4400}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004401
Michael Zuckermand9cac592016-01-19 17:07:43 +00004402defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4403 avx512vl_i16_info>, VEX_W;
4404defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4405 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004406
4407defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4408 avx512vl_i32_info>;
4409defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4410 avx512vl_i64_info>, VEX_W;
4411defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4412 avx512vl_f32_info>;
4413defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4414 avx512vl_f64_info>, VEX_W;
4415
4416defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4417 X86VPermi, avx512vl_i64_info>,
4418 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4419defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4420 X86VPermi, avx512vl_f64_info>,
4421 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004422//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004423// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004424//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004425
Igor Breger78741a12015-10-04 07:20:41 +00004426multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4427 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4428 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4429 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4430 "$src2, $src1", "$src1, $src2",
4431 (_.VT (OpNode _.RC:$src1,
4432 (Ctrl.VT Ctrl.RC:$src2)))>,
4433 T8PD, EVEX_4V;
4434 let mayLoad = 1 in {
4435 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4436 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4437 "$src2, $src1", "$src1, $src2",
4438 (_.VT (OpNode
4439 _.RC:$src1,
4440 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4441 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4442 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4443 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4444 "${src2}"##_.BroadcastStr##", $src1",
4445 "$src1, ${src2}"##_.BroadcastStr,
4446 (_.VT (OpNode
4447 _.RC:$src1,
4448 (Ctrl.VT (X86VBroadcast
4449 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4450 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4451 }//let mayLoad = 1
4452}
4453
4454multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4455 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4456 let Predicates = [HasAVX512] in {
4457 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4458 Ctrl.info512>, EVEX_V512;
4459 }
4460 let Predicates = [HasAVX512, HasVLX] in {
4461 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4462 Ctrl.info128>, EVEX_V128;
4463 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4464 Ctrl.info256>, EVEX_V256;
4465 }
4466}
4467
4468multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4469 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4470
4471 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4472 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4473 X86VPermilpi, _>,
4474 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004475}
4476
4477defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4478 avx512vl_i32_info>;
4479defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4480 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004481//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004482// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4483//===----------------------------------------------------------------------===//
4484
4485defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004486 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004487 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4488defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004489 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004490defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004491 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004492
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004493multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4494 let Predicates = [HasBWI] in
4495 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4496
4497 let Predicates = [HasVLX, HasBWI] in {
4498 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4499 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4500 }
4501}
4502
4503defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4504
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004505//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004506// Move Low to High and High to Low packed FP Instructions
4507//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004508def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4509 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004510 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004511 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4512 IIC_SSE_MOV_LH>, EVEX_4V;
4513def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4514 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004515 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004516 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4517 IIC_SSE_MOV_LH>, EVEX_4V;
4518
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004519let Predicates = [HasAVX512] in {
4520 // MOVLHPS patterns
4521 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4522 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4523 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4524 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004525
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004526 // MOVHLPS patterns
4527 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4528 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4529}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004530
4531//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004532// VMOVHPS/PD VMOVLPS Instructions
4533// All patterns was taken from SSS implementation.
4534//===----------------------------------------------------------------------===//
4535multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4536 X86VectorVTInfo _> {
4537 let mayLoad = 1 in
4538 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4539 (ins _.RC:$src1, f64mem:$src2),
4540 !strconcat(OpcodeStr,
4541 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4542 [(set _.RC:$dst,
4543 (OpNode _.RC:$src1,
4544 (_.VT (bitconvert
4545 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4546 IIC_SSE_MOV_LH>, EVEX_4V;
4547}
4548
4549defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4550 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4551defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4552 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4553defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4554 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4555defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4556 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4557
4558let Predicates = [HasAVX512] in {
4559 // VMOVHPS patterns
4560 def : Pat<(X86Movlhps VR128X:$src1,
4561 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4562 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4563 def : Pat<(X86Movlhps VR128X:$src1,
4564 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4565 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4566 // VMOVHPD patterns
4567 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4568 (scalar_to_vector (loadf64 addr:$src2)))),
4569 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4570 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4571 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4572 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4573 // VMOVLPS patterns
4574 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4575 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4576 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4577 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4578 // VMOVLPD patterns
4579 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4580 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4581 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4582 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4583 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4584 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4585 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4586}
4587
4588let mayStore = 1 in {
4589def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4590 (ins f64mem:$dst, VR128X:$src),
4591 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004592 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004593 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4594 (bc_v2f64 (v4f32 VR128X:$src))),
4595 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4596 EVEX, EVEX_CD8<32, CD8VT2>;
4597def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4598 (ins f64mem:$dst, VR128X:$src),
4599 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004600 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004601 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4602 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4603 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4604def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4605 (ins f64mem:$dst, VR128X:$src),
4606 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004607 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004608 (iPTR 0))), addr:$dst)],
4609 IIC_SSE_MOV_LH>,
4610 EVEX, EVEX_CD8<32, CD8VT2>;
4611def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4612 (ins f64mem:$dst, VR128X:$src),
4613 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004614 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004615 (iPTR 0))), addr:$dst)],
4616 IIC_SSE_MOV_LH>,
4617 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4618}
4619let Predicates = [HasAVX512] in {
4620 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004621 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004622 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4623 (iPTR 0))), addr:$dst),
4624 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4625 // VMOVLPS patterns
4626 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4627 addr:$src1),
4628 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4629 def : Pat<(store (v4i32 (X86Movlps
4630 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4631 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4632 // VMOVLPD patterns
4633 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4634 addr:$src1),
4635 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4636 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4637 addr:$src1),
4638 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4639}
4640//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004641// FMA - Fused Multiply Operations
4642//
Adam Nemet26371ce2014-10-24 00:02:55 +00004643
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004644let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004645multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4646 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004647 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004648 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004649 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004650 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004651 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004652
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004653 let mayLoad = 1 in {
4654 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004655 (ins _.RC:$src2, _.MemOp:$src3),
4656 OpcodeStr, "$src3, $src2", "$src2, $src3",
4657 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004658 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004659
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004660 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004661 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004662 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4663 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4664 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004665 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004666 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004667 }
4668}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004669
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004670multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4671 X86VectorVTInfo _> {
4672 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004673 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4674 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4675 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4676 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004677}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004678} // Constraints = "$src1 = $dst"
4679
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004680multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4681 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4682 let Predicates = [HasAVX512] in {
4683 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4684 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4685 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004686 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004687 let Predicates = [HasVLX, HasAVX512] in {
4688 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4689 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4690 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4691 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004692 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004693}
4694
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004695multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4696 SDNode OpNodeRnd > {
4697 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4698 avx512vl_f32_info>;
4699 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4700 avx512vl_f64_info>, VEX_W;
4701}
4702
4703defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4704defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4705defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4706defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4707defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4708defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4709
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004710
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004711let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004712multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4713 X86VectorVTInfo _> {
4714 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4715 (ins _.RC:$src2, _.RC:$src3),
4716 OpcodeStr, "$src3, $src2", "$src2, $src3",
4717 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4718 AVX512FMA3Base;
4719
4720 let mayLoad = 1 in {
4721 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4722 (ins _.RC:$src2, _.MemOp:$src3),
4723 OpcodeStr, "$src3, $src2", "$src2, $src3",
4724 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4725 AVX512FMA3Base;
4726
4727 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4728 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4729 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4730 "$src2, ${src3}"##_.BroadcastStr,
4731 (_.VT (OpNode _.RC:$src2,
4732 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4733 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4734 }
4735}
4736
4737multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4738 X86VectorVTInfo _> {
4739 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4740 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4741 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4742 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4743 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004744}
4745} // Constraints = "$src1 = $dst"
4746
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004747multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4748 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4749 let Predicates = [HasAVX512] in {
4750 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4751 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4752 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004753 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004754 let Predicates = [HasVLX, HasAVX512] in {
4755 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4756 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4757 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4758 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004759 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004760}
4761
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004762multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4763 SDNode OpNodeRnd > {
4764 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4765 avx512vl_f32_info>;
4766 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4767 avx512vl_f64_info>, VEX_W;
4768}
4769
4770defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4771defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4772defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4773defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4774defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4775defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4776
4777let Constraints = "$src1 = $dst" in {
4778multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4779 X86VectorVTInfo _> {
4780 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4781 (ins _.RC:$src3, _.RC:$src2),
4782 OpcodeStr, "$src2, $src3", "$src3, $src2",
4783 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4784 AVX512FMA3Base;
4785
4786 let mayLoad = 1 in {
4787 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4788 (ins _.RC:$src3, _.MemOp:$src2),
4789 OpcodeStr, "$src2, $src3", "$src3, $src2",
4790 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4791 AVX512FMA3Base;
4792
4793 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4794 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4795 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4796 "$src3, ${src2}"##_.BroadcastStr,
4797 (_.VT (OpNode _.RC:$src1,
4798 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4799 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4800 }
4801}
4802
4803multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4804 X86VectorVTInfo _> {
4805 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4806 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4807 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4808 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4809 AVX512FMA3Base, EVEX_B, EVEX_RC;
4810}
4811} // Constraints = "$src1 = $dst"
4812
4813multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4814 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4815 let Predicates = [HasAVX512] in {
4816 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4817 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4818 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4819 }
4820 let Predicates = [HasVLX, HasAVX512] in {
4821 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4822 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4823 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4824 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4825 }
4826}
4827
4828multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4829 SDNode OpNodeRnd > {
4830 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4831 avx512vl_f32_info>;
4832 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4833 avx512vl_f64_info>, VEX_W;
4834}
4835
4836defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4837defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4838defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4839defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4840defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4841defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004842
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004843// Scalar FMA
4844let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004845multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4846 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4847 dag RHS_r, dag RHS_m > {
4848 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4849 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4850 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004851
Igor Breger15820b02015-07-01 13:24:28 +00004852 let mayLoad = 1 in
4853 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004854 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004855 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4856
4857 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4858 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4859 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4860 AVX512FMA3Base, EVEX_B, EVEX_RC;
4861
4862 let isCodeGenOnly = 1 in {
4863 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4864 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4865 !strconcat(OpcodeStr,
4866 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4867 [RHS_r]>;
4868 let mayLoad = 1 in
4869 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4870 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4871 !strconcat(OpcodeStr,
4872 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4873 [RHS_m]>;
4874 }// isCodeGenOnly = 1
4875}
4876}// Constraints = "$src1 = $dst"
4877
4878multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4879 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4880 string SUFF> {
4881
4882 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004883 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4884 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4885 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004886 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4887 (i32 imm:$rc))),
4888 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4889 _.FRC:$src3))),
4890 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4891 (_.ScalarLdFrag addr:$src3))))>;
4892
4893 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004894 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4895 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004896 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004897 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004898 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4899 (i32 imm:$rc))),
4900 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4901 _.FRC:$src1))),
4902 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4903 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4904
4905 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004906 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4907 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004908 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004909 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004910 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4911 (i32 imm:$rc))),
4912 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4913 _.FRC:$src2))),
4914 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4915 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4916}
4917
4918multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4919 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4920 let Predicates = [HasAVX512] in {
4921 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4922 OpNodeRnd, f32x_info, "SS">,
4923 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4924 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4925 OpNodeRnd, f64x_info, "SD">,
4926 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4927 }
4928}
4929
4930defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4931defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4932defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4933defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004934
4935//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004936// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4937//===----------------------------------------------------------------------===//
4938let Constraints = "$src1 = $dst" in {
4939multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4940 X86VectorVTInfo _> {
4941 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4942 (ins _.RC:$src2, _.RC:$src3),
4943 OpcodeStr, "$src3, $src2", "$src2, $src3",
4944 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4945 AVX512FMA3Base;
4946
4947 let mayLoad = 1 in {
4948 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4949 (ins _.RC:$src2, _.MemOp:$src3),
4950 OpcodeStr, "$src3, $src2", "$src2, $src3",
4951 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4952 AVX512FMA3Base;
4953
4954 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4955 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4956 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4957 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4958 (OpNode _.RC:$src1,
4959 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4960 AVX512FMA3Base, EVEX_B;
4961 }
4962}
4963} // Constraints = "$src1 = $dst"
4964
4965multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4966 AVX512VLVectorVTInfo _> {
4967 let Predicates = [HasIFMA] in {
4968 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4969 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4970 }
4971 let Predicates = [HasVLX, HasIFMA] in {
4972 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4973 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4974 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4975 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4976 }
4977}
4978
4979defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4980 avx512vl_i64_info>, VEX_W;
4981defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4982 avx512vl_i64_info>, VEX_W;
4983
4984//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004985// AVX-512 Scalar convert from sign integer to float/double
4986//===----------------------------------------------------------------------===//
4987
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004988multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4989 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4990 PatFrag ld_frag, string asm> {
4991 let hasSideEffects = 0 in {
4992 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4993 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004994 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004995 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004996 let mayLoad = 1 in
4997 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4998 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004999 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005000 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005001 } // hasSideEffects = 0
5002 let isCodeGenOnly = 1 in {
5003 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5004 (ins DstVT.RC:$src1, SrcRC:$src2),
5005 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5006 [(set DstVT.RC:$dst,
5007 (OpNode (DstVT.VT DstVT.RC:$src1),
5008 SrcRC:$src2,
5009 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5010
5011 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5012 (ins DstVT.RC:$src1, x86memop:$src2),
5013 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5014 [(set DstVT.RC:$dst,
5015 (OpNode (DstVT.VT DstVT.RC:$src1),
5016 (ld_frag addr:$src2),
5017 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5018 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005019}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005020
Igor Bregerabe4a792015-06-14 12:44:55 +00005021multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005022 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005023 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5024 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005025 !strconcat(asm,
5026 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005027 [(set DstVT.RC:$dst,
5028 (OpNode (DstVT.VT DstVT.RC:$src1),
5029 SrcRC:$src2,
5030 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5031}
5032
5033multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005034 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5035 PatFrag ld_frag, string asm> {
5036 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5037 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5038 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005039}
5040
Andrew Trick15a47742013-10-09 05:11:10 +00005041let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005042defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005043 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5044 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005045defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005046 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5047 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005048defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005049 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5050 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005051defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005052 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5053 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005054
5055def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5056 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5057def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005058 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005059def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5060 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5061def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005062 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005063
5064def : Pat<(f32 (sint_to_fp GR32:$src)),
5065 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5066def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005067 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005068def : Pat<(f64 (sint_to_fp GR32:$src)),
5069 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5070def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005071 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5072
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005073defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005074 v4f32x_info, i32mem, loadi32,
5075 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005076defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005077 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5078 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005079defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005080 i32mem, loadi32, "cvtusi2sd{l}">,
5081 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005082defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005083 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5084 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005085
5086def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5087 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5088def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5089 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5090def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5091 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5092def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5093 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5094
5095def : Pat<(f32 (uint_to_fp GR32:$src)),
5096 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5097def : Pat<(f32 (uint_to_fp GR64:$src)),
5098 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5099def : Pat<(f64 (uint_to_fp GR32:$src)),
5100 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5101def : Pat<(f64 (uint_to_fp GR64:$src)),
5102 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005103}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005104
5105//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005106// AVX-512 Scalar convert from float/double to integer
5107//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005108multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5109 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00005110 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005111 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005112 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005113 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5114 EVEX, VEX_LIG;
5115 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5116 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
5117 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005118 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
5119 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005120 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5121 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5122 [(set DstVT.RC:$dst, (OpNode
5123 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
5124 (i32 FROUND_CURRENT)))]>,
5125 EVEX, VEX_LIG;
5126 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005127}
Asaf Badouh2744d212015-09-20 14:31:19 +00005128
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005129// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005130defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005131 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005132 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005133defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005134 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005135 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005136defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005137 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005138 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005139defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005140 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005141 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005142defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005143 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005144 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005145defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005146 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005147 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005148defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005149 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005150 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005151defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005152 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005153 EVEX_CD8<64, CD8VT1>;
5154
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005155// The SSE version of these instructions are disabled for AVX512.
5156// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5157let Predicates = [HasAVX512] in {
5158 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5159 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5160 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5161 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5162 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5163 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5164 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5165 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5166} // HasAVX512
5167
Asaf Badouh2744d212015-09-20 14:31:19 +00005168let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005169 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5170 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5171 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5172 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5173 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5174 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5175 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5176 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5177 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5178 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5179 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5180 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005181
Craig Topper9dd48c82014-01-02 17:28:14 +00005182 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5183 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5184 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005185} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005186
5187// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005188multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5189 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005190 SDNode OpNodeRnd>{
5191let Predicates = [HasAVX512] in {
5192 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5193 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5194 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5195 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5196 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5197 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005198 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005199 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005200 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005201 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005202
Asaf Badouh2744d212015-09-20 14:31:19 +00005203 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5204 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5205 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005206 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005207 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5208 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5209 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005210 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005211 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005212 EVEX,VEX_LIG , EVEX_B;
5213 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005214 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005215 (ins _SrcRC.MemOp:$src),
5216 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5217 []>, EVEX, VEX_LIG;
5218
5219 } // isCodeGenOnly = 1, hasSideEffects = 0
5220} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005221}
5222
Asaf Badouh2744d212015-09-20 14:31:19 +00005223
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005224defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005225 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005226 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005227defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005228 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005229 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005230defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005231 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005232 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005233defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005234 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005235 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5236
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005237defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005238 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005239 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005240defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005241 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005242 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005243defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005244 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005245 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005246defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005247 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005248 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5249let Predicates = [HasAVX512] in {
5250 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5251 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5252 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5253 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5254 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5255 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5256 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5257 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5258
Elena Demikhovskycf088092013-12-11 14:31:04 +00005259} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005260//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005261// AVX-512 Convert form float to double and back
5262//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005263multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5264 X86VectorVTInfo _Src, SDNode OpNode> {
5265 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005266 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005267 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005268 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005269 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005270 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5271 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005272 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005273 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005274 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005275 (_Src.VT (scalar_to_vector
5276 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005277 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005278}
5279
Asaf Badouh2744d212015-09-20 14:31:19 +00005280// Scalar Coversion with SAE - suppress all exceptions
5281multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5282 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5283 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005284 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005285 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005286 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005287 (_Src.VT _Src.RC:$src2),
5288 (i32 FROUND_NO_EXC)))>,
5289 EVEX_4V, VEX_LIG, EVEX_B;
5290}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005291
Asaf Badouh2744d212015-09-20 14:31:19 +00005292// Scalar Conversion with rounding control (RC)
5293multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5294 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5295 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005296 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005297 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005298 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005299 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5300 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5301 EVEX_B, EVEX_RC;
5302}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005303multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5304 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005305 X86VectorVTInfo _dst> {
5306 let Predicates = [HasAVX512] in {
5307 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5308 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5309 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5310 EVEX_V512, XD;
5311 }
5312}
5313
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005314multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5315 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005316 X86VectorVTInfo _dst> {
5317 let Predicates = [HasAVX512] in {
5318 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005319 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005320 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5321 }
5322}
5323defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5324 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005325defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005326 X86fpextRnd,f32x_info, f64x_info >;
5327
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005328def : Pat<(f64 (fextend FR32X:$src)),
5329 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005330 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5331 Requires<[HasAVX512]>;
5332def : Pat<(f64 (fextend (loadf32 addr:$src))),
5333 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5334 Requires<[HasAVX512]>;
5335
5336def : Pat<(f64 (extloadf32 addr:$src)),
5337 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005338 Requires<[HasAVX512, OptForSize]>;
5339
Asaf Badouh2744d212015-09-20 14:31:19 +00005340def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005341 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005342 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5343 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005344
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005345def : Pat<(f32 (fround FR64X:$src)),
5346 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005347 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005348 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005349//===----------------------------------------------------------------------===//
5350// AVX-512 Vector convert from signed/unsigned integer to float/double
5351// and from float/double to signed/unsigned integer
5352//===----------------------------------------------------------------------===//
5353
5354multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5355 X86VectorVTInfo _Src, SDNode OpNode,
5356 string Broadcast = _.BroadcastStr,
5357 string Alias = ""> {
5358
5359 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5360 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5361 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5362
5363 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5364 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5365 (_.VT (OpNode (_Src.VT
5366 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5367
5368 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005369 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005370 "${src}"##Broadcast, "${src}"##Broadcast,
5371 (_.VT (OpNode (_Src.VT
5372 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5373 ))>, EVEX, EVEX_B;
5374}
5375// Coversion with SAE - suppress all exceptions
5376multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5377 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5378 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5379 (ins _Src.RC:$src), OpcodeStr,
5380 "{sae}, $src", "$src, {sae}",
5381 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5382 (i32 FROUND_NO_EXC)))>,
5383 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005384}
5385
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005386// Conversion with rounding control (RC)
5387multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5388 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5389 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5390 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5391 "$rc, $src", "$src, $rc",
5392 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5393 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005394}
5395
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005396// Extend Float to Double
5397multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5398 let Predicates = [HasAVX512] in {
5399 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5400 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5401 X86vfpextRnd>, EVEX_V512;
5402 }
5403 let Predicates = [HasVLX] in {
5404 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5405 X86vfpext, "{1to2}">, EVEX_V128;
5406 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5407 EVEX_V256;
5408 }
5409}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005410
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005411// Truncate Double to Float
5412multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5413 let Predicates = [HasAVX512] in {
5414 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5415 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5416 X86vfproundRnd>, EVEX_V512;
5417 }
5418 let Predicates = [HasVLX] in {
5419 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5420 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5421 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5422 "{1to4}", "{y}">, EVEX_V256;
5423 }
5424}
5425
5426defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5427 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5428defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5429 PS, EVEX_CD8<32, CD8VH>;
5430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005431def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5432 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005433
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005434let Predicates = [HasVLX] in {
5435 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5436 (VCVTPS2PDZ256rm addr:$src)>;
5437}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005438
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005439// Convert Signed/Unsigned Doubleword to Double
5440multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5441 SDNode OpNode128> {
5442 // No rounding in this op
5443 let Predicates = [HasAVX512] in
5444 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5445 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005446
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005447 let Predicates = [HasVLX] in {
5448 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5449 OpNode128, "{1to2}">, EVEX_V128;
5450 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5451 EVEX_V256;
5452 }
5453}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005454
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005455// Convert Signed/Unsigned Doubleword to Float
5456multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5457 SDNode OpNodeRnd> {
5458 let Predicates = [HasAVX512] in
5459 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5460 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5461 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005462
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005463 let Predicates = [HasVLX] in {
5464 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5465 EVEX_V128;
5466 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5467 EVEX_V256;
5468 }
5469}
5470
5471// Convert Float to Signed/Unsigned Doubleword with truncation
5472multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5473 SDNode OpNode, SDNode OpNodeRnd> {
5474 let Predicates = [HasAVX512] in {
5475 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5476 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5477 OpNodeRnd>, EVEX_V512;
5478 }
5479 let Predicates = [HasVLX] in {
5480 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5481 EVEX_V128;
5482 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5483 EVEX_V256;
5484 }
5485}
5486
5487// Convert Float to Signed/Unsigned Doubleword
5488multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5489 SDNode OpNode, SDNode OpNodeRnd> {
5490 let Predicates = [HasAVX512] in {
5491 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5492 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5493 OpNodeRnd>, EVEX_V512;
5494 }
5495 let Predicates = [HasVLX] in {
5496 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5497 EVEX_V128;
5498 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5499 EVEX_V256;
5500 }
5501}
5502
5503// Convert Double to Signed/Unsigned Doubleword with truncation
5504multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5505 SDNode OpNode, SDNode OpNodeRnd> {
5506 let Predicates = [HasAVX512] in {
5507 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5508 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5509 OpNodeRnd>, EVEX_V512;
5510 }
5511 let Predicates = [HasVLX] in {
5512 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5513 // memory forms of these instructions in Asm Parcer. They have the same
5514 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5515 // due to the same reason.
5516 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5517 "{1to2}", "{x}">, EVEX_V128;
5518 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5519 "{1to4}", "{y}">, EVEX_V256;
5520 }
5521}
5522
5523// Convert Double to Signed/Unsigned Doubleword
5524multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5525 SDNode OpNode, SDNode OpNodeRnd> {
5526 let Predicates = [HasAVX512] in {
5527 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5528 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5529 OpNodeRnd>, EVEX_V512;
5530 }
5531 let Predicates = [HasVLX] in {
5532 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5533 // memory forms of these instructions in Asm Parcer. They have the same
5534 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5535 // due to the same reason.
5536 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5537 "{1to2}", "{x}">, EVEX_V128;
5538 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5539 "{1to4}", "{y}">, EVEX_V256;
5540 }
5541}
5542
5543// Convert Double to Signed/Unsigned Quardword
5544multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5545 SDNode OpNode, SDNode OpNodeRnd> {
5546 let Predicates = [HasDQI] in {
5547 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5548 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5549 OpNodeRnd>, EVEX_V512;
5550 }
5551 let Predicates = [HasDQI, HasVLX] in {
5552 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5553 EVEX_V128;
5554 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5555 EVEX_V256;
5556 }
5557}
5558
5559// Convert Double to Signed/Unsigned Quardword with truncation
5560multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5561 SDNode OpNode, SDNode OpNodeRnd> {
5562 let Predicates = [HasDQI] in {
5563 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5564 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5565 OpNodeRnd>, EVEX_V512;
5566 }
5567 let Predicates = [HasDQI, HasVLX] in {
5568 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5569 EVEX_V128;
5570 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5571 EVEX_V256;
5572 }
5573}
5574
5575// Convert Signed/Unsigned Quardword to Double
5576multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5577 SDNode OpNode, SDNode OpNodeRnd> {
5578 let Predicates = [HasDQI] in {
5579 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5580 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5581 OpNodeRnd>, EVEX_V512;
5582 }
5583 let Predicates = [HasDQI, HasVLX] in {
5584 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5585 EVEX_V128;
5586 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5587 EVEX_V256;
5588 }
5589}
5590
5591// Convert Float to Signed/Unsigned Quardword
5592multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5593 SDNode OpNode, SDNode OpNodeRnd> {
5594 let Predicates = [HasDQI] in {
5595 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5596 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5597 OpNodeRnd>, EVEX_V512;
5598 }
5599 let Predicates = [HasDQI, HasVLX] in {
5600 // Explicitly specified broadcast string, since we take only 2 elements
5601 // from v4f32x_info source
5602 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5603 "{1to2}">, EVEX_V128;
5604 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5605 EVEX_V256;
5606 }
5607}
5608
5609// Convert Float to Signed/Unsigned Quardword with truncation
5610multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5611 SDNode OpNode, SDNode OpNodeRnd> {
5612 let Predicates = [HasDQI] in {
5613 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5614 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5615 OpNodeRnd>, EVEX_V512;
5616 }
5617 let Predicates = [HasDQI, HasVLX] in {
5618 // Explicitly specified broadcast string, since we take only 2 elements
5619 // from v4f32x_info source
5620 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5621 "{1to2}">, EVEX_V128;
5622 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5623 EVEX_V256;
5624 }
5625}
5626
5627// Convert Signed/Unsigned Quardword to Float
5628multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5629 SDNode OpNode, SDNode OpNodeRnd> {
5630 let Predicates = [HasDQI] in {
5631 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5632 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5633 OpNodeRnd>, EVEX_V512;
5634 }
5635 let Predicates = [HasDQI, HasVLX] in {
5636 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5637 // memory forms of these instructions in Asm Parcer. They have the same
5638 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5639 // due to the same reason.
5640 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5641 "{1to2}", "{x}">, EVEX_V128;
5642 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5643 "{1to4}", "{y}">, EVEX_V256;
5644 }
5645}
5646
5647defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005648 EVEX_CD8<32, CD8VH>;
5649
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005650defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5651 X86VSintToFpRnd>,
5652 PS, EVEX_CD8<32, CD8VF>;
5653
5654defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5655 X86VFpToSintRnd>,
5656 XS, EVEX_CD8<32, CD8VF>;
5657
5658defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5659 X86VFpToSintRnd>,
5660 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5661
5662defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5663 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005664 EVEX_CD8<32, CD8VF>;
5665
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005666defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5667 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005668 EVEX_CD8<64, CD8VF>;
5669
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005670defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5671 XS, EVEX_CD8<32, CD8VH>;
5672
5673defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5674 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005675 EVEX_CD8<32, CD8VF>;
5676
Craig Topper19e04b62016-05-19 06:13:58 +00005677defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5678 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005679
Craig Topper19e04b62016-05-19 06:13:58 +00005680defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5681 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005682 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005683
Craig Topper19e04b62016-05-19 06:13:58 +00005684defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5685 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005686 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005687defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5688 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005689 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005690
Craig Topper19e04b62016-05-19 06:13:58 +00005691defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5692 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005693 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005694
Craig Topper19e04b62016-05-19 06:13:58 +00005695defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5696 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005697
Craig Topper19e04b62016-05-19 06:13:58 +00005698defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5699 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005700 PD, EVEX_CD8<64, CD8VF>;
5701
Craig Topper19e04b62016-05-19 06:13:58 +00005702defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5703 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005704
5705defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005706 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005707 PD, EVEX_CD8<64, CD8VF>;
5708
5709defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005710 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005711
5712defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005713 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005714 PD, EVEX_CD8<64, CD8VF>;
5715
5716defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005717 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005718
5719defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005720 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005721
5722defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005723 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005724
5725defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005726 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005727
5728defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005729 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005730
Craig Toppere38c57a2015-11-27 05:44:02 +00005731let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005732def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005733 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005734 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005735
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005736def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5737 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5738 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5739
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005740def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5741 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5742 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5743
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005744def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5745 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5746 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005747
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005748def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5749 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5750 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005751
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005752def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5753 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5754 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005755}
5756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005757let Predicates = [HasAVX512] in {
5758 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5759 (VCVTPD2PSZrm addr:$src)>;
5760 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5761 (VCVTPS2PDZrm addr:$src)>;
5762}
5763
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005764//===----------------------------------------------------------------------===//
5765// Half precision conversion instructions
5766//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005767multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005768 X86MemOperand x86memop, PatFrag ld_frag> {
5769 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5770 "vcvtph2ps", "$src", "$src",
5771 (X86cvtph2ps (_src.VT _src.RC:$src),
5772 (i32 FROUND_CURRENT))>, T8PD;
5773 let hasSideEffects = 0, mayLoad = 1 in {
5774 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005775 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005776 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5777 (i32 FROUND_CURRENT))>, T8PD;
5778 }
5779}
5780
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005781multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005782 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5783 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5784 (X86cvtph2ps (_src.VT _src.RC:$src),
5785 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5786
5787}
5788
5789let Predicates = [HasAVX512] in {
5790 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005791 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005792 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5793 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005794 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005795 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5796 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5797 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5798 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005799}
5800
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005801multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005802 X86MemOperand x86memop> {
5803 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5804 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005805 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005806 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005807 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005808 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5809 let hasSideEffects = 0, mayStore = 1 in {
5810 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5811 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005812 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005813 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5814 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5815 addr:$dst)]>;
5816 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5817 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005818 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005819 []>, EVEX_K;
5820 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005821}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005822multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5823 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5824 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005825 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005826 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005827 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005828 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5829}
5830let Predicates = [HasAVX512] in {
5831 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5832 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5833 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5834 let Predicates = [HasVLX] in {
5835 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5836 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5837 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5838 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5839 }
5840}
Asaf Badouh2489f352015-12-02 08:17:51 +00005841
5842// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5843multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5844 string OpcodeStr> {
5845 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5846 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005847 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005848 (i32 FROUND_NO_EXC)))],
5849 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5850 Sched<[WriteFAdd]>;
5851}
5852
5853let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5854 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5855 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5856 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5857 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5858 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5859 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5860 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5861 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5862}
5863
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005864let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5865 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005866 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005867 EVEX_CD8<32, CD8VT1>;
5868 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005869 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005870 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5871 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005872 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005873 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005874 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005875 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005876 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005877 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5878 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005879 let isCodeGenOnly = 1 in {
5880 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005881 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005882 EVEX_CD8<32, CD8VT1>;
5883 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005884 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005885 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005886
Craig Topper9dd48c82014-01-02 17:28:14 +00005887 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005888 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005889 EVEX_CD8<32, CD8VT1>;
5890 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005891 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005892 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5893 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005894}
Michael Liao5bf95782014-12-04 05:20:33 +00005895
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005896/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005897multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5898 X86VectorVTInfo _> {
5899 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5900 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5901 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5902 "$src2, $src1", "$src1, $src2",
5903 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005904 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005905 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005906 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005907 "$src2, $src1", "$src1, $src2",
5908 (OpNode (_.VT _.RC:$src1),
5909 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005910 }
5911}
5912}
5913
Asaf Badouheaf2da12015-09-21 10:23:53 +00005914defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5915 EVEX_CD8<32, CD8VT1>, T8PD;
5916defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5917 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5918defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5919 EVEX_CD8<32, CD8VT1>, T8PD;
5920defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5921 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005922
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005923/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5924multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005925 X86VectorVTInfo _> {
5926 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5927 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5928 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5929 let mayLoad = 1 in {
5930 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5931 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5932 (OpNode (_.FloatVT
5933 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5934 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5935 (ins _.ScalarMemOp:$src), OpcodeStr,
5936 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5937 (OpNode (_.FloatVT
5938 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5939 EVEX, T8PD, EVEX_B;
5940 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005941}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005942
5943multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5944 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5945 EVEX_V512, EVEX_CD8<32, CD8VF>;
5946 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5947 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5948
5949 // Define only if AVX512VL feature is present.
5950 let Predicates = [HasVLX] in {
5951 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5952 OpNode, v4f32x_info>,
5953 EVEX_V128, EVEX_CD8<32, CD8VF>;
5954 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5955 OpNode, v8f32x_info>,
5956 EVEX_V256, EVEX_CD8<32, CD8VF>;
5957 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5958 OpNode, v2f64x_info>,
5959 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5960 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5961 OpNode, v4f64x_info>,
5962 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5963 }
5964}
5965
5966defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5967defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005968
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005969/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005970multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5971 SDNode OpNode> {
5972
5973 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5974 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5975 "$src2, $src1", "$src1, $src2",
5976 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5977 (i32 FROUND_CURRENT))>;
5978
5979 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5980 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005981 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005982 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005983 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005984
5985 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005986 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005987 "$src2, $src1", "$src1, $src2",
5988 (OpNode (_.VT _.RC:$src1),
5989 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5990 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005991}
5992
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005993multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5994 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5995 EVEX_CD8<32, CD8VT1>;
5996 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5997 EVEX_CD8<64, CD8VT1>, VEX_W;
5998}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005999
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006000let hasSideEffects = 0, Predicates = [HasERI] in {
6001 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6002 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6003}
Igor Breger8352a0d2015-07-28 06:53:28 +00006004
6005defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006006/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006007
6008multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6009 SDNode OpNode> {
6010
6011 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6012 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6013 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6014
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006015 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6016 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6017 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006018 (bitconvert (_.LdFrag addr:$src))),
6019 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006020
6021 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006022 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006023 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006024 (OpNode (_.FloatVT
6025 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6026 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006027}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006028multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6029 SDNode OpNode> {
6030 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6031 (ins _.RC:$src), OpcodeStr,
6032 "{sae}, $src", "$src, {sae}",
6033 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6034}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006035
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006036multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6037 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006038 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6039 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006040 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006041 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6042 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006043}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006044
Asaf Badouh402ebb32015-06-03 13:41:48 +00006045multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6046 SDNode OpNode> {
6047 // Define only if AVX512VL feature is present.
6048 let Predicates = [HasVLX] in {
6049 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6050 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6051 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6052 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6053 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6054 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6055 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6056 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6057 }
6058}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006059let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00006060
Asaf Badouh402ebb32015-06-03 13:41:48 +00006061 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6062 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6063 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6064}
6065defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6066 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6067
6068multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6069 SDNode OpNodeRnd, X86VectorVTInfo _>{
6070 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6071 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6072 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6073 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006074}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006075
Robert Khasanoveb126392014-10-28 18:15:20 +00006076multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6077 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006078 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006079 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6080 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
6081 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006082 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006083 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6084 (OpNode (_.FloatVT
6085 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006086
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006087 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006088 (ins _.ScalarMemOp:$src), OpcodeStr,
6089 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6090 (OpNode (_.FloatVT
6091 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6092 EVEX, EVEX_B;
6093 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006094}
6095
Robert Khasanoveb126392014-10-28 18:15:20 +00006096multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6097 SDNode OpNode> {
6098 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6099 v16f32_info>,
6100 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6101 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6102 v8f64_info>,
6103 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6104 // Define only if AVX512VL feature is present.
6105 let Predicates = [HasVLX] in {
6106 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6107 OpNode, v4f32x_info>,
6108 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6109 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6110 OpNode, v8f32x_info>,
6111 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6112 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6113 OpNode, v2f64x_info>,
6114 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6115 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6116 OpNode, v4f64x_info>,
6117 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6118 }
6119}
6120
Asaf Badouh402ebb32015-06-03 13:41:48 +00006121multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6122 SDNode OpNodeRnd> {
6123 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6124 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6125 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6126 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6127}
6128
Igor Breger4c4cd782015-09-20 09:13:41 +00006129multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6130 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6131
6132 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6133 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6134 "$src2, $src1", "$src1, $src2",
6135 (OpNodeRnd (_.VT _.RC:$src1),
6136 (_.VT _.RC:$src2),
6137 (i32 FROUND_CURRENT))>;
6138 let mayLoad = 1 in
6139 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006140 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00006141 "$src2, $src1", "$src1, $src2",
6142 (OpNodeRnd (_.VT _.RC:$src1),
6143 (_.VT (scalar_to_vector
6144 (_.ScalarLdFrag addr:$src2))),
6145 (i32 FROUND_CURRENT))>;
6146
6147 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6148 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6149 "$rc, $src2, $src1", "$src1, $src2, $rc",
6150 (OpNodeRnd (_.VT _.RC:$src1),
6151 (_.VT _.RC:$src2),
6152 (i32 imm:$rc))>,
6153 EVEX_B, EVEX_RC;
6154
6155 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006156 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006157 (ins _.FRC:$src1, _.FRC:$src2),
6158 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6159
6160 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006161 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006162 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6163 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6164 }
6165
6166 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6167 (!cast<Instruction>(NAME#SUFF#Zr)
6168 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6169
6170 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6171 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006172 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006173}
6174
6175multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6176 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6177 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6178 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6179 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6180}
6181
Asaf Badouh402ebb32015-06-03 13:41:48 +00006182defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6183 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006184
Igor Breger4c4cd782015-09-20 09:13:41 +00006185defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006186
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006187let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006188 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006189 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006190 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006191 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006192 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006193 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006194 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006195 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006196 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006197 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006198}
6199
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006200multiclass
6201avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006202
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006203 let ExeDomain = _.ExeDomain in {
6204 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6205 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6206 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006207 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006208 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6209
6210 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6211 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006212 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6213 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006214 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006215
6216 let mayLoad = 1 in
6217 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006218 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6219 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006220 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006221 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006222 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6223 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6224 }
6225 let Predicates = [HasAVX512] in {
6226 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6227 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6228 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6229 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6230 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6231 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6232 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6233 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6234 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6235 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6236 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6237 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6238 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6239 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6240 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6241
6242 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6243 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6244 addr:$src, (i32 0x1))), _.FRC)>;
6245 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6246 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6247 addr:$src, (i32 0x2))), _.FRC)>;
6248 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6249 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6250 addr:$src, (i32 0x3))), _.FRC)>;
6251 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6252 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6253 addr:$src, (i32 0x4))), _.FRC)>;
6254 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6255 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6256 addr:$src, (i32 0xc))), _.FRC)>;
6257 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006258}
6259
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006260defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6261 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006262
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006263defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6264 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006265
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006266//-------------------------------------------------
6267// Integer truncate and extend operations
6268//-------------------------------------------------
6269
Igor Breger074a64e2015-07-24 17:24:15 +00006270multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6271 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6272 X86MemOperand x86memop> {
6273
6274 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6275 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6276 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6277 EVEX, T8XS;
6278
6279 // for intrinsic patter match
6280 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6281 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6282 undef)),
6283 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6284 SrcInfo.RC:$src1)>;
6285
6286 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6287 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6288 DestInfo.ImmAllZerosV)),
6289 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6290 SrcInfo.RC:$src1)>;
6291
6292 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6293 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6294 DestInfo.RC:$src0)),
6295 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6296 DestInfo.KRCWM:$mask ,
6297 SrcInfo.RC:$src1)>;
6298
Craig Topper99f6b622016-05-01 01:03:56 +00006299 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006300 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6301 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006302 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006303 []>, EVEX;
6304
Igor Breger074a64e2015-07-24 17:24:15 +00006305 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6306 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006307 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006308 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006309 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006310}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006311
Igor Breger074a64e2015-07-24 17:24:15 +00006312multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6313 X86VectorVTInfo DestInfo,
6314 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006315
Igor Breger074a64e2015-07-24 17:24:15 +00006316 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6317 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6318 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006319
Igor Breger074a64e2015-07-24 17:24:15 +00006320 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6321 (SrcInfo.VT SrcInfo.RC:$src)),
6322 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6323 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6324}
6325
6326multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6327 X86VectorVTInfo DestInfo, string sat > {
6328
6329 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6330 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6331 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6332 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6333 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6334 (SrcInfo.VT SrcInfo.RC:$src))>;
6335
6336 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6337 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6338 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6339 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6340 (SrcInfo.VT SrcInfo.RC:$src))>;
6341}
6342
6343multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6344 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6345 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6346 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6347 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6348 Predicate prd = HasAVX512>{
6349
6350 let Predicates = [HasVLX, prd] in {
6351 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6352 DestInfoZ128, x86memopZ128>,
6353 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6354 truncFrag, mtruncFrag>, EVEX_V128;
6355
6356 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6357 DestInfoZ256, x86memopZ256>,
6358 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6359 truncFrag, mtruncFrag>, EVEX_V256;
6360 }
6361 let Predicates = [prd] in
6362 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6363 DestInfoZ, x86memopZ>,
6364 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6365 truncFrag, mtruncFrag>, EVEX_V512;
6366}
6367
6368multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6369 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6370 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6371 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6372 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6373
6374 let Predicates = [HasVLX, prd] in {
6375 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6376 DestInfoZ128, x86memopZ128>,
6377 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6378 sat>, EVEX_V128;
6379
6380 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6381 DestInfoZ256, x86memopZ256>,
6382 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6383 sat>, EVEX_V256;
6384 }
6385 let Predicates = [prd] in
6386 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6387 DestInfoZ, x86memopZ>,
6388 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6389 sat>, EVEX_V512;
6390}
6391
6392multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6393 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6394 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6395 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6396}
6397multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6398 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6399 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6400 sat>, EVEX_CD8<8, CD8VO>;
6401}
6402
6403multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6404 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6405 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6406 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6407}
6408multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6409 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6410 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6411 sat>, EVEX_CD8<16, CD8VQ>;
6412}
6413
6414multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6415 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6416 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6417 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6418}
6419multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6420 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6421 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6422 sat>, EVEX_CD8<32, CD8VH>;
6423}
6424
6425multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6426 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6427 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6428 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6429}
6430multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6431 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6432 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6433 sat>, EVEX_CD8<8, CD8VQ>;
6434}
6435
6436multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6437 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6438 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6439 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6440}
6441multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6442 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6443 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6444 sat>, EVEX_CD8<16, CD8VH>;
6445}
6446
6447multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6448 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6449 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6450 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6451}
6452multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6453 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6454 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6455 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6456}
6457
6458defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6459defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6460defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6461
6462defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6463defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6464defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6465
6466defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6467defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6468defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6469
6470defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6471defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6472defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6473
6474defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6475defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6476defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6477
6478defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6479defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6480defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006481
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006482let Predicates = [HasAVX512, NoVLX] in {
6483def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6484 (v8i16 (EXTRACT_SUBREG
6485 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6486 VR256X:$src, sub_ymm)))), sub_xmm))>;
6487def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6488 (v4i32 (EXTRACT_SUBREG
6489 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6490 VR256X:$src, sub_ymm)))), sub_xmm))>;
6491}
6492
6493let Predicates = [HasBWI, NoVLX] in {
6494def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6495 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6496 VR256X:$src, sub_ymm))), sub_xmm))>;
6497}
6498
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006499multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006500 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6501 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode,
6502 bit IsCodeGenOnly>{
6503 let isCodeGenOnly = IsCodeGenOnly in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006504 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6505 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6506 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6507 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006508
6509 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006510 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6511 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6512 (DestInfo.VT (LdFrag addr:$src))>,
6513 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006514 }
Igor Breger2ba64ab2016-05-22 10:21:04 +00006515 }//isCodeGenOnly
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006516}
6517
Igor Bregerc7ba5692016-02-24 08:15:20 +00006518// support full register inputs (like SSE paterns)
Igor Breger2ba64ab2016-05-22 10:21:04 +00006519multiclass avx512_extend_lowering<SDPatternOperator OpNode, X86VectorVTInfo To,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006520 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6521 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6522 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6523 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6524}
6525
Igor Breger2ba64ab2016-05-22 10:21:04 +00006526multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
6527 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006528 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6529 let Predicates = [HasVLX, HasBWI] in {
6530 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006531 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006532 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006533
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006534 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006535 v16i8x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006536 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006537 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6538 }
6539 let Predicates = [HasBWI] in {
6540 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006541 v32i8x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006542 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6543 }
6544}
6545
Igor Breger2ba64ab2016-05-22 10:21:04 +00006546multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
6547 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006548 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6549 let Predicates = [HasVLX, HasAVX512] in {
6550 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006551 v16i8x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006552 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6553
6554 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006555 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006556 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006557 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6558 }
6559 let Predicates = [HasAVX512] in {
6560 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006561 v16i8x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006562 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6563 }
6564}
6565
Igor Breger2ba64ab2016-05-22 10:21:04 +00006566multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
6567 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006568 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6569 let Predicates = [HasVLX, HasAVX512] in {
6570 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006571 v16i8x_info, i16mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006572 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6573
6574 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006575 v16i8x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006576 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006577 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6578 }
6579 let Predicates = [HasAVX512] in {
6580 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006581 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006582 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6583 }
6584}
6585
Igor Breger2ba64ab2016-05-22 10:21:04 +00006586multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
6587 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006588 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6589 let Predicates = [HasVLX, HasAVX512] in {
6590 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006591 v8i16x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006592 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6593
6594 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006595 v8i16x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006596 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006597 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6598 }
6599 let Predicates = [HasAVX512] in {
6600 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006601 v16i16x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006602 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6603 }
6604}
6605
Igor Breger2ba64ab2016-05-22 10:21:04 +00006606multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
6607 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006608 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6609 let Predicates = [HasVLX, HasAVX512] in {
6610 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006611 v8i16x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006612 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6613
6614 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006615 v8i16x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006616 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006617 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6618 }
6619 let Predicates = [HasAVX512] in {
6620 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006621 v8i16x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006622 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6623 }
6624}
6625
Igor Breger2ba64ab2016-05-22 10:21:04 +00006626multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
6627 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006628 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6629
6630 let Predicates = [HasVLX, HasAVX512] in {
6631 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006632 v4i32x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006633 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6634
6635 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006636 v4i32x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006637 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006638 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6639 }
6640 let Predicates = [HasAVX512] in {
6641 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006642 v8i32x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006643 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6644 }
6645}
6646
Igor Breger2ba64ab2016-05-22 10:21:04 +00006647defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, 0, "z">;
6648defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, 0, "z">;
6649defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, 0, "z">;
6650defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, 0, "z">;
6651defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, 0, "z">;
6652defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, 0, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006653
Igor Breger2ba64ab2016-05-22 10:21:04 +00006654defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, 0, "s">;
6655defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, 0, "s">;
6656defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, 0, "s">;
6657defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, 0, "s">;
6658defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, 0, "s">;
6659defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, 0, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006660
Igor Breger2ba64ab2016-05-22 10:21:04 +00006661// EXTLOAD patterns, implemented using vpmovz
6662defm VPMOVAXBW : avx512_extend_BW<0x30, "vpmovzxbw", null_frag, 1, "">;
6663defm VPMOVAXBD : avx512_extend_BD<0x31, "vpmovzxbd", null_frag, 1, "">;
6664defm VPMOVAXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", null_frag, 1, "">;
6665defm VPMOVAXWD : avx512_extend_WD<0x33, "vpmovzxwd", null_frag, 1, "">;
6666defm VPMOVAXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", null_frag, 1, "">;
6667defm VPMOVAXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", null_frag, 1, "">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006668
6669//===----------------------------------------------------------------------===//
6670// GATHER - SCATTER Operations
6671
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006672multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6673 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006674 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6675 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006676 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6677 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006678 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006679 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006680 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6681 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6682 vectoraddr:$src2))]>, EVEX, EVEX_K,
6683 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006684}
Cameron McInally45325962014-03-26 13:50:50 +00006685
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006686multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6687 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6688 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006689 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006690 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006691 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006692let Predicates = [HasVLX] in {
6693 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006694 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006695 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006696 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006697 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006698 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006699 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006700 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006701}
Cameron McInally45325962014-03-26 13:50:50 +00006702}
6703
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006704multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6705 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006706 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006707 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006708 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006709 mgatherv8i64>, EVEX_V512;
6710let Predicates = [HasVLX] in {
6711 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006712 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006713 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006714 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006715 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006716 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006717 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6718 vx64xmem, mgatherv2i64>, EVEX_V128;
6719}
Cameron McInally45325962014-03-26 13:50:50 +00006720}
Michael Liao5bf95782014-12-04 05:20:33 +00006721
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006722
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006723defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6724 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6725
6726defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6727 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006728
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006729multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6730 X86MemOperand memop, PatFrag ScatterNode> {
6731
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006732let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006733
6734 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6735 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006736 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006737 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6738 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6739 _.KRCWM:$mask, vectoraddr:$dst))]>,
6740 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006741}
6742
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006743multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6744 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6745 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006746 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006747 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006748 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006749let Predicates = [HasVLX] in {
6750 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006751 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006752 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006753 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006754 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006755 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006756 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006757 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006758}
Cameron McInally45325962014-03-26 13:50:50 +00006759}
6760
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006761multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6762 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006763 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006764 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006765 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006766 mscatterv8i64>, EVEX_V512;
6767let Predicates = [HasVLX] in {
6768 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006769 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006770 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006771 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006772 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006773 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006774 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6775 vx64xmem, mscatterv2i64>, EVEX_V128;
6776}
Cameron McInally45325962014-03-26 13:50:50 +00006777}
6778
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006779defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6780 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006781
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006782defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6783 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006784
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006785// prefetch
6786multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6787 RegisterClass KRC, X86MemOperand memop> {
6788 let Predicates = [HasPFI], hasSideEffects = 1 in
6789 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006790 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006791 []>, EVEX, EVEX_K;
6792}
6793
6794defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006795 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006796
6797defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006798 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006799
6800defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006801 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006802
6803defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006804 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006805
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006806defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006807 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006808
6809defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006810 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006811
6812defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006813 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006814
6815defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006816 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006817
6818defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006819 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006820
6821defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006822 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006823
6824defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006825 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006826
6827defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006828 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006829
6830defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006831 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006832
6833defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006834 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006835
6836defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006837 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006838
6839defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006840 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006841
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006842// Helper fragments to match sext vXi1 to vXiY.
6843def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6844def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6845
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006846multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006847def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006848 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006849 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6850}
Michael Liao5bf95782014-12-04 05:20:33 +00006851
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006852multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6853 string OpcodeStr, Predicate prd> {
6854let Predicates = [prd] in
6855 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6856
6857 let Predicates = [prd, HasVLX] in {
6858 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6859 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6860 }
6861}
6862
6863multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6864 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6865 HasBWI>;
6866 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6867 HasBWI>, VEX_W;
6868 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6869 HasDQI>;
6870 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6871 HasDQI>, VEX_W;
6872}
Michael Liao5bf95782014-12-04 05:20:33 +00006873
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006874defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006875
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006876multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006877 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6878 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6879 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6880}
6881
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006882// Use 512bit version to implement 128/256 bit in case NoVLX.
6883multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006884 X86VectorVTInfo _> {
6885
6886 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6887 (_.KVT (COPY_TO_REGCLASS
6888 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006889 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006890 _.RC:$src, _.SubRegIdx)),
6891 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006892}
6893
6894multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006895 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6896 let Predicates = [prd] in
6897 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6898 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006899
6900 let Predicates = [prd, HasVLX] in {
6901 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006902 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006903 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006904 EVEX_V128;
6905 }
6906 let Predicates = [prd, NoVLX] in {
6907 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6908 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006909 }
6910}
6911
6912defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6913 avx512vl_i8_info, HasBWI>;
6914defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6915 avx512vl_i16_info, HasBWI>, VEX_W;
6916defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6917 avx512vl_i32_info, HasDQI>;
6918defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6919 avx512vl_i64_info, HasDQI>, VEX_W;
6920
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006921//===----------------------------------------------------------------------===//
6922// AVX-512 - COMPRESS and EXPAND
6923//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006924
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006925multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6926 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006927 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006928 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006929 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006930
6931 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006932 def mr : AVX5128I<opc, MRMDestMem, (outs),
6933 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006934 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006935 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6936
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006937 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6938 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006939 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006940 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006941 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006942 addr:$dst)]>,
6943 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6944 }
6945}
6946
6947multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6948 AVX512VLVectorVTInfo VTInfo> {
6949 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6950
6951 let Predicates = [HasVLX] in {
6952 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6953 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6954 }
6955}
6956
6957defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6958 EVEX;
6959defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6960 EVEX, VEX_W;
6961defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6962 EVEX;
6963defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6964 EVEX, VEX_W;
6965
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006966// expand
6967multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6968 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006969 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006970 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006971 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006972
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006973 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006974 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6975 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6976 (_.VT (X86expand (_.VT (bitconvert
6977 (_.LdFrag addr:$src1)))))>,
6978 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006979}
6980
6981multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6982 AVX512VLVectorVTInfo VTInfo> {
6983 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6984
6985 let Predicates = [HasVLX] in {
6986 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6987 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6988 }
6989}
6990
6991defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6992 EVEX;
6993defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6994 EVEX, VEX_W;
6995defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6996 EVEX;
6997defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6998 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006999
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007000//handle instruction reg_vec1 = op(reg_vec,imm)
7001// op(mem_vec,imm)
7002// op(broadcast(eltVt),imm)
7003//all instruction created with FROUND_CURRENT
7004multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7005 X86VectorVTInfo _>{
7006 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7007 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007008 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007009 (OpNode (_.VT _.RC:$src1),
7010 (i32 imm:$src2),
7011 (i32 FROUND_CURRENT))>;
7012 let mayLoad = 1 in {
7013 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7014 (ins _.MemOp:$src1, i32u8imm:$src2),
7015 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7016 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7017 (i32 imm:$src2),
7018 (i32 FROUND_CURRENT))>;
7019 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7020 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7021 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7022 "${src1}"##_.BroadcastStr##", $src2",
7023 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7024 (i32 imm:$src2),
7025 (i32 FROUND_CURRENT))>, EVEX_B;
7026 }
7027}
7028
7029//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7030multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7031 SDNode OpNode, X86VectorVTInfo _>{
7032 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7033 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007034 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007035 "$src1, {sae}, $src2",
7036 (OpNode (_.VT _.RC:$src1),
7037 (i32 imm:$src2),
7038 (i32 FROUND_NO_EXC))>, EVEX_B;
7039}
7040
7041multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7042 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7043 let Predicates = [prd] in {
7044 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7045 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7046 EVEX_V512;
7047 }
7048 let Predicates = [prd, HasVLX] in {
7049 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7050 EVEX_V128;
7051 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7052 EVEX_V256;
7053 }
7054}
7055
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007056//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7057// op(reg_vec2,mem_vec,imm)
7058// op(reg_vec2,broadcast(eltVt),imm)
7059//all instruction created with FROUND_CURRENT
7060multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7061 X86VectorVTInfo _>{
7062 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007063 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007064 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7065 (OpNode (_.VT _.RC:$src1),
7066 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007067 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007068 (i32 FROUND_CURRENT))>;
7069 let mayLoad = 1 in {
7070 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007071 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007072 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7073 (OpNode (_.VT _.RC:$src1),
7074 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007075 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007076 (i32 FROUND_CURRENT))>;
7077 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007078 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007079 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7080 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7081 (OpNode (_.VT _.RC:$src1),
7082 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007083 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007084 (i32 FROUND_CURRENT))>, EVEX_B;
7085 }
7086}
7087
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007088//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7089// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007090multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7091 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
7092
7093 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7094 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7095 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7096 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7097 (SrcInfo.VT SrcInfo.RC:$src2),
7098 (i8 imm:$src3)))>;
7099 let mayLoad = 1 in
7100 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7101 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7102 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7103 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7104 (SrcInfo.VT (bitconvert
7105 (SrcInfo.LdFrag addr:$src2))),
7106 (i8 imm:$src3)))>;
7107}
7108
7109//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7110// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007111// op(reg_vec2,broadcast(eltVt),imm)
7112multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007113 X86VectorVTInfo _>:
7114 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7115
7116 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007117 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7118 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7119 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7120 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7121 (OpNode (_.VT _.RC:$src1),
7122 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7123 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007124}
7125
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007126//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7127// op(reg_vec2,mem_scalar,imm)
7128//all instruction created with FROUND_CURRENT
7129multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7130 X86VectorVTInfo _> {
7131
7132 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007133 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007134 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7135 (OpNode (_.VT _.RC:$src1),
7136 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007137 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007138 (i32 FROUND_CURRENT))>;
7139 let mayLoad = 1 in {
7140 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007141 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007142 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7143 (OpNode (_.VT _.RC:$src1),
7144 (_.VT (scalar_to_vector
7145 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007146 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007147 (i32 FROUND_CURRENT))>;
7148
7149 let isAsmParserOnly = 1 in {
7150 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7151 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7152 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7153 []>;
7154 }
7155 }
7156}
7157
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007158//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7159multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7160 SDNode OpNode, X86VectorVTInfo _>{
7161 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007162 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007163 OpcodeStr, "$src3, {sae}, $src2, $src1",
7164 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007165 (OpNode (_.VT _.RC:$src1),
7166 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007167 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007168 (i32 FROUND_NO_EXC))>, EVEX_B;
7169}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007170//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7171multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7172 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007173 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7174 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007175 OpcodeStr, "$src3, {sae}, $src2, $src1",
7176 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007177 (OpNode (_.VT _.RC:$src1),
7178 (_.VT _.RC:$src2),
7179 (i32 imm:$src3),
7180 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007181}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007182
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007183multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7184 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007185 let Predicates = [prd] in {
7186 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007187 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007188 EVEX_V512;
7189
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007190 }
7191 let Predicates = [prd, HasVLX] in {
7192 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007193 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007194 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007195 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007196 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007197}
7198
Igor Breger2ae0fe32015-08-31 11:14:02 +00007199multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7200 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7201 let Predicates = [HasBWI] in {
7202 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7203 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7204 }
7205 let Predicates = [HasBWI, HasVLX] in {
7206 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7207 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7208 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7209 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7210 }
7211}
7212
Igor Breger00d9f842015-06-08 14:03:17 +00007213multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7214 bits<8> opc, SDNode OpNode>{
7215 let Predicates = [HasAVX512] in {
7216 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7217 }
7218 let Predicates = [HasAVX512, HasVLX] in {
7219 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7220 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7221 }
7222}
7223
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007224multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7225 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7226 let Predicates = [prd] in {
7227 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7228 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007229 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007230}
7231
Igor Breger1e58e8a2015-09-02 11:18:55 +00007232multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7233 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7234 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7235 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7236 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7237 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007238}
7239
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007240
Igor Breger1e58e8a2015-09-02 11:18:55 +00007241defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7242 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7243defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7244 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7245defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7246 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7247
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007248
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007249defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7250 0x50, X86VRange, HasDQI>,
7251 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7252defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7253 0x50, X86VRange, HasDQI>,
7254 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7255
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007256defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7257 0x51, X86VRange, HasDQI>,
7258 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7259defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7260 0x51, X86VRange, HasDQI>,
7261 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7262
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007263defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7264 0x57, X86Reduces, HasDQI>,
7265 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7266defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7267 0x57, X86Reduces, HasDQI>,
7268 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007269
Igor Breger1e58e8a2015-09-02 11:18:55 +00007270defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7271 0x27, X86GetMants, HasAVX512>,
7272 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7273defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7274 0x27, X86GetMants, HasAVX512>,
7275 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7276
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007277multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7278 bits<8> opc, SDNode OpNode = X86Shuf128>{
7279 let Predicates = [HasAVX512] in {
7280 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7281
7282 }
7283 let Predicates = [HasAVX512, HasVLX] in {
7284 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7285 }
7286}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007287let Predicates = [HasAVX512] in {
7288def : Pat<(v16f32 (ffloor VR512:$src)),
7289 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7290def : Pat<(v16f32 (fnearbyint VR512:$src)),
7291 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7292def : Pat<(v16f32 (fceil VR512:$src)),
7293 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7294def : Pat<(v16f32 (frint VR512:$src)),
7295 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7296def : Pat<(v16f32 (ftrunc VR512:$src)),
7297 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7298
7299def : Pat<(v8f64 (ffloor VR512:$src)),
7300 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7301def : Pat<(v8f64 (fnearbyint VR512:$src)),
7302 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7303def : Pat<(v8f64 (fceil VR512:$src)),
7304 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7305def : Pat<(v8f64 (frint VR512:$src)),
7306 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7307def : Pat<(v8f64 (ftrunc VR512:$src)),
7308 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7309}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007310
7311defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7312 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7313defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7314 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7315defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7316 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7317defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7318 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007319
Craig Topperc48fa892015-12-27 19:45:21 +00007320multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007321 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7322 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007323}
7324
Craig Topperc48fa892015-12-27 19:45:21 +00007325defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007326 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007327defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007328 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007329
Igor Breger2ae0fe32015-08-31 11:14:02 +00007330multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7331 let Predicates = p in
7332 def NAME#_.VTName#rri:
7333 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7334 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7335 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7336}
7337
7338multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7339 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7340 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7341 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7342
7343defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7344 avx512vl_i8_info, avx512vl_i8_info>,
7345 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7346 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7347 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7348 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7349 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7350 EVEX_CD8<8, CD8VF>;
7351
Igor Bregerf3ded812015-08-31 13:09:30 +00007352defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7353 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7354
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007355multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7356 X86VectorVTInfo _> {
7357 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007358 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007359 "$src1", "$src1",
7360 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7361
7362 let mayLoad = 1 in
7363 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007364 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007365 "$src1", "$src1",
7366 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7367 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7368}
7369
7370multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7371 X86VectorVTInfo _> :
7372 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7373 let mayLoad = 1 in
7374 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007375 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007376 "${src1}"##_.BroadcastStr,
7377 "${src1}"##_.BroadcastStr,
7378 (_.VT (OpNode (X86VBroadcast
7379 (_.ScalarLdFrag addr:$src1))))>,
7380 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7381}
7382
7383multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7384 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7385 let Predicates = [prd] in
7386 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7387
7388 let Predicates = [prd, HasVLX] in {
7389 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7390 EVEX_V256;
7391 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7392 EVEX_V128;
7393 }
7394}
7395
7396multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7397 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7398 let Predicates = [prd] in
7399 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7400 EVEX_V512;
7401
7402 let Predicates = [prd, HasVLX] in {
7403 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7404 EVEX_V256;
7405 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7406 EVEX_V128;
7407 }
7408}
7409
7410multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7411 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007412 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007413 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007414 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7415 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007416}
7417
7418multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7419 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007420 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7421 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007422}
7423
7424multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7425 bits<8> opc_d, bits<8> opc_q,
7426 string OpcodeStr, SDNode OpNode> {
7427 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7428 HasAVX512>,
7429 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7430 HasBWI>;
7431}
7432
7433defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7434
7435def : Pat<(xor
7436 (bc_v16i32 (v16i1sextv16i32)),
7437 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7438 (VPABSDZrr VR512:$src)>;
7439def : Pat<(xor
7440 (bc_v8i64 (v8i1sextv8i64)),
7441 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7442 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007443
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007444multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7445
7446 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007447}
7448
7449defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7450defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7451
Igor Breger24cab0f2015-11-16 07:22:00 +00007452//===---------------------------------------------------------------------===//
7453// Replicate Single FP - MOVSHDUP and MOVSLDUP
7454//===---------------------------------------------------------------------===//
7455multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7456 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7457 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007458}
7459
7460defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7461defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007462
7463//===----------------------------------------------------------------------===//
7464// AVX-512 - MOVDDUP
7465//===----------------------------------------------------------------------===//
7466
7467multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7468 X86VectorVTInfo _> {
7469 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7470 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7471 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7472 let mayLoad = 1 in
7473 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7474 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7475 (_.VT (OpNode (_.VT (scalar_to_vector
7476 (_.ScalarLdFrag addr:$src)))))>,
7477 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7478}
7479
7480multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7481 AVX512VLVectorVTInfo VTInfo> {
7482
7483 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7484
7485 let Predicates = [HasAVX512, HasVLX] in {
7486 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7487 EVEX_V256;
7488 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7489 EVEX_V128;
7490 }
7491}
7492
7493multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7494 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7495 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007496}
7497
7498defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7499
7500def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7501 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7502def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7503 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7504
Igor Bregerf2460112015-07-26 14:41:44 +00007505//===----------------------------------------------------------------------===//
7506// AVX-512 - Unpack Instructions
7507//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007508defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7509defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007510
7511defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7512 SSE_INTALU_ITINS_P, HasBWI>;
7513defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7514 SSE_INTALU_ITINS_P, HasBWI>;
7515defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7516 SSE_INTALU_ITINS_P, HasBWI>;
7517defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7518 SSE_INTALU_ITINS_P, HasBWI>;
7519
7520defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7521 SSE_INTALU_ITINS_P, HasAVX512>;
7522defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7523 SSE_INTALU_ITINS_P, HasAVX512>;
7524defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7525 SSE_INTALU_ITINS_P, HasAVX512>;
7526defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7527 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007528
7529//===----------------------------------------------------------------------===//
7530// AVX-512 - Extract & Insert Integer Instructions
7531//===----------------------------------------------------------------------===//
7532
7533multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7534 X86VectorVTInfo _> {
7535 let mayStore = 1 in
7536 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7537 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7538 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7539 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7540 imm:$src2)))),
7541 addr:$dst)]>,
7542 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7543}
7544
7545multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7546 let Predicates = [HasBWI] in {
7547 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7548 (ins _.RC:$src1, u8imm:$src2),
7549 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7550 [(set GR32orGR64:$dst,
7551 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7552 EVEX, TAPD;
7553
7554 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7555 }
7556}
7557
7558multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7559 let Predicates = [HasBWI] in {
7560 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7561 (ins _.RC:$src1, u8imm:$src2),
7562 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7563 [(set GR32orGR64:$dst,
7564 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7565 EVEX, PD;
7566
Craig Topper99f6b622016-05-01 01:03:56 +00007567 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007568 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7569 (ins _.RC:$src1, u8imm:$src2),
7570 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7571 EVEX, TAPD;
7572
Igor Bregerdefab3c2015-10-08 12:55:01 +00007573 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7574 }
7575}
7576
7577multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7578 RegisterClass GRC> {
7579 let Predicates = [HasDQI] in {
7580 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7581 (ins _.RC:$src1, u8imm:$src2),
7582 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7583 [(set GRC:$dst,
7584 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7585 EVEX, TAPD;
7586
7587 let mayStore = 1 in
7588 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7589 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7590 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7591 [(store (extractelt (_.VT _.RC:$src1),
7592 imm:$src2),addr:$dst)]>,
7593 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7594 }
7595}
7596
7597defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7598defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7599defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7600defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7601
7602multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7603 X86VectorVTInfo _, PatFrag LdFrag> {
7604 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7605 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7606 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7607 [(set _.RC:$dst,
7608 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7609 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7610}
7611
7612multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7613 X86VectorVTInfo _, PatFrag LdFrag> {
7614 let Predicates = [HasBWI] in {
7615 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7616 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7617 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7618 [(set _.RC:$dst,
7619 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7620
7621 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7622 }
7623}
7624
7625multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7626 X86VectorVTInfo _, RegisterClass GRC> {
7627 let Predicates = [HasDQI] in {
7628 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7629 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7630 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7631 [(set _.RC:$dst,
7632 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7633 EVEX_4V, TAPD;
7634
7635 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7636 _.ScalarLdFrag>, TAPD;
7637 }
7638}
7639
7640defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7641 extloadi8>, TAPD;
7642defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7643 extloadi16>, PD;
7644defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7645defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007646//===----------------------------------------------------------------------===//
7647// VSHUFPS - VSHUFPD Operations
7648//===----------------------------------------------------------------------===//
7649multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7650 AVX512VLVectorVTInfo VTInfo_FP>{
7651 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7652 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7653 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007654}
7655
7656defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7657defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007658//===----------------------------------------------------------------------===//
7659// AVX-512 - Byte shift Left/Right
7660//===----------------------------------------------------------------------===//
7661
7662multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7663 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7664 def rr : AVX512<opc, MRMr,
7665 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7666 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7667 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7668 let mayLoad = 1 in
7669 def rm : AVX512<opc, MRMm,
7670 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7671 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007672 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007673 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7674}
7675
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007676multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007677 Format MRMm, string OpcodeStr, Predicate prd>{
7678 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007679 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007680 OpcodeStr, v8i64_info>, EVEX_V512;
7681 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007682 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007683 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007684 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007685 OpcodeStr, v2i64x_info>, EVEX_V128;
7686 }
7687}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007688defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007689 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007690defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007691 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7692
7693
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007694multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007695 string OpcodeStr, X86VectorVTInfo _dst,
7696 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007697 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007698 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007699 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007700 [(set _dst.RC:$dst,(_dst.VT
7701 (OpNode (_src.VT _src.RC:$src1),
7702 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007703 let mayLoad = 1 in
7704 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007705 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007706 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007707 [(set _dst.RC:$dst,(_dst.VT
7708 (OpNode (_src.VT _src.RC:$src1),
7709 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007710 (_src.LdFrag addr:$src2))))))]>;
7711}
7712
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007713multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007714 string OpcodeStr, Predicate prd> {
7715 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007716 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7717 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007718 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007719 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7720 v32i8x_info>, EVEX_V256;
7721 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7722 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007723 }
7724}
7725
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007726defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007727 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007728
7729multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7730 X86VectorVTInfo _>{
7731 let Constraints = "$src1 = $dst" in {
7732 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7733 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007734 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007735 (OpNode (_.VT _.RC:$src1),
7736 (_.VT _.RC:$src2),
7737 (_.VT _.RC:$src3),
7738 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7739 let mayLoad = 1 in {
7740 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7741 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007742 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007743 (OpNode (_.VT _.RC:$src1),
7744 (_.VT _.RC:$src2),
7745 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7746 (i8 imm:$src4))>,
7747 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7748 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7749 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7750 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7751 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7752 (OpNode (_.VT _.RC:$src1),
7753 (_.VT _.RC:$src2),
7754 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7755 (i8 imm:$src4))>, EVEX_B,
7756 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7757 }
7758 }// Constraints = "$src1 = $dst"
7759}
7760
7761multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7762 let Predicates = [HasAVX512] in
7763 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7764 let Predicates = [HasAVX512, HasVLX] in {
7765 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7766 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7767 }
7768}
7769
7770defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7771defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7772
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007773//===----------------------------------------------------------------------===//
7774// AVX-512 - FixupImm
7775//===----------------------------------------------------------------------===//
7776
7777multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7778 X86VectorVTInfo _>{
7779 let Constraints = "$src1 = $dst" in {
7780 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7781 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7782 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7783 (OpNode (_.VT _.RC:$src1),
7784 (_.VT _.RC:$src2),
7785 (_.IntVT _.RC:$src3),
7786 (i32 imm:$src4),
7787 (i32 FROUND_CURRENT))>;
7788 let mayLoad = 1 in {
7789 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7790 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007791 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007792 (OpNode (_.VT _.RC:$src1),
7793 (_.VT _.RC:$src2),
7794 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7795 (i32 imm:$src4),
7796 (i32 FROUND_CURRENT))>;
7797 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7798 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7799 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7800 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7801 (OpNode (_.VT _.RC:$src1),
7802 (_.VT _.RC:$src2),
7803 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7804 (i32 imm:$src4),
7805 (i32 FROUND_CURRENT))>, EVEX_B;
7806 }
7807 } // Constraints = "$src1 = $dst"
7808}
7809
7810multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7811 SDNode OpNode, X86VectorVTInfo _>{
7812let Constraints = "$src1 = $dst" in {
7813 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7814 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007815 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007816 "$src2, $src3, {sae}, $src4",
7817 (OpNode (_.VT _.RC:$src1),
7818 (_.VT _.RC:$src2),
7819 (_.IntVT _.RC:$src3),
7820 (i32 imm:$src4),
7821 (i32 FROUND_NO_EXC))>, EVEX_B;
7822 }
7823}
7824
7825multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7826 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7827 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7828 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7829 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7830 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7831 (OpNode (_.VT _.RC:$src1),
7832 (_.VT _.RC:$src2),
7833 (_src3VT.VT _src3VT.RC:$src3),
7834 (i32 imm:$src4),
7835 (i32 FROUND_CURRENT))>;
7836
7837 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7838 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7839 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7840 "$src2, $src3, {sae}, $src4",
7841 (OpNode (_.VT _.RC:$src1),
7842 (_.VT _.RC:$src2),
7843 (_src3VT.VT _src3VT.RC:$src3),
7844 (i32 imm:$src4),
7845 (i32 FROUND_NO_EXC))>, EVEX_B;
7846 let mayLoad = 1 in
7847 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7848 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7849 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7850 (OpNode (_.VT _.RC:$src1),
7851 (_.VT _.RC:$src2),
7852 (_src3VT.VT (scalar_to_vector
7853 (_src3VT.ScalarLdFrag addr:$src3))),
7854 (i32 imm:$src4),
7855 (i32 FROUND_CURRENT))>;
7856 }
7857}
7858
7859multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7860 let Predicates = [HasAVX512] in
7861 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7862 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7863 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7864 let Predicates = [HasAVX512, HasVLX] in {
7865 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7866 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7867 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7868 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7869 }
7870}
7871
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007872defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7873 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007874 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007875defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7876 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007877 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007878defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007879 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007880defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007881 EVEX_CD8<64, CD8VF>, VEX_W;