blob: 3623174b919af39ba7be59ad10646c6405f0a4de [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
76 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000077 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000079 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
80 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000081
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000083 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000084 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085 }
86
Owen Andersone50ed302009-08-10 22:56:29 +000087 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000088 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000090 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000091 if (ElemTy != MVT::i32) {
92 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
94 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
95 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
96 }
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
98 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000099 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000100 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000101 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
105 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000107 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
108 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000109 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
110 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
111 setTruncStoreAction(VT.getSimpleVT(),
112 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000114 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000115
116 // Promote all bit-wise operations.
117 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000119 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000125 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000126 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 }
Bob Wilson16330762009-09-16 00:17:28 +0000128
129 // Neon does not support vector divide/remainder operations.
130 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136}
137
Owen Andersone50ed302009-08-10 22:56:29 +0000138void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000139 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Chris Lattnerf0144122009-07-28 03:13:23 +0000148static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
149 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000150 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000151
Chris Lattner80ec2792009-08-02 00:34:36 +0000152 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Evan Chenga8e29892007-01-19 07:51:42 +0000155ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000157 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000158 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000159 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Uses VFP for Thumb libfuncs if available.
163 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
164 // Single-precision floating-point arithmetic.
165 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
166 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
167 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
168 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Double-precision floating-point arithmetic.
171 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
172 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
173 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
174 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Single-precision comparisons.
177 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
178 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
179 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
180 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
181 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
182 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
183 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
184 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 // Double-precision comparisons.
196 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
197 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
198 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
199 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
200 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
201 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
202 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
203 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Floating-point to integer conversions.
215 // i64 conversions are done via library routines even when generating VFP
216 // instructions, so use the same ones.
217 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
219 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
220 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chengb1df8f22007-04-27 08:15:43 +0000222 // Conversions between floating types.
223 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
224 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
225
226 // Integer to floating-point conversions.
227 // i64 conversions are done via library routines even when generating VFP
228 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000229 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
230 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
233 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
234 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
235 }
Evan Chenga8e29892007-01-19 07:51:42 +0000236 }
237
Bob Wilson2f954612009-05-22 17:38:41 +0000238 // These libcalls are not available in 32-bit.
239 setLibcallName(RTLIB::SHL_I128, 0);
240 setLibcallName(RTLIB::SRL_I128, 0);
241 setLibcallName(RTLIB::SRA_I128, 0);
242
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000243 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000244 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000245 // RTABI chapter 4.1.2, Table 2
246 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
247 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
248 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
249 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
250 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
252 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
253 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
254
255 // Double-precision floating-point comparison helper functions
256 // RTABI chapter 4.1.2, Table 3
257 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
259 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
260 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
261 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
262 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
264 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
266 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
267 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
268 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
269 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
271 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
272 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
273 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
281
282 // Single-precision floating-point arithmetic helper functions
283 // RTABI chapter 4.1.2, Table 4
284 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
285 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
286 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
287 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
288 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
292
293 // Single-precision floating-point comparison helper functions
294 // RTABI chapter 4.1.2, Table 5
295 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
297 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
298 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
299 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
300 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
302 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
304 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
305 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
306 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
307 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
309 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
310 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
311 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
319
320 // Floating-point to integer conversions.
321 // RTABI chapter 4.1.2, Table 6
322 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
324 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
325 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
328 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
329 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
338
339 // Conversions between floating types.
340 // RTABI chapter 4.1.2, Table 7
341 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
342 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
343 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000345
346 // Integer to floating-point conversions.
347 // RTABI chapter 4.1.2, Table 8
348 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
349 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
350 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
351 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
352 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
353 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
354 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
355 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
356 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
364
365 // Long long helper functions
366 // RTABI chapter 4.2, Table 9
367 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
368 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
369 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
370 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
371 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
372 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
373 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
379
380 // Integer division functions
381 // RTABI chapter 4.3.1
382 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
383 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
384 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
385 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
386 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
387 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
388 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000393 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000394 }
395
David Goodwinf1daf7d2009-07-08 23:10:31 +0000396 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000398 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000400 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000402 if (!Subtarget->isFPOnlySP())
403 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000406 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000407
408 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 addDRTypeForNEON(MVT::v2f32);
410 addDRTypeForNEON(MVT::v8i8);
411 addDRTypeForNEON(MVT::v4i16);
412 addDRTypeForNEON(MVT::v2i32);
413 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 addQRTypeForNEON(MVT::v4f32);
416 addQRTypeForNEON(MVT::v2f64);
417 addQRTypeForNEON(MVT::v16i8);
418 addQRTypeForNEON(MVT::v8i16);
419 addQRTypeForNEON(MVT::v4i32);
420 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000421
Bob Wilson74dc72e2009-09-15 23:55:57 +0000422 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
423 // neither Neon nor VFP support any arithmetic operations on it.
424 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
425 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
426 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
427 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
428 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
429 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
430 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
431 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
432 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
434 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
435 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
436 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
437 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
439 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
441 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
442 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
443 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
444 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
445 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
446 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
447 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
448
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000449 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
450
Bob Wilson642b3292009-09-16 00:32:15 +0000451 // Neon does not support some operations on v1i64 and v2i64 types.
452 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000453 // Custom handling for some quad-vector types to detect VMULL.
454 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
455 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
456 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000457 // Custom handling for some vector types to avoid expensive expansions
458 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
459 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
460 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
461 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000462 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
463 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
464
Bob Wilson1c3ef902011-02-07 17:43:21 +0000465 setTargetDAGCombine(ISD::INTRINSIC_VOID);
466 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
468 setTargetDAGCombine(ISD::SHL);
469 setTargetDAGCombine(ISD::SRL);
470 setTargetDAGCombine(ISD::SRA);
471 setTargetDAGCombine(ISD::SIGN_EXTEND);
472 setTargetDAGCombine(ISD::ZERO_EXTEND);
473 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000474 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000475 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000476 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000477 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
478 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000479 }
480
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000481 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000482
483 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000485
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000486 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000490 if (!Subtarget->isThumb1Only()) {
491 for (unsigned im = (unsigned)ISD::PRE_INC;
492 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setIndexedLoadAction(im, MVT::i1, Legal);
494 setIndexedLoadAction(im, MVT::i8, Legal);
495 setIndexedLoadAction(im, MVT::i16, Legal);
496 setIndexedLoadAction(im, MVT::i32, Legal);
497 setIndexedStoreAction(im, MVT::i1, Legal);
498 setIndexedStoreAction(im, MVT::i8, Legal);
499 setIndexedStoreAction(im, MVT::i16, Legal);
500 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000501 }
Evan Chenga8e29892007-01-19 07:51:42 +0000502 }
503
504 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000505 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::i64, Expand);
507 setOperationAction(ISD::MULHU, MVT::i32, Expand);
508 setOperationAction(ISD::MULHS, MVT::i32, Expand);
509 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
510 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000511 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::MUL, MVT::i64, Expand);
513 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000514 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000516 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000517 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000518 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000519 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::SRL, MVT::i64, Custom);
521 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000522
523 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000525 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000527 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000529
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000530 // Only ARMv6 has BSWAP.
531 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000535 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000536 // v7M has a hardware divider
537 setOperationAction(ISD::SDIV, MVT::i32, Expand);
538 setOperationAction(ISD::UDIV, MVT::i32, Expand);
539 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::SREM, MVT::i32, Expand);
541 setOperationAction(ISD::UREM, MVT::i32, Expand);
542 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
543 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
546 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
547 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
548 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000549 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000550
Evan Chengfb3611d2010-05-11 07:26:32 +0000551 setOperationAction(ISD::TRAP, MVT::Other, Legal);
552
Evan Chenga8e29892007-01-19 07:51:42 +0000553 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::VASTART, MVT::Other, Custom);
555 setOperationAction(ISD::VAARG, MVT::Other, Expand);
556 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
557 setOperationAction(ISD::VAEND, MVT::Other, Expand);
558 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
559 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000560 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000561 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
562 setExceptionPointerRegister(ARM::R0);
563 setExceptionSelectorRegister(ARM::R1);
564
Evan Cheng3a1588a2010-04-15 22:20:34 +0000565 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000566 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
567 // the default expansion.
568 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000569 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000570 // membarrier needs custom lowering; the rest are legal and handled
571 // normally.
572 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
573 } else {
574 // Set them all for expansion, which will force libcalls.
575 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
576 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
577 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
578 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000579 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
580 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
581 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000582 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
590 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
592 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
593 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000600 // Since the libcalls include locking, fold in the fences
601 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000602 }
603 // 64-bit versions are always libcalls (for now)
604 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000605 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000606 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
607 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
608 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
609 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
610 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
611 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000612
Evan Cheng416941d2010-11-04 05:19:35 +0000613 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000614
Eli Friedmana2c6f452010-06-26 04:36:50 +0000615 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
616 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
618 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000619 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000621
Nate Begemand1fb5832010-08-03 21:31:55 +0000622 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000623 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
624 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000625 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000626 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
627 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000628
629 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000631 if (Subtarget->isTargetDarwin()) {
632 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
633 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000634 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000635 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SETCC, MVT::i32, Expand);
638 setOperationAction(ISD::SETCC, MVT::f32, Expand);
639 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000640 setOperationAction(ISD::SELECT, MVT::i32, Custom);
641 setOperationAction(ISD::SELECT, MVT::f32, Custom);
642 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
644 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
645 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
648 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
649 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
650 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
651 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000652
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000653 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::FSIN, MVT::f64, Expand);
655 setOperationAction(ISD::FSIN, MVT::f32, Expand);
656 setOperationAction(ISD::FCOS, MVT::f32, Expand);
657 setOperationAction(ISD::FCOS, MVT::f64, Expand);
658 setOperationAction(ISD::FREM, MVT::f64, Expand);
659 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000660 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
662 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000663 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::FPOW, MVT::f64, Expand);
665 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000666
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 // Various VFP goodness
668 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000669 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
670 if (Subtarget->hasVFP2()) {
671 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
672 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
673 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
674 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
675 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000676 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000677 if (!Subtarget->hasFP16()) {
678 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
679 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000680 }
Evan Cheng110cf482008-04-01 01:50:16 +0000681 }
Evan Chenga8e29892007-01-19 07:51:42 +0000682
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000683 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000684 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000685 setTargetDAGCombine(ISD::ADD);
686 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000687 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000688
Owen Anderson080c0922010-11-05 19:27:46 +0000689 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000690 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000691 if (Subtarget->hasNEON())
692 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000693
Evan Chenga8e29892007-01-19 07:51:42 +0000694 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000695
Evan Chengf7d87ee2010-05-21 00:43:17 +0000696 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
697 setSchedulingPreference(Sched::RegPressure);
698 else
699 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000700
Evan Cheng05219282011-01-06 06:52:41 +0000701 //// temporary - rewrite interface to use type
702 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000703
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000704 // On ARM arguments smaller than 4 bytes are extended, so all arguments
705 // are at least 4 bytes aligned.
706 setMinStackArgumentAlignment(4);
707
Evan Chengfff606d2010-09-24 19:07:23 +0000708 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000709}
710
Andrew Trick32cec0a2011-01-19 02:35:27 +0000711// FIXME: It might make sense to define the representative register class as the
712// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
713// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
714// SPR's representative would be DPR_VFP2. This should work well if register
715// pressure tracking were modified such that a register use would increment the
716// pressure of the register class's representative and all of it's super
717// classes' representatives transitively. We have not implemented this because
718// of the difficulty prior to coalescing of modeling operand register classes
719// due to the common occurence of cross class copies and subregister insertions
720// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721std::pair<const TargetRegisterClass*, uint8_t>
722ARMTargetLowering::findRepresentativeClass(EVT VT) const{
723 const TargetRegisterClass *RRC = 0;
724 uint8_t Cost = 1;
725 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000726 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000727 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000728 // Use DPR as representative register class for all floating point
729 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
730 // the cost is 1 for both f32 and f64.
731 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000732 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000733 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000734 // When NEON is used for SP, only half of the register file is available
735 // because operations that define both SP and DP results will be constrained
736 // to the VFP2 class (D0-D15). We currently model this constraint prior to
737 // coalescing by double-counting the SP regs. See the FIXME above.
738 if (Subtarget->useNEONForSinglePrecisionFP())
739 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000740 break;
741 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
742 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000743 RRC = ARM::DPRRegisterClass;
744 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000745 break;
746 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000747 RRC = ARM::DPRRegisterClass;
748 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000749 break;
750 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000751 RRC = ARM::DPRRegisterClass;
752 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000753 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000754 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000755 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000756}
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
759 switch (Opcode) {
760 default: return 0;
761 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000762 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000763 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000764 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
765 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000766 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000767 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
768 case ARMISD::tCALL: return "ARMISD::tCALL";
769 case ARMISD::BRCOND: return "ARMISD::BRCOND";
770 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000771 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000772 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
773 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
774 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000775 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000776 case ARMISD::CMPFP: return "ARMISD::CMPFP";
777 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000778 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000779 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
780 case ARMISD::CMOV: return "ARMISD::CMOV";
781 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000782
Jim Grosbach3482c802010-01-18 19:58:49 +0000783 case ARMISD::RBIT: return "ARMISD::RBIT";
784
Bob Wilson76a312b2010-03-19 22:51:32 +0000785 case ARMISD::FTOSI: return "ARMISD::FTOSI";
786 case ARMISD::FTOUI: return "ARMISD::FTOUI";
787 case ARMISD::SITOF: return "ARMISD::SITOF";
788 case ARMISD::UITOF: return "ARMISD::UITOF";
789
Evan Chenga8e29892007-01-19 07:51:42 +0000790 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
791 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
792 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000793
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000794 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
795 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000796
Evan Chengc5942082009-10-28 06:55:03 +0000797 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
798 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000799 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000800
Dale Johannesen51e28e62010-06-03 21:09:53 +0000801 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000802
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000803 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000804
Evan Cheng86198642009-08-07 00:34:42 +0000805 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
806
Jim Grosbach3728e962009-12-10 00:11:09 +0000807 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000808 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000809
Evan Chengdfed19f2010-11-03 06:34:55 +0000810 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
811
Bob Wilson5bafff32009-06-22 23:27:02 +0000812 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000813 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000814 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000815 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
816 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 case ARMISD::VCGEU: return "ARMISD::VCGEU";
818 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000819 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
820 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000821 case ARMISD::VCGTU: return "ARMISD::VCGTU";
822 case ARMISD::VTST: return "ARMISD::VTST";
823
824 case ARMISD::VSHL: return "ARMISD::VSHL";
825 case ARMISD::VSHRs: return "ARMISD::VSHRs";
826 case ARMISD::VSHRu: return "ARMISD::VSHRu";
827 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
828 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
829 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
830 case ARMISD::VSHRN: return "ARMISD::VSHRN";
831 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
832 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
833 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
834 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
835 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
836 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
837 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
838 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
839 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
840 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
841 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
842 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
843 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
844 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000845 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000846 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000847 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000848 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000849 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000850 case ARMISD::VREV64: return "ARMISD::VREV64";
851 case ARMISD::VREV32: return "ARMISD::VREV32";
852 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000853 case ARMISD::VZIP: return "ARMISD::VZIP";
854 case ARMISD::VUZP: return "ARMISD::VUZP";
855 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000856 case ARMISD::VMULLs: return "ARMISD::VMULLs";
857 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000858 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000859 case ARMISD::FMAX: return "ARMISD::FMAX";
860 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000861 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000862 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
863 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000864 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
865 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
866 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000867 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
868 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
869 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
870 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
871 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
872 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
873 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
874 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
875 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
876 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
877 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
878 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
879 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
880 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
881 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
882 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
883 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000884 }
885}
886
Evan Cheng06b666c2010-05-15 02:18:07 +0000887/// getRegClassFor - Return the register class that should be used for the
888/// specified value type.
889TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
890 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
891 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
892 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000893 if (Subtarget->hasNEON()) {
894 if (VT == MVT::v4i64)
895 return ARM::QQPRRegisterClass;
896 else if (VT == MVT::v8i64)
897 return ARM::QQQQPRRegisterClass;
898 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000899 return TargetLowering::getRegClassFor(VT);
900}
901
Eric Christopherab695882010-07-21 22:26:11 +0000902// Create a fast isel object.
903FastISel *
904ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
905 return ARM::createFastISel(funcInfo);
906}
907
Bill Wendlingb4202b82009-07-01 18:50:55 +0000908/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000909unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000910 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000911}
912
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000913/// getMaximalGlobalOffset - Returns the maximal possible offset which can
914/// be used for loads / stores from the global.
915unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
916 return (Subtarget->isThumb1Only() ? 127 : 4095);
917}
918
Evan Cheng1cc39842010-05-20 23:26:43 +0000919Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000920 unsigned NumVals = N->getNumValues();
921 if (!NumVals)
922 return Sched::RegPressure;
923
924 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000925 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000926 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000927 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000928 if (VT.isFloatingPoint() || VT.isVector())
929 return Sched::Latency;
930 }
Evan Chengc10f5432010-05-28 23:25:23 +0000931
932 if (!N->isMachineOpcode())
933 return Sched::RegPressure;
934
935 // Load are scheduled for latency even if there instruction itinerary
936 // is not available.
937 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
938 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000939
940 if (TID.getNumDefs() == 0)
941 return Sched::RegPressure;
942 if (!Itins->isEmpty() &&
943 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000944 return Sched::Latency;
945
Evan Cheng1cc39842010-05-20 23:26:43 +0000946 return Sched::RegPressure;
947}
948
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000949// FIXME: Move to RegInfo
Evan Cheng31446872010-07-23 22:39:59 +0000950unsigned
951ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
952 MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000953 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000954
Evan Cheng31446872010-07-23 22:39:59 +0000955 switch (RC->getID()) {
956 default:
957 return 0;
958 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000959 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000960 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000961 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000962 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
963 }
Evan Cheng31446872010-07-23 22:39:59 +0000964 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
965 case ARM::DPRRegClassID:
966 return 32 - 10;
967 }
968}
969
Evan Chenga8e29892007-01-19 07:51:42 +0000970//===----------------------------------------------------------------------===//
971// Lowering Code
972//===----------------------------------------------------------------------===//
973
Evan Chenga8e29892007-01-19 07:51:42 +0000974/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
975static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
976 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000977 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000978 case ISD::SETNE: return ARMCC::NE;
979 case ISD::SETEQ: return ARMCC::EQ;
980 case ISD::SETGT: return ARMCC::GT;
981 case ISD::SETGE: return ARMCC::GE;
982 case ISD::SETLT: return ARMCC::LT;
983 case ISD::SETLE: return ARMCC::LE;
984 case ISD::SETUGT: return ARMCC::HI;
985 case ISD::SETUGE: return ARMCC::HS;
986 case ISD::SETULT: return ARMCC::LO;
987 case ISD::SETULE: return ARMCC::LS;
988 }
989}
990
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000991/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
992static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000993 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000994 CondCode2 = ARMCC::AL;
995 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000996 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000997 case ISD::SETEQ:
998 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
999 case ISD::SETGT:
1000 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1001 case ISD::SETGE:
1002 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1003 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001004 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001005 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1006 case ISD::SETO: CondCode = ARMCC::VC; break;
1007 case ISD::SETUO: CondCode = ARMCC::VS; break;
1008 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1009 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1010 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1011 case ISD::SETLT:
1012 case ISD::SETULT: CondCode = ARMCC::LT; break;
1013 case ISD::SETLE:
1014 case ISD::SETULE: CondCode = ARMCC::LE; break;
1015 case ISD::SETNE:
1016 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1017 }
Evan Chenga8e29892007-01-19 07:51:42 +00001018}
1019
Bob Wilson1f595bb2009-04-17 19:07:39 +00001020//===----------------------------------------------------------------------===//
1021// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001022//===----------------------------------------------------------------------===//
1023
1024#include "ARMGenCallingConv.inc"
1025
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001026/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1027/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001028CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001029 bool Return,
1030 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001031 switch (CC) {
1032 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001033 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001034 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001035 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001036 if (!Subtarget->isAAPCS_ABI())
1037 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1038 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1039 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1040 }
1041 // Fallthrough
1042 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001043 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001044 if (!Subtarget->isAAPCS_ABI())
1045 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1046 else if (Subtarget->hasVFP2() &&
1047 FloatABIType == FloatABI::Hard && !isVarArg)
1048 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1049 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1050 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001051 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001052 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001053 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001054 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001055 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001056 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001057 }
1058}
1059
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060/// LowerCallResult - Lower the result values of a call into the
1061/// appropriate copies out of appropriate physical registers.
1062SDValue
1063ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001064 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065 const SmallVectorImpl<ISD::InputArg> &Ins,
1066 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001067 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069 // Assign locations to each value returned by this call.
1070 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001072 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001073 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001074 CCAssignFnForNode(CallConv, /* Return*/ true,
1075 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001076
1077 // Copy all of the result registers out of their specified physreg.
1078 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1079 CCValAssign VA = RVLocs[i];
1080
Bob Wilson80915242009-04-25 00:33:20 +00001081 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001082 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001083 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001086 Chain = Lo.getValue(1);
1087 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001090 InFlag);
1091 Chain = Hi.getValue(1);
1092 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001093 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001094
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 if (VA.getLocVT() == MVT::v2f64) {
1096 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1097 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1098 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001099
1100 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 Chain = Lo.getValue(1);
1103 InFlag = Lo.getValue(2);
1104 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001106 Chain = Hi.getValue(1);
1107 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001108 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1110 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001111 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001112 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001113 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1114 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001115 Chain = Val.getValue(1);
1116 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 }
Bob Wilson80915242009-04-25 00:33:20 +00001118
1119 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001120 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001121 case CCValAssign::Full: break;
1122 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001123 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001124 break;
1125 }
1126
Dan Gohman98ca4f22009-08-05 01:29:28 +00001127 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001128 }
1129
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131}
1132
1133/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1134/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001135/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136/// a byval function parameter.
1137/// Sometimes what we are copying is the end of a larger object, the part that
1138/// does not fit in registers.
1139static SDValue
1140CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1141 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1142 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001144 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001145 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001146 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147}
1148
Bob Wilsondee46d72009-04-17 20:35:10 +00001149/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001150SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001151ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1152 SDValue StackPtr, SDValue Arg,
1153 DebugLoc dl, SelectionDAG &DAG,
1154 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001155 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001156 unsigned LocMemOffset = VA.getLocMemOffset();
1157 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1158 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001159 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001160 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001161
Bob Wilson1f595bb2009-04-17 19:07:39 +00001162 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001163 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001164 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001165}
1166
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001168 SDValue Chain, SDValue &Arg,
1169 RegsToPassVector &RegsToPass,
1170 CCValAssign &VA, CCValAssign &NextVA,
1171 SDValue &StackPtr,
1172 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001173 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001174
Jim Grosbache5165492009-11-09 00:11:35 +00001175 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001177 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1178
1179 if (NextVA.isRegLoc())
1180 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1181 else {
1182 assert(NextVA.isMemLoc());
1183 if (StackPtr.getNode() == 0)
1184 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1185
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1187 dl, DAG, NextVA,
1188 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001189 }
1190}
1191
Dan Gohman98ca4f22009-08-05 01:29:28 +00001192/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001193/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1194/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001196ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001197 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001198 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001200 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 const SmallVectorImpl<ISD::InputArg> &Ins,
1202 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001203 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001204 MachineFunction &MF = DAG.getMachineFunction();
1205 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1206 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001207 // Temporarily disable tail calls so things don't break.
1208 if (!EnableARMTailCalls)
1209 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001210 if (isTailCall) {
1211 // Check if it's really possible to do a tail call.
1212 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1213 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001214 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001215 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1216 // detected sibcalls.
1217 if (isTailCall) {
1218 ++NumTailCalls;
1219 IsSibCall = true;
1220 }
1221 }
Evan Chenga8e29892007-01-19 07:51:42 +00001222
Bob Wilson1f595bb2009-04-17 19:07:39 +00001223 // Analyze operands of the call, assigning locations to each operand.
1224 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001225 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1226 *DAG.getContext());
1227 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001228 CCAssignFnForNode(CallConv, /* Return*/ false,
1229 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001230
Bob Wilson1f595bb2009-04-17 19:07:39 +00001231 // Get a count of how many bytes are to be pushed on the stack.
1232 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001233
Dale Johannesen51e28e62010-06-03 21:09:53 +00001234 // For tail calls, memory operands are available in our caller's stack.
1235 if (IsSibCall)
1236 NumBytes = 0;
1237
Evan Chenga8e29892007-01-19 07:51:42 +00001238 // Adjust the stack pointer for the new arguments...
1239 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001240 if (!IsSibCall)
1241 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001242
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001243 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001244
Bob Wilson5bafff32009-06-22 23:27:02 +00001245 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001246 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001247
Bob Wilson1f595bb2009-04-17 19:07:39 +00001248 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001249 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001250 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1251 i != e;
1252 ++i, ++realArgIdx) {
1253 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001254 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001255 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001256
Bob Wilson1f595bb2009-04-17 19:07:39 +00001257 // Promote the value if needed.
1258 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001259 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001260 case CCValAssign::Full: break;
1261 case CCValAssign::SExt:
1262 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1263 break;
1264 case CCValAssign::ZExt:
1265 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1266 break;
1267 case CCValAssign::AExt:
1268 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1269 break;
1270 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001271 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001272 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001273 }
1274
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001275 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001276 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001277 if (VA.getLocVT() == MVT::v2f64) {
1278 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1279 DAG.getConstant(0, MVT::i32));
1280 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1281 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001284 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1285
1286 VA = ArgLocs[++i]; // skip ahead to next loc
1287 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001288 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001289 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1290 } else {
1291 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001292
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1294 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001295 }
1296 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001297 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001298 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001299 }
1300 } else if (VA.isRegLoc()) {
1301 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001302 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001303 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001304
Dan Gohman98ca4f22009-08-05 01:29:28 +00001305 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1306 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001307 }
Evan Chenga8e29892007-01-19 07:51:42 +00001308 }
1309
1310 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001312 &MemOpChains[0], MemOpChains.size());
1313
1314 // Build a sequence of copy-to-reg nodes chained together with token chain
1315 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001316 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001317 // Tail call byval lowering might overwrite argument registers so in case of
1318 // tail call optimization the copies to registers are lowered later.
1319 if (!isTailCall)
1320 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1321 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1322 RegsToPass[i].second, InFlag);
1323 InFlag = Chain.getValue(1);
1324 }
Evan Chenga8e29892007-01-19 07:51:42 +00001325
Dale Johannesen51e28e62010-06-03 21:09:53 +00001326 // For tail calls lower the arguments to the 'real' stack slot.
1327 if (isTailCall) {
1328 // Force all the incoming stack arguments to be loaded from the stack
1329 // before any new outgoing arguments are stored to the stack, because the
1330 // outgoing stack slots may alias the incoming argument stack slots, and
1331 // the alias isn't otherwise explicit. This is slightly more conservative
1332 // than necessary, because it means that each store effectively depends
1333 // on every argument instead of just those arguments it would clobber.
1334
1335 // Do not flag preceeding copytoreg stuff together with the following stuff.
1336 InFlag = SDValue();
1337 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1338 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1339 RegsToPass[i].second, InFlag);
1340 InFlag = Chain.getValue(1);
1341 }
1342 InFlag =SDValue();
1343 }
1344
Bill Wendling056292f2008-09-16 21:48:12 +00001345 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1346 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1347 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001348 bool isDirect = false;
1349 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001350 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001351 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001352
1353 if (EnableARMLongCalls) {
1354 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1355 && "long-calls with non-static relocation model!");
1356 // Handle a global address or an external symbol. If it's not one of
1357 // those, the target's already in a register, so we don't need to do
1358 // anything extra.
1359 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001360 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001361 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001362 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001363 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1364 ARMPCLabelIndex,
1365 ARMCP::CPValue, 0);
1366 // Get the address of the callee into a register
1367 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1368 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1369 Callee = DAG.getLoad(getPointerTy(), dl,
1370 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001371 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001372 false, false, 0);
1373 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1374 const char *Sym = S->getSymbol();
1375
1376 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001377 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001378 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1379 Sym, ARMPCLabelIndex, 0);
1380 // Get the address of the callee into a register
1381 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1382 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1383 Callee = DAG.getLoad(getPointerTy(), dl,
1384 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001385 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001386 false, false, 0);
1387 }
1388 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001389 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001390 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001391 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001392 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001393 getTargetMachine().getRelocationModel() != Reloc::Static;
1394 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001395 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001396 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001397 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001398 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001399 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001400 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001401 ARMPCLabelIndex,
1402 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001403 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001405 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001406 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001407 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001408 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001409 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001410 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001411 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001412 } else {
1413 // On ELF targets for PIC code, direct calls should go through the PLT
1414 unsigned OpFlags = 0;
1415 if (Subtarget->isTargetELF() &&
1416 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1417 OpFlags = ARMII::MO_PLT;
1418 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1419 }
Bill Wendling056292f2008-09-16 21:48:12 +00001420 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001421 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001422 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001423 getTargetMachine().getRelocationModel() != Reloc::Static;
1424 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001425 // tBX takes a register source operand.
1426 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001427 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001428 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001429 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001430 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001431 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001433 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001434 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001435 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001436 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001437 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001438 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001439 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001440 } else {
1441 unsigned OpFlags = 0;
1442 // On ELF targets for PIC code, direct calls should go through the PLT
1443 if (Subtarget->isTargetELF() &&
1444 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1445 OpFlags = ARMII::MO_PLT;
1446 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1447 }
Evan Chenga8e29892007-01-19 07:51:42 +00001448 }
1449
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001450 // FIXME: handle tail calls differently.
1451 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001452 if (Subtarget->isThumb()) {
1453 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001454 CallOpc = ARMISD::CALL_NOLINK;
1455 else
1456 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1457 } else {
1458 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001459 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1460 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001461 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001462
Dan Gohman475871a2008-07-27 21:46:04 +00001463 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001464 Ops.push_back(Chain);
1465 Ops.push_back(Callee);
1466
1467 // Add argument registers to the end of the list so that they are known live
1468 // into the call.
1469 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1470 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1471 RegsToPass[i].second.getValueType()));
1472
Gabor Greifba36cb52008-08-28 21:40:38 +00001473 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001474 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001475
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001476 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001477 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001478 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001479
Duncan Sands4bdcb612008-07-02 17:40:58 +00001480 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001481 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001482 InFlag = Chain.getValue(1);
1483
Chris Lattnere563bbc2008-10-11 22:08:30 +00001484 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1485 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001487 InFlag = Chain.getValue(1);
1488
Bob Wilson1f595bb2009-04-17 19:07:39 +00001489 // Handle result values, copying them out of physregs into vregs that we
1490 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1492 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001493}
1494
Dale Johannesen51e28e62010-06-03 21:09:53 +00001495/// MatchingStackOffset - Return true if the given stack call argument is
1496/// already available in the same position (relatively) of the caller's
1497/// incoming argument stack.
1498static
1499bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1500 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1501 const ARMInstrInfo *TII) {
1502 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1503 int FI = INT_MAX;
1504 if (Arg.getOpcode() == ISD::CopyFromReg) {
1505 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001506 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001507 return false;
1508 MachineInstr *Def = MRI->getVRegDef(VR);
1509 if (!Def)
1510 return false;
1511 if (!Flags.isByVal()) {
1512 if (!TII->isLoadFromStackSlot(Def, FI))
1513 return false;
1514 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001515 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001516 }
1517 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1518 if (Flags.isByVal())
1519 // ByVal argument is passed in as a pointer but it's now being
1520 // dereferenced. e.g.
1521 // define @foo(%struct.X* %A) {
1522 // tail call @bar(%struct.X* byval %A)
1523 // }
1524 return false;
1525 SDValue Ptr = Ld->getBasePtr();
1526 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1527 if (!FINode)
1528 return false;
1529 FI = FINode->getIndex();
1530 } else
1531 return false;
1532
1533 assert(FI != INT_MAX);
1534 if (!MFI->isFixedObjectIndex(FI))
1535 return false;
1536 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1537}
1538
1539/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1540/// for tail call optimization. Targets which want to do tail call
1541/// optimization should implement this function.
1542bool
1543ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1544 CallingConv::ID CalleeCC,
1545 bool isVarArg,
1546 bool isCalleeStructRet,
1547 bool isCallerStructRet,
1548 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001549 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001550 const SmallVectorImpl<ISD::InputArg> &Ins,
1551 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001552 const Function *CallerF = DAG.getMachineFunction().getFunction();
1553 CallingConv::ID CallerCC = CallerF->getCallingConv();
1554 bool CCMatch = CallerCC == CalleeCC;
1555
1556 // Look for obvious safe cases to perform tail call optimization that do not
1557 // require ABI changes. This is what gcc calls sibcall.
1558
Jim Grosbach7616b642010-06-16 23:45:49 +00001559 // Do not sibcall optimize vararg calls unless the call site is not passing
1560 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001561 if (isVarArg && !Outs.empty())
1562 return false;
1563
1564 // Also avoid sibcall optimization if either caller or callee uses struct
1565 // return semantics.
1566 if (isCalleeStructRet || isCallerStructRet)
1567 return false;
1568
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001569 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001570 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001571 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1572 // LR. This means if we need to reload LR, it takes an extra instructions,
1573 // which outweighs the value of the tail call; but here we don't know yet
1574 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001575 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001576 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001577
1578 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1579 // but we need to make sure there are enough registers; the only valid
1580 // registers are the 4 used for parameters. We don't currently do this
1581 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001582 if (Subtarget->isThumb1Only())
1583 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001584
Dale Johannesen51e28e62010-06-03 21:09:53 +00001585 // If the calling conventions do not match, then we'd better make sure the
1586 // results are returned in the same way as what the caller expects.
1587 if (!CCMatch) {
1588 SmallVector<CCValAssign, 16> RVLocs1;
1589 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1590 RVLocs1, *DAG.getContext());
1591 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1592
1593 SmallVector<CCValAssign, 16> RVLocs2;
1594 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1595 RVLocs2, *DAG.getContext());
1596 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1597
1598 if (RVLocs1.size() != RVLocs2.size())
1599 return false;
1600 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1601 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1602 return false;
1603 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1604 return false;
1605 if (RVLocs1[i].isRegLoc()) {
1606 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1607 return false;
1608 } else {
1609 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1610 return false;
1611 }
1612 }
1613 }
1614
1615 // If the callee takes no arguments then go on to check the results of the
1616 // call.
1617 if (!Outs.empty()) {
1618 // Check if stack adjustment is needed. For now, do not do this if any
1619 // argument is passed on the stack.
1620 SmallVector<CCValAssign, 16> ArgLocs;
1621 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1622 ArgLocs, *DAG.getContext());
1623 CCInfo.AnalyzeCallOperands(Outs,
1624 CCAssignFnForNode(CalleeCC, false, isVarArg));
1625 if (CCInfo.getNextStackOffset()) {
1626 MachineFunction &MF = DAG.getMachineFunction();
1627
1628 // Check if the arguments are already laid out in the right way as
1629 // the caller's fixed stack objects.
1630 MachineFrameInfo *MFI = MF.getFrameInfo();
1631 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1632 const ARMInstrInfo *TII =
1633 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001634 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1635 i != e;
1636 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001637 CCValAssign &VA = ArgLocs[i];
1638 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001639 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001640 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001641 if (VA.getLocInfo() == CCValAssign::Indirect)
1642 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001643 if (VA.needsCustom()) {
1644 // f64 and vector types are split into multiple registers or
1645 // register/stack-slot combinations. The types will not match
1646 // the registers; give up on memory f64 refs until we figure
1647 // out what to do about this.
1648 if (!VA.isRegLoc())
1649 return false;
1650 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001651 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001652 if (RegVT == MVT::v2f64) {
1653 if (!ArgLocs[++i].isRegLoc())
1654 return false;
1655 if (!ArgLocs[++i].isRegLoc())
1656 return false;
1657 }
1658 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001659 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1660 MFI, MRI, TII))
1661 return false;
1662 }
1663 }
1664 }
1665 }
1666
1667 return true;
1668}
1669
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670SDValue
1671ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001672 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001674 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001675 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001676
Bob Wilsondee46d72009-04-17 20:35:10 +00001677 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001678 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001679
Bob Wilsondee46d72009-04-17 20:35:10 +00001680 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1682 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001683
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001685 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1686 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001687
1688 // If this is the first return lowered for this function, add
1689 // the regs to the liveout set for the function.
1690 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1691 for (unsigned i = 0; i != RVLocs.size(); ++i)
1692 if (RVLocs[i].isRegLoc())
1693 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001694 }
1695
Bob Wilson1f595bb2009-04-17 19:07:39 +00001696 SDValue Flag;
1697
1698 // Copy the result values into the output registers.
1699 for (unsigned i = 0, realRVLocIdx = 0;
1700 i != RVLocs.size();
1701 ++i, ++realRVLocIdx) {
1702 CCValAssign &VA = RVLocs[i];
1703 assert(VA.isRegLoc() && "Can only return in registers!");
1704
Dan Gohmanc9403652010-07-07 15:54:55 +00001705 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001706
1707 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001708 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001709 case CCValAssign::Full: break;
1710 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001711 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001712 break;
1713 }
1714
Bob Wilson1f595bb2009-04-17 19:07:39 +00001715 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001716 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001717 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1719 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001720 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001722
1723 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1724 Flag = Chain.getValue(1);
1725 VA = RVLocs[++i]; // skip ahead to next loc
1726 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1727 HalfGPRs.getValue(1), Flag);
1728 Flag = Chain.getValue(1);
1729 VA = RVLocs[++i]; // skip ahead to next loc
1730
1731 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001732 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1733 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001734 }
1735 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1736 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001737 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001739 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001740 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001741 VA = RVLocs[++i]; // skip ahead to next loc
1742 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1743 Flag);
1744 } else
1745 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1746
Bob Wilsondee46d72009-04-17 20:35:10 +00001747 // Guarantee that all emitted copies are
1748 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001749 Flag = Chain.getValue(1);
1750 }
1751
1752 SDValue result;
1753 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001755 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001757
1758 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001759}
1760
Evan Cheng3d2125c2010-11-30 23:55:39 +00001761bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1762 if (N->getNumValues() != 1)
1763 return false;
1764 if (!N->hasNUsesOfValue(1, 0))
1765 return false;
1766
1767 unsigned NumCopies = 0;
1768 SDNode* Copies[2];
1769 SDNode *Use = *N->use_begin();
1770 if (Use->getOpcode() == ISD::CopyToReg) {
1771 Copies[NumCopies++] = Use;
1772 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1773 // f64 returned in a pair of GPRs.
1774 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1775 UI != UE; ++UI) {
1776 if (UI->getOpcode() != ISD::CopyToReg)
1777 return false;
1778 Copies[UI.getUse().getResNo()] = *UI;
1779 ++NumCopies;
1780 }
1781 } else if (Use->getOpcode() == ISD::BITCAST) {
1782 // f32 returned in a single GPR.
1783 if (!Use->hasNUsesOfValue(1, 0))
1784 return false;
1785 Use = *Use->use_begin();
1786 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1787 return false;
1788 Copies[NumCopies++] = Use;
1789 } else {
1790 return false;
1791 }
1792
1793 if (NumCopies != 1 && NumCopies != 2)
1794 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001795
1796 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001797 for (unsigned i = 0; i < NumCopies; ++i) {
1798 SDNode *Copy = Copies[i];
1799 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1800 UI != UE; ++UI) {
1801 if (UI->getOpcode() == ISD::CopyToReg) {
1802 SDNode *Use = *UI;
1803 if (Use == Copies[0] || Use == Copies[1])
1804 continue;
1805 return false;
1806 }
1807 if (UI->getOpcode() != ARMISD::RET_FLAG)
1808 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001809 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001810 }
1811 }
1812
Evan Cheng1bf891a2010-12-01 22:59:46 +00001813 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001814}
1815
Bob Wilsonb62d2572009-11-03 00:02:05 +00001816// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1817// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1818// one of the above mentioned nodes. It has to be wrapped because otherwise
1819// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1820// be used to form addressing mode. These wrapped nodes will be selected
1821// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001822static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001823 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001824 // FIXME there is no actual debug info here
1825 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001826 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001827 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001828 if (CP->isMachineConstantPoolEntry())
1829 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1830 CP->getAlignment());
1831 else
1832 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1833 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001835}
1836
Jim Grosbache1102ca2010-07-19 17:20:38 +00001837unsigned ARMTargetLowering::getJumpTableEncoding() const {
1838 return MachineJumpTableInfo::EK_Inline;
1839}
1840
Dan Gohmand858e902010-04-17 15:26:15 +00001841SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1842 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001843 MachineFunction &MF = DAG.getMachineFunction();
1844 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1845 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001846 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001847 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001848 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001849 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1850 SDValue CPAddr;
1851 if (RelocM == Reloc::Static) {
1852 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1853 } else {
1854 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001855 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001856 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1857 ARMCP::CPBlockAddress,
1858 PCAdj);
1859 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1860 }
1861 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1862 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001863 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001864 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001865 if (RelocM == Reloc::Static)
1866 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001867 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001868 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001869}
1870
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001871// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001872SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001873ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001874 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001875 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001876 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001877 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001878 MachineFunction &MF = DAG.getMachineFunction();
1879 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001880 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001881 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001882 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001883 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001884 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001886 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001887 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001888 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001889 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001890
Evan Chenge7e0d622009-11-06 22:24:13 +00001891 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001892 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001893
1894 // call __tls_get_addr.
1895 ArgListTy Args;
1896 ArgListEntry Entry;
1897 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001898 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001899 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001900 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001901 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001902 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1903 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001905 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001906 return CallResult.first;
1907}
1908
1909// Lower ISD::GlobalTLSAddress using the "initial exec" or
1910// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001911SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001912ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001913 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001914 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001915 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001916 SDValue Offset;
1917 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001918 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001919 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001920 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001921
Chris Lattner4fb63d02009-07-15 04:12:33 +00001922 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001923 MachineFunction &MF = DAG.getMachineFunction();
1924 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001925 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001926 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001927 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1928 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001929 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001930 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001931 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001933 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001934 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001935 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001936 Chain = Offset.getValue(1);
1937
Evan Chenge7e0d622009-11-06 22:24:13 +00001938 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001939 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001940
Evan Cheng9eda6892009-10-31 03:39:36 +00001941 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001942 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001943 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001944 } else {
1945 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001946 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001947 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001949 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001950 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001951 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001952 }
1953
1954 // The address of the thread local variable is the add of the thread
1955 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001956 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001957}
1958
Dan Gohman475871a2008-07-27 21:46:04 +00001959SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001960ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001961 // TODO: implement the "local dynamic" model
1962 assert(Subtarget->isTargetELF() &&
1963 "TLS not implemented for non-ELF targets");
1964 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1965 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1966 // otherwise use the "Local Exec" TLS Model
1967 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1968 return LowerToTLSGeneralDynamicModel(GA, DAG);
1969 else
1970 return LowerToTLSExecModels(GA, DAG);
1971}
1972
Dan Gohman475871a2008-07-27 21:46:04 +00001973SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001974 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001975 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001976 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001977 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001978 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1979 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001980 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001981 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001982 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001983 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001985 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001986 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001987 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001988 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001989 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001990 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001991 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001992 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001993 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001994 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001995 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001996 }
1997
1998 // If we have T2 ops, we can materialize the address directly via movt/movw
1999 // pair. This is always cheaper.
2000 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002001 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002002 // FIXME: Once remat is capable of dealing with instructions with register
2003 // operands, expand this into two nodes.
2004 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2005 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002006 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002007 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2008 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2009 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2010 MachinePointerInfo::getConstantPool(),
2011 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002012 }
2013}
2014
Dan Gohman475871a2008-07-27 21:46:04 +00002015SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002016 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002017 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002018 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002019 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002020 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002021 MachineFunction &MF = DAG.getMachineFunction();
2022 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2023
2024 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002025 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002026 // FIXME: Once remat is capable of dealing with instructions with register
2027 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002028 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002029 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2030 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2031
Evan Cheng53519f02011-01-21 18:55:51 +00002032 unsigned Wrapper = (RelocM == Reloc::PIC_)
2033 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2034 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002035 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002036 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2037 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2038 MachinePointerInfo::getGOT(), false, false, 0);
2039 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002040 }
2041
2042 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002043 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002044 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002045 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002046 } else {
2047 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002048 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2049 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002050 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002051 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002052 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002054
Evan Cheng9eda6892009-10-31 03:39:36 +00002055 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002056 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002057 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002058 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002059
2060 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002061 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002062 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002063 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002064
Evan Cheng63476a82009-09-03 07:04:02 +00002065 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002066 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002067 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002068
2069 return Result;
2070}
2071
Dan Gohman475871a2008-07-27 21:46:04 +00002072SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002073 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002074 assert(Subtarget->isTargetELF() &&
2075 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002076 MachineFunction &MF = DAG.getMachineFunction();
2077 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002078 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002079 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002080 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002081 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002082 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2083 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002084 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002085 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002087 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002088 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002089 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002090 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002091 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002092}
2093
Jim Grosbach0e0da732009-05-12 23:59:14 +00002094SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002095ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2096 const {
2097 DebugLoc dl = Op.getDebugLoc();
2098 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2099 Op.getOperand(0), Op.getOperand(1));
2100}
2101
2102SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002103ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2104 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002105 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002106 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2107 Op.getOperand(1), Val);
2108}
2109
2110SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002111ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2112 DebugLoc dl = Op.getDebugLoc();
2113 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2114 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2115}
2116
2117SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002118ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002119 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002120 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002121 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002122 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002123 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002124 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002125 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002126 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2127 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002128 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002129 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002130 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002131 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002132 EVT PtrVT = getPointerTy();
2133 DebugLoc dl = Op.getDebugLoc();
2134 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2135 SDValue CPAddr;
2136 unsigned PCAdj = (RelocM != Reloc::PIC_)
2137 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002138 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002139 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2140 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002141 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002143 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002144 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002145 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002146 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002147
2148 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002149 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002150 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2151 }
2152 return Result;
2153 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002154 }
2155}
2156
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002157static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002158 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002159 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002160 if (!Subtarget->hasDataBarrier()) {
2161 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2162 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2163 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002164 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002165 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002166 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002167 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002168 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002169
2170 SDValue Op5 = Op.getOperand(5);
2171 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2172 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2173 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2174 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2175
2176 ARM_MB::MemBOpt DMBOpt;
2177 if (isDeviceBarrier)
2178 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2179 else
2180 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2181 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2182 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002183}
2184
Evan Chengdfed19f2010-11-03 06:34:55 +00002185static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2186 const ARMSubtarget *Subtarget) {
2187 // ARM pre v5TE and Thumb1 does not have preload instructions.
2188 if (!(Subtarget->isThumb2() ||
2189 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2190 // Just preserve the chain.
2191 return Op.getOperand(0);
2192
2193 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002194 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2195 if (!isRead &&
2196 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2197 // ARMv7 with MP extension has PLDW.
2198 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002199
2200 if (Subtarget->isThumb())
2201 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002202 isRead = ~isRead & 1;
2203 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002204
Evan Cheng416941d2010-11-04 05:19:35 +00002205 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002206 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002207 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2208 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002209}
2210
Dan Gohman1e93df62010-04-17 14:41:14 +00002211static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2212 MachineFunction &MF = DAG.getMachineFunction();
2213 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2214
Evan Chenga8e29892007-01-19 07:51:42 +00002215 // vastart just stores the address of the VarArgsFrameIndex slot into the
2216 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002217 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002218 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002219 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002220 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002221 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2222 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002223}
2224
Dan Gohman475871a2008-07-27 21:46:04 +00002225SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002226ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2227 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002228 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002229 MachineFunction &MF = DAG.getMachineFunction();
2230 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2231
2232 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002233 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002234 RC = ARM::tGPRRegisterClass;
2235 else
2236 RC = ARM::GPRRegisterClass;
2237
2238 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002239 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002241
2242 SDValue ArgValue2;
2243 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002244 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002245 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002246
2247 // Create load node to retrieve arguments from the stack.
2248 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002249 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002250 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002251 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002252 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002253 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002254 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002255 }
2256
Jim Grosbache5165492009-11-09 00:11:35 +00002257 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002258}
2259
2260SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002261ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002262 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002263 const SmallVectorImpl<ISD::InputArg>
2264 &Ins,
2265 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002266 SmallVectorImpl<SDValue> &InVals)
2267 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002268
Bob Wilson1f595bb2009-04-17 19:07:39 +00002269 MachineFunction &MF = DAG.getMachineFunction();
2270 MachineFrameInfo *MFI = MF.getFrameInfo();
2271
Bob Wilson1f595bb2009-04-17 19:07:39 +00002272 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2273
2274 // Assign locations to all of the incoming arguments.
2275 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002276 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2277 *DAG.getContext());
2278 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002279 CCAssignFnForNode(CallConv, /* Return*/ false,
2280 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002281
2282 SmallVector<SDValue, 16> ArgValues;
2283
2284 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2285 CCValAssign &VA = ArgLocs[i];
2286
Bob Wilsondee46d72009-04-17 20:35:10 +00002287 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002288 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002289 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002290
Bob Wilson5bafff32009-06-22 23:27:02 +00002291 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002292 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002293 // f64 and vector types are split up into multiple registers or
2294 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002297 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002298 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002299 SDValue ArgValue2;
2300 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002301 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002302 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2303 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002304 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002305 false, false, 0);
2306 } else {
2307 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2308 Chain, DAG, dl);
2309 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2311 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002312 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002313 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002314 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2315 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002316 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002317
Bob Wilson5bafff32009-06-22 23:27:02 +00002318 } else {
2319 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002320
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002322 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002324 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002326 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002328 RC = (AFI->isThumb1OnlyFunction() ?
2329 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002330 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002331 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002332
2333 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002334 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002335 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002336 }
2337
2338 // If this is an 8 or 16-bit value, it is really passed promoted
2339 // to 32 bits. Insert an assert[sz]ext to capture this, then
2340 // truncate to the right size.
2341 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002342 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002343 case CCValAssign::Full: break;
2344 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002345 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002346 break;
2347 case CCValAssign::SExt:
2348 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2349 DAG.getValueType(VA.getValVT()));
2350 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2351 break;
2352 case CCValAssign::ZExt:
2353 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2354 DAG.getValueType(VA.getValVT()));
2355 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2356 break;
2357 }
2358
Dan Gohman98ca4f22009-08-05 01:29:28 +00002359 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002360
2361 } else { // VA.isRegLoc()
2362
2363 // sanity check
2364 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002365 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002366
2367 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002368 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002369
Bob Wilsondee46d72009-04-17 20:35:10 +00002370 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002371 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002372 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002373 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002374 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002375 }
2376 }
2377
2378 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002379 if (isVarArg) {
2380 static const unsigned GPRArgRegs[] = {
2381 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2382 };
2383
Bob Wilsondee46d72009-04-17 20:35:10 +00002384 unsigned NumGPRs = CCInfo.getFirstUnallocated
2385 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002386
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002387 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002388 unsigned VARegSize = (4 - NumGPRs) * 4;
2389 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002390 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002391 if (VARegSaveSize) {
2392 // If this function is vararg, store any remaining integer argument regs
2393 // to their spots on the stack so that they may be loaded by deferencing
2394 // the result of va_next.
2395 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002396 AFI->setVarArgsFrameIndex(
2397 MFI->CreateFixedObject(VARegSaveSize,
2398 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002399 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002400 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2401 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002402
Dan Gohman475871a2008-07-27 21:46:04 +00002403 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002404 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002405 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002406 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002407 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002408 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002409 RC = ARM::GPRRegisterClass;
2410
Devang Patel68e6bee2011-02-21 23:21:26 +00002411 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002412 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002413 SDValue Store =
2414 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002415 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2416 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002417 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002418 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002419 DAG.getConstant(4, getPointerTy()));
2420 }
2421 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002423 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002424 } else
2425 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002426 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002427 }
2428
Dan Gohman98ca4f22009-08-05 01:29:28 +00002429 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002430}
2431
2432/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002433static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002434 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002435 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002436 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002437 // Maybe this has already been legalized into the constant pool?
2438 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002439 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002440 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002441 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002442 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002443 }
2444 }
2445 return false;
2446}
2447
Evan Chenga8e29892007-01-19 07:51:42 +00002448/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2449/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002450SDValue
2451ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002452 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002453 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002454 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002455 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002456 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002457 // Constant does not fit, try adjusting it by one?
2458 switch (CC) {
2459 default: break;
2460 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002461 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002462 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002463 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002465 }
2466 break;
2467 case ISD::SETULT:
2468 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002469 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002470 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002471 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002472 }
2473 break;
2474 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002475 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002476 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002477 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002479 }
2480 break;
2481 case ISD::SETULE:
2482 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002483 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002484 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002485 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002486 }
2487 break;
2488 }
2489 }
2490 }
2491
2492 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002493 ARMISD::NodeType CompareType;
2494 switch (CondCode) {
2495 default:
2496 CompareType = ARMISD::CMP;
2497 break;
2498 case ARMCC::EQ:
2499 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002500 // Uses only Z Flag
2501 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002502 break;
2503 }
Evan Cheng218977b2010-07-13 19:27:42 +00002504 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002505 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002506}
2507
2508/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002509SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002510ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002511 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002512 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002513 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002514 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002515 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002516 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2517 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002518}
2519
Bill Wendlingde2b1512010-08-11 08:43:16 +00002520SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2521 SDValue Cond = Op.getOperand(0);
2522 SDValue SelectTrue = Op.getOperand(1);
2523 SDValue SelectFalse = Op.getOperand(2);
2524 DebugLoc dl = Op.getDebugLoc();
2525
2526 // Convert:
2527 //
2528 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2529 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2530 //
2531 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2532 const ConstantSDNode *CMOVTrue =
2533 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2534 const ConstantSDNode *CMOVFalse =
2535 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2536
2537 if (CMOVTrue && CMOVFalse) {
2538 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2539 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2540
2541 SDValue True;
2542 SDValue False;
2543 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2544 True = SelectTrue;
2545 False = SelectFalse;
2546 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2547 True = SelectFalse;
2548 False = SelectTrue;
2549 }
2550
2551 if (True.getNode() && False.getNode()) {
2552 EVT VT = Cond.getValueType();
2553 SDValue ARMcc = Cond.getOperand(2);
2554 SDValue CCR = Cond.getOperand(3);
2555 SDValue Cmp = Cond.getOperand(4);
2556 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2557 }
2558 }
2559 }
2560
2561 return DAG.getSelectCC(dl, Cond,
2562 DAG.getConstant(0, Cond.getValueType()),
2563 SelectTrue, SelectFalse, ISD::SETNE);
2564}
2565
Dan Gohmand858e902010-04-17 15:26:15 +00002566SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002567 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002568 SDValue LHS = Op.getOperand(0);
2569 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002570 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002571 SDValue TrueVal = Op.getOperand(2);
2572 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002573 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002574
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002576 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002578 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2579 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002580 }
2581
2582 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002583 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002584
Evan Cheng218977b2010-07-13 19:27:42 +00002585 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2586 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002588 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002589 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002590 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002591 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002592 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002593 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002594 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002595 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002596 }
2597 return Result;
2598}
2599
Evan Cheng218977b2010-07-13 19:27:42 +00002600/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2601/// to morph to an integer compare sequence.
2602static bool canChangeToInt(SDValue Op, bool &SeenZero,
2603 const ARMSubtarget *Subtarget) {
2604 SDNode *N = Op.getNode();
2605 if (!N->hasOneUse())
2606 // Otherwise it requires moving the value from fp to integer registers.
2607 return false;
2608 if (!N->getNumValues())
2609 return false;
2610 EVT VT = Op.getValueType();
2611 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2612 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2613 // vmrs are very slow, e.g. cortex-a8.
2614 return false;
2615
2616 if (isFloatingPointZero(Op)) {
2617 SeenZero = true;
2618 return true;
2619 }
2620 return ISD::isNormalLoad(N);
2621}
2622
2623static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2624 if (isFloatingPointZero(Op))
2625 return DAG.getConstant(0, MVT::i32);
2626
2627 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2628 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002629 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002630 Ld->isVolatile(), Ld->isNonTemporal(),
2631 Ld->getAlignment());
2632
2633 llvm_unreachable("Unknown VFP cmp argument!");
2634}
2635
2636static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2637 SDValue &RetVal1, SDValue &RetVal2) {
2638 if (isFloatingPointZero(Op)) {
2639 RetVal1 = DAG.getConstant(0, MVT::i32);
2640 RetVal2 = DAG.getConstant(0, MVT::i32);
2641 return;
2642 }
2643
2644 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2645 SDValue Ptr = Ld->getBasePtr();
2646 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2647 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002648 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002649 Ld->isVolatile(), Ld->isNonTemporal(),
2650 Ld->getAlignment());
2651
2652 EVT PtrType = Ptr.getValueType();
2653 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2654 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2655 PtrType, Ptr, DAG.getConstant(4, PtrType));
2656 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2657 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002658 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002659 Ld->isVolatile(), Ld->isNonTemporal(),
2660 NewAlign);
2661 return;
2662 }
2663
2664 llvm_unreachable("Unknown VFP cmp argument!");
2665}
2666
2667/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2668/// f32 and even f64 comparisons to integer ones.
2669SDValue
2670ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2671 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002672 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002673 SDValue LHS = Op.getOperand(2);
2674 SDValue RHS = Op.getOperand(3);
2675 SDValue Dest = Op.getOperand(4);
2676 DebugLoc dl = Op.getDebugLoc();
2677
2678 bool SeenZero = false;
2679 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2680 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002681 // If one of the operand is zero, it's safe to ignore the NaN case since
2682 // we only care about equality comparisons.
2683 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002684 // If unsafe fp math optimization is enabled and there are no othter uses of
2685 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2686 // to an integer comparison.
2687 if (CC == ISD::SETOEQ)
2688 CC = ISD::SETEQ;
2689 else if (CC == ISD::SETUNE)
2690 CC = ISD::SETNE;
2691
2692 SDValue ARMcc;
2693 if (LHS.getValueType() == MVT::f32) {
2694 LHS = bitcastf32Toi32(LHS, DAG);
2695 RHS = bitcastf32Toi32(RHS, DAG);
2696 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2697 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2698 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2699 Chain, Dest, ARMcc, CCR, Cmp);
2700 }
2701
2702 SDValue LHS1, LHS2;
2703 SDValue RHS1, RHS2;
2704 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2705 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2706 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2707 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002708 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002709 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2710 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2711 }
2712
2713 return SDValue();
2714}
2715
2716SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2717 SDValue Chain = Op.getOperand(0);
2718 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2719 SDValue LHS = Op.getOperand(2);
2720 SDValue RHS = Op.getOperand(3);
2721 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002722 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002723
Owen Anderson825b72b2009-08-11 20:47:22 +00002724 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002725 SDValue ARMcc;
2726 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002727 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002728 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002729 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002730 }
2731
Owen Anderson825b72b2009-08-11 20:47:22 +00002732 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002733
2734 if (UnsafeFPMath &&
2735 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2736 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2737 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2738 if (Result.getNode())
2739 return Result;
2740 }
2741
Evan Chenga8e29892007-01-19 07:51:42 +00002742 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002743 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002744
Evan Cheng218977b2010-07-13 19:27:42 +00002745 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2746 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002747 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002748 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002749 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002750 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002751 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002752 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2753 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002754 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002755 }
2756 return Res;
2757}
2758
Dan Gohmand858e902010-04-17 15:26:15 +00002759SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002760 SDValue Chain = Op.getOperand(0);
2761 SDValue Table = Op.getOperand(1);
2762 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002763 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002764
Owen Andersone50ed302009-08-10 22:56:29 +00002765 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002766 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2767 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002768 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002769 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002770 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002771 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2772 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002773 if (Subtarget->isThumb2()) {
2774 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2775 // which does another jump to the destination. This also makes it easier
2776 // to translate it to TBB / TBH later.
2777 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002778 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002779 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002780 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002781 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002782 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002783 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002784 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002785 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002786 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002787 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002788 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002789 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002790 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002791 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002792 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002793 }
Evan Chenga8e29892007-01-19 07:51:42 +00002794}
2795
Bob Wilson76a312b2010-03-19 22:51:32 +00002796static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2797 DebugLoc dl = Op.getDebugLoc();
2798 unsigned Opc;
2799
2800 switch (Op.getOpcode()) {
2801 default:
2802 assert(0 && "Invalid opcode!");
2803 case ISD::FP_TO_SINT:
2804 Opc = ARMISD::FTOSI;
2805 break;
2806 case ISD::FP_TO_UINT:
2807 Opc = ARMISD::FTOUI;
2808 break;
2809 }
2810 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002811 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002812}
2813
2814static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2815 EVT VT = Op.getValueType();
2816 DebugLoc dl = Op.getDebugLoc();
2817 unsigned Opc;
2818
2819 switch (Op.getOpcode()) {
2820 default:
2821 assert(0 && "Invalid opcode!");
2822 case ISD::SINT_TO_FP:
2823 Opc = ARMISD::SITOF;
2824 break;
2825 case ISD::UINT_TO_FP:
2826 Opc = ARMISD::UITOF;
2827 break;
2828 }
2829
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002830 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002831 return DAG.getNode(Opc, dl, VT, Op);
2832}
2833
Evan Cheng515fe3a2010-07-08 02:08:50 +00002834SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002835 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002836 SDValue Tmp0 = Op.getOperand(0);
2837 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002838 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002839 EVT VT = Op.getValueType();
2840 EVT SrcVT = Tmp1.getValueType();
Evan Chengc143dd42011-02-11 02:28:55 +00002841 bool F2IisFast = Subtarget->isCortexA9() ||
2842 Tmp0.getOpcode() == ISD::BITCAST || Tmp0.getOpcode() == ARMISD::VMOVDRR;
2843
2844 // Bitcast operand 1 to i32.
2845 if (SrcVT == MVT::f64)
2846 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2847 &Tmp1, 1).getValue(1);
2848 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
2849
2850 // If float to int conversion isn't going to be super expensive, then simply
2851 // or in the signbit.
2852 if (F2IisFast) {
2853 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
2854 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
2855 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
2856 if (VT == MVT::f32) {
2857 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
2858 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
2859 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
2860 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
2861 }
2862
2863 // f64: Or the high part with signbit and then combine two parts.
2864 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2865 &Tmp0, 1);
2866 SDValue Lo = Tmp0.getValue(0);
2867 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
2868 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
2869 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
2870 }
2871
2872 // Remove the signbit of operand 0.
2873 Tmp0 = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2874
2875 // If operand 1 signbit is one, then negate operand 0.
2876 SDValue ARMcc;
2877 SDValue Cmp = getARMCmp(Tmp1, DAG.getConstant(0, MVT::i32),
2878 ISD::SETLT, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chengc143dd42011-02-11 02:28:55 +00002880 return DAG.getNode(ARMISD::CNEG, dl, VT, Tmp0, Tmp0, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002881}
2882
Evan Cheng2457f2c2010-05-22 01:47:14 +00002883SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2884 MachineFunction &MF = DAG.getMachineFunction();
2885 MachineFrameInfo *MFI = MF.getFrameInfo();
2886 MFI->setReturnAddressIsTaken(true);
2887
2888 EVT VT = Op.getValueType();
2889 DebugLoc dl = Op.getDebugLoc();
2890 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2891 if (Depth) {
2892 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2893 SDValue Offset = DAG.getConstant(4, MVT::i32);
2894 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2895 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002896 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002897 }
2898
2899 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00002900 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002901 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2902}
2903
Dan Gohmand858e902010-04-17 15:26:15 +00002904SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002905 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2906 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002907
Owen Andersone50ed302009-08-10 22:56:29 +00002908 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002909 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2910 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002911 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002912 ? ARM::R7 : ARM::R11;
2913 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2914 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002915 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2916 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002917 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002918 return FrameAddr;
2919}
2920
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002921/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002922/// expand a bit convert where either the source or destination type is i64 to
2923/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2924/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2925/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002926static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002927 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2928 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002929 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002930
Bob Wilson9f3f0612010-04-17 05:30:19 +00002931 // This function is only supposed to be called for i64 types, either as the
2932 // source or destination of the bit convert.
2933 EVT SrcVT = Op.getValueType();
2934 EVT DstVT = N->getValueType(0);
2935 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002936 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002937
Bob Wilson9f3f0612010-04-17 05:30:19 +00002938 // Turn i64->f64 into VMOVDRR.
2939 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002940 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2941 DAG.getConstant(0, MVT::i32));
2942 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2943 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002944 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00002945 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002946 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002947
Jim Grosbache5165492009-11-09 00:11:35 +00002948 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002949 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2950 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2951 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2952 // Merge the pieces into a single i64 value.
2953 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2954 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002955
Bob Wilson9f3f0612010-04-17 05:30:19 +00002956 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002957}
2958
Bob Wilson5bafff32009-06-22 23:27:02 +00002959/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002960/// Zero vectors are used to represent vector negation and in those cases
2961/// will be implemented with the NEON VNEG instruction. However, VNEG does
2962/// not support i64 elements, so sometimes the zero vectors will need to be
2963/// explicitly constructed. Regardless, use a canonical VMOV to create the
2964/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002965static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002966 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002967 // The canonical modified immediate encoding of a zero vector is....0!
2968 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2969 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2970 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002971 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002972}
2973
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002974/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2975/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002976SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2977 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002978 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2979 EVT VT = Op.getValueType();
2980 unsigned VTBits = VT.getSizeInBits();
2981 DebugLoc dl = Op.getDebugLoc();
2982 SDValue ShOpLo = Op.getOperand(0);
2983 SDValue ShOpHi = Op.getOperand(1);
2984 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002985 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002986 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002987
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002988 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2989
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002990 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2991 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2992 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2993 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2994 DAG.getConstant(VTBits, MVT::i32));
2995 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2996 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002997 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002998
2999 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3000 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003001 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003002 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003003 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003004 CCR, Cmp);
3005
3006 SDValue Ops[2] = { Lo, Hi };
3007 return DAG.getMergeValues(Ops, 2, dl);
3008}
3009
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003010/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3011/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003012SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3013 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003014 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3015 EVT VT = Op.getValueType();
3016 unsigned VTBits = VT.getSizeInBits();
3017 DebugLoc dl = Op.getDebugLoc();
3018 SDValue ShOpLo = Op.getOperand(0);
3019 SDValue ShOpHi = Op.getOperand(1);
3020 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003021 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003022
3023 assert(Op.getOpcode() == ISD::SHL_PARTS);
3024 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3025 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3026 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3027 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3028 DAG.getConstant(VTBits, MVT::i32));
3029 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3030 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3031
3032 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3033 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3034 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003035 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003036 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003037 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003038 CCR, Cmp);
3039
3040 SDValue Ops[2] = { Lo, Hi };
3041 return DAG.getMergeValues(Ops, 2, dl);
3042}
3043
Jim Grosbach4725ca72010-09-08 03:54:02 +00003044SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003045 SelectionDAG &DAG) const {
3046 // The rounding mode is in bits 23:22 of the FPSCR.
3047 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3048 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3049 // so that the shift + and get folded into a bitfield extract.
3050 DebugLoc dl = Op.getDebugLoc();
3051 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3052 DAG.getConstant(Intrinsic::arm_get_fpscr,
3053 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003054 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003055 DAG.getConstant(1U << 22, MVT::i32));
3056 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3057 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003058 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003059 DAG.getConstant(3, MVT::i32));
3060}
3061
Jim Grosbach3482c802010-01-18 19:58:49 +00003062static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3063 const ARMSubtarget *ST) {
3064 EVT VT = N->getValueType(0);
3065 DebugLoc dl = N->getDebugLoc();
3066
3067 if (!ST->hasV6T2Ops())
3068 return SDValue();
3069
3070 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3071 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3072}
3073
Bob Wilson5bafff32009-06-22 23:27:02 +00003074static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3075 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003076 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003077 DebugLoc dl = N->getDebugLoc();
3078
Bob Wilsond5448bb2010-11-18 21:16:28 +00003079 if (!VT.isVector())
3080 return SDValue();
3081
Bob Wilson5bafff32009-06-22 23:27:02 +00003082 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003083 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003084
Bob Wilsond5448bb2010-11-18 21:16:28 +00003085 // Left shifts translate directly to the vshiftu intrinsic.
3086 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003087 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003088 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3089 N->getOperand(0), N->getOperand(1));
3090
3091 assert((N->getOpcode() == ISD::SRA ||
3092 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3093
3094 // NEON uses the same intrinsics for both left and right shifts. For
3095 // right shifts, the shift amounts are negative, so negate the vector of
3096 // shift amounts.
3097 EVT ShiftVT = N->getOperand(1).getValueType();
3098 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3099 getZeroVector(ShiftVT, DAG, dl),
3100 N->getOperand(1));
3101 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3102 Intrinsic::arm_neon_vshifts :
3103 Intrinsic::arm_neon_vshiftu);
3104 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3105 DAG.getConstant(vshiftInt, MVT::i32),
3106 N->getOperand(0), NegatedCount);
3107}
3108
3109static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3110 const ARMSubtarget *ST) {
3111 EVT VT = N->getValueType(0);
3112 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003113
Eli Friedmance392eb2009-08-22 03:13:10 +00003114 // We can get here for a node like i32 = ISD::SHL i32, i64
3115 if (VT != MVT::i64)
3116 return SDValue();
3117
3118 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003119 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003120
Chris Lattner27a6c732007-11-24 07:07:01 +00003121 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3122 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003123 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003124 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003125
Chris Lattner27a6c732007-11-24 07:07:01 +00003126 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003127 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003128
Chris Lattner27a6c732007-11-24 07:07:01 +00003129 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003131 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003133 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003134
Chris Lattner27a6c732007-11-24 07:07:01 +00003135 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3136 // captures the result into a carry flag.
3137 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003138 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003139
Chris Lattner27a6c732007-11-24 07:07:01 +00003140 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003142
Chris Lattner27a6c732007-11-24 07:07:01 +00003143 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003145}
3146
Bob Wilson5bafff32009-06-22 23:27:02 +00003147static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3148 SDValue TmpOp0, TmpOp1;
3149 bool Invert = false;
3150 bool Swap = false;
3151 unsigned Opc = 0;
3152
3153 SDValue Op0 = Op.getOperand(0);
3154 SDValue Op1 = Op.getOperand(1);
3155 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003156 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003157 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3158 DebugLoc dl = Op.getDebugLoc();
3159
3160 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3161 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003162 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003163 case ISD::SETUNE:
3164 case ISD::SETNE: Invert = true; // Fallthrough
3165 case ISD::SETOEQ:
3166 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3167 case ISD::SETOLT:
3168 case ISD::SETLT: Swap = true; // Fallthrough
3169 case ISD::SETOGT:
3170 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3171 case ISD::SETOLE:
3172 case ISD::SETLE: Swap = true; // Fallthrough
3173 case ISD::SETOGE:
3174 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3175 case ISD::SETUGE: Swap = true; // Fallthrough
3176 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3177 case ISD::SETUGT: Swap = true; // Fallthrough
3178 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3179 case ISD::SETUEQ: Invert = true; // Fallthrough
3180 case ISD::SETONE:
3181 // Expand this to (OLT | OGT).
3182 TmpOp0 = Op0;
3183 TmpOp1 = Op1;
3184 Opc = ISD::OR;
3185 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3186 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3187 break;
3188 case ISD::SETUO: Invert = true; // Fallthrough
3189 case ISD::SETO:
3190 // Expand this to (OLT | OGE).
3191 TmpOp0 = Op0;
3192 TmpOp1 = Op1;
3193 Opc = ISD::OR;
3194 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3195 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3196 break;
3197 }
3198 } else {
3199 // Integer comparisons.
3200 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003201 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003202 case ISD::SETNE: Invert = true;
3203 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3204 case ISD::SETLT: Swap = true;
3205 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3206 case ISD::SETLE: Swap = true;
3207 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3208 case ISD::SETULT: Swap = true;
3209 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3210 case ISD::SETULE: Swap = true;
3211 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3212 }
3213
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003214 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003215 if (Opc == ARMISD::VCEQ) {
3216
3217 SDValue AndOp;
3218 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3219 AndOp = Op0;
3220 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3221 AndOp = Op1;
3222
3223 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003224 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003225 AndOp = AndOp.getOperand(0);
3226
3227 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3228 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003229 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3230 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003231 Invert = !Invert;
3232 }
3233 }
3234 }
3235
3236 if (Swap)
3237 std::swap(Op0, Op1);
3238
Owen Andersonc24cb352010-11-08 23:21:22 +00003239 // If one of the operands is a constant vector zero, attempt to fold the
3240 // comparison to a specialized compare-against-zero form.
3241 SDValue SingleOp;
3242 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3243 SingleOp = Op0;
3244 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3245 if (Opc == ARMISD::VCGE)
3246 Opc = ARMISD::VCLEZ;
3247 else if (Opc == ARMISD::VCGT)
3248 Opc = ARMISD::VCLTZ;
3249 SingleOp = Op1;
3250 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003251
Owen Andersonc24cb352010-11-08 23:21:22 +00003252 SDValue Result;
3253 if (SingleOp.getNode()) {
3254 switch (Opc) {
3255 case ARMISD::VCEQ:
3256 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3257 case ARMISD::VCGE:
3258 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3259 case ARMISD::VCLEZ:
3260 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3261 case ARMISD::VCGT:
3262 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3263 case ARMISD::VCLTZ:
3264 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3265 default:
3266 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3267 }
3268 } else {
3269 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3270 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003271
3272 if (Invert)
3273 Result = DAG.getNOT(dl, Result, VT);
3274
3275 return Result;
3276}
3277
Bob Wilsond3c42842010-06-14 22:19:57 +00003278/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3279/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003280/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003281static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3282 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003283 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003284 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003285
Bob Wilson827b2102010-06-15 19:05:35 +00003286 // SplatBitSize is set to the smallest size that splats the vector, so a
3287 // zero vector will always have SplatBitSize == 8. However, NEON modified
3288 // immediate instructions others than VMOV do not support the 8-bit encoding
3289 // of a zero vector, and the default encoding of zero is supposed to be the
3290 // 32-bit version.
3291 if (SplatBits == 0)
3292 SplatBitSize = 32;
3293
Bob Wilson5bafff32009-06-22 23:27:02 +00003294 switch (SplatBitSize) {
3295 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003296 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003297 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003298 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003299 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003300 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003301 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003302 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003303 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003304
3305 case 16:
3306 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003307 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003308 if ((SplatBits & ~0xff) == 0) {
3309 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003310 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003311 Imm = SplatBits;
3312 break;
3313 }
3314 if ((SplatBits & ~0xff00) == 0) {
3315 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003316 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003317 Imm = SplatBits >> 8;
3318 break;
3319 }
3320 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003321
3322 case 32:
3323 // NEON's 32-bit VMOV supports splat values where:
3324 // * only one byte is nonzero, or
3325 // * the least significant byte is 0xff and the second byte is nonzero, or
3326 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003327 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003328 if ((SplatBits & ~0xff) == 0) {
3329 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003330 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003331 Imm = SplatBits;
3332 break;
3333 }
3334 if ((SplatBits & ~0xff00) == 0) {
3335 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003336 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003337 Imm = SplatBits >> 8;
3338 break;
3339 }
3340 if ((SplatBits & ~0xff0000) == 0) {
3341 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003342 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003343 Imm = SplatBits >> 16;
3344 break;
3345 }
3346 if ((SplatBits & ~0xff000000) == 0) {
3347 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003348 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003349 Imm = SplatBits >> 24;
3350 break;
3351 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003352
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003353 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3354 if (type == OtherModImm) return SDValue();
3355
Bob Wilson5bafff32009-06-22 23:27:02 +00003356 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003357 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3358 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003359 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003360 Imm = SplatBits >> 8;
3361 SplatBits |= 0xff;
3362 break;
3363 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003364
3365 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003366 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3367 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003368 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003369 Imm = SplatBits >> 16;
3370 SplatBits |= 0xffff;
3371 break;
3372 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003373
3374 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3375 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3376 // VMOV.I32. A (very) minor optimization would be to replicate the value
3377 // and fall through here to test for a valid 64-bit splat. But, then the
3378 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003379 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003380
3381 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003382 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003383 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003384 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003385 uint64_t BitMask = 0xff;
3386 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003387 unsigned ImmMask = 1;
3388 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003389 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003390 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003391 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003392 Imm |= ImmMask;
3393 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003394 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003395 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003396 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003397 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003398 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003399 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003400 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003401 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003402 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003403 break;
3404 }
3405
Bob Wilson1a913ed2010-06-11 21:34:50 +00003406 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003407 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003408 return SDValue();
3409 }
3410
Bob Wilsoncba270d2010-07-13 21:16:48 +00003411 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3412 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003413}
3414
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003415static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3416 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003417 unsigned NumElts = VT.getVectorNumElements();
3418 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003419
3420 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3421 if (M[0] < 0)
3422 return false;
3423
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003424 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003425
3426 // If this is a VEXT shuffle, the immediate value is the index of the first
3427 // element. The other shuffle indices must be the successive elements after
3428 // the first one.
3429 unsigned ExpectedElt = Imm;
3430 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003431 // Increment the expected index. If it wraps around, it may still be
3432 // a VEXT but the source vectors must be swapped.
3433 ExpectedElt += 1;
3434 if (ExpectedElt == NumElts * 2) {
3435 ExpectedElt = 0;
3436 ReverseVEXT = true;
3437 }
3438
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003439 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003440 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003441 return false;
3442 }
3443
3444 // Adjust the index value if the source operands will be swapped.
3445 if (ReverseVEXT)
3446 Imm -= NumElts;
3447
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003448 return true;
3449}
3450
Bob Wilson8bb9e482009-07-26 00:39:34 +00003451/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3452/// instruction with the specified blocksize. (The order of the elements
3453/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003454static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3455 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003456 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3457 "Only possible block sizes for VREV are: 16, 32, 64");
3458
Bob Wilson8bb9e482009-07-26 00:39:34 +00003459 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003460 if (EltSz == 64)
3461 return false;
3462
3463 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003464 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003465 // If the first shuffle index is UNDEF, be optimistic.
3466 if (M[0] < 0)
3467 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003468
3469 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3470 return false;
3471
3472 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003473 if (M[i] < 0) continue; // ignore UNDEF indices
3474 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003475 return false;
3476 }
3477
3478 return true;
3479}
3480
Bob Wilsonc692cb72009-08-21 20:54:19 +00003481static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3482 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003483 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3484 if (EltSz == 64)
3485 return false;
3486
Bob Wilsonc692cb72009-08-21 20:54:19 +00003487 unsigned NumElts = VT.getVectorNumElements();
3488 WhichResult = (M[0] == 0 ? 0 : 1);
3489 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003490 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3491 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003492 return false;
3493 }
3494 return true;
3495}
3496
Bob Wilson324f4f12009-12-03 06:40:55 +00003497/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3498/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3499/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3500static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3501 unsigned &WhichResult) {
3502 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3503 if (EltSz == 64)
3504 return false;
3505
3506 unsigned NumElts = VT.getVectorNumElements();
3507 WhichResult = (M[0] == 0 ? 0 : 1);
3508 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003509 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3510 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003511 return false;
3512 }
3513 return true;
3514}
3515
Bob Wilsonc692cb72009-08-21 20:54:19 +00003516static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3517 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003518 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3519 if (EltSz == 64)
3520 return false;
3521
Bob Wilsonc692cb72009-08-21 20:54:19 +00003522 unsigned NumElts = VT.getVectorNumElements();
3523 WhichResult = (M[0] == 0 ? 0 : 1);
3524 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003525 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003526 if ((unsigned) M[i] != 2 * i + WhichResult)
3527 return false;
3528 }
3529
3530 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003531 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003532 return false;
3533
3534 return true;
3535}
3536
Bob Wilson324f4f12009-12-03 06:40:55 +00003537/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3538/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3539/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3540static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3541 unsigned &WhichResult) {
3542 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3543 if (EltSz == 64)
3544 return false;
3545
3546 unsigned Half = VT.getVectorNumElements() / 2;
3547 WhichResult = (M[0] == 0 ? 0 : 1);
3548 for (unsigned j = 0; j != 2; ++j) {
3549 unsigned Idx = WhichResult;
3550 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003551 int MIdx = M[i + j * Half];
3552 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003553 return false;
3554 Idx += 2;
3555 }
3556 }
3557
3558 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3559 if (VT.is64BitVector() && EltSz == 32)
3560 return false;
3561
3562 return true;
3563}
3564
Bob Wilsonc692cb72009-08-21 20:54:19 +00003565static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3566 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003567 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3568 if (EltSz == 64)
3569 return false;
3570
Bob Wilsonc692cb72009-08-21 20:54:19 +00003571 unsigned NumElts = VT.getVectorNumElements();
3572 WhichResult = (M[0] == 0 ? 0 : 1);
3573 unsigned Idx = WhichResult * NumElts / 2;
3574 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003575 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3576 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003577 return false;
3578 Idx += 1;
3579 }
3580
3581 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003582 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003583 return false;
3584
3585 return true;
3586}
3587
Bob Wilson324f4f12009-12-03 06:40:55 +00003588/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3589/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3590/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3591static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3592 unsigned &WhichResult) {
3593 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3594 if (EltSz == 64)
3595 return false;
3596
3597 unsigned NumElts = VT.getVectorNumElements();
3598 WhichResult = (M[0] == 0 ? 0 : 1);
3599 unsigned Idx = WhichResult * NumElts / 2;
3600 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003601 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3602 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003603 return false;
3604 Idx += 1;
3605 }
3606
3607 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3608 if (VT.is64BitVector() && EltSz == 32)
3609 return false;
3610
3611 return true;
3612}
3613
Dale Johannesenf630c712010-07-29 20:10:08 +00003614// If N is an integer constant that can be moved into a register in one
3615// instruction, return an SDValue of such a constant (will become a MOV
3616// instruction). Otherwise return null.
3617static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3618 const ARMSubtarget *ST, DebugLoc dl) {
3619 uint64_t Val;
3620 if (!isa<ConstantSDNode>(N))
3621 return SDValue();
3622 Val = cast<ConstantSDNode>(N)->getZExtValue();
3623
3624 if (ST->isThumb1Only()) {
3625 if (Val <= 255 || ~Val <= 255)
3626 return DAG.getConstant(Val, MVT::i32);
3627 } else {
3628 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3629 return DAG.getConstant(Val, MVT::i32);
3630 }
3631 return SDValue();
3632}
3633
Bob Wilson5bafff32009-06-22 23:27:02 +00003634// If this is a case we can't handle, return null and let the default
3635// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003636SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3637 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003638 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003639 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003640 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003641
3642 APInt SplatBits, SplatUndef;
3643 unsigned SplatBitSize;
3644 bool HasAnyUndefs;
3645 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003646 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003647 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003648 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003649 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003650 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003651 DAG, VmovVT, VT.is128BitVector(),
3652 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003653 if (Val.getNode()) {
3654 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003655 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003656 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003657
3658 // Try an immediate VMVN.
3659 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3660 ((1LL << SplatBitSize) - 1));
3661 Val = isNEONModifiedImm(NegatedImm,
3662 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003663 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003664 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003665 if (Val.getNode()) {
3666 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003667 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003668 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003669 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003670 }
3671
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003672 // Scan through the operands to see if only one value is used.
3673 unsigned NumElts = VT.getVectorNumElements();
3674 bool isOnlyLowElement = true;
3675 bool usesOnlyOneValue = true;
3676 bool isConstant = true;
3677 SDValue Value;
3678 for (unsigned i = 0; i < NumElts; ++i) {
3679 SDValue V = Op.getOperand(i);
3680 if (V.getOpcode() == ISD::UNDEF)
3681 continue;
3682 if (i > 0)
3683 isOnlyLowElement = false;
3684 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3685 isConstant = false;
3686
3687 if (!Value.getNode())
3688 Value = V;
3689 else if (V != Value)
3690 usesOnlyOneValue = false;
3691 }
3692
3693 if (!Value.getNode())
3694 return DAG.getUNDEF(VT);
3695
3696 if (isOnlyLowElement)
3697 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3698
Dale Johannesenf630c712010-07-29 20:10:08 +00003699 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3700
Dale Johannesen575cd142010-10-19 20:00:17 +00003701 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3702 // i32 and try again.
3703 if (usesOnlyOneValue && EltSize <= 32) {
3704 if (!isConstant)
3705 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3706 if (VT.getVectorElementType().isFloatingPoint()) {
3707 SmallVector<SDValue, 8> Ops;
3708 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003709 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003710 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003711 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3712 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003713 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3714 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003715 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003716 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003717 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3718 if (Val.getNode())
3719 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003720 }
3721
3722 // If all elements are constants and the case above didn't get hit, fall back
3723 // to the default expansion, which will generate a load from the constant
3724 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003725 if (isConstant)
3726 return SDValue();
3727
Bob Wilson11a1dff2011-01-07 21:37:30 +00003728 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3729 if (NumElts >= 4) {
3730 SDValue shuffle = ReconstructShuffle(Op, DAG);
3731 if (shuffle != SDValue())
3732 return shuffle;
3733 }
3734
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003735 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003736 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3737 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003738 if (EltSize >= 32) {
3739 // Do the expansion with floating-point types, since that is what the VFP
3740 // registers are defined to use, and since i64 is not legal.
3741 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3742 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003743 SmallVector<SDValue, 8> Ops;
3744 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003745 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003746 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003747 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003748 }
3749
3750 return SDValue();
3751}
3752
Bob Wilson11a1dff2011-01-07 21:37:30 +00003753// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003754// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003755SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3756 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003757 DebugLoc dl = Op.getDebugLoc();
3758 EVT VT = Op.getValueType();
3759 unsigned NumElts = VT.getVectorNumElements();
3760
3761 SmallVector<SDValue, 2> SourceVecs;
3762 SmallVector<unsigned, 2> MinElts;
3763 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003764
Bob Wilson11a1dff2011-01-07 21:37:30 +00003765 for (unsigned i = 0; i < NumElts; ++i) {
3766 SDValue V = Op.getOperand(i);
3767 if (V.getOpcode() == ISD::UNDEF)
3768 continue;
3769 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3770 // A shuffle can only come from building a vector from various
3771 // elements of other vectors.
3772 return SDValue();
3773 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003774
Bob Wilson11a1dff2011-01-07 21:37:30 +00003775 // Record this extraction against the appropriate vector if possible...
3776 SDValue SourceVec = V.getOperand(0);
3777 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
3778 bool FoundSource = false;
3779 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
3780 if (SourceVecs[j] == SourceVec) {
3781 if (MinElts[j] > EltNo)
3782 MinElts[j] = EltNo;
3783 if (MaxElts[j] < EltNo)
3784 MaxElts[j] = EltNo;
3785 FoundSource = true;
3786 break;
3787 }
3788 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003789
Bob Wilson11a1dff2011-01-07 21:37:30 +00003790 // Or record a new source if not...
3791 if (!FoundSource) {
3792 SourceVecs.push_back(SourceVec);
3793 MinElts.push_back(EltNo);
3794 MaxElts.push_back(EltNo);
3795 }
3796 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003797
Bob Wilson11a1dff2011-01-07 21:37:30 +00003798 // Currently only do something sane when at most two source vectors
3799 // involved.
3800 if (SourceVecs.size() > 2)
3801 return SDValue();
3802
3803 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
3804 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003805
Bob Wilson11a1dff2011-01-07 21:37:30 +00003806 // This loop extracts the usage patterns of the source vectors
3807 // and prepares appropriate SDValues for a shuffle if possible.
3808 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
3809 if (SourceVecs[i].getValueType() == VT) {
3810 // No VEXT necessary
3811 ShuffleSrcs[i] = SourceVecs[i];
3812 VEXTOffsets[i] = 0;
3813 continue;
3814 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
3815 // It probably isn't worth padding out a smaller vector just to
3816 // break it down again in a shuffle.
3817 return SDValue();
3818 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003819
Bob Wilson11a1dff2011-01-07 21:37:30 +00003820 // Since only 64-bit and 128-bit vectors are legal on ARM and
3821 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00003822 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
3823 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003824
Bob Wilson11a1dff2011-01-07 21:37:30 +00003825 if (MaxElts[i] - MinElts[i] >= NumElts) {
3826 // Span too large for a VEXT to cope
3827 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003828 }
3829
Bob Wilson11a1dff2011-01-07 21:37:30 +00003830 if (MinElts[i] >= NumElts) {
3831 // The extraction can just take the second half
3832 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00003833 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3834 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003835 DAG.getIntPtrConstant(NumElts));
3836 } else if (MaxElts[i] < NumElts) {
3837 // The extraction can just take the first half
3838 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00003839 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3840 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003841 DAG.getIntPtrConstant(0));
3842 } else {
3843 // An actual VEXT is needed
3844 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00003845 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3846 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003847 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00003848 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3849 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003850 DAG.getIntPtrConstant(NumElts));
3851 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
3852 DAG.getConstant(VEXTOffsets[i], MVT::i32));
3853 }
3854 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003855
Bob Wilson11a1dff2011-01-07 21:37:30 +00003856 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003857
Bob Wilson11a1dff2011-01-07 21:37:30 +00003858 for (unsigned i = 0; i < NumElts; ++i) {
3859 SDValue Entry = Op.getOperand(i);
3860 if (Entry.getOpcode() == ISD::UNDEF) {
3861 Mask.push_back(-1);
3862 continue;
3863 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003864
Bob Wilson11a1dff2011-01-07 21:37:30 +00003865 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00003866 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
3867 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00003868 if (ExtractVec == SourceVecs[0]) {
3869 Mask.push_back(ExtractElt - VEXTOffsets[0]);
3870 } else {
3871 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
3872 }
3873 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003874
Bob Wilson11a1dff2011-01-07 21:37:30 +00003875 // Final check before we try to produce nonsense...
3876 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00003877 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
3878 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003879
Bob Wilson11a1dff2011-01-07 21:37:30 +00003880 return SDValue();
3881}
3882
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003883/// isShuffleMaskLegal - Targets can use this to indicate that they only
3884/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3885/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3886/// are assumed to be legal.
3887bool
3888ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3889 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003890 if (VT.getVectorNumElements() == 4 &&
3891 (VT.is128BitVector() || VT.is64BitVector())) {
3892 unsigned PFIndexes[4];
3893 for (unsigned i = 0; i != 4; ++i) {
3894 if (M[i] < 0)
3895 PFIndexes[i] = 8;
3896 else
3897 PFIndexes[i] = M[i];
3898 }
3899
3900 // Compute the index in the perfect shuffle table.
3901 unsigned PFTableIndex =
3902 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3903 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3904 unsigned Cost = (PFEntry >> 30);
3905
3906 if (Cost <= 4)
3907 return true;
3908 }
3909
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003910 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003911 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003912
Bob Wilson53dd2452010-06-07 23:53:38 +00003913 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3914 return (EltSize >= 32 ||
3915 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003916 isVREVMask(M, VT, 64) ||
3917 isVREVMask(M, VT, 32) ||
3918 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003919 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3920 isVTRNMask(M, VT, WhichResult) ||
3921 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003922 isVZIPMask(M, VT, WhichResult) ||
3923 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3924 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3925 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003926}
3927
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003928/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3929/// the specified operations to build the shuffle.
3930static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3931 SDValue RHS, SelectionDAG &DAG,
3932 DebugLoc dl) {
3933 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3934 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3935 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3936
3937 enum {
3938 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3939 OP_VREV,
3940 OP_VDUP0,
3941 OP_VDUP1,
3942 OP_VDUP2,
3943 OP_VDUP3,
3944 OP_VEXT1,
3945 OP_VEXT2,
3946 OP_VEXT3,
3947 OP_VUZPL, // VUZP, left result
3948 OP_VUZPR, // VUZP, right result
3949 OP_VZIPL, // VZIP, left result
3950 OP_VZIPR, // VZIP, right result
3951 OP_VTRNL, // VTRN, left result
3952 OP_VTRNR // VTRN, right result
3953 };
3954
3955 if (OpNum == OP_COPY) {
3956 if (LHSID == (1*9+2)*9+3) return LHS;
3957 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3958 return RHS;
3959 }
3960
3961 SDValue OpLHS, OpRHS;
3962 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3963 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3964 EVT VT = OpLHS.getValueType();
3965
3966 switch (OpNum) {
3967 default: llvm_unreachable("Unknown shuffle opcode!");
3968 case OP_VREV:
3969 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3970 case OP_VDUP0:
3971 case OP_VDUP1:
3972 case OP_VDUP2:
3973 case OP_VDUP3:
3974 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003975 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003976 case OP_VEXT1:
3977 case OP_VEXT2:
3978 case OP_VEXT3:
3979 return DAG.getNode(ARMISD::VEXT, dl, VT,
3980 OpLHS, OpRHS,
3981 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3982 case OP_VUZPL:
3983 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003984 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003985 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3986 case OP_VZIPL:
3987 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003988 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003989 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3990 case OP_VTRNL:
3991 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003992 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3993 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003994 }
3995}
3996
Bob Wilson5bafff32009-06-22 23:27:02 +00003997static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003998 SDValue V1 = Op.getOperand(0);
3999 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004000 DebugLoc dl = Op.getDebugLoc();
4001 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004002 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004003 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004004
Bob Wilson28865062009-08-13 02:13:04 +00004005 // Convert shuffles that are directly supported on NEON to target-specific
4006 // DAG nodes, instead of keeping them as shuffles and matching them again
4007 // during code selection. This is more efficient and avoids the possibility
4008 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004009 // FIXME: floating-point vectors should be canonicalized to integer vectors
4010 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004011 SVN->getMask(ShuffleMask);
4012
Bob Wilson53dd2452010-06-07 23:53:38 +00004013 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4014 if (EltSize <= 32) {
4015 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4016 int Lane = SVN->getSplatIndex();
4017 // If this is undef splat, generate it via "just" vdup, if possible.
4018 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004019
Bob Wilson53dd2452010-06-07 23:53:38 +00004020 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4021 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4022 }
4023 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4024 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004025 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004026
4027 bool ReverseVEXT;
4028 unsigned Imm;
4029 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4030 if (ReverseVEXT)
4031 std::swap(V1, V2);
4032 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4033 DAG.getConstant(Imm, MVT::i32));
4034 }
4035
4036 if (isVREVMask(ShuffleMask, VT, 64))
4037 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4038 if (isVREVMask(ShuffleMask, VT, 32))
4039 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4040 if (isVREVMask(ShuffleMask, VT, 16))
4041 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4042
4043 // Check for Neon shuffles that modify both input vectors in place.
4044 // If both results are used, i.e., if there are two shuffles with the same
4045 // source operands and with masks corresponding to both results of one of
4046 // these operations, DAG memoization will ensure that a single node is
4047 // used for both shuffles.
4048 unsigned WhichResult;
4049 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4050 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4051 V1, V2).getValue(WhichResult);
4052 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4053 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4054 V1, V2).getValue(WhichResult);
4055 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4056 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4057 V1, V2).getValue(WhichResult);
4058
4059 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4060 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4061 V1, V1).getValue(WhichResult);
4062 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4063 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4064 V1, V1).getValue(WhichResult);
4065 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4066 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4067 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004068 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004069
Bob Wilsonc692cb72009-08-21 20:54:19 +00004070 // If the shuffle is not directly supported and it has 4 elements, use
4071 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004072 unsigned NumElts = VT.getVectorNumElements();
4073 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004074 unsigned PFIndexes[4];
4075 for (unsigned i = 0; i != 4; ++i) {
4076 if (ShuffleMask[i] < 0)
4077 PFIndexes[i] = 8;
4078 else
4079 PFIndexes[i] = ShuffleMask[i];
4080 }
4081
4082 // Compute the index in the perfect shuffle table.
4083 unsigned PFTableIndex =
4084 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004085 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4086 unsigned Cost = (PFEntry >> 30);
4087
4088 if (Cost <= 4)
4089 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4090 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004091
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004092 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004093 if (EltSize >= 32) {
4094 // Do the expansion with floating-point types, since that is what the VFP
4095 // registers are defined to use, and since i64 is not legal.
4096 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4097 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004098 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4099 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004100 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004101 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004102 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004103 Ops.push_back(DAG.getUNDEF(EltVT));
4104 else
4105 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4106 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4107 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4108 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004109 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004110 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004111 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004112 }
4113
Bob Wilson22cac0d2009-08-14 05:16:33 +00004114 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004115}
4116
Bob Wilson5bafff32009-06-22 23:27:02 +00004117static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004118 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004119 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004120 if (!isa<ConstantSDNode>(Lane))
4121 return SDValue();
4122
4123 SDValue Vec = Op.getOperand(0);
4124 if (Op.getValueType() == MVT::i32 &&
4125 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4126 DebugLoc dl = Op.getDebugLoc();
4127 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4128 }
4129
4130 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004131}
4132
Bob Wilsona6d65862009-08-03 20:36:38 +00004133static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4134 // The only time a CONCAT_VECTORS operation can have legal types is when
4135 // two 64-bit vectors are concatenated to a 128-bit vector.
4136 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4137 "unexpected CONCAT_VECTORS");
4138 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004140 SDValue Op0 = Op.getOperand(0);
4141 SDValue Op1 = Op.getOperand(1);
4142 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004144 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004145 DAG.getIntPtrConstant(0));
4146 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004148 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004149 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004150 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004151}
4152
Bob Wilson626613d2010-11-23 19:38:38 +00004153/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4154/// element has been zero/sign-extended, depending on the isSigned parameter,
4155/// from an integer type half its size.
4156static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4157 bool isSigned) {
4158 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4159 EVT VT = N->getValueType(0);
4160 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4161 SDNode *BVN = N->getOperand(0).getNode();
4162 if (BVN->getValueType(0) != MVT::v4i32 ||
4163 BVN->getOpcode() != ISD::BUILD_VECTOR)
4164 return false;
4165 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4166 unsigned HiElt = 1 - LoElt;
4167 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4168 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4169 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4170 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4171 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4172 return false;
4173 if (isSigned) {
4174 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4175 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4176 return true;
4177 } else {
4178 if (Hi0->isNullValue() && Hi1->isNullValue())
4179 return true;
4180 }
4181 return false;
4182 }
4183
4184 if (N->getOpcode() != ISD::BUILD_VECTOR)
4185 return false;
4186
4187 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4188 SDNode *Elt = N->getOperand(i).getNode();
4189 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4190 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4191 unsigned HalfSize = EltSize / 2;
4192 if (isSigned) {
4193 int64_t SExtVal = C->getSExtValue();
4194 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4195 return false;
4196 } else {
4197 if ((C->getZExtValue() >> HalfSize) != 0)
4198 return false;
4199 }
4200 continue;
4201 }
4202 return false;
4203 }
4204
4205 return true;
4206}
4207
4208/// isSignExtended - Check if a node is a vector value that is sign-extended
4209/// or a constant BUILD_VECTOR with sign-extended elements.
4210static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4211 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4212 return true;
4213 if (isExtendedBUILD_VECTOR(N, DAG, true))
4214 return true;
4215 return false;
4216}
4217
4218/// isZeroExtended - Check if a node is a vector value that is zero-extended
4219/// or a constant BUILD_VECTOR with zero-extended elements.
4220static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4221 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4222 return true;
4223 if (isExtendedBUILD_VECTOR(N, DAG, false))
4224 return true;
4225 return false;
4226}
4227
4228/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4229/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004230static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4231 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4232 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004233 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4234 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4235 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4236 LD->isNonTemporal(), LD->getAlignment());
4237 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4238 // have been legalized as a BITCAST from v4i32.
4239 if (N->getOpcode() == ISD::BITCAST) {
4240 SDNode *BVN = N->getOperand(0).getNode();
4241 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4242 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4243 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4244 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4245 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4246 }
4247 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4248 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4249 EVT VT = N->getValueType(0);
4250 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4251 unsigned NumElts = VT.getVectorNumElements();
4252 MVT TruncVT = MVT::getIntegerVT(EltSize);
4253 SmallVector<SDValue, 8> Ops;
4254 for (unsigned i = 0; i != NumElts; ++i) {
4255 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4256 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004257 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004258 }
4259 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4260 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004261}
4262
4263static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4264 // Multiplications are only custom-lowered for 128-bit vectors so that
4265 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4266 EVT VT = Op.getValueType();
4267 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4268 SDNode *N0 = Op.getOperand(0).getNode();
4269 SDNode *N1 = Op.getOperand(1).getNode();
4270 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004271 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004272 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004273 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004274 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004275 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004276 // Fall through to expand this. It is not legal.
4277 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004278 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004279 // Other vector multiplications are legal.
4280 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004281
4282 // Legalize to a VMULL instruction.
4283 DebugLoc DL = Op.getDebugLoc();
4284 SDValue Op0 = SkipExtension(N0, DAG);
4285 SDValue Op1 = SkipExtension(N1, DAG);
4286
4287 assert(Op0.getValueType().is64BitVector() &&
4288 Op1.getValueType().is64BitVector() &&
4289 "unexpected types for extended operands to VMULL");
4290 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4291}
4292
Nate Begeman7973f352011-02-11 20:53:29 +00004293static SDValue
4294LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4295 // Convert to float
4296 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4297 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4298 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4299 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4300 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4301 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4302 // Get reciprocal estimate.
4303 // float4 recip = vrecpeq_f32(yf);
4304 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4305 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4306 // Because char has a smaller range than uchar, we can actually get away
4307 // without any newton steps. This requires that we use a weird bias
4308 // of 0xb000, however (again, this has been exhaustively tested).
4309 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4310 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4311 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4312 Y = DAG.getConstant(0xb000, MVT::i32);
4313 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4314 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4315 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4316 // Convert back to short.
4317 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4318 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4319 return X;
4320}
4321
4322static SDValue
4323LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4324 SDValue N2;
4325 // Convert to float.
4326 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4327 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4328 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4329 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4330 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4331 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4332
4333 // Use reciprocal estimate and one refinement step.
4334 // float4 recip = vrecpeq_f32(yf);
4335 // recip *= vrecpsq_f32(yf, recip);
4336 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4337 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4338 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4339 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4340 N1, N2);
4341 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4342 // Because short has a smaller range than ushort, we can actually get away
4343 // with only a single newton step. This requires that we use a weird bias
4344 // of 89, however (again, this has been exhaustively tested).
4345 // float4 result = as_float4(as_int4(xf*recip) + 89);
4346 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4347 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4348 N1 = DAG.getConstant(89, MVT::i32);
4349 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4350 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4351 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4352 // Convert back to integer and return.
4353 // return vmovn_s32(vcvt_s32_f32(result));
4354 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4355 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4356 return N0;
4357}
4358
4359static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4360 EVT VT = Op.getValueType();
4361 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4362 "unexpected type for custom-lowering ISD::SDIV");
4363
4364 DebugLoc dl = Op.getDebugLoc();
4365 SDValue N0 = Op.getOperand(0);
4366 SDValue N1 = Op.getOperand(1);
4367 SDValue N2, N3;
4368
4369 if (VT == MVT::v8i8) {
4370 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4371 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
4372
4373 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4374 DAG.getIntPtrConstant(4));
4375 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4376 DAG.getIntPtrConstant(4));
4377 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4378 DAG.getIntPtrConstant(0));
4379 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4380 DAG.getIntPtrConstant(0));
4381
4382 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4383 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4384
4385 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4386 N0 = LowerCONCAT_VECTORS(N0, DAG);
4387
4388 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4389 return N0;
4390 }
4391 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4392}
4393
4394static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4395 EVT VT = Op.getValueType();
4396 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4397 "unexpected type for custom-lowering ISD::UDIV");
4398
4399 DebugLoc dl = Op.getDebugLoc();
4400 SDValue N0 = Op.getOperand(0);
4401 SDValue N1 = Op.getOperand(1);
4402 SDValue N2, N3;
4403
4404 if (VT == MVT::v8i8) {
4405 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4406 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
4407
4408 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4409 DAG.getIntPtrConstant(4));
4410 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4411 DAG.getIntPtrConstant(4));
4412 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4413 DAG.getIntPtrConstant(0));
4414 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4415 DAG.getIntPtrConstant(0));
4416
4417 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4418 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
4419
4420 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4421 N0 = LowerCONCAT_VECTORS(N0, DAG);
4422
4423 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
4424 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4425 N0);
4426 return N0;
4427 }
4428
4429 // v4i16 sdiv ... Convert to float.
4430 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4431 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4432 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4433 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4434 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4435 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4436
4437 // Use reciprocal estimate and two refinement steps.
4438 // float4 recip = vrecpeq_f32(yf);
4439 // recip *= vrecpsq_f32(yf, recip);
4440 // recip *= vrecpsq_f32(yf, recip);
4441 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4442 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4443 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4444 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4445 N1, N2);
4446 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4447 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4448 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4449 N1, N2);
4450 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4451 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4452 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4453 // and that it will never cause us to return an answer too large).
4454 // float4 result = as_float4(as_int4(xf*recip) + 89);
4455 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4456 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4457 N1 = DAG.getConstant(2, MVT::i32);
4458 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4459 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4460 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4461 // Convert back to integer and return.
4462 // return vmovn_u32(vcvt_s32_f32(result));
4463 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4464 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4465 return N0;
4466}
4467
Dan Gohmand858e902010-04-17 15:26:15 +00004468SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004469 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004470 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004471 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004472 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004473 case ISD::GlobalAddress:
4474 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4475 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004476 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004477 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004478 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4479 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004480 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004481 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004482 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004483 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004484 case ISD::SINT_TO_FP:
4485 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4486 case ISD::FP_TO_SINT:
4487 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004488 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004489 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004490 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004491 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004492 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004493 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004494 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004495 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4496 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004497 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004498 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004499 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004500 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004501 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004502 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004503 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004504 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004505 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004506 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004507 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004508 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004509 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004510 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004511 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004512 case ISD::SDIV: return LowerSDIV(Op, DAG);
4513 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004514 }
Dan Gohman475871a2008-07-27 21:46:04 +00004515 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004516}
4517
Duncan Sands1607f052008-12-01 11:39:25 +00004518/// ReplaceNodeResults - Replace the results of node with an illegal result
4519/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004520void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4521 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004522 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004523 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004524 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004525 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004526 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004527 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004528 case ISD::BITCAST:
4529 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004530 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004531 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004532 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004533 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004534 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004535 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004536 if (Res.getNode())
4537 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004538}
Chris Lattner27a6c732007-11-24 07:07:01 +00004539
Evan Chenga8e29892007-01-19 07:51:42 +00004540//===----------------------------------------------------------------------===//
4541// ARM Scheduler Hooks
4542//===----------------------------------------------------------------------===//
4543
4544MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004545ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4546 MachineBasicBlock *BB,
4547 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004548 unsigned dest = MI->getOperand(0).getReg();
4549 unsigned ptr = MI->getOperand(1).getReg();
4550 unsigned oldval = MI->getOperand(2).getReg();
4551 unsigned newval = MI->getOperand(3).getReg();
4552 unsigned scratch = BB->getParent()->getRegInfo()
4553 .createVirtualRegister(ARM::GPRRegisterClass);
4554 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4555 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004556 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004557
4558 unsigned ldrOpc, strOpc;
4559 switch (Size) {
4560 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004561 case 1:
4562 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00004563 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004564 break;
4565 case 2:
4566 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4567 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4568 break;
4569 case 4:
4570 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4571 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4572 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004573 }
4574
4575 MachineFunction *MF = BB->getParent();
4576 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4577 MachineFunction::iterator It = BB;
4578 ++It; // insert the new blocks after the current block
4579
4580 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4581 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4582 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4583 MF->insert(It, loop1MBB);
4584 MF->insert(It, loop2MBB);
4585 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004586
4587 // Transfer the remainder of BB and its successor edges to exitMBB.
4588 exitMBB->splice(exitMBB->begin(), BB,
4589 llvm::next(MachineBasicBlock::iterator(MI)),
4590 BB->end());
4591 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004592
4593 // thisMBB:
4594 // ...
4595 // fallthrough --> loop1MBB
4596 BB->addSuccessor(loop1MBB);
4597
4598 // loop1MBB:
4599 // ldrex dest, [ptr]
4600 // cmp dest, oldval
4601 // bne exitMBB
4602 BB = loop1MBB;
4603 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004604 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004605 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004606 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4607 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004608 BB->addSuccessor(loop2MBB);
4609 BB->addSuccessor(exitMBB);
4610
4611 // loop2MBB:
4612 // strex scratch, newval, [ptr]
4613 // cmp scratch, #0
4614 // bne loop1MBB
4615 BB = loop2MBB;
4616 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4617 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004618 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004619 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004620 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4621 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004622 BB->addSuccessor(loop1MBB);
4623 BB->addSuccessor(exitMBB);
4624
4625 // exitMBB:
4626 // ...
4627 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004628
Dan Gohman14152b42010-07-06 20:24:04 +00004629 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004630
Jim Grosbach5278eb82009-12-11 01:42:04 +00004631 return BB;
4632}
4633
4634MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004635ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4636 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004637 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4638 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4639
4640 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004641 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004642 MachineFunction::iterator It = BB;
4643 ++It;
4644
4645 unsigned dest = MI->getOperand(0).getReg();
4646 unsigned ptr = MI->getOperand(1).getReg();
4647 unsigned incr = MI->getOperand(2).getReg();
4648 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004649
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004650 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004651 unsigned ldrOpc, strOpc;
4652 switch (Size) {
4653 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004654 case 1:
4655 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004656 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004657 break;
4658 case 2:
4659 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4660 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4661 break;
4662 case 4:
4663 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4664 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4665 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004666 }
4667
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004668 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4669 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4670 MF->insert(It, loopMBB);
4671 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004672
4673 // Transfer the remainder of BB and its successor edges to exitMBB.
4674 exitMBB->splice(exitMBB->begin(), BB,
4675 llvm::next(MachineBasicBlock::iterator(MI)),
4676 BB->end());
4677 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004678
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004679 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004680 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4681 unsigned scratch2 = (!BinOpcode) ? incr :
4682 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4683
4684 // thisMBB:
4685 // ...
4686 // fallthrough --> loopMBB
4687 BB->addSuccessor(loopMBB);
4688
4689 // loopMBB:
4690 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004691 // <binop> scratch2, dest, incr
4692 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004693 // cmp scratch, #0
4694 // bne- loopMBB
4695 // fallthrough --> exitMBB
4696 BB = loopMBB;
4697 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004698 if (BinOpcode) {
4699 // operand order needs to go the other way for NAND
4700 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4701 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4702 addReg(incr).addReg(dest)).addReg(0);
4703 else
4704 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4705 addReg(dest).addReg(incr)).addReg(0);
4706 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004707
4708 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4709 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004710 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004711 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004712 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4713 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004714
4715 BB->addSuccessor(loopMBB);
4716 BB->addSuccessor(exitMBB);
4717
4718 // exitMBB:
4719 // ...
4720 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004721
Dan Gohman14152b42010-07-06 20:24:04 +00004722 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004723
Jim Grosbachc3c23542009-12-14 04:22:04 +00004724 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004725}
4726
Evan Cheng218977b2010-07-13 19:27:42 +00004727static
4728MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4729 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4730 E = MBB->succ_end(); I != E; ++I)
4731 if (*I != Succ)
4732 return *I;
4733 llvm_unreachable("Expecting a BB with two successors!");
4734}
4735
Jim Grosbache801dc42009-12-12 01:40:06 +00004736MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004737ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004738 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004739 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004740 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004741 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004742 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004743 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004744 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004745 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004746
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004747 case ARM::ATOMIC_LOAD_ADD_I8:
4748 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4749 case ARM::ATOMIC_LOAD_ADD_I16:
4750 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4751 case ARM::ATOMIC_LOAD_ADD_I32:
4752 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004753
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004754 case ARM::ATOMIC_LOAD_AND_I8:
4755 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4756 case ARM::ATOMIC_LOAD_AND_I16:
4757 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4758 case ARM::ATOMIC_LOAD_AND_I32:
4759 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004760
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004761 case ARM::ATOMIC_LOAD_OR_I8:
4762 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4763 case ARM::ATOMIC_LOAD_OR_I16:
4764 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4765 case ARM::ATOMIC_LOAD_OR_I32:
4766 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004767
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004768 case ARM::ATOMIC_LOAD_XOR_I8:
4769 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4770 case ARM::ATOMIC_LOAD_XOR_I16:
4771 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4772 case ARM::ATOMIC_LOAD_XOR_I32:
4773 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004774
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004775 case ARM::ATOMIC_LOAD_NAND_I8:
4776 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4777 case ARM::ATOMIC_LOAD_NAND_I16:
4778 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4779 case ARM::ATOMIC_LOAD_NAND_I32:
4780 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004781
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004782 case ARM::ATOMIC_LOAD_SUB_I8:
4783 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4784 case ARM::ATOMIC_LOAD_SUB_I16:
4785 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4786 case ARM::ATOMIC_LOAD_SUB_I32:
4787 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004788
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004789 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4790 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4791 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004792
4793 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4794 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4795 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004796
Evan Cheng007ea272009-08-12 05:17:19 +00004797 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004798 // To "insert" a SELECT_CC instruction, we actually have to insert the
4799 // diamond control-flow pattern. The incoming instruction knows the
4800 // destination vreg to set, the condition code register to branch on, the
4801 // true/false values to select between, and a branch opcode to use.
4802 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004803 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004804 ++It;
4805
4806 // thisMBB:
4807 // ...
4808 // TrueVal = ...
4809 // cmpTY ccX, r1, r2
4810 // bCC copy1MBB
4811 // fallthrough --> copy0MBB
4812 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004813 MachineFunction *F = BB->getParent();
4814 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4815 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004816 F->insert(It, copy0MBB);
4817 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004818
4819 // Transfer the remainder of BB and its successor edges to sinkMBB.
4820 sinkMBB->splice(sinkMBB->begin(), BB,
4821 llvm::next(MachineBasicBlock::iterator(MI)),
4822 BB->end());
4823 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4824
Dan Gohman258c58c2010-07-06 15:49:48 +00004825 BB->addSuccessor(copy0MBB);
4826 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004827
Dan Gohman14152b42010-07-06 20:24:04 +00004828 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4829 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4830
Evan Chenga8e29892007-01-19 07:51:42 +00004831 // copy0MBB:
4832 // %FalseValue = ...
4833 // # fallthrough to sinkMBB
4834 BB = copy0MBB;
4835
4836 // Update machine-CFG edges
4837 BB->addSuccessor(sinkMBB);
4838
4839 // sinkMBB:
4840 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4841 // ...
4842 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004843 BuildMI(*BB, BB->begin(), dl,
4844 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004845 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4846 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4847
Dan Gohman14152b42010-07-06 20:24:04 +00004848 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004849 return BB;
4850 }
Evan Cheng86198642009-08-07 00:34:42 +00004851
Evan Cheng218977b2010-07-13 19:27:42 +00004852 case ARM::BCCi64:
4853 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00004854 // If there is an unconditional branch to the other successor, remove it.
4855 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004856
Evan Cheng218977b2010-07-13 19:27:42 +00004857 // Compare both parts that make up the double comparison separately for
4858 // equality.
4859 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4860
4861 unsigned LHS1 = MI->getOperand(1).getReg();
4862 unsigned LHS2 = MI->getOperand(2).getReg();
4863 if (RHSisZero) {
4864 AddDefaultPred(BuildMI(BB, dl,
4865 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4866 .addReg(LHS1).addImm(0));
4867 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4868 .addReg(LHS2).addImm(0)
4869 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4870 } else {
4871 unsigned RHS1 = MI->getOperand(3).getReg();
4872 unsigned RHS2 = MI->getOperand(4).getReg();
4873 AddDefaultPred(BuildMI(BB, dl,
4874 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4875 .addReg(LHS1).addReg(RHS1));
4876 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4877 .addReg(LHS2).addReg(RHS2)
4878 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4879 }
4880
4881 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4882 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4883 if (MI->getOperand(0).getImm() == ARMCC::NE)
4884 std::swap(destMBB, exitMBB);
4885
4886 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4887 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4888 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4889 .addMBB(exitMBB);
4890
4891 MI->eraseFromParent(); // The pseudo instruction is gone now.
4892 return BB;
4893 }
Evan Chenga8e29892007-01-19 07:51:42 +00004894 }
4895}
4896
4897//===----------------------------------------------------------------------===//
4898// ARM Optimization Hooks
4899//===----------------------------------------------------------------------===//
4900
Chris Lattnerd1980a52009-03-12 06:52:53 +00004901static
4902SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4903 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004904 SelectionDAG &DAG = DCI.DAG;
4905 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004906 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004907 unsigned Opc = N->getOpcode();
4908 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4909 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4910 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4911 ISD::CondCode CC = ISD::SETCC_INVALID;
4912
4913 if (isSlctCC) {
4914 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4915 } else {
4916 SDValue CCOp = Slct.getOperand(0);
4917 if (CCOp.getOpcode() == ISD::SETCC)
4918 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4919 }
4920
4921 bool DoXform = false;
4922 bool InvCC = false;
4923 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4924 "Bad input!");
4925
4926 if (LHS.getOpcode() == ISD::Constant &&
4927 cast<ConstantSDNode>(LHS)->isNullValue()) {
4928 DoXform = true;
4929 } else if (CC != ISD::SETCC_INVALID &&
4930 RHS.getOpcode() == ISD::Constant &&
4931 cast<ConstantSDNode>(RHS)->isNullValue()) {
4932 std::swap(LHS, RHS);
4933 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004934 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004935 Op0.getOperand(0).getValueType();
4936 bool isInt = OpVT.isInteger();
4937 CC = ISD::getSetCCInverse(CC, isInt);
4938
4939 if (!TLI.isCondCodeLegal(CC, OpVT))
4940 return SDValue(); // Inverse operator isn't legal.
4941
4942 DoXform = true;
4943 InvCC = true;
4944 }
4945
4946 if (DoXform) {
4947 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4948 if (isSlctCC)
4949 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4950 Slct.getOperand(0), Slct.getOperand(1), CC);
4951 SDValue CCOp = Slct.getOperand(0);
4952 if (InvCC)
4953 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4954 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4955 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4956 CCOp, OtherOp, Result);
4957 }
4958 return SDValue();
4959}
4960
Bob Wilson3d5792a2010-07-29 20:34:14 +00004961/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4962/// operands N0 and N1. This is a helper for PerformADDCombine that is
4963/// called with the default operands, and if that fails, with commuted
4964/// operands.
4965static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4966 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004967 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4968 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4969 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4970 if (Result.getNode()) return Result;
4971 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004972 return SDValue();
4973}
4974
Bob Wilson3d5792a2010-07-29 20:34:14 +00004975/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4976///
4977static SDValue PerformADDCombine(SDNode *N,
4978 TargetLowering::DAGCombinerInfo &DCI) {
4979 SDValue N0 = N->getOperand(0);
4980 SDValue N1 = N->getOperand(1);
4981
4982 // First try with the default operand order.
4983 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4984 if (Result.getNode())
4985 return Result;
4986
4987 // If that didn't work, try again with the operands commuted.
4988 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4989}
4990
Chris Lattnerd1980a52009-03-12 06:52:53 +00004991/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004992///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004993static SDValue PerformSUBCombine(SDNode *N,
4994 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004995 SDValue N0 = N->getOperand(0);
4996 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004997
Chris Lattnerd1980a52009-03-12 06:52:53 +00004998 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4999 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
5000 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
5001 if (Result.getNode()) return Result;
5002 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00005003
Chris Lattnerd1980a52009-03-12 06:52:53 +00005004 return SDValue();
5005}
5006
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005007static SDValue PerformMULCombine(SDNode *N,
5008 TargetLowering::DAGCombinerInfo &DCI,
5009 const ARMSubtarget *Subtarget) {
5010 SelectionDAG &DAG = DCI.DAG;
5011
5012 if (Subtarget->isThumb1Only())
5013 return SDValue();
5014
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005015 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5016 return SDValue();
5017
5018 EVT VT = N->getValueType(0);
5019 if (VT != MVT::i32)
5020 return SDValue();
5021
5022 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
5023 if (!C)
5024 return SDValue();
5025
5026 uint64_t MulAmt = C->getZExtValue();
5027 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
5028 ShiftAmt = ShiftAmt & (32 - 1);
5029 SDValue V = N->getOperand(0);
5030 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005031
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005032 SDValue Res;
5033 MulAmt >>= ShiftAmt;
5034 if (isPowerOf2_32(MulAmt - 1)) {
5035 // (mul x, 2^N + 1) => (add (shl x, N), x)
5036 Res = DAG.getNode(ISD::ADD, DL, VT,
5037 V, DAG.getNode(ISD::SHL, DL, VT,
5038 V, DAG.getConstant(Log2_32(MulAmt-1),
5039 MVT::i32)));
5040 } else if (isPowerOf2_32(MulAmt + 1)) {
5041 // (mul x, 2^N - 1) => (sub (shl x, N), x)
5042 Res = DAG.getNode(ISD::SUB, DL, VT,
5043 DAG.getNode(ISD::SHL, DL, VT,
5044 V, DAG.getConstant(Log2_32(MulAmt+1),
5045 MVT::i32)),
5046 V);
5047 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005048 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005049
5050 if (ShiftAmt != 0)
5051 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
5052 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005053
5054 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005055 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005056 return SDValue();
5057}
5058
Owen Anderson080c0922010-11-05 19:27:46 +00005059static SDValue PerformANDCombine(SDNode *N,
5060 TargetLowering::DAGCombinerInfo &DCI) {
5061 // Attempt to use immediate-form VBIC
5062 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5063 DebugLoc dl = N->getDebugLoc();
5064 EVT VT = N->getValueType(0);
5065 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005066
Owen Anderson080c0922010-11-05 19:27:46 +00005067 APInt SplatBits, SplatUndef;
5068 unsigned SplatBitSize;
5069 bool HasAnyUndefs;
5070 if (BVN &&
5071 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5072 if (SplatBitSize <= 64) {
5073 EVT VbicVT;
5074 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
5075 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005076 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005077 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00005078 if (Val.getNode()) {
5079 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005080 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00005081 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005082 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00005083 }
5084 }
5085 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005086
Owen Anderson080c0922010-11-05 19:27:46 +00005087 return SDValue();
5088}
5089
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005090/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
5091static SDValue PerformORCombine(SDNode *N,
5092 TargetLowering::DAGCombinerInfo &DCI,
5093 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00005094 // Attempt to use immediate-form VORR
5095 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5096 DebugLoc dl = N->getDebugLoc();
5097 EVT VT = N->getValueType(0);
5098 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005099
Owen Anderson60f48702010-11-03 23:15:26 +00005100 APInt SplatBits, SplatUndef;
5101 unsigned SplatBitSize;
5102 bool HasAnyUndefs;
5103 if (BVN && Subtarget->hasNEON() &&
5104 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5105 if (SplatBitSize <= 64) {
5106 EVT VorrVT;
5107 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
5108 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005109 DAG, VorrVT, VT.is128BitVector(),
5110 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00005111 if (Val.getNode()) {
5112 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005113 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00005114 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005115 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00005116 }
5117 }
5118 }
5119
Jim Grosbach54238562010-07-17 03:30:54 +00005120 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
5121 // reasonable.
5122
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005123 // BFI is only available on V6T2+
5124 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
5125 return SDValue();
5126
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005127 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00005128 DebugLoc DL = N->getDebugLoc();
5129 // 1) or (and A, mask), val => ARMbfi A, val, mask
5130 // iff (val & mask) == val
5131 //
5132 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
5133 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
5134 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
5135 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
5136 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
5137 // (i.e., copy a bitfield value into another bitfield of the same width)
5138 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005139 return SDValue();
5140
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005141 if (VT != MVT::i32)
5142 return SDValue();
5143
Evan Cheng30fb13f2010-12-13 20:32:54 +00005144 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00005145
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005146 // The value and the mask need to be constants so we can verify this is
5147 // actually a bitfield set. If the mask is 0xffff, we can do better
5148 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00005149 SDValue MaskOp = N0.getOperand(1);
5150 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
5151 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005152 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005153 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005154 if (Mask == 0xffff)
5155 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005156 SDValue Res;
5157 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005158 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
5159 if (N1C) {
5160 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005161 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00005162 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005163
Evan Chenga9688c42010-12-11 04:11:38 +00005164 if (ARM::isBitFieldInvertedMask(Mask)) {
5165 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005166
Evan Cheng30fb13f2010-12-13 20:32:54 +00005167 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00005168 DAG.getConstant(Val, MVT::i32),
5169 DAG.getConstant(Mask, MVT::i32));
5170
5171 // Do not add new nodes to DAG combiner worklist.
5172 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005173 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005174 }
Jim Grosbach54238562010-07-17 03:30:54 +00005175 } else if (N1.getOpcode() == ISD::AND) {
5176 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005177 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5178 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00005179 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005180 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005181
5182 if (ARM::isBitFieldInvertedMask(Mask) &&
5183 ARM::isBitFieldInvertedMask(~Mask2) &&
5184 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
5185 // The pack halfword instruction works better for masks that fit it,
5186 // so use that when it's available.
5187 if (Subtarget->hasT2ExtractPack() &&
5188 (Mask == 0xffff || Mask == 0xffff0000))
5189 return SDValue();
5190 // 2a
5191 unsigned lsb = CountTrailingZeros_32(Mask2);
5192 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
5193 DAG.getConstant(lsb, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00005194 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00005195 DAG.getConstant(Mask, MVT::i32));
5196 // Do not add new nodes to DAG combiner worklist.
5197 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005198 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005199 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
5200 ARM::isBitFieldInvertedMask(Mask2) &&
5201 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
5202 // The pack halfword instruction works better for masks that fit it,
5203 // so use that when it's available.
5204 if (Subtarget->hasT2ExtractPack() &&
5205 (Mask2 == 0xffff || Mask2 == 0xffff0000))
5206 return SDValue();
5207 // 2b
5208 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005209 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00005210 DAG.getConstant(lsb, MVT::i32));
5211 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
5212 DAG.getConstant(Mask2, MVT::i32));
5213 // Do not add new nodes to DAG combiner worklist.
5214 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005215 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005216 }
5217 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005218
Evan Cheng30fb13f2010-12-13 20:32:54 +00005219 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
5220 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
5221 ARM::isBitFieldInvertedMask(~Mask)) {
5222 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
5223 // where lsb(mask) == #shamt and masked bits of B are known zero.
5224 SDValue ShAmt = N00.getOperand(1);
5225 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
5226 unsigned LSB = CountTrailingZeros_32(Mask);
5227 if (ShAmtC != LSB)
5228 return SDValue();
5229
5230 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
5231 DAG.getConstant(~Mask, MVT::i32));
5232
5233 // Do not add new nodes to DAG combiner worklist.
5234 DCI.CombineTo(N, Res, false);
5235 }
5236
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005237 return SDValue();
5238}
5239
Evan Cheng0c1aec12010-12-14 03:22:07 +00005240/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5241/// C1 & C2 == C1.
5242static SDValue PerformBFICombine(SDNode *N,
5243 TargetLowering::DAGCombinerInfo &DCI) {
5244 SDValue N1 = N->getOperand(1);
5245 if (N1.getOpcode() == ISD::AND) {
5246 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5247 if (!N11C)
5248 return SDValue();
5249 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5250 unsigned Mask2 = N11C->getZExtValue();
5251 if ((Mask & Mask2) == Mask2)
5252 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5253 N->getOperand(0), N1.getOperand(0),
5254 N->getOperand(2));
5255 }
5256 return SDValue();
5257}
5258
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005259/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5260/// ARMISD::VMOVRRD.
5261static SDValue PerformVMOVRRDCombine(SDNode *N,
5262 TargetLowering::DAGCombinerInfo &DCI) {
5263 // vmovrrd(vmovdrr x, y) -> x,y
5264 SDValue InDouble = N->getOperand(0);
5265 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5266 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
5267 return SDValue();
5268}
5269
5270/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5271/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5272static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5273 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5274 SDValue Op0 = N->getOperand(0);
5275 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005276 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005277 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005278 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005279 Op1 = Op1.getOperand(0);
5280 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5281 Op0.getNode() == Op1.getNode() &&
5282 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005283 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005284 N->getValueType(0), Op0.getOperand(0));
5285 return SDValue();
5286}
5287
Bob Wilson31600902010-12-21 06:43:19 +00005288/// PerformSTORECombine - Target-specific dag combine xforms for
5289/// ISD::STORE.
5290static SDValue PerformSTORECombine(SDNode *N,
5291 TargetLowering::DAGCombinerInfo &DCI) {
5292 // Bitcast an i64 store extracted from a vector to f64.
5293 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5294 StoreSDNode *St = cast<StoreSDNode>(N);
5295 SDValue StVal = St->getValue();
5296 if (!ISD::isNormalStore(St) || St->isVolatile() ||
5297 StVal.getValueType() != MVT::i64 ||
5298 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5299 return SDValue();
5300
5301 SelectionDAG &DAG = DCI.DAG;
5302 DebugLoc dl = StVal.getDebugLoc();
5303 SDValue IntVec = StVal.getOperand(0);
5304 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5305 IntVec.getValueType().getVectorNumElements());
5306 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5307 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5308 Vec, StVal.getOperand(1));
5309 dl = N->getDebugLoc();
5310 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5311 // Make the DAGCombiner fold the bitcasts.
5312 DCI.AddToWorklist(Vec.getNode());
5313 DCI.AddToWorklist(ExtElt.getNode());
5314 DCI.AddToWorklist(V.getNode());
5315 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5316 St->getPointerInfo(), St->isVolatile(),
5317 St->isNonTemporal(), St->getAlignment(),
5318 St->getTBAAInfo());
5319}
5320
5321/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5322/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5323/// i64 vector to have f64 elements, since the value can then be loaded
5324/// directly into a VFP register.
5325static bool hasNormalLoadOperand(SDNode *N) {
5326 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5327 for (unsigned i = 0; i < NumElts; ++i) {
5328 SDNode *Elt = N->getOperand(i).getNode();
5329 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5330 return true;
5331 }
5332 return false;
5333}
5334
Bob Wilson75f02882010-09-17 22:59:05 +00005335/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5336/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005337static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5338 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005339 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5340 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5341 // into a pair of GPRs, which is fine when the value is used as a scalar,
5342 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005343 SelectionDAG &DAG = DCI.DAG;
5344 if (N->getNumOperands() == 2) {
5345 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5346 if (RV.getNode())
5347 return RV;
5348 }
Bob Wilson75f02882010-09-17 22:59:05 +00005349
Bob Wilson31600902010-12-21 06:43:19 +00005350 // Load i64 elements as f64 values so that type legalization does not split
5351 // them up into i32 values.
5352 EVT VT = N->getValueType(0);
5353 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
5354 return SDValue();
5355 DebugLoc dl = N->getDebugLoc();
5356 SmallVector<SDValue, 8> Ops;
5357 unsigned NumElts = VT.getVectorNumElements();
5358 for (unsigned i = 0; i < NumElts; ++i) {
5359 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
5360 Ops.push_back(V);
5361 // Make the DAGCombiner fold the bitcast.
5362 DCI.AddToWorklist(V.getNode());
5363 }
5364 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
5365 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
5366 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
5367}
5368
5369/// PerformInsertEltCombine - Target-specific dag combine xforms for
5370/// ISD::INSERT_VECTOR_ELT.
5371static SDValue PerformInsertEltCombine(SDNode *N,
5372 TargetLowering::DAGCombinerInfo &DCI) {
5373 // Bitcast an i64 load inserted into a vector to f64.
5374 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5375 EVT VT = N->getValueType(0);
5376 SDNode *Elt = N->getOperand(1).getNode();
5377 if (VT.getVectorElementType() != MVT::i64 ||
5378 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
5379 return SDValue();
5380
5381 SelectionDAG &DAG = DCI.DAG;
5382 DebugLoc dl = N->getDebugLoc();
5383 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5384 VT.getVectorNumElements());
5385 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
5386 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
5387 // Make the DAGCombiner fold the bitcasts.
5388 DCI.AddToWorklist(Vec.getNode());
5389 DCI.AddToWorklist(V.getNode());
5390 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
5391 Vec, V, N->getOperand(2));
5392 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00005393}
5394
Bob Wilsonf20700c2010-10-27 20:38:28 +00005395/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
5396/// ISD::VECTOR_SHUFFLE.
5397static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
5398 // The LLVM shufflevector instruction does not require the shuffle mask
5399 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
5400 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
5401 // operands do not match the mask length, they are extended by concatenating
5402 // them with undef vectors. That is probably the right thing for other
5403 // targets, but for NEON it is better to concatenate two double-register
5404 // size vector operands into a single quad-register size vector. Do that
5405 // transformation here:
5406 // shuffle(concat(v1, undef), concat(v2, undef)) ->
5407 // shuffle(concat(v1, v2), undef)
5408 SDValue Op0 = N->getOperand(0);
5409 SDValue Op1 = N->getOperand(1);
5410 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
5411 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
5412 Op0.getNumOperands() != 2 ||
5413 Op1.getNumOperands() != 2)
5414 return SDValue();
5415 SDValue Concat0Op1 = Op0.getOperand(1);
5416 SDValue Concat1Op1 = Op1.getOperand(1);
5417 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
5418 Concat1Op1.getOpcode() != ISD::UNDEF)
5419 return SDValue();
5420 // Skip the transformation if any of the types are illegal.
5421 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5422 EVT VT = N->getValueType(0);
5423 if (!TLI.isTypeLegal(VT) ||
5424 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
5425 !TLI.isTypeLegal(Concat1Op1.getValueType()))
5426 return SDValue();
5427
5428 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
5429 Op0.getOperand(0), Op1.getOperand(0));
5430 // Translate the shuffle mask.
5431 SmallVector<int, 16> NewMask;
5432 unsigned NumElts = VT.getVectorNumElements();
5433 unsigned HalfElts = NumElts/2;
5434 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
5435 for (unsigned n = 0; n < NumElts; ++n) {
5436 int MaskElt = SVN->getMaskElt(n);
5437 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005438 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00005439 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005440 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00005441 NewElt = HalfElts + MaskElt - NumElts;
5442 NewMask.push_back(NewElt);
5443 }
5444 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
5445 DAG.getUNDEF(VT), NewMask.data());
5446}
5447
Bob Wilson1c3ef902011-02-07 17:43:21 +00005448/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
5449/// NEON load/store intrinsics to merge base address updates.
5450static SDValue CombineBaseUpdate(SDNode *N,
5451 TargetLowering::DAGCombinerInfo &DCI) {
5452 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5453 return SDValue();
5454
5455 SelectionDAG &DAG = DCI.DAG;
5456 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
5457 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
5458 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
5459 SDValue Addr = N->getOperand(AddrOpIdx);
5460
5461 // Search for a use of the address operand that is an increment.
5462 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
5463 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
5464 SDNode *User = *UI;
5465 if (User->getOpcode() != ISD::ADD ||
5466 UI.getUse().getResNo() != Addr.getResNo())
5467 continue;
5468
5469 // Check that the add is independent of the load/store. Otherwise, folding
5470 // it would create a cycle.
5471 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
5472 continue;
5473
5474 // Find the new opcode for the updating load/store.
5475 bool isLoad = true;
5476 bool isLaneOp = false;
5477 unsigned NewOpc = 0;
5478 unsigned NumVecs = 0;
5479 if (isIntrinsic) {
5480 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
5481 switch (IntNo) {
5482 default: assert(0 && "unexpected intrinsic for Neon base update");
5483 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
5484 NumVecs = 1; break;
5485 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
5486 NumVecs = 2; break;
5487 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
5488 NumVecs = 3; break;
5489 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
5490 NumVecs = 4; break;
5491 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
5492 NumVecs = 2; isLaneOp = true; break;
5493 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
5494 NumVecs = 3; isLaneOp = true; break;
5495 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
5496 NumVecs = 4; isLaneOp = true; break;
5497 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
5498 NumVecs = 1; isLoad = false; break;
5499 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
5500 NumVecs = 2; isLoad = false; break;
5501 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
5502 NumVecs = 3; isLoad = false; break;
5503 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
5504 NumVecs = 4; isLoad = false; break;
5505 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
5506 NumVecs = 2; isLoad = false; isLaneOp = true; break;
5507 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
5508 NumVecs = 3; isLoad = false; isLaneOp = true; break;
5509 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
5510 NumVecs = 4; isLoad = false; isLaneOp = true; break;
5511 }
5512 } else {
5513 isLaneOp = true;
5514 switch (N->getOpcode()) {
5515 default: assert(0 && "unexpected opcode for Neon base update");
5516 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
5517 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
5518 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
5519 }
5520 }
5521
5522 // Find the size of memory referenced by the load/store.
5523 EVT VecTy;
5524 if (isLoad)
5525 VecTy = N->getValueType(0);
5526 else
5527 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
5528 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
5529 if (isLaneOp)
5530 NumBytes /= VecTy.getVectorNumElements();
5531
5532 // If the increment is a constant, it must match the memory ref size.
5533 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
5534 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
5535 uint64_t IncVal = CInc->getZExtValue();
5536 if (IncVal != NumBytes)
5537 continue;
5538 } else if (NumBytes >= 3 * 16) {
5539 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
5540 // separate instructions that make it harder to use a non-constant update.
5541 continue;
5542 }
5543
5544 // Create the new updating load/store node.
5545 EVT Tys[6];
5546 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
5547 unsigned n;
5548 for (n = 0; n < NumResultVecs; ++n)
5549 Tys[n] = VecTy;
5550 Tys[n++] = MVT::i32;
5551 Tys[n] = MVT::Other;
5552 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
5553 SmallVector<SDValue, 8> Ops;
5554 Ops.push_back(N->getOperand(0)); // incoming chain
5555 Ops.push_back(N->getOperand(AddrOpIdx));
5556 Ops.push_back(Inc);
5557 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
5558 Ops.push_back(N->getOperand(i));
5559 }
5560 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
5561 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
5562 Ops.data(), Ops.size(),
5563 MemInt->getMemoryVT(),
5564 MemInt->getMemOperand());
5565
5566 // Update the uses.
5567 std::vector<SDValue> NewResults;
5568 for (unsigned i = 0; i < NumResultVecs; ++i) {
5569 NewResults.push_back(SDValue(UpdN.getNode(), i));
5570 }
5571 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
5572 DCI.CombineTo(N, NewResults);
5573 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
5574
5575 break;
5576 }
5577 return SDValue();
5578}
5579
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005580/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
5581/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
5582/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
5583/// return true.
5584static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
5585 SelectionDAG &DAG = DCI.DAG;
5586 EVT VT = N->getValueType(0);
5587 // vldN-dup instructions only support 64-bit vectors for N > 1.
5588 if (!VT.is64BitVector())
5589 return false;
5590
5591 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
5592 SDNode *VLD = N->getOperand(0).getNode();
5593 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
5594 return false;
5595 unsigned NumVecs = 0;
5596 unsigned NewOpc = 0;
5597 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
5598 if (IntNo == Intrinsic::arm_neon_vld2lane) {
5599 NumVecs = 2;
5600 NewOpc = ARMISD::VLD2DUP;
5601 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
5602 NumVecs = 3;
5603 NewOpc = ARMISD::VLD3DUP;
5604 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
5605 NumVecs = 4;
5606 NewOpc = ARMISD::VLD4DUP;
5607 } else {
5608 return false;
5609 }
5610
5611 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
5612 // numbers match the load.
5613 unsigned VLDLaneNo =
5614 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
5615 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5616 UI != UE; ++UI) {
5617 // Ignore uses of the chain result.
5618 if (UI.getUse().getResNo() == NumVecs)
5619 continue;
5620 SDNode *User = *UI;
5621 if (User->getOpcode() != ARMISD::VDUPLANE ||
5622 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
5623 return false;
5624 }
5625
5626 // Create the vldN-dup node.
5627 EVT Tys[5];
5628 unsigned n;
5629 for (n = 0; n < NumVecs; ++n)
5630 Tys[n] = VT;
5631 Tys[n] = MVT::Other;
5632 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
5633 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
5634 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
5635 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
5636 Ops, 2, VLDMemInt->getMemoryVT(),
5637 VLDMemInt->getMemOperand());
5638
5639 // Update the uses.
5640 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5641 UI != UE; ++UI) {
5642 unsigned ResNo = UI.getUse().getResNo();
5643 // Ignore uses of the chain result.
5644 if (ResNo == NumVecs)
5645 continue;
5646 SDNode *User = *UI;
5647 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
5648 }
5649
5650 // Now the vldN-lane intrinsic is dead except for its chain result.
5651 // Update uses of the chain.
5652 std::vector<SDValue> VLDDupResults;
5653 for (unsigned n = 0; n < NumVecs; ++n)
5654 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5655 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5656 DCI.CombineTo(VLD, VLDDupResults);
5657
5658 return true;
5659}
5660
Bob Wilson9e82bf12010-07-14 01:22:12 +00005661/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5662/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005663static SDValue PerformVDUPLANECombine(SDNode *N,
5664 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005665 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005666
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005667 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5668 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5669 if (CombineVLDDUP(N, DCI))
5670 return SDValue(N, 0);
5671
5672 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5673 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005674 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005675 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005676 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005677 return SDValue();
5678
5679 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5680 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5681 // The canonical VMOV for a zero vector uses a 32-bit element size.
5682 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5683 unsigned EltBits;
5684 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5685 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005686 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005687 if (EltSize > VT.getVectorElementType().getSizeInBits())
5688 return SDValue();
5689
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005690 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005691}
5692
Bob Wilson5bafff32009-06-22 23:27:02 +00005693/// getVShiftImm - Check if this is a valid build_vector for the immediate
5694/// operand of a vector shift operation, where all the elements of the
5695/// build_vector must have the same constant integer value.
5696static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5697 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005698 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005699 Op = Op.getOperand(0);
5700 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5701 APInt SplatBits, SplatUndef;
5702 unsigned SplatBitSize;
5703 bool HasAnyUndefs;
5704 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5705 HasAnyUndefs, ElementBits) ||
5706 SplatBitSize > ElementBits)
5707 return false;
5708 Cnt = SplatBits.getSExtValue();
5709 return true;
5710}
5711
5712/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5713/// operand of a vector shift left operation. That value must be in the range:
5714/// 0 <= Value < ElementBits for a left shift; or
5715/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005716static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005717 assert(VT.isVector() && "vector shift count is not a vector type");
5718 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5719 if (! getVShiftImm(Op, ElementBits, Cnt))
5720 return false;
5721 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5722}
5723
5724/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5725/// operand of a vector shift right operation. For a shift opcode, the value
5726/// is positive, but for an intrinsic the value count must be negative. The
5727/// absolute value must be in the range:
5728/// 1 <= |Value| <= ElementBits for a right shift; or
5729/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005730static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005731 int64_t &Cnt) {
5732 assert(VT.isVector() && "vector shift count is not a vector type");
5733 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5734 if (! getVShiftImm(Op, ElementBits, Cnt))
5735 return false;
5736 if (isIntrinsic)
5737 Cnt = -Cnt;
5738 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5739}
5740
5741/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5742static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5743 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5744 switch (IntNo) {
5745 default:
5746 // Don't do anything for most intrinsics.
5747 break;
5748
5749 // Vector shifts: check for immediate versions and lower them.
5750 // Note: This is done during DAG combining instead of DAG legalizing because
5751 // the build_vectors for 64-bit vector element shift counts are generally
5752 // not legal, and it is hard to see their values after they get legalized to
5753 // loads from a constant pool.
5754 case Intrinsic::arm_neon_vshifts:
5755 case Intrinsic::arm_neon_vshiftu:
5756 case Intrinsic::arm_neon_vshiftls:
5757 case Intrinsic::arm_neon_vshiftlu:
5758 case Intrinsic::arm_neon_vshiftn:
5759 case Intrinsic::arm_neon_vrshifts:
5760 case Intrinsic::arm_neon_vrshiftu:
5761 case Intrinsic::arm_neon_vrshiftn:
5762 case Intrinsic::arm_neon_vqshifts:
5763 case Intrinsic::arm_neon_vqshiftu:
5764 case Intrinsic::arm_neon_vqshiftsu:
5765 case Intrinsic::arm_neon_vqshiftns:
5766 case Intrinsic::arm_neon_vqshiftnu:
5767 case Intrinsic::arm_neon_vqshiftnsu:
5768 case Intrinsic::arm_neon_vqrshiftns:
5769 case Intrinsic::arm_neon_vqrshiftnu:
5770 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005771 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005772 int64_t Cnt;
5773 unsigned VShiftOpc = 0;
5774
5775 switch (IntNo) {
5776 case Intrinsic::arm_neon_vshifts:
5777 case Intrinsic::arm_neon_vshiftu:
5778 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5779 VShiftOpc = ARMISD::VSHL;
5780 break;
5781 }
5782 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5783 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5784 ARMISD::VSHRs : ARMISD::VSHRu);
5785 break;
5786 }
5787 return SDValue();
5788
5789 case Intrinsic::arm_neon_vshiftls:
5790 case Intrinsic::arm_neon_vshiftlu:
5791 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5792 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005793 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005794
5795 case Intrinsic::arm_neon_vrshifts:
5796 case Intrinsic::arm_neon_vrshiftu:
5797 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5798 break;
5799 return SDValue();
5800
5801 case Intrinsic::arm_neon_vqshifts:
5802 case Intrinsic::arm_neon_vqshiftu:
5803 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5804 break;
5805 return SDValue();
5806
5807 case Intrinsic::arm_neon_vqshiftsu:
5808 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5809 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005810 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005811
5812 case Intrinsic::arm_neon_vshiftn:
5813 case Intrinsic::arm_neon_vrshiftn:
5814 case Intrinsic::arm_neon_vqshiftns:
5815 case Intrinsic::arm_neon_vqshiftnu:
5816 case Intrinsic::arm_neon_vqshiftnsu:
5817 case Intrinsic::arm_neon_vqrshiftns:
5818 case Intrinsic::arm_neon_vqrshiftnu:
5819 case Intrinsic::arm_neon_vqrshiftnsu:
5820 // Narrowing shifts require an immediate right shift.
5821 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5822 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005823 llvm_unreachable("invalid shift count for narrowing vector shift "
5824 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005825
5826 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005827 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005828 }
5829
5830 switch (IntNo) {
5831 case Intrinsic::arm_neon_vshifts:
5832 case Intrinsic::arm_neon_vshiftu:
5833 // Opcode already set above.
5834 break;
5835 case Intrinsic::arm_neon_vshiftls:
5836 case Intrinsic::arm_neon_vshiftlu:
5837 if (Cnt == VT.getVectorElementType().getSizeInBits())
5838 VShiftOpc = ARMISD::VSHLLi;
5839 else
5840 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5841 ARMISD::VSHLLs : ARMISD::VSHLLu);
5842 break;
5843 case Intrinsic::arm_neon_vshiftn:
5844 VShiftOpc = ARMISD::VSHRN; break;
5845 case Intrinsic::arm_neon_vrshifts:
5846 VShiftOpc = ARMISD::VRSHRs; break;
5847 case Intrinsic::arm_neon_vrshiftu:
5848 VShiftOpc = ARMISD::VRSHRu; break;
5849 case Intrinsic::arm_neon_vrshiftn:
5850 VShiftOpc = ARMISD::VRSHRN; break;
5851 case Intrinsic::arm_neon_vqshifts:
5852 VShiftOpc = ARMISD::VQSHLs; break;
5853 case Intrinsic::arm_neon_vqshiftu:
5854 VShiftOpc = ARMISD::VQSHLu; break;
5855 case Intrinsic::arm_neon_vqshiftsu:
5856 VShiftOpc = ARMISD::VQSHLsu; break;
5857 case Intrinsic::arm_neon_vqshiftns:
5858 VShiftOpc = ARMISD::VQSHRNs; break;
5859 case Intrinsic::arm_neon_vqshiftnu:
5860 VShiftOpc = ARMISD::VQSHRNu; break;
5861 case Intrinsic::arm_neon_vqshiftnsu:
5862 VShiftOpc = ARMISD::VQSHRNsu; break;
5863 case Intrinsic::arm_neon_vqrshiftns:
5864 VShiftOpc = ARMISD::VQRSHRNs; break;
5865 case Intrinsic::arm_neon_vqrshiftnu:
5866 VShiftOpc = ARMISD::VQRSHRNu; break;
5867 case Intrinsic::arm_neon_vqrshiftnsu:
5868 VShiftOpc = ARMISD::VQRSHRNsu; break;
5869 }
5870
5871 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005873 }
5874
5875 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005876 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005877 int64_t Cnt;
5878 unsigned VShiftOpc = 0;
5879
5880 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5881 VShiftOpc = ARMISD::VSLI;
5882 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5883 VShiftOpc = ARMISD::VSRI;
5884 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005885 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005886 }
5887
5888 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5889 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005891 }
5892
5893 case Intrinsic::arm_neon_vqrshifts:
5894 case Intrinsic::arm_neon_vqrshiftu:
5895 // No immediate versions of these to check for.
5896 break;
5897 }
5898
5899 return SDValue();
5900}
5901
5902/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5903/// lowers them. As with the vector shift intrinsics, this is done during DAG
5904/// combining instead of DAG legalizing because the build_vectors for 64-bit
5905/// vector element shift counts are generally not legal, and it is hard to see
5906/// their values after they get legalized to loads from a constant pool.
5907static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
5908 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00005909 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00005910
5911 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00005912 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5913 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00005914 return SDValue();
5915
5916 assert(ST->hasNEON() && "unexpected vector shift");
5917 int64_t Cnt;
5918
5919 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005920 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005921
5922 case ISD::SHL:
5923 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5924 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005926 break;
5927
5928 case ISD::SRA:
5929 case ISD::SRL:
5930 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5931 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5932 ARMISD::VSHRs : ARMISD::VSHRu);
5933 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005934 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005935 }
5936 }
5937 return SDValue();
5938}
5939
5940/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5941/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5942static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5943 const ARMSubtarget *ST) {
5944 SDValue N0 = N->getOperand(0);
5945
5946 // Check for sign- and zero-extensions of vector extract operations of 8-
5947 // and 16-bit vector elements. NEON supports these directly. They are
5948 // handled during DAG combining because type legalization will promote them
5949 // to 32-bit types and it is messy to recognize the operations after that.
5950 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5951 SDValue Vec = N0.getOperand(0);
5952 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005953 EVT VT = N->getValueType(0);
5954 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005955 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5956
Owen Anderson825b72b2009-08-11 20:47:22 +00005957 if (VT == MVT::i32 &&
5958 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005959 TLI.isTypeLegal(Vec.getValueType()) &&
5960 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005961
5962 unsigned Opc = 0;
5963 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005964 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005965 case ISD::SIGN_EXTEND:
5966 Opc = ARMISD::VGETLANEs;
5967 break;
5968 case ISD::ZERO_EXTEND:
5969 case ISD::ANY_EXTEND:
5970 Opc = ARMISD::VGETLANEu;
5971 break;
5972 }
5973 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5974 }
5975 }
5976
5977 return SDValue();
5978}
5979
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005980/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5981/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5982static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5983 const ARMSubtarget *ST) {
5984 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005985 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005986 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5987 // a NaN; only do the transformation when it matches that behavior.
5988
5989 // For now only do this when using NEON for FP operations; if using VFP, it
5990 // is not obvious that the benefit outweighs the cost of switching to the
5991 // NEON pipeline.
5992 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5993 N->getValueType(0) != MVT::f32)
5994 return SDValue();
5995
5996 SDValue CondLHS = N->getOperand(0);
5997 SDValue CondRHS = N->getOperand(1);
5998 SDValue LHS = N->getOperand(2);
5999 SDValue RHS = N->getOperand(3);
6000 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
6001
6002 unsigned Opcode = 0;
6003 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00006004 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006005 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00006006 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006007 IsReversed = true ; // x CC y ? y : x
6008 } else {
6009 return SDValue();
6010 }
6011
Bob Wilsone742bb52010-02-24 22:15:53 +00006012 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006013 switch (CC) {
6014 default: break;
6015 case ISD::SETOLT:
6016 case ISD::SETOLE:
6017 case ISD::SETLT:
6018 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006019 case ISD::SETULT:
6020 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006021 // If LHS is NaN, an ordered comparison will be false and the result will
6022 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
6023 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6024 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
6025 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6026 break;
6027 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
6028 // will return -0, so vmin can only be used for unsafe math or if one of
6029 // the operands is known to be nonzero.
6030 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
6031 !UnsafeFPMath &&
6032 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6033 break;
6034 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006035 break;
6036
6037 case ISD::SETOGT:
6038 case ISD::SETOGE:
6039 case ISD::SETGT:
6040 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006041 case ISD::SETUGT:
6042 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006043 // If LHS is NaN, an ordered comparison will be false and the result will
6044 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
6045 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6046 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
6047 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6048 break;
6049 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
6050 // will return +0, so vmax can only be used for unsafe math or if one of
6051 // the operands is known to be nonzero.
6052 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
6053 !UnsafeFPMath &&
6054 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6055 break;
6056 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006057 break;
6058 }
6059
6060 if (!Opcode)
6061 return SDValue();
6062 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
6063}
6064
Dan Gohman475871a2008-07-27 21:46:04 +00006065SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006066 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006067 switch (N->getOpcode()) {
6068 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006069 case ISD::ADD: return PerformADDCombine(N, DCI);
6070 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006071 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006072 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00006073 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00006074 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00006075 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006076 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00006077 case ISD::STORE: return PerformSTORECombine(N, DCI);
6078 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
6079 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00006080 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006081 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006082 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00006083 case ISD::SHL:
6084 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006085 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00006086 case ISD::SIGN_EXTEND:
6087 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006088 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
6089 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Bob Wilson1c3ef902011-02-07 17:43:21 +00006090 case ARMISD::VLD2DUP:
6091 case ARMISD::VLD3DUP:
6092 case ARMISD::VLD4DUP:
6093 return CombineBaseUpdate(N, DCI);
6094 case ISD::INTRINSIC_VOID:
6095 case ISD::INTRINSIC_W_CHAIN:
6096 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
6097 case Intrinsic::arm_neon_vld1:
6098 case Intrinsic::arm_neon_vld2:
6099 case Intrinsic::arm_neon_vld3:
6100 case Intrinsic::arm_neon_vld4:
6101 case Intrinsic::arm_neon_vld2lane:
6102 case Intrinsic::arm_neon_vld3lane:
6103 case Intrinsic::arm_neon_vld4lane:
6104 case Intrinsic::arm_neon_vst1:
6105 case Intrinsic::arm_neon_vst2:
6106 case Intrinsic::arm_neon_vst3:
6107 case Intrinsic::arm_neon_vst4:
6108 case Intrinsic::arm_neon_vst2lane:
6109 case Intrinsic::arm_neon_vst3lane:
6110 case Intrinsic::arm_neon_vst4lane:
6111 return CombineBaseUpdate(N, DCI);
6112 default: break;
6113 }
6114 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006115 }
Dan Gohman475871a2008-07-27 21:46:04 +00006116 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006117}
6118
Evan Cheng31959b12011-02-02 01:06:55 +00006119bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
6120 EVT VT) const {
6121 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
6122}
6123
Bill Wendlingaf566342009-08-15 21:21:19 +00006124bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00006125 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00006126 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00006127
6128 switch (VT.getSimpleVT().SimpleTy) {
6129 default:
6130 return false;
6131 case MVT::i8:
6132 case MVT::i16:
6133 case MVT::i32:
6134 return true;
6135 // FIXME: VLD1 etc with standard alignment is legal.
6136 }
6137}
6138
Evan Chenge6c835f2009-08-14 20:09:37 +00006139static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
6140 if (V < 0)
6141 return false;
6142
6143 unsigned Scale = 1;
6144 switch (VT.getSimpleVT().SimpleTy) {
6145 default: return false;
6146 case MVT::i1:
6147 case MVT::i8:
6148 // Scale == 1;
6149 break;
6150 case MVT::i16:
6151 // Scale == 2;
6152 Scale = 2;
6153 break;
6154 case MVT::i32:
6155 // Scale == 4;
6156 Scale = 4;
6157 break;
6158 }
6159
6160 if ((V & (Scale - 1)) != 0)
6161 return false;
6162 V /= Scale;
6163 return V == (V & ((1LL << 5) - 1));
6164}
6165
6166static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
6167 const ARMSubtarget *Subtarget) {
6168 bool isNeg = false;
6169 if (V < 0) {
6170 isNeg = true;
6171 V = - V;
6172 }
6173
6174 switch (VT.getSimpleVT().SimpleTy) {
6175 default: return false;
6176 case MVT::i1:
6177 case MVT::i8:
6178 case MVT::i16:
6179 case MVT::i32:
6180 // + imm12 or - imm8
6181 if (isNeg)
6182 return V == (V & ((1LL << 8) - 1));
6183 return V == (V & ((1LL << 12) - 1));
6184 case MVT::f32:
6185 case MVT::f64:
6186 // Same as ARM mode. FIXME: NEON?
6187 if (!Subtarget->hasVFP2())
6188 return false;
6189 if ((V & 3) != 0)
6190 return false;
6191 V >>= 2;
6192 return V == (V & ((1LL << 8) - 1));
6193 }
6194}
6195
Evan Chengb01fad62007-03-12 23:30:29 +00006196/// isLegalAddressImmediate - Return true if the integer value can be used
6197/// as the offset of the target addressing mode for load / store of the
6198/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00006199static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006200 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00006201 if (V == 0)
6202 return true;
6203
Evan Cheng65011532009-03-09 19:15:00 +00006204 if (!VT.isSimple())
6205 return false;
6206
Evan Chenge6c835f2009-08-14 20:09:37 +00006207 if (Subtarget->isThumb1Only())
6208 return isLegalT1AddressImmediate(V, VT);
6209 else if (Subtarget->isThumb2())
6210 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00006211
Evan Chenge6c835f2009-08-14 20:09:37 +00006212 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00006213 if (V < 0)
6214 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00006215 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00006216 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006217 case MVT::i1:
6218 case MVT::i8:
6219 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00006220 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006221 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006222 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00006223 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006224 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006225 case MVT::f32:
6226 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00006227 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00006228 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00006229 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00006230 return false;
6231 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006232 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00006233 }
Evan Chenga8e29892007-01-19 07:51:42 +00006234}
6235
Evan Chenge6c835f2009-08-14 20:09:37 +00006236bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
6237 EVT VT) const {
6238 int Scale = AM.Scale;
6239 if (Scale < 0)
6240 return false;
6241
6242 switch (VT.getSimpleVT().SimpleTy) {
6243 default: return false;
6244 case MVT::i1:
6245 case MVT::i8:
6246 case MVT::i16:
6247 case MVT::i32:
6248 if (Scale == 1)
6249 return true;
6250 // r + r << imm
6251 Scale = Scale & ~1;
6252 return Scale == 2 || Scale == 4 || Scale == 8;
6253 case MVT::i64:
6254 // r + r
6255 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
6256 return true;
6257 return false;
6258 case MVT::isVoid:
6259 // Note, we allow "void" uses (basically, uses that aren't loads or
6260 // stores), because arm allows folding a scale into many arithmetic
6261 // operations. This should be made more precise and revisited later.
6262
6263 // Allow r << imm, but the imm has to be a multiple of two.
6264 if (Scale & 1) return false;
6265 return isPowerOf2_32(Scale);
6266 }
6267}
6268
Chris Lattner37caf8c2007-04-09 23:33:39 +00006269/// isLegalAddressingMode - Return true if the addressing mode represented
6270/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006271bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006272 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006273 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00006274 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00006275 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006276
Chris Lattner37caf8c2007-04-09 23:33:39 +00006277 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006278 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006279 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006280
Chris Lattner37caf8c2007-04-09 23:33:39 +00006281 switch (AM.Scale) {
6282 case 0: // no scale reg, must be "r+i" or "r", or "i".
6283 break;
6284 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00006285 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00006286 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006287 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00006288 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006289 // ARM doesn't support any R+R*scale+imm addr modes.
6290 if (AM.BaseOffs)
6291 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006292
Bob Wilson2c7dab12009-04-08 17:55:28 +00006293 if (!VT.isSimple())
6294 return false;
6295
Evan Chenge6c835f2009-08-14 20:09:37 +00006296 if (Subtarget->isThumb2())
6297 return isLegalT2ScaledAddressingMode(AM, VT);
6298
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006299 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00006300 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00006301 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006302 case MVT::i1:
6303 case MVT::i8:
6304 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006305 if (Scale < 0) Scale = -Scale;
6306 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006307 return true;
6308 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00006309 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006310 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00006311 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006312 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006313 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006314 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00006315 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006316
Owen Anderson825b72b2009-08-11 20:47:22 +00006317 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006318 // Note, we allow "void" uses (basically, uses that aren't loads or
6319 // stores), because arm allows folding a scale into many arithmetic
6320 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006321
Chris Lattner37caf8c2007-04-09 23:33:39 +00006322 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00006323 if (Scale & 1) return false;
6324 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00006325 }
6326 break;
Evan Chengb01fad62007-03-12 23:30:29 +00006327 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00006328 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00006329}
6330
Evan Cheng77e47512009-11-11 19:05:52 +00006331/// isLegalICmpImmediate - Return true if the specified immediate is legal
6332/// icmp immediate, that is the target has icmp instructions which can compare
6333/// a register against the immediate without having to materialize the
6334/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00006335bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00006336 if (!Subtarget->isThumb())
6337 return ARM_AM::getSOImmVal(Imm) != -1;
6338 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00006339 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00006340 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00006341}
6342
Owen Andersone50ed302009-08-10 22:56:29 +00006343static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006344 bool isSEXTLoad, SDValue &Base,
6345 SDValue &Offset, bool &isInc,
6346 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00006347 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6348 return false;
6349
Owen Anderson825b72b2009-08-11 20:47:22 +00006350 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00006351 // AddressingMode 3
6352 Base = Ptr->getOperand(0);
6353 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006354 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006355 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006356 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006357 isInc = false;
6358 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6359 return true;
6360 }
6361 }
6362 isInc = (Ptr->getOpcode() == ISD::ADD);
6363 Offset = Ptr->getOperand(1);
6364 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00006365 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00006366 // AddressingMode 2
6367 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006368 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006369 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006370 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006371 isInc = false;
6372 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6373 Base = Ptr->getOperand(0);
6374 return true;
6375 }
6376 }
6377
6378 if (Ptr->getOpcode() == ISD::ADD) {
6379 isInc = true;
6380 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
6381 if (ShOpcVal != ARM_AM::no_shift) {
6382 Base = Ptr->getOperand(1);
6383 Offset = Ptr->getOperand(0);
6384 } else {
6385 Base = Ptr->getOperand(0);
6386 Offset = Ptr->getOperand(1);
6387 }
6388 return true;
6389 }
6390
6391 isInc = (Ptr->getOpcode() == ISD::ADD);
6392 Base = Ptr->getOperand(0);
6393 Offset = Ptr->getOperand(1);
6394 return true;
6395 }
6396
Jim Grosbache5165492009-11-09 00:11:35 +00006397 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00006398 return false;
6399}
6400
Owen Andersone50ed302009-08-10 22:56:29 +00006401static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006402 bool isSEXTLoad, SDValue &Base,
6403 SDValue &Offset, bool &isInc,
6404 SelectionDAG &DAG) {
6405 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6406 return false;
6407
6408 Base = Ptr->getOperand(0);
6409 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
6410 int RHSC = (int)RHS->getZExtValue();
6411 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
6412 assert(Ptr->getOpcode() == ISD::ADD);
6413 isInc = false;
6414 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6415 return true;
6416 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
6417 isInc = Ptr->getOpcode() == ISD::ADD;
6418 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
6419 return true;
6420 }
6421 }
6422
6423 return false;
6424}
6425
Evan Chenga8e29892007-01-19 07:51:42 +00006426/// getPreIndexedAddressParts - returns true by value, base pointer and
6427/// offset pointer and addressing mode by reference if the node's address
6428/// can be legally represented as pre-indexed load / store address.
6429bool
Dan Gohman475871a2008-07-27 21:46:04 +00006430ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
6431 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006432 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006433 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006434 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006435 return false;
6436
Owen Andersone50ed302009-08-10 22:56:29 +00006437 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006438 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006439 bool isSEXTLoad = false;
6440 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
6441 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006442 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006443 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6444 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
6445 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006446 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006447 } else
6448 return false;
6449
6450 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006451 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006452 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006453 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
6454 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006455 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006456 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00006457 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00006458 if (!isLegal)
6459 return false;
6460
6461 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
6462 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006463}
6464
6465/// getPostIndexedAddressParts - returns true by value, base pointer and
6466/// offset pointer and addressing mode by reference if this node can be
6467/// combined with a load / store to form a post-indexed load / store.
6468bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00006469 SDValue &Base,
6470 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006471 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006472 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006473 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006474 return false;
6475
Owen Andersone50ed302009-08-10 22:56:29 +00006476 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006477 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006478 bool isSEXTLoad = false;
6479 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006480 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006481 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006482 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6483 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006484 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006485 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006486 } else
6487 return false;
6488
6489 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006490 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006491 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006492 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00006493 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006494 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006495 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
6496 isInc, DAG);
6497 if (!isLegal)
6498 return false;
6499
Evan Cheng28dad2a2010-05-18 21:31:17 +00006500 if (Ptr != Base) {
6501 // Swap base ptr and offset to catch more post-index load / store when
6502 // it's legal. In Thumb2 mode, offset must be an immediate.
6503 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
6504 !Subtarget->isThumb2())
6505 std::swap(Base, Offset);
6506
6507 // Post-indexed load / store update the base pointer.
6508 if (Ptr != Base)
6509 return false;
6510 }
6511
Evan Chenge88d5ce2009-07-02 07:28:31 +00006512 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
6513 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006514}
6515
Dan Gohman475871a2008-07-27 21:46:04 +00006516void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00006517 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006518 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006519 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006520 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00006521 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006522 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006523 switch (Op.getOpcode()) {
6524 default: break;
6525 case ARMISD::CMOV: {
6526 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00006527 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006528 if (KnownZero == 0 && KnownOne == 0) return;
6529
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006530 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00006531 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
6532 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006533 KnownZero &= KnownZeroRHS;
6534 KnownOne &= KnownOneRHS;
6535 return;
6536 }
6537 }
6538}
6539
6540//===----------------------------------------------------------------------===//
6541// ARM Inline Assembly Support
6542//===----------------------------------------------------------------------===//
6543
Evan Cheng55d42002011-01-08 01:24:27 +00006544bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
6545 // Looking for "rev" which is V6+.
6546 if (!Subtarget->hasV6Ops())
6547 return false;
6548
6549 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
6550 std::string AsmStr = IA->getAsmString();
6551 SmallVector<StringRef, 4> AsmPieces;
6552 SplitString(AsmStr, AsmPieces, ";\n");
6553
6554 switch (AsmPieces.size()) {
6555 default: return false;
6556 case 1:
6557 AsmStr = AsmPieces[0];
6558 AsmPieces.clear();
6559 SplitString(AsmStr, AsmPieces, " \t,");
6560
6561 // rev $0, $1
6562 if (AsmPieces.size() == 3 &&
6563 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
6564 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
6565 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
6566 if (Ty && Ty->getBitWidth() == 32)
6567 return IntrinsicLowering::LowerToByteSwap(CI);
6568 }
6569 break;
6570 }
6571
6572 return false;
6573}
6574
Evan Chenga8e29892007-01-19 07:51:42 +00006575/// getConstraintType - Given a constraint letter, return the type of
6576/// constraint it is for this target.
6577ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006578ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
6579 if (Constraint.size() == 1) {
6580 switch (Constraint[0]) {
6581 default: break;
6582 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006583 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00006584 }
Evan Chenga8e29892007-01-19 07:51:42 +00006585 }
Chris Lattner4234f572007-03-25 02:14:49 +00006586 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00006587}
6588
John Thompson44ab89e2010-10-29 17:29:13 +00006589/// Examine constraint type and operand type and determine a weight value.
6590/// This object must already have been set up with the operand type
6591/// and the current alternative constraint selected.
6592TargetLowering::ConstraintWeight
6593ARMTargetLowering::getSingleConstraintMatchWeight(
6594 AsmOperandInfo &info, const char *constraint) const {
6595 ConstraintWeight weight = CW_Invalid;
6596 Value *CallOperandVal = info.CallOperandVal;
6597 // If we don't have a value, we can't do a match,
6598 // but allow it at the lowest weight.
6599 if (CallOperandVal == NULL)
6600 return CW_Default;
6601 const Type *type = CallOperandVal->getType();
6602 // Look at the constraint type.
6603 switch (*constraint) {
6604 default:
6605 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6606 break;
6607 case 'l':
6608 if (type->isIntegerTy()) {
6609 if (Subtarget->isThumb())
6610 weight = CW_SpecificReg;
6611 else
6612 weight = CW_Register;
6613 }
6614 break;
6615 case 'w':
6616 if (type->isFloatingPointTy())
6617 weight = CW_Register;
6618 break;
6619 }
6620 return weight;
6621}
6622
Bob Wilson2dc4f542009-03-20 22:42:55 +00006623std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00006624ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006625 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006626 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006627 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00006628 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006629 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006630 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006631 return std::make_pair(0U, ARM::tGPRRegisterClass);
6632 else
6633 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006634 case 'r':
6635 return std::make_pair(0U, ARM::GPRRegisterClass);
6636 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006637 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006638 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00006639 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006640 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00006641 if (VT.getSizeInBits() == 128)
6642 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006643 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006644 }
6645 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006646 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00006647 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006648
Evan Chenga8e29892007-01-19 07:51:42 +00006649 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6650}
6651
6652std::vector<unsigned> ARMTargetLowering::
6653getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006654 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006655 if (Constraint.size() != 1)
6656 return std::vector<unsigned>();
6657
6658 switch (Constraint[0]) { // GCC ARM Constraint Letters
6659 default: break;
6660 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006661 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6662 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6663 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006664 case 'r':
6665 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6666 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6667 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
6668 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006669 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006671 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
6672 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
6673 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
6674 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
6675 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
6676 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
6677 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
6678 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00006679 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006680 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
6681 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
6682 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
6683 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00006684 if (VT.getSizeInBits() == 128)
6685 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
6686 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006687 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006688 }
6689
6690 return std::vector<unsigned>();
6691}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006692
6693/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6694/// vector. If it is invalid, don't add anything to Ops.
6695void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
6696 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006697 std::vector<SDValue>&Ops,
6698 SelectionDAG &DAG) const {
6699 SDValue Result(0, 0);
6700
6701 switch (Constraint) {
6702 default: break;
6703 case 'I': case 'J': case 'K': case 'L':
6704 case 'M': case 'N': case 'O':
6705 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
6706 if (!C)
6707 return;
6708
6709 int64_t CVal64 = C->getSExtValue();
6710 int CVal = (int) CVal64;
6711 // None of these constraints allow values larger than 32 bits. Check
6712 // that the value fits in an int.
6713 if (CVal != CVal64)
6714 return;
6715
6716 switch (Constraint) {
6717 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006718 if (Subtarget->isThumb1Only()) {
6719 // This must be a constant between 0 and 255, for ADD
6720 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006721 if (CVal >= 0 && CVal <= 255)
6722 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006723 } else if (Subtarget->isThumb2()) {
6724 // A constant that can be used as an immediate value in a
6725 // data-processing instruction.
6726 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6727 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006728 } else {
6729 // A constant that can be used as an immediate value in a
6730 // data-processing instruction.
6731 if (ARM_AM::getSOImmVal(CVal) != -1)
6732 break;
6733 }
6734 return;
6735
6736 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006737 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006738 // This must be a constant between -255 and -1, for negated ADD
6739 // immediates. This can be used in GCC with an "n" modifier that
6740 // prints the negated value, for use with SUB instructions. It is
6741 // not useful otherwise but is implemented for compatibility.
6742 if (CVal >= -255 && CVal <= -1)
6743 break;
6744 } else {
6745 // This must be a constant between -4095 and 4095. It is not clear
6746 // what this constraint is intended for. Implemented for
6747 // compatibility with GCC.
6748 if (CVal >= -4095 && CVal <= 4095)
6749 break;
6750 }
6751 return;
6752
6753 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006754 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006755 // A 32-bit value where only one byte has a nonzero value. Exclude
6756 // zero to match GCC. This constraint is used by GCC internally for
6757 // constants that can be loaded with a move/shift combination.
6758 // It is not useful otherwise but is implemented for compatibility.
6759 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6760 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006761 } else if (Subtarget->isThumb2()) {
6762 // A constant whose bitwise inverse can be used as an immediate
6763 // value in a data-processing instruction. This can be used in GCC
6764 // with a "B" modifier that prints the inverted value, for use with
6765 // BIC and MVN instructions. It is not useful otherwise but is
6766 // implemented for compatibility.
6767 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6768 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006769 } else {
6770 // A constant whose bitwise inverse can be used as an immediate
6771 // value in a data-processing instruction. This can be used in GCC
6772 // with a "B" modifier that prints the inverted value, for use with
6773 // BIC and MVN instructions. It is not useful otherwise but is
6774 // implemented for compatibility.
6775 if (ARM_AM::getSOImmVal(~CVal) != -1)
6776 break;
6777 }
6778 return;
6779
6780 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006781 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006782 // This must be a constant between -7 and 7,
6783 // for 3-operand ADD/SUB immediate instructions.
6784 if (CVal >= -7 && CVal < 7)
6785 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006786 } else if (Subtarget->isThumb2()) {
6787 // A constant whose negation can be used as an immediate value in a
6788 // data-processing instruction. This can be used in GCC with an "n"
6789 // modifier that prints the negated value, for use with SUB
6790 // instructions. It is not useful otherwise but is implemented for
6791 // compatibility.
6792 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6793 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006794 } else {
6795 // A constant whose negation can be used as an immediate value in a
6796 // data-processing instruction. This can be used in GCC with an "n"
6797 // modifier that prints the negated value, for use with SUB
6798 // instructions. It is not useful otherwise but is implemented for
6799 // compatibility.
6800 if (ARM_AM::getSOImmVal(-CVal) != -1)
6801 break;
6802 }
6803 return;
6804
6805 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006806 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006807 // This must be a multiple of 4 between 0 and 1020, for
6808 // ADD sp + immediate.
6809 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6810 break;
6811 } else {
6812 // A power of two or a constant between 0 and 32. This is used in
6813 // GCC for the shift amount on shifted register operands, but it is
6814 // useful in general for any shift amounts.
6815 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6816 break;
6817 }
6818 return;
6819
6820 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006821 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006822 // This must be a constant between 0 and 31, for shift amounts.
6823 if (CVal >= 0 && CVal <= 31)
6824 break;
6825 }
6826 return;
6827
6828 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006829 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006830 // This must be a multiple of 4 between -508 and 508, for
6831 // ADD/SUB sp = sp + immediate.
6832 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6833 break;
6834 }
6835 return;
6836 }
6837 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6838 break;
6839 }
6840
6841 if (Result.getNode()) {
6842 Ops.push_back(Result);
6843 return;
6844 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006845 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006846}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006847
6848bool
6849ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6850 // The ARM target isn't yet aware of offsets.
6851 return false;
6852}
Evan Cheng39382422009-10-28 01:44:26 +00006853
6854int ARM::getVFPf32Imm(const APFloat &FPImm) {
6855 APInt Imm = FPImm.bitcastToAPInt();
6856 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6857 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6858 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6859
6860 // We can handle 4 bits of mantissa.
6861 // mantissa = (16+UInt(e:f:g:h))/16.
6862 if (Mantissa & 0x7ffff)
6863 return -1;
6864 Mantissa >>= 19;
6865 if ((Mantissa & 0xf) != Mantissa)
6866 return -1;
6867
6868 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6869 if (Exp < -3 || Exp > 4)
6870 return -1;
6871 Exp = ((Exp+3) & 0x7) ^ 4;
6872
6873 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6874}
6875
6876int ARM::getVFPf64Imm(const APFloat &FPImm) {
6877 APInt Imm = FPImm.bitcastToAPInt();
6878 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6879 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6880 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6881
6882 // We can handle 4 bits of mantissa.
6883 // mantissa = (16+UInt(e:f:g:h))/16.
6884 if (Mantissa & 0xffffffffffffLL)
6885 return -1;
6886 Mantissa >>= 48;
6887 if ((Mantissa & 0xf) != Mantissa)
6888 return -1;
6889
6890 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6891 if (Exp < -3 || Exp > 4)
6892 return -1;
6893 Exp = ((Exp+3) & 0x7) ^ 4;
6894
6895 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6896}
6897
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006898bool ARM::isBitFieldInvertedMask(unsigned v) {
6899 if (v == 0xffffffff)
6900 return 0;
6901 // there can be 1's on either or both "outsides", all the "inside"
6902 // bits must be 0's
6903 unsigned int lsb = 0, msb = 31;
6904 while (v & (1 << msb)) --msb;
6905 while (v & (1 << lsb)) ++lsb;
6906 for (unsigned int i = lsb; i <= msb; ++i) {
6907 if (v & (1 << i))
6908 return 0;
6909 }
6910 return 1;
6911}
6912
Evan Cheng39382422009-10-28 01:44:26 +00006913/// isFPImmLegal - Returns true if the target can instruction select the
6914/// specified FP immediate natively. If false, the legalizer will
6915/// materialize the FP immediate as a load from a constant pool.
6916bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
6917 if (!Subtarget->hasVFP3())
6918 return false;
6919 if (VT == MVT::f32)
6920 return ARM::getVFPf32Imm(Imm) != -1;
6921 if (VT == MVT::f64)
6922 return ARM::getVFPf64Imm(Imm) != -1;
6923 return false;
6924}
Bob Wilson65ffec42010-09-21 17:56:22 +00006925
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006926/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00006927/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
6928/// specified in the intrinsic calls.
6929bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
6930 const CallInst &I,
6931 unsigned Intrinsic) const {
6932 switch (Intrinsic) {
6933 case Intrinsic::arm_neon_vld1:
6934 case Intrinsic::arm_neon_vld2:
6935 case Intrinsic::arm_neon_vld3:
6936 case Intrinsic::arm_neon_vld4:
6937 case Intrinsic::arm_neon_vld2lane:
6938 case Intrinsic::arm_neon_vld3lane:
6939 case Intrinsic::arm_neon_vld4lane: {
6940 Info.opc = ISD::INTRINSIC_W_CHAIN;
6941 // Conservatively set memVT to the entire set of vectors loaded.
6942 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
6943 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6944 Info.ptrVal = I.getArgOperand(0);
6945 Info.offset = 0;
6946 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6947 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6948 Info.vol = false; // volatile loads with NEON intrinsics not supported
6949 Info.readMem = true;
6950 Info.writeMem = false;
6951 return true;
6952 }
6953 case Intrinsic::arm_neon_vst1:
6954 case Intrinsic::arm_neon_vst2:
6955 case Intrinsic::arm_neon_vst3:
6956 case Intrinsic::arm_neon_vst4:
6957 case Intrinsic::arm_neon_vst2lane:
6958 case Intrinsic::arm_neon_vst3lane:
6959 case Intrinsic::arm_neon_vst4lane: {
6960 Info.opc = ISD::INTRINSIC_VOID;
6961 // Conservatively set memVT to the entire set of vectors stored.
6962 unsigned NumElts = 0;
6963 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
6964 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
6965 if (!ArgTy->isVectorTy())
6966 break;
6967 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
6968 }
6969 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6970 Info.ptrVal = I.getArgOperand(0);
6971 Info.offset = 0;
6972 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6973 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6974 Info.vol = false; // volatile stores with NEON intrinsics not supported
6975 Info.readMem = false;
6976 Info.writeMem = true;
6977 return true;
6978 }
6979 default:
6980 break;
6981 }
6982
6983 return false;
6984}