blob: a6e1fe79c1987d48da41b6d61b2866d052629775 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
76 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000077 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000079 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
80 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000081
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000083 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000084 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085 }
86
Owen Andersone50ed302009-08-10 22:56:29 +000087 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000088 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000090 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000091 if (ElemTy != MVT::i32) {
92 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
94 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
95 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
96 }
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
98 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000099 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000100 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000101 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
105 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000107 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
108 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000109 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
110 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
111 setTruncStoreAction(VT.getSimpleVT(),
112 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000114 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000115
116 // Promote all bit-wise operations.
117 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000119 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000125 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000126 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 }
Bob Wilson16330762009-09-16 00:17:28 +0000128
129 // Neon does not support vector divide/remainder operations.
130 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136}
137
Owen Andersone50ed302009-08-10 22:56:29 +0000138void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000139 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Chris Lattnerf0144122009-07-28 03:13:23 +0000148static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
149 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000150 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000151
Chris Lattner80ec2792009-08-02 00:34:36 +0000152 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Evan Chenga8e29892007-01-19 07:51:42 +0000155ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000157 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000158 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000159 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Uses VFP for Thumb libfuncs if available.
163 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
164 // Single-precision floating-point arithmetic.
165 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
166 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
167 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
168 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Double-precision floating-point arithmetic.
171 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
172 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
173 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
174 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Single-precision comparisons.
177 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
178 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
179 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
180 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
181 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
182 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
183 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
184 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 // Double-precision comparisons.
196 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
197 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
198 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
199 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
200 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
201 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
202 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
203 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Floating-point to integer conversions.
215 // i64 conversions are done via library routines even when generating VFP
216 // instructions, so use the same ones.
217 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
219 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
220 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chengb1df8f22007-04-27 08:15:43 +0000222 // Conversions between floating types.
223 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
224 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
225
226 // Integer to floating-point conversions.
227 // i64 conversions are done via library routines even when generating VFP
228 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000229 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
230 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
233 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
234 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
235 }
Evan Chenga8e29892007-01-19 07:51:42 +0000236 }
237
Bob Wilson2f954612009-05-22 17:38:41 +0000238 // These libcalls are not available in 32-bit.
239 setLibcallName(RTLIB::SHL_I128, 0);
240 setLibcallName(RTLIB::SRL_I128, 0);
241 setLibcallName(RTLIB::SRA_I128, 0);
242
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000243 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000244 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000245 // RTABI chapter 4.1.2, Table 2
246 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
247 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
248 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
249 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
250 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
252 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
253 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
254
255 // Double-precision floating-point comparison helper functions
256 // RTABI chapter 4.1.2, Table 3
257 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
259 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
260 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
261 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
262 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
264 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
266 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
267 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
268 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
269 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
271 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
272 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
273 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
281
282 // Single-precision floating-point arithmetic helper functions
283 // RTABI chapter 4.1.2, Table 4
284 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
285 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
286 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
287 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
288 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
292
293 // Single-precision floating-point comparison helper functions
294 // RTABI chapter 4.1.2, Table 5
295 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
297 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
298 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
299 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
300 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
302 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
304 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
305 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
306 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
307 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
309 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
310 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
311 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
319
320 // Floating-point to integer conversions.
321 // RTABI chapter 4.1.2, Table 6
322 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
324 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
325 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
328 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
329 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
338
339 // Conversions between floating types.
340 // RTABI chapter 4.1.2, Table 7
341 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
342 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
343 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000345
346 // Integer to floating-point conversions.
347 // RTABI chapter 4.1.2, Table 8
348 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
349 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
350 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
351 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
352 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
353 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
354 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
355 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
356 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
364
365 // Long long helper functions
366 // RTABI chapter 4.2, Table 9
367 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
368 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
369 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
370 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
371 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
372 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
373 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
379
380 // Integer division functions
381 // RTABI chapter 4.3.1
382 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
383 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
384 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
385 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
386 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
387 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
388 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000393 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000394 }
395
David Goodwinf1daf7d2009-07-08 23:10:31 +0000396 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000398 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000400 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000402 if (!Subtarget->isFPOnlySP())
403 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000406 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000407
408 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 addDRTypeForNEON(MVT::v2f32);
410 addDRTypeForNEON(MVT::v8i8);
411 addDRTypeForNEON(MVT::v4i16);
412 addDRTypeForNEON(MVT::v2i32);
413 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 addQRTypeForNEON(MVT::v4f32);
416 addQRTypeForNEON(MVT::v2f64);
417 addQRTypeForNEON(MVT::v16i8);
418 addQRTypeForNEON(MVT::v8i16);
419 addQRTypeForNEON(MVT::v4i32);
420 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000421
Bob Wilson74dc72e2009-09-15 23:55:57 +0000422 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
423 // neither Neon nor VFP support any arithmetic operations on it.
424 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
425 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
426 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
427 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
428 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
429 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
430 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
431 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
432 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
434 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
435 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
436 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
437 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
439 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
441 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
442 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
443 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
444 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
445 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
446 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
447 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
448
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000449 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
450
Bob Wilson642b3292009-09-16 00:32:15 +0000451 // Neon does not support some operations on v1i64 and v2i64 types.
452 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000453 // Custom handling for some quad-vector types to detect VMULL.
454 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
455 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
456 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000457 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
458 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
459
Bob Wilson5bafff32009-06-22 23:27:02 +0000460 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
461 setTargetDAGCombine(ISD::SHL);
462 setTargetDAGCombine(ISD::SRL);
463 setTargetDAGCombine(ISD::SRA);
464 setTargetDAGCombine(ISD::SIGN_EXTEND);
465 setTargetDAGCombine(ISD::ZERO_EXTEND);
466 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000467 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000468 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000469 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000470 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
471 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000472 }
473
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000474 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000475
476 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000478
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000479 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000481
Evan Chenga8e29892007-01-19 07:51:42 +0000482 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000483 if (!Subtarget->isThumb1Only()) {
484 for (unsigned im = (unsigned)ISD::PRE_INC;
485 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setIndexedLoadAction(im, MVT::i1, Legal);
487 setIndexedLoadAction(im, MVT::i8, Legal);
488 setIndexedLoadAction(im, MVT::i16, Legal);
489 setIndexedLoadAction(im, MVT::i32, Legal);
490 setIndexedStoreAction(im, MVT::i1, Legal);
491 setIndexedStoreAction(im, MVT::i8, Legal);
492 setIndexedStoreAction(im, MVT::i16, Legal);
493 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000494 }
Evan Chenga8e29892007-01-19 07:51:42 +0000495 }
496
497 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000498 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::MUL, MVT::i64, Expand);
500 setOperationAction(ISD::MULHU, MVT::i32, Expand);
501 setOperationAction(ISD::MULHS, MVT::i32, Expand);
502 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
503 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::MUL, MVT::i64, Expand);
506 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000507 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000509 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000510 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000511 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000512 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::SRL, MVT::i64, Custom);
514 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000515
516 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000518 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000520 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000522
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000523 // Only ARMv6 has BSWAP.
524 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000526
Evan Chenga8e29892007-01-19 07:51:42 +0000527 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000528 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000529 // v7M has a hardware divider
530 setOperationAction(ISD::SDIV, MVT::i32, Expand);
531 setOperationAction(ISD::UDIV, MVT::i32, Expand);
532 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::SREM, MVT::i32, Expand);
534 setOperationAction(ISD::UREM, MVT::i32, Expand);
535 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
536 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000537
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
539 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
540 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
541 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000542 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000543
Evan Chengfb3611d2010-05-11 07:26:32 +0000544 setOperationAction(ISD::TRAP, MVT::Other, Legal);
545
Evan Chenga8e29892007-01-19 07:51:42 +0000546 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VASTART, MVT::Other, Custom);
548 setOperationAction(ISD::VAARG, MVT::Other, Expand);
549 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
550 setOperationAction(ISD::VAEND, MVT::Other, Expand);
551 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
552 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000553 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
554 // FIXME: Shouldn't need this, since no register is used, but the legalizer
555 // doesn't yet know how to not do that for SjLj.
556 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000558 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
559 // the default expansion.
560 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000561 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000562 // membarrier needs custom lowering; the rest are legal and handled
563 // normally.
564 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
565 } else {
566 // Set them all for expansion, which will force libcalls.
567 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
568 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
569 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
570 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000571 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
572 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
573 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000574 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
590 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000592 // Since the libcalls include locking, fold in the fences
593 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000594 }
595 // 64-bit versions are always libcalls (for now)
596 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000597 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000598 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
600 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
601 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
602 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
603 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000604
Evan Cheng416941d2010-11-04 05:19:35 +0000605 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000606
Eli Friedmana2c6f452010-06-26 04:36:50 +0000607 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
608 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
610 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000611 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000613
Nate Begemand1fb5832010-08-03 21:31:55 +0000614 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000615 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
616 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000617 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000618 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
619 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000620
621 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000623 if (Subtarget->isTargetDarwin()) {
624 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
625 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000626 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000627 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::SETCC, MVT::i32, Expand);
630 setOperationAction(ISD::SETCC, MVT::f32, Expand);
631 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000632 setOperationAction(ISD::SELECT, MVT::i32, Custom);
633 setOperationAction(ISD::SELECT, MVT::f32, Custom);
634 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
636 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
637 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
640 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
641 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
642 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
643 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FSIN, MVT::f64, Expand);
647 setOperationAction(ISD::FSIN, MVT::f32, Expand);
648 setOperationAction(ISD::FCOS, MVT::f32, Expand);
649 setOperationAction(ISD::FCOS, MVT::f64, Expand);
650 setOperationAction(ISD::FREM, MVT::f64, Expand);
651 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000652 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
654 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000655 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::FPOW, MVT::f64, Expand);
657 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000658
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000659 // Various VFP goodness
660 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000661 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
662 if (Subtarget->hasVFP2()) {
663 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
664 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
665 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
666 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
667 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000668 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000669 if (!Subtarget->hasFP16()) {
670 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
671 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000672 }
Evan Cheng110cf482008-04-01 01:50:16 +0000673 }
Evan Chenga8e29892007-01-19 07:51:42 +0000674
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000675 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000676 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000677 setTargetDAGCombine(ISD::ADD);
678 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000679 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000680
Owen Anderson080c0922010-11-05 19:27:46 +0000681 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000682 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000683 if (Subtarget->hasNEON())
684 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000685
Evan Chenga8e29892007-01-19 07:51:42 +0000686 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000687
Evan Chengf7d87ee2010-05-21 00:43:17 +0000688 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
689 setSchedulingPreference(Sched::RegPressure);
690 else
691 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000692
Evan Cheng05219282011-01-06 06:52:41 +0000693 //// temporary - rewrite interface to use type
694 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000695
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000696 // On ARM arguments smaller than 4 bytes are extended, so all arguments
697 // are at least 4 bytes aligned.
698 setMinStackArgumentAlignment(4);
699
Evan Chengfff606d2010-09-24 19:07:23 +0000700 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000701}
702
Andrew Trick32cec0a2011-01-19 02:35:27 +0000703// FIXME: It might make sense to define the representative register class as the
704// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
705// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
706// SPR's representative would be DPR_VFP2. This should work well if register
707// pressure tracking were modified such that a register use would increment the
708// pressure of the register class's representative and all of it's super
709// classes' representatives transitively. We have not implemented this because
710// of the difficulty prior to coalescing of modeling operand register classes
711// due to the common occurence of cross class copies and subregister insertions
712// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000713std::pair<const TargetRegisterClass*, uint8_t>
714ARMTargetLowering::findRepresentativeClass(EVT VT) const{
715 const TargetRegisterClass *RRC = 0;
716 uint8_t Cost = 1;
717 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000718 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000719 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000720 // Use DPR as representative register class for all floating point
721 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
722 // the cost is 1 for both f32 and f64.
723 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000724 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000725 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000726 // When NEON is used for SP, only half of the register file is available
727 // because operations that define both SP and DP results will be constrained
728 // to the VFP2 class (D0-D15). We currently model this constraint prior to
729 // coalescing by double-counting the SP regs. See the FIXME above.
730 if (Subtarget->useNEONForSinglePrecisionFP())
731 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000732 break;
733 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
734 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000735 RRC = ARM::DPRRegisterClass;
736 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000737 break;
738 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000739 RRC = ARM::DPRRegisterClass;
740 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000741 break;
742 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000743 RRC = ARM::DPRRegisterClass;
744 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000745 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000746 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000747 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000748}
749
Evan Chenga8e29892007-01-19 07:51:42 +0000750const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
751 switch (Opcode) {
752 default: return 0;
753 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000754 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000755 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
756 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000757 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000758 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
759 case ARMISD::tCALL: return "ARMISD::tCALL";
760 case ARMISD::BRCOND: return "ARMISD::BRCOND";
761 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000762 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000763 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
764 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
765 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000766 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000767 case ARMISD::CMPFP: return "ARMISD::CMPFP";
768 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000769 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000770 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
771 case ARMISD::CMOV: return "ARMISD::CMOV";
772 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000773
Jim Grosbach3482c802010-01-18 19:58:49 +0000774 case ARMISD::RBIT: return "ARMISD::RBIT";
775
Bob Wilson76a312b2010-03-19 22:51:32 +0000776 case ARMISD::FTOSI: return "ARMISD::FTOSI";
777 case ARMISD::FTOUI: return "ARMISD::FTOUI";
778 case ARMISD::SITOF: return "ARMISD::SITOF";
779 case ARMISD::UITOF: return "ARMISD::UITOF";
780
Evan Chenga8e29892007-01-19 07:51:42 +0000781 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
782 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
783 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000784
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000785 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
786 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000787
Evan Chengc5942082009-10-28 06:55:03 +0000788 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
789 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000790 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000791
Dale Johannesen51e28e62010-06-03 21:09:53 +0000792 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000793
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000794 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000795
Evan Cheng86198642009-08-07 00:34:42 +0000796 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
797
Jim Grosbach3728e962009-12-10 00:11:09 +0000798 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000799 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000800
Evan Chengdfed19f2010-11-03 06:34:55 +0000801 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
802
Bob Wilson5bafff32009-06-22 23:27:02 +0000803 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000804 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000805 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000806 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
807 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000808 case ARMISD::VCGEU: return "ARMISD::VCGEU";
809 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000810 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
811 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000812 case ARMISD::VCGTU: return "ARMISD::VCGTU";
813 case ARMISD::VTST: return "ARMISD::VTST";
814
815 case ARMISD::VSHL: return "ARMISD::VSHL";
816 case ARMISD::VSHRs: return "ARMISD::VSHRs";
817 case ARMISD::VSHRu: return "ARMISD::VSHRu";
818 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
819 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
820 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
821 case ARMISD::VSHRN: return "ARMISD::VSHRN";
822 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
823 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
824 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
825 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
826 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
827 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
828 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
829 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
830 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
831 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
832 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
833 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
834 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
835 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000836 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000837 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000838 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000839 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000840 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000841 case ARMISD::VREV64: return "ARMISD::VREV64";
842 case ARMISD::VREV32: return "ARMISD::VREV32";
843 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000844 case ARMISD::VZIP: return "ARMISD::VZIP";
845 case ARMISD::VUZP: return "ARMISD::VUZP";
846 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000847 case ARMISD::VMULLs: return "ARMISD::VMULLs";
848 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000849 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000850 case ARMISD::FMAX: return "ARMISD::FMAX";
851 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000852 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000853 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
854 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000855 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
856 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
857 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Evan Chenga8e29892007-01-19 07:51:42 +0000858 }
859}
860
Evan Cheng06b666c2010-05-15 02:18:07 +0000861/// getRegClassFor - Return the register class that should be used for the
862/// specified value type.
863TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
864 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
865 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
866 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000867 if (Subtarget->hasNEON()) {
868 if (VT == MVT::v4i64)
869 return ARM::QQPRRegisterClass;
870 else if (VT == MVT::v8i64)
871 return ARM::QQQQPRRegisterClass;
872 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000873 return TargetLowering::getRegClassFor(VT);
874}
875
Eric Christopherab695882010-07-21 22:26:11 +0000876// Create a fast isel object.
877FastISel *
878ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
879 return ARM::createFastISel(funcInfo);
880}
881
Bill Wendlingb4202b82009-07-01 18:50:55 +0000882/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000883unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000884 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000885}
886
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000887/// getMaximalGlobalOffset - Returns the maximal possible offset which can
888/// be used for loads / stores from the global.
889unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
890 return (Subtarget->isThumb1Only() ? 127 : 4095);
891}
892
Evan Cheng1cc39842010-05-20 23:26:43 +0000893Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000894 unsigned NumVals = N->getNumValues();
895 if (!NumVals)
896 return Sched::RegPressure;
897
898 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000899 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000900 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000901 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000902 if (VT.isFloatingPoint() || VT.isVector())
903 return Sched::Latency;
904 }
Evan Chengc10f5432010-05-28 23:25:23 +0000905
906 if (!N->isMachineOpcode())
907 return Sched::RegPressure;
908
909 // Load are scheduled for latency even if there instruction itinerary
910 // is not available.
911 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
912 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000913
914 if (TID.getNumDefs() == 0)
915 return Sched::RegPressure;
916 if (!Itins->isEmpty() &&
917 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000918 return Sched::Latency;
919
Evan Cheng1cc39842010-05-20 23:26:43 +0000920 return Sched::RegPressure;
921}
922
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000923// FIXME: Move to RegInfo
Evan Cheng31446872010-07-23 22:39:59 +0000924unsigned
925ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
926 MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000927 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000928
Evan Cheng31446872010-07-23 22:39:59 +0000929 switch (RC->getID()) {
930 default:
931 return 0;
932 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000933 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000934 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000935 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000936 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
937 }
Evan Cheng31446872010-07-23 22:39:59 +0000938 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
939 case ARM::DPRRegClassID:
940 return 32 - 10;
941 }
942}
943
Evan Chenga8e29892007-01-19 07:51:42 +0000944//===----------------------------------------------------------------------===//
945// Lowering Code
946//===----------------------------------------------------------------------===//
947
Evan Chenga8e29892007-01-19 07:51:42 +0000948/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
949static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
950 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000951 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000952 case ISD::SETNE: return ARMCC::NE;
953 case ISD::SETEQ: return ARMCC::EQ;
954 case ISD::SETGT: return ARMCC::GT;
955 case ISD::SETGE: return ARMCC::GE;
956 case ISD::SETLT: return ARMCC::LT;
957 case ISD::SETLE: return ARMCC::LE;
958 case ISD::SETUGT: return ARMCC::HI;
959 case ISD::SETUGE: return ARMCC::HS;
960 case ISD::SETULT: return ARMCC::LO;
961 case ISD::SETULE: return ARMCC::LS;
962 }
963}
964
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000965/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
966static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000967 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000968 CondCode2 = ARMCC::AL;
969 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000970 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000971 case ISD::SETEQ:
972 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
973 case ISD::SETGT:
974 case ISD::SETOGT: CondCode = ARMCC::GT; break;
975 case ISD::SETGE:
976 case ISD::SETOGE: CondCode = ARMCC::GE; break;
977 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000978 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000979 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
980 case ISD::SETO: CondCode = ARMCC::VC; break;
981 case ISD::SETUO: CondCode = ARMCC::VS; break;
982 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
983 case ISD::SETUGT: CondCode = ARMCC::HI; break;
984 case ISD::SETUGE: CondCode = ARMCC::PL; break;
985 case ISD::SETLT:
986 case ISD::SETULT: CondCode = ARMCC::LT; break;
987 case ISD::SETLE:
988 case ISD::SETULE: CondCode = ARMCC::LE; break;
989 case ISD::SETNE:
990 case ISD::SETUNE: CondCode = ARMCC::NE; break;
991 }
Evan Chenga8e29892007-01-19 07:51:42 +0000992}
993
Bob Wilson1f595bb2009-04-17 19:07:39 +0000994//===----------------------------------------------------------------------===//
995// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000996//===----------------------------------------------------------------------===//
997
998#include "ARMGenCallingConv.inc"
999
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001000/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1001/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001002CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001003 bool Return,
1004 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001005 switch (CC) {
1006 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001007 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001008 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001009 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001010 if (!Subtarget->isAAPCS_ABI())
1011 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1012 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1013 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1014 }
1015 // Fallthrough
1016 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001017 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001018 if (!Subtarget->isAAPCS_ABI())
1019 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1020 else if (Subtarget->hasVFP2() &&
1021 FloatABIType == FloatABI::Hard && !isVarArg)
1022 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1023 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1024 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001025 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001026 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001027 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001028 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001029 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001030 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001031 }
1032}
1033
Dan Gohman98ca4f22009-08-05 01:29:28 +00001034/// LowerCallResult - Lower the result values of a call into the
1035/// appropriate copies out of appropriate physical registers.
1036SDValue
1037ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001038 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001039 const SmallVectorImpl<ISD::InputArg> &Ins,
1040 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001041 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001042
Bob Wilson1f595bb2009-04-17 19:07:39 +00001043 // Assign locations to each value returned by this call.
1044 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001045 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001046 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001047 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001048 CCAssignFnForNode(CallConv, /* Return*/ true,
1049 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001050
1051 // Copy all of the result registers out of their specified physreg.
1052 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1053 CCValAssign VA = RVLocs[i];
1054
Bob Wilson80915242009-04-25 00:33:20 +00001055 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001057 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001060 Chain = Lo.getValue(1);
1061 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001064 InFlag);
1065 Chain = Hi.getValue(1);
1066 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001067 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001068
Owen Anderson825b72b2009-08-11 20:47:22 +00001069 if (VA.getLocVT() == MVT::v2f64) {
1070 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1071 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1072 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001073
1074 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001076 Chain = Lo.getValue(1);
1077 InFlag = Lo.getValue(2);
1078 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001080 Chain = Hi.getValue(1);
1081 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001082 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1084 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001085 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001087 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1088 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001089 Chain = Val.getValue(1);
1090 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091 }
Bob Wilson80915242009-04-25 00:33:20 +00001092
1093 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001094 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001095 case CCValAssign::Full: break;
1096 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001097 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001098 break;
1099 }
1100
Dan Gohman98ca4f22009-08-05 01:29:28 +00001101 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001102 }
1103
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001105}
1106
1107/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1108/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001109/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110/// a byval function parameter.
1111/// Sometimes what we are copying is the end of a larger object, the part that
1112/// does not fit in registers.
1113static SDValue
1114CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1115 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1116 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001117 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001118 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001119 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001120 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001121}
1122
Bob Wilsondee46d72009-04-17 20:35:10 +00001123/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1126 SDValue StackPtr, SDValue Arg,
1127 DebugLoc dl, SelectionDAG &DAG,
1128 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001129 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001130 unsigned LocMemOffset = VA.getLocMemOffset();
1131 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1132 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001133 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001134 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001135
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001137 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001138 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001139}
1140
Dan Gohman98ca4f22009-08-05 01:29:28 +00001141void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001142 SDValue Chain, SDValue &Arg,
1143 RegsToPassVector &RegsToPass,
1144 CCValAssign &VA, CCValAssign &NextVA,
1145 SDValue &StackPtr,
1146 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001147 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001148
Jim Grosbache5165492009-11-09 00:11:35 +00001149 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001151 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1152
1153 if (NextVA.isRegLoc())
1154 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1155 else {
1156 assert(NextVA.isMemLoc());
1157 if (StackPtr.getNode() == 0)
1158 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1159
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1161 dl, DAG, NextVA,
1162 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001163 }
1164}
1165
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001167/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1168/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001170ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001171 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001172 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001174 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 const SmallVectorImpl<ISD::InputArg> &Ins,
1176 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001177 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001178 MachineFunction &MF = DAG.getMachineFunction();
1179 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1180 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001181 // Temporarily disable tail calls so things don't break.
1182 if (!EnableARMTailCalls)
1183 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001184 if (isTailCall) {
1185 // Check if it's really possible to do a tail call.
1186 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1187 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001188 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001189 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1190 // detected sibcalls.
1191 if (isTailCall) {
1192 ++NumTailCalls;
1193 IsSibCall = true;
1194 }
1195 }
Evan Chenga8e29892007-01-19 07:51:42 +00001196
Bob Wilson1f595bb2009-04-17 19:07:39 +00001197 // Analyze operands of the call, assigning locations to each operand.
1198 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1200 *DAG.getContext());
1201 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001202 CCAssignFnForNode(CallConv, /* Return*/ false,
1203 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001204
Bob Wilson1f595bb2009-04-17 19:07:39 +00001205 // Get a count of how many bytes are to be pushed on the stack.
1206 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001207
Dale Johannesen51e28e62010-06-03 21:09:53 +00001208 // For tail calls, memory operands are available in our caller's stack.
1209 if (IsSibCall)
1210 NumBytes = 0;
1211
Evan Chenga8e29892007-01-19 07:51:42 +00001212 // Adjust the stack pointer for the new arguments...
1213 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001214 if (!IsSibCall)
1215 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001216
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001217 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001218
Bob Wilson5bafff32009-06-22 23:27:02 +00001219 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001220 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001221
Bob Wilson1f595bb2009-04-17 19:07:39 +00001222 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001223 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001224 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1225 i != e;
1226 ++i, ++realArgIdx) {
1227 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001228 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001230
Bob Wilson1f595bb2009-04-17 19:07:39 +00001231 // Promote the value if needed.
1232 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001233 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001234 case CCValAssign::Full: break;
1235 case CCValAssign::SExt:
1236 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1237 break;
1238 case CCValAssign::ZExt:
1239 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1240 break;
1241 case CCValAssign::AExt:
1242 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1243 break;
1244 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001245 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001246 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001247 }
1248
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001249 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001250 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001251 if (VA.getLocVT() == MVT::v2f64) {
1252 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1253 DAG.getConstant(0, MVT::i32));
1254 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1255 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001256
Dan Gohman98ca4f22009-08-05 01:29:28 +00001257 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1259
1260 VA = ArgLocs[++i]; // skip ahead to next loc
1261 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001262 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001263 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1264 } else {
1265 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001266
Dan Gohman98ca4f22009-08-05 01:29:28 +00001267 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1268 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 }
1270 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001271 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001272 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001273 }
1274 } else if (VA.isRegLoc()) {
1275 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001276 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001277 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1280 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001281 }
Evan Chenga8e29892007-01-19 07:51:42 +00001282 }
1283
1284 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001286 &MemOpChains[0], MemOpChains.size());
1287
1288 // Build a sequence of copy-to-reg nodes chained together with token chain
1289 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001290 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001291 // Tail call byval lowering might overwrite argument registers so in case of
1292 // tail call optimization the copies to registers are lowered later.
1293 if (!isTailCall)
1294 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1295 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1296 RegsToPass[i].second, InFlag);
1297 InFlag = Chain.getValue(1);
1298 }
Evan Chenga8e29892007-01-19 07:51:42 +00001299
Dale Johannesen51e28e62010-06-03 21:09:53 +00001300 // For tail calls lower the arguments to the 'real' stack slot.
1301 if (isTailCall) {
1302 // Force all the incoming stack arguments to be loaded from the stack
1303 // before any new outgoing arguments are stored to the stack, because the
1304 // outgoing stack slots may alias the incoming argument stack slots, and
1305 // the alias isn't otherwise explicit. This is slightly more conservative
1306 // than necessary, because it means that each store effectively depends
1307 // on every argument instead of just those arguments it would clobber.
1308
1309 // Do not flag preceeding copytoreg stuff together with the following stuff.
1310 InFlag = SDValue();
1311 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1312 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1313 RegsToPass[i].second, InFlag);
1314 InFlag = Chain.getValue(1);
1315 }
1316 InFlag =SDValue();
1317 }
1318
Bill Wendling056292f2008-09-16 21:48:12 +00001319 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1320 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1321 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001322 bool isDirect = false;
1323 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001324 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001325 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001326
1327 if (EnableARMLongCalls) {
1328 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1329 && "long-calls with non-static relocation model!");
1330 // Handle a global address or an external symbol. If it's not one of
1331 // those, the target's already in a register, so we don't need to do
1332 // anything extra.
1333 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001334 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001335 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001336 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001337 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1338 ARMPCLabelIndex,
1339 ARMCP::CPValue, 0);
1340 // Get the address of the callee into a register
1341 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1342 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1343 Callee = DAG.getLoad(getPointerTy(), dl,
1344 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001345 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001346 false, false, 0);
1347 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1348 const char *Sym = S->getSymbol();
1349
1350 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001351 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001352 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1353 Sym, ARMPCLabelIndex, 0);
1354 // Get the address of the callee into a register
1355 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1356 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1357 Callee = DAG.getLoad(getPointerTy(), dl,
1358 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001359 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001360 false, false, 0);
1361 }
1362 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001363 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001364 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001365 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001366 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001367 getTargetMachine().getRelocationModel() != Reloc::Static;
1368 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001369 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001370 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001371 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001372 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001373 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001374 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001375 ARMPCLabelIndex,
1376 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001377 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001378 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001379 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001380 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001381 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001382 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001383 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001384 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001385 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001386 } else {
1387 // On ELF targets for PIC code, direct calls should go through the PLT
1388 unsigned OpFlags = 0;
1389 if (Subtarget->isTargetELF() &&
1390 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1391 OpFlags = ARMII::MO_PLT;
1392 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1393 }
Bill Wendling056292f2008-09-16 21:48:12 +00001394 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001395 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001396 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001397 getTargetMachine().getRelocationModel() != Reloc::Static;
1398 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001399 // tBX takes a register source operand.
1400 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001401 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001402 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001403 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001404 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001405 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001406 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001407 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001408 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001409 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001410 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001411 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001412 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001413 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001414 } else {
1415 unsigned OpFlags = 0;
1416 // On ELF targets for PIC code, direct calls should go through the PLT
1417 if (Subtarget->isTargetELF() &&
1418 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1419 OpFlags = ARMII::MO_PLT;
1420 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1421 }
Evan Chenga8e29892007-01-19 07:51:42 +00001422 }
1423
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001424 // FIXME: handle tail calls differently.
1425 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001426 if (Subtarget->isThumb()) {
1427 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001428 CallOpc = ARMISD::CALL_NOLINK;
1429 else
1430 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1431 } else {
1432 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001433 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1434 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001435 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001436
Dan Gohman475871a2008-07-27 21:46:04 +00001437 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001438 Ops.push_back(Chain);
1439 Ops.push_back(Callee);
1440
1441 // Add argument registers to the end of the list so that they are known live
1442 // into the call.
1443 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1444 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1445 RegsToPass[i].second.getValueType()));
1446
Gabor Greifba36cb52008-08-28 21:40:38 +00001447 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001448 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001449
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001450 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001451 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001452 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001453
Duncan Sands4bdcb612008-07-02 17:40:58 +00001454 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001455 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001456 InFlag = Chain.getValue(1);
1457
Chris Lattnere563bbc2008-10-11 22:08:30 +00001458 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1459 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001461 InFlag = Chain.getValue(1);
1462
Bob Wilson1f595bb2009-04-17 19:07:39 +00001463 // Handle result values, copying them out of physregs into vregs that we
1464 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1466 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001467}
1468
Dale Johannesen51e28e62010-06-03 21:09:53 +00001469/// MatchingStackOffset - Return true if the given stack call argument is
1470/// already available in the same position (relatively) of the caller's
1471/// incoming argument stack.
1472static
1473bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1474 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1475 const ARMInstrInfo *TII) {
1476 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1477 int FI = INT_MAX;
1478 if (Arg.getOpcode() == ISD::CopyFromReg) {
1479 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001480 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001481 return false;
1482 MachineInstr *Def = MRI->getVRegDef(VR);
1483 if (!Def)
1484 return false;
1485 if (!Flags.isByVal()) {
1486 if (!TII->isLoadFromStackSlot(Def, FI))
1487 return false;
1488 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001489 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001490 }
1491 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1492 if (Flags.isByVal())
1493 // ByVal argument is passed in as a pointer but it's now being
1494 // dereferenced. e.g.
1495 // define @foo(%struct.X* %A) {
1496 // tail call @bar(%struct.X* byval %A)
1497 // }
1498 return false;
1499 SDValue Ptr = Ld->getBasePtr();
1500 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1501 if (!FINode)
1502 return false;
1503 FI = FINode->getIndex();
1504 } else
1505 return false;
1506
1507 assert(FI != INT_MAX);
1508 if (!MFI->isFixedObjectIndex(FI))
1509 return false;
1510 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1511}
1512
1513/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1514/// for tail call optimization. Targets which want to do tail call
1515/// optimization should implement this function.
1516bool
1517ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1518 CallingConv::ID CalleeCC,
1519 bool isVarArg,
1520 bool isCalleeStructRet,
1521 bool isCallerStructRet,
1522 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001523 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001524 const SmallVectorImpl<ISD::InputArg> &Ins,
1525 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001526 const Function *CallerF = DAG.getMachineFunction().getFunction();
1527 CallingConv::ID CallerCC = CallerF->getCallingConv();
1528 bool CCMatch = CallerCC == CalleeCC;
1529
1530 // Look for obvious safe cases to perform tail call optimization that do not
1531 // require ABI changes. This is what gcc calls sibcall.
1532
Jim Grosbach7616b642010-06-16 23:45:49 +00001533 // Do not sibcall optimize vararg calls unless the call site is not passing
1534 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001535 if (isVarArg && !Outs.empty())
1536 return false;
1537
1538 // Also avoid sibcall optimization if either caller or callee uses struct
1539 // return semantics.
1540 if (isCalleeStructRet || isCallerStructRet)
1541 return false;
1542
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001543 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001544 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001545 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1546 // LR. This means if we need to reload LR, it takes an extra instructions,
1547 // which outweighs the value of the tail call; but here we don't know yet
1548 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001549 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001550 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001551
1552 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1553 // but we need to make sure there are enough registers; the only valid
1554 // registers are the 4 used for parameters. We don't currently do this
1555 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001556 if (Subtarget->isThumb1Only())
1557 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001558
Dale Johannesen51e28e62010-06-03 21:09:53 +00001559 // If the calling conventions do not match, then we'd better make sure the
1560 // results are returned in the same way as what the caller expects.
1561 if (!CCMatch) {
1562 SmallVector<CCValAssign, 16> RVLocs1;
1563 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1564 RVLocs1, *DAG.getContext());
1565 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1566
1567 SmallVector<CCValAssign, 16> RVLocs2;
1568 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1569 RVLocs2, *DAG.getContext());
1570 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1571
1572 if (RVLocs1.size() != RVLocs2.size())
1573 return false;
1574 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1575 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1576 return false;
1577 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1578 return false;
1579 if (RVLocs1[i].isRegLoc()) {
1580 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1581 return false;
1582 } else {
1583 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1584 return false;
1585 }
1586 }
1587 }
1588
1589 // If the callee takes no arguments then go on to check the results of the
1590 // call.
1591 if (!Outs.empty()) {
1592 // Check if stack adjustment is needed. For now, do not do this if any
1593 // argument is passed on the stack.
1594 SmallVector<CCValAssign, 16> ArgLocs;
1595 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1596 ArgLocs, *DAG.getContext());
1597 CCInfo.AnalyzeCallOperands(Outs,
1598 CCAssignFnForNode(CalleeCC, false, isVarArg));
1599 if (CCInfo.getNextStackOffset()) {
1600 MachineFunction &MF = DAG.getMachineFunction();
1601
1602 // Check if the arguments are already laid out in the right way as
1603 // the caller's fixed stack objects.
1604 MachineFrameInfo *MFI = MF.getFrameInfo();
1605 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1606 const ARMInstrInfo *TII =
1607 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001608 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1609 i != e;
1610 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001611 CCValAssign &VA = ArgLocs[i];
1612 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001613 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001614 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001615 if (VA.getLocInfo() == CCValAssign::Indirect)
1616 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001617 if (VA.needsCustom()) {
1618 // f64 and vector types are split into multiple registers or
1619 // register/stack-slot combinations. The types will not match
1620 // the registers; give up on memory f64 refs until we figure
1621 // out what to do about this.
1622 if (!VA.isRegLoc())
1623 return false;
1624 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001625 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001626 if (RegVT == MVT::v2f64) {
1627 if (!ArgLocs[++i].isRegLoc())
1628 return false;
1629 if (!ArgLocs[++i].isRegLoc())
1630 return false;
1631 }
1632 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001633 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1634 MFI, MRI, TII))
1635 return false;
1636 }
1637 }
1638 }
1639 }
1640
1641 return true;
1642}
1643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644SDValue
1645ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001646 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001648 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001649 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001650
Bob Wilsondee46d72009-04-17 20:35:10 +00001651 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001652 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001653
Bob Wilsondee46d72009-04-17 20:35:10 +00001654 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001655 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1656 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001659 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1660 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661
1662 // If this is the first return lowered for this function, add
1663 // the regs to the liveout set for the function.
1664 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1665 for (unsigned i = 0; i != RVLocs.size(); ++i)
1666 if (RVLocs[i].isRegLoc())
1667 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001668 }
1669
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 SDValue Flag;
1671
1672 // Copy the result values into the output registers.
1673 for (unsigned i = 0, realRVLocIdx = 0;
1674 i != RVLocs.size();
1675 ++i, ++realRVLocIdx) {
1676 CCValAssign &VA = RVLocs[i];
1677 assert(VA.isRegLoc() && "Can only return in registers!");
1678
Dan Gohmanc9403652010-07-07 15:54:55 +00001679 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001680
1681 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001682 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001683 case CCValAssign::Full: break;
1684 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001685 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001686 break;
1687 }
1688
Bob Wilson1f595bb2009-04-17 19:07:39 +00001689 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001691 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1693 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001694 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001696
1697 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1698 Flag = Chain.getValue(1);
1699 VA = RVLocs[++i]; // skip ahead to next loc
1700 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1701 HalfGPRs.getValue(1), Flag);
1702 Flag = Chain.getValue(1);
1703 VA = RVLocs[++i]; // skip ahead to next loc
1704
1705 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1707 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001708 }
1709 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1710 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001711 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001713 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001714 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001715 VA = RVLocs[++i]; // skip ahead to next loc
1716 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1717 Flag);
1718 } else
1719 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1720
Bob Wilsondee46d72009-04-17 20:35:10 +00001721 // Guarantee that all emitted copies are
1722 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001723 Flag = Chain.getValue(1);
1724 }
1725
1726 SDValue result;
1727 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001729 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001731
1732 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001733}
1734
Evan Cheng3d2125c2010-11-30 23:55:39 +00001735bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1736 if (N->getNumValues() != 1)
1737 return false;
1738 if (!N->hasNUsesOfValue(1, 0))
1739 return false;
1740
1741 unsigned NumCopies = 0;
1742 SDNode* Copies[2];
1743 SDNode *Use = *N->use_begin();
1744 if (Use->getOpcode() == ISD::CopyToReg) {
1745 Copies[NumCopies++] = Use;
1746 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1747 // f64 returned in a pair of GPRs.
1748 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1749 UI != UE; ++UI) {
1750 if (UI->getOpcode() != ISD::CopyToReg)
1751 return false;
1752 Copies[UI.getUse().getResNo()] = *UI;
1753 ++NumCopies;
1754 }
1755 } else if (Use->getOpcode() == ISD::BITCAST) {
1756 // f32 returned in a single GPR.
1757 if (!Use->hasNUsesOfValue(1, 0))
1758 return false;
1759 Use = *Use->use_begin();
1760 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1761 return false;
1762 Copies[NumCopies++] = Use;
1763 } else {
1764 return false;
1765 }
1766
1767 if (NumCopies != 1 && NumCopies != 2)
1768 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001769
1770 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001771 for (unsigned i = 0; i < NumCopies; ++i) {
1772 SDNode *Copy = Copies[i];
1773 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1774 UI != UE; ++UI) {
1775 if (UI->getOpcode() == ISD::CopyToReg) {
1776 SDNode *Use = *UI;
1777 if (Use == Copies[0] || Use == Copies[1])
1778 continue;
1779 return false;
1780 }
1781 if (UI->getOpcode() != ARMISD::RET_FLAG)
1782 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001783 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001784 }
1785 }
1786
Evan Cheng1bf891a2010-12-01 22:59:46 +00001787 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001788}
1789
Bob Wilsonb62d2572009-11-03 00:02:05 +00001790// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1791// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1792// one of the above mentioned nodes. It has to be wrapped because otherwise
1793// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1794// be used to form addressing mode. These wrapped nodes will be selected
1795// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001796static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001797 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001798 // FIXME there is no actual debug info here
1799 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001800 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001801 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001802 if (CP->isMachineConstantPoolEntry())
1803 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1804 CP->getAlignment());
1805 else
1806 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1807 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001809}
1810
Jim Grosbache1102ca2010-07-19 17:20:38 +00001811unsigned ARMTargetLowering::getJumpTableEncoding() const {
1812 return MachineJumpTableInfo::EK_Inline;
1813}
1814
Dan Gohmand858e902010-04-17 15:26:15 +00001815SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1816 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001817 MachineFunction &MF = DAG.getMachineFunction();
1818 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1819 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001820 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001821 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001822 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001823 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1824 SDValue CPAddr;
1825 if (RelocM == Reloc::Static) {
1826 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1827 } else {
1828 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001829 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001830 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1831 ARMCP::CPBlockAddress,
1832 PCAdj);
1833 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1834 }
1835 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1836 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001837 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001838 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001839 if (RelocM == Reloc::Static)
1840 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001841 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001842 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001843}
1844
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001845// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001846SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001847ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001848 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001849 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001851 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001852 MachineFunction &MF = DAG.getMachineFunction();
1853 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001854 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001855 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001856 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001857 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001858 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001860 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001861 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001862 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001863 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001864
Evan Chenge7e0d622009-11-06 22:24:13 +00001865 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001866 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001867
1868 // call __tls_get_addr.
1869 ArgListTy Args;
1870 ArgListEntry Entry;
1871 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001872 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001873 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001874 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001875 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001876 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1877 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001879 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001880 return CallResult.first;
1881}
1882
1883// Lower ISD::GlobalTLSAddress using the "initial exec" or
1884// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001885SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001886ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001887 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001888 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001889 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue Offset;
1891 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001892 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001893 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001894 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001895
Chris Lattner4fb63d02009-07-15 04:12:33 +00001896 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001897 MachineFunction &MF = DAG.getMachineFunction();
1898 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001899 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001900 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001901 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1902 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001903 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001904 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001905 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001907 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001908 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001909 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001910 Chain = Offset.getValue(1);
1911
Evan Chenge7e0d622009-11-06 22:24:13 +00001912 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001913 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001914
Evan Cheng9eda6892009-10-31 03:39:36 +00001915 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001916 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001917 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001918 } else {
1919 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001920 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001921 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001922 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001923 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001924 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001925 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001926 }
1927
1928 // The address of the thread local variable is the add of the thread
1929 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001930 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001931}
1932
Dan Gohman475871a2008-07-27 21:46:04 +00001933SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001934ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001935 // TODO: implement the "local dynamic" model
1936 assert(Subtarget->isTargetELF() &&
1937 "TLS not implemented for non-ELF targets");
1938 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1939 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1940 // otherwise use the "Local Exec" TLS Model
1941 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1942 return LowerToTLSGeneralDynamicModel(GA, DAG);
1943 else
1944 return LowerToTLSExecModels(GA, DAG);
1945}
1946
Dan Gohman475871a2008-07-27 21:46:04 +00001947SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001948 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001949 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001950 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001951 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001952 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1953 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001954 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001955 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001956 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001957 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001959 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001960 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001961 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001962 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001964 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001965 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001966 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001967 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001968 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001969 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001970 }
1971
1972 // If we have T2 ops, we can materialize the address directly via movt/movw
1973 // pair. This is always cheaper.
1974 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00001975 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001976 // FIXME: Once remat is capable of dealing with instructions with register
1977 // operands, expand this into two nodes.
1978 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1979 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001980 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001981 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1982 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1983 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1984 MachinePointerInfo::getConstantPool(),
1985 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001986 }
1987}
1988
Dan Gohman475871a2008-07-27 21:46:04 +00001989SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001990 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001991 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001992 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001993 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001994 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001995 MachineFunction &MF = DAG.getMachineFunction();
1996 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1997
1998 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00001999 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002000 // FIXME: Once remat is capable of dealing with instructions with register
2001 // operands, expand this into two nodes.
2002 if (RelocM != Reloc::PIC_)
2003 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2004 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2005
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002006 SDValue Result = DAG.getNode(ARMISD::WrapperPIC, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002007 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002008 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2009 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2010 MachinePointerInfo::getGOT(), false, false, 0);
2011 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002012 }
2013
2014 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002015 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002016 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002017 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002018 } else {
2019 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002020 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2021 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002022 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002023 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002024 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002026
Evan Cheng9eda6892009-10-31 03:39:36 +00002027 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002028 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002029 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002030 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002031
2032 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002033 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002034 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002035 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002036
Evan Cheng63476a82009-09-03 07:04:02 +00002037 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002038 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002039 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002040
2041 return Result;
2042}
2043
Dan Gohman475871a2008-07-27 21:46:04 +00002044SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002045 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002046 assert(Subtarget->isTargetELF() &&
2047 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002048 MachineFunction &MF = DAG.getMachineFunction();
2049 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002050 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002051 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002052 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002053 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002054 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2055 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002056 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002057 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002058 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002059 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002060 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002061 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002062 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002063 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002064}
2065
Jim Grosbach0e0da732009-05-12 23:59:14 +00002066SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002067ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2068 const {
2069 DebugLoc dl = Op.getDebugLoc();
2070 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2071 Op.getOperand(0), Op.getOperand(1));
2072}
2073
2074SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002075ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2076 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002077 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002078 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2079 Op.getOperand(1), Val);
2080}
2081
2082SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002083ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2084 DebugLoc dl = Op.getDebugLoc();
2085 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2086 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2087}
2088
2089SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002090ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002091 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002092 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002093 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002094 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002095 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002096 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002097 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002098 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2099 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002100 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002101 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002102 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002103 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002104 EVT PtrVT = getPointerTy();
2105 DebugLoc dl = Op.getDebugLoc();
2106 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2107 SDValue CPAddr;
2108 unsigned PCAdj = (RelocM != Reloc::PIC_)
2109 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002110 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002111 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2112 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002113 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002115 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002116 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002117 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002118 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002119
2120 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002121 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002122 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2123 }
2124 return Result;
2125 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002126 }
2127}
2128
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002129static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002130 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002131 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002132 if (!Subtarget->hasDataBarrier()) {
2133 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2134 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2135 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002136 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002137 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002138 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002139 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002140 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002141
2142 SDValue Op5 = Op.getOperand(5);
2143 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2144 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2145 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2146 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2147
2148 ARM_MB::MemBOpt DMBOpt;
2149 if (isDeviceBarrier)
2150 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2151 else
2152 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2153 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2154 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002155}
2156
Evan Chengdfed19f2010-11-03 06:34:55 +00002157static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2158 const ARMSubtarget *Subtarget) {
2159 // ARM pre v5TE and Thumb1 does not have preload instructions.
2160 if (!(Subtarget->isThumb2() ||
2161 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2162 // Just preserve the chain.
2163 return Op.getOperand(0);
2164
2165 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002166 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2167 if (!isRead &&
2168 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2169 // ARMv7 with MP extension has PLDW.
2170 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002171
2172 if (Subtarget->isThumb())
2173 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002174 isRead = ~isRead & 1;
2175 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002176
Evan Cheng416941d2010-11-04 05:19:35 +00002177 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002178 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002179 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2180 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002181}
2182
Dan Gohman1e93df62010-04-17 14:41:14 +00002183static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2184 MachineFunction &MF = DAG.getMachineFunction();
2185 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2186
Evan Chenga8e29892007-01-19 07:51:42 +00002187 // vastart just stores the address of the VarArgsFrameIndex slot into the
2188 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002189 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002190 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002191 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002192 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002193 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2194 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002195}
2196
Dan Gohman475871a2008-07-27 21:46:04 +00002197SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002198ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2199 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002200 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002201 MachineFunction &MF = DAG.getMachineFunction();
2202 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2203
2204 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002205 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002206 RC = ARM::tGPRRegisterClass;
2207 else
2208 RC = ARM::GPRRegisterClass;
2209
2210 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002211 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002212 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002213
2214 SDValue ArgValue2;
2215 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002216 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002217 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002218
2219 // Create load node to retrieve arguments from the stack.
2220 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002221 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002222 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002223 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002224 } else {
2225 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002227 }
2228
Jim Grosbache5165492009-11-09 00:11:35 +00002229 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002230}
2231
2232SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002233ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002234 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002235 const SmallVectorImpl<ISD::InputArg>
2236 &Ins,
2237 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002238 SmallVectorImpl<SDValue> &InVals)
2239 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240
Bob Wilson1f595bb2009-04-17 19:07:39 +00002241 MachineFunction &MF = DAG.getMachineFunction();
2242 MachineFrameInfo *MFI = MF.getFrameInfo();
2243
Bob Wilson1f595bb2009-04-17 19:07:39 +00002244 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2245
2246 // Assign locations to all of the incoming arguments.
2247 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2249 *DAG.getContext());
2250 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002251 CCAssignFnForNode(CallConv, /* Return*/ false,
2252 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002253
2254 SmallVector<SDValue, 16> ArgValues;
2255
2256 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2257 CCValAssign &VA = ArgLocs[i];
2258
Bob Wilsondee46d72009-04-17 20:35:10 +00002259 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002260 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002261 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002262
Bob Wilson5bafff32009-06-22 23:27:02 +00002263 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002264 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002265 // f64 and vector types are split up into multiple registers or
2266 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002268 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002269 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002270 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002271 SDValue ArgValue2;
2272 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002273 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002274 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2275 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002276 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002277 false, false, 0);
2278 } else {
2279 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2280 Chain, DAG, dl);
2281 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2283 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002284 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002286 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2287 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002289
Bob Wilson5bafff32009-06-22 23:27:02 +00002290 } else {
2291 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002292
Owen Anderson825b72b2009-08-11 20:47:22 +00002293 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002294 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002297 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002298 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002300 RC = (AFI->isThumb1OnlyFunction() ?
2301 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002302 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002303 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002304
2305 // Transform the arguments in physical registers into virtual ones.
2306 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002307 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002308 }
2309
2310 // If this is an 8 or 16-bit value, it is really passed promoted
2311 // to 32 bits. Insert an assert[sz]ext to capture this, then
2312 // truncate to the right size.
2313 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002314 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002315 case CCValAssign::Full: break;
2316 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002317 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002318 break;
2319 case CCValAssign::SExt:
2320 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2321 DAG.getValueType(VA.getValVT()));
2322 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2323 break;
2324 case CCValAssign::ZExt:
2325 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2326 DAG.getValueType(VA.getValVT()));
2327 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2328 break;
2329 }
2330
Dan Gohman98ca4f22009-08-05 01:29:28 +00002331 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002332
2333 } else { // VA.isRegLoc()
2334
2335 // sanity check
2336 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002338
2339 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002340 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002341
Bob Wilsondee46d72009-04-17 20:35:10 +00002342 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002343 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002344 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002345 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002346 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002347 }
2348 }
2349
2350 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002351 if (isVarArg) {
2352 static const unsigned GPRArgRegs[] = {
2353 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2354 };
2355
Bob Wilsondee46d72009-04-17 20:35:10 +00002356 unsigned NumGPRs = CCInfo.getFirstUnallocated
2357 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002358
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002359 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002360 unsigned VARegSize = (4 - NumGPRs) * 4;
2361 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002362 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002363 if (VARegSaveSize) {
2364 // If this function is vararg, store any remaining integer argument regs
2365 // to their spots on the stack so that they may be loaded by deferencing
2366 // the result of va_next.
2367 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002368 AFI->setVarArgsFrameIndex(
2369 MFI->CreateFixedObject(VARegSaveSize,
2370 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002371 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002372 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2373 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002374
Dan Gohman475871a2008-07-27 21:46:04 +00002375 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002376 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002377 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002378 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002379 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002380 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002381 RC = ARM::GPRRegisterClass;
2382
Bob Wilson998e1252009-04-20 18:36:57 +00002383 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002385 SDValue Store =
2386 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002387 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2388 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002389 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002390 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002391 DAG.getConstant(4, getPointerTy()));
2392 }
2393 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002395 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002396 } else
2397 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002398 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002399 }
2400
Dan Gohman98ca4f22009-08-05 01:29:28 +00002401 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002402}
2403
2404/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002405static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002406 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002407 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002408 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002409 // Maybe this has already been legalized into the constant pool?
2410 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002412 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002413 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002414 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002415 }
2416 }
2417 return false;
2418}
2419
Evan Chenga8e29892007-01-19 07:51:42 +00002420/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2421/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002422SDValue
2423ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002424 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002425 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002426 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002427 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002428 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002429 // Constant does not fit, try adjusting it by one?
2430 switch (CC) {
2431 default: break;
2432 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002433 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002434 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002435 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002437 }
2438 break;
2439 case ISD::SETULT:
2440 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002441 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002442 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002444 }
2445 break;
2446 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002447 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002448 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002449 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002451 }
2452 break;
2453 case ISD::SETULE:
2454 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002455 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002456 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002458 }
2459 break;
2460 }
2461 }
2462 }
2463
2464 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002465 ARMISD::NodeType CompareType;
2466 switch (CondCode) {
2467 default:
2468 CompareType = ARMISD::CMP;
2469 break;
2470 case ARMCC::EQ:
2471 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002472 // Uses only Z Flag
2473 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002474 break;
2475 }
Evan Cheng218977b2010-07-13 19:27:42 +00002476 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002477 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002478}
2479
2480/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002481SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002482ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002483 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002484 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002485 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002486 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002487 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002488 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2489 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002490}
2491
Bill Wendlingde2b1512010-08-11 08:43:16 +00002492SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2493 SDValue Cond = Op.getOperand(0);
2494 SDValue SelectTrue = Op.getOperand(1);
2495 SDValue SelectFalse = Op.getOperand(2);
2496 DebugLoc dl = Op.getDebugLoc();
2497
2498 // Convert:
2499 //
2500 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2501 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2502 //
2503 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2504 const ConstantSDNode *CMOVTrue =
2505 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2506 const ConstantSDNode *CMOVFalse =
2507 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2508
2509 if (CMOVTrue && CMOVFalse) {
2510 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2511 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2512
2513 SDValue True;
2514 SDValue False;
2515 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2516 True = SelectTrue;
2517 False = SelectFalse;
2518 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2519 True = SelectFalse;
2520 False = SelectTrue;
2521 }
2522
2523 if (True.getNode() && False.getNode()) {
2524 EVT VT = Cond.getValueType();
2525 SDValue ARMcc = Cond.getOperand(2);
2526 SDValue CCR = Cond.getOperand(3);
2527 SDValue Cmp = Cond.getOperand(4);
2528 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2529 }
2530 }
2531 }
2532
2533 return DAG.getSelectCC(dl, Cond,
2534 DAG.getConstant(0, Cond.getValueType()),
2535 SelectTrue, SelectFalse, ISD::SETNE);
2536}
2537
Dan Gohmand858e902010-04-17 15:26:15 +00002538SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002539 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002540 SDValue LHS = Op.getOperand(0);
2541 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002542 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002543 SDValue TrueVal = Op.getOperand(2);
2544 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002545 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002546
Owen Anderson825b72b2009-08-11 20:47:22 +00002547 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002548 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002550 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2551 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002552 }
2553
2554 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002555 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002556
Evan Cheng218977b2010-07-13 19:27:42 +00002557 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2558 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002560 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002561 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002562 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002563 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002564 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002565 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002566 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002567 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002568 }
2569 return Result;
2570}
2571
Evan Cheng218977b2010-07-13 19:27:42 +00002572/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2573/// to morph to an integer compare sequence.
2574static bool canChangeToInt(SDValue Op, bool &SeenZero,
2575 const ARMSubtarget *Subtarget) {
2576 SDNode *N = Op.getNode();
2577 if (!N->hasOneUse())
2578 // Otherwise it requires moving the value from fp to integer registers.
2579 return false;
2580 if (!N->getNumValues())
2581 return false;
2582 EVT VT = Op.getValueType();
2583 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2584 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2585 // vmrs are very slow, e.g. cortex-a8.
2586 return false;
2587
2588 if (isFloatingPointZero(Op)) {
2589 SeenZero = true;
2590 return true;
2591 }
2592 return ISD::isNormalLoad(N);
2593}
2594
2595static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2596 if (isFloatingPointZero(Op))
2597 return DAG.getConstant(0, MVT::i32);
2598
2599 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2600 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002601 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002602 Ld->isVolatile(), Ld->isNonTemporal(),
2603 Ld->getAlignment());
2604
2605 llvm_unreachable("Unknown VFP cmp argument!");
2606}
2607
2608static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2609 SDValue &RetVal1, SDValue &RetVal2) {
2610 if (isFloatingPointZero(Op)) {
2611 RetVal1 = DAG.getConstant(0, MVT::i32);
2612 RetVal2 = DAG.getConstant(0, MVT::i32);
2613 return;
2614 }
2615
2616 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2617 SDValue Ptr = Ld->getBasePtr();
2618 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2619 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002620 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002621 Ld->isVolatile(), Ld->isNonTemporal(),
2622 Ld->getAlignment());
2623
2624 EVT PtrType = Ptr.getValueType();
2625 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2626 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2627 PtrType, Ptr, DAG.getConstant(4, PtrType));
2628 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2629 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002630 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002631 Ld->isVolatile(), Ld->isNonTemporal(),
2632 NewAlign);
2633 return;
2634 }
2635
2636 llvm_unreachable("Unknown VFP cmp argument!");
2637}
2638
2639/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2640/// f32 and even f64 comparisons to integer ones.
2641SDValue
2642ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2643 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002644 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002645 SDValue LHS = Op.getOperand(2);
2646 SDValue RHS = Op.getOperand(3);
2647 SDValue Dest = Op.getOperand(4);
2648 DebugLoc dl = Op.getDebugLoc();
2649
2650 bool SeenZero = false;
2651 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2652 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002653 // If one of the operand is zero, it's safe to ignore the NaN case since
2654 // we only care about equality comparisons.
2655 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002656 // If unsafe fp math optimization is enabled and there are no othter uses of
2657 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2658 // to an integer comparison.
2659 if (CC == ISD::SETOEQ)
2660 CC = ISD::SETEQ;
2661 else if (CC == ISD::SETUNE)
2662 CC = ISD::SETNE;
2663
2664 SDValue ARMcc;
2665 if (LHS.getValueType() == MVT::f32) {
2666 LHS = bitcastf32Toi32(LHS, DAG);
2667 RHS = bitcastf32Toi32(RHS, DAG);
2668 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2669 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2670 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2671 Chain, Dest, ARMcc, CCR, Cmp);
2672 }
2673
2674 SDValue LHS1, LHS2;
2675 SDValue RHS1, RHS2;
2676 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2677 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2678 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2679 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002680 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002681 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2682 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2683 }
2684
2685 return SDValue();
2686}
2687
2688SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2689 SDValue Chain = Op.getOperand(0);
2690 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2691 SDValue LHS = Op.getOperand(2);
2692 SDValue RHS = Op.getOperand(3);
2693 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002694 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002695
Owen Anderson825b72b2009-08-11 20:47:22 +00002696 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002697 SDValue ARMcc;
2698 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002699 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002700 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002701 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002702 }
2703
Owen Anderson825b72b2009-08-11 20:47:22 +00002704 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002705
2706 if (UnsafeFPMath &&
2707 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2708 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2709 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2710 if (Result.getNode())
2711 return Result;
2712 }
2713
Evan Chenga8e29892007-01-19 07:51:42 +00002714 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002715 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002716
Evan Cheng218977b2010-07-13 19:27:42 +00002717 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2718 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002719 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002720 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002721 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002722 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002723 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002724 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2725 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002726 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002727 }
2728 return Res;
2729}
2730
Dan Gohmand858e902010-04-17 15:26:15 +00002731SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002732 SDValue Chain = Op.getOperand(0);
2733 SDValue Table = Op.getOperand(1);
2734 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002735 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002736
Owen Andersone50ed302009-08-10 22:56:29 +00002737 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002738 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2739 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002740 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002741 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002742 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002743 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2744 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002745 if (Subtarget->isThumb2()) {
2746 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2747 // which does another jump to the destination. This also makes it easier
2748 // to translate it to TBB / TBH later.
2749 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002750 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002751 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002752 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002753 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002754 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002755 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002756 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002757 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002758 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002759 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002760 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002761 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002762 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002763 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002764 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002765 }
Evan Chenga8e29892007-01-19 07:51:42 +00002766}
2767
Bob Wilson76a312b2010-03-19 22:51:32 +00002768static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2769 DebugLoc dl = Op.getDebugLoc();
2770 unsigned Opc;
2771
2772 switch (Op.getOpcode()) {
2773 default:
2774 assert(0 && "Invalid opcode!");
2775 case ISD::FP_TO_SINT:
2776 Opc = ARMISD::FTOSI;
2777 break;
2778 case ISD::FP_TO_UINT:
2779 Opc = ARMISD::FTOUI;
2780 break;
2781 }
2782 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002783 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002784}
2785
2786static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2787 EVT VT = Op.getValueType();
2788 DebugLoc dl = Op.getDebugLoc();
2789 unsigned Opc;
2790
2791 switch (Op.getOpcode()) {
2792 default:
2793 assert(0 && "Invalid opcode!");
2794 case ISD::SINT_TO_FP:
2795 Opc = ARMISD::SITOF;
2796 break;
2797 case ISD::UINT_TO_FP:
2798 Opc = ARMISD::UITOF;
2799 break;
2800 }
2801
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002802 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002803 return DAG.getNode(Opc, dl, VT, Op);
2804}
2805
Evan Cheng515fe3a2010-07-08 02:08:50 +00002806SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002807 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002808 SDValue Tmp0 = Op.getOperand(0);
2809 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002810 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002811 EVT VT = Op.getValueType();
2812 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002813 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002814 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002815 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002816 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002817 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002818 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002819}
2820
Evan Cheng2457f2c2010-05-22 01:47:14 +00002821SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2822 MachineFunction &MF = DAG.getMachineFunction();
2823 MachineFrameInfo *MFI = MF.getFrameInfo();
2824 MFI->setReturnAddressIsTaken(true);
2825
2826 EVT VT = Op.getValueType();
2827 DebugLoc dl = Op.getDebugLoc();
2828 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2829 if (Depth) {
2830 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2831 SDValue Offset = DAG.getConstant(4, MVT::i32);
2832 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2833 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002834 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002835 }
2836
2837 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002838 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002839 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2840}
2841
Dan Gohmand858e902010-04-17 15:26:15 +00002842SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002843 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2844 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002845
Owen Andersone50ed302009-08-10 22:56:29 +00002846 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002847 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2848 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002849 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002850 ? ARM::R7 : ARM::R11;
2851 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2852 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002853 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2854 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002855 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002856 return FrameAddr;
2857}
2858
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002859/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002860/// expand a bit convert where either the source or destination type is i64 to
2861/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2862/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2863/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002864static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002865 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2866 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002867 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002868
Bob Wilson9f3f0612010-04-17 05:30:19 +00002869 // This function is only supposed to be called for i64 types, either as the
2870 // source or destination of the bit convert.
2871 EVT SrcVT = Op.getValueType();
2872 EVT DstVT = N->getValueType(0);
2873 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002874 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002875
Bob Wilson9f3f0612010-04-17 05:30:19 +00002876 // Turn i64->f64 into VMOVDRR.
2877 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002878 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2879 DAG.getConstant(0, MVT::i32));
2880 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2881 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002882 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00002883 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002884 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002885
Jim Grosbache5165492009-11-09 00:11:35 +00002886 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002887 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2888 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2889 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2890 // Merge the pieces into a single i64 value.
2891 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2892 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002893
Bob Wilson9f3f0612010-04-17 05:30:19 +00002894 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002895}
2896
Bob Wilson5bafff32009-06-22 23:27:02 +00002897/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002898/// Zero vectors are used to represent vector negation and in those cases
2899/// will be implemented with the NEON VNEG instruction. However, VNEG does
2900/// not support i64 elements, so sometimes the zero vectors will need to be
2901/// explicitly constructed. Regardless, use a canonical VMOV to create the
2902/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002903static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002904 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002905 // The canonical modified immediate encoding of a zero vector is....0!
2906 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2907 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2908 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002909 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002910}
2911
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002912/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2913/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002914SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2915 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002916 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2917 EVT VT = Op.getValueType();
2918 unsigned VTBits = VT.getSizeInBits();
2919 DebugLoc dl = Op.getDebugLoc();
2920 SDValue ShOpLo = Op.getOperand(0);
2921 SDValue ShOpHi = Op.getOperand(1);
2922 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002923 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002924 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002925
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002926 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2927
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002928 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2929 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2930 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2931 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2932 DAG.getConstant(VTBits, MVT::i32));
2933 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2934 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002935 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002936
2937 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2938 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002939 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002940 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002941 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002942 CCR, Cmp);
2943
2944 SDValue Ops[2] = { Lo, Hi };
2945 return DAG.getMergeValues(Ops, 2, dl);
2946}
2947
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002948/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2949/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002950SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2951 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002952 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2953 EVT VT = Op.getValueType();
2954 unsigned VTBits = VT.getSizeInBits();
2955 DebugLoc dl = Op.getDebugLoc();
2956 SDValue ShOpLo = Op.getOperand(0);
2957 SDValue ShOpHi = Op.getOperand(1);
2958 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002959 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002960
2961 assert(Op.getOpcode() == ISD::SHL_PARTS);
2962 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2963 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2964 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2965 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2966 DAG.getConstant(VTBits, MVT::i32));
2967 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2968 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2969
2970 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2971 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2972 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002973 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002974 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002975 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002976 CCR, Cmp);
2977
2978 SDValue Ops[2] = { Lo, Hi };
2979 return DAG.getMergeValues(Ops, 2, dl);
2980}
2981
Jim Grosbach4725ca72010-09-08 03:54:02 +00002982SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002983 SelectionDAG &DAG) const {
2984 // The rounding mode is in bits 23:22 of the FPSCR.
2985 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2986 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2987 // so that the shift + and get folded into a bitfield extract.
2988 DebugLoc dl = Op.getDebugLoc();
2989 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2990 DAG.getConstant(Intrinsic::arm_get_fpscr,
2991 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002992 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002993 DAG.getConstant(1U << 22, MVT::i32));
2994 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2995 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002996 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002997 DAG.getConstant(3, MVT::i32));
2998}
2999
Jim Grosbach3482c802010-01-18 19:58:49 +00003000static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3001 const ARMSubtarget *ST) {
3002 EVT VT = N->getValueType(0);
3003 DebugLoc dl = N->getDebugLoc();
3004
3005 if (!ST->hasV6T2Ops())
3006 return SDValue();
3007
3008 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3009 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3010}
3011
Bob Wilson5bafff32009-06-22 23:27:02 +00003012static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3013 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003014 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003015 DebugLoc dl = N->getDebugLoc();
3016
Bob Wilsond5448bb2010-11-18 21:16:28 +00003017 if (!VT.isVector())
3018 return SDValue();
3019
Bob Wilson5bafff32009-06-22 23:27:02 +00003020 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003021 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003022
Bob Wilsond5448bb2010-11-18 21:16:28 +00003023 // Left shifts translate directly to the vshiftu intrinsic.
3024 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003025 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003026 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3027 N->getOperand(0), N->getOperand(1));
3028
3029 assert((N->getOpcode() == ISD::SRA ||
3030 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3031
3032 // NEON uses the same intrinsics for both left and right shifts. For
3033 // right shifts, the shift amounts are negative, so negate the vector of
3034 // shift amounts.
3035 EVT ShiftVT = N->getOperand(1).getValueType();
3036 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3037 getZeroVector(ShiftVT, DAG, dl),
3038 N->getOperand(1));
3039 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3040 Intrinsic::arm_neon_vshifts :
3041 Intrinsic::arm_neon_vshiftu);
3042 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3043 DAG.getConstant(vshiftInt, MVT::i32),
3044 N->getOperand(0), NegatedCount);
3045}
3046
3047static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3048 const ARMSubtarget *ST) {
3049 EVT VT = N->getValueType(0);
3050 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003051
Eli Friedmance392eb2009-08-22 03:13:10 +00003052 // We can get here for a node like i32 = ISD::SHL i32, i64
3053 if (VT != MVT::i64)
3054 return SDValue();
3055
3056 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003057 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003058
Chris Lattner27a6c732007-11-24 07:07:01 +00003059 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3060 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003061 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003062 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003063
Chris Lattner27a6c732007-11-24 07:07:01 +00003064 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003065 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003066
Chris Lattner27a6c732007-11-24 07:07:01 +00003067 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003069 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003070 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003071 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003072
Chris Lattner27a6c732007-11-24 07:07:01 +00003073 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3074 // captures the result into a carry flag.
3075 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003076 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003077
Chris Lattner27a6c732007-11-24 07:07:01 +00003078 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003079 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003080
Chris Lattner27a6c732007-11-24 07:07:01 +00003081 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003082 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003083}
3084
Bob Wilson5bafff32009-06-22 23:27:02 +00003085static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3086 SDValue TmpOp0, TmpOp1;
3087 bool Invert = false;
3088 bool Swap = false;
3089 unsigned Opc = 0;
3090
3091 SDValue Op0 = Op.getOperand(0);
3092 SDValue Op1 = Op.getOperand(1);
3093 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003094 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003095 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3096 DebugLoc dl = Op.getDebugLoc();
3097
3098 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3099 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003100 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003101 case ISD::SETUNE:
3102 case ISD::SETNE: Invert = true; // Fallthrough
3103 case ISD::SETOEQ:
3104 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3105 case ISD::SETOLT:
3106 case ISD::SETLT: Swap = true; // Fallthrough
3107 case ISD::SETOGT:
3108 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3109 case ISD::SETOLE:
3110 case ISD::SETLE: Swap = true; // Fallthrough
3111 case ISD::SETOGE:
3112 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3113 case ISD::SETUGE: Swap = true; // Fallthrough
3114 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3115 case ISD::SETUGT: Swap = true; // Fallthrough
3116 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3117 case ISD::SETUEQ: Invert = true; // Fallthrough
3118 case ISD::SETONE:
3119 // Expand this to (OLT | OGT).
3120 TmpOp0 = Op0;
3121 TmpOp1 = Op1;
3122 Opc = ISD::OR;
3123 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3124 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3125 break;
3126 case ISD::SETUO: Invert = true; // Fallthrough
3127 case ISD::SETO:
3128 // Expand this to (OLT | OGE).
3129 TmpOp0 = Op0;
3130 TmpOp1 = Op1;
3131 Opc = ISD::OR;
3132 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3133 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3134 break;
3135 }
3136 } else {
3137 // Integer comparisons.
3138 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003139 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003140 case ISD::SETNE: Invert = true;
3141 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3142 case ISD::SETLT: Swap = true;
3143 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3144 case ISD::SETLE: Swap = true;
3145 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3146 case ISD::SETULT: Swap = true;
3147 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3148 case ISD::SETULE: Swap = true;
3149 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3150 }
3151
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003152 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003153 if (Opc == ARMISD::VCEQ) {
3154
3155 SDValue AndOp;
3156 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3157 AndOp = Op0;
3158 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3159 AndOp = Op1;
3160
3161 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003162 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003163 AndOp = AndOp.getOperand(0);
3164
3165 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3166 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003167 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3168 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003169 Invert = !Invert;
3170 }
3171 }
3172 }
3173
3174 if (Swap)
3175 std::swap(Op0, Op1);
3176
Owen Andersonc24cb352010-11-08 23:21:22 +00003177 // If one of the operands is a constant vector zero, attempt to fold the
3178 // comparison to a specialized compare-against-zero form.
3179 SDValue SingleOp;
3180 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3181 SingleOp = Op0;
3182 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3183 if (Opc == ARMISD::VCGE)
3184 Opc = ARMISD::VCLEZ;
3185 else if (Opc == ARMISD::VCGT)
3186 Opc = ARMISD::VCLTZ;
3187 SingleOp = Op1;
3188 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003189
Owen Andersonc24cb352010-11-08 23:21:22 +00003190 SDValue Result;
3191 if (SingleOp.getNode()) {
3192 switch (Opc) {
3193 case ARMISD::VCEQ:
3194 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3195 case ARMISD::VCGE:
3196 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3197 case ARMISD::VCLEZ:
3198 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3199 case ARMISD::VCGT:
3200 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3201 case ARMISD::VCLTZ:
3202 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3203 default:
3204 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3205 }
3206 } else {
3207 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3208 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003209
3210 if (Invert)
3211 Result = DAG.getNOT(dl, Result, VT);
3212
3213 return Result;
3214}
3215
Bob Wilsond3c42842010-06-14 22:19:57 +00003216/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3217/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003218/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003219static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3220 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003221 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003222 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003223
Bob Wilson827b2102010-06-15 19:05:35 +00003224 // SplatBitSize is set to the smallest size that splats the vector, so a
3225 // zero vector will always have SplatBitSize == 8. However, NEON modified
3226 // immediate instructions others than VMOV do not support the 8-bit encoding
3227 // of a zero vector, and the default encoding of zero is supposed to be the
3228 // 32-bit version.
3229 if (SplatBits == 0)
3230 SplatBitSize = 32;
3231
Bob Wilson5bafff32009-06-22 23:27:02 +00003232 switch (SplatBitSize) {
3233 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003234 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003235 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003236 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003237 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003238 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003239 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003240 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003241 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003242
3243 case 16:
3244 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003245 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003246 if ((SplatBits & ~0xff) == 0) {
3247 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003248 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003249 Imm = SplatBits;
3250 break;
3251 }
3252 if ((SplatBits & ~0xff00) == 0) {
3253 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003254 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003255 Imm = SplatBits >> 8;
3256 break;
3257 }
3258 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003259
3260 case 32:
3261 // NEON's 32-bit VMOV supports splat values where:
3262 // * only one byte is nonzero, or
3263 // * the least significant byte is 0xff and the second byte is nonzero, or
3264 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003265 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003266 if ((SplatBits & ~0xff) == 0) {
3267 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003268 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003269 Imm = SplatBits;
3270 break;
3271 }
3272 if ((SplatBits & ~0xff00) == 0) {
3273 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003274 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003275 Imm = SplatBits >> 8;
3276 break;
3277 }
3278 if ((SplatBits & ~0xff0000) == 0) {
3279 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003280 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003281 Imm = SplatBits >> 16;
3282 break;
3283 }
3284 if ((SplatBits & ~0xff000000) == 0) {
3285 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003286 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003287 Imm = SplatBits >> 24;
3288 break;
3289 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003290
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003291 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3292 if (type == OtherModImm) return SDValue();
3293
Bob Wilson5bafff32009-06-22 23:27:02 +00003294 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003295 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3296 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003297 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003298 Imm = SplatBits >> 8;
3299 SplatBits |= 0xff;
3300 break;
3301 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003302
3303 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003304 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3305 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003306 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003307 Imm = SplatBits >> 16;
3308 SplatBits |= 0xffff;
3309 break;
3310 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003311
3312 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3313 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3314 // VMOV.I32. A (very) minor optimization would be to replicate the value
3315 // and fall through here to test for a valid 64-bit splat. But, then the
3316 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003317 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003318
3319 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003320 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003321 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003322 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003323 uint64_t BitMask = 0xff;
3324 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003325 unsigned ImmMask = 1;
3326 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003327 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003328 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003329 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003330 Imm |= ImmMask;
3331 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003332 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003333 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003334 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003335 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003336 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003337 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003338 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003339 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003340 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003341 break;
3342 }
3343
Bob Wilson1a913ed2010-06-11 21:34:50 +00003344 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003345 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003346 return SDValue();
3347 }
3348
Bob Wilsoncba270d2010-07-13 21:16:48 +00003349 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3350 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003351}
3352
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003353static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3354 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003355 unsigned NumElts = VT.getVectorNumElements();
3356 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003357
3358 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3359 if (M[0] < 0)
3360 return false;
3361
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003362 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003363
3364 // If this is a VEXT shuffle, the immediate value is the index of the first
3365 // element. The other shuffle indices must be the successive elements after
3366 // the first one.
3367 unsigned ExpectedElt = Imm;
3368 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003369 // Increment the expected index. If it wraps around, it may still be
3370 // a VEXT but the source vectors must be swapped.
3371 ExpectedElt += 1;
3372 if (ExpectedElt == NumElts * 2) {
3373 ExpectedElt = 0;
3374 ReverseVEXT = true;
3375 }
3376
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003377 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003378 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003379 return false;
3380 }
3381
3382 // Adjust the index value if the source operands will be swapped.
3383 if (ReverseVEXT)
3384 Imm -= NumElts;
3385
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003386 return true;
3387}
3388
Bob Wilson8bb9e482009-07-26 00:39:34 +00003389/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3390/// instruction with the specified blocksize. (The order of the elements
3391/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003392static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3393 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003394 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3395 "Only possible block sizes for VREV are: 16, 32, 64");
3396
Bob Wilson8bb9e482009-07-26 00:39:34 +00003397 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003398 if (EltSz == 64)
3399 return false;
3400
3401 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003402 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003403 // If the first shuffle index is UNDEF, be optimistic.
3404 if (M[0] < 0)
3405 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003406
3407 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3408 return false;
3409
3410 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003411 if (M[i] < 0) continue; // ignore UNDEF indices
3412 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003413 return false;
3414 }
3415
3416 return true;
3417}
3418
Bob Wilsonc692cb72009-08-21 20:54:19 +00003419static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3420 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003421 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3422 if (EltSz == 64)
3423 return false;
3424
Bob Wilsonc692cb72009-08-21 20:54:19 +00003425 unsigned NumElts = VT.getVectorNumElements();
3426 WhichResult = (M[0] == 0 ? 0 : 1);
3427 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003428 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3429 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003430 return false;
3431 }
3432 return true;
3433}
3434
Bob Wilson324f4f12009-12-03 06:40:55 +00003435/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3436/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3437/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3438static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3439 unsigned &WhichResult) {
3440 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3441 if (EltSz == 64)
3442 return false;
3443
3444 unsigned NumElts = VT.getVectorNumElements();
3445 WhichResult = (M[0] == 0 ? 0 : 1);
3446 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003447 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3448 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003449 return false;
3450 }
3451 return true;
3452}
3453
Bob Wilsonc692cb72009-08-21 20:54:19 +00003454static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3455 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003456 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3457 if (EltSz == 64)
3458 return false;
3459
Bob Wilsonc692cb72009-08-21 20:54:19 +00003460 unsigned NumElts = VT.getVectorNumElements();
3461 WhichResult = (M[0] == 0 ? 0 : 1);
3462 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003463 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003464 if ((unsigned) M[i] != 2 * i + WhichResult)
3465 return false;
3466 }
3467
3468 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003469 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003470 return false;
3471
3472 return true;
3473}
3474
Bob Wilson324f4f12009-12-03 06:40:55 +00003475/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3476/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3477/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3478static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3479 unsigned &WhichResult) {
3480 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3481 if (EltSz == 64)
3482 return false;
3483
3484 unsigned Half = VT.getVectorNumElements() / 2;
3485 WhichResult = (M[0] == 0 ? 0 : 1);
3486 for (unsigned j = 0; j != 2; ++j) {
3487 unsigned Idx = WhichResult;
3488 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003489 int MIdx = M[i + j * Half];
3490 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003491 return false;
3492 Idx += 2;
3493 }
3494 }
3495
3496 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3497 if (VT.is64BitVector() && EltSz == 32)
3498 return false;
3499
3500 return true;
3501}
3502
Bob Wilsonc692cb72009-08-21 20:54:19 +00003503static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3504 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003505 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3506 if (EltSz == 64)
3507 return false;
3508
Bob Wilsonc692cb72009-08-21 20:54:19 +00003509 unsigned NumElts = VT.getVectorNumElements();
3510 WhichResult = (M[0] == 0 ? 0 : 1);
3511 unsigned Idx = WhichResult * NumElts / 2;
3512 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003513 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3514 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003515 return false;
3516 Idx += 1;
3517 }
3518
3519 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003520 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003521 return false;
3522
3523 return true;
3524}
3525
Bob Wilson324f4f12009-12-03 06:40:55 +00003526/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3527/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3528/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3529static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3530 unsigned &WhichResult) {
3531 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3532 if (EltSz == 64)
3533 return false;
3534
3535 unsigned NumElts = VT.getVectorNumElements();
3536 WhichResult = (M[0] == 0 ? 0 : 1);
3537 unsigned Idx = WhichResult * NumElts / 2;
3538 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003539 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3540 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003541 return false;
3542 Idx += 1;
3543 }
3544
3545 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3546 if (VT.is64BitVector() && EltSz == 32)
3547 return false;
3548
3549 return true;
3550}
3551
Dale Johannesenf630c712010-07-29 20:10:08 +00003552// If N is an integer constant that can be moved into a register in one
3553// instruction, return an SDValue of such a constant (will become a MOV
3554// instruction). Otherwise return null.
3555static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3556 const ARMSubtarget *ST, DebugLoc dl) {
3557 uint64_t Val;
3558 if (!isa<ConstantSDNode>(N))
3559 return SDValue();
3560 Val = cast<ConstantSDNode>(N)->getZExtValue();
3561
3562 if (ST->isThumb1Only()) {
3563 if (Val <= 255 || ~Val <= 255)
3564 return DAG.getConstant(Val, MVT::i32);
3565 } else {
3566 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3567 return DAG.getConstant(Val, MVT::i32);
3568 }
3569 return SDValue();
3570}
3571
Bob Wilson5bafff32009-06-22 23:27:02 +00003572// If this is a case we can't handle, return null and let the default
3573// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003574SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3575 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003576 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003577 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003578 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003579
3580 APInt SplatBits, SplatUndef;
3581 unsigned SplatBitSize;
3582 bool HasAnyUndefs;
3583 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003584 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003585 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003586 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003587 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003588 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003589 DAG, VmovVT, VT.is128BitVector(),
3590 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003591 if (Val.getNode()) {
3592 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003593 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003594 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003595
3596 // Try an immediate VMVN.
3597 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3598 ((1LL << SplatBitSize) - 1));
3599 Val = isNEONModifiedImm(NegatedImm,
3600 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003601 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003602 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003603 if (Val.getNode()) {
3604 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003605 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003606 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003607 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003608 }
3609
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003610 // Scan through the operands to see if only one value is used.
3611 unsigned NumElts = VT.getVectorNumElements();
3612 bool isOnlyLowElement = true;
3613 bool usesOnlyOneValue = true;
3614 bool isConstant = true;
3615 SDValue Value;
3616 for (unsigned i = 0; i < NumElts; ++i) {
3617 SDValue V = Op.getOperand(i);
3618 if (V.getOpcode() == ISD::UNDEF)
3619 continue;
3620 if (i > 0)
3621 isOnlyLowElement = false;
3622 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3623 isConstant = false;
3624
3625 if (!Value.getNode())
3626 Value = V;
3627 else if (V != Value)
3628 usesOnlyOneValue = false;
3629 }
3630
3631 if (!Value.getNode())
3632 return DAG.getUNDEF(VT);
3633
3634 if (isOnlyLowElement)
3635 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3636
Dale Johannesenf630c712010-07-29 20:10:08 +00003637 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3638
Dale Johannesen575cd142010-10-19 20:00:17 +00003639 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3640 // i32 and try again.
3641 if (usesOnlyOneValue && EltSize <= 32) {
3642 if (!isConstant)
3643 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3644 if (VT.getVectorElementType().isFloatingPoint()) {
3645 SmallVector<SDValue, 8> Ops;
3646 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003647 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003648 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003649 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3650 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003651 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3652 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003653 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003654 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003655 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3656 if (Val.getNode())
3657 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003658 }
3659
3660 // If all elements are constants and the case above didn't get hit, fall back
3661 // to the default expansion, which will generate a load from the constant
3662 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003663 if (isConstant)
3664 return SDValue();
3665
Bob Wilson11a1dff2011-01-07 21:37:30 +00003666 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3667 if (NumElts >= 4) {
3668 SDValue shuffle = ReconstructShuffle(Op, DAG);
3669 if (shuffle != SDValue())
3670 return shuffle;
3671 }
3672
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003673 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003674 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3675 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003676 if (EltSize >= 32) {
3677 // Do the expansion with floating-point types, since that is what the VFP
3678 // registers are defined to use, and since i64 is not legal.
3679 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3680 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003681 SmallVector<SDValue, 8> Ops;
3682 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003683 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003684 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003685 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003686 }
3687
3688 return SDValue();
3689}
3690
Bob Wilson11a1dff2011-01-07 21:37:30 +00003691// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003692// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003693SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3694 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003695 DebugLoc dl = Op.getDebugLoc();
3696 EVT VT = Op.getValueType();
3697 unsigned NumElts = VT.getVectorNumElements();
3698
3699 SmallVector<SDValue, 2> SourceVecs;
3700 SmallVector<unsigned, 2> MinElts;
3701 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003702
Bob Wilson11a1dff2011-01-07 21:37:30 +00003703 for (unsigned i = 0; i < NumElts; ++i) {
3704 SDValue V = Op.getOperand(i);
3705 if (V.getOpcode() == ISD::UNDEF)
3706 continue;
3707 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3708 // A shuffle can only come from building a vector from various
3709 // elements of other vectors.
3710 return SDValue();
3711 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003712
Bob Wilson11a1dff2011-01-07 21:37:30 +00003713 // Record this extraction against the appropriate vector if possible...
3714 SDValue SourceVec = V.getOperand(0);
3715 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
3716 bool FoundSource = false;
3717 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
3718 if (SourceVecs[j] == SourceVec) {
3719 if (MinElts[j] > EltNo)
3720 MinElts[j] = EltNo;
3721 if (MaxElts[j] < EltNo)
3722 MaxElts[j] = EltNo;
3723 FoundSource = true;
3724 break;
3725 }
3726 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003727
Bob Wilson11a1dff2011-01-07 21:37:30 +00003728 // Or record a new source if not...
3729 if (!FoundSource) {
3730 SourceVecs.push_back(SourceVec);
3731 MinElts.push_back(EltNo);
3732 MaxElts.push_back(EltNo);
3733 }
3734 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003735
Bob Wilson11a1dff2011-01-07 21:37:30 +00003736 // Currently only do something sane when at most two source vectors
3737 // involved.
3738 if (SourceVecs.size() > 2)
3739 return SDValue();
3740
3741 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
3742 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003743
Bob Wilson11a1dff2011-01-07 21:37:30 +00003744 // This loop extracts the usage patterns of the source vectors
3745 // and prepares appropriate SDValues for a shuffle if possible.
3746 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
3747 if (SourceVecs[i].getValueType() == VT) {
3748 // No VEXT necessary
3749 ShuffleSrcs[i] = SourceVecs[i];
3750 VEXTOffsets[i] = 0;
3751 continue;
3752 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
3753 // It probably isn't worth padding out a smaller vector just to
3754 // break it down again in a shuffle.
3755 return SDValue();
3756 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003757
Bob Wilson11a1dff2011-01-07 21:37:30 +00003758 // Since only 64-bit and 128-bit vectors are legal on ARM and
3759 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00003760 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
3761 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003762
Bob Wilson11a1dff2011-01-07 21:37:30 +00003763 if (MaxElts[i] - MinElts[i] >= NumElts) {
3764 // Span too large for a VEXT to cope
3765 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003766 }
3767
Bob Wilson11a1dff2011-01-07 21:37:30 +00003768 if (MinElts[i] >= NumElts) {
3769 // The extraction can just take the second half
3770 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00003771 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3772 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003773 DAG.getIntPtrConstant(NumElts));
3774 } else if (MaxElts[i] < NumElts) {
3775 // The extraction can just take the first half
3776 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00003777 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3778 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003779 DAG.getIntPtrConstant(0));
3780 } else {
3781 // An actual VEXT is needed
3782 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00003783 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3784 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003785 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00003786 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3787 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003788 DAG.getIntPtrConstant(NumElts));
3789 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
3790 DAG.getConstant(VEXTOffsets[i], MVT::i32));
3791 }
3792 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003793
Bob Wilson11a1dff2011-01-07 21:37:30 +00003794 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003795
Bob Wilson11a1dff2011-01-07 21:37:30 +00003796 for (unsigned i = 0; i < NumElts; ++i) {
3797 SDValue Entry = Op.getOperand(i);
3798 if (Entry.getOpcode() == ISD::UNDEF) {
3799 Mask.push_back(-1);
3800 continue;
3801 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003802
Bob Wilson11a1dff2011-01-07 21:37:30 +00003803 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00003804 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
3805 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00003806 if (ExtractVec == SourceVecs[0]) {
3807 Mask.push_back(ExtractElt - VEXTOffsets[0]);
3808 } else {
3809 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
3810 }
3811 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003812
Bob Wilson11a1dff2011-01-07 21:37:30 +00003813 // Final check before we try to produce nonsense...
3814 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00003815 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
3816 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003817
Bob Wilson11a1dff2011-01-07 21:37:30 +00003818 return SDValue();
3819}
3820
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003821/// isShuffleMaskLegal - Targets can use this to indicate that they only
3822/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3823/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3824/// are assumed to be legal.
3825bool
3826ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3827 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003828 if (VT.getVectorNumElements() == 4 &&
3829 (VT.is128BitVector() || VT.is64BitVector())) {
3830 unsigned PFIndexes[4];
3831 for (unsigned i = 0; i != 4; ++i) {
3832 if (M[i] < 0)
3833 PFIndexes[i] = 8;
3834 else
3835 PFIndexes[i] = M[i];
3836 }
3837
3838 // Compute the index in the perfect shuffle table.
3839 unsigned PFTableIndex =
3840 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3841 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3842 unsigned Cost = (PFEntry >> 30);
3843
3844 if (Cost <= 4)
3845 return true;
3846 }
3847
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003848 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003849 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003850
Bob Wilson53dd2452010-06-07 23:53:38 +00003851 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3852 return (EltSize >= 32 ||
3853 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003854 isVREVMask(M, VT, 64) ||
3855 isVREVMask(M, VT, 32) ||
3856 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003857 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3858 isVTRNMask(M, VT, WhichResult) ||
3859 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003860 isVZIPMask(M, VT, WhichResult) ||
3861 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3862 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3863 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003864}
3865
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003866/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3867/// the specified operations to build the shuffle.
3868static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3869 SDValue RHS, SelectionDAG &DAG,
3870 DebugLoc dl) {
3871 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3872 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3873 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3874
3875 enum {
3876 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3877 OP_VREV,
3878 OP_VDUP0,
3879 OP_VDUP1,
3880 OP_VDUP2,
3881 OP_VDUP3,
3882 OP_VEXT1,
3883 OP_VEXT2,
3884 OP_VEXT3,
3885 OP_VUZPL, // VUZP, left result
3886 OP_VUZPR, // VUZP, right result
3887 OP_VZIPL, // VZIP, left result
3888 OP_VZIPR, // VZIP, right result
3889 OP_VTRNL, // VTRN, left result
3890 OP_VTRNR // VTRN, right result
3891 };
3892
3893 if (OpNum == OP_COPY) {
3894 if (LHSID == (1*9+2)*9+3) return LHS;
3895 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3896 return RHS;
3897 }
3898
3899 SDValue OpLHS, OpRHS;
3900 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3901 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3902 EVT VT = OpLHS.getValueType();
3903
3904 switch (OpNum) {
3905 default: llvm_unreachable("Unknown shuffle opcode!");
3906 case OP_VREV:
3907 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3908 case OP_VDUP0:
3909 case OP_VDUP1:
3910 case OP_VDUP2:
3911 case OP_VDUP3:
3912 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003913 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003914 case OP_VEXT1:
3915 case OP_VEXT2:
3916 case OP_VEXT3:
3917 return DAG.getNode(ARMISD::VEXT, dl, VT,
3918 OpLHS, OpRHS,
3919 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3920 case OP_VUZPL:
3921 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003922 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003923 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3924 case OP_VZIPL:
3925 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003926 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003927 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3928 case OP_VTRNL:
3929 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003930 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3931 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003932 }
3933}
3934
Bob Wilson5bafff32009-06-22 23:27:02 +00003935static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003936 SDValue V1 = Op.getOperand(0);
3937 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003938 DebugLoc dl = Op.getDebugLoc();
3939 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003940 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003941 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003942
Bob Wilson28865062009-08-13 02:13:04 +00003943 // Convert shuffles that are directly supported on NEON to target-specific
3944 // DAG nodes, instead of keeping them as shuffles and matching them again
3945 // during code selection. This is more efficient and avoids the possibility
3946 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003947 // FIXME: floating-point vectors should be canonicalized to integer vectors
3948 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003949 SVN->getMask(ShuffleMask);
3950
Bob Wilson53dd2452010-06-07 23:53:38 +00003951 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3952 if (EltSize <= 32) {
3953 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3954 int Lane = SVN->getSplatIndex();
3955 // If this is undef splat, generate it via "just" vdup, if possible.
3956 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003957
Bob Wilson53dd2452010-06-07 23:53:38 +00003958 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3959 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3960 }
3961 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3962 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003963 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003964
3965 bool ReverseVEXT;
3966 unsigned Imm;
3967 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3968 if (ReverseVEXT)
3969 std::swap(V1, V2);
3970 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3971 DAG.getConstant(Imm, MVT::i32));
3972 }
3973
3974 if (isVREVMask(ShuffleMask, VT, 64))
3975 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3976 if (isVREVMask(ShuffleMask, VT, 32))
3977 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3978 if (isVREVMask(ShuffleMask, VT, 16))
3979 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3980
3981 // Check for Neon shuffles that modify both input vectors in place.
3982 // If both results are used, i.e., if there are two shuffles with the same
3983 // source operands and with masks corresponding to both results of one of
3984 // these operations, DAG memoization will ensure that a single node is
3985 // used for both shuffles.
3986 unsigned WhichResult;
3987 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3988 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3989 V1, V2).getValue(WhichResult);
3990 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3991 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3992 V1, V2).getValue(WhichResult);
3993 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3994 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3995 V1, V2).getValue(WhichResult);
3996
3997 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3998 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3999 V1, V1).getValue(WhichResult);
4000 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4001 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4002 V1, V1).getValue(WhichResult);
4003 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4004 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4005 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004006 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004007
Bob Wilsonc692cb72009-08-21 20:54:19 +00004008 // If the shuffle is not directly supported and it has 4 elements, use
4009 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004010 unsigned NumElts = VT.getVectorNumElements();
4011 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004012 unsigned PFIndexes[4];
4013 for (unsigned i = 0; i != 4; ++i) {
4014 if (ShuffleMask[i] < 0)
4015 PFIndexes[i] = 8;
4016 else
4017 PFIndexes[i] = ShuffleMask[i];
4018 }
4019
4020 // Compute the index in the perfect shuffle table.
4021 unsigned PFTableIndex =
4022 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004023 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4024 unsigned Cost = (PFEntry >> 30);
4025
4026 if (Cost <= 4)
4027 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4028 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004029
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004030 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004031 if (EltSize >= 32) {
4032 // Do the expansion with floating-point types, since that is what the VFP
4033 // registers are defined to use, and since i64 is not legal.
4034 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4035 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004036 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4037 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004038 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004039 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004040 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004041 Ops.push_back(DAG.getUNDEF(EltVT));
4042 else
4043 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4044 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4045 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4046 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004047 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004048 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004049 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004050 }
4051
Bob Wilson22cac0d2009-08-14 05:16:33 +00004052 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004053}
4054
Bob Wilson5bafff32009-06-22 23:27:02 +00004055static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004056 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004057 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004058 if (!isa<ConstantSDNode>(Lane))
4059 return SDValue();
4060
4061 SDValue Vec = Op.getOperand(0);
4062 if (Op.getValueType() == MVT::i32 &&
4063 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4064 DebugLoc dl = Op.getDebugLoc();
4065 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4066 }
4067
4068 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004069}
4070
Bob Wilsona6d65862009-08-03 20:36:38 +00004071static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4072 // The only time a CONCAT_VECTORS operation can have legal types is when
4073 // two 64-bit vectors are concatenated to a 128-bit vector.
4074 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4075 "unexpected CONCAT_VECTORS");
4076 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004078 SDValue Op0 = Op.getOperand(0);
4079 SDValue Op1 = Op.getOperand(1);
4080 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004082 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004083 DAG.getIntPtrConstant(0));
4084 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004085 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004086 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004087 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004088 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004089}
4090
Bob Wilson626613d2010-11-23 19:38:38 +00004091/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4092/// element has been zero/sign-extended, depending on the isSigned parameter,
4093/// from an integer type half its size.
4094static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4095 bool isSigned) {
4096 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4097 EVT VT = N->getValueType(0);
4098 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4099 SDNode *BVN = N->getOperand(0).getNode();
4100 if (BVN->getValueType(0) != MVT::v4i32 ||
4101 BVN->getOpcode() != ISD::BUILD_VECTOR)
4102 return false;
4103 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4104 unsigned HiElt = 1 - LoElt;
4105 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4106 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4107 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4108 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4109 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4110 return false;
4111 if (isSigned) {
4112 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4113 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4114 return true;
4115 } else {
4116 if (Hi0->isNullValue() && Hi1->isNullValue())
4117 return true;
4118 }
4119 return false;
4120 }
4121
4122 if (N->getOpcode() != ISD::BUILD_VECTOR)
4123 return false;
4124
4125 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4126 SDNode *Elt = N->getOperand(i).getNode();
4127 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4128 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4129 unsigned HalfSize = EltSize / 2;
4130 if (isSigned) {
4131 int64_t SExtVal = C->getSExtValue();
4132 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4133 return false;
4134 } else {
4135 if ((C->getZExtValue() >> HalfSize) != 0)
4136 return false;
4137 }
4138 continue;
4139 }
4140 return false;
4141 }
4142
4143 return true;
4144}
4145
4146/// isSignExtended - Check if a node is a vector value that is sign-extended
4147/// or a constant BUILD_VECTOR with sign-extended elements.
4148static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4149 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4150 return true;
4151 if (isExtendedBUILD_VECTOR(N, DAG, true))
4152 return true;
4153 return false;
4154}
4155
4156/// isZeroExtended - Check if a node is a vector value that is zero-extended
4157/// or a constant BUILD_VECTOR with zero-extended elements.
4158static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4159 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4160 return true;
4161 if (isExtendedBUILD_VECTOR(N, DAG, false))
4162 return true;
4163 return false;
4164}
4165
4166/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4167/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004168static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4169 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4170 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004171 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4172 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4173 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4174 LD->isNonTemporal(), LD->getAlignment());
4175 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4176 // have been legalized as a BITCAST from v4i32.
4177 if (N->getOpcode() == ISD::BITCAST) {
4178 SDNode *BVN = N->getOperand(0).getNode();
4179 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4180 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4181 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4182 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4183 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4184 }
4185 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4186 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4187 EVT VT = N->getValueType(0);
4188 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4189 unsigned NumElts = VT.getVectorNumElements();
4190 MVT TruncVT = MVT::getIntegerVT(EltSize);
4191 SmallVector<SDValue, 8> Ops;
4192 for (unsigned i = 0; i != NumElts; ++i) {
4193 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4194 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004195 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004196 }
4197 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4198 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004199}
4200
4201static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4202 // Multiplications are only custom-lowered for 128-bit vectors so that
4203 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4204 EVT VT = Op.getValueType();
4205 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4206 SDNode *N0 = Op.getOperand(0).getNode();
4207 SDNode *N1 = Op.getOperand(1).getNode();
4208 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004209 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004210 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004211 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004212 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004213 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004214 // Fall through to expand this. It is not legal.
4215 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004216 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004217 // Other vector multiplications are legal.
4218 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004219
4220 // Legalize to a VMULL instruction.
4221 DebugLoc DL = Op.getDebugLoc();
4222 SDValue Op0 = SkipExtension(N0, DAG);
4223 SDValue Op1 = SkipExtension(N1, DAG);
4224
4225 assert(Op0.getValueType().is64BitVector() &&
4226 Op1.getValueType().is64BitVector() &&
4227 "unexpected types for extended operands to VMULL");
4228 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4229}
4230
Dan Gohmand858e902010-04-17 15:26:15 +00004231SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004232 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004233 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004234 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004235 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004236 case ISD::GlobalAddress:
4237 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4238 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004239 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004240 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004241 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4242 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004243 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004244 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004245 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004246 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004247 case ISD::SINT_TO_FP:
4248 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4249 case ISD::FP_TO_SINT:
4250 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004251 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004252 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004253 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004254 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004255 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004256 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004257 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004258 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4259 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004260 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004261 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004262 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004263 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004264 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004265 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004266 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004267 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004268 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004269 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004270 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004271 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004272 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004273 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004274 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004275 }
Dan Gohman475871a2008-07-27 21:46:04 +00004276 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004277}
4278
Duncan Sands1607f052008-12-01 11:39:25 +00004279/// ReplaceNodeResults - Replace the results of node with an illegal result
4280/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004281void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4282 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004283 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004284 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004285 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004286 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004287 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004288 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004289 case ISD::BITCAST:
4290 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004291 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004292 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004293 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004294 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004295 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004296 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004297 if (Res.getNode())
4298 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004299}
Chris Lattner27a6c732007-11-24 07:07:01 +00004300
Evan Chenga8e29892007-01-19 07:51:42 +00004301//===----------------------------------------------------------------------===//
4302// ARM Scheduler Hooks
4303//===----------------------------------------------------------------------===//
4304
4305MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004306ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4307 MachineBasicBlock *BB,
4308 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004309 unsigned dest = MI->getOperand(0).getReg();
4310 unsigned ptr = MI->getOperand(1).getReg();
4311 unsigned oldval = MI->getOperand(2).getReg();
4312 unsigned newval = MI->getOperand(3).getReg();
4313 unsigned scratch = BB->getParent()->getRegInfo()
4314 .createVirtualRegister(ARM::GPRRegisterClass);
4315 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4316 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004317 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004318
4319 unsigned ldrOpc, strOpc;
4320 switch (Size) {
4321 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004322 case 1:
4323 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
4324 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
4325 break;
4326 case 2:
4327 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4328 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4329 break;
4330 case 4:
4331 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4332 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4333 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004334 }
4335
4336 MachineFunction *MF = BB->getParent();
4337 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4338 MachineFunction::iterator It = BB;
4339 ++It; // insert the new blocks after the current block
4340
4341 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4342 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4343 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4344 MF->insert(It, loop1MBB);
4345 MF->insert(It, loop2MBB);
4346 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004347
4348 // Transfer the remainder of BB and its successor edges to exitMBB.
4349 exitMBB->splice(exitMBB->begin(), BB,
4350 llvm::next(MachineBasicBlock::iterator(MI)),
4351 BB->end());
4352 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004353
4354 // thisMBB:
4355 // ...
4356 // fallthrough --> loop1MBB
4357 BB->addSuccessor(loop1MBB);
4358
4359 // loop1MBB:
4360 // ldrex dest, [ptr]
4361 // cmp dest, oldval
4362 // bne exitMBB
4363 BB = loop1MBB;
4364 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004365 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004366 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004367 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4368 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004369 BB->addSuccessor(loop2MBB);
4370 BB->addSuccessor(exitMBB);
4371
4372 // loop2MBB:
4373 // strex scratch, newval, [ptr]
4374 // cmp scratch, #0
4375 // bne loop1MBB
4376 BB = loop2MBB;
4377 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4378 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004379 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004380 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004381 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4382 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004383 BB->addSuccessor(loop1MBB);
4384 BB->addSuccessor(exitMBB);
4385
4386 // exitMBB:
4387 // ...
4388 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004389
Dan Gohman14152b42010-07-06 20:24:04 +00004390 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004391
Jim Grosbach5278eb82009-12-11 01:42:04 +00004392 return BB;
4393}
4394
4395MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004396ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4397 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004398 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4399 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4400
4401 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004402 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004403 MachineFunction::iterator It = BB;
4404 ++It;
4405
4406 unsigned dest = MI->getOperand(0).getReg();
4407 unsigned ptr = MI->getOperand(1).getReg();
4408 unsigned incr = MI->getOperand(2).getReg();
4409 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004410
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004411 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004412 unsigned ldrOpc, strOpc;
4413 switch (Size) {
4414 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004415 case 1:
4416 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004417 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004418 break;
4419 case 2:
4420 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4421 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4422 break;
4423 case 4:
4424 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4425 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4426 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004427 }
4428
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004429 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4430 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4431 MF->insert(It, loopMBB);
4432 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004433
4434 // Transfer the remainder of BB and its successor edges to exitMBB.
4435 exitMBB->splice(exitMBB->begin(), BB,
4436 llvm::next(MachineBasicBlock::iterator(MI)),
4437 BB->end());
4438 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004439
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004440 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004441 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4442 unsigned scratch2 = (!BinOpcode) ? incr :
4443 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4444
4445 // thisMBB:
4446 // ...
4447 // fallthrough --> loopMBB
4448 BB->addSuccessor(loopMBB);
4449
4450 // loopMBB:
4451 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004452 // <binop> scratch2, dest, incr
4453 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004454 // cmp scratch, #0
4455 // bne- loopMBB
4456 // fallthrough --> exitMBB
4457 BB = loopMBB;
4458 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004459 if (BinOpcode) {
4460 // operand order needs to go the other way for NAND
4461 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4462 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4463 addReg(incr).addReg(dest)).addReg(0);
4464 else
4465 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4466 addReg(dest).addReg(incr)).addReg(0);
4467 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004468
4469 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4470 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004471 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004472 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004473 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4474 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004475
4476 BB->addSuccessor(loopMBB);
4477 BB->addSuccessor(exitMBB);
4478
4479 // exitMBB:
4480 // ...
4481 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004482
Dan Gohman14152b42010-07-06 20:24:04 +00004483 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004484
Jim Grosbachc3c23542009-12-14 04:22:04 +00004485 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004486}
4487
Evan Cheng218977b2010-07-13 19:27:42 +00004488static
4489MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4490 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4491 E = MBB->succ_end(); I != E; ++I)
4492 if (*I != Succ)
4493 return *I;
4494 llvm_unreachable("Expecting a BB with two successors!");
4495}
4496
Jim Grosbache801dc42009-12-12 01:40:06 +00004497MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004498ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004499 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004500 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004501 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004502 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004503 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004504 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004505 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004506 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004507
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004508 case ARM::ATOMIC_LOAD_ADD_I8:
4509 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4510 case ARM::ATOMIC_LOAD_ADD_I16:
4511 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4512 case ARM::ATOMIC_LOAD_ADD_I32:
4513 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004514
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004515 case ARM::ATOMIC_LOAD_AND_I8:
4516 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4517 case ARM::ATOMIC_LOAD_AND_I16:
4518 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4519 case ARM::ATOMIC_LOAD_AND_I32:
4520 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004521
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004522 case ARM::ATOMIC_LOAD_OR_I8:
4523 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4524 case ARM::ATOMIC_LOAD_OR_I16:
4525 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4526 case ARM::ATOMIC_LOAD_OR_I32:
4527 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004528
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004529 case ARM::ATOMIC_LOAD_XOR_I8:
4530 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4531 case ARM::ATOMIC_LOAD_XOR_I16:
4532 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4533 case ARM::ATOMIC_LOAD_XOR_I32:
4534 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004535
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004536 case ARM::ATOMIC_LOAD_NAND_I8:
4537 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4538 case ARM::ATOMIC_LOAD_NAND_I16:
4539 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4540 case ARM::ATOMIC_LOAD_NAND_I32:
4541 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004542
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004543 case ARM::ATOMIC_LOAD_SUB_I8:
4544 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4545 case ARM::ATOMIC_LOAD_SUB_I16:
4546 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4547 case ARM::ATOMIC_LOAD_SUB_I32:
4548 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004549
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004550 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4551 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4552 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004553
4554 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4555 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4556 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004557
Evan Cheng007ea272009-08-12 05:17:19 +00004558 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004559 // To "insert" a SELECT_CC instruction, we actually have to insert the
4560 // diamond control-flow pattern. The incoming instruction knows the
4561 // destination vreg to set, the condition code register to branch on, the
4562 // true/false values to select between, and a branch opcode to use.
4563 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004564 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004565 ++It;
4566
4567 // thisMBB:
4568 // ...
4569 // TrueVal = ...
4570 // cmpTY ccX, r1, r2
4571 // bCC copy1MBB
4572 // fallthrough --> copy0MBB
4573 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004574 MachineFunction *F = BB->getParent();
4575 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4576 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004577 F->insert(It, copy0MBB);
4578 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004579
4580 // Transfer the remainder of BB and its successor edges to sinkMBB.
4581 sinkMBB->splice(sinkMBB->begin(), BB,
4582 llvm::next(MachineBasicBlock::iterator(MI)),
4583 BB->end());
4584 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4585
Dan Gohman258c58c2010-07-06 15:49:48 +00004586 BB->addSuccessor(copy0MBB);
4587 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004588
Dan Gohman14152b42010-07-06 20:24:04 +00004589 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4590 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4591
Evan Chenga8e29892007-01-19 07:51:42 +00004592 // copy0MBB:
4593 // %FalseValue = ...
4594 // # fallthrough to sinkMBB
4595 BB = copy0MBB;
4596
4597 // Update machine-CFG edges
4598 BB->addSuccessor(sinkMBB);
4599
4600 // sinkMBB:
4601 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4602 // ...
4603 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004604 BuildMI(*BB, BB->begin(), dl,
4605 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004606 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4607 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4608
Dan Gohman14152b42010-07-06 20:24:04 +00004609 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004610 return BB;
4611 }
Evan Cheng86198642009-08-07 00:34:42 +00004612
Evan Cheng218977b2010-07-13 19:27:42 +00004613 case ARM::BCCi64:
4614 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00004615 // If there is an unconditional branch to the other successor, remove it.
4616 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004617
Evan Cheng218977b2010-07-13 19:27:42 +00004618 // Compare both parts that make up the double comparison separately for
4619 // equality.
4620 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4621
4622 unsigned LHS1 = MI->getOperand(1).getReg();
4623 unsigned LHS2 = MI->getOperand(2).getReg();
4624 if (RHSisZero) {
4625 AddDefaultPred(BuildMI(BB, dl,
4626 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4627 .addReg(LHS1).addImm(0));
4628 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4629 .addReg(LHS2).addImm(0)
4630 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4631 } else {
4632 unsigned RHS1 = MI->getOperand(3).getReg();
4633 unsigned RHS2 = MI->getOperand(4).getReg();
4634 AddDefaultPred(BuildMI(BB, dl,
4635 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4636 .addReg(LHS1).addReg(RHS1));
4637 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4638 .addReg(LHS2).addReg(RHS2)
4639 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4640 }
4641
4642 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4643 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4644 if (MI->getOperand(0).getImm() == ARMCC::NE)
4645 std::swap(destMBB, exitMBB);
4646
4647 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4648 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4649 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4650 .addMBB(exitMBB);
4651
4652 MI->eraseFromParent(); // The pseudo instruction is gone now.
4653 return BB;
4654 }
Evan Chenga8e29892007-01-19 07:51:42 +00004655 }
4656}
4657
4658//===----------------------------------------------------------------------===//
4659// ARM Optimization Hooks
4660//===----------------------------------------------------------------------===//
4661
Chris Lattnerd1980a52009-03-12 06:52:53 +00004662static
4663SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4664 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004665 SelectionDAG &DAG = DCI.DAG;
4666 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004667 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004668 unsigned Opc = N->getOpcode();
4669 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4670 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4671 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4672 ISD::CondCode CC = ISD::SETCC_INVALID;
4673
4674 if (isSlctCC) {
4675 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4676 } else {
4677 SDValue CCOp = Slct.getOperand(0);
4678 if (CCOp.getOpcode() == ISD::SETCC)
4679 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4680 }
4681
4682 bool DoXform = false;
4683 bool InvCC = false;
4684 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4685 "Bad input!");
4686
4687 if (LHS.getOpcode() == ISD::Constant &&
4688 cast<ConstantSDNode>(LHS)->isNullValue()) {
4689 DoXform = true;
4690 } else if (CC != ISD::SETCC_INVALID &&
4691 RHS.getOpcode() == ISD::Constant &&
4692 cast<ConstantSDNode>(RHS)->isNullValue()) {
4693 std::swap(LHS, RHS);
4694 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004695 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004696 Op0.getOperand(0).getValueType();
4697 bool isInt = OpVT.isInteger();
4698 CC = ISD::getSetCCInverse(CC, isInt);
4699
4700 if (!TLI.isCondCodeLegal(CC, OpVT))
4701 return SDValue(); // Inverse operator isn't legal.
4702
4703 DoXform = true;
4704 InvCC = true;
4705 }
4706
4707 if (DoXform) {
4708 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4709 if (isSlctCC)
4710 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4711 Slct.getOperand(0), Slct.getOperand(1), CC);
4712 SDValue CCOp = Slct.getOperand(0);
4713 if (InvCC)
4714 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4715 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4716 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4717 CCOp, OtherOp, Result);
4718 }
4719 return SDValue();
4720}
4721
Bob Wilson3d5792a2010-07-29 20:34:14 +00004722/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4723/// operands N0 and N1. This is a helper for PerformADDCombine that is
4724/// called with the default operands, and if that fails, with commuted
4725/// operands.
4726static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4727 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004728 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4729 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4730 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4731 if (Result.getNode()) return Result;
4732 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004733 return SDValue();
4734}
4735
Bob Wilson3d5792a2010-07-29 20:34:14 +00004736/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4737///
4738static SDValue PerformADDCombine(SDNode *N,
4739 TargetLowering::DAGCombinerInfo &DCI) {
4740 SDValue N0 = N->getOperand(0);
4741 SDValue N1 = N->getOperand(1);
4742
4743 // First try with the default operand order.
4744 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4745 if (Result.getNode())
4746 return Result;
4747
4748 // If that didn't work, try again with the operands commuted.
4749 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4750}
4751
Chris Lattnerd1980a52009-03-12 06:52:53 +00004752/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004753///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004754static SDValue PerformSUBCombine(SDNode *N,
4755 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004756 SDValue N0 = N->getOperand(0);
4757 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004758
Chris Lattnerd1980a52009-03-12 06:52:53 +00004759 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4760 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4761 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4762 if (Result.getNode()) return Result;
4763 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004764
Chris Lattnerd1980a52009-03-12 06:52:53 +00004765 return SDValue();
4766}
4767
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004768static SDValue PerformMULCombine(SDNode *N,
4769 TargetLowering::DAGCombinerInfo &DCI,
4770 const ARMSubtarget *Subtarget) {
4771 SelectionDAG &DAG = DCI.DAG;
4772
4773 if (Subtarget->isThumb1Only())
4774 return SDValue();
4775
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004776 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4777 return SDValue();
4778
4779 EVT VT = N->getValueType(0);
4780 if (VT != MVT::i32)
4781 return SDValue();
4782
4783 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4784 if (!C)
4785 return SDValue();
4786
4787 uint64_t MulAmt = C->getZExtValue();
4788 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4789 ShiftAmt = ShiftAmt & (32 - 1);
4790 SDValue V = N->getOperand(0);
4791 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004792
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004793 SDValue Res;
4794 MulAmt >>= ShiftAmt;
4795 if (isPowerOf2_32(MulAmt - 1)) {
4796 // (mul x, 2^N + 1) => (add (shl x, N), x)
4797 Res = DAG.getNode(ISD::ADD, DL, VT,
4798 V, DAG.getNode(ISD::SHL, DL, VT,
4799 V, DAG.getConstant(Log2_32(MulAmt-1),
4800 MVT::i32)));
4801 } else if (isPowerOf2_32(MulAmt + 1)) {
4802 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4803 Res = DAG.getNode(ISD::SUB, DL, VT,
4804 DAG.getNode(ISD::SHL, DL, VT,
4805 V, DAG.getConstant(Log2_32(MulAmt+1),
4806 MVT::i32)),
4807 V);
4808 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004809 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004810
4811 if (ShiftAmt != 0)
4812 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4813 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004814
4815 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004816 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004817 return SDValue();
4818}
4819
Owen Anderson080c0922010-11-05 19:27:46 +00004820static SDValue PerformANDCombine(SDNode *N,
4821 TargetLowering::DAGCombinerInfo &DCI) {
4822 // Attempt to use immediate-form VBIC
4823 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4824 DebugLoc dl = N->getDebugLoc();
4825 EVT VT = N->getValueType(0);
4826 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004827
Owen Anderson080c0922010-11-05 19:27:46 +00004828 APInt SplatBits, SplatUndef;
4829 unsigned SplatBitSize;
4830 bool HasAnyUndefs;
4831 if (BVN &&
4832 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4833 if (SplatBitSize <= 64) {
4834 EVT VbicVT;
4835 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
4836 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004837 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004838 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00004839 if (Val.getNode()) {
4840 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004841 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00004842 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004843 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00004844 }
4845 }
4846 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004847
Owen Anderson080c0922010-11-05 19:27:46 +00004848 return SDValue();
4849}
4850
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004851/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4852static SDValue PerformORCombine(SDNode *N,
4853 TargetLowering::DAGCombinerInfo &DCI,
4854 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004855 // Attempt to use immediate-form VORR
4856 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4857 DebugLoc dl = N->getDebugLoc();
4858 EVT VT = N->getValueType(0);
4859 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004860
Owen Anderson60f48702010-11-03 23:15:26 +00004861 APInt SplatBits, SplatUndef;
4862 unsigned SplatBitSize;
4863 bool HasAnyUndefs;
4864 if (BVN && Subtarget->hasNEON() &&
4865 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4866 if (SplatBitSize <= 64) {
4867 EVT VorrVT;
4868 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4869 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004870 DAG, VorrVT, VT.is128BitVector(),
4871 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00004872 if (Val.getNode()) {
4873 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004874 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00004875 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004876 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00004877 }
4878 }
4879 }
4880
Jim Grosbach54238562010-07-17 03:30:54 +00004881 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4882 // reasonable.
4883
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004884 // BFI is only available on V6T2+
4885 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4886 return SDValue();
4887
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004888 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004889 DebugLoc DL = N->getDebugLoc();
4890 // 1) or (and A, mask), val => ARMbfi A, val, mask
4891 // iff (val & mask) == val
4892 //
4893 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4894 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4895 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4896 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4897 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4898 // (i.e., copy a bitfield value into another bitfield of the same width)
4899 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004900 return SDValue();
4901
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004902 if (VT != MVT::i32)
4903 return SDValue();
4904
Evan Cheng30fb13f2010-12-13 20:32:54 +00004905 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00004906
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004907 // The value and the mask need to be constants so we can verify this is
4908 // actually a bitfield set. If the mask is 0xffff, we can do better
4909 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00004910 SDValue MaskOp = N0.getOperand(1);
4911 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
4912 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004913 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004914 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004915 if (Mask == 0xffff)
4916 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004917 SDValue Res;
4918 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004919 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
4920 if (N1C) {
4921 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004922 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00004923 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004924
Evan Chenga9688c42010-12-11 04:11:38 +00004925 if (ARM::isBitFieldInvertedMask(Mask)) {
4926 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004927
Evan Cheng30fb13f2010-12-13 20:32:54 +00004928 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00004929 DAG.getConstant(Val, MVT::i32),
4930 DAG.getConstant(Mask, MVT::i32));
4931
4932 // Do not add new nodes to DAG combiner worklist.
4933 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004934 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004935 }
Jim Grosbach54238562010-07-17 03:30:54 +00004936 } else if (N1.getOpcode() == ISD::AND) {
4937 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004938 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4939 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00004940 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004941 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004942
4943 if (ARM::isBitFieldInvertedMask(Mask) &&
4944 ARM::isBitFieldInvertedMask(~Mask2) &&
4945 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4946 // The pack halfword instruction works better for masks that fit it,
4947 // so use that when it's available.
4948 if (Subtarget->hasT2ExtractPack() &&
4949 (Mask == 0xffff || Mask == 0xffff0000))
4950 return SDValue();
4951 // 2a
4952 unsigned lsb = CountTrailingZeros_32(Mask2);
4953 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4954 DAG.getConstant(lsb, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00004955 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00004956 DAG.getConstant(Mask, MVT::i32));
4957 // Do not add new nodes to DAG combiner worklist.
4958 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004959 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004960 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4961 ARM::isBitFieldInvertedMask(Mask2) &&
4962 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4963 // The pack halfword instruction works better for masks that fit it,
4964 // so use that when it's available.
4965 if (Subtarget->hasT2ExtractPack() &&
4966 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4967 return SDValue();
4968 // 2b
4969 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004970 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00004971 DAG.getConstant(lsb, MVT::i32));
4972 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4973 DAG.getConstant(Mask2, MVT::i32));
4974 // Do not add new nodes to DAG combiner worklist.
4975 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004976 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004977 }
4978 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004979
Evan Cheng30fb13f2010-12-13 20:32:54 +00004980 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
4981 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
4982 ARM::isBitFieldInvertedMask(~Mask)) {
4983 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
4984 // where lsb(mask) == #shamt and masked bits of B are known zero.
4985 SDValue ShAmt = N00.getOperand(1);
4986 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
4987 unsigned LSB = CountTrailingZeros_32(Mask);
4988 if (ShAmtC != LSB)
4989 return SDValue();
4990
4991 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
4992 DAG.getConstant(~Mask, MVT::i32));
4993
4994 // Do not add new nodes to DAG combiner worklist.
4995 DCI.CombineTo(N, Res, false);
4996 }
4997
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004998 return SDValue();
4999}
5000
Evan Cheng0c1aec12010-12-14 03:22:07 +00005001/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5002/// C1 & C2 == C1.
5003static SDValue PerformBFICombine(SDNode *N,
5004 TargetLowering::DAGCombinerInfo &DCI) {
5005 SDValue N1 = N->getOperand(1);
5006 if (N1.getOpcode() == ISD::AND) {
5007 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5008 if (!N11C)
5009 return SDValue();
5010 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5011 unsigned Mask2 = N11C->getZExtValue();
5012 if ((Mask & Mask2) == Mask2)
5013 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5014 N->getOperand(0), N1.getOperand(0),
5015 N->getOperand(2));
5016 }
5017 return SDValue();
5018}
5019
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005020/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5021/// ARMISD::VMOVRRD.
5022static SDValue PerformVMOVRRDCombine(SDNode *N,
5023 TargetLowering::DAGCombinerInfo &DCI) {
5024 // vmovrrd(vmovdrr x, y) -> x,y
5025 SDValue InDouble = N->getOperand(0);
5026 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5027 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
5028 return SDValue();
5029}
5030
5031/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5032/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5033static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5034 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5035 SDValue Op0 = N->getOperand(0);
5036 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005037 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005038 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005039 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005040 Op1 = Op1.getOperand(0);
5041 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5042 Op0.getNode() == Op1.getNode() &&
5043 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005044 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005045 N->getValueType(0), Op0.getOperand(0));
5046 return SDValue();
5047}
5048
Bob Wilson31600902010-12-21 06:43:19 +00005049/// PerformSTORECombine - Target-specific dag combine xforms for
5050/// ISD::STORE.
5051static SDValue PerformSTORECombine(SDNode *N,
5052 TargetLowering::DAGCombinerInfo &DCI) {
5053 // Bitcast an i64 store extracted from a vector to f64.
5054 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5055 StoreSDNode *St = cast<StoreSDNode>(N);
5056 SDValue StVal = St->getValue();
5057 if (!ISD::isNormalStore(St) || St->isVolatile() ||
5058 StVal.getValueType() != MVT::i64 ||
5059 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5060 return SDValue();
5061
5062 SelectionDAG &DAG = DCI.DAG;
5063 DebugLoc dl = StVal.getDebugLoc();
5064 SDValue IntVec = StVal.getOperand(0);
5065 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5066 IntVec.getValueType().getVectorNumElements());
5067 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5068 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5069 Vec, StVal.getOperand(1));
5070 dl = N->getDebugLoc();
5071 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5072 // Make the DAGCombiner fold the bitcasts.
5073 DCI.AddToWorklist(Vec.getNode());
5074 DCI.AddToWorklist(ExtElt.getNode());
5075 DCI.AddToWorklist(V.getNode());
5076 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5077 St->getPointerInfo(), St->isVolatile(),
5078 St->isNonTemporal(), St->getAlignment(),
5079 St->getTBAAInfo());
5080}
5081
5082/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5083/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5084/// i64 vector to have f64 elements, since the value can then be loaded
5085/// directly into a VFP register.
5086static bool hasNormalLoadOperand(SDNode *N) {
5087 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5088 for (unsigned i = 0; i < NumElts; ++i) {
5089 SDNode *Elt = N->getOperand(i).getNode();
5090 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5091 return true;
5092 }
5093 return false;
5094}
5095
Bob Wilson75f02882010-09-17 22:59:05 +00005096/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5097/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005098static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5099 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005100 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5101 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5102 // into a pair of GPRs, which is fine when the value is used as a scalar,
5103 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005104 SelectionDAG &DAG = DCI.DAG;
5105 if (N->getNumOperands() == 2) {
5106 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5107 if (RV.getNode())
5108 return RV;
5109 }
Bob Wilson75f02882010-09-17 22:59:05 +00005110
Bob Wilson31600902010-12-21 06:43:19 +00005111 // Load i64 elements as f64 values so that type legalization does not split
5112 // them up into i32 values.
5113 EVT VT = N->getValueType(0);
5114 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
5115 return SDValue();
5116 DebugLoc dl = N->getDebugLoc();
5117 SmallVector<SDValue, 8> Ops;
5118 unsigned NumElts = VT.getVectorNumElements();
5119 for (unsigned i = 0; i < NumElts; ++i) {
5120 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
5121 Ops.push_back(V);
5122 // Make the DAGCombiner fold the bitcast.
5123 DCI.AddToWorklist(V.getNode());
5124 }
5125 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
5126 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
5127 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
5128}
5129
5130/// PerformInsertEltCombine - Target-specific dag combine xforms for
5131/// ISD::INSERT_VECTOR_ELT.
5132static SDValue PerformInsertEltCombine(SDNode *N,
5133 TargetLowering::DAGCombinerInfo &DCI) {
5134 // Bitcast an i64 load inserted into a vector to f64.
5135 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5136 EVT VT = N->getValueType(0);
5137 SDNode *Elt = N->getOperand(1).getNode();
5138 if (VT.getVectorElementType() != MVT::i64 ||
5139 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
5140 return SDValue();
5141
5142 SelectionDAG &DAG = DCI.DAG;
5143 DebugLoc dl = N->getDebugLoc();
5144 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5145 VT.getVectorNumElements());
5146 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
5147 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
5148 // Make the DAGCombiner fold the bitcasts.
5149 DCI.AddToWorklist(Vec.getNode());
5150 DCI.AddToWorklist(V.getNode());
5151 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
5152 Vec, V, N->getOperand(2));
5153 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00005154}
5155
Bob Wilsonf20700c2010-10-27 20:38:28 +00005156/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
5157/// ISD::VECTOR_SHUFFLE.
5158static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
5159 // The LLVM shufflevector instruction does not require the shuffle mask
5160 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
5161 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
5162 // operands do not match the mask length, they are extended by concatenating
5163 // them with undef vectors. That is probably the right thing for other
5164 // targets, but for NEON it is better to concatenate two double-register
5165 // size vector operands into a single quad-register size vector. Do that
5166 // transformation here:
5167 // shuffle(concat(v1, undef), concat(v2, undef)) ->
5168 // shuffle(concat(v1, v2), undef)
5169 SDValue Op0 = N->getOperand(0);
5170 SDValue Op1 = N->getOperand(1);
5171 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
5172 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
5173 Op0.getNumOperands() != 2 ||
5174 Op1.getNumOperands() != 2)
5175 return SDValue();
5176 SDValue Concat0Op1 = Op0.getOperand(1);
5177 SDValue Concat1Op1 = Op1.getOperand(1);
5178 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
5179 Concat1Op1.getOpcode() != ISD::UNDEF)
5180 return SDValue();
5181 // Skip the transformation if any of the types are illegal.
5182 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5183 EVT VT = N->getValueType(0);
5184 if (!TLI.isTypeLegal(VT) ||
5185 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
5186 !TLI.isTypeLegal(Concat1Op1.getValueType()))
5187 return SDValue();
5188
5189 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
5190 Op0.getOperand(0), Op1.getOperand(0));
5191 // Translate the shuffle mask.
5192 SmallVector<int, 16> NewMask;
5193 unsigned NumElts = VT.getVectorNumElements();
5194 unsigned HalfElts = NumElts/2;
5195 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
5196 for (unsigned n = 0; n < NumElts; ++n) {
5197 int MaskElt = SVN->getMaskElt(n);
5198 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005199 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00005200 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005201 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00005202 NewElt = HalfElts + MaskElt - NumElts;
5203 NewMask.push_back(NewElt);
5204 }
5205 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
5206 DAG.getUNDEF(VT), NewMask.data());
5207}
5208
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005209/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
5210/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
5211/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
5212/// return true.
5213static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
5214 SelectionDAG &DAG = DCI.DAG;
5215 EVT VT = N->getValueType(0);
5216 // vldN-dup instructions only support 64-bit vectors for N > 1.
5217 if (!VT.is64BitVector())
5218 return false;
5219
5220 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
5221 SDNode *VLD = N->getOperand(0).getNode();
5222 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
5223 return false;
5224 unsigned NumVecs = 0;
5225 unsigned NewOpc = 0;
5226 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
5227 if (IntNo == Intrinsic::arm_neon_vld2lane) {
5228 NumVecs = 2;
5229 NewOpc = ARMISD::VLD2DUP;
5230 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
5231 NumVecs = 3;
5232 NewOpc = ARMISD::VLD3DUP;
5233 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
5234 NumVecs = 4;
5235 NewOpc = ARMISD::VLD4DUP;
5236 } else {
5237 return false;
5238 }
5239
5240 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
5241 // numbers match the load.
5242 unsigned VLDLaneNo =
5243 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
5244 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5245 UI != UE; ++UI) {
5246 // Ignore uses of the chain result.
5247 if (UI.getUse().getResNo() == NumVecs)
5248 continue;
5249 SDNode *User = *UI;
5250 if (User->getOpcode() != ARMISD::VDUPLANE ||
5251 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
5252 return false;
5253 }
5254
5255 // Create the vldN-dup node.
5256 EVT Tys[5];
5257 unsigned n;
5258 for (n = 0; n < NumVecs; ++n)
5259 Tys[n] = VT;
5260 Tys[n] = MVT::Other;
5261 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
5262 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
5263 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
5264 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
5265 Ops, 2, VLDMemInt->getMemoryVT(),
5266 VLDMemInt->getMemOperand());
5267
5268 // Update the uses.
5269 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5270 UI != UE; ++UI) {
5271 unsigned ResNo = UI.getUse().getResNo();
5272 // Ignore uses of the chain result.
5273 if (ResNo == NumVecs)
5274 continue;
5275 SDNode *User = *UI;
5276 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
5277 }
5278
5279 // Now the vldN-lane intrinsic is dead except for its chain result.
5280 // Update uses of the chain.
5281 std::vector<SDValue> VLDDupResults;
5282 for (unsigned n = 0; n < NumVecs; ++n)
5283 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5284 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5285 DCI.CombineTo(VLD, VLDDupResults);
5286
5287 return true;
5288}
5289
Bob Wilson9e82bf12010-07-14 01:22:12 +00005290/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5291/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005292static SDValue PerformVDUPLANECombine(SDNode *N,
5293 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005294 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005295
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005296 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5297 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5298 if (CombineVLDDUP(N, DCI))
5299 return SDValue(N, 0);
5300
5301 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5302 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005303 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005304 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005305 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005306 return SDValue();
5307
5308 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5309 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5310 // The canonical VMOV for a zero vector uses a 32-bit element size.
5311 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5312 unsigned EltBits;
5313 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5314 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005315 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005316 if (EltSize > VT.getVectorElementType().getSizeInBits())
5317 return SDValue();
5318
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005319 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005320}
5321
Bob Wilson5bafff32009-06-22 23:27:02 +00005322/// getVShiftImm - Check if this is a valid build_vector for the immediate
5323/// operand of a vector shift operation, where all the elements of the
5324/// build_vector must have the same constant integer value.
5325static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5326 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005327 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005328 Op = Op.getOperand(0);
5329 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5330 APInt SplatBits, SplatUndef;
5331 unsigned SplatBitSize;
5332 bool HasAnyUndefs;
5333 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5334 HasAnyUndefs, ElementBits) ||
5335 SplatBitSize > ElementBits)
5336 return false;
5337 Cnt = SplatBits.getSExtValue();
5338 return true;
5339}
5340
5341/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5342/// operand of a vector shift left operation. That value must be in the range:
5343/// 0 <= Value < ElementBits for a left shift; or
5344/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005345static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005346 assert(VT.isVector() && "vector shift count is not a vector type");
5347 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5348 if (! getVShiftImm(Op, ElementBits, Cnt))
5349 return false;
5350 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5351}
5352
5353/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5354/// operand of a vector shift right operation. For a shift opcode, the value
5355/// is positive, but for an intrinsic the value count must be negative. The
5356/// absolute value must be in the range:
5357/// 1 <= |Value| <= ElementBits for a right shift; or
5358/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005359static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005360 int64_t &Cnt) {
5361 assert(VT.isVector() && "vector shift count is not a vector type");
5362 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5363 if (! getVShiftImm(Op, ElementBits, Cnt))
5364 return false;
5365 if (isIntrinsic)
5366 Cnt = -Cnt;
5367 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5368}
5369
5370/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5371static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5372 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5373 switch (IntNo) {
5374 default:
5375 // Don't do anything for most intrinsics.
5376 break;
5377
5378 // Vector shifts: check for immediate versions and lower them.
5379 // Note: This is done during DAG combining instead of DAG legalizing because
5380 // the build_vectors for 64-bit vector element shift counts are generally
5381 // not legal, and it is hard to see their values after they get legalized to
5382 // loads from a constant pool.
5383 case Intrinsic::arm_neon_vshifts:
5384 case Intrinsic::arm_neon_vshiftu:
5385 case Intrinsic::arm_neon_vshiftls:
5386 case Intrinsic::arm_neon_vshiftlu:
5387 case Intrinsic::arm_neon_vshiftn:
5388 case Intrinsic::arm_neon_vrshifts:
5389 case Intrinsic::arm_neon_vrshiftu:
5390 case Intrinsic::arm_neon_vrshiftn:
5391 case Intrinsic::arm_neon_vqshifts:
5392 case Intrinsic::arm_neon_vqshiftu:
5393 case Intrinsic::arm_neon_vqshiftsu:
5394 case Intrinsic::arm_neon_vqshiftns:
5395 case Intrinsic::arm_neon_vqshiftnu:
5396 case Intrinsic::arm_neon_vqshiftnsu:
5397 case Intrinsic::arm_neon_vqrshiftns:
5398 case Intrinsic::arm_neon_vqrshiftnu:
5399 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005400 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005401 int64_t Cnt;
5402 unsigned VShiftOpc = 0;
5403
5404 switch (IntNo) {
5405 case Intrinsic::arm_neon_vshifts:
5406 case Intrinsic::arm_neon_vshiftu:
5407 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5408 VShiftOpc = ARMISD::VSHL;
5409 break;
5410 }
5411 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5412 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5413 ARMISD::VSHRs : ARMISD::VSHRu);
5414 break;
5415 }
5416 return SDValue();
5417
5418 case Intrinsic::arm_neon_vshiftls:
5419 case Intrinsic::arm_neon_vshiftlu:
5420 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5421 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005422 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005423
5424 case Intrinsic::arm_neon_vrshifts:
5425 case Intrinsic::arm_neon_vrshiftu:
5426 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5427 break;
5428 return SDValue();
5429
5430 case Intrinsic::arm_neon_vqshifts:
5431 case Intrinsic::arm_neon_vqshiftu:
5432 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5433 break;
5434 return SDValue();
5435
5436 case Intrinsic::arm_neon_vqshiftsu:
5437 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5438 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005439 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005440
5441 case Intrinsic::arm_neon_vshiftn:
5442 case Intrinsic::arm_neon_vrshiftn:
5443 case Intrinsic::arm_neon_vqshiftns:
5444 case Intrinsic::arm_neon_vqshiftnu:
5445 case Intrinsic::arm_neon_vqshiftnsu:
5446 case Intrinsic::arm_neon_vqrshiftns:
5447 case Intrinsic::arm_neon_vqrshiftnu:
5448 case Intrinsic::arm_neon_vqrshiftnsu:
5449 // Narrowing shifts require an immediate right shift.
5450 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5451 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005452 llvm_unreachable("invalid shift count for narrowing vector shift "
5453 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005454
5455 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005456 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005457 }
5458
5459 switch (IntNo) {
5460 case Intrinsic::arm_neon_vshifts:
5461 case Intrinsic::arm_neon_vshiftu:
5462 // Opcode already set above.
5463 break;
5464 case Intrinsic::arm_neon_vshiftls:
5465 case Intrinsic::arm_neon_vshiftlu:
5466 if (Cnt == VT.getVectorElementType().getSizeInBits())
5467 VShiftOpc = ARMISD::VSHLLi;
5468 else
5469 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5470 ARMISD::VSHLLs : ARMISD::VSHLLu);
5471 break;
5472 case Intrinsic::arm_neon_vshiftn:
5473 VShiftOpc = ARMISD::VSHRN; break;
5474 case Intrinsic::arm_neon_vrshifts:
5475 VShiftOpc = ARMISD::VRSHRs; break;
5476 case Intrinsic::arm_neon_vrshiftu:
5477 VShiftOpc = ARMISD::VRSHRu; break;
5478 case Intrinsic::arm_neon_vrshiftn:
5479 VShiftOpc = ARMISD::VRSHRN; break;
5480 case Intrinsic::arm_neon_vqshifts:
5481 VShiftOpc = ARMISD::VQSHLs; break;
5482 case Intrinsic::arm_neon_vqshiftu:
5483 VShiftOpc = ARMISD::VQSHLu; break;
5484 case Intrinsic::arm_neon_vqshiftsu:
5485 VShiftOpc = ARMISD::VQSHLsu; break;
5486 case Intrinsic::arm_neon_vqshiftns:
5487 VShiftOpc = ARMISD::VQSHRNs; break;
5488 case Intrinsic::arm_neon_vqshiftnu:
5489 VShiftOpc = ARMISD::VQSHRNu; break;
5490 case Intrinsic::arm_neon_vqshiftnsu:
5491 VShiftOpc = ARMISD::VQSHRNsu; break;
5492 case Intrinsic::arm_neon_vqrshiftns:
5493 VShiftOpc = ARMISD::VQRSHRNs; break;
5494 case Intrinsic::arm_neon_vqrshiftnu:
5495 VShiftOpc = ARMISD::VQRSHRNu; break;
5496 case Intrinsic::arm_neon_vqrshiftnsu:
5497 VShiftOpc = ARMISD::VQRSHRNsu; break;
5498 }
5499
5500 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005502 }
5503
5504 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005505 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005506 int64_t Cnt;
5507 unsigned VShiftOpc = 0;
5508
5509 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5510 VShiftOpc = ARMISD::VSLI;
5511 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5512 VShiftOpc = ARMISD::VSRI;
5513 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005514 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005515 }
5516
5517 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5518 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005520 }
5521
5522 case Intrinsic::arm_neon_vqrshifts:
5523 case Intrinsic::arm_neon_vqrshiftu:
5524 // No immediate versions of these to check for.
5525 break;
5526 }
5527
5528 return SDValue();
5529}
5530
5531/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5532/// lowers them. As with the vector shift intrinsics, this is done during DAG
5533/// combining instead of DAG legalizing because the build_vectors for 64-bit
5534/// vector element shift counts are generally not legal, and it is hard to see
5535/// their values after they get legalized to loads from a constant pool.
5536static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
5537 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00005538 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00005539
5540 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00005541 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5542 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00005543 return SDValue();
5544
5545 assert(ST->hasNEON() && "unexpected vector shift");
5546 int64_t Cnt;
5547
5548 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005549 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005550
5551 case ISD::SHL:
5552 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5553 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005555 break;
5556
5557 case ISD::SRA:
5558 case ISD::SRL:
5559 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5560 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5561 ARMISD::VSHRs : ARMISD::VSHRu);
5562 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005564 }
5565 }
5566 return SDValue();
5567}
5568
5569/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5570/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5571static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5572 const ARMSubtarget *ST) {
5573 SDValue N0 = N->getOperand(0);
5574
5575 // Check for sign- and zero-extensions of vector extract operations of 8-
5576 // and 16-bit vector elements. NEON supports these directly. They are
5577 // handled during DAG combining because type legalization will promote them
5578 // to 32-bit types and it is messy to recognize the operations after that.
5579 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5580 SDValue Vec = N0.getOperand(0);
5581 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005582 EVT VT = N->getValueType(0);
5583 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005584 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5585
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 if (VT == MVT::i32 &&
5587 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005588 TLI.isTypeLegal(Vec.getValueType()) &&
5589 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005590
5591 unsigned Opc = 0;
5592 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005593 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005594 case ISD::SIGN_EXTEND:
5595 Opc = ARMISD::VGETLANEs;
5596 break;
5597 case ISD::ZERO_EXTEND:
5598 case ISD::ANY_EXTEND:
5599 Opc = ARMISD::VGETLANEu;
5600 break;
5601 }
5602 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5603 }
5604 }
5605
5606 return SDValue();
5607}
5608
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005609/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5610/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5611static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5612 const ARMSubtarget *ST) {
5613 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005614 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005615 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5616 // a NaN; only do the transformation when it matches that behavior.
5617
5618 // For now only do this when using NEON for FP operations; if using VFP, it
5619 // is not obvious that the benefit outweighs the cost of switching to the
5620 // NEON pipeline.
5621 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5622 N->getValueType(0) != MVT::f32)
5623 return SDValue();
5624
5625 SDValue CondLHS = N->getOperand(0);
5626 SDValue CondRHS = N->getOperand(1);
5627 SDValue LHS = N->getOperand(2);
5628 SDValue RHS = N->getOperand(3);
5629 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5630
5631 unsigned Opcode = 0;
5632 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005633 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005634 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005635 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005636 IsReversed = true ; // x CC y ? y : x
5637 } else {
5638 return SDValue();
5639 }
5640
Bob Wilsone742bb52010-02-24 22:15:53 +00005641 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005642 switch (CC) {
5643 default: break;
5644 case ISD::SETOLT:
5645 case ISD::SETOLE:
5646 case ISD::SETLT:
5647 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005648 case ISD::SETULT:
5649 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005650 // If LHS is NaN, an ordered comparison will be false and the result will
5651 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5652 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5653 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5654 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5655 break;
5656 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5657 // will return -0, so vmin can only be used for unsafe math or if one of
5658 // the operands is known to be nonzero.
5659 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5660 !UnsafeFPMath &&
5661 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5662 break;
5663 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005664 break;
5665
5666 case ISD::SETOGT:
5667 case ISD::SETOGE:
5668 case ISD::SETGT:
5669 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005670 case ISD::SETUGT:
5671 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005672 // If LHS is NaN, an ordered comparison will be false and the result will
5673 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5674 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5675 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5676 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5677 break;
5678 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5679 // will return +0, so vmax can only be used for unsafe math or if one of
5680 // the operands is known to be nonzero.
5681 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5682 !UnsafeFPMath &&
5683 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5684 break;
5685 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005686 break;
5687 }
5688
5689 if (!Opcode)
5690 return SDValue();
5691 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5692}
5693
Dan Gohman475871a2008-07-27 21:46:04 +00005694SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005695 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005696 switch (N->getOpcode()) {
5697 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005698 case ISD::ADD: return PerformADDCombine(N, DCI);
5699 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005700 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005701 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00005702 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00005703 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00005704 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005705 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00005706 case ISD::STORE: return PerformSTORECombine(N, DCI);
5707 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
5708 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005709 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005710 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005711 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005712 case ISD::SHL:
5713 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005714 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005715 case ISD::SIGN_EXTEND:
5716 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005717 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5718 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005719 }
Dan Gohman475871a2008-07-27 21:46:04 +00005720 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005721}
5722
Bill Wendlingaf566342009-08-15 21:21:19 +00005723bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005724 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005725 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005726
5727 switch (VT.getSimpleVT().SimpleTy) {
5728 default:
5729 return false;
5730 case MVT::i8:
5731 case MVT::i16:
5732 case MVT::i32:
5733 return true;
5734 // FIXME: VLD1 etc with standard alignment is legal.
5735 }
5736}
5737
Evan Chenge6c835f2009-08-14 20:09:37 +00005738static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5739 if (V < 0)
5740 return false;
5741
5742 unsigned Scale = 1;
5743 switch (VT.getSimpleVT().SimpleTy) {
5744 default: return false;
5745 case MVT::i1:
5746 case MVT::i8:
5747 // Scale == 1;
5748 break;
5749 case MVT::i16:
5750 // Scale == 2;
5751 Scale = 2;
5752 break;
5753 case MVT::i32:
5754 // Scale == 4;
5755 Scale = 4;
5756 break;
5757 }
5758
5759 if ((V & (Scale - 1)) != 0)
5760 return false;
5761 V /= Scale;
5762 return V == (V & ((1LL << 5) - 1));
5763}
5764
5765static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5766 const ARMSubtarget *Subtarget) {
5767 bool isNeg = false;
5768 if (V < 0) {
5769 isNeg = true;
5770 V = - V;
5771 }
5772
5773 switch (VT.getSimpleVT().SimpleTy) {
5774 default: return false;
5775 case MVT::i1:
5776 case MVT::i8:
5777 case MVT::i16:
5778 case MVT::i32:
5779 // + imm12 or - imm8
5780 if (isNeg)
5781 return V == (V & ((1LL << 8) - 1));
5782 return V == (V & ((1LL << 12) - 1));
5783 case MVT::f32:
5784 case MVT::f64:
5785 // Same as ARM mode. FIXME: NEON?
5786 if (!Subtarget->hasVFP2())
5787 return false;
5788 if ((V & 3) != 0)
5789 return false;
5790 V >>= 2;
5791 return V == (V & ((1LL << 8) - 1));
5792 }
5793}
5794
Evan Chengb01fad62007-03-12 23:30:29 +00005795/// isLegalAddressImmediate - Return true if the integer value can be used
5796/// as the offset of the target addressing mode for load / store of the
5797/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005798static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005799 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005800 if (V == 0)
5801 return true;
5802
Evan Cheng65011532009-03-09 19:15:00 +00005803 if (!VT.isSimple())
5804 return false;
5805
Evan Chenge6c835f2009-08-14 20:09:37 +00005806 if (Subtarget->isThumb1Only())
5807 return isLegalT1AddressImmediate(V, VT);
5808 else if (Subtarget->isThumb2())
5809 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005810
Evan Chenge6c835f2009-08-14 20:09:37 +00005811 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005812 if (V < 0)
5813 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005815 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 case MVT::i1:
5817 case MVT::i8:
5818 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005819 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005820 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005822 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005823 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 case MVT::f32:
5825 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005826 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005827 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005828 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005829 return false;
5830 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005831 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005832 }
Evan Chenga8e29892007-01-19 07:51:42 +00005833}
5834
Evan Chenge6c835f2009-08-14 20:09:37 +00005835bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5836 EVT VT) const {
5837 int Scale = AM.Scale;
5838 if (Scale < 0)
5839 return false;
5840
5841 switch (VT.getSimpleVT().SimpleTy) {
5842 default: return false;
5843 case MVT::i1:
5844 case MVT::i8:
5845 case MVT::i16:
5846 case MVT::i32:
5847 if (Scale == 1)
5848 return true;
5849 // r + r << imm
5850 Scale = Scale & ~1;
5851 return Scale == 2 || Scale == 4 || Scale == 8;
5852 case MVT::i64:
5853 // r + r
5854 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5855 return true;
5856 return false;
5857 case MVT::isVoid:
5858 // Note, we allow "void" uses (basically, uses that aren't loads or
5859 // stores), because arm allows folding a scale into many arithmetic
5860 // operations. This should be made more precise and revisited later.
5861
5862 // Allow r << imm, but the imm has to be a multiple of two.
5863 if (Scale & 1) return false;
5864 return isPowerOf2_32(Scale);
5865 }
5866}
5867
Chris Lattner37caf8c2007-04-09 23:33:39 +00005868/// isLegalAddressingMode - Return true if the addressing mode represented
5869/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005870bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005871 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005872 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005873 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005874 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005875
Chris Lattner37caf8c2007-04-09 23:33:39 +00005876 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005877 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005878 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005879
Chris Lattner37caf8c2007-04-09 23:33:39 +00005880 switch (AM.Scale) {
5881 case 0: // no scale reg, must be "r+i" or "r", or "i".
5882 break;
5883 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005884 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005885 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005886 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005887 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005888 // ARM doesn't support any R+R*scale+imm addr modes.
5889 if (AM.BaseOffs)
5890 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005891
Bob Wilson2c7dab12009-04-08 17:55:28 +00005892 if (!VT.isSimple())
5893 return false;
5894
Evan Chenge6c835f2009-08-14 20:09:37 +00005895 if (Subtarget->isThumb2())
5896 return isLegalT2ScaledAddressingMode(AM, VT);
5897
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005898 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005899 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005900 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005901 case MVT::i1:
5902 case MVT::i8:
5903 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005904 if (Scale < 0) Scale = -Scale;
5905 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005906 return true;
5907 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005908 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005909 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005910 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005911 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005912 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005913 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005914 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005915
Owen Anderson825b72b2009-08-11 20:47:22 +00005916 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005917 // Note, we allow "void" uses (basically, uses that aren't loads or
5918 // stores), because arm allows folding a scale into many arithmetic
5919 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005920
Chris Lattner37caf8c2007-04-09 23:33:39 +00005921 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005922 if (Scale & 1) return false;
5923 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005924 }
5925 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005926 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005927 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005928}
5929
Evan Cheng77e47512009-11-11 19:05:52 +00005930/// isLegalICmpImmediate - Return true if the specified immediate is legal
5931/// icmp immediate, that is the target has icmp instructions which can compare
5932/// a register against the immediate without having to materialize the
5933/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005934bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005935 if (!Subtarget->isThumb())
5936 return ARM_AM::getSOImmVal(Imm) != -1;
5937 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005938 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005939 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005940}
5941
Owen Andersone50ed302009-08-10 22:56:29 +00005942static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005943 bool isSEXTLoad, SDValue &Base,
5944 SDValue &Offset, bool &isInc,
5945 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005946 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5947 return false;
5948
Owen Anderson825b72b2009-08-11 20:47:22 +00005949 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005950 // AddressingMode 3
5951 Base = Ptr->getOperand(0);
5952 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005953 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005954 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005955 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005956 isInc = false;
5957 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5958 return true;
5959 }
5960 }
5961 isInc = (Ptr->getOpcode() == ISD::ADD);
5962 Offset = Ptr->getOperand(1);
5963 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005964 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005965 // AddressingMode 2
5966 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005967 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005968 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005969 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005970 isInc = false;
5971 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5972 Base = Ptr->getOperand(0);
5973 return true;
5974 }
5975 }
5976
5977 if (Ptr->getOpcode() == ISD::ADD) {
5978 isInc = true;
5979 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5980 if (ShOpcVal != ARM_AM::no_shift) {
5981 Base = Ptr->getOperand(1);
5982 Offset = Ptr->getOperand(0);
5983 } else {
5984 Base = Ptr->getOperand(0);
5985 Offset = Ptr->getOperand(1);
5986 }
5987 return true;
5988 }
5989
5990 isInc = (Ptr->getOpcode() == ISD::ADD);
5991 Base = Ptr->getOperand(0);
5992 Offset = Ptr->getOperand(1);
5993 return true;
5994 }
5995
Jim Grosbache5165492009-11-09 00:11:35 +00005996 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005997 return false;
5998}
5999
Owen Andersone50ed302009-08-10 22:56:29 +00006000static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006001 bool isSEXTLoad, SDValue &Base,
6002 SDValue &Offset, bool &isInc,
6003 SelectionDAG &DAG) {
6004 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6005 return false;
6006
6007 Base = Ptr->getOperand(0);
6008 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
6009 int RHSC = (int)RHS->getZExtValue();
6010 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
6011 assert(Ptr->getOpcode() == ISD::ADD);
6012 isInc = false;
6013 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6014 return true;
6015 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
6016 isInc = Ptr->getOpcode() == ISD::ADD;
6017 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
6018 return true;
6019 }
6020 }
6021
6022 return false;
6023}
6024
Evan Chenga8e29892007-01-19 07:51:42 +00006025/// getPreIndexedAddressParts - returns true by value, base pointer and
6026/// offset pointer and addressing mode by reference if the node's address
6027/// can be legally represented as pre-indexed load / store address.
6028bool
Dan Gohman475871a2008-07-27 21:46:04 +00006029ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
6030 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006031 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006032 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006033 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006034 return false;
6035
Owen Andersone50ed302009-08-10 22:56:29 +00006036 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006037 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006038 bool isSEXTLoad = false;
6039 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
6040 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006041 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006042 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6043 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
6044 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006045 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006046 } else
6047 return false;
6048
6049 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006050 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006051 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006052 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
6053 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006054 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006055 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00006056 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00006057 if (!isLegal)
6058 return false;
6059
6060 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
6061 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006062}
6063
6064/// getPostIndexedAddressParts - returns true by value, base pointer and
6065/// offset pointer and addressing mode by reference if this node can be
6066/// combined with a load / store to form a post-indexed load / store.
6067bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00006068 SDValue &Base,
6069 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006070 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006071 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006072 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006073 return false;
6074
Owen Andersone50ed302009-08-10 22:56:29 +00006075 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006076 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006077 bool isSEXTLoad = false;
6078 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006079 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006080 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006081 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6082 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006083 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006084 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006085 } else
6086 return false;
6087
6088 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006089 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006090 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006091 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00006092 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006093 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006094 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
6095 isInc, DAG);
6096 if (!isLegal)
6097 return false;
6098
Evan Cheng28dad2a2010-05-18 21:31:17 +00006099 if (Ptr != Base) {
6100 // Swap base ptr and offset to catch more post-index load / store when
6101 // it's legal. In Thumb2 mode, offset must be an immediate.
6102 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
6103 !Subtarget->isThumb2())
6104 std::swap(Base, Offset);
6105
6106 // Post-indexed load / store update the base pointer.
6107 if (Ptr != Base)
6108 return false;
6109 }
6110
Evan Chenge88d5ce2009-07-02 07:28:31 +00006111 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
6112 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006113}
6114
Dan Gohman475871a2008-07-27 21:46:04 +00006115void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00006116 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006117 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006118 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006119 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00006120 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006121 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006122 switch (Op.getOpcode()) {
6123 default: break;
6124 case ARMISD::CMOV: {
6125 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00006126 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006127 if (KnownZero == 0 && KnownOne == 0) return;
6128
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006129 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00006130 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
6131 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006132 KnownZero &= KnownZeroRHS;
6133 KnownOne &= KnownOneRHS;
6134 return;
6135 }
6136 }
6137}
6138
6139//===----------------------------------------------------------------------===//
6140// ARM Inline Assembly Support
6141//===----------------------------------------------------------------------===//
6142
Evan Cheng55d42002011-01-08 01:24:27 +00006143bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
6144 // Looking for "rev" which is V6+.
6145 if (!Subtarget->hasV6Ops())
6146 return false;
6147
6148 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
6149 std::string AsmStr = IA->getAsmString();
6150 SmallVector<StringRef, 4> AsmPieces;
6151 SplitString(AsmStr, AsmPieces, ";\n");
6152
6153 switch (AsmPieces.size()) {
6154 default: return false;
6155 case 1:
6156 AsmStr = AsmPieces[0];
6157 AsmPieces.clear();
6158 SplitString(AsmStr, AsmPieces, " \t,");
6159
6160 // rev $0, $1
6161 if (AsmPieces.size() == 3 &&
6162 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
6163 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
6164 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
6165 if (Ty && Ty->getBitWidth() == 32)
6166 return IntrinsicLowering::LowerToByteSwap(CI);
6167 }
6168 break;
6169 }
6170
6171 return false;
6172}
6173
Evan Chenga8e29892007-01-19 07:51:42 +00006174/// getConstraintType - Given a constraint letter, return the type of
6175/// constraint it is for this target.
6176ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006177ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
6178 if (Constraint.size() == 1) {
6179 switch (Constraint[0]) {
6180 default: break;
6181 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006182 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00006183 }
Evan Chenga8e29892007-01-19 07:51:42 +00006184 }
Chris Lattner4234f572007-03-25 02:14:49 +00006185 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00006186}
6187
John Thompson44ab89e2010-10-29 17:29:13 +00006188/// Examine constraint type and operand type and determine a weight value.
6189/// This object must already have been set up with the operand type
6190/// and the current alternative constraint selected.
6191TargetLowering::ConstraintWeight
6192ARMTargetLowering::getSingleConstraintMatchWeight(
6193 AsmOperandInfo &info, const char *constraint) const {
6194 ConstraintWeight weight = CW_Invalid;
6195 Value *CallOperandVal = info.CallOperandVal;
6196 // If we don't have a value, we can't do a match,
6197 // but allow it at the lowest weight.
6198 if (CallOperandVal == NULL)
6199 return CW_Default;
6200 const Type *type = CallOperandVal->getType();
6201 // Look at the constraint type.
6202 switch (*constraint) {
6203 default:
6204 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6205 break;
6206 case 'l':
6207 if (type->isIntegerTy()) {
6208 if (Subtarget->isThumb())
6209 weight = CW_SpecificReg;
6210 else
6211 weight = CW_Register;
6212 }
6213 break;
6214 case 'w':
6215 if (type->isFloatingPointTy())
6216 weight = CW_Register;
6217 break;
6218 }
6219 return weight;
6220}
6221
Bob Wilson2dc4f542009-03-20 22:42:55 +00006222std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00006223ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006224 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006225 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006226 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00006227 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006228 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006229 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006230 return std::make_pair(0U, ARM::tGPRRegisterClass);
6231 else
6232 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006233 case 'r':
6234 return std::make_pair(0U, ARM::GPRRegisterClass);
6235 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006236 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006237 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00006238 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006239 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00006240 if (VT.getSizeInBits() == 128)
6241 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006242 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006243 }
6244 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006245 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00006246 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006247
Evan Chenga8e29892007-01-19 07:51:42 +00006248 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6249}
6250
6251std::vector<unsigned> ARMTargetLowering::
6252getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006253 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006254 if (Constraint.size() != 1)
6255 return std::vector<unsigned>();
6256
6257 switch (Constraint[0]) { // GCC ARM Constraint Letters
6258 default: break;
6259 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006260 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6261 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6262 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006263 case 'r':
6264 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6265 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6266 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
6267 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006268 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006269 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006270 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
6271 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
6272 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
6273 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
6274 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
6275 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
6276 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
6277 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00006278 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006279 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
6280 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
6281 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
6282 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00006283 if (VT.getSizeInBits() == 128)
6284 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
6285 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006286 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006287 }
6288
6289 return std::vector<unsigned>();
6290}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006291
6292/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6293/// vector. If it is invalid, don't add anything to Ops.
6294void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
6295 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006296 std::vector<SDValue>&Ops,
6297 SelectionDAG &DAG) const {
6298 SDValue Result(0, 0);
6299
6300 switch (Constraint) {
6301 default: break;
6302 case 'I': case 'J': case 'K': case 'L':
6303 case 'M': case 'N': case 'O':
6304 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
6305 if (!C)
6306 return;
6307
6308 int64_t CVal64 = C->getSExtValue();
6309 int CVal = (int) CVal64;
6310 // None of these constraints allow values larger than 32 bits. Check
6311 // that the value fits in an int.
6312 if (CVal != CVal64)
6313 return;
6314
6315 switch (Constraint) {
6316 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006317 if (Subtarget->isThumb1Only()) {
6318 // This must be a constant between 0 and 255, for ADD
6319 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006320 if (CVal >= 0 && CVal <= 255)
6321 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006322 } else if (Subtarget->isThumb2()) {
6323 // A constant that can be used as an immediate value in a
6324 // data-processing instruction.
6325 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6326 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006327 } else {
6328 // A constant that can be used as an immediate value in a
6329 // data-processing instruction.
6330 if (ARM_AM::getSOImmVal(CVal) != -1)
6331 break;
6332 }
6333 return;
6334
6335 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006336 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006337 // This must be a constant between -255 and -1, for negated ADD
6338 // immediates. This can be used in GCC with an "n" modifier that
6339 // prints the negated value, for use with SUB instructions. It is
6340 // not useful otherwise but is implemented for compatibility.
6341 if (CVal >= -255 && CVal <= -1)
6342 break;
6343 } else {
6344 // This must be a constant between -4095 and 4095. It is not clear
6345 // what this constraint is intended for. Implemented for
6346 // compatibility with GCC.
6347 if (CVal >= -4095 && CVal <= 4095)
6348 break;
6349 }
6350 return;
6351
6352 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006353 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006354 // A 32-bit value where only one byte has a nonzero value. Exclude
6355 // zero to match GCC. This constraint is used by GCC internally for
6356 // constants that can be loaded with a move/shift combination.
6357 // It is not useful otherwise but is implemented for compatibility.
6358 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6359 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006360 } else if (Subtarget->isThumb2()) {
6361 // A constant whose bitwise inverse can be used as an immediate
6362 // value in a data-processing instruction. This can be used in GCC
6363 // with a "B" modifier that prints the inverted value, for use with
6364 // BIC and MVN instructions. It is not useful otherwise but is
6365 // implemented for compatibility.
6366 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6367 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006368 } else {
6369 // A constant whose bitwise inverse can be used as an immediate
6370 // value in a data-processing instruction. This can be used in GCC
6371 // with a "B" modifier that prints the inverted value, for use with
6372 // BIC and MVN instructions. It is not useful otherwise but is
6373 // implemented for compatibility.
6374 if (ARM_AM::getSOImmVal(~CVal) != -1)
6375 break;
6376 }
6377 return;
6378
6379 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006380 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006381 // This must be a constant between -7 and 7,
6382 // for 3-operand ADD/SUB immediate instructions.
6383 if (CVal >= -7 && CVal < 7)
6384 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006385 } else if (Subtarget->isThumb2()) {
6386 // A constant whose negation can be used as an immediate value in a
6387 // data-processing instruction. This can be used in GCC with an "n"
6388 // modifier that prints the negated value, for use with SUB
6389 // instructions. It is not useful otherwise but is implemented for
6390 // compatibility.
6391 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6392 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006393 } else {
6394 // A constant whose negation can be used as an immediate value in a
6395 // data-processing instruction. This can be used in GCC with an "n"
6396 // modifier that prints the negated value, for use with SUB
6397 // instructions. It is not useful otherwise but is implemented for
6398 // compatibility.
6399 if (ARM_AM::getSOImmVal(-CVal) != -1)
6400 break;
6401 }
6402 return;
6403
6404 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006405 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006406 // This must be a multiple of 4 between 0 and 1020, for
6407 // ADD sp + immediate.
6408 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6409 break;
6410 } else {
6411 // A power of two or a constant between 0 and 32. This is used in
6412 // GCC for the shift amount on shifted register operands, but it is
6413 // useful in general for any shift amounts.
6414 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6415 break;
6416 }
6417 return;
6418
6419 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006420 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006421 // This must be a constant between 0 and 31, for shift amounts.
6422 if (CVal >= 0 && CVal <= 31)
6423 break;
6424 }
6425 return;
6426
6427 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006428 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006429 // This must be a multiple of 4 between -508 and 508, for
6430 // ADD/SUB sp = sp + immediate.
6431 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6432 break;
6433 }
6434 return;
6435 }
6436 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6437 break;
6438 }
6439
6440 if (Result.getNode()) {
6441 Ops.push_back(Result);
6442 return;
6443 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006444 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006445}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006446
6447bool
6448ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6449 // The ARM target isn't yet aware of offsets.
6450 return false;
6451}
Evan Cheng39382422009-10-28 01:44:26 +00006452
6453int ARM::getVFPf32Imm(const APFloat &FPImm) {
6454 APInt Imm = FPImm.bitcastToAPInt();
6455 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6456 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6457 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6458
6459 // We can handle 4 bits of mantissa.
6460 // mantissa = (16+UInt(e:f:g:h))/16.
6461 if (Mantissa & 0x7ffff)
6462 return -1;
6463 Mantissa >>= 19;
6464 if ((Mantissa & 0xf) != Mantissa)
6465 return -1;
6466
6467 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6468 if (Exp < -3 || Exp > 4)
6469 return -1;
6470 Exp = ((Exp+3) & 0x7) ^ 4;
6471
6472 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6473}
6474
6475int ARM::getVFPf64Imm(const APFloat &FPImm) {
6476 APInt Imm = FPImm.bitcastToAPInt();
6477 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6478 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6479 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6480
6481 // We can handle 4 bits of mantissa.
6482 // mantissa = (16+UInt(e:f:g:h))/16.
6483 if (Mantissa & 0xffffffffffffLL)
6484 return -1;
6485 Mantissa >>= 48;
6486 if ((Mantissa & 0xf) != Mantissa)
6487 return -1;
6488
6489 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6490 if (Exp < -3 || Exp > 4)
6491 return -1;
6492 Exp = ((Exp+3) & 0x7) ^ 4;
6493
6494 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6495}
6496
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006497bool ARM::isBitFieldInvertedMask(unsigned v) {
6498 if (v == 0xffffffff)
6499 return 0;
6500 // there can be 1's on either or both "outsides", all the "inside"
6501 // bits must be 0's
6502 unsigned int lsb = 0, msb = 31;
6503 while (v & (1 << msb)) --msb;
6504 while (v & (1 << lsb)) ++lsb;
6505 for (unsigned int i = lsb; i <= msb; ++i) {
6506 if (v & (1 << i))
6507 return 0;
6508 }
6509 return 1;
6510}
6511
Evan Cheng39382422009-10-28 01:44:26 +00006512/// isFPImmLegal - Returns true if the target can instruction select the
6513/// specified FP immediate natively. If false, the legalizer will
6514/// materialize the FP immediate as a load from a constant pool.
6515bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
6516 if (!Subtarget->hasVFP3())
6517 return false;
6518 if (VT == MVT::f32)
6519 return ARM::getVFPf32Imm(Imm) != -1;
6520 if (VT == MVT::f64)
6521 return ARM::getVFPf64Imm(Imm) != -1;
6522 return false;
6523}
Bob Wilson65ffec42010-09-21 17:56:22 +00006524
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006525/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00006526/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
6527/// specified in the intrinsic calls.
6528bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
6529 const CallInst &I,
6530 unsigned Intrinsic) const {
6531 switch (Intrinsic) {
6532 case Intrinsic::arm_neon_vld1:
6533 case Intrinsic::arm_neon_vld2:
6534 case Intrinsic::arm_neon_vld3:
6535 case Intrinsic::arm_neon_vld4:
6536 case Intrinsic::arm_neon_vld2lane:
6537 case Intrinsic::arm_neon_vld3lane:
6538 case Intrinsic::arm_neon_vld4lane: {
6539 Info.opc = ISD::INTRINSIC_W_CHAIN;
6540 // Conservatively set memVT to the entire set of vectors loaded.
6541 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
6542 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6543 Info.ptrVal = I.getArgOperand(0);
6544 Info.offset = 0;
6545 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6546 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6547 Info.vol = false; // volatile loads with NEON intrinsics not supported
6548 Info.readMem = true;
6549 Info.writeMem = false;
6550 return true;
6551 }
6552 case Intrinsic::arm_neon_vst1:
6553 case Intrinsic::arm_neon_vst2:
6554 case Intrinsic::arm_neon_vst3:
6555 case Intrinsic::arm_neon_vst4:
6556 case Intrinsic::arm_neon_vst2lane:
6557 case Intrinsic::arm_neon_vst3lane:
6558 case Intrinsic::arm_neon_vst4lane: {
6559 Info.opc = ISD::INTRINSIC_VOID;
6560 // Conservatively set memVT to the entire set of vectors stored.
6561 unsigned NumElts = 0;
6562 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
6563 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
6564 if (!ArgTy->isVectorTy())
6565 break;
6566 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
6567 }
6568 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6569 Info.ptrVal = I.getArgOperand(0);
6570 Info.offset = 0;
6571 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6572 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6573 Info.vol = false; // volatile stores with NEON intrinsics not supported
6574 Info.readMem = false;
6575 Info.writeMem = true;
6576 return true;
6577 }
6578 default:
6579 break;
6580 }
6581
6582 return false;
6583}