blob: fbfe65ac590bd9e0c516744d6229f710691a4054 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100505static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100506{
507 struct drm_i915_private *dev_priv = to_i915(ring->dev);
508
509 if (!IS_GEN2(ring->dev)) {
510 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200511 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
512 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100513 /* Sometimes we observe that the idle flag is not
514 * set even though the ring is empty. So double
515 * check before giving up.
516 */
517 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
518 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100519 }
520 }
521
522 I915_WRITE_CTL(ring, 0);
523 I915_WRITE_HEAD(ring, 0);
524 ring->write_tail(ring, 0);
525
526 if (!IS_GEN2(ring->dev)) {
527 (void)I915_READ_CTL(ring);
528 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
529 }
530
531 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800535{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200536 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300537 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100538 struct intel_ringbuffer *ringbuf = ring->buffer;
539 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541
Mika Kuoppala59bad942015-01-16 11:34:40 +0200542 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200543
Chris Wilson9991ae72014-04-02 16:36:07 +0100544 if (!stop_ring(ring)) {
545 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000546 DRM_DEBUG_KMS("%s head not reset to zero "
547 "ctl %08x head %08x tail %08x start %08x\n",
548 ring->name,
549 I915_READ_CTL(ring),
550 I915_READ_HEAD(ring),
551 I915_READ_TAIL(ring),
552 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800553
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000555 DRM_ERROR("failed to set %s head to zero "
556 "ctl %08x head %08x tail %08x start %08x\n",
557 ring->name,
558 I915_READ_CTL(ring),
559 I915_READ_HEAD(ring),
560 I915_READ_TAIL(ring),
561 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100562 ret = -EIO;
563 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000564 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700565 }
566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (I915_NEED_GFX_HWS(dev))
568 intel_ring_setup_status_page(ring);
569 else
570 ring_setup_phys_status_page(ring);
571
Jiri Kosinaece4a172014-08-07 16:29:53 +0200572 /* Enforce ordering by reading HEAD register back */
573 I915_READ_HEAD(ring);
574
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200575 /* Initialize the ring. This must happen _after_ we've cleared the ring
576 * registers with the above sequence (the readback of the HEAD registers
577 * also enforces ordering), otherwise the hw might lose the new ring
578 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700579 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100580
581 /* WaClearRingBufHeadRegAtInit:ctg,elk */
582 if (I915_READ_HEAD(ring))
583 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
584 ring->name, I915_READ_HEAD(ring));
585 I915_WRITE_HEAD(ring, 0);
586 (void)I915_READ_HEAD(ring);
587
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200588 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100589 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000590 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800592 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400593 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700594 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400595 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000596 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100597 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
598 ring->name,
599 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
600 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
601 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 ret = -EIO;
603 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604 }
605
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100607 ringbuf->head = I915_READ_HEAD(ring);
608 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000609 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000610
Chris Wilson50f018d2013-06-10 11:20:19 +0100611 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
612
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200613out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200614 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200615
616 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700617}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800618
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100619void
620intel_fini_pipe_control(struct intel_engine_cs *ring)
621{
622 struct drm_device *dev = ring->dev;
623
624 if (ring->scratch.obj == NULL)
625 return;
626
627 if (INTEL_INFO(dev)->gen >= 5) {
628 kunmap(sg_page(ring->scratch.obj->pages->sgl));
629 i915_gem_object_ggtt_unpin(ring->scratch.obj);
630 }
631
632 drm_gem_object_unreference(&ring->scratch.obj->base);
633 ring->scratch.obj = NULL;
634}
635
636int
637intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 int ret;
640
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100641 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100643 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
644 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 DRM_ERROR("Failed to allocate seqno page\n");
646 ret = -ENOMEM;
647 goto err;
648 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100649
Daniel Vettera9cc7262014-02-14 14:01:13 +0100650 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
651 if (ret)
652 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100654 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 if (ret)
656 goto err_unref;
657
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100658 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
659 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
660 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800661 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800663 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200665 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667 return 0;
668
669err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 return ret;
675}
676
Michel Thierry771b9a52014-11-11 16:47:33 +0000677static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
678 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100679{
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681 struct drm_device *dev = ring->dev;
682 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000685 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100687
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 ring->gpu_caches_dirty = true;
689 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100690 if (ret)
691 return ret;
692
Arun Siluvery22a916a2014-10-22 18:59:52 +0100693 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300694 if (ret)
695 return ret;
696
Arun Siluvery22a916a2014-10-22 18:59:52 +0100697 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300698 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300699 intel_ring_emit(ring, w->reg[i].addr);
700 intel_ring_emit(ring, w->reg[i].value);
701 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100702 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300703
704 intel_ring_advance(ring);
705
706 ring->gpu_caches_dirty = true;
707 ret = intel_ring_flush_all_caches(ring);
708 if (ret)
709 return ret;
710
711 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
712
713 return 0;
714}
715
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100716static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
717 struct intel_context *ctx)
718{
719 int ret;
720
721 ret = intel_ring_workarounds_emit(ring, ctx);
722 if (ret != 0)
723 return ret;
724
725 ret = i915_gem_render_state_init(ring);
726 if (ret)
727 DRM_ERROR("init render state: %d\n", ret);
728
729 return ret;
730}
731
Mika Kuoppala72253422014-10-07 17:21:26 +0300732static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000733 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300734{
735 const u32 idx = dev_priv->workarounds.count;
736
737 if (WARN_ON(idx >= I915_MAX_WA_REGS))
738 return -ENOSPC;
739
740 dev_priv->workarounds.reg[idx].addr = addr;
741 dev_priv->workarounds.reg[idx].value = val;
742 dev_priv->workarounds.reg[idx].mask = mask;
743
744 dev_priv->workarounds.count++;
745
746 return 0;
747}
748
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000749#define WA_REG(addr, mask, val) { \
750 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300751 if (r) \
752 return r; \
753 }
754
755#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000756 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300757
758#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000759 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300760
Damien Lespiau98533252014-12-08 17:33:51 +0000761#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300763
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000764#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
765#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300766
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768
769static int bdw_init_workarounds(struct intel_engine_cs *ring)
770{
771 struct drm_device *dev = ring->dev;
772 struct drm_i915_private *dev_priv = dev->dev_private;
773
Arun Siluvery86d7f232014-08-26 14:44:50 +0100774 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700775 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
777 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
778 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700780 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300781 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
782 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100783
Mika Kuoppala72253422014-10-07 17:21:26 +0300784 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
785 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100786
787 /* Use Force Non-Coherent whenever executing a 3D context. This is a
788 * workaround for for a possible hang in the unlikely event a TLB
789 * invalidation occurs during a PSD flush.
790 */
Michel Thierry1a252052014-12-10 09:43:37 +0000791 /* WaForceEnableNonCoherent:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000792 /* WaHdcDisableFetchWhenMasked:bdw */
Rodrigo Vivida096542014-09-19 20:16:27 -0400793 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300794 WA_SET_BIT_MASKED(HDC_CHICKEN0,
795 HDC_FORCE_NON_COHERENT |
Michel Thierryf3f32362014-12-04 15:07:52 +0000796 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Mika Kuoppala72253422014-10-07 17:21:26 +0300797 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100798
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800799 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
800 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
801 * polygons in the same 8x4 pixel/sample area to be processed without
802 * stalling waiting for the earlier ones to write to Hierarchical Z
803 * buffer."
804 *
805 * This optimization is off by default for Broadwell; turn it on.
806 */
807 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
808
Arun Siluvery86d7f232014-08-26 14:44:50 +0100809 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(CACHE_MODE_1,
811 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
813 /*
814 * BSpec recommends 8x4 when MSAA is used,
815 * however in practice 16x4 seems fastest.
816 *
817 * Note that PS/WM thread counts depend on the WIZ hashing
818 * disable bit, which we don't touch here, but it's good
819 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
820 */
Damien Lespiau98533252014-12-08 17:33:51 +0000821 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
822 GEN6_WIZ_HASHING_MASK,
823 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100824
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825 return 0;
826}
827
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300828static int chv_init_workarounds(struct intel_engine_cs *ring)
829{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300830 struct drm_device *dev = ring->dev;
831 struct drm_i915_private *dev_priv = dev->dev_private;
832
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300833 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300834 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300835 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000836 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
837 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300838
Arun Siluvery952890092014-10-28 18:33:14 +0000839 /* Use Force Non-Coherent whenever executing a 3D context. This is a
840 * workaround for a possible hang in the unlikely event a TLB
841 * invalidation occurs during a PSD flush.
842 */
843 /* WaForceEnableNonCoherent:chv */
844 /* WaHdcDisableFetchWhenMasked:chv */
845 WA_SET_BIT_MASKED(HDC_CHICKEN0,
846 HDC_FORCE_NON_COHERENT |
847 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
848
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800849 /* According to the CACHE_MODE_0 default value documentation, some
850 * CHV platforms disable this optimization by default. Turn it on.
851 */
852 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
853
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200854 /* Wa4x4STCOptimizationDisable:chv */
855 WA_SET_BIT_MASKED(CACHE_MODE_1,
856 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
857
Kenneth Graunked60de812015-01-10 18:02:22 -0800858 /* Improve HiZ throughput on CHV. */
859 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
860
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200861 /*
862 * BSpec recommends 8x4 when MSAA is used,
863 * however in practice 16x4 seems fastest.
864 *
865 * Note that PS/WM thread counts depend on the WIZ hashing
866 * disable bit, which we don't touch here, but it's good
867 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
868 */
869 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
870 GEN6_WIZ_HASHING_MASK,
871 GEN6_WIZ_HASHING_16x4);
872
Mika Kuoppala72253422014-10-07 17:21:26 +0300873 return 0;
874}
875
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000876static int gen9_init_workarounds(struct intel_engine_cs *ring)
877{
878 return 0;
879}
880
Michel Thierry771b9a52014-11-11 16:47:33 +0000881int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300882{
883 struct drm_device *dev = ring->dev;
884 struct drm_i915_private *dev_priv = dev->dev_private;
885
886 WARN_ON(ring->id != RCS);
887
888 dev_priv->workarounds.count = 0;
889
890 if (IS_BROADWELL(dev))
891 return bdw_init_workarounds(ring);
892
893 if (IS_CHERRYVIEW(dev))
894 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300895
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000896 if (IS_GEN9(dev))
897 return gen9_init_workarounds(ring);
898
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300899 return 0;
900}
901
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100902static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800903{
Chris Wilson78501ea2010-10-27 12:18:21 +0100904 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000905 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100906 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200907 if (ret)
908 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800909
Akash Goel61a563a2014-03-25 18:01:50 +0530910 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
911 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200912 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000913
914 /* We need to disable the AsyncFlip performance optimisations in order
915 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
916 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100917 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300918 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000919 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000920 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000921 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
922
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000923 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530924 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000925 if (INTEL_INFO(dev)->gen == 6)
926 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000927 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000928
Akash Goel01fa0302014-03-24 23:00:04 +0530929 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000930 if (IS_GEN7(dev))
931 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530932 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000933 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100934
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200935 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700936 /* From the Sandybridge PRM, volume 1 part 3, page 24:
937 * "If this bit is set, STCunit will have LRA as replacement
938 * policy. [...] This bit must be reset. LRA replacement
939 * policy is not supported."
940 */
941 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200942 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800943 }
944
Daniel Vetter6b26c862012-04-24 14:04:12 +0200945 if (INTEL_INFO(dev)->gen >= 6)
946 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000947
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700948 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700949 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700950
Mika Kuoppala72253422014-10-07 17:21:26 +0300951 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800952}
953
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100954static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000955{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100956 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700957 struct drm_i915_private *dev_priv = dev->dev_private;
958
959 if (dev_priv->semaphore_obj) {
960 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
961 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
962 dev_priv->semaphore_obj = NULL;
963 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100964
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100965 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000966}
967
Ben Widawsky3e789982014-06-30 09:53:37 -0700968static int gen8_rcs_signal(struct intel_engine_cs *signaller,
969 unsigned int num_dwords)
970{
971#define MBOX_UPDATE_DWORDS 8
972 struct drm_device *dev = signaller->dev;
973 struct drm_i915_private *dev_priv = dev->dev_private;
974 struct intel_engine_cs *waiter;
975 int i, ret, num_rings;
976
977 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
978 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
979#undef MBOX_UPDATE_DWORDS
980
981 ret = intel_ring_begin(signaller, num_dwords);
982 if (ret)
983 return ret;
984
985 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000986 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700987 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
988 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
989 continue;
990
John Harrison6259cea2014-11-24 18:49:29 +0000991 seqno = i915_gem_request_get_seqno(
992 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700993 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
994 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
995 PIPE_CONTROL_QW_WRITE |
996 PIPE_CONTROL_FLUSH_ENABLE);
997 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
998 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000999 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001000 intel_ring_emit(signaller, 0);
1001 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1002 MI_SEMAPHORE_TARGET(waiter->id));
1003 intel_ring_emit(signaller, 0);
1004 }
1005
1006 return 0;
1007}
1008
1009static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1010 unsigned int num_dwords)
1011{
1012#define MBOX_UPDATE_DWORDS 6
1013 struct drm_device *dev = signaller->dev;
1014 struct drm_i915_private *dev_priv = dev->dev_private;
1015 struct intel_engine_cs *waiter;
1016 int i, ret, num_rings;
1017
1018 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1019 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1020#undef MBOX_UPDATE_DWORDS
1021
1022 ret = intel_ring_begin(signaller, num_dwords);
1023 if (ret)
1024 return ret;
1025
1026 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001027 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001028 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1029 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1030 continue;
1031
John Harrison6259cea2014-11-24 18:49:29 +00001032 seqno = i915_gem_request_get_seqno(
1033 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001034 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1035 MI_FLUSH_DW_OP_STOREDW);
1036 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1037 MI_FLUSH_DW_USE_GTT);
1038 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001039 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001040 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1041 MI_SEMAPHORE_TARGET(waiter->id));
1042 intel_ring_emit(signaller, 0);
1043 }
1044
1045 return 0;
1046}
1047
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001048static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001049 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001050{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001051 struct drm_device *dev = signaller->dev;
1052 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001053 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001054 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001055
Ben Widawskya1444b72014-06-30 09:53:35 -07001056#define MBOX_UPDATE_DWORDS 3
1057 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1058 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1059#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001060
1061 ret = intel_ring_begin(signaller, num_dwords);
1062 if (ret)
1063 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001064
Ben Widawsky78325f22014-04-29 14:52:29 -07001065 for_each_ring(useless, dev_priv, i) {
1066 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1067 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001068 u32 seqno = i915_gem_request_get_seqno(
1069 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001070 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1071 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001072 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001073 }
1074 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001075
Ben Widawskya1444b72014-06-30 09:53:35 -07001076 /* If num_dwords was rounded, make sure the tail pointer is correct */
1077 if (num_rings % 2 == 0)
1078 intel_ring_emit(signaller, MI_NOOP);
1079
Ben Widawsky024a43e2014-04-29 14:52:30 -07001080 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001081}
1082
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001083/**
1084 * gen6_add_request - Update the semaphore mailbox registers
1085 *
1086 * @ring - ring that is adding a request
1087 * @seqno - return seqno stuck into the ring
1088 *
1089 * Update the mailbox registers in the *other* rings with the current seqno.
1090 * This acts like a signal in the canonical semaphore.
1091 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001092static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001093gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001094{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001095 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001096
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001097 if (ring->semaphore.signal)
1098 ret = ring->semaphore.signal(ring, 4);
1099 else
1100 ret = intel_ring_begin(ring, 4);
1101
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001102 if (ret)
1103 return ret;
1104
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001105 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1106 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001107 intel_ring_emit(ring,
1108 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001109 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001110 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001111
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001112 return 0;
1113}
1114
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001115static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1116 u32 seqno)
1117{
1118 struct drm_i915_private *dev_priv = dev->dev_private;
1119 return dev_priv->last_seqno < seqno;
1120}
1121
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001122/**
1123 * intel_ring_sync - sync the waiter to the signaller on seqno
1124 *
1125 * @waiter - ring that is waiting
1126 * @signaller - ring which has, or will signal
1127 * @seqno - seqno which the waiter will block on
1128 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001129
1130static int
1131gen8_ring_sync(struct intel_engine_cs *waiter,
1132 struct intel_engine_cs *signaller,
1133 u32 seqno)
1134{
1135 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1136 int ret;
1137
1138 ret = intel_ring_begin(waiter, 4);
1139 if (ret)
1140 return ret;
1141
1142 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1143 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001144 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001145 MI_SEMAPHORE_SAD_GTE_SDD);
1146 intel_ring_emit(waiter, seqno);
1147 intel_ring_emit(waiter,
1148 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1149 intel_ring_emit(waiter,
1150 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1151 intel_ring_advance(waiter);
1152 return 0;
1153}
1154
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001155static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001156gen6_ring_sync(struct intel_engine_cs *waiter,
1157 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001158 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001159{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001160 u32 dw1 = MI_SEMAPHORE_MBOX |
1161 MI_SEMAPHORE_COMPARE |
1162 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001163 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1164 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001165
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001166 /* Throughout all of the GEM code, seqno passed implies our current
1167 * seqno is >= the last seqno executed. However for hardware the
1168 * comparison is strictly greater than.
1169 */
1170 seqno -= 1;
1171
Ben Widawskyebc348b2014-04-29 14:52:28 -07001172 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001173
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001174 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001175 if (ret)
1176 return ret;
1177
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001178 /* If seqno wrap happened, omit the wait with no-ops */
1179 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001180 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001181 intel_ring_emit(waiter, seqno);
1182 intel_ring_emit(waiter, 0);
1183 intel_ring_emit(waiter, MI_NOOP);
1184 } else {
1185 intel_ring_emit(waiter, MI_NOOP);
1186 intel_ring_emit(waiter, MI_NOOP);
1187 intel_ring_emit(waiter, MI_NOOP);
1188 intel_ring_emit(waiter, MI_NOOP);
1189 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001190 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001191
1192 return 0;
1193}
1194
Chris Wilsonc6df5412010-12-15 09:56:50 +00001195#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1196do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001197 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1198 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001199 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1200 intel_ring_emit(ring__, 0); \
1201 intel_ring_emit(ring__, 0); \
1202} while (0)
1203
1204static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001205pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001206{
Chris Wilson18393f62014-04-09 09:19:40 +01001207 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001208 int ret;
1209
1210 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1211 * incoherent with writes to memory, i.e. completely fubar,
1212 * so we need to use PIPE_NOTIFY instead.
1213 *
1214 * However, we also need to workaround the qword write
1215 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1216 * memory before requesting an interrupt.
1217 */
1218 ret = intel_ring_begin(ring, 32);
1219 if (ret)
1220 return ret;
1221
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001222 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001223 PIPE_CONTROL_WRITE_FLUSH |
1224 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001225 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001226 intel_ring_emit(ring,
1227 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001228 intel_ring_emit(ring, 0);
1229 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001230 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001231 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001232 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001233 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001234 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001235 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001236 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001237 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001238 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001239 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001240
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001241 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001242 PIPE_CONTROL_WRITE_FLUSH |
1243 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001244 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001245 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001246 intel_ring_emit(ring,
1247 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001248 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001249 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001250
Chris Wilsonc6df5412010-12-15 09:56:50 +00001251 return 0;
1252}
1253
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001254static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001255gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001256{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001257 /* Workaround to force correct ordering between irq and seqno writes on
1258 * ivb (and maybe also on snb) by reading from a CS register (like
1259 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001260 if (!lazy_coherency) {
1261 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1262 POSTING_READ(RING_ACTHD(ring->mmio_base));
1263 }
1264
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001265 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1266}
1267
1268static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001269ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001270{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001271 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1272}
1273
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001274static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001275ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001276{
1277 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1278}
1279
Chris Wilsonc6df5412010-12-15 09:56:50 +00001280static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001281pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001282{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001283 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001284}
1285
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001286static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001287pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001288{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001289 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001290}
1291
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001292static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001293gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001294{
1295 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001296 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001297 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001298
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001299 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001300 return false;
1301
Chris Wilson7338aef2012-04-24 21:48:47 +01001302 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001303 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001304 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001305 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001306
1307 return true;
1308}
1309
1310static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001311gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001312{
1313 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001314 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001315 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001316
Chris Wilson7338aef2012-04-24 21:48:47 +01001317 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001318 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001319 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001320 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001321}
1322
1323static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001324i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325{
Chris Wilson78501ea2010-10-27 12:18:21 +01001326 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001327 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001328 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001329
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001330 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001331 return false;
1332
Chris Wilson7338aef2012-04-24 21:48:47 +01001333 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001334 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001335 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1336 I915_WRITE(IMR, dev_priv->irq_mask);
1337 POSTING_READ(IMR);
1338 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001339 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001340
1341 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001342}
1343
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001344static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001345i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001346{
Chris Wilson78501ea2010-10-27 12:18:21 +01001347 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001348 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001349 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001350
Chris Wilson7338aef2012-04-24 21:48:47 +01001351 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001352 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001353 dev_priv->irq_mask |= ring->irq_enable_mask;
1354 I915_WRITE(IMR, dev_priv->irq_mask);
1355 POSTING_READ(IMR);
1356 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001357 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001358}
1359
Chris Wilsonc2798b12012-04-22 21:13:57 +01001360static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001361i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001362{
1363 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001365 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001366
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001367 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001368 return false;
1369
Chris Wilson7338aef2012-04-24 21:48:47 +01001370 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001371 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001372 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1373 I915_WRITE16(IMR, dev_priv->irq_mask);
1374 POSTING_READ16(IMR);
1375 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001376 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001377
1378 return true;
1379}
1380
1381static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001382i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001383{
1384 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001385 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001386 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001387
Chris Wilson7338aef2012-04-24 21:48:47 +01001388 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001389 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001390 dev_priv->irq_mask |= ring->irq_enable_mask;
1391 I915_WRITE16(IMR, dev_priv->irq_mask);
1392 POSTING_READ16(IMR);
1393 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001394 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001395}
1396
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001397void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001398{
Eric Anholt45930102011-05-06 17:12:35 -07001399 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001400 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001401 u32 mmio = 0;
1402
1403 /* The ring status page addresses are no longer next to the rest of
1404 * the ring registers as of gen7.
1405 */
1406 if (IS_GEN7(dev)) {
1407 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001408 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001409 mmio = RENDER_HWS_PGA_GEN7;
1410 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001411 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001412 mmio = BLT_HWS_PGA_GEN7;
1413 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001414 /*
1415 * VCS2 actually doesn't exist on Gen7. Only shut up
1416 * gcc switch check warning
1417 */
1418 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001419 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001420 mmio = BSD_HWS_PGA_GEN7;
1421 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001422 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001423 mmio = VEBOX_HWS_PGA_GEN7;
1424 break;
Eric Anholt45930102011-05-06 17:12:35 -07001425 }
1426 } else if (IS_GEN6(ring->dev)) {
1427 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1428 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001429 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001430 mmio = RING_HWS_PGA(ring->mmio_base);
1431 }
1432
Chris Wilson78501ea2010-10-27 12:18:21 +01001433 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1434 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001435
Damien Lespiaudc616b82014-03-13 01:40:28 +00001436 /*
1437 * Flush the TLB for this page
1438 *
1439 * FIXME: These two bits have disappeared on gen8, so a question
1440 * arises: do we still need this and if so how should we go about
1441 * invalidating the TLB?
1442 */
1443 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001444 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301445
1446 /* ring should be idle before issuing a sync flush*/
1447 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1448
Chris Wilson884020b2013-08-06 19:01:14 +01001449 I915_WRITE(reg,
1450 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1451 INSTPM_SYNC_FLUSH));
1452 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1453 1000))
1454 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1455 ring->name);
1456 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001457}
1458
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001459static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001460bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001461 u32 invalidate_domains,
1462 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001463{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001464 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001465
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001466 ret = intel_ring_begin(ring, 2);
1467 if (ret)
1468 return ret;
1469
1470 intel_ring_emit(ring, MI_FLUSH);
1471 intel_ring_emit(ring, MI_NOOP);
1472 intel_ring_advance(ring);
1473 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001474}
1475
Chris Wilson3cce4692010-10-27 16:11:02 +01001476static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001477i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001478{
Chris Wilson3cce4692010-10-27 16:11:02 +01001479 int ret;
1480
1481 ret = intel_ring_begin(ring, 4);
1482 if (ret)
1483 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001484
Chris Wilson3cce4692010-10-27 16:11:02 +01001485 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1486 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001487 intel_ring_emit(ring,
1488 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001489 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001490 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001491
Chris Wilson3cce4692010-10-27 16:11:02 +01001492 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001493}
1494
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001495static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001496gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001497{
1498 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001499 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001500 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001501
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001502 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1503 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001504
Chris Wilson7338aef2012-04-24 21:48:47 +01001505 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001506 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001507 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001508 I915_WRITE_IMR(ring,
1509 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001510 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001511 else
1512 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001513 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001514 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001515 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001516
1517 return true;
1518}
1519
1520static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001521gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001522{
1523 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001524 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001525 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001526
Chris Wilson7338aef2012-04-24 21:48:47 +01001527 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001528 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001529 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001530 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001531 else
1532 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001533 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001534 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001535 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001536}
1537
Ben Widawskya19d2932013-05-28 19:22:30 -07001538static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001539hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001540{
1541 struct drm_device *dev = ring->dev;
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 unsigned long flags;
1544
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001545 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001546 return false;
1547
Daniel Vetter59cdb632013-07-04 23:35:28 +02001548 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001549 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001550 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001551 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001552 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001553 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001554
1555 return true;
1556}
1557
1558static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001559hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001560{
1561 struct drm_device *dev = ring->dev;
1562 struct drm_i915_private *dev_priv = dev->dev_private;
1563 unsigned long flags;
1564
Daniel Vetter59cdb632013-07-04 23:35:28 +02001565 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001566 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001567 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001568 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001569 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001570 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001571}
1572
Ben Widawskyabd58f02013-11-02 21:07:09 -07001573static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001574gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001575{
1576 struct drm_device *dev = ring->dev;
1577 struct drm_i915_private *dev_priv = dev->dev_private;
1578 unsigned long flags;
1579
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001580 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001581 return false;
1582
1583 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1584 if (ring->irq_refcount++ == 0) {
1585 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1586 I915_WRITE_IMR(ring,
1587 ~(ring->irq_enable_mask |
1588 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1589 } else {
1590 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1591 }
1592 POSTING_READ(RING_IMR(ring->mmio_base));
1593 }
1594 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1595
1596 return true;
1597}
1598
1599static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001600gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001601{
1602 struct drm_device *dev = ring->dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 unsigned long flags;
1605
1606 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1607 if (--ring->irq_refcount == 0) {
1608 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1609 I915_WRITE_IMR(ring,
1610 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1611 } else {
1612 I915_WRITE_IMR(ring, ~0);
1613 }
1614 POSTING_READ(RING_IMR(ring->mmio_base));
1615 }
1616 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1617}
1618
Zou Nan haid1b851f2010-05-21 09:08:57 +08001619static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001620i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001621 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001622 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001623{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001624 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001625
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001626 ret = intel_ring_begin(ring, 2);
1627 if (ret)
1628 return ret;
1629
Chris Wilson78501ea2010-10-27 12:18:21 +01001630 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001631 MI_BATCH_BUFFER_START |
1632 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001633 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001634 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001635 intel_ring_advance(ring);
1636
Zou Nan haid1b851f2010-05-21 09:08:57 +08001637 return 0;
1638}
1639
Daniel Vetterb45305f2012-12-17 16:21:27 +01001640/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1641#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001642#define I830_TLB_ENTRIES (2)
1643#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001644static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001645i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001646 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001647 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001648{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001649 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001650 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001651
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001652 ret = intel_ring_begin(ring, 6);
1653 if (ret)
1654 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001655
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001656 /* Evict the invalid PTE TLBs */
1657 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1658 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1659 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1660 intel_ring_emit(ring, cs_offset);
1661 intel_ring_emit(ring, 0xdeadbeef);
1662 intel_ring_emit(ring, MI_NOOP);
1663 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001664
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001665 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001666 if (len > I830_BATCH_LIMIT)
1667 return -ENOSPC;
1668
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001669 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001670 if (ret)
1671 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001672
1673 /* Blit the batch (which has now all relocs applied) to the
1674 * stable batch scratch bo area (so that the CS never
1675 * stumbles over its tlb invalidation bug) ...
1676 */
1677 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1678 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001679 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001680 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001681 intel_ring_emit(ring, 4096);
1682 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001683
Daniel Vetterb45305f2012-12-17 16:21:27 +01001684 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001685 intel_ring_emit(ring, MI_NOOP);
1686 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001687
1688 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001689 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001690 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001691
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001692 ret = intel_ring_begin(ring, 4);
1693 if (ret)
1694 return ret;
1695
1696 intel_ring_emit(ring, MI_BATCH_BUFFER);
1697 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1698 intel_ring_emit(ring, offset + len - 8);
1699 intel_ring_emit(ring, MI_NOOP);
1700 intel_ring_advance(ring);
1701
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001702 return 0;
1703}
1704
1705static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001706i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001707 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001708 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001709{
1710 int ret;
1711
1712 ret = intel_ring_begin(ring, 2);
1713 if (ret)
1714 return ret;
1715
Chris Wilson65f56872012-04-17 16:38:12 +01001716 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001717 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001718 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001719
Eric Anholt62fdfea2010-05-21 13:26:39 -07001720 return 0;
1721}
1722
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001723static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001724{
Chris Wilson05394f32010-11-08 19:18:58 +00001725 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001726
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001727 obj = ring->status_page.obj;
1728 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001729 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001730
Chris Wilson9da3da62012-06-01 15:20:22 +01001731 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001732 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001733 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001734 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001735}
1736
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001737static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001738{
Chris Wilson05394f32010-11-08 19:18:58 +00001739 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001740
Chris Wilsone3efda42014-04-09 09:19:41 +01001741 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001742 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001743 int ret;
1744
1745 obj = i915_gem_alloc_object(ring->dev, 4096);
1746 if (obj == NULL) {
1747 DRM_ERROR("Failed to allocate status page\n");
1748 return -ENOMEM;
1749 }
1750
1751 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1752 if (ret)
1753 goto err_unref;
1754
Chris Wilson1f767e02014-07-03 17:33:03 -04001755 flags = 0;
1756 if (!HAS_LLC(ring->dev))
1757 /* On g33, we cannot place HWS above 256MiB, so
1758 * restrict its pinning to the low mappable arena.
1759 * Though this restriction is not documented for
1760 * gen4, gen5, or byt, they also behave similarly
1761 * and hang if the HWS is placed at the top of the
1762 * GTT. To generalise, it appears that all !llc
1763 * platforms have issues with us placing the HWS
1764 * above the mappable region (even though we never
1765 * actualy map it).
1766 */
1767 flags |= PIN_MAPPABLE;
1768 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001769 if (ret) {
1770err_unref:
1771 drm_gem_object_unreference(&obj->base);
1772 return ret;
1773 }
1774
1775 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001776 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001777
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001778 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001779 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001780 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001781
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001782 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1783 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001784
1785 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001786}
1787
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001788static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001789{
1790 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001791
1792 if (!dev_priv->status_page_dmah) {
1793 dev_priv->status_page_dmah =
1794 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1795 if (!dev_priv->status_page_dmah)
1796 return -ENOMEM;
1797 }
1798
Chris Wilson6b8294a2012-11-16 11:43:20 +00001799 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1800 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1801
1802 return 0;
1803}
1804
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001805void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1806{
1807 iounmap(ringbuf->virtual_start);
1808 ringbuf->virtual_start = NULL;
1809 i915_gem_object_ggtt_unpin(ringbuf->obj);
1810}
1811
1812int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1813 struct intel_ringbuffer *ringbuf)
1814{
1815 struct drm_i915_private *dev_priv = to_i915(dev);
1816 struct drm_i915_gem_object *obj = ringbuf->obj;
1817 int ret;
1818
1819 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1820 if (ret)
1821 return ret;
1822
1823 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1824 if (ret) {
1825 i915_gem_object_ggtt_unpin(obj);
1826 return ret;
1827 }
1828
1829 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1830 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1831 if (ringbuf->virtual_start == NULL) {
1832 i915_gem_object_ggtt_unpin(obj);
1833 return -EINVAL;
1834 }
1835
1836 return 0;
1837}
1838
Oscar Mateo84c23772014-07-24 17:04:15 +01001839void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001840{
Oscar Mateo2919d292014-07-03 16:28:02 +01001841 drm_gem_object_unreference(&ringbuf->obj->base);
1842 ringbuf->obj = NULL;
1843}
1844
Oscar Mateo84c23772014-07-24 17:04:15 +01001845int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1846 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001847{
Chris Wilsone3efda42014-04-09 09:19:41 +01001848 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001849
1850 obj = NULL;
1851 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001852 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001853 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001854 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001855 if (obj == NULL)
1856 return -ENOMEM;
1857
Akash Goel24f3a8c2014-06-17 10:59:42 +05301858 /* mark ring buffers as read-only from GPU side by default */
1859 obj->gt_ro = 1;
1860
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001861 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001862
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001863 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001864}
1865
Ben Widawskyc43b5632012-04-16 14:07:40 -07001866static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001867 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001868{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001869 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001870 int ret;
1871
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001872 WARN_ON(ring->buffer);
1873
1874 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1875 if (!ringbuf)
1876 return -ENOMEM;
1877 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001878
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001879 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001880 INIT_LIST_HEAD(&ring->active_list);
1881 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001882 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001883 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001884 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001885 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001886
Chris Wilsonb259f672011-03-29 13:19:09 +01001887 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001888
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001889 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001890 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001891 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001892 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001893 } else {
1894 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001895 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001896 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001897 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001898 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001899
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001900 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001901
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001902 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1903 if (ret) {
1904 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1905 ring->name, ret);
1906 goto error;
1907 }
1908
1909 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1910 if (ret) {
1911 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1912 ring->name, ret);
1913 intel_destroy_ringbuffer_obj(ringbuf);
1914 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001915 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001916
Chris Wilson55249ba2010-12-22 14:04:47 +00001917 /* Workaround an erratum on the i830 which causes a hang if
1918 * the TAIL pointer points to within the last 2 cachelines
1919 * of the buffer.
1920 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001921 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001922 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001923 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001924
Brad Volkin44e895a2014-05-10 14:10:43 -07001925 ret = i915_cmd_parser_init_ring(ring);
1926 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001927 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001928
Oscar Mateo8ee14972014-05-22 14:13:34 +01001929 return 0;
1930
1931error:
1932 kfree(ringbuf);
1933 ring->buffer = NULL;
1934 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001935}
1936
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001937void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001938{
John Harrison6402c332014-10-31 12:00:26 +00001939 struct drm_i915_private *dev_priv;
1940 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001941
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001942 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001943 return;
1944
John Harrison6402c332014-10-31 12:00:26 +00001945 dev_priv = to_i915(ring->dev);
1946 ringbuf = ring->buffer;
1947
Chris Wilsone3efda42014-04-09 09:19:41 +01001948 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001949 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001950
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001951 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001952 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001953 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001954
Zou Nan hai8d192152010-11-02 16:31:01 +08001955 if (ring->cleanup)
1956 ring->cleanup(ring);
1957
Chris Wilson78501ea2010-10-27 12:18:21 +01001958 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001959
1960 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001961
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001962 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001963 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001964}
1965
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001966static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001967{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001968 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001969 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001970 int ret;
1971
Dave Gordonebd0fd42014-11-27 11:22:49 +00001972 if (intel_ring_space(ringbuf) >= n)
1973 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001974
1975 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00001976 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01001977 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001978 break;
1979 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001980 }
1981
Daniel Vettera4b3a572014-11-26 14:17:05 +01001982 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001983 return -ENOSPC;
1984
Daniel Vettera4b3a572014-11-26 14:17:05 +01001985 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001986 if (ret)
1987 return ret;
1988
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001989 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001990
1991 return 0;
1992}
1993
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001994static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001995{
Chris Wilson78501ea2010-10-27 12:18:21 +01001996 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001997 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001998 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001999 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002000 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002001
Chris Wilsona71d8d92012-02-15 11:25:36 +00002002 ret = intel_ring_wait_request(ring, n);
2003 if (ret != -ENOSPC)
2004 return ret;
2005
Chris Wilson09246732013-08-10 22:16:32 +01002006 /* force the tail write in case we have been skipping them */
2007 __intel_ring_advance(ring);
2008
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002009 /* With GEM the hangcheck timer should kick us out of the loop,
2010 * leaving it early runs the risk of corrupting GEM state (due
2011 * to running on almost untested codepaths). But on resume
2012 * timers don't work yet, so prevent a complete hang in that
2013 * case by choosing an insanely large timeout. */
2014 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002015
Dave Gordonebd0fd42014-11-27 11:22:49 +00002016 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002017 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002018 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002019 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002020 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002021 ringbuf->head = I915_READ_HEAD(ring);
2022 if (intel_ring_space(ringbuf) >= n)
2023 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002024
Chris Wilsone60a0b12010-10-13 10:09:14 +01002025 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002026
Chris Wilsondcfe0502014-05-05 09:07:32 +01002027 if (dev_priv->mm.interruptible && signal_pending(current)) {
2028 ret = -ERESTARTSYS;
2029 break;
2030 }
2031
Daniel Vetter33196de2012-11-14 17:14:05 +01002032 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2033 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002034 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002035 break;
2036
2037 if (time_after(jiffies, end)) {
2038 ret = -EBUSY;
2039 break;
2040 }
2041 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002042 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002043 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002044}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002045
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002046static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002047{
2048 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002049 struct intel_ringbuffer *ringbuf = ring->buffer;
2050 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002051
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002052 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002053 int ret = ring_wait_for_space(ring, rem);
2054 if (ret)
2055 return ret;
2056 }
2057
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002058 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002059 rem /= 4;
2060 while (rem--)
2061 iowrite32(MI_NOOP, virt++);
2062
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002063 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002064 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002065
2066 return 0;
2067}
2068
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002069int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002070{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002071 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002072 int ret;
2073
2074 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002075 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002076 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002077 if (ret)
2078 return ret;
2079 }
2080
2081 /* Wait upon the last request to be completed */
2082 if (list_empty(&ring->request_list))
2083 return 0;
2084
Daniel Vettera4b3a572014-11-26 14:17:05 +01002085 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002086 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002087 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002088
Daniel Vettera4b3a572014-11-26 14:17:05 +01002089 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002090}
2091
Chris Wilson9d7730912012-11-27 16:22:52 +00002092static int
John Harrison6259cea2014-11-24 18:49:29 +00002093intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002094{
John Harrison9eba5d42014-11-24 18:49:23 +00002095 int ret;
2096 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002097 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002098
John Harrison6259cea2014-11-24 18:49:29 +00002099 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002100 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002101
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002102 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002103 if (request == NULL)
2104 return -ENOMEM;
2105
John Harrisonabfe2622014-11-24 18:49:24 +00002106 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002107 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002108 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002109
John Harrison6259cea2014-11-24 18:49:29 +00002110 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002111 if (ret) {
2112 kfree(request);
2113 return ret;
2114 }
2115
John Harrison6259cea2014-11-24 18:49:29 +00002116 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002117 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002118}
2119
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002120static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002121 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002122{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002123 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002124 int ret;
2125
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002126 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002127 ret = intel_wrap_ring_buffer(ring);
2128 if (unlikely(ret))
2129 return ret;
2130 }
2131
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002132 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002133 ret = ring_wait_for_space(ring, bytes);
2134 if (unlikely(ret))
2135 return ret;
2136 }
2137
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002138 return 0;
2139}
2140
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002141int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002142 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002143{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002144 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002145 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002146
Daniel Vetter33196de2012-11-14 17:14:05 +01002147 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2148 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002149 if (ret)
2150 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002151
Chris Wilson304d6952014-01-02 14:32:35 +00002152 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2153 if (ret)
2154 return ret;
2155
Chris Wilson9d7730912012-11-27 16:22:52 +00002156 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002157 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002158 if (ret)
2159 return ret;
2160
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002161 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002162 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002163}
2164
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002165/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002166int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002167{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002168 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002169 int ret;
2170
2171 if (num_dwords == 0)
2172 return 0;
2173
Chris Wilson18393f62014-04-09 09:19:40 +01002174 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002175 ret = intel_ring_begin(ring, num_dwords);
2176 if (ret)
2177 return ret;
2178
2179 while (num_dwords--)
2180 intel_ring_emit(ring, MI_NOOP);
2181
2182 intel_ring_advance(ring);
2183
2184 return 0;
2185}
2186
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002187void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002188{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002189 struct drm_device *dev = ring->dev;
2190 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002191
John Harrison6259cea2014-11-24 18:49:29 +00002192 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002193
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002194 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002195 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2196 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002197 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002198 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002199 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002200
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002201 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002202 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002203}
2204
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002205static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002206 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002207{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002208 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002209
2210 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002211
Chris Wilson12f55812012-07-05 17:14:01 +01002212 /* Disable notification that the ring is IDLE. The GT
2213 * will then assume that it is busy and bring it out of rc6.
2214 */
2215 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2216 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2217
2218 /* Clear the context id. Here be magic! */
2219 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2220
2221 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002222 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002223 GEN6_BSD_SLEEP_INDICATOR) == 0,
2224 50))
2225 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002226
Chris Wilson12f55812012-07-05 17:14:01 +01002227 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002228 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002229 POSTING_READ(RING_TAIL(ring->mmio_base));
2230
2231 /* Let the ring send IDLE messages to the GT again,
2232 * and so let it sleep to conserve power when idle.
2233 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002234 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002235 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002236}
2237
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002238static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002239 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002240{
Chris Wilson71a77e02011-02-02 12:13:49 +00002241 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002242 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002243
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002244 ret = intel_ring_begin(ring, 4);
2245 if (ret)
2246 return ret;
2247
Chris Wilson71a77e02011-02-02 12:13:49 +00002248 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002249 if (INTEL_INFO(ring->dev)->gen >= 8)
2250 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002251 /*
2252 * Bspec vol 1c.5 - video engine command streamer:
2253 * "If ENABLED, all TLBs will be invalidated once the flush
2254 * operation is complete. This bit is only valid when the
2255 * Post-Sync Operation field is a value of 1h or 3h."
2256 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002257 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002258 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2259 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002260 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002261 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002262 if (INTEL_INFO(ring->dev)->gen >= 8) {
2263 intel_ring_emit(ring, 0); /* upper addr */
2264 intel_ring_emit(ring, 0); /* value */
2265 } else {
2266 intel_ring_emit(ring, 0);
2267 intel_ring_emit(ring, MI_NOOP);
2268 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002269 intel_ring_advance(ring);
2270 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002271}
2272
2273static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002274gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002275 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002276 unsigned flags)
2277{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002278 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002279 int ret;
2280
2281 ret = intel_ring_begin(ring, 4);
2282 if (ret)
2283 return ret;
2284
2285 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002286 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002287 intel_ring_emit(ring, lower_32_bits(offset));
2288 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002289 intel_ring_emit(ring, MI_NOOP);
2290 intel_ring_advance(ring);
2291
2292 return 0;
2293}
2294
2295static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002296hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002297 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002298 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002299{
Akshay Joshi0206e352011-08-16 15:34:10 -04002300 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002301
Akshay Joshi0206e352011-08-16 15:34:10 -04002302 ret = intel_ring_begin(ring, 2);
2303 if (ret)
2304 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002305
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002306 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002307 MI_BATCH_BUFFER_START |
2308 (flags & I915_DISPATCH_SECURE ?
2309 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002310 /* bit0-7 is the length on GEN6+ */
2311 intel_ring_emit(ring, offset);
2312 intel_ring_advance(ring);
2313
2314 return 0;
2315}
2316
2317static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002318gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002319 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002320 unsigned flags)
2321{
2322 int ret;
2323
2324 ret = intel_ring_begin(ring, 2);
2325 if (ret)
2326 return ret;
2327
2328 intel_ring_emit(ring,
2329 MI_BATCH_BUFFER_START |
2330 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002331 /* bit0-7 is the length on GEN6+ */
2332 intel_ring_emit(ring, offset);
2333 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002334
Akshay Joshi0206e352011-08-16 15:34:10 -04002335 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002336}
2337
Chris Wilson549f7362010-10-19 11:19:32 +01002338/* Blitter support (SandyBridge+) */
2339
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002340static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002341 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002342{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002343 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002344 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002345 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002346 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002347
Daniel Vetter6a233c72011-12-14 13:57:07 +01002348 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002349 if (ret)
2350 return ret;
2351
Chris Wilson71a77e02011-02-02 12:13:49 +00002352 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002353 if (INTEL_INFO(ring->dev)->gen >= 8)
2354 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002355 /*
2356 * Bspec vol 1c.3 - blitter engine command streamer:
2357 * "If ENABLED, all TLBs will be invalidated once the flush
2358 * operation is complete. This bit is only valid when the
2359 * Post-Sync Operation field is a value of 1h or 3h."
2360 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002361 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002362 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002363 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002364 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002365 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002366 if (INTEL_INFO(ring->dev)->gen >= 8) {
2367 intel_ring_emit(ring, 0); /* upper addr */
2368 intel_ring_emit(ring, 0); /* value */
2369 } else {
2370 intel_ring_emit(ring, 0);
2371 intel_ring_emit(ring, MI_NOOP);
2372 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002373 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002374
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002375 if (!invalidate && flush) {
2376 if (IS_GEN7(dev))
2377 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2378 else if (IS_BROADWELL(dev))
2379 dev_priv->fbc.need_sw_cache_clean = true;
2380 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002381
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002382 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002383}
2384
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002385int intel_init_render_ring_buffer(struct drm_device *dev)
2386{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002387 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002388 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002389 struct drm_i915_gem_object *obj;
2390 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002391
Daniel Vetter59465b52012-04-11 22:12:48 +02002392 ring->name = "render ring";
2393 ring->id = RCS;
2394 ring->mmio_base = RENDER_RING_BASE;
2395
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002396 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002397 if (i915_semaphore_is_enabled(dev)) {
2398 obj = i915_gem_alloc_object(dev, 4096);
2399 if (obj == NULL) {
2400 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2401 i915.semaphores = 0;
2402 } else {
2403 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2404 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2405 if (ret != 0) {
2406 drm_gem_object_unreference(&obj->base);
2407 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2408 i915.semaphores = 0;
2409 } else
2410 dev_priv->semaphore_obj = obj;
2411 }
2412 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002413
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002414 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002415 ring->add_request = gen6_add_request;
2416 ring->flush = gen8_render_ring_flush;
2417 ring->irq_get = gen8_ring_get_irq;
2418 ring->irq_put = gen8_ring_put_irq;
2419 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2420 ring->get_seqno = gen6_ring_get_seqno;
2421 ring->set_seqno = ring_set_seqno;
2422 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002423 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002424 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002425 ring->semaphore.signal = gen8_rcs_signal;
2426 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002427 }
2428 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002429 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002430 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002431 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002432 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002433 ring->irq_get = gen6_ring_get_irq;
2434 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002435 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002436 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002437 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002438 if (i915_semaphore_is_enabled(dev)) {
2439 ring->semaphore.sync_to = gen6_ring_sync;
2440 ring->semaphore.signal = gen6_signal;
2441 /*
2442 * The current semaphore is only applied on pre-gen8
2443 * platform. And there is no VCS2 ring on the pre-gen8
2444 * platform. So the semaphore between RCS and VCS2 is
2445 * initialized as INVALID. Gen8 will initialize the
2446 * sema between VCS2 and RCS later.
2447 */
2448 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2449 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2450 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2451 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2452 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2453 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2454 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2455 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2456 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2457 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2458 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002459 } else if (IS_GEN5(dev)) {
2460 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002461 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002462 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002463 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002464 ring->irq_get = gen5_ring_get_irq;
2465 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002466 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2467 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002468 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002469 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002470 if (INTEL_INFO(dev)->gen < 4)
2471 ring->flush = gen2_render_ring_flush;
2472 else
2473 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002474 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002475 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002476 if (IS_GEN2(dev)) {
2477 ring->irq_get = i8xx_ring_get_irq;
2478 ring->irq_put = i8xx_ring_put_irq;
2479 } else {
2480 ring->irq_get = i9xx_ring_get_irq;
2481 ring->irq_put = i9xx_ring_put_irq;
2482 }
Daniel Vettere3670312012-04-11 22:12:53 +02002483 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002484 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002485 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002486
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002487 if (IS_HASWELL(dev))
2488 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002489 else if (IS_GEN8(dev))
2490 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002491 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002492 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2493 else if (INTEL_INFO(dev)->gen >= 4)
2494 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2495 else if (IS_I830(dev) || IS_845G(dev))
2496 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2497 else
2498 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002499 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002500 ring->cleanup = render_ring_cleanup;
2501
Daniel Vetterb45305f2012-12-17 16:21:27 +01002502 /* Workaround batchbuffer to combat CS tlb bug. */
2503 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002504 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002505 if (obj == NULL) {
2506 DRM_ERROR("Failed to allocate batch bo\n");
2507 return -ENOMEM;
2508 }
2509
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002510 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002511 if (ret != 0) {
2512 drm_gem_object_unreference(&obj->base);
2513 DRM_ERROR("Failed to ping batch bo\n");
2514 return ret;
2515 }
2516
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002517 ring->scratch.obj = obj;
2518 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002519 }
2520
Daniel Vetter99be1df2014-11-20 00:33:06 +01002521 ret = intel_init_ring_buffer(dev, ring);
2522 if (ret)
2523 return ret;
2524
2525 if (INTEL_INFO(dev)->gen >= 5) {
2526 ret = intel_init_pipe_control(ring);
2527 if (ret)
2528 return ret;
2529 }
2530
2531 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002532}
2533
2534int intel_init_bsd_ring_buffer(struct drm_device *dev)
2535{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002536 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002537 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002538
Daniel Vetter58fa3832012-04-11 22:12:49 +02002539 ring->name = "bsd ring";
2540 ring->id = VCS;
2541
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002542 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002543 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002544 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002545 /* gen6 bsd needs a special wa for tail updates */
2546 if (IS_GEN6(dev))
2547 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002548 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002549 ring->add_request = gen6_add_request;
2550 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002551 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002552 if (INTEL_INFO(dev)->gen >= 8) {
2553 ring->irq_enable_mask =
2554 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2555 ring->irq_get = gen8_ring_get_irq;
2556 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002557 ring->dispatch_execbuffer =
2558 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002559 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002560 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002561 ring->semaphore.signal = gen8_xcs_signal;
2562 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002563 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002564 } else {
2565 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2566 ring->irq_get = gen6_ring_get_irq;
2567 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002568 ring->dispatch_execbuffer =
2569 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002570 if (i915_semaphore_is_enabled(dev)) {
2571 ring->semaphore.sync_to = gen6_ring_sync;
2572 ring->semaphore.signal = gen6_signal;
2573 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2574 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2575 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2576 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2577 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2578 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2579 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2580 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2581 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2582 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2583 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002584 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002585 } else {
2586 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002587 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002588 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002589 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002590 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002591 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002592 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002593 ring->irq_get = gen5_ring_get_irq;
2594 ring->irq_put = gen5_ring_put_irq;
2595 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002596 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002597 ring->irq_get = i9xx_ring_get_irq;
2598 ring->irq_put = i9xx_ring_put_irq;
2599 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002600 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002601 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002602 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002603
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002604 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002605}
Chris Wilson549f7362010-10-19 11:19:32 +01002606
Zhao Yakui845f74a2014-04-17 10:37:37 +08002607/**
Damien Lespiau62659922015-01-29 14:13:40 +00002608 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002609 */
2610int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2611{
2612 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002613 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002614
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002615 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002616 ring->id = VCS2;
2617
2618 ring->write_tail = ring_write_tail;
2619 ring->mmio_base = GEN8_BSD2_RING_BASE;
2620 ring->flush = gen6_bsd_ring_flush;
2621 ring->add_request = gen6_add_request;
2622 ring->get_seqno = gen6_ring_get_seqno;
2623 ring->set_seqno = ring_set_seqno;
2624 ring->irq_enable_mask =
2625 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2626 ring->irq_get = gen8_ring_get_irq;
2627 ring->irq_put = gen8_ring_put_irq;
2628 ring->dispatch_execbuffer =
2629 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002630 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002631 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002632 ring->semaphore.signal = gen8_xcs_signal;
2633 GEN8_RING_SEMAPHORE_INIT;
2634 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002635 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002636
2637 return intel_init_ring_buffer(dev, ring);
2638}
2639
Chris Wilson549f7362010-10-19 11:19:32 +01002640int intel_init_blt_ring_buffer(struct drm_device *dev)
2641{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002642 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002643 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002644
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002645 ring->name = "blitter ring";
2646 ring->id = BCS;
2647
2648 ring->mmio_base = BLT_RING_BASE;
2649 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002650 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002651 ring->add_request = gen6_add_request;
2652 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002653 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002654 if (INTEL_INFO(dev)->gen >= 8) {
2655 ring->irq_enable_mask =
2656 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2657 ring->irq_get = gen8_ring_get_irq;
2658 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002659 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002660 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002661 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002662 ring->semaphore.signal = gen8_xcs_signal;
2663 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002664 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002665 } else {
2666 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2667 ring->irq_get = gen6_ring_get_irq;
2668 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002669 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002670 if (i915_semaphore_is_enabled(dev)) {
2671 ring->semaphore.signal = gen6_signal;
2672 ring->semaphore.sync_to = gen6_ring_sync;
2673 /*
2674 * The current semaphore is only applied on pre-gen8
2675 * platform. And there is no VCS2 ring on the pre-gen8
2676 * platform. So the semaphore between BCS and VCS2 is
2677 * initialized as INVALID. Gen8 will initialize the
2678 * sema between BCS and VCS2 later.
2679 */
2680 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2681 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2682 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2683 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2684 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2685 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2686 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2687 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2688 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2689 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2690 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002691 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002692 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002693
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002694 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002695}
Chris Wilsona7b97612012-07-20 12:41:08 +01002696
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002697int intel_init_vebox_ring_buffer(struct drm_device *dev)
2698{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002699 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002700 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002701
2702 ring->name = "video enhancement ring";
2703 ring->id = VECS;
2704
2705 ring->mmio_base = VEBOX_RING_BASE;
2706 ring->write_tail = ring_write_tail;
2707 ring->flush = gen6_ring_flush;
2708 ring->add_request = gen6_add_request;
2709 ring->get_seqno = gen6_ring_get_seqno;
2710 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002711
2712 if (INTEL_INFO(dev)->gen >= 8) {
2713 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002714 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002715 ring->irq_get = gen8_ring_get_irq;
2716 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002717 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002718 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002719 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002720 ring->semaphore.signal = gen8_xcs_signal;
2721 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002722 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002723 } else {
2724 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2725 ring->irq_get = hsw_vebox_get_irq;
2726 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002727 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002728 if (i915_semaphore_is_enabled(dev)) {
2729 ring->semaphore.sync_to = gen6_ring_sync;
2730 ring->semaphore.signal = gen6_signal;
2731 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2732 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2733 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2734 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2735 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2736 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2737 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2738 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2739 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2740 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2741 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002742 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002743 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002744
2745 return intel_init_ring_buffer(dev, ring);
2746}
2747
Chris Wilsona7b97612012-07-20 12:41:08 +01002748int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002749intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002750{
2751 int ret;
2752
2753 if (!ring->gpu_caches_dirty)
2754 return 0;
2755
2756 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2757 if (ret)
2758 return ret;
2759
2760 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2761
2762 ring->gpu_caches_dirty = false;
2763 return 0;
2764}
2765
2766int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002767intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002768{
2769 uint32_t flush_domains;
2770 int ret;
2771
2772 flush_domains = 0;
2773 if (ring->gpu_caches_dirty)
2774 flush_domains = I915_GEM_GPU_DOMAINS;
2775
2776 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2777 if (ret)
2778 return ret;
2779
2780 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2781
2782 ring->gpu_caches_dirty = false;
2783 return 0;
2784}
Chris Wilsone3efda42014-04-09 09:19:41 +01002785
2786void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002787intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002788{
2789 int ret;
2790
2791 if (!intel_ring_initialized(ring))
2792 return;
2793
2794 ret = intel_ring_idle(ring);
2795 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2796 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2797 ring->name, ret);
2798
2799 stop_ring(ring);
2800}