blob: f39de9055097979f93efa3a05a630b8ffa945107 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200137static bool power_save_controller = 1;
138module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100418 unsigned int prepared:1;
419 unsigned int locked:1;
Joseph Chan0e153472008-08-26 14:38:03 +0200420 /*
421 * For VIA:
422 * A flag to ensure DMA position is 0
423 * when link position is not greater than FIFO size
424 */
425 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200426 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200427 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500428
429 struct timecounter azx_tc;
430 struct cyclecounter azx_cc;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100431
432#ifdef CONFIG_SND_HDA_DSP_LOADER
433 struct mutex dsp_mutex;
434#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435};
436
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100437/* DSP lock helpers */
438#ifdef CONFIG_SND_HDA_DSP_LOADER
439#define dsp_lock_init(dev) mutex_init(&(dev)->dsp_mutex)
440#define dsp_lock(dev) mutex_lock(&(dev)->dsp_mutex)
441#define dsp_unlock(dev) mutex_unlock(&(dev)->dsp_mutex)
442#define dsp_is_locked(dev) ((dev)->locked)
443#else
444#define dsp_lock_init(dev) do {} while (0)
445#define dsp_lock(dev) do {} while (0)
446#define dsp_unlock(dev) do {} while (0)
447#define dsp_is_locked(dev) 0
448#endif
449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 u32 *buf; /* CORB/RIRB buffer
453 * Each CORB entry is 4byte, RIRB is 8byte
454 */
455 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
456 /* for RIRB */
457 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800458 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
459 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460};
461
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100462struct azx_pcm {
463 struct azx *chip;
464 struct snd_pcm *pcm;
465 struct hda_codec *codec;
466 struct hda_pcm_stream *hinfo[2];
467 struct list_head list;
468};
469
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100470struct azx {
471 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200473 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* chip type specific */
476 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200477 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200478 int playback_streams;
479 int playback_index_offset;
480 int capture_streams;
481 int capture_index_offset;
482 int num_streams;
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 /* pci resources */
485 unsigned long addr;
486 void __iomem *remap_addr;
487 int irq;
488
489 /* locks */
490 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100491 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100492 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200494 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100495 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100498 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
500 /* HD codec */
501 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100502 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100504 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
506 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100507 struct azx_rb corb;
508 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100510 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 struct snd_dma_buffer rb;
512 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200513
Takashi Iwai4918cda2012-08-09 12:33:28 +0200514#ifdef CONFIG_SND_HDA_PATCH_LOADER
515 const struct firmware *fw;
516#endif
517
Takashi Iwaic74db862005-05-12 14:26:27 +0200518 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200519 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200520 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200521 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200522 unsigned int initialized :1;
523 unsigned int single_cmd :1;
524 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200525 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200526 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100527 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200528 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100529 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200530 unsigned int region_requested:1;
531
532 /* VGA-switcheroo setup */
533 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200534 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200535 unsigned int init_failed:1; /* delayed init failed */
536 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200537
538 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800539 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200540
541 /* for pending irqs */
542 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100543
544 /* reboot notifier (for mysterious hangup problem at power-down) */
545 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200546
547 /* card list (for power_save trigger) */
548 struct list_head list;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100549
550#ifdef CONFIG_SND_HDA_DSP_LOADER
551 struct azx_dev saved_azx_dev;
552#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553};
554
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200555#define CREATE_TRACE_POINTS
556#include "hda_intel_trace.h"
557
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200558/* driver types */
559enum {
560 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800561 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100562 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200563 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200564 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800565 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200566 AZX_DRIVER_VIA,
567 AZX_DRIVER_SIS,
568 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200569 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200570 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200571 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200572 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100573 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200574 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200575};
576
Takashi Iwai9477c582011-05-25 09:11:37 +0200577/* driver quirks (capabilities) */
578/* bits 0-7 are used for indicating driver type */
579#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
580#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
581#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
582#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
583#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
584#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
585#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
586#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
587#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
588#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
589#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
590#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200591#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500592#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100593#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200594#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500595#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100596#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
597
598/* quirks for Intel PCH */
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100599#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100600 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100601 AZX_DCAPS_COUNT_LPIB_DELAY)
602
603#define AZX_DCAPS_INTEL_PCH \
604 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200605
606/* quirks for ATI SB / AMD Hudson */
607#define AZX_DCAPS_PRESET_ATI_SB \
608 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
609 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
610
611/* quirks for ATI/AMD HDMI */
612#define AZX_DCAPS_PRESET_ATI_HDMI \
613 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
614
615/* quirks for Nvidia */
616#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100617 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
Mike Travis49d9e772013-05-01 14:04:08 -0500618 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT)
Takashi Iwai9477c582011-05-25 09:11:37 +0200619
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200620#define AZX_DCAPS_PRESET_CTHDA \
621 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
622
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200623/*
624 * VGA-switcher support
625 */
626#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200627#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
628#else
629#define use_vga_switcheroo(chip) 0
630#endif
631
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100632static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200633 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800634 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100635 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200636 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200637 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800638 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200639 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
640 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200641 [AZX_DRIVER_ULI] = "HDA ULI M5461",
642 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200643 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200644 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200645 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100646 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200647};
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649/*
650 * macros for easy use
651 */
652#define azx_writel(chip,reg,value) \
653 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
654#define azx_readl(chip,reg) \
655 readl((chip)->remap_addr + ICH6_REG_##reg)
656#define azx_writew(chip,reg,value) \
657 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
658#define azx_readw(chip,reg) \
659 readw((chip)->remap_addr + ICH6_REG_##reg)
660#define azx_writeb(chip,reg,value) \
661 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
662#define azx_readb(chip,reg) \
663 readb((chip)->remap_addr + ICH6_REG_##reg)
664
665#define azx_sd_writel(dev,reg,value) \
666 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
667#define azx_sd_readl(dev,reg) \
668 readl((dev)->sd_addr + ICH6_REG_##reg)
669#define azx_sd_writew(dev,reg,value) \
670 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
671#define azx_sd_readw(dev,reg) \
672 readw((dev)->sd_addr + ICH6_REG_##reg)
673#define azx_sd_writeb(dev,reg,value) \
674 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
675#define azx_sd_readb(dev,reg) \
676 readb((dev)->sd_addr + ICH6_REG_##reg)
677
678/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100679#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200681#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100682static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200683{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100684 int pages;
685
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200686 if (azx_snoop(chip))
687 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100688 if (!dmab || !dmab->area || !dmab->bytes)
689 return;
690
691#ifdef CONFIG_SND_DMA_SGBUF
692 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
693 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200694 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100695 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200696 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100697 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
698 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200699 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100700#endif
701
702 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
703 if (on)
704 set_memory_wc((unsigned long)dmab->area, pages);
705 else
706 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200707}
708
709static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
710 bool on)
711{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100712 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200713}
714static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100715 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200716{
717 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100718 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200719 azx_dev->wc_marked = on;
720 }
721}
722#else
723/* NOP for other archs */
724static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
725 bool on)
726{
727}
728static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100729 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200730{
731}
732#endif
733
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200734static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200735static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736/*
737 * Interface for HD codec
738 */
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740/*
741 * CORB / RIRB interface
742 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100743static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744{
745 int err;
746
747 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200748 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
749 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 PAGE_SIZE, &chip->rb);
751 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800752 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 return err;
754 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200755 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 return 0;
757}
758
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100759static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800761 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /* CORB set up */
763 chip->corb.addr = chip->rb.addr;
764 chip->corb.buf = (u32 *)chip->rb.area;
765 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200766 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200768 /* set the corb size to 256 entries (ULI requires explicitly) */
769 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 /* set the corb write pointer to 0 */
771 azx_writew(chip, CORBWP, 0);
772 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200773 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200775 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777 /* RIRB set up */
778 chip->rirb.addr = chip->rb.addr + 2048;
779 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800780 chip->rirb.wp = chip->rirb.rp = 0;
781 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200783 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200785 /* set the rirb size to 256 entries (ULI requires explicitly) */
786 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200788 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200790 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200791 azx_writew(chip, RINTCNT, 0xc0);
792 else
793 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800796 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797}
798
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100799static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800801 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 /* disable ringbuffer DMAs */
803 azx_writeb(chip, RIRBCTL, 0);
804 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800805 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806}
807
Wu Fengguangdeadff12009-08-01 18:45:16 +0800808static unsigned int azx_command_addr(u32 cmd)
809{
810 unsigned int addr = cmd >> 28;
811
812 if (addr >= AZX_MAX_CODECS) {
813 snd_BUG();
814 addr = 0;
815 }
816
817 return addr;
818}
819
820static unsigned int azx_response_addr(u32 res)
821{
822 unsigned int addr = res & 0xf;
823
824 if (addr >= AZX_MAX_CODECS) {
825 snd_BUG();
826 addr = 0;
827 }
828
829 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830}
831
832/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100833static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100835 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800836 unsigned int addr = azx_command_addr(val);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100837 unsigned int wp, rp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Wu Fengguangc32649f2009-08-01 18:48:12 +0800839 spin_lock_irq(&chip->reg_lock);
840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100842 wp = azx_readw(chip, CORBWP);
843 if (wp == 0xffff) {
844 /* something wrong, controller likely turned to D3 */
845 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100846 return -EIO;
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100847 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 wp++;
849 wp %= ICH6_MAX_CORB_ENTRIES;
850
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100851 rp = azx_readw(chip, CORBRP);
852 if (wp == rp) {
853 /* oops, it's full */
854 spin_unlock_irq(&chip->reg_lock);
855 return -EAGAIN;
856 }
857
Wu Fengguangdeadff12009-08-01 18:45:16 +0800858 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 chip->corb.buf[wp] = cpu_to_le32(val);
860 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 spin_unlock_irq(&chip->reg_lock);
863
864 return 0;
865}
866
867#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
868
869/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100870static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
872 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800873 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 u32 res, res_ex;
875
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100876 wp = azx_readw(chip, RIRBWP);
877 if (wp == 0xffff) {
878 /* something wrong, controller likely turned to D3 */
879 return;
880 }
881
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 if (wp == chip->rirb.wp)
883 return;
884 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 while (chip->rirb.rp != wp) {
887 chip->rirb.rp++;
888 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
889
890 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
891 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
892 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800893 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
895 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800896 else if (chip->rirb.cmds[addr]) {
897 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100898 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800899 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800900 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200901 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800902 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200903 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800904 res, res_ex,
905 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 }
907}
908
909/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800910static unsigned int azx_rirb_get_response(struct hda_bus *bus,
911 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100913 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200914 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200915 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200916 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200918 again:
919 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200920
921 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200922 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200923 spin_lock_irq(&chip->reg_lock);
924 azx_update_rirb(chip);
925 spin_unlock_irq(&chip->reg_lock);
926 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800927 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100928 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100929 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200930
931 if (!do_poll)
932 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800933 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100934 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100935 if (time_after(jiffies, timeout))
936 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200937 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100938 msleep(2); /* temporary workaround */
939 else {
940 udelay(10);
941 cond_resched();
942 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100943 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200944
Takashi Iwai63e51fd2013-06-06 14:20:19 +0200945 if (!bus->no_response_fallback)
946 return -1;
947
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200948 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800949 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200950 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800951 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200952 do_poll = 1;
953 chip->poll_count++;
954 goto again;
955 }
956
957
Takashi Iwai23c4a882009-10-30 13:21:49 +0100958 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800959 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100960 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800961 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100962 chip->polling_mode = 1;
963 goto again;
964 }
965
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200966 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800967 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800968 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800969 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200970 free_irq(chip->irq, chip);
971 chip->irq = -1;
972 pci_disable_msi(chip->pci);
973 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100974 if (azx_acquire_irq(chip, 1) < 0) {
975 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200976 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100977 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200978 goto again;
979 }
980
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100981 if (chip->probing) {
982 /* If this critical timeout happens during the codec probing
983 * phase, this is likely an access to a non-existing codec
984 * slot. Better to return an error and reset the system.
985 */
986 return -1;
987 }
988
Takashi Iwai8dd78332009-06-02 01:16:07 +0200989 /* a fatal communication error; need either to reset or to fallback
990 * to the single_cmd mode
991 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100992 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200993 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200994 bus->response_reset = 1;
995 return -1; /* give a chance to retry */
996 }
997
998 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
999 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +08001000 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001001 chip->single_cmd = 1;
1002 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +01001003 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +02001004 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +01001005 /* disable unsolicited responses */
1006 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +02001007 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008}
1009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010/*
1011 * Use the single immediate command instead of CORB/RIRB for simplicity
1012 *
1013 * Note: according to Intel, this is not preferred use. The command was
1014 * intended for the BIOS only, and may get confused with unsolicited
1015 * responses. So, we shouldn't use it for normal operation from the
1016 * driver.
1017 * I left the codes, however, for debugging/testing purposes.
1018 */
1019
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001020/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001021static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001022{
1023 int timeout = 50;
1024
1025 while (timeout--) {
1026 /* check IRV busy bit */
1027 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
1028 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001029 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001030 return 0;
1031 }
1032 udelay(1);
1033 }
1034 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001035 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
1036 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +08001037 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001038 return -EIO;
1039}
1040
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001042static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001044 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001045 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 int timeout = 50;
1047
Takashi Iwai8dd78332009-06-02 01:16:07 +02001048 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 while (timeout--) {
1050 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001051 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001053 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1054 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001056 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1057 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001058 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 }
1060 udelay(1);
1061 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001062 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001063 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1064 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 return -EIO;
1066}
1067
1068/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001069static unsigned int azx_single_get_response(struct hda_bus *bus,
1070 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001072 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001073 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074}
1075
Takashi Iwai111d3af2006-02-16 18:17:58 +01001076/*
1077 * The below are the main callbacks from hda_codec.
1078 *
1079 * They are just the skeleton to call sub-callbacks according to the
1080 * current setting of chip->single_cmd.
1081 */
1082
1083/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001084static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001085{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001086 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001087
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001088 if (chip->disabled)
1089 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001090 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001091 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001092 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001093 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001094 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001095}
1096
1097/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001098static unsigned int azx_get_response(struct hda_bus *bus,
1099 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001100{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001101 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001102 if (chip->disabled)
1103 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001104 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001105 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001106 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001107 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001108}
1109
Takashi Iwai83012a72012-08-24 18:38:08 +02001110#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001111static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001112#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001113
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001114#ifdef CONFIG_SND_HDA_DSP_LOADER
1115static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
1116 unsigned int byte_size,
1117 struct snd_dma_buffer *bufp);
1118static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
1119static void azx_load_dsp_cleanup(struct hda_bus *bus,
1120 struct snd_dma_buffer *dmab);
1121#endif
1122
Mengdong Lin3af3f352013-06-24 10:18:54 -04001123/* enter link reset */
Mengdong Lin7295b262013-06-25 05:58:49 -04001124static void azx_enter_link_reset(struct azx *chip)
Mengdong Lin3af3f352013-06-24 10:18:54 -04001125{
1126 unsigned long timeout;
1127
1128 /* reset controller */
1129 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1130
1131 timeout = jiffies + msecs_to_jiffies(100);
1132 while ((azx_readb(chip, GCTL) & ICH6_GCTL_RESET) &&
1133 time_before(jiffies, timeout))
1134 usleep_range(500, 1000);
1135}
1136
Mengdong Lin7295b262013-06-25 05:58:49 -04001137/* exit link reset */
1138static void azx_exit_link_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139{
Mengdong Linfa348da2012-12-12 09:16:15 -05001140 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Mengdong Lin7295b262013-06-25 05:58:49 -04001142 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1143
1144 timeout = jiffies + msecs_to_jiffies(100);
1145 while (!azx_readb(chip, GCTL) &&
1146 time_before(jiffies, timeout))
1147 usleep_range(500, 1000);
1148}
1149
1150/* reset codec link */
1151static int azx_reset(struct azx *chip, int full_reset)
1152{
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001153 if (!full_reset)
1154 goto __skip;
1155
Danny Tholene8a7f132007-09-11 21:41:56 +02001156 /* clear STATESTS */
1157 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1158
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 /* reset controller */
Mengdong Lin7295b262013-06-25 05:58:49 -04001160 azx_enter_link_reset(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
1162 /* delay for >= 100us for codec PLL to settle per spec
1163 * Rev 0.9 section 5.5.1
1164 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001165 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
1167 /* Bring controller out of reset */
Mengdong Lin7295b262013-06-25 05:58:49 -04001168 azx_exit_link_reset(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Pavel Machek927fc862006-08-31 17:03:43 +02001170 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001171 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001173 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001175 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001176 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 return -EBUSY;
1178 }
1179
Matt41e2fce2005-07-04 17:49:55 +02001180 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001181 if (!chip->single_cmd)
1182 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1183 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001184
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001186 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001188 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 }
1190
1191 return 0;
1192}
1193
1194
1195/*
1196 * Lowlevel interface
1197 */
1198
1199/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001200static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201{
1202 /* enable controller CIE and GIE */
1203 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1204 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1205}
1206
1207/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001208static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209{
1210 int i;
1211
1212 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001213 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001214 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 azx_sd_writeb(azx_dev, SD_CTL,
1216 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1217 }
1218
1219 /* disable SIE for all streams */
1220 azx_writeb(chip, INTCTL, 0);
1221
1222 /* disable controller CIE and GIE */
1223 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1224 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1225}
1226
1227/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001228static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229{
1230 int i;
1231
1232 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001233 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001234 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1236 }
1237
1238 /* clear STATESTS */
1239 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1240
1241 /* clear rirb status */
1242 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1243
1244 /* clear int status */
1245 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1246}
1247
1248/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001249static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250{
Joseph Chan0e153472008-08-26 14:38:03 +02001251 /*
1252 * Before stream start, initialize parameter
1253 */
1254 azx_dev->insufficient = 1;
1255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001257 azx_writel(chip, INTCTL,
1258 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 /* set DMA start and interrupt mask */
1260 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1261 SD_CTL_DMA_START | SD_INT_MASK);
1262}
1263
Takashi Iwai1dddab42009-03-18 15:15:37 +01001264/* stop DMA */
1265static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1268 ~(SD_CTL_DMA_START | SD_INT_MASK));
1269 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001270}
1271
1272/* stop a stream */
1273static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1274{
1275 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001277 azx_writel(chip, INTCTL,
1278 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279}
1280
1281
1282/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001283 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001285static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001287 if (chip->initialized)
1288 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
1290 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001291 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
1293 /* initialize interrupts */
1294 azx_int_clear(chip);
1295 azx_int_enable(chip);
1296
1297 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001298 if (!chip->single_cmd)
1299 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001301 /* program the position buffer */
1302 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001303 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001304
Takashi Iwaicb53c622007-08-10 17:21:45 +02001305 chip->initialized = 1;
1306}
1307
1308/*
1309 * initialize the PCI registers
1310 */
1311/* update bits in a PCI register byte */
1312static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1313 unsigned char mask, unsigned char val)
1314{
1315 unsigned char data;
1316
1317 pci_read_config_byte(pci, reg, &data);
1318 data &= ~mask;
1319 data |= (val & mask);
1320 pci_write_config_byte(pci, reg, data);
1321}
1322
1323static void azx_init_pci(struct azx *chip)
1324{
1325 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1326 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1327 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001328 * codecs.
1329 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001330 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001331 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001332 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001333 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001334 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001335
Takashi Iwai9477c582011-05-25 09:11:37 +02001336 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1337 * we need to enable snoop.
1338 */
1339 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001340 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001341 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001342 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1343 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001344 }
1345
1346 /* For NVIDIA HDA, enable snoop */
1347 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001348 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001349 update_pci_byte(chip->pci,
1350 NVIDIA_HDA_TRANSREG_ADDR,
1351 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001352 update_pci_byte(chip->pci,
1353 NVIDIA_HDA_ISTRM_COH,
1354 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1355 update_pci_byte(chip->pci,
1356 NVIDIA_HDA_OSTRM_COH,
1357 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001358 }
1359
1360 /* Enable SCH/PCH snoop if needed */
1361 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001362 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001363 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001364 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1365 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1366 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1367 if (!azx_snoop(chip))
1368 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1369 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001370 pci_read_config_word(chip->pci,
1371 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001372 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001373 snd_printdd(SFX "%s: SCH snoop: %s\n",
1374 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001375 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377}
1378
1379
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001380static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1381
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382/*
1383 * interrupt handler
1384 */
David Howells7d12e782006-10-05 14:55:46 +01001385static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001387 struct azx *chip = dev_id;
1388 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001390 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001391 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001393#ifdef CONFIG_PM_RUNTIME
1394 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1395 return IRQ_NONE;
1396#endif
1397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 spin_lock(&chip->reg_lock);
1399
Dan Carpenter60911062012-05-18 10:36:11 +03001400 if (chip->disabled) {
1401 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001402 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001403 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001404
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 status = azx_readl(chip, INTSTS);
1406 if (status == 0) {
1407 spin_unlock(&chip->reg_lock);
1408 return IRQ_NONE;
1409 }
1410
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001411 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 azx_dev = &chip->azx_dev[i];
1413 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001414 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001416 if (!azx_dev->substream || !azx_dev->running ||
1417 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001418 continue;
1419 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001420 ok = azx_position_ok(chip, azx_dev);
1421 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001422 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 spin_unlock(&chip->reg_lock);
1424 snd_pcm_period_elapsed(azx_dev->substream);
1425 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001426 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001427 /* bogus IRQ, process it later */
1428 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001429 queue_work(chip->bus->workq,
1430 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 }
1432 }
1433 }
1434
1435 /* clear rirb int */
1436 status = azx_readb(chip, RIRBSTS);
1437 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001438 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001439 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001440 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001442 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1444 }
1445
1446#if 0
1447 /* clear state status int */
1448 if (azx_readb(chip, STATESTS) & 0x04)
1449 azx_writeb(chip, STATESTS, 0x04);
1450#endif
1451 spin_unlock(&chip->reg_lock);
1452
1453 return IRQ_HANDLED;
1454}
1455
1456
1457/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001458 * set up a BDL entry
1459 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001460static int setup_bdle(struct azx *chip,
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001461 struct snd_dma_buffer *dmab,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001462 struct azx_dev *azx_dev, u32 **bdlp,
1463 int ofs, int size, int with_ioc)
1464{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001465 u32 *bdl = *bdlp;
1466
1467 while (size > 0) {
1468 dma_addr_t addr;
1469 int chunk;
1470
1471 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1472 return -EINVAL;
1473
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001474 addr = snd_sgbuf_get_addr(dmab, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001475 /* program the address field of the BDL entry */
1476 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001477 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001478 /* program the size field of the BDL entry */
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001479 chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001480 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1481 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1482 u32 remain = 0x1000 - (ofs & 0xfff);
1483 if (chunk > remain)
1484 chunk = remain;
1485 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001486 bdl[2] = cpu_to_le32(chunk);
1487 /* program the IOC to enable interrupt
1488 * only when the whole fragment is processed
1489 */
1490 size -= chunk;
1491 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1492 bdl += 4;
1493 azx_dev->frags++;
1494 ofs += chunk;
1495 }
1496 *bdlp = bdl;
1497 return ofs;
1498}
1499
1500/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 * set up BDL entries
1502 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001503static int azx_setup_periods(struct azx *chip,
1504 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001505 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001507 u32 *bdl;
1508 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001509 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
1511 /* reset BDL address */
1512 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1513 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1514
Takashi Iwai97b71c92009-03-18 15:09:13 +01001515 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001516 periods = azx_dev->bufsize / period_bytes;
1517
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001519 bdl = (u32 *)azx_dev->bdl.area;
1520 ofs = 0;
1521 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001522 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001523 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001524 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001525 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001526 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001527 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001528 pos_adj = pos_align;
1529 else
1530 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1531 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001532 pos_adj = frames_to_bytes(runtime, pos_adj);
1533 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001534 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1535 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001536 pos_adj = 0;
1537 } else {
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001538 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1539 azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001540 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001541 if (ofs < 0)
1542 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001543 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001544 } else
1545 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001546 for (i = 0; i < periods; i++) {
1547 if (i == periods - 1 && pos_adj)
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001548 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1549 azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001550 period_bytes - pos_adj, 0);
1551 else
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001552 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1553 azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001554 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001555 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001556 if (ofs < 0)
1557 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001559 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001560
1561 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001562 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1563 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001564 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565}
1566
Takashi Iwai1dddab42009-03-18 15:15:37 +01001567/* reset stream */
1568static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569{
1570 unsigned char val;
1571 int timeout;
1572
Takashi Iwai1dddab42009-03-18 15:15:37 +01001573 azx_stream_clear(chip, azx_dev);
1574
Takashi Iwaid01ce992007-07-27 16:52:19 +02001575 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1576 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 udelay(3);
1578 timeout = 300;
1579 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1580 --timeout)
1581 ;
1582 val &= ~SD_CTL_STREAM_RESET;
1583 azx_sd_writeb(azx_dev, SD_CTL, val);
1584 udelay(3);
1585
1586 timeout = 300;
1587 /* waiting for hardware to report that the stream is out of reset */
1588 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1589 --timeout)
1590 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001591
1592 /* reset first position - may not be synced with hw at this time */
1593 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001594}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
Takashi Iwai1dddab42009-03-18 15:15:37 +01001596/*
1597 * set up the SD for streaming
1598 */
1599static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1600{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001601 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001602 /* make sure the run bit is zero for SD */
1603 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001605 val = azx_sd_readl(azx_dev, SD_CTL);
1606 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1607 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1608 if (!azx_snoop(chip))
1609 val |= SD_CTL_TRAFFIC_PRIO;
1610 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
1612 /* program the length of samples in cyclic buffer */
1613 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1614
1615 /* program the stream format */
1616 /* this value needs to be the same as the one programmed */
1617 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1618
1619 /* program the stream LVI (last valid index) of the BDL */
1620 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1621
1622 /* program the BDL address */
1623 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001624 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001626 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001628 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001629 if (chip->position_fix[0] != POS_FIX_LPIB ||
1630 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001631 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1632 azx_writel(chip, DPLBASE,
1633 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1634 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001635
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001637 azx_sd_writel(azx_dev, SD_CTL,
1638 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
1640 return 0;
1641}
1642
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001643/*
1644 * Probe the given codec address
1645 */
1646static int probe_codec(struct azx *chip, int addr)
1647{
1648 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1649 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1650 unsigned int res;
1651
Wu Fengguanga678cde2009-08-01 18:46:46 +08001652 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001653 chip->probing = 1;
1654 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001655 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001656 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001657 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001658 if (res == -1)
1659 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001660 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001661 return 0;
1662}
1663
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001664static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1665 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001666static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
Takashi Iwai8dd78332009-06-02 01:16:07 +02001668static void azx_bus_reset(struct hda_bus *bus)
1669{
1670 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001671
1672 bus->in_reset = 1;
1673 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001674 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001675#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001676 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001677 struct azx_pcm *p;
1678 list_for_each_entry(p, &chip->pcm_list, list)
1679 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001680 snd_hda_suspend(chip->bus);
1681 snd_hda_resume(chip->bus);
1682 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001683#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001684 bus->in_reset = 0;
1685}
1686
David Henningsson26a6cb62012-10-09 15:04:21 +02001687static int get_jackpoll_interval(struct azx *chip)
1688{
1689 int i = jackpoll_ms[chip->dev_index];
1690 unsigned int j;
1691 if (i == 0)
1692 return 0;
1693 if (i < 50 || i > 60000)
1694 j = 0;
1695 else
1696 j = msecs_to_jiffies(i);
1697 if (j == 0)
1698 snd_printk(KERN_WARNING SFX
1699 "jackpoll_ms value out of range: %d\n", i);
1700 return j;
1701}
1702
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703/*
1704 * Codec initialization
1705 */
1706
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001707/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001708static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001709 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001710 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001711};
1712
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001713static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714{
1715 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001716 int c, codecs, err;
1717 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718
1719 memset(&bus_temp, 0, sizeof(bus_temp));
1720 bus_temp.private_data = chip;
1721 bus_temp.modelname = model;
1722 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001723 bus_temp.ops.command = azx_send_cmd;
1724 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001725 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001726 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001727#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001728 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001729 bus_temp.ops.pm_notify = azx_power_notify;
1730#endif
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001731#ifdef CONFIG_SND_HDA_DSP_LOADER
1732 bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
1733 bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
1734 bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
1735#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Takashi Iwaid01ce992007-07-27 16:52:19 +02001737 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1738 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 return err;
1740
Takashi Iwai9477c582011-05-25 09:11:37 +02001741 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001742 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001743 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001744 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001745
Takashi Iwai34c25352008-10-28 11:38:58 +01001746 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001747 max_slots = azx_max_codecs[chip->driver_type];
1748 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001749 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001750
1751 /* First try to probe all given codec slots */
1752 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001753 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001754 if (probe_codec(chip, c) < 0) {
1755 /* Some BIOSen give you wrong codec addresses
1756 * that don't exist
1757 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001758 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001759 "%s: Codec #%d probe error; "
1760 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001761 chip->codec_mask &= ~(1 << c);
1762 /* More badly, accessing to a non-existing
1763 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001764 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001765 * Thus if an error occurs during probing,
1766 * better to reset the controller chip to
1767 * get back to the sanity state.
1768 */
1769 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001770 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001771 }
1772 }
1773 }
1774
Takashi Iwaid507cd62011-04-26 15:25:02 +02001775 /* AMD chipsets often cause the communication stalls upon certain
1776 * sequence like the pin-detection. It seems that forcing the synced
1777 * access works around the stall. Grrr...
1778 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001779 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001780 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1781 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001782 chip->bus->sync_write = 1;
1783 chip->bus->allow_bus_reset = 1;
1784 }
1785
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001786 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001787 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001788 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001789 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001790 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 if (err < 0)
1792 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001793 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001794 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001796 }
1797 }
1798 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001799 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 return -ENXIO;
1801 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001802 return 0;
1803}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001805/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001806static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001807{
1808 struct hda_codec *codec;
1809 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1810 snd_hda_codec_configure(codec);
1811 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 return 0;
1813}
1814
1815
1816/*
1817 * PCM support
1818 */
1819
1820/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001821static inline struct azx_dev *
1822azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001824 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001825 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001826 /* make a non-zero unique key for the substream */
1827 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1828 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001829
1830 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001831 dev = chip->playback_index_offset;
1832 nums = chip->playback_streams;
1833 } else {
1834 dev = chip->capture_index_offset;
1835 nums = chip->capture_streams;
1836 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001837 for (i = 0; i < nums; i++, dev++) {
1838 struct azx_dev *azx_dev = &chip->azx_dev[dev];
1839 dsp_lock(azx_dev);
1840 if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
1841 res = azx_dev;
1842 if (res->assigned_key == key) {
1843 res->opened = 1;
1844 res->assigned_key = key;
1845 dsp_unlock(azx_dev);
1846 return azx_dev;
1847 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001849 dsp_unlock(azx_dev);
1850 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001851 if (res) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001852 dsp_lock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001853 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001854 res->assigned_key = key;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001855 dsp_unlock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001856 }
1857 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858}
1859
1860/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001861static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862{
1863 azx_dev->opened = 0;
1864}
1865
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001866static cycle_t azx_cc_read(const struct cyclecounter *cc)
1867{
1868 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1869 struct snd_pcm_substream *substream = azx_dev->substream;
1870 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1871 struct azx *chip = apcm->chip;
1872
1873 return azx_readl(chip, WALLCLK);
1874}
1875
1876static void azx_timecounter_init(struct snd_pcm_substream *substream,
1877 bool force, cycle_t last)
1878{
1879 struct azx_dev *azx_dev = get_azx_dev(substream);
1880 struct timecounter *tc = &azx_dev->azx_tc;
1881 struct cyclecounter *cc = &azx_dev->azx_cc;
1882 u64 nsec;
1883
1884 cc->read = azx_cc_read;
1885 cc->mask = CLOCKSOURCE_MASK(32);
1886
1887 /*
1888 * Converting from 24 MHz to ns means applying a 125/3 factor.
1889 * To avoid any saturation issues in intermediate operations,
1890 * the 125 factor is applied first. The division is applied
1891 * last after reading the timecounter value.
1892 * Applying the 1/3 factor as part of the multiplication
1893 * requires at least 20 bits for a decent precision, however
1894 * overflows occur after about 4 hours or less, not a option.
1895 */
1896
1897 cc->mult = 125; /* saturation after 195 years */
1898 cc->shift = 0;
1899
1900 nsec = 0; /* audio time is elapsed time since trigger */
1901 timecounter_init(tc, cc, nsec);
1902 if (force)
1903 /*
1904 * force timecounter to use predefined value,
1905 * used for synchronized starts
1906 */
1907 tc->cycle_last = last;
1908}
1909
Dylan Reidae03bbb2013-04-15 11:57:05 -07001910static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
Dylan Reid78daea22013-04-08 18:20:30 -07001911 u64 nsec)
1912{
1913 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1914 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1915 u64 codec_frames, codec_nsecs;
1916
1917 if (!hinfo->ops.get_delay)
1918 return nsec;
1919
1920 codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
1921 codec_nsecs = div_u64(codec_frames * 1000000000LL,
1922 substream->runtime->rate);
1923
Dylan Reidae03bbb2013-04-15 11:57:05 -07001924 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1925 return nsec + codec_nsecs;
1926
Dylan Reid78daea22013-04-08 18:20:30 -07001927 return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
1928}
1929
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001930static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1931 struct timespec *ts)
1932{
1933 struct azx_dev *azx_dev = get_azx_dev(substream);
1934 u64 nsec;
1935
1936 nsec = timecounter_read(&azx_dev->azx_tc);
1937 nsec = div_u64(nsec, 3); /* can be optimized */
Dylan Reidae03bbb2013-04-15 11:57:05 -07001938 nsec = azx_adjust_codec_delay(substream, nsec);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001939
1940 *ts = ns_to_timespec(nsec);
1941
1942 return 0;
1943}
1944
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001945static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001946 .info = (SNDRV_PCM_INFO_MMAP |
1947 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1949 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001950 /* No full-resume yet implemented */
1951 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001952 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001953 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001954 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001955 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1957 .rates = SNDRV_PCM_RATE_48000,
1958 .rate_min = 48000,
1959 .rate_max = 48000,
1960 .channels_min = 2,
1961 .channels_max = 2,
1962 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1963 .period_bytes_min = 128,
1964 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1965 .periods_min = 2,
1966 .periods_max = AZX_MAX_FRAG,
1967 .fifo_size = 0,
1968};
1969
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001970static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971{
1972 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1973 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001974 struct azx *chip = apcm->chip;
1975 struct azx_dev *azx_dev;
1976 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 unsigned long flags;
1978 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001979 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980
Ingo Molnar62932df2006-01-16 16:34:20 +01001981 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001982 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001984 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 return -EBUSY;
1986 }
1987 runtime->hw = azx_pcm_hw;
1988 runtime->hw.channels_min = hinfo->channels_min;
1989 runtime->hw.channels_max = hinfo->channels_max;
1990 runtime->hw.formats = hinfo->formats;
1991 runtime->hw.rates = hinfo->rates;
1992 snd_pcm_limit_hw_rates(runtime);
1993 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001994
1995 /* avoid wrap-around with wall-clock */
1996 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1997 20,
1998 178000000);
1999
Takashi Iwai52409aa2012-01-23 17:10:24 +01002000 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002001 /* constrain buffer sizes to be multiple of 128
2002 bytes. This is more efficient in terms of memory
2003 access but isn't required by the HDA spec and
2004 prevents users from specifying exact period/buffer
2005 sizes. For example for 44.1kHz, a period size set
2006 to 20ms will be rounded to 19.59ms. */
2007 buff_step = 128;
2008 else
2009 /* Don't enforce steps on buffer sizes, still need to
2010 be multiple of 4 bytes (HDA spec). Tested on Intel
2011 HDA controllers, may not work on all devices where
2012 option needs to be disabled */
2013 buff_step = 4;
2014
Joachim Deguara5f1545b2007-03-16 15:01:36 +01002015 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002016 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01002017 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002018 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07002019 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002020 err = hinfo->ops.open(hinfo, apcm->codec, substream);
2021 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002023 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002024 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 return err;
2026 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02002027 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02002028 /* sanity check */
2029 if (snd_BUG_ON(!runtime->hw.channels_min) ||
2030 snd_BUG_ON(!runtime->hw.channels_max) ||
2031 snd_BUG_ON(!runtime->hw.formats) ||
2032 snd_BUG_ON(!runtime->hw.rates)) {
2033 azx_release_device(azx_dev);
2034 hinfo->ops.close(hinfo, apcm->codec, substream);
2035 snd_hda_power_down(apcm->codec);
2036 mutex_unlock(&chip->open_mutex);
2037 return -EINVAL;
2038 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002039
2040 /* disable WALLCLOCK timestamps for capture streams
2041 until we figure out how to handle digital inputs */
2042 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
2043 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
2044
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 spin_lock_irqsave(&chip->reg_lock, flags);
2046 azx_dev->substream = substream;
2047 azx_dev->running = 0;
2048 spin_unlock_irqrestore(&chip->reg_lock, flags);
2049
2050 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002051 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01002052 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 return 0;
2054}
2055
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002056static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057{
2058 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2059 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002060 struct azx *chip = apcm->chip;
2061 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 unsigned long flags;
2063
Ingo Molnar62932df2006-01-16 16:34:20 +01002064 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 spin_lock_irqsave(&chip->reg_lock, flags);
2066 azx_dev->substream = NULL;
2067 azx_dev->running = 0;
2068 spin_unlock_irqrestore(&chip->reg_lock, flags);
2069 azx_release_device(azx_dev);
2070 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002071 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002072 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 return 0;
2074}
2075
Takashi Iwaid01ce992007-07-27 16:52:19 +02002076static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
2077 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002079 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2080 struct azx *chip = apcm->chip;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002081 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002082 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002083
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002084 dsp_lock(azx_dev);
2085 if (dsp_is_locked(azx_dev)) {
2086 ret = -EBUSY;
2087 goto unlock;
2088 }
2089
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002090 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002091 azx_dev->bufsize = 0;
2092 azx_dev->period_bytes = 0;
2093 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002094 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02002095 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002096 if (ret < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002097 goto unlock;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002098 mark_runtime_wc(chip, azx_dev, substream, true);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002099 unlock:
2100 dsp_unlock(azx_dev);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002101 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102}
2103
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002104static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105{
2106 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002107 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002108 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2110
2111 /* reset BDL address */
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002112 dsp_lock(azx_dev);
2113 if (!dsp_is_locked(azx_dev)) {
2114 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2115 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2116 azx_sd_writel(azx_dev, SD_CTL, 0);
2117 azx_dev->bufsize = 0;
2118 azx_dev->period_bytes = 0;
2119 azx_dev->format_val = 0;
2120 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121
Takashi Iwaieb541332010-08-06 13:48:11 +02002122 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002124 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002125 azx_dev->prepared = 0;
2126 dsp_unlock(azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 return snd_pcm_lib_free_pages(substream);
2128}
2129
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002130static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131{
2132 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002133 struct azx *chip = apcm->chip;
2134 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002136 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002137 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002138 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002139 struct hda_spdif_out *spdif =
2140 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2141 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002143 dsp_lock(azx_dev);
2144 if (dsp_is_locked(azx_dev)) {
2145 err = -EBUSY;
2146 goto unlock;
2147 }
2148
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002149 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002150 format_val = snd_hda_calc_stream_format(runtime->rate,
2151 runtime->channels,
2152 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002153 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002154 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002155 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002156 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002157 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2158 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002159 err = -EINVAL;
2160 goto unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 }
2162
Takashi Iwai97b71c92009-03-18 15:09:13 +01002163 bufsize = snd_pcm_lib_buffer_bytes(substream);
2164 period_bytes = snd_pcm_lib_period_bytes(substream);
2165
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002166 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2167 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002168
2169 if (bufsize != azx_dev->bufsize ||
2170 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002171 format_val != azx_dev->format_val ||
2172 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002173 azx_dev->bufsize = bufsize;
2174 azx_dev->period_bytes = period_bytes;
2175 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002176 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002177 err = azx_setup_periods(chip, substream, azx_dev);
2178 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002179 goto unlock;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002180 }
2181
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002182 /* wallclk has 24Mhz clock source */
2183 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2184 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 azx_setup_controller(chip, azx_dev);
2186 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2187 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2188 else
2189 azx_dev->fifo_size = 0;
2190
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002191 stream_tag = azx_dev->stream_tag;
2192 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002193 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002194 stream_tag > chip->capture_streams)
2195 stream_tag -= chip->capture_streams;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002196 err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002197 azx_dev->format_val, substream);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002198
2199 unlock:
2200 if (!err)
2201 azx_dev->prepared = 1;
2202 dsp_unlock(azx_dev);
2203 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204}
2205
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002206static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207{
2208 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002209 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002210 struct azx_dev *azx_dev;
2211 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002212 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002213 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002215 azx_dev = get_azx_dev(substream);
2216 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2217
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002218 if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
2219 return -EPIPE;
2220
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002222 case SNDRV_PCM_TRIGGER_START:
2223 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2225 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002226 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 break;
2228 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002229 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002231 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 break;
2233 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002234 return -EINVAL;
2235 }
2236
2237 snd_pcm_group_for_each_entry(s, substream) {
2238 if (s->pcm->card != substream->pcm->card)
2239 continue;
2240 azx_dev = get_azx_dev(s);
2241 sbits |= 1 << azx_dev->index;
2242 nsync++;
2243 snd_pcm_trigger_done(s, substream);
2244 }
2245
2246 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002247
2248 /* first, set SYNC bits of corresponding streams */
2249 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2250 azx_writel(chip, OLD_SSYNC,
2251 azx_readl(chip, OLD_SSYNC) | sbits);
2252 else
2253 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2254
Takashi Iwai850f0e52008-03-18 17:11:05 +01002255 snd_pcm_group_for_each_entry(s, substream) {
2256 if (s->pcm->card != substream->pcm->card)
2257 continue;
2258 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002259 if (start) {
2260 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2261 if (!rstart)
2262 azx_dev->start_wallclk -=
2263 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002264 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002265 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002266 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002267 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002268 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269 }
2270 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002271 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002272 /* wait until all FIFOs get ready */
2273 for (timeout = 5000; timeout; timeout--) {
2274 nwait = 0;
2275 snd_pcm_group_for_each_entry(s, substream) {
2276 if (s->pcm->card != substream->pcm->card)
2277 continue;
2278 azx_dev = get_azx_dev(s);
2279 if (!(azx_sd_readb(azx_dev, SD_STS) &
2280 SD_STS_FIFO_READY))
2281 nwait++;
2282 }
2283 if (!nwait)
2284 break;
2285 cpu_relax();
2286 }
2287 } else {
2288 /* wait until all RUN bits are cleared */
2289 for (timeout = 5000; timeout; timeout--) {
2290 nwait = 0;
2291 snd_pcm_group_for_each_entry(s, substream) {
2292 if (s->pcm->card != substream->pcm->card)
2293 continue;
2294 azx_dev = get_azx_dev(s);
2295 if (azx_sd_readb(azx_dev, SD_CTL) &
2296 SD_CTL_DMA_START)
2297 nwait++;
2298 }
2299 if (!nwait)
2300 break;
2301 cpu_relax();
2302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002304 spin_lock(&chip->reg_lock);
2305 /* reset SYNC bits */
2306 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2307 azx_writel(chip, OLD_SSYNC,
2308 azx_readl(chip, OLD_SSYNC) & ~sbits);
2309 else
2310 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002311 if (start) {
2312 azx_timecounter_init(substream, 0, 0);
2313 if (nsync > 1) {
2314 cycle_t cycle_last;
2315
2316 /* same start cycle for master and group */
2317 azx_dev = get_azx_dev(substream);
2318 cycle_last = azx_dev->azx_tc.cycle_last;
2319
2320 snd_pcm_group_for_each_entry(s, substream) {
2321 if (s->pcm->card != substream->pcm->card)
2322 continue;
2323 azx_timecounter_init(s, 1, cycle_last);
2324 }
2325 }
2326 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002327 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002328 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329}
2330
Joseph Chan0e153472008-08-26 14:38:03 +02002331/* get the current DMA position with correction on VIA chips */
2332static unsigned int azx_via_get_position(struct azx *chip,
2333 struct azx_dev *azx_dev)
2334{
2335 unsigned int link_pos, mini_pos, bound_pos;
2336 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2337 unsigned int fifo_size;
2338
2339 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002340 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002341 /* Playback, no problem using link position */
2342 return link_pos;
2343 }
2344
2345 /* Capture */
2346 /* For new chipset,
2347 * use mod to get the DMA position just like old chipset
2348 */
2349 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2350 mod_dma_pos %= azx_dev->period_bytes;
2351
2352 /* azx_dev->fifo_size can't get FIFO size of in stream.
2353 * Get from base address + offset.
2354 */
2355 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2356
2357 if (azx_dev->insufficient) {
2358 /* Link position never gather than FIFO size */
2359 if (link_pos <= fifo_size)
2360 return 0;
2361
2362 azx_dev->insufficient = 0;
2363 }
2364
2365 if (link_pos <= fifo_size)
2366 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2367 else
2368 mini_pos = link_pos - fifo_size;
2369
2370 /* Find nearest previous boudary */
2371 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2372 mod_link_pos = link_pos % azx_dev->period_bytes;
2373 if (mod_link_pos >= fifo_size)
2374 bound_pos = link_pos - mod_link_pos;
2375 else if (mod_dma_pos >= mod_mini_pos)
2376 bound_pos = mini_pos - mod_mini_pos;
2377 else {
2378 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2379 if (bound_pos >= azx_dev->bufsize)
2380 bound_pos = 0;
2381 }
2382
2383 /* Calculate real DMA position we want */
2384 return bound_pos + mod_dma_pos;
2385}
2386
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002387static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002388 struct azx_dev *azx_dev,
2389 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390{
Takashi Iwai21229612013-04-05 07:27:45 +02002391 struct snd_pcm_substream *substream = azx_dev->substream;
2392 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 unsigned int pos;
Takashi Iwai21229612013-04-05 07:27:45 +02002394 int stream = substream->stream;
2395 struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002396 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397
David Henningsson4cb36312010-09-30 10:12:50 +02002398 switch (chip->position_fix[stream]) {
2399 case POS_FIX_LPIB:
2400 /* read LPIB */
2401 pos = azx_sd_readl(azx_dev, SD_LPIB);
2402 break;
2403 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002404 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002405 break;
2406 default:
2407 /* use the position buffer */
2408 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002409 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002410 if (!pos || pos == (u32)-1) {
2411 printk(KERN_WARNING
2412 "hda-intel: Invalid position buffer, "
2413 "using LPIB read method instead.\n");
2414 chip->position_fix[stream] = POS_FIX_LPIB;
2415 pos = azx_sd_readl(azx_dev, SD_LPIB);
2416 } else
2417 chip->position_fix[stream] = POS_FIX_POSBUF;
2418 }
2419 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002420 }
David Henningsson4cb36312010-09-30 10:12:50 +02002421
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422 if (pos >= azx_dev->bufsize)
2423 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002424
2425 /* calculate runtime delay from LPIB */
Takashi Iwai21229612013-04-05 07:27:45 +02002426 if (substream->runtime &&
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002427 chip->position_fix[stream] == POS_FIX_POSBUF &&
2428 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2429 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002430 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2431 delay = pos - lpib_pos;
2432 else
2433 delay = lpib_pos - pos;
2434 if (delay < 0)
2435 delay += azx_dev->bufsize;
2436 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002437 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002438 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002439 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002440 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002441 delay = 0;
2442 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002443 }
Takashi Iwai21229612013-04-05 07:27:45 +02002444 delay = bytes_to_frames(substream->runtime, delay);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002445 }
Takashi Iwai21229612013-04-05 07:27:45 +02002446
2447 if (substream->runtime) {
2448 if (hinfo->ops.get_delay)
2449 delay += hinfo->ops.get_delay(hinfo, apcm->codec,
2450 substream);
2451 substream->runtime->delay = delay;
2452 }
2453
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002454 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002455 return pos;
2456}
2457
2458static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2459{
2460 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2461 struct azx *chip = apcm->chip;
2462 struct azx_dev *azx_dev = get_azx_dev(substream);
2463 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002464 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002465}
2466
2467/*
2468 * Check whether the current DMA position is acceptable for updating
2469 * periods. Returns non-zero if it's OK.
2470 *
2471 * Many HD-audio controllers appear pretty inaccurate about
2472 * the update-IRQ timing. The IRQ is issued before actually the
2473 * data is processed. So, we need to process it afterwords in a
2474 * workqueue.
2475 */
2476static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2477{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002478 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002479 unsigned int pos;
2480
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002481 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2482 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002483 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002484
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002485 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002486
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002487 if (WARN_ONCE(!azx_dev->period_bytes,
2488 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002489 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002490 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002491 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2492 /* NG - it's below the first next period boundary */
2493 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002494 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002495 return 1; /* OK, it's fine */
2496}
2497
2498/*
2499 * The work for pending PCM period updates.
2500 */
2501static void azx_irq_pending_work(struct work_struct *work)
2502{
2503 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002504 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002505
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002506 if (!chip->irq_pending_warned) {
2507 printk(KERN_WARNING
2508 "hda-intel: IRQ timing workaround is activated "
2509 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2510 chip->card->number);
2511 chip->irq_pending_warned = 1;
2512 }
2513
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002514 for (;;) {
2515 pending = 0;
2516 spin_lock_irq(&chip->reg_lock);
2517 for (i = 0; i < chip->num_streams; i++) {
2518 struct azx_dev *azx_dev = &chip->azx_dev[i];
2519 if (!azx_dev->irq_pending ||
2520 !azx_dev->substream ||
2521 !azx_dev->running)
2522 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002523 ok = azx_position_ok(chip, azx_dev);
2524 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002525 azx_dev->irq_pending = 0;
2526 spin_unlock(&chip->reg_lock);
2527 snd_pcm_period_elapsed(azx_dev->substream);
2528 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002529 } else if (ok < 0) {
2530 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002531 } else
2532 pending++;
2533 }
2534 spin_unlock_irq(&chip->reg_lock);
2535 if (!pending)
2536 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002537 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002538 }
2539}
2540
2541/* clear irq_pending flags and assure no on-going workq */
2542static void azx_clear_irq_pending(struct azx *chip)
2543{
2544 int i;
2545
2546 spin_lock_irq(&chip->reg_lock);
2547 for (i = 0; i < chip->num_streams; i++)
2548 chip->azx_dev[i].irq_pending = 0;
2549 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550}
2551
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002552#ifdef CONFIG_X86
2553static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2554 struct vm_area_struct *area)
2555{
2556 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2557 struct azx *chip = apcm->chip;
2558 if (!azx_snoop(chip))
2559 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2560 return snd_pcm_lib_default_mmap(substream, area);
2561}
2562#else
2563#define azx_pcm_mmap NULL
2564#endif
2565
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002566static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567 .open = azx_pcm_open,
2568 .close = azx_pcm_close,
2569 .ioctl = snd_pcm_lib_ioctl,
2570 .hw_params = azx_pcm_hw_params,
2571 .hw_free = azx_pcm_hw_free,
2572 .prepare = azx_pcm_prepare,
2573 .trigger = azx_pcm_trigger,
2574 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002575 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002576 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002577 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578};
2579
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002580static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581{
Takashi Iwai176d5332008-07-30 15:01:44 +02002582 struct azx_pcm *apcm = pcm->private_data;
2583 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002584 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002585 kfree(apcm);
2586 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587}
2588
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002589#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2590
Takashi Iwai176d5332008-07-30 15:01:44 +02002591static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002592azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2593 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002595 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002596 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002598 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002599 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002600 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002602 list_for_each_entry(apcm, &chip->pcm_list, list) {
2603 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002604 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2605 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002606 return -EBUSY;
2607 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002608 }
2609 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2610 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2611 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612 &pcm);
2613 if (err < 0)
2614 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002615 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002616 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617 if (apcm == NULL)
2618 return -ENOMEM;
2619 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002620 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 pcm->private_data = apcm;
2623 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002624 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2625 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002626 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002627 cpcm->pcm = pcm;
2628 for (s = 0; s < 2; s++) {
2629 apcm->hinfo[s] = &cpcm->stream[s];
2630 if (cpcm->stream[s].substreams)
2631 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2632 }
2633 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002634 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2635 if (size > MAX_PREALLOC_SIZE)
2636 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002637 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002639 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640 return 0;
2641}
2642
2643/*
2644 * mixer creation - all stuff is implemented in hda module
2645 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002646static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647{
2648 return snd_hda_build_controls(chip->bus);
2649}
2650
2651
2652/*
2653 * initialize SD streams
2654 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002655static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656{
2657 int i;
2658
2659 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002660 * assign the starting bdl address to each stream (device)
2661 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002663 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002664 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002665 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2667 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2668 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2669 azx_dev->sd_int_sta_mask = 1 << i;
2670 /* stream tag: must be non-zero and unique */
2671 azx_dev->index = i;
2672 azx_dev->stream_tag = i + 1;
2673 }
2674
2675 return 0;
2676}
2677
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002678static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2679{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002680 if (request_irq(chip->pci->irq, azx_interrupt,
2681 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002682 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002683 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2684 "disabling device\n", chip->pci->irq);
2685 if (do_disconnect)
2686 snd_card_disconnect(chip->card);
2687 return -1;
2688 }
2689 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002690 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002691 return 0;
2692}
2693
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694
Takashi Iwaicb53c622007-08-10 17:21:45 +02002695static void azx_stop_chip(struct azx *chip)
2696{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002697 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002698 return;
2699
2700 /* disable interrupts */
2701 azx_int_disable(chip);
2702 azx_int_clear(chip);
2703
2704 /* disable CORB/RIRB */
2705 azx_free_cmd_io(chip);
2706
2707 /* disable position buffer */
2708 azx_writel(chip, DPLBASE, 0);
2709 azx_writel(chip, DPUBASE, 0);
2710
2711 chip->initialized = 0;
2712}
2713
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002714#ifdef CONFIG_SND_HDA_DSP_LOADER
2715/*
2716 * DSP loading code (e.g. for CA0132)
2717 */
2718
2719/* use the first stream for loading DSP */
2720static struct azx_dev *
2721azx_get_dsp_loader_dev(struct azx *chip)
2722{
2723 return &chip->azx_dev[chip->playback_index_offset];
2724}
2725
2726static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
2727 unsigned int byte_size,
2728 struct snd_dma_buffer *bufp)
2729{
2730 u32 *bdl;
2731 struct azx *chip = bus->private_data;
2732 struct azx_dev *azx_dev;
2733 int err;
2734
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002735 azx_dev = azx_get_dsp_loader_dev(chip);
2736
2737 dsp_lock(azx_dev);
2738 spin_lock_irq(&chip->reg_lock);
2739 if (azx_dev->running || azx_dev->locked) {
2740 spin_unlock_irq(&chip->reg_lock);
2741 err = -EBUSY;
2742 goto unlock;
2743 }
2744 azx_dev->prepared = 0;
2745 chip->saved_azx_dev = *azx_dev;
2746 azx_dev->locked = 1;
2747 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002748
2749 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
2750 snd_dma_pci_data(chip->pci),
2751 byte_size, bufp);
2752 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002753 goto err_alloc;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002754
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002755 mark_pages_wc(chip, bufp, true);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002756 azx_dev->bufsize = byte_size;
2757 azx_dev->period_bytes = byte_size;
2758 azx_dev->format_val = format;
2759
2760 azx_stream_reset(chip, azx_dev);
2761
2762 /* reset BDL address */
2763 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2764 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2765
2766 azx_dev->frags = 0;
2767 bdl = (u32 *)azx_dev->bdl.area;
2768 err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
2769 if (err < 0)
2770 goto error;
2771
2772 azx_setup_controller(chip, azx_dev);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002773 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002774 return azx_dev->stream_tag;
2775
2776 error:
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002777 mark_pages_wc(chip, bufp, false);
2778 snd_dma_free_pages(bufp);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002779 err_alloc:
2780 spin_lock_irq(&chip->reg_lock);
2781 if (azx_dev->opened)
2782 *azx_dev = chip->saved_azx_dev;
2783 azx_dev->locked = 0;
2784 spin_unlock_irq(&chip->reg_lock);
2785 unlock:
2786 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002787 return err;
2788}
2789
2790static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
2791{
2792 struct azx *chip = bus->private_data;
2793 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2794
2795 if (start)
2796 azx_stream_start(chip, azx_dev);
2797 else
2798 azx_stream_stop(chip, azx_dev);
2799 azx_dev->running = start;
2800}
2801
2802static void azx_load_dsp_cleanup(struct hda_bus *bus,
2803 struct snd_dma_buffer *dmab)
2804{
2805 struct azx *chip = bus->private_data;
2806 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2807
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002808 if (!dmab->area || !azx_dev->locked)
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002809 return;
2810
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002811 dsp_lock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002812 /* reset BDL address */
2813 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2814 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2815 azx_sd_writel(azx_dev, SD_CTL, 0);
2816 azx_dev->bufsize = 0;
2817 azx_dev->period_bytes = 0;
2818 azx_dev->format_val = 0;
2819
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002820 mark_pages_wc(chip, dmab, false);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002821 snd_dma_free_pages(dmab);
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002822 dmab->area = NULL;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002823
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002824 spin_lock_irq(&chip->reg_lock);
2825 if (azx_dev->opened)
2826 *azx_dev = chip->saved_azx_dev;
2827 azx_dev->locked = 0;
2828 spin_unlock_irq(&chip->reg_lock);
2829 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002830}
2831#endif /* CONFIG_SND_HDA_DSP_LOADER */
2832
Takashi Iwai83012a72012-08-24 18:38:08 +02002833#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002834/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002835static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002836{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002837 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002838
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002839 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2840 return;
2841
Takashi Iwai68467f52012-08-28 09:14:29 -07002842 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002843 pm_runtime_get_sync(&chip->pci->dev);
2844 else
2845 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002846}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002847
2848static DEFINE_MUTEX(card_list_lock);
2849static LIST_HEAD(card_list);
2850
2851static void azx_add_card_list(struct azx *chip)
2852{
2853 mutex_lock(&card_list_lock);
2854 list_add(&chip->list, &card_list);
2855 mutex_unlock(&card_list_lock);
2856}
2857
2858static void azx_del_card_list(struct azx *chip)
2859{
2860 mutex_lock(&card_list_lock);
2861 list_del_init(&chip->list);
2862 mutex_unlock(&card_list_lock);
2863}
2864
2865/* trigger power-save check at writing parameter */
2866static int param_set_xint(const char *val, const struct kernel_param *kp)
2867{
2868 struct azx *chip;
2869 struct hda_codec *c;
2870 int prev = power_save;
2871 int ret = param_set_int(val, kp);
2872
2873 if (ret || prev == power_save)
2874 return ret;
2875
2876 mutex_lock(&card_list_lock);
2877 list_for_each_entry(chip, &card_list, list) {
2878 if (!chip->bus || chip->disabled)
2879 continue;
2880 list_for_each_entry(c, &chip->bus->codec_list, list)
2881 snd_hda_power_sync(c);
2882 }
2883 mutex_unlock(&card_list_lock);
2884 return 0;
2885}
2886#else
2887#define azx_add_card_list(chip) /* NOP */
2888#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002889#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002890
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002891#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002892/*
2893 * power management
2894 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002895static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002897 struct pci_dev *pci = to_pci_dev(dev);
2898 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002899 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002900 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901
Takashi Iwaic5c21522012-12-04 17:01:25 +01002902 if (chip->disabled)
2903 return 0;
2904
Takashi Iwai421a1252005-11-17 16:11:09 +01002905 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002906 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002907 list_for_each_entry(p, &chip->pcm_list, list)
2908 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002909 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002910 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002911 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04002912 azx_enter_link_reset(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002913 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002914 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002915 chip->irq = -1;
2916 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002917 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002918 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002919 pci_disable_device(pci);
2920 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002921 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922 return 0;
2923}
2924
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002925static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002926{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002927 struct pci_dev *pci = to_pci_dev(dev);
2928 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002929 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930
Takashi Iwaic5c21522012-12-04 17:01:25 +01002931 if (chip->disabled)
2932 return 0;
2933
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002934 pci_set_power_state(pci, PCI_D0);
2935 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002936 if (pci_enable_device(pci) < 0) {
2937 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2938 "disabling device\n");
2939 snd_card_disconnect(card);
2940 return -EIO;
2941 }
2942 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002943 if (chip->msi)
2944 if (pci_enable_msi(pci) < 0)
2945 chip->msi = 0;
2946 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002947 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002948 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002949
Takashi Iwai7f308302012-05-08 16:52:23 +02002950 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002951
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002953 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002954 return 0;
2955}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002956#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2957
2958#ifdef CONFIG_PM_RUNTIME
2959static int azx_runtime_suspend(struct device *dev)
2960{
2961 struct snd_card *card = dev_get_drvdata(dev);
2962 struct azx *chip = card->private_data;
2963
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002964 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04002965 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002966 azx_clear_irq_pending(chip);
2967 return 0;
2968}
2969
2970static int azx_runtime_resume(struct device *dev)
2971{
2972 struct snd_card *card = dev_get_drvdata(dev);
2973 struct azx *chip = card->private_data;
2974
2975 azx_init_pci(chip);
2976 azx_init_chip(chip, 1);
2977 return 0;
2978}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002979
2980static int azx_runtime_idle(struct device *dev)
2981{
2982 struct snd_card *card = dev_get_drvdata(dev);
2983 struct azx *chip = card->private_data;
2984
2985 if (!power_save_controller ||
2986 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2987 return -EBUSY;
2988
2989 return 0;
2990}
2991
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002992#endif /* CONFIG_PM_RUNTIME */
2993
2994#ifdef CONFIG_PM
2995static const struct dev_pm_ops azx_pm = {
2996 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002997 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002998};
2999
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003000#define AZX_PM_OPS &azx_pm
3001#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003002#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003003#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003004
3005
3006/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003007 * reboot notifier for hang-up problem at power-down
3008 */
3009static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
3010{
3011 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01003012 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003013 azx_stop_chip(chip);
3014 return NOTIFY_OK;
3015}
3016
3017static void azx_notifier_register(struct azx *chip)
3018{
3019 chip->reboot_notifier.notifier_call = azx_halt;
3020 register_reboot_notifier(&chip->reboot_notifier);
3021}
3022
3023static void azx_notifier_unregister(struct azx *chip)
3024{
3025 if (chip->reboot_notifier.notifier_call)
3026 unregister_reboot_notifier(&chip->reboot_notifier);
3027}
3028
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003029static int azx_first_init(struct azx *chip);
3030static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003031
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003032#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05003033static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003034
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003035static void azx_vs_set_state(struct pci_dev *pci,
3036 enum vga_switcheroo_state state)
3037{
3038 struct snd_card *card = pci_get_drvdata(pci);
3039 struct azx *chip = card->private_data;
3040 bool disabled;
3041
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003042 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003043 if (chip->init_failed)
3044 return;
3045
3046 disabled = (state == VGA_SWITCHEROO_OFF);
3047 if (chip->disabled == disabled)
3048 return;
3049
3050 if (!chip->bus) {
3051 chip->disabled = disabled;
3052 if (!disabled) {
3053 snd_printk(KERN_INFO SFX
3054 "%s: Start delayed initialization\n",
3055 pci_name(chip->pci));
3056 if (azx_first_init(chip) < 0 ||
3057 azx_probe_continue(chip) < 0) {
3058 snd_printk(KERN_ERR SFX
3059 "%s: initialization error\n",
3060 pci_name(chip->pci));
3061 chip->init_failed = true;
3062 }
3063 }
3064 } else {
3065 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003066 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
3067 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003068 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003069 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003070 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02003071 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003072 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
3073 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003074 } else {
3075 snd_hda_unlock_devices(chip->bus);
3076 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003077 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003078 }
3079 }
3080}
3081
3082static bool azx_vs_can_switch(struct pci_dev *pci)
3083{
3084 struct snd_card *card = pci_get_drvdata(pci);
3085 struct azx *chip = card->private_data;
3086
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003087 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003088 if (chip->init_failed)
3089 return false;
3090 if (chip->disabled || !chip->bus)
3091 return true;
3092 if (snd_hda_lock_devices(chip->bus))
3093 return false;
3094 snd_hda_unlock_devices(chip->bus);
3095 return true;
3096}
3097
Bill Pembertone23e7a12012-12-06 12:35:10 -05003098static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003099{
3100 struct pci_dev *p = get_bound_vga(chip->pci);
3101 if (p) {
3102 snd_printk(KERN_INFO SFX
3103 "%s: Handle VGA-switcheroo audio client\n",
3104 pci_name(chip->pci));
3105 chip->use_vga_switcheroo = 1;
3106 pci_dev_put(p);
3107 }
3108}
3109
3110static const struct vga_switcheroo_client_ops azx_vs_ops = {
3111 .set_gpu_state = azx_vs_set_state,
3112 .can_switch = azx_vs_can_switch,
3113};
3114
Bill Pembertone23e7a12012-12-06 12:35:10 -05003115static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003116{
Takashi Iwai128960a2012-10-12 17:28:18 +02003117 int err;
3118
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003119 if (!chip->use_vga_switcheroo)
3120 return 0;
3121 /* FIXME: currently only handling DIS controller
3122 * is there any machine with two switchable HDMI audio controllers?
3123 */
Takashi Iwai128960a2012-10-12 17:28:18 +02003124 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003125 VGA_SWITCHEROO_DIS,
3126 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02003127 if (err < 0)
3128 return err;
3129 chip->vga_switcheroo_registered = 1;
3130 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003131}
3132#else
3133#define init_vga_switcheroo(chip) /* NOP */
3134#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003135#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003136#endif /* SUPPORT_VGA_SWITCHER */
3137
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003138/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 * destructor
3140 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003141static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003143 int i;
3144
Takashi Iwai65fcd412012-08-14 17:13:32 +02003145 azx_del_card_list(chip);
3146
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003147 azx_notifier_unregister(chip);
3148
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003149 chip->init_failed = 1; /* to be sure */
Daniel J Blueman44728e92012-12-18 23:59:33 +08003150 complete_all(&chip->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003151
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003152 if (use_vga_switcheroo(chip)) {
3153 if (chip->disabled && chip->bus)
3154 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02003155 if (chip->vga_switcheroo_registered)
3156 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003157 }
3158
Takashi Iwaice43fba2005-05-30 20:33:44 +02003159 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003160 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003161 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02003163 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003164 }
3165
Jeff Garzikf000fd82008-04-22 13:50:34 +02003166 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003168 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02003169 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02003170 if (chip->remap_addr)
3171 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003172
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003173 if (chip->azx_dev) {
3174 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003175 if (chip->azx_dev[i].bdl.area) {
3176 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003177 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003178 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003179 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003180 if (chip->rb.area) {
3181 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003182 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003183 }
3184 if (chip->posbuf.area) {
3185 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003186 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003187 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003188 if (chip->region_requested)
3189 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003191 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003192#ifdef CONFIG_SND_HDA_PATCH_LOADER
3193 if (chip->fw)
3194 release_firmware(chip->fw);
3195#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196 kfree(chip);
3197
3198 return 0;
3199}
3200
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003201static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202{
3203 return azx_free(device->device_data);
3204}
3205
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003206#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207/*
Takashi Iwai91219472012-04-26 12:13:25 +02003208 * Check of disabled HDMI controller by vga-switcheroo
3209 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003210static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003211{
3212 struct pci_dev *p;
3213
3214 /* check only discrete GPU */
3215 switch (pci->vendor) {
3216 case PCI_VENDOR_ID_ATI:
3217 case PCI_VENDOR_ID_AMD:
3218 case PCI_VENDOR_ID_NVIDIA:
3219 if (pci->devfn == 1) {
3220 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
3221 pci->bus->number, 0);
3222 if (p) {
3223 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3224 return p;
3225 pci_dev_put(p);
3226 }
3227 }
3228 break;
3229 }
3230 return NULL;
3231}
3232
Bill Pembertone23e7a12012-12-06 12:35:10 -05003233static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003234{
3235 bool vga_inactive = false;
3236 struct pci_dev *p = get_bound_vga(pci);
3237
3238 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02003239 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02003240 vga_inactive = true;
3241 pci_dev_put(p);
3242 }
3243 return vga_inactive;
3244}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003245#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02003246
3247/*
Takashi Iwai3372a152007-02-01 15:46:50 +01003248 * white/black-listing for position_fix
3249 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003250static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003251 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
3252 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01003253 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003254 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04003255 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04003256 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04003257 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01003258 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04003259 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04003260 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01003261 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02003262 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04003263 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04003264 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01003265 {}
3266};
3267
Bill Pembertone23e7a12012-12-06 12:35:10 -05003268static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01003269{
3270 const struct snd_pci_quirk *q;
3271
Takashi Iwaic673ba12009-03-17 07:49:14 +01003272 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02003273 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003274 case POS_FIX_LPIB:
3275 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02003276 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003277 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003278 return fix;
3279 }
3280
Takashi Iwaic673ba12009-03-17 07:49:14 +01003281 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3282 if (q) {
3283 printk(KERN_INFO
3284 "hda_intel: position_fix set to %d "
3285 "for device %04x:%04x\n",
3286 q->value, q->subvendor, q->subdevice);
3287 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003288 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003289
3290 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003291 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003292 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003293 return POS_FIX_VIACOMBO;
3294 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003295 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003296 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003297 return POS_FIX_LPIB;
3298 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003299 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003300}
3301
3302/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003303 * black-lists for probe_mask
3304 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003305static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003306 /* Thinkpad often breaks the controller communication when accessing
3307 * to the non-working (or non-existing) modem codec slot.
3308 */
3309 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3310 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3311 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003312 /* broken BIOS */
3313 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003314 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3315 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003316 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003317 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003318 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003319 /* WinFast VP200 H (Teradici) user reported broken communication */
3320 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003321 {}
3322};
3323
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003324#define AZX_FORCE_CODEC_MASK 0x100
3325
Bill Pembertone23e7a12012-12-06 12:35:10 -05003326static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003327{
3328 const struct snd_pci_quirk *q;
3329
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003330 chip->codec_probe_mask = probe_mask[dev];
3331 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003332 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3333 if (q) {
3334 printk(KERN_INFO
3335 "hda_intel: probe_mask set to 0x%x "
3336 "for device %04x:%04x\n",
3337 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003338 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003339 }
3340 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003341
3342 /* check forced option */
3343 if (chip->codec_probe_mask != -1 &&
3344 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3345 chip->codec_mask = chip->codec_probe_mask & 0xff;
3346 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3347 chip->codec_mask);
3348 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003349}
3350
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003351/*
Takashi Iwai716238552009-09-28 13:14:04 +02003352 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003353 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003354static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003355 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003356 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003357 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003358 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003359 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003360 {}
3361};
3362
Bill Pembertone23e7a12012-12-06 12:35:10 -05003363static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003364{
3365 const struct snd_pci_quirk *q;
3366
Takashi Iwai716238552009-09-28 13:14:04 +02003367 if (enable_msi >= 0) {
3368 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003369 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003370 }
3371 chip->msi = 1; /* enable MSI as default */
3372 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003373 if (q) {
3374 printk(KERN_INFO
3375 "hda_intel: msi for device %04x:%04x set to %d\n",
3376 q->subvendor, q->subdevice, q->value);
3377 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003378 return;
3379 }
3380
3381 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003382 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3383 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003384 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003385 }
3386}
3387
Takashi Iwaia1585d72011-12-14 09:27:04 +01003388/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003389static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003390{
3391 bool snoop = chip->snoop;
3392
3393 switch (chip->driver_type) {
3394 case AZX_DRIVER_VIA:
3395 /* force to non-snoop mode for a new VIA controller
3396 * when BIOS is set
3397 */
3398 if (snoop) {
3399 u8 val;
3400 pci_read_config_byte(chip->pci, 0x42, &val);
3401 if (!(val & 0x80) && chip->pci->revision == 0x30)
3402 snoop = false;
3403 }
3404 break;
3405 case AZX_DRIVER_ATIHDMI_NS:
3406 /* new ATI HDMI requires non-snoop */
3407 snoop = false;
3408 break;
Takashi Iwaic1279f82013-02-07 17:36:22 +01003409 case AZX_DRIVER_CTHDA:
3410 snoop = false;
3411 break;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003412 }
3413
3414 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003415 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3416 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003417 chip->snoop = snoop;
3418 }
3419}
Takashi Iwai669ba272007-08-17 09:17:36 +02003420
3421/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422 * constructor
3423 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003424static int azx_create(struct snd_card *card, struct pci_dev *pci,
3425 int dev, unsigned int driver_caps,
3426 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003427{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003428 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003429 .dev_free = azx_dev_free,
3430 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003431 struct azx *chip;
3432 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003433
3434 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003435
Pavel Machek927fc862006-08-31 17:03:43 +02003436 err = pci_enable_device(pci);
3437 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 return err;
3439
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003440 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003441 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003442 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443 pci_disable_device(pci);
3444 return -ENOMEM;
3445 }
3446
3447 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003448 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003449 chip->card = card;
3450 chip->pci = pci;
3451 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003452 chip->driver_caps = driver_caps;
3453 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003454 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003455 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003456 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003457 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003458 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003459 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003460 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003461
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003462 chip->position_fix[0] = chip->position_fix[1] =
3463 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003464 /* combo mode uses LPIB for playback */
3465 if (chip->position_fix[0] == POS_FIX_COMBO) {
3466 chip->position_fix[0] = POS_FIX_LPIB;
3467 chip->position_fix[1] = POS_FIX_AUTO;
3468 }
3469
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003470 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003471
Takashi Iwai27346162006-01-12 18:28:44 +01003472 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003473 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003474 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003475
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003476 if (bdl_pos_adj[dev] < 0) {
3477 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003478 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003479 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003480 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003481 break;
3482 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003483 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003484 break;
3485 }
3486 }
3487
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003488 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3489 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003490 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3491 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003492 azx_free(chip);
3493 return err;
3494 }
3495
3496 *rchip = chip;
3497 return 0;
3498}
3499
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003500static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003501{
3502 int dev = chip->dev_index;
3503 struct pci_dev *pci = chip->pci;
3504 struct snd_card *card = chip->card;
3505 int i, err;
3506 unsigned short gcap;
3507
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003508#if BITS_PER_LONG != 64
3509 /* Fix up base address on ULI M5461 */
3510 if (chip->driver_type == AZX_DRIVER_ULI) {
3511 u16 tmp3;
3512 pci_read_config_word(pci, 0x40, &tmp3);
3513 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3514 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3515 }
3516#endif
3517
Pavel Machek927fc862006-08-31 17:03:43 +02003518 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003519 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003520 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003521 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003522
Pavel Machek927fc862006-08-31 17:03:43 +02003523 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003524 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003525 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003526 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003527 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 }
3529
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003530 if (chip->msi)
3531 if (pci_enable_msi(pci) < 0)
3532 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003533
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003534 if (azx_acquire_irq(chip, 0) < 0)
3535 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003536
3537 pci_set_master(pci);
3538 synchronize_irq(chip->irq);
3539
Tobin Davisbcd72002008-01-15 11:23:55 +01003540 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003541 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003542
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003543 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003544 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003545 struct pci_dev *p_smbus;
3546 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3547 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3548 NULL);
3549 if (p_smbus) {
3550 if (p_smbus->revision < 0x30)
3551 gcap &= ~ICH6_GCAP_64OK;
3552 pci_dev_put(p_smbus);
3553 }
3554 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003555
Takashi Iwai9477c582011-05-25 09:11:37 +02003556 /* disable 64bit DMA address on some devices */
3557 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003558 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003559 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003560 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003561
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003562 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003563 if (align_buffer_size >= 0)
3564 chip->align_buffer_size = !!align_buffer_size;
3565 else {
3566 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3567 chip->align_buffer_size = 0;
3568 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3569 chip->align_buffer_size = 1;
3570 else
3571 chip->align_buffer_size = 1;
3572 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003573
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003574 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003575 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003576 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003577 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003578 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3579 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003580 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003581
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003582 /* read number of streams from GCAP register instead of using
3583 * hardcoded value
3584 */
3585 chip->capture_streams = (gcap >> 8) & 0x0f;
3586 chip->playback_streams = (gcap >> 12) & 0x0f;
3587 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003588 /* gcap didn't give any info, switching to old method */
3589
3590 switch (chip->driver_type) {
3591 case AZX_DRIVER_ULI:
3592 chip->playback_streams = ULI_NUM_PLAYBACK;
3593 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003594 break;
3595 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003596 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003597 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3598 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003599 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003600 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003601 default:
3602 chip->playback_streams = ICH6_NUM_PLAYBACK;
3603 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003604 break;
3605 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003606 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003607 chip->capture_index_offset = 0;
3608 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003609 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003610 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3611 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003612 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003613 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003614 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003615 }
3616
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003617 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01003618 dsp_lock_init(&chip->azx_dev[i]);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003619 /* allocate memory for the BDL for each stream */
3620 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3621 snd_dma_pci_data(chip->pci),
3622 BDL_SIZE, &chip->azx_dev[i].bdl);
3623 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003624 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003625 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003626 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003627 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003628 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003629 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003630 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3631 snd_dma_pci_data(chip->pci),
3632 chip->num_streams * 8, &chip->posbuf);
3633 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003634 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003635 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003636 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003637 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003638 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003639 err = azx_alloc_cmd_io(chip);
3640 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003641 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003642
3643 /* initialize streams */
3644 azx_init_stream(chip);
3645
3646 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003647 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003648 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003649
3650 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003651 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003652 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003653 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003654 }
3655
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003656 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003657 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3658 sizeof(card->shortname));
3659 snprintf(card->longname, sizeof(card->longname),
3660 "%s at 0x%lx irq %i",
3661 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003662
Linus Torvalds1da177e2005-04-16 15:20:36 -07003663 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003664}
3665
Takashi Iwaicb53c622007-08-10 17:21:45 +02003666static void power_down_all_codecs(struct azx *chip)
3667{
Takashi Iwai83012a72012-08-24 18:38:08 +02003668#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003669 /* The codecs were powered up in snd_hda_codec_new().
3670 * Now all initialization done, so turn them down if possible
3671 */
3672 struct hda_codec *codec;
3673 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3674 snd_hda_power_down(codec);
3675 }
3676#endif
3677}
3678
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003679#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003680/* callback from request_firmware_nowait() */
3681static void azx_firmware_cb(const struct firmware *fw, void *context)
3682{
3683 struct snd_card *card = context;
3684 struct azx *chip = card->private_data;
3685 struct pci_dev *pci = chip->pci;
3686
3687 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003688 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3689 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003690 goto error;
3691 }
3692
3693 chip->fw = fw;
3694 if (!chip->disabled) {
3695 /* continue probing */
3696 if (azx_probe_continue(chip))
3697 goto error;
3698 }
3699 return; /* OK */
3700
3701 error:
3702 snd_card_free(card);
3703 pci_set_drvdata(pci, NULL);
3704}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003705#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003706
Bill Pembertone23e7a12012-12-06 12:35:10 -05003707static int azx_probe(struct pci_dev *pci,
3708 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003709{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003710 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003711 struct snd_card *card;
3712 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003713 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003714 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003715
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003716 if (dev >= SNDRV_CARDS)
3717 return -ENODEV;
3718 if (!enable[dev]) {
3719 dev++;
3720 return -ENOENT;
3721 }
3722
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003723 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3724 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003725 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003726 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003727 }
3728
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003729 snd_card_set_dev(card, &pci->dev);
3730
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003731 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003732 if (err < 0)
3733 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003734 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003735
3736 pci_set_drvdata(pci, card);
3737
3738 err = register_vga_switcheroo(chip);
3739 if (err < 0) {
3740 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003741 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003742 goto out_free;
3743 }
3744
3745 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003746 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003747 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003748 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003749 chip->disabled = true;
3750 }
3751
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003752 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003753 if (probe_now) {
3754 err = azx_first_init(chip);
3755 if (err < 0)
3756 goto out_free;
3757 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003758
Takashi Iwai4918cda2012-08-09 12:33:28 +02003759#ifdef CONFIG_SND_HDA_PATCH_LOADER
3760 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003761 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3762 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003763 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3764 &pci->dev, GFP_KERNEL, card,
3765 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003766 if (err < 0)
3767 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003768 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003769 }
3770#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3771
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003772 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003773 err = azx_probe_continue(chip);
3774 if (err < 0)
3775 goto out_free;
3776 }
3777
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003778 if (pci_dev_run_wake(pci))
3779 pm_runtime_put_noidle(&pci->dev);
3780
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003781 dev++;
Daniel J Blueman44728e92012-12-18 23:59:33 +08003782 complete_all(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003783 return 0;
3784
3785out_free:
3786 snd_card_free(card);
3787 return err;
3788}
3789
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003790static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003791{
3792 int dev = chip->dev_index;
3793 int err;
3794
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003795#ifdef CONFIG_SND_HDA_INPUT_BEEP
3796 chip->beep_mode = beep_mode[dev];
3797#endif
3798
Linus Torvalds1da177e2005-04-16 15:20:36 -07003799 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003800 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003801 if (err < 0)
3802 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003803#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003804 if (chip->fw) {
3805 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3806 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003807 if (err < 0)
3808 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003809#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003810 release_firmware(chip->fw); /* no longer needed */
3811 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003812#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003813 }
3814#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003815 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003816 err = azx_codec_configure(chip);
3817 if (err < 0)
3818 goto out_free;
3819 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003820
3821 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003822 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003823 if (err < 0)
3824 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003825
3826 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003827 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003828 if (err < 0)
3829 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003830
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003831 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003832 if (err < 0)
3833 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003834
Takashi Iwaicb53c622007-08-10 17:21:45 +02003835 chip->running = 1;
3836 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003837 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003838 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003839
Takashi Iwai91219472012-04-26 12:13:25 +02003840 return 0;
3841
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003842out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003843 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003844 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845}
3846
Bill Pembertone23e7a12012-12-06 12:35:10 -05003847static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003848{
Takashi Iwai91219472012-04-26 12:13:25 +02003849 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003850
3851 if (pci_dev_run_wake(pci))
3852 pm_runtime_get_noresume(&pci->dev);
3853
Takashi Iwai91219472012-04-26 12:13:25 +02003854 if (card)
3855 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003856}
3857
3858/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003859static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003860 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003861 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003862 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07003863 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003864 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003865 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003866 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003867 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003868 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003869 /* Lynx Point */
3870 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003871 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08003872 /* Wellsburg */
3873 { PCI_DEVICE(0x8086, 0x8d20),
3874 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3875 { PCI_DEVICE(0x8086, 0x8d21),
3876 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003877 /* Lynx Point-LP */
3878 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003879 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003880 /* Lynx Point-LP */
3881 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003882 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003883 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08003884 { PCI_DEVICE(0x8086, 0x0a0c),
3885 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003886 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003887 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003888 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003889 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003890 /* 5 Series/3400 */
3891 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01003892 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01003893 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02003894 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003895 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3896 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00003897 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwaif748abc2013-01-29 10:12:23 +01003898 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08003899 /* BayTrail */
3900 { PCI_DEVICE(0x8086, 0x0f04),
3901 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
David Henningsson645e9032011-12-14 15:52:30 +08003902 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003903 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003904 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3905 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003906 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003907 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3908 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003909 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003910 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3911 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003912 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003913 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3914 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003915 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003916 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3917 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003918 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003919 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3920 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003921 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003922 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3923 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003924 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003925 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3926 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003927 /* Generic Intel */
3928 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3929 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3930 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003931 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003932 /* ATI SB 450/600/700/800/900 */
3933 { PCI_DEVICE(0x1002, 0x437b),
3934 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3935 { PCI_DEVICE(0x1002, 0x4383),
3936 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3937 /* AMD Hudson */
3938 { PCI_DEVICE(0x1022, 0x780d),
3939 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003940 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003941 { PCI_DEVICE(0x1002, 0x793b),
3942 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3943 { PCI_DEVICE(0x1002, 0x7919),
3944 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3945 { PCI_DEVICE(0x1002, 0x960f),
3946 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3947 { PCI_DEVICE(0x1002, 0x970f),
3948 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3949 { PCI_DEVICE(0x1002, 0xaa00),
3950 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3951 { PCI_DEVICE(0x1002, 0xaa08),
3952 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3953 { PCI_DEVICE(0x1002, 0xaa10),
3954 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3955 { PCI_DEVICE(0x1002, 0xaa18),
3956 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3957 { PCI_DEVICE(0x1002, 0xaa20),
3958 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3959 { PCI_DEVICE(0x1002, 0xaa28),
3960 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3961 { PCI_DEVICE(0x1002, 0xaa30),
3962 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3963 { PCI_DEVICE(0x1002, 0xaa38),
3964 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3965 { PCI_DEVICE(0x1002, 0xaa40),
3966 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3967 { PCI_DEVICE(0x1002, 0xaa48),
3968 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003969 { PCI_DEVICE(0x1002, 0x9902),
3970 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3971 { PCI_DEVICE(0x1002, 0xaaa0),
3972 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3973 { PCI_DEVICE(0x1002, 0xaaa8),
3974 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3975 { PCI_DEVICE(0x1002, 0xaab0),
3976 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003977 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003978 { PCI_DEVICE(0x1106, 0x3288),
3979 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003980 /* VIA GFX VT7122/VX900 */
3981 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3982 /* VIA GFX VT6122/VX11 */
3983 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003984 /* SIS966 */
3985 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3986 /* ULI M5461 */
3987 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3988 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003989 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3990 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3991 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003992 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003993 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003994 { PCI_DEVICE(0x6549, 0x1200),
3995 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003996 { PCI_DEVICE(0x6549, 0x2200),
3997 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003998 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003999 /* CTHDA chips */
4000 { PCI_DEVICE(0x1102, 0x0010),
4001 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
4002 { PCI_DEVICE(0x1102, 0x0012),
4003 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004004#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
4005 /* the following entry conflicts with snd-ctxfi driver,
4006 * as ctxfi driver mutates from HD-audio to native mode with
4007 * a special command sequence.
4008 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02004009 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
4010 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4011 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004012 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01004013 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004014#else
4015 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02004016 { PCI_DEVICE(0x1102, 0x0009),
4017 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01004018 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004019#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03004020 /* Vortex86MX */
4021 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01004022 /* VMware HDAudio */
4023 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08004024 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01004025 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
4026 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4027 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004028 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08004029 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
4030 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4031 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004032 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033 { 0, }
4034};
4035MODULE_DEVICE_TABLE(pci, azx_ids);
4036
4037/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02004038static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02004039 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004040 .id_table = azx_ids,
4041 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05004042 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02004043 .driver = {
4044 .pm = AZX_PM_OPS,
4045 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004046};
4047
Takashi Iwaie9f66d92012-04-24 12:25:00 +02004048module_pci_driver(azx_driver);