blob: 3999afa440bd508c91e9022e56334caae04a2951 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160 u8 source_max, sink_max;
161
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200162 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300163 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
164
165 return min(source_max, sink_max);
166}
167
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400168/*
169 * The units on the numbers in the next two are... bizarre. Examples will
170 * make it clearer; this one parallels an example in the eDP spec.
171 *
172 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
173 *
174 * 270000 * 1 * 8 / 10 == 216000
175 *
176 * The actual data capacity of that configuration is 2.16Gbit/s, so the
177 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
178 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
179 * 119000. At 18bpp that's 2142000 kilobits per second.
180 *
181 * Thus the strange-looking division by 10 in intel_dp_link_required, to
182 * get the result in decakilobits instead of kilobits.
183 */
184
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185static int
Keith Packardc8982612012-01-25 08:16:25 -0800186intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400188 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700189}
190
191static int
Dave Airliefe27d532010-06-30 11:46:17 +1000192intel_dp_max_data_rate(int max_link_clock, int max_lanes)
193{
194 return (max_link_clock * max_lanes * 8) / 10;
195}
196
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000197static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198intel_dp_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100201 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 struct intel_connector *intel_connector = to_intel_connector(connector);
203 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100204 int target_clock = mode->clock;
205 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700206
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 if (is_edp(intel_dp) && fixed_mode) {
208 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
210
Jani Nikuladd06f902012-10-19 14:51:50 +0300211 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200213
214 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 }
216
Ville Syrjälä50fec212015-03-12 17:10:34 +0200217 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300218 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100219
220 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
221 mode_rate = intel_dp_link_required(target_clock, 18);
222
223 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200224 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700225
226 if (mode->clock < 10000)
227 return MODE_CLOCK_LOW;
228
Daniel Vetter0af78a22012-05-23 11:30:55 +0200229 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
230 return MODE_H_ILLEGAL;
231
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700232 return MODE_OK;
233}
234
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800235uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700236{
237 int i;
238 uint32_t v = 0;
239
240 if (src_bytes > 4)
241 src_bytes = 4;
242 for (i = 0; i < src_bytes; i++)
243 v |= ((uint32_t) src[i]) << ((3-i) * 8);
244 return v;
245}
246
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000247static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700248{
249 int i;
250 if (dst_bytes > 4)
251 dst_bytes = 4;
252 for (i = 0; i < dst_bytes; i++)
253 dst[i] = src >> ((3-i) * 8);
254}
255
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259static void
260intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300261 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300262
Ville Syrjälä773538e82014-09-04 14:54:56 +0300263static void pps_lock(struct intel_dp *intel_dp)
264{
265 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
266 struct intel_encoder *encoder = &intel_dig_port->base;
267 struct drm_device *dev = encoder->base.dev;
268 struct drm_i915_private *dev_priv = dev->dev_private;
269 enum intel_display_power_domain power_domain;
270
271 /*
272 * See vlv_power_sequencer_reset() why we need
273 * a power domain reference here.
274 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100275 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300276 intel_display_power_get(dev_priv, power_domain);
277
278 mutex_lock(&dev_priv->pps_mutex);
279}
280
281static void pps_unlock(struct intel_dp *intel_dp)
282{
283 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
284 struct intel_encoder *encoder = &intel_dig_port->base;
285 struct drm_device *dev = encoder->base.dev;
286 struct drm_i915_private *dev_priv = dev->dev_private;
287 enum intel_display_power_domain power_domain;
288
289 mutex_unlock(&dev_priv->pps_mutex);
290
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100291 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292 intel_display_power_put(dev_priv, power_domain);
293}
294
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300295static void
296vlv_power_sequencer_kick(struct intel_dp *intel_dp)
297{
298 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
299 struct drm_device *dev = intel_dig_port->base.base.dev;
300 struct drm_i915_private *dev_priv = dev->dev_private;
301 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300302 bool pll_enabled, release_cl_override = false;
303 enum dpio_phy phy = DPIO_PHY(pipe);
304 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300305 uint32_t DP;
306
307 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
308 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
309 pipe_name(pipe), port_name(intel_dig_port->port)))
310 return;
311
312 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
313 pipe_name(pipe), port_name(intel_dig_port->port));
314
315 /* Preserve the BIOS-computed detected bit. This is
316 * supposed to be read-only.
317 */
318 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
319 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
320 DP |= DP_PORT_WIDTH(1);
321 DP |= DP_LINK_TRAIN_PAT_1;
322
323 if (IS_CHERRYVIEW(dev))
324 DP |= DP_PIPE_SELECT_CHV(pipe);
325 else if (pipe == PIPE_B)
326 DP |= DP_PIPEB_SELECT;
327
Ville Syrjäläd288f652014-10-28 13:20:22 +0200328 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
329
330 /*
331 * The DPLL for the pipe must be enabled for this to work.
332 * So enable temporarily it if it's not already enabled.
333 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300334 if (!pll_enabled) {
335 release_cl_override = IS_CHERRYVIEW(dev) &&
336 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
337
Ville Syrjäläd288f652014-10-28 13:20:22 +0200338 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
339 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300340 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200341
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300342 /*
343 * Similar magic as in intel_dp_enable_port().
344 * We _must_ do this port enable + disable trick
345 * to make this power seqeuencer lock onto the port.
346 * Otherwise even VDD force bit won't work.
347 */
348 I915_WRITE(intel_dp->output_reg, DP);
349 POSTING_READ(intel_dp->output_reg);
350
351 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
352 POSTING_READ(intel_dp->output_reg);
353
354 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
355 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200356
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300357 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200358 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300359
360 if (release_cl_override)
361 chv_phy_powergate_ch(dev_priv, phy, ch, false);
362 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300363}
364
Jani Nikulabf13e812013-09-06 07:40:05 +0300365static enum pipe
366vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
367{
368 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300369 struct drm_device *dev = intel_dig_port->base.base.dev;
370 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300371 struct intel_encoder *encoder;
372 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300373 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300374
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300375 lockdep_assert_held(&dev_priv->pps_mutex);
376
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300377 /* We should never land here with regular DP ports */
378 WARN_ON(!is_edp(intel_dp));
379
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300380 if (intel_dp->pps_pipe != INVALID_PIPE)
381 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300382
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300383 /*
384 * We don't have power sequencer currently.
385 * Pick one that's not used by other ports.
386 */
Jani Nikula19c80542015-12-16 12:48:16 +0200387 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 struct intel_dp *tmp;
389
390 if (encoder->type != INTEL_OUTPUT_EDP)
391 continue;
392
393 tmp = enc_to_intel_dp(&encoder->base);
394
395 if (tmp->pps_pipe != INVALID_PIPE)
396 pipes &= ~(1 << tmp->pps_pipe);
397 }
398
399 /*
400 * Didn't find one. This should not happen since there
401 * are two power sequencers and up to two eDP ports.
402 */
403 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300404 pipe = PIPE_A;
405 else
406 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300407
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300408 vlv_steal_power_sequencer(dev, pipe);
409 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410
411 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
412 pipe_name(intel_dp->pps_pipe),
413 port_name(intel_dig_port->port));
414
415 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300416 intel_dp_init_panel_power_sequencer(dev, intel_dp);
417 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300418
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300419 /*
420 * Even vdd force doesn't work until we've made
421 * the power sequencer lock in on the port.
422 */
423 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
425 return intel_dp->pps_pipe;
426}
427
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300428typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
429 enum pipe pipe);
430
431static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
432 enum pipe pipe)
433{
434 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
435}
436
437static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
441}
442
443static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return true;
447}
448
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300449static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300450vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
451 enum port port,
452 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300453{
Jani Nikulabf13e812013-09-06 07:40:05 +0300454 enum pipe pipe;
455
Jani Nikulabf13e812013-09-06 07:40:05 +0300456 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
457 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
458 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300459
460 if (port_sel != PANEL_PORT_SELECT_VLV(port))
461 continue;
462
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300463 if (!pipe_check(dev_priv, pipe))
464 continue;
465
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300466 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300467 }
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469 return INVALID_PIPE;
470}
471
472static void
473vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
474{
475 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
476 struct drm_device *dev = intel_dig_port->base.base.dev;
477 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300478 enum port port = intel_dig_port->port;
479
480 lockdep_assert_held(&dev_priv->pps_mutex);
481
482 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 /* first pick one where the panel is on */
484 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
485 vlv_pipe_has_pp_on);
486 /* didn't find one? pick one where vdd is on */
487 if (intel_dp->pps_pipe == INVALID_PIPE)
488 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
489 vlv_pipe_has_vdd_on);
490 /* didn't find one? pick one with just the correct port */
491 if (intel_dp->pps_pipe == INVALID_PIPE)
492 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
493 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300494
495 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
496 if (intel_dp->pps_pipe == INVALID_PIPE) {
497 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
498 port_name(port));
499 return;
500 }
501
502 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
503 port_name(port), pipe_name(intel_dp->pps_pipe));
504
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300505 intel_dp_init_panel_power_sequencer(dev, intel_dp);
506 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300507}
508
Ville Syrjälä773538e82014-09-04 14:54:56 +0300509void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
510{
511 struct drm_device *dev = dev_priv->dev;
512 struct intel_encoder *encoder;
513
Wayne Boyer666a4532015-12-09 12:29:35 -0800514 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300515 return;
516
517 /*
518 * We can't grab pps_mutex here due to deadlock with power_domain
519 * mutex when power_domain functions are called while holding pps_mutex.
520 * That also means that in order to use pps_pipe the code needs to
521 * hold both a power domain reference and pps_mutex, and the power domain
522 * reference get/put must be done while _not_ holding pps_mutex.
523 * pps_{lock,unlock}() do these steps in the correct order, so one
524 * should use them always.
525 */
526
Jani Nikula19c80542015-12-16 12:48:16 +0200527 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300528 struct intel_dp *intel_dp;
529
530 if (encoder->type != INTEL_OUTPUT_EDP)
531 continue;
532
533 intel_dp = enc_to_intel_dp(&encoder->base);
534 intel_dp->pps_pipe = INVALID_PIPE;
535 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300536}
537
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200538static i915_reg_t
539_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300540{
541 struct drm_device *dev = intel_dp_to_dev(intel_dp);
542
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530543 if (IS_BROXTON(dev))
544 return BXT_PP_CONTROL(0);
545 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300546 return PCH_PP_CONTROL;
547 else
548 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
549}
550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200551static i915_reg_t
552_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300553{
554 struct drm_device *dev = intel_dp_to_dev(intel_dp);
555
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530556 if (IS_BROXTON(dev))
557 return BXT_PP_STATUS(0);
558 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300559 return PCH_PP_STATUS;
560 else
561 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
562}
563
Clint Taylor01527b32014-07-07 13:01:46 -0700564/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
565 This function only applicable when panel PM state is not to be tracked */
566static int edp_notify_handler(struct notifier_block *this, unsigned long code,
567 void *unused)
568{
569 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
570 edp_notifier);
571 struct drm_device *dev = intel_dp_to_dev(intel_dp);
572 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700573
574 if (!is_edp(intel_dp) || code != SYS_RESTART)
575 return 0;
576
Ville Syrjälä773538e82014-09-04 14:54:56 +0300577 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300578
Wayne Boyer666a4532015-12-09 12:29:35 -0800579 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300580 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200581 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300582 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300583
Clint Taylor01527b32014-07-07 13:01:46 -0700584 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
585 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
586 pp_div = I915_READ(pp_div_reg);
587 pp_div &= PP_REFERENCE_DIVIDER_MASK;
588
589 /* 0x1F write to PP_DIV_REG sets max cycle delay */
590 I915_WRITE(pp_div_reg, pp_div | 0x1F);
591 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
592 msleep(intel_dp->panel_power_cycle_delay);
593 }
594
Ville Syrjälä773538e82014-09-04 14:54:56 +0300595 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596
Clint Taylor01527b32014-07-07 13:01:46 -0700597 return 0;
598}
599
Daniel Vetter4be73782014-01-17 14:39:48 +0100600static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700601{
Paulo Zanoni30add222012-10-26 19:05:45 -0200602 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700603 struct drm_i915_private *dev_priv = dev->dev_private;
604
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300605 lockdep_assert_held(&dev_priv->pps_mutex);
606
Wayne Boyer666a4532015-12-09 12:29:35 -0800607 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300608 intel_dp->pps_pipe == INVALID_PIPE)
609 return false;
610
Jani Nikulabf13e812013-09-06 07:40:05 +0300611 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Wayne Boyer666a4532015-12-09 12:29:35 -0800621 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Ville Syrjälä773538e82014-09-04 14:54:56 +0300625 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Keith Packard9b984da2011-09-19 13:54:47 -0700628static void
629intel_dp_check_edp(struct intel_dp *intel_dp)
630{
Paulo Zanoni30add222012-10-26 19:05:45 -0200631 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700632 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700633
Keith Packard9b984da2011-09-19 13:54:47 -0700634 if (!is_edp(intel_dp))
635 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700636
Daniel Vetter4be73782014-01-17 14:39:48 +0100637 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700638 WARN(1, "eDP powered off while attempting aux channel communication.\n");
639 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300640 I915_READ(_pp_stat_reg(intel_dp)),
641 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700642 }
643}
644
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100645static uint32_t
646intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
647{
648 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
649 struct drm_device *dev = intel_dig_port->base.base.dev;
650 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100652 uint32_t status;
653 bool done;
654
Daniel Vetteref04f002012-12-01 21:03:59 +0100655#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100656 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300657 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300658 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659 else
660 done = wait_for_atomic(C, 10) == 0;
661 if (!done)
662 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
663 has_aux_irq);
664#undef C
665
666 return status;
667}
668
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000669static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
670{
671 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
672 struct drm_device *dev = intel_dig_port->base.base.dev;
673
674 /*
675 * The clock divider is based off the hrawclk, and would like to run at
676 * 2MHz. So, take the hrawclk value and divide by 2 and use that
677 */
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200678 return index ? 0 : DIV_ROUND_CLOSEST(intel_hrawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000679}
680
681static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
682{
683 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
684 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300685 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000686
687 if (index)
688 return 0;
689
690 if (intel_dig_port->port == PORT_A) {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200691 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä05024da2015-06-03 15:45:08 +0300692
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000693 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200694 return DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000695 }
696}
697
698static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300699{
700 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
701 struct drm_device *dev = intel_dig_port->base.base.dev;
702 struct drm_i915_private *dev_priv = dev->dev_private;
703
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000704 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100705 if (index)
706 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300707 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä56f5f702015-11-30 16:23:44 +0200708 } else if (HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300709 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100710 switch (index) {
711 case 0: return 63;
712 case 1: return 72;
713 default: return 0;
714 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000715 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200716 return index ? 0 : DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300717 }
718}
719
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000720static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
721{
722 return index ? 0 : 100;
723}
724
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000725static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
726{
727 /*
728 * SKL doesn't need us to program the AUX clock divider (Hardware will
729 * derive the clock from CDCLK automatically). We still implement the
730 * get_aux_clock_divider vfunc to plug-in into the existing code.
731 */
732 return index ? 0 : 1;
733}
734
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000735static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
736 bool has_aux_irq,
737 int send_bytes,
738 uint32_t aux_clock_divider)
739{
740 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
741 struct drm_device *dev = intel_dig_port->base.base.dev;
742 uint32_t precharge, timeout;
743
744 if (IS_GEN6(dev))
745 precharge = 3;
746 else
747 precharge = 5;
748
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200749 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000750 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
751 else
752 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
753
754 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000755 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000756 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000757 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000758 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000759 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000760 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
761 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000762 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000763}
764
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000765static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
766 bool has_aux_irq,
767 int send_bytes,
768 uint32_t unused)
769{
770 return DP_AUX_CH_CTL_SEND_BUSY |
771 DP_AUX_CH_CTL_DONE |
772 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
773 DP_AUX_CH_CTL_TIME_OUT_ERROR |
774 DP_AUX_CH_CTL_TIME_OUT_1600us |
775 DP_AUX_CH_CTL_RECEIVE_ERROR |
776 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
777 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
778}
779
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100781intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200782 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 uint8_t *recv, int recv_size)
784{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200785 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
786 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200788 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100789 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100790 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000792 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100793 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200794 bool vdd;
795
Ville Syrjälä773538e82014-09-04 14:54:56 +0300796 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300797
Ville Syrjälä72c35002014-08-18 22:16:00 +0300798 /*
799 * We will be called with VDD already enabled for dpcd/edid/oui reads.
800 * In such cases we want to leave VDD enabled and it's up to upper layers
801 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
802 * ourselves.
803 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300804 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100805
806 /* dp aux is extremely sensitive to irq latency, hence request the
807 * lowest possible wakeup latency and so prevent the cpu from going into
808 * deep sleep states.
809 */
810 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811
Keith Packard9b984da2011-09-19 13:54:47 -0700812 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800813
Jesse Barnes11bee432011-08-01 15:02:20 -0700814 /* Try to wait for any previous AUX channel activity */
815 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100816 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700817 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
818 break;
819 msleep(1);
820 }
821
822 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300823 static u32 last_status = -1;
824 const u32 status = I915_READ(ch_ctl);
825
826 if (status != last_status) {
827 WARN(1, "dp_aux_ch not started status 0x%08x\n",
828 status);
829 last_status = status;
830 }
831
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100832 ret = -EBUSY;
833 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100834 }
835
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300836 /* Only 5 data registers! */
837 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
838 ret = -E2BIG;
839 goto out;
840 }
841
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000842 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000843 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
844 has_aux_irq,
845 send_bytes,
846 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000847
Chris Wilsonbc866252013-07-21 16:00:03 +0100848 /* Must try at least 3 times according to DP spec */
849 for (try = 0; try < 5; try++) {
850 /* Load the send data into the aux channel data registers */
851 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200852 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800853 intel_dp_pack_aux(send + i,
854 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400855
Chris Wilsonbc866252013-07-21 16:00:03 +0100856 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000857 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400860
Chris Wilsonbc866252013-07-21 16:00:03 +0100861 /* Clear done status and any errors */
862 I915_WRITE(ch_ctl,
863 status |
864 DP_AUX_CH_CTL_DONE |
865 DP_AUX_CH_CTL_TIME_OUT_ERROR |
866 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400867
Todd Previte74ebf292015-04-15 08:38:41 -0700868 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100869 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700870
871 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
872 * 400us delay required for errors and timeouts
873 * Timeout errors from the HW already meet this
874 * requirement so skip to next iteration
875 */
876 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
877 usleep_range(400, 500);
878 continue;
879 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100880 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700881 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100882 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700883 }
884
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700886 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100887 ret = -EBUSY;
888 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 }
890
Jim Bridee058c942015-05-27 10:21:48 -0700891done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892 /* Check for timeout or receive error.
893 * Timeouts occur when the sink is not connected
894 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700895 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700896 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100897 ret = -EIO;
898 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700899 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700900
901 /* Timeouts occur when the device isn't connected, so they're
902 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700903 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800904 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100905 ret = -ETIMEDOUT;
906 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907 }
908
909 /* Unload any bytes sent back from the other side */
910 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
911 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800912
913 /*
914 * By BSpec: "Message sizes of 0 or >20 are not allowed."
915 * We have no idea of what happened so we return -EBUSY so
916 * drm layer takes care for the necessary retries.
917 */
918 if (recv_bytes == 0 || recv_bytes > 20) {
919 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
920 recv_bytes);
921 /*
922 * FIXME: This patch was created on top of a series that
923 * organize the retries at drm level. There EBUSY should
924 * also take care for 1ms wait before retrying.
925 * That aux retries re-org is still needed and after that is
926 * merged we remove this sleep from here.
927 */
928 usleep_range(1000, 1500);
929 ret = -EBUSY;
930 goto out;
931 }
932
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933 if (recv_bytes > recv_size)
934 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400935
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100936 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200937 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800938 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100940 ret = recv_bytes;
941out:
942 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
943
Jani Nikula884f19e2014-03-14 16:51:14 +0200944 if (vdd)
945 edp_panel_vdd_off(intel_dp, false);
946
Ville Syrjälä773538e82014-09-04 14:54:56 +0300947 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300948
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100949 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950}
951
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300952#define BARE_ADDRESS_SIZE 3
953#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954static ssize_t
955intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200957 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
958 uint8_t txbuf[20], rxbuf[20];
959 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200962 txbuf[0] = (msg->request << 4) |
963 ((msg->address >> 16) & 0xf);
964 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 txbuf[2] = msg->address & 0xff;
966 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300967
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 switch (msg->request & ~DP_AUX_I2C_MOT) {
969 case DP_AUX_NATIVE_WRITE:
970 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300971 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300972 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200973 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200974
Jani Nikula9d1a1032014-03-14 16:51:15 +0200975 if (WARN_ON(txsize > 20))
976 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977
Jani Nikula9d1a1032014-03-14 16:51:15 +0200978 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
981 if (ret > 0) {
982 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700983
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200984 if (ret > 1) {
985 /* Number of bytes written in a short write. */
986 ret = clamp_t(int, rxbuf[1], 0, msg->size);
987 } else {
988 /* Return payload size. */
989 ret = msg->size;
990 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 break;
993
994 case DP_AUX_NATIVE_READ:
995 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300996 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 rxsize = msg->size + 1;
998
999 if (WARN_ON(rxsize > 20))
1000 return -E2BIG;
1001
1002 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1003 if (ret > 0) {
1004 msg->reply = rxbuf[0] >> 4;
1005 /*
1006 * Assume happy day, and copy the data. The caller is
1007 * expected to check msg->reply before touching it.
1008 *
1009 * Return payload size.
1010 */
1011 ret--;
1012 memcpy(msg->buffer, rxbuf + 1, ret);
1013 }
1014 break;
1015
1016 default:
1017 ret = -EINVAL;
1018 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001020
Jani Nikula9d1a1032014-03-14 16:51:15 +02001021 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022}
1023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001024static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1025 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001026{
1027 switch (port) {
1028 case PORT_B:
1029 case PORT_C:
1030 case PORT_D:
1031 return DP_AUX_CH_CTL(port);
1032 default:
1033 MISSING_CASE(port);
1034 return DP_AUX_CH_CTL(PORT_B);
1035 }
1036}
1037
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001038static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1039 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001040{
1041 switch (port) {
1042 case PORT_B:
1043 case PORT_C:
1044 case PORT_D:
1045 return DP_AUX_CH_DATA(port, index);
1046 default:
1047 MISSING_CASE(port);
1048 return DP_AUX_CH_DATA(PORT_B, index);
1049 }
1050}
1051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001052static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1053 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001054{
1055 switch (port) {
1056 case PORT_A:
1057 return DP_AUX_CH_CTL(port);
1058 case PORT_B:
1059 case PORT_C:
1060 case PORT_D:
1061 return PCH_DP_AUX_CH_CTL(port);
1062 default:
1063 MISSING_CASE(port);
1064 return DP_AUX_CH_CTL(PORT_A);
1065 }
1066}
1067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001068static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1069 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001070{
1071 switch (port) {
1072 case PORT_A:
1073 return DP_AUX_CH_DATA(port, index);
1074 case PORT_B:
1075 case PORT_C:
1076 case PORT_D:
1077 return PCH_DP_AUX_CH_DATA(port, index);
1078 default:
1079 MISSING_CASE(port);
1080 return DP_AUX_CH_DATA(PORT_A, index);
1081 }
1082}
1083
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001084/*
1085 * On SKL we don't have Aux for port E so we rely
1086 * on VBT to set a proper alternate aux channel.
1087 */
1088static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1089{
1090 const struct ddi_vbt_port_info *info =
1091 &dev_priv->vbt.ddi_port_info[PORT_E];
1092
1093 switch (info->alternate_aux_channel) {
1094 case DP_AUX_A:
1095 return PORT_A;
1096 case DP_AUX_B:
1097 return PORT_B;
1098 case DP_AUX_C:
1099 return PORT_C;
1100 case DP_AUX_D:
1101 return PORT_D;
1102 default:
1103 MISSING_CASE(info->alternate_aux_channel);
1104 return PORT_A;
1105 }
1106}
1107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001108static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1109 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001110{
1111 if (port == PORT_E)
1112 port = skl_porte_aux_port(dev_priv);
1113
1114 switch (port) {
1115 case PORT_A:
1116 case PORT_B:
1117 case PORT_C:
1118 case PORT_D:
1119 return DP_AUX_CH_CTL(port);
1120 default:
1121 MISSING_CASE(port);
1122 return DP_AUX_CH_CTL(PORT_A);
1123 }
1124}
1125
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001126static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1127 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001128{
1129 if (port == PORT_E)
1130 port = skl_porte_aux_port(dev_priv);
1131
1132 switch (port) {
1133 case PORT_A:
1134 case PORT_B:
1135 case PORT_C:
1136 case PORT_D:
1137 return DP_AUX_CH_DATA(port, index);
1138 default:
1139 MISSING_CASE(port);
1140 return DP_AUX_CH_DATA(PORT_A, index);
1141 }
1142}
1143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001144static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1145 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001146{
1147 if (INTEL_INFO(dev_priv)->gen >= 9)
1148 return skl_aux_ctl_reg(dev_priv, port);
1149 else if (HAS_PCH_SPLIT(dev_priv))
1150 return ilk_aux_ctl_reg(dev_priv, port);
1151 else
1152 return g4x_aux_ctl_reg(dev_priv, port);
1153}
1154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1156 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001157{
1158 if (INTEL_INFO(dev_priv)->gen >= 9)
1159 return skl_aux_data_reg(dev_priv, port, index);
1160 else if (HAS_PCH_SPLIT(dev_priv))
1161 return ilk_aux_data_reg(dev_priv, port, index);
1162 else
1163 return g4x_aux_data_reg(dev_priv, port, index);
1164}
1165
1166static void intel_aux_reg_init(struct intel_dp *intel_dp)
1167{
1168 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1169 enum port port = dp_to_dig_port(intel_dp)->port;
1170 int i;
1171
1172 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1173 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1174 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1175}
1176
Jani Nikula9d1a1032014-03-14 16:51:15 +02001177static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001178intel_dp_aux_fini(struct intel_dp *intel_dp)
1179{
1180 drm_dp_aux_unregister(&intel_dp->aux);
1181 kfree(intel_dp->aux.name);
1182}
1183
1184static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001185intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001186{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001187 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001188 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1189 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001190 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001191
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001192 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001193
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001194 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1195 if (!intel_dp->aux.name)
1196 return -ENOMEM;
1197
Jani Nikula9d1a1032014-03-14 16:51:15 +02001198 intel_dp->aux.dev = dev->dev;
1199 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001200
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001201 DRM_DEBUG_KMS("registering %s bus for %s\n",
1202 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001203 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001204
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001205 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001206 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001207 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001208 intel_dp->aux.name, ret);
1209 kfree(intel_dp->aux.name);
1210 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001211 }
David Flynn8316f332010-12-08 16:10:21 +00001212
Jani Nikula0b998362014-03-14 16:51:17 +02001213 ret = sysfs_create_link(&connector->base.kdev->kobj,
1214 &intel_dp->aux.ddc.dev.kobj,
1215 intel_dp->aux.ddc.dev.kobj.name);
1216 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001217 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1218 intel_dp->aux.name, ret);
1219 intel_dp_aux_fini(intel_dp);
1220 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001221 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001222
1223 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001224}
1225
Imre Deak80f65de2014-02-11 17:12:49 +02001226static void
1227intel_dp_connector_unregister(struct intel_connector *intel_connector)
1228{
1229 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1230
Dave Airlie0e32b392014-05-02 14:02:48 +10001231 if (!intel_connector->mst_port)
1232 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1233 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001234 intel_connector_unregister(intel_connector);
1235}
1236
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001237static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001238skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001239{
1240 u32 ctrl1;
1241
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001242 memset(&pipe_config->dpll_hw_state, 0,
1243 sizeof(pipe_config->dpll_hw_state));
1244
Damien Lespiau5416d872014-11-14 17:24:33 +00001245 pipe_config->ddi_pll_sel = SKL_DPLL0;
1246 pipe_config->dpll_hw_state.cfgcr1 = 0;
1247 pipe_config->dpll_hw_state.cfgcr2 = 0;
1248
1249 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001250 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301251 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001252 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001253 SKL_DPLL0);
1254 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301255 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001256 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001257 SKL_DPLL0);
1258 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301259 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001260 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001261 SKL_DPLL0);
1262 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301263 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001264 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301265 SKL_DPLL0);
1266 break;
1267 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1268 results in CDCLK change. Need to handle the change of CDCLK by
1269 disabling pipes and re-enabling them */
1270 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001271 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301272 SKL_DPLL0);
1273 break;
1274 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001275 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301276 SKL_DPLL0);
1277 break;
1278
Damien Lespiau5416d872014-11-14 17:24:33 +00001279 }
1280 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1281}
1282
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001283void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001284hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001285{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001286 memset(&pipe_config->dpll_hw_state, 0,
1287 sizeof(pipe_config->dpll_hw_state));
1288
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001289 switch (pipe_config->port_clock / 2) {
1290 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001291 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1292 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001293 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001294 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1295 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001296 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001297 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1298 break;
1299 }
1300}
1301
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301302static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001303intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301304{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001305 if (intel_dp->num_sink_rates) {
1306 *sink_rates = intel_dp->sink_rates;
1307 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301308 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001309
1310 *sink_rates = default_rates;
1311
1312 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301313}
1314
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001315bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301316{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001317 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1318 struct drm_device *dev = dig_port->base.base.dev;
1319
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301320 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001321 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301322 return false;
1323
1324 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1325 (INTEL_INFO(dev)->gen >= 9))
1326 return true;
1327 else
1328 return false;
1329}
1330
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301331static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001332intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301333{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001334 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1335 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301336 int size;
1337
Sonika Jindal64987fc2015-05-26 17:50:13 +05301338 if (IS_BROXTON(dev)) {
1339 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301340 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001341 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301342 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301343 size = ARRAY_SIZE(skl_rates);
1344 } else {
1345 *source_rates = default_rates;
1346 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301347 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001348
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301349 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001350 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301351 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001352
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301353 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301354}
1355
Daniel Vetter0e503382014-07-04 11:26:04 -03001356static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001357intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001358 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001359{
1360 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001361 const struct dp_link_dpll *divisor = NULL;
1362 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001363
1364 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001365 divisor = gen4_dpll;
1366 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001367 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001368 divisor = pch_dpll;
1369 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001370 } else if (IS_CHERRYVIEW(dev)) {
1371 divisor = chv_dpll;
1372 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001373 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001374 divisor = vlv_dpll;
1375 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001376 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001377
1378 if (divisor && count) {
1379 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001380 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001381 pipe_config->dpll = divisor[i].dpll;
1382 pipe_config->clock_set = true;
1383 break;
1384 }
1385 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001386 }
1387}
1388
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001389static int intersect_rates(const int *source_rates, int source_len,
1390 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001391 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301392{
1393 int i = 0, j = 0, k = 0;
1394
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301395 while (i < source_len && j < sink_len) {
1396 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001397 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1398 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001399 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400 ++k;
1401 ++i;
1402 ++j;
1403 } else if (source_rates[i] < sink_rates[j]) {
1404 ++i;
1405 } else {
1406 ++j;
1407 }
1408 }
1409 return k;
1410}
1411
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001412static int intel_dp_common_rates(struct intel_dp *intel_dp,
1413 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001414{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001415 const int *source_rates, *sink_rates;
1416 int source_len, sink_len;
1417
1418 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001419 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001420
1421 return intersect_rates(source_rates, source_len,
1422 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001423 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001424}
1425
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001426static void snprintf_int_array(char *str, size_t len,
1427 const int *array, int nelem)
1428{
1429 int i;
1430
1431 str[0] = '\0';
1432
1433 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001434 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001435 if (r >= len)
1436 return;
1437 str += r;
1438 len -= r;
1439 }
1440}
1441
1442static void intel_dp_print_rates(struct intel_dp *intel_dp)
1443{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001444 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001445 int source_len, sink_len, common_len;
1446 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001447 char str[128]; /* FIXME: too big for stack? */
1448
1449 if ((drm_debug & DRM_UT_KMS) == 0)
1450 return;
1451
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001452 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001453 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1454 DRM_DEBUG_KMS("source rates: %s\n", str);
1455
1456 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1457 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1458 DRM_DEBUG_KMS("sink rates: %s\n", str);
1459
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001460 common_len = intel_dp_common_rates(intel_dp, common_rates);
1461 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1462 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001463}
1464
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001465static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301466{
1467 int i = 0;
1468
1469 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1470 if (find == rates[i])
1471 break;
1472
1473 return i;
1474}
1475
Ville Syrjälä50fec212015-03-12 17:10:34 +02001476int
1477intel_dp_max_link_rate(struct intel_dp *intel_dp)
1478{
1479 int rates[DP_MAX_SUPPORTED_RATES] = {};
1480 int len;
1481
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001482 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001483 if (WARN_ON(len <= 0))
1484 return 162000;
1485
1486 return rates[rate_to_index(0, rates) - 1];
1487}
1488
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001489int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1490{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001491 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001492}
1493
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001494void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1495 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001496{
1497 if (intel_dp->num_sink_rates) {
1498 *link_bw = 0;
1499 *rate_select =
1500 intel_dp_rate_select(intel_dp, port_clock);
1501 } else {
1502 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1503 *rate_select = 0;
1504 }
1505}
1506
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001507bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001508intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001509 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001510{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001511 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001512 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001513 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001514 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001515 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001516 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001517 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001518 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001519 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001520 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001521 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001522 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301523 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001524 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001525 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001526 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1527 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001528 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301529
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001530 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301531
1532 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001533 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301534
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001535 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001536
Imre Deakbc7d38a2013-05-16 14:40:36 +03001537 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001538 pipe_config->has_pch_encoder = true;
1539
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001540 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001541 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001542 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001543
Jani Nikuladd06f902012-10-19 14:51:50 +03001544 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1545 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1546 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001547
1548 if (INTEL_INFO(dev)->gen >= 9) {
1549 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001550 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001551 if (ret)
1552 return ret;
1553 }
1554
Matt Roperb56676272015-11-04 09:05:27 -08001555 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001556 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1557 intel_connector->panel.fitting_mode);
1558 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001559 intel_pch_panel_fitting(intel_crtc, pipe_config,
1560 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001561 }
1562
Daniel Vettercb1793c2012-06-04 18:39:21 +02001563 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001564 return false;
1565
Daniel Vetter083f9562012-04-20 20:23:49 +02001566 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301567 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001568 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001569 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001570
Daniel Vetter36008362013-03-27 00:44:59 +01001571 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1572 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001573 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001574 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301575
1576 /* Get bpp from vbt only for panels that dont have bpp in edid */
1577 if (intel_connector->base.display_info.bpc == 0 &&
1578 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001579 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1580 dev_priv->vbt.edp_bpp);
1581 bpp = dev_priv->vbt.edp_bpp;
1582 }
1583
Jani Nikula344c5bb2014-09-09 11:25:13 +03001584 /*
1585 * Use the maximum clock and number of lanes the eDP panel
1586 * advertizes being capable of. The panels are generally
1587 * designed to support only a single clock and lane
1588 * configuration, and typically these values correspond to the
1589 * native resolution of the panel.
1590 */
1591 min_lane_count = max_lane_count;
1592 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001593 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001594
Daniel Vetter36008362013-03-27 00:44:59 +01001595 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001596 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1597 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001598
Dave Airliec6930992014-07-14 11:04:39 +10001599 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301600 for (lane_count = min_lane_count;
1601 lane_count <= max_lane_count;
1602 lane_count <<= 1) {
1603
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001604 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001605 link_avail = intel_dp_max_data_rate(link_clock,
1606 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001607
Daniel Vetter36008362013-03-27 00:44:59 +01001608 if (mode_rate <= link_avail) {
1609 goto found;
1610 }
1611 }
1612 }
1613 }
1614
1615 return false;
1616
1617found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001618 if (intel_dp->color_range_auto) {
1619 /*
1620 * See:
1621 * CEA-861-E - 5.1 Default Encoding Parameters
1622 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1623 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001624 pipe_config->limited_color_range =
1625 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1626 } else {
1627 pipe_config->limited_color_range =
1628 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001629 }
1630
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001631 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301632
Daniel Vetter657445f2013-05-04 10:09:18 +02001633 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001634 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001635
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001636 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1637 &link_bw, &rate_select);
1638
1639 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1640 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001641 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001642 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1643 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001644
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001645 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001646 adjusted_mode->crtc_clock,
1647 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001648 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001649
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301650 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301651 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001652 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301653 intel_link_compute_m_n(bpp, lane_count,
1654 intel_connector->panel.downclock_mode->clock,
1655 pipe_config->port_clock,
1656 &pipe_config->dp_m2_n2);
1657 }
1658
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001659 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001660 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301661 else if (IS_BROXTON(dev))
1662 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001663 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001664 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001665 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001666 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001667
Daniel Vetter36008362013-03-27 00:44:59 +01001668 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001669}
1670
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001671void intel_dp_set_link_params(struct intel_dp *intel_dp,
1672 const struct intel_crtc_state *pipe_config)
1673{
1674 intel_dp->link_rate = pipe_config->port_clock;
1675 intel_dp->lane_count = pipe_config->lane_count;
1676}
1677
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001678static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001679{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001680 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001681 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001682 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001683 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001684 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001685 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001686
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001687 intel_dp_set_link_params(intel_dp, crtc->config);
1688
Keith Packard417e8222011-11-01 19:54:11 -07001689 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001690 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001691 *
1692 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001693 * SNB CPU
1694 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001695 * CPT PCH
1696 *
1697 * IBX PCH and CPU are the same for almost everything,
1698 * except that the CPU DP PLL is configured in this
1699 * register
1700 *
1701 * CPT PCH is quite different, having many bits moved
1702 * to the TRANS_DP_CTL register instead. That
1703 * configuration happens (oddly) in ironlake_pch_enable
1704 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001705
Keith Packard417e8222011-11-01 19:54:11 -07001706 /* Preserve the BIOS-computed detected bit. This is
1707 * supposed to be read-only.
1708 */
1709 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001710
Keith Packard417e8222011-11-01 19:54:11 -07001711 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001712 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001713 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001714
Keith Packard417e8222011-11-01 19:54:11 -07001715 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001716
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001717 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001718 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1719 intel_dp->DP |= DP_SYNC_HS_HIGH;
1720 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1721 intel_dp->DP |= DP_SYNC_VS_HIGH;
1722 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1723
Jani Nikula6aba5b62013-10-04 15:08:10 +03001724 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001725 intel_dp->DP |= DP_ENHANCED_FRAMING;
1726
Daniel Vetter7c62a162013-06-01 17:16:20 +02001727 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001728 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001729 u32 trans_dp;
1730
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001731 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001732
1733 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1734 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1735 trans_dp |= TRANS_DP_ENH_FRAMING;
1736 else
1737 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1738 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001739 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001740 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001741 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001742 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001743
1744 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1745 intel_dp->DP |= DP_SYNC_HS_HIGH;
1746 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1747 intel_dp->DP |= DP_SYNC_VS_HIGH;
1748 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1749
Jani Nikula6aba5b62013-10-04 15:08:10 +03001750 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001751 intel_dp->DP |= DP_ENHANCED_FRAMING;
1752
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001753 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001754 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001755 else if (crtc->pipe == PIPE_B)
1756 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001757 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001758}
1759
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001760#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1761#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001762
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001763#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1764#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001765
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001766#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1767#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001768
Daniel Vetter4be73782014-01-17 14:39:48 +01001769static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001770 u32 mask,
1771 u32 value)
1772{
Paulo Zanoni30add222012-10-26 19:05:45 -02001773 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001774 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001775 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001776
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001777 lockdep_assert_held(&dev_priv->pps_mutex);
1778
Jani Nikulabf13e812013-09-06 07:40:05 +03001779 pp_stat_reg = _pp_stat_reg(intel_dp);
1780 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001781
1782 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001783 mask, value,
1784 I915_READ(pp_stat_reg),
1785 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001786
Jesse Barnes453c5422013-03-28 09:55:41 -07001787 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001788 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001789 I915_READ(pp_stat_reg),
1790 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001791 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001792
1793 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001794}
1795
Daniel Vetter4be73782014-01-17 14:39:48 +01001796static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001797{
1798 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001799 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001800}
1801
Daniel Vetter4be73782014-01-17 14:39:48 +01001802static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001803{
Keith Packardbd943152011-09-18 23:09:52 -07001804 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001805 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001806}
Keith Packardbd943152011-09-18 23:09:52 -07001807
Daniel Vetter4be73782014-01-17 14:39:48 +01001808static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001809{
1810 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001811
1812 /* When we disable the VDD override bit last we have to do the manual
1813 * wait. */
1814 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1815 intel_dp->panel_power_cycle_delay);
1816
Daniel Vetter4be73782014-01-17 14:39:48 +01001817 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001818}
Keith Packardbd943152011-09-18 23:09:52 -07001819
Daniel Vetter4be73782014-01-17 14:39:48 +01001820static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001821{
1822 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1823 intel_dp->backlight_on_delay);
1824}
1825
Daniel Vetter4be73782014-01-17 14:39:48 +01001826static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001827{
1828 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1829 intel_dp->backlight_off_delay);
1830}
Keith Packard99ea7122011-11-01 19:57:50 -07001831
Keith Packard832dd3c2011-11-01 19:34:06 -07001832/* Read the current pp_control value, unlocking the register if it
1833 * is locked
1834 */
1835
Jesse Barnes453c5422013-03-28 09:55:41 -07001836static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001837{
Jesse Barnes453c5422013-03-28 09:55:41 -07001838 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1839 struct drm_i915_private *dev_priv = dev->dev_private;
1840 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001841
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001842 lockdep_assert_held(&dev_priv->pps_mutex);
1843
Jani Nikulabf13e812013-09-06 07:40:05 +03001844 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301845 if (!IS_BROXTON(dev)) {
1846 control &= ~PANEL_UNLOCK_MASK;
1847 control |= PANEL_UNLOCK_REGS;
1848 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001849 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001850}
1851
Ville Syrjälä951468f2014-09-04 14:55:31 +03001852/*
1853 * Must be paired with edp_panel_vdd_off().
1854 * Must hold pps_mutex around the whole on/off sequence.
1855 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1856 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001857static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001858{
Paulo Zanoni30add222012-10-26 19:05:45 -02001859 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001860 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1861 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001862 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001863 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001864 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001865 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001866 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001867
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001868 lockdep_assert_held(&dev_priv->pps_mutex);
1869
Keith Packard97af61f572011-09-28 16:23:51 -07001870 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001871 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001872
Egbert Eich2c623c12014-11-25 12:54:57 +01001873 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001874 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001875
Daniel Vetter4be73782014-01-17 14:39:48 +01001876 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001877 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001878
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001879 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001880 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001881
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001882 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1883 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001884
Daniel Vetter4be73782014-01-17 14:39:48 +01001885 if (!edp_have_panel_power(intel_dp))
1886 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001887
Jesse Barnes453c5422013-03-28 09:55:41 -07001888 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001889 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001890
Jani Nikulabf13e812013-09-06 07:40:05 +03001891 pp_stat_reg = _pp_stat_reg(intel_dp);
1892 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001893
1894 I915_WRITE(pp_ctrl_reg, pp);
1895 POSTING_READ(pp_ctrl_reg);
1896 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1897 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001898 /*
1899 * If the panel wasn't on, delay before accessing aux channel
1900 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001901 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001902 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1903 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001904 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001905 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001906
1907 return need_to_disable;
1908}
1909
Ville Syrjälä951468f2014-09-04 14:55:31 +03001910/*
1911 * Must be paired with intel_edp_panel_vdd_off() or
1912 * intel_edp_panel_off().
1913 * Nested calls to these functions are not allowed since
1914 * we drop the lock. Caller must use some higher level
1915 * locking to prevent nested calls from other threads.
1916 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001917void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001918{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001919 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001920
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001921 if (!is_edp(intel_dp))
1922 return;
1923
Ville Syrjälä773538e82014-09-04 14:54:56 +03001924 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001925 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001926 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001927
Rob Clarke2c719b2014-12-15 13:56:32 -05001928 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001929 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001930}
1931
Daniel Vetter4be73782014-01-17 14:39:48 +01001932static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001933{
Paulo Zanoni30add222012-10-26 19:05:45 -02001934 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001935 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001936 struct intel_digital_port *intel_dig_port =
1937 dp_to_dig_port(intel_dp);
1938 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1939 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001940 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001941 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001942
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001943 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001944
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001945 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001946
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001947 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001948 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001949
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001950 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1951 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001952
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001953 pp = ironlake_get_pp_control(intel_dp);
1954 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001955
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001956 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1957 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001958
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001959 I915_WRITE(pp_ctrl_reg, pp);
1960 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001961
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001962 /* Make sure sequencer is idle before allowing subsequent activity */
1963 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1964 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001965
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001966 if ((pp & POWER_TARGET_ON) == 0)
1967 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001968
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001969 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001970 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001971}
1972
Daniel Vetter4be73782014-01-17 14:39:48 +01001973static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001974{
1975 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1976 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001977
Ville Syrjälä773538e82014-09-04 14:54:56 +03001978 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001979 if (!intel_dp->want_panel_vdd)
1980 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001981 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001982}
1983
Imre Deakaba86892014-07-30 15:57:31 +03001984static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1985{
1986 unsigned long delay;
1987
1988 /*
1989 * Queue the timer to fire a long time from now (relative to the power
1990 * down delay) to keep the panel power up across a sequence of
1991 * operations.
1992 */
1993 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1994 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1995}
1996
Ville Syrjälä951468f2014-09-04 14:55:31 +03001997/*
1998 * Must be paired with edp_panel_vdd_on().
1999 * Must hold pps_mutex around the whole on/off sequence.
2000 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2001 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002002static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002003{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002004 struct drm_i915_private *dev_priv =
2005 intel_dp_to_dev(intel_dp)->dev_private;
2006
2007 lockdep_assert_held(&dev_priv->pps_mutex);
2008
Keith Packard97af61f572011-09-28 16:23:51 -07002009 if (!is_edp(intel_dp))
2010 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002011
Rob Clarke2c719b2014-12-15 13:56:32 -05002012 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002013 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002014
Keith Packardbd943152011-09-18 23:09:52 -07002015 intel_dp->want_panel_vdd = false;
2016
Imre Deakaba86892014-07-30 15:57:31 +03002017 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002018 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002019 else
2020 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002021}
2022
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002023static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002024{
Paulo Zanoni30add222012-10-26 19:05:45 -02002025 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002026 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002027 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002028 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002029
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002030 lockdep_assert_held(&dev_priv->pps_mutex);
2031
Keith Packard97af61f572011-09-28 16:23:51 -07002032 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002033 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002034
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002035 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2036 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002037
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002038 if (WARN(edp_have_panel_power(intel_dp),
2039 "eDP port %c panel power already on\n",
2040 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002041 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002042
Daniel Vetter4be73782014-01-17 14:39:48 +01002043 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002044
Jani Nikulabf13e812013-09-06 07:40:05 +03002045 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002046 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002047 if (IS_GEN5(dev)) {
2048 /* ILK workaround: disable reset around power sequence */
2049 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002050 I915_WRITE(pp_ctrl_reg, pp);
2051 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002052 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002053
Keith Packard1c0ae802011-09-19 13:59:29 -07002054 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002055 if (!IS_GEN5(dev))
2056 pp |= PANEL_POWER_RESET;
2057
Jesse Barnes453c5422013-03-28 09:55:41 -07002058 I915_WRITE(pp_ctrl_reg, pp);
2059 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002060
Daniel Vetter4be73782014-01-17 14:39:48 +01002061 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002062 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002063
Keith Packard05ce1a42011-09-29 16:33:01 -07002064 if (IS_GEN5(dev)) {
2065 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002066 I915_WRITE(pp_ctrl_reg, pp);
2067 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002068 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002069}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002070
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002071void intel_edp_panel_on(struct intel_dp *intel_dp)
2072{
2073 if (!is_edp(intel_dp))
2074 return;
2075
2076 pps_lock(intel_dp);
2077 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002078 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002079}
2080
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002081
2082static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002083{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002084 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2085 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002086 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002087 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002088 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002089 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002090 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002091
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002092 lockdep_assert_held(&dev_priv->pps_mutex);
2093
Keith Packard97af61f572011-09-28 16:23:51 -07002094 if (!is_edp(intel_dp))
2095 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002096
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002097 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2098 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002099
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002100 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2101 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002102
Jesse Barnes453c5422013-03-28 09:55:41 -07002103 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002104 /* We need to switch off panel power _and_ force vdd, for otherwise some
2105 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002106 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2107 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002108
Jani Nikulabf13e812013-09-06 07:40:05 +03002109 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002110
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002111 intel_dp->want_panel_vdd = false;
2112
Jesse Barnes453c5422013-03-28 09:55:41 -07002113 I915_WRITE(pp_ctrl_reg, pp);
2114 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002115
Paulo Zanonidce56b32013-12-19 14:29:40 -02002116 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002117 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002118
2119 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002120 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002121 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002122}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002123
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002124void intel_edp_panel_off(struct intel_dp *intel_dp)
2125{
2126 if (!is_edp(intel_dp))
2127 return;
2128
2129 pps_lock(intel_dp);
2130 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002131 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002132}
2133
Jani Nikula1250d102014-08-12 17:11:39 +03002134/* Enable backlight in the panel power control. */
2135static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002136{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002137 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2138 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002139 struct drm_i915_private *dev_priv = dev->dev_private;
2140 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002141 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002142
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002143 /*
2144 * If we enable the backlight right away following a panel power
2145 * on, we may see slight flicker as the panel syncs with the eDP
2146 * link. So delay a bit to make sure the image is solid before
2147 * allowing it to appear.
2148 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002149 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002150
Ville Syrjälä773538e82014-09-04 14:54:56 +03002151 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002152
Jesse Barnes453c5422013-03-28 09:55:41 -07002153 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002154 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002155
Jani Nikulabf13e812013-09-06 07:40:05 +03002156 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002157
2158 I915_WRITE(pp_ctrl_reg, pp);
2159 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002160
Ville Syrjälä773538e82014-09-04 14:54:56 +03002161 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002162}
2163
Jani Nikula1250d102014-08-12 17:11:39 +03002164/* Enable backlight PWM and backlight PP control. */
2165void intel_edp_backlight_on(struct intel_dp *intel_dp)
2166{
2167 if (!is_edp(intel_dp))
2168 return;
2169
2170 DRM_DEBUG_KMS("\n");
2171
2172 intel_panel_enable_backlight(intel_dp->attached_connector);
2173 _intel_edp_backlight_on(intel_dp);
2174}
2175
2176/* Disable backlight in the panel power control. */
2177static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002178{
Paulo Zanoni30add222012-10-26 19:05:45 -02002179 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002180 struct drm_i915_private *dev_priv = dev->dev_private;
2181 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002182 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002183
Keith Packardf01eca22011-09-28 16:48:10 -07002184 if (!is_edp(intel_dp))
2185 return;
2186
Ville Syrjälä773538e82014-09-04 14:54:56 +03002187 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002188
Jesse Barnes453c5422013-03-28 09:55:41 -07002189 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002190 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002191
Jani Nikulabf13e812013-09-06 07:40:05 +03002192 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002193
2194 I915_WRITE(pp_ctrl_reg, pp);
2195 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002196
Ville Syrjälä773538e82014-09-04 14:54:56 +03002197 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002198
Paulo Zanonidce56b32013-12-19 14:29:40 -02002199 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002200 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002201}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002202
Jani Nikula1250d102014-08-12 17:11:39 +03002203/* Disable backlight PP control and backlight PWM. */
2204void intel_edp_backlight_off(struct intel_dp *intel_dp)
2205{
2206 if (!is_edp(intel_dp))
2207 return;
2208
2209 DRM_DEBUG_KMS("\n");
2210
2211 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002212 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002213}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002214
Jani Nikula73580fb72014-08-12 17:11:41 +03002215/*
2216 * Hook for controlling the panel power control backlight through the bl_power
2217 * sysfs attribute. Take care to handle multiple calls.
2218 */
2219static void intel_edp_backlight_power(struct intel_connector *connector,
2220 bool enable)
2221{
2222 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002223 bool is_enabled;
2224
Ville Syrjälä773538e82014-09-04 14:54:56 +03002225 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002226 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002227 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002228
2229 if (is_enabled == enable)
2230 return;
2231
Jani Nikula23ba9372014-08-27 14:08:43 +03002232 DRM_DEBUG_KMS("panel power control backlight %s\n",
2233 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002234
2235 if (enable)
2236 _intel_edp_backlight_on(intel_dp);
2237 else
2238 _intel_edp_backlight_off(intel_dp);
2239}
2240
Ville Syrjälä64e10772015-10-29 21:26:01 +02002241static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2242{
2243 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2244 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2245 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2246
2247 I915_STATE_WARN(cur_state != state,
2248 "DP port %c state assertion failure (expected %s, current %s)\n",
2249 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002250 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002251}
2252#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2253
2254static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2255{
2256 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2257
2258 I915_STATE_WARN(cur_state != state,
2259 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002260 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002261}
2262#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2263#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2264
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002265static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002266{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002267 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002268 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2269 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002270
Ville Syrjälä64e10772015-10-29 21:26:01 +02002271 assert_pipe_disabled(dev_priv, crtc->pipe);
2272 assert_dp_port_disabled(intel_dp);
2273 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002274
Ville Syrjäläabfce942015-10-29 21:26:03 +02002275 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2276 crtc->config->port_clock);
2277
2278 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2279
2280 if (crtc->config->port_clock == 162000)
2281 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2282 else
2283 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2284
2285 I915_WRITE(DP_A, intel_dp->DP);
2286 POSTING_READ(DP_A);
2287 udelay(500);
2288
Daniel Vetter07679352012-09-06 22:15:42 +02002289 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002290
Daniel Vetter07679352012-09-06 22:15:42 +02002291 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002292 POSTING_READ(DP_A);
2293 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002294}
2295
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002296static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002297{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002298 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002299 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2300 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002301
Ville Syrjälä64e10772015-10-29 21:26:01 +02002302 assert_pipe_disabled(dev_priv, crtc->pipe);
2303 assert_dp_port_disabled(intel_dp);
2304 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002305
Ville Syrjäläabfce942015-10-29 21:26:03 +02002306 DRM_DEBUG_KMS("disabling eDP PLL\n");
2307
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002308 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002309
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002310 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002311 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002312 udelay(200);
2313}
2314
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002315/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002316void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002317{
2318 int ret, i;
2319
2320 /* Should have a valid DPCD by this point */
2321 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2322 return;
2323
2324 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002325 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2326 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002327 } else {
2328 /*
2329 * When turning on, we need to retry for 1ms to give the sink
2330 * time to wake up.
2331 */
2332 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002333 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2334 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002335 if (ret == 1)
2336 break;
2337 msleep(1);
2338 }
2339 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002340
2341 if (ret != 1)
2342 DRM_DEBUG_KMS("failed to %s sink power state\n",
2343 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002344}
2345
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002346static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2347 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002348{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002349 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002350 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002351 struct drm_device *dev = encoder->base.dev;
2352 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002353 enum intel_display_power_domain power_domain;
2354 u32 tmp;
2355
2356 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002357 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002358 return false;
2359
2360 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002361
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002362 if (!(tmp & DP_PORT_EN))
2363 return false;
2364
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002365 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002366 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002367 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002368 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002369
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002370 for_each_pipe(dev_priv, p) {
2371 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2372 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2373 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002374 return true;
2375 }
2376 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002377
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002378 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002379 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002380 } else if (IS_CHERRYVIEW(dev)) {
2381 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2382 } else {
2383 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002384 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002385
2386 return true;
2387}
2388
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002389static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002390 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002391{
2392 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002393 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002394 struct drm_device *dev = encoder->base.dev;
2395 struct drm_i915_private *dev_priv = dev->dev_private;
2396 enum port port = dp_to_dig_port(intel_dp)->port;
2397 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002398 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002399
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002400 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002401
2402 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002403
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002404 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002405 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2406
2407 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002408 flags |= DRM_MODE_FLAG_PHSYNC;
2409 else
2410 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002411
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002412 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002413 flags |= DRM_MODE_FLAG_PVSYNC;
2414 else
2415 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002416 } else {
2417 if (tmp & DP_SYNC_HS_HIGH)
2418 flags |= DRM_MODE_FLAG_PHSYNC;
2419 else
2420 flags |= DRM_MODE_FLAG_NHSYNC;
2421
2422 if (tmp & DP_SYNC_VS_HIGH)
2423 flags |= DRM_MODE_FLAG_PVSYNC;
2424 else
2425 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002426 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002427
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002428 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002429
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002430 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002431 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002432 pipe_config->limited_color_range = true;
2433
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002434 pipe_config->has_dp_encoder = true;
2435
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002436 pipe_config->lane_count =
2437 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2438
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002439 intel_dp_get_m_n(crtc, pipe_config);
2440
Ville Syrjälä18442d02013-09-13 16:00:08 +03002441 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002442 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002443 pipe_config->port_clock = 162000;
2444 else
2445 pipe_config->port_clock = 270000;
2446 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002447
2448 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2449 &pipe_config->dp_m_n);
2450
2451 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2452 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2453
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002454 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002455
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002456 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2457 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2458 /*
2459 * This is a big fat ugly hack.
2460 *
2461 * Some machines in UEFI boot mode provide us a VBT that has 18
2462 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2463 * unknown we fail to light up. Yet the same BIOS boots up with
2464 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2465 * max, not what it tells us to use.
2466 *
2467 * Note: This will still be broken if the eDP panel is not lit
2468 * up by the BIOS, and thus we can't get the mode at module
2469 * load.
2470 */
2471 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2472 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2473 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2474 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002475}
2476
Daniel Vettere8cb4552012-07-01 13:05:48 +02002477static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002478{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002479 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002480 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002481 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2482
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002483 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002484 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002485
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002486 if (HAS_PSR(dev) && !HAS_DDI(dev))
2487 intel_psr_disable(intel_dp);
2488
Daniel Vetter6cb49832012-05-20 17:14:50 +02002489 /* Make sure the panel is off before trying to change the mode. But also
2490 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002491 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002492 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002493 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002494 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002495
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002496 /* disable the port before the pipe on g4x */
2497 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002498 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002499}
2500
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002501static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002502{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002503 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002504 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002505
Ville Syrjälä49277c32014-03-31 18:21:26 +03002506 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002507
2508 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002509 if (port == PORT_A)
2510 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002511}
2512
2513static void vlv_post_disable_dp(struct intel_encoder *encoder)
2514{
2515 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2516
2517 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002518}
2519
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002520static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2521 bool reset)
2522{
2523 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2524 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2525 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2526 enum pipe pipe = crtc->pipe;
2527 uint32_t val;
2528
2529 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2530 if (reset)
2531 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2532 else
2533 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2534 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2535
2536 if (crtc->config->lane_count > 2) {
2537 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2538 if (reset)
2539 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2540 else
2541 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2542 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2543 }
2544
2545 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2546 val |= CHV_PCS_REQ_SOFTRESET_EN;
2547 if (reset)
2548 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2549 else
2550 val |= DPIO_PCS_CLK_SOFT_RESET;
2551 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2552
2553 if (crtc->config->lane_count > 2) {
2554 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2555 val |= CHV_PCS_REQ_SOFTRESET_EN;
2556 if (reset)
2557 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2558 else
2559 val |= DPIO_PCS_CLK_SOFT_RESET;
2560 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2561 }
2562}
2563
Ville Syrjälä580d3812014-04-09 13:29:00 +03002564static void chv_post_disable_dp(struct intel_encoder *encoder)
2565{
2566 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002567 struct drm_device *dev = encoder->base.dev;
2568 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002569
2570 intel_dp_link_down(intel_dp);
2571
Ville Syrjäläa5805162015-05-26 20:42:30 +03002572 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002573
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002574 /* Assert data lane reset */
2575 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002576
Ville Syrjäläa5805162015-05-26 20:42:30 +03002577 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002578}
2579
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002580static void
2581_intel_dp_set_link_train(struct intel_dp *intel_dp,
2582 uint32_t *DP,
2583 uint8_t dp_train_pat)
2584{
2585 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2586 struct drm_device *dev = intel_dig_port->base.base.dev;
2587 struct drm_i915_private *dev_priv = dev->dev_private;
2588 enum port port = intel_dig_port->port;
2589
2590 if (HAS_DDI(dev)) {
2591 uint32_t temp = I915_READ(DP_TP_CTL(port));
2592
2593 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2594 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2595 else
2596 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2597
2598 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2599 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2600 case DP_TRAINING_PATTERN_DISABLE:
2601 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2602
2603 break;
2604 case DP_TRAINING_PATTERN_1:
2605 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2606 break;
2607 case DP_TRAINING_PATTERN_2:
2608 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2609 break;
2610 case DP_TRAINING_PATTERN_3:
2611 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2612 break;
2613 }
2614 I915_WRITE(DP_TP_CTL(port), temp);
2615
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002616 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2617 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002618 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2619
2620 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2621 case DP_TRAINING_PATTERN_DISABLE:
2622 *DP |= DP_LINK_TRAIN_OFF_CPT;
2623 break;
2624 case DP_TRAINING_PATTERN_1:
2625 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2626 break;
2627 case DP_TRAINING_PATTERN_2:
2628 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2629 break;
2630 case DP_TRAINING_PATTERN_3:
2631 DRM_ERROR("DP training pattern 3 not supported\n");
2632 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2633 break;
2634 }
2635
2636 } else {
2637 if (IS_CHERRYVIEW(dev))
2638 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2639 else
2640 *DP &= ~DP_LINK_TRAIN_MASK;
2641
2642 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2643 case DP_TRAINING_PATTERN_DISABLE:
2644 *DP |= DP_LINK_TRAIN_OFF;
2645 break;
2646 case DP_TRAINING_PATTERN_1:
2647 *DP |= DP_LINK_TRAIN_PAT_1;
2648 break;
2649 case DP_TRAINING_PATTERN_2:
2650 *DP |= DP_LINK_TRAIN_PAT_2;
2651 break;
2652 case DP_TRAINING_PATTERN_3:
2653 if (IS_CHERRYVIEW(dev)) {
2654 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2655 } else {
2656 DRM_ERROR("DP training pattern 3 not supported\n");
2657 *DP |= DP_LINK_TRAIN_PAT_2;
2658 }
2659 break;
2660 }
2661 }
2662}
2663
2664static void intel_dp_enable_port(struct intel_dp *intel_dp)
2665{
2666 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2667 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002668 struct intel_crtc *crtc =
2669 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002670
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002671 /* enable with pattern 1 (as per spec) */
2672 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2673 DP_TRAINING_PATTERN_1);
2674
2675 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2676 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002677
2678 /*
2679 * Magic for VLV/CHV. We _must_ first set up the register
2680 * without actually enabling the port, and then do another
2681 * write to enable the port. Otherwise link training will
2682 * fail when the power sequencer is freshly used for this port.
2683 */
2684 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002685 if (crtc->config->has_audio)
2686 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002687
2688 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2689 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002690}
2691
Daniel Vettere8cb4552012-07-01 13:05:48 +02002692static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002693{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002694 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2695 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002696 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002697 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002698 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002699 enum port port = dp_to_dig_port(intel_dp)->port;
2700 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002701
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002702 if (WARN_ON(dp_reg & DP_PORT_EN))
2703 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002704
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002705 pps_lock(intel_dp);
2706
Wayne Boyer666a4532015-12-09 12:29:35 -08002707 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002708 vlv_init_panel_power_sequencer(intel_dp);
2709
Ville Syrjälä78645782015-11-20 22:09:19 +02002710 /*
2711 * We get an occasional spurious underrun between the port
2712 * enable and vdd enable, when enabling port A eDP.
2713 *
2714 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2715 */
2716 if (port == PORT_A)
2717 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2718
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002719 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002720
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002721 if (port == PORT_A && IS_GEN5(dev_priv)) {
2722 /*
2723 * Underrun reporting for the other pipe was disabled in
2724 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2725 * enabled, so it's now safe to re-enable underrun reporting.
2726 */
2727 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2728 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2729 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2730 }
2731
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002732 edp_panel_vdd_on(intel_dp);
2733 edp_panel_on(intel_dp);
2734 edp_panel_vdd_off(intel_dp, true);
2735
Ville Syrjälä78645782015-11-20 22:09:19 +02002736 if (port == PORT_A)
2737 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2738
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002739 pps_unlock(intel_dp);
2740
Wayne Boyer666a4532015-12-09 12:29:35 -08002741 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002742 unsigned int lane_mask = 0x0;
2743
2744 if (IS_CHERRYVIEW(dev))
2745 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2746
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002747 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2748 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002749 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002750
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002751 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2752 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002753 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002755 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002756 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002757 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002758 intel_audio_codec_enable(encoder);
2759 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002760}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002761
Jani Nikulaecff4f32013-09-06 07:38:29 +03002762static void g4x_enable_dp(struct intel_encoder *encoder)
2763{
Jani Nikula828f5c62013-09-05 16:44:45 +03002764 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2765
Jani Nikulaecff4f32013-09-06 07:38:29 +03002766 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002767 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002768}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002769
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002770static void vlv_enable_dp(struct intel_encoder *encoder)
2771{
Jani Nikula828f5c62013-09-05 16:44:45 +03002772 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2773
Daniel Vetter4be73782014-01-17 14:39:48 +01002774 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002775 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002776}
2777
Jani Nikulaecff4f32013-09-06 07:38:29 +03002778static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002779{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002780 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002781 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002782 enum port port = dp_to_dig_port(intel_dp)->port;
2783 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002784
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002785 intel_dp_prepare(encoder);
2786
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002787 if (port == PORT_A && IS_GEN5(dev_priv)) {
2788 /*
2789 * We get FIFO underruns on the other pipe when
2790 * enabling the CPU eDP PLL, and when enabling CPU
2791 * eDP port. We could potentially avoid the PLL
2792 * underrun with a vblank wait just prior to enabling
2793 * the PLL, but that doesn't appear to help the port
2794 * enable case. Just sweep it all under the rug.
2795 */
2796 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2797 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2798 }
2799
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002800 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002801 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002802 ironlake_edp_pll_on(intel_dp);
2803}
2804
Ville Syrjälä83b84592014-10-16 21:29:51 +03002805static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2806{
2807 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2808 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2809 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002810 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002811
2812 edp_panel_vdd_off_sync(intel_dp);
2813
2814 /*
2815 * VLV seems to get confused when multiple power seqeuencers
2816 * have the same port selected (even if only one has power/vdd
2817 * enabled). The failure manifests as vlv_wait_port_ready() failing
2818 * CHV on the other hand doesn't seem to mind having the same port
2819 * selected in multiple power seqeuencers, but let's clear the
2820 * port select always when logically disconnecting a power sequencer
2821 * from a port.
2822 */
2823 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2824 pipe_name(pipe), port_name(intel_dig_port->port));
2825 I915_WRITE(pp_on_reg, 0);
2826 POSTING_READ(pp_on_reg);
2827
2828 intel_dp->pps_pipe = INVALID_PIPE;
2829}
2830
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002831static void vlv_steal_power_sequencer(struct drm_device *dev,
2832 enum pipe pipe)
2833{
2834 struct drm_i915_private *dev_priv = dev->dev_private;
2835 struct intel_encoder *encoder;
2836
2837 lockdep_assert_held(&dev_priv->pps_mutex);
2838
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002839 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2840 return;
2841
Jani Nikula19c80542015-12-16 12:48:16 +02002842 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002843 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002844 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002845
2846 if (encoder->type != INTEL_OUTPUT_EDP)
2847 continue;
2848
2849 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002850 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002851
2852 if (intel_dp->pps_pipe != pipe)
2853 continue;
2854
2855 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002856 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002857
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002858 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002859 "stealing pipe %c power sequencer from active eDP port %c\n",
2860 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002861
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002862 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002863 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002864 }
2865}
2866
2867static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2868{
2869 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2870 struct intel_encoder *encoder = &intel_dig_port->base;
2871 struct drm_device *dev = encoder->base.dev;
2872 struct drm_i915_private *dev_priv = dev->dev_private;
2873 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002874
2875 lockdep_assert_held(&dev_priv->pps_mutex);
2876
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002877 if (!is_edp(intel_dp))
2878 return;
2879
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002880 if (intel_dp->pps_pipe == crtc->pipe)
2881 return;
2882
2883 /*
2884 * If another power sequencer was being used on this
2885 * port previously make sure to turn off vdd there while
2886 * we still have control of it.
2887 */
2888 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002889 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002890
2891 /*
2892 * We may be stealing the power
2893 * sequencer from another port.
2894 */
2895 vlv_steal_power_sequencer(dev, crtc->pipe);
2896
2897 /* now it's all ours */
2898 intel_dp->pps_pipe = crtc->pipe;
2899
2900 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2901 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2902
2903 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002904 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2905 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002906}
2907
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002908static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2909{
2910 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2911 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002912 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002913 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002914 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002915 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002916 int pipe = intel_crtc->pipe;
2917 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002918
Ville Syrjäläa5805162015-05-26 20:42:30 +03002919 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002920
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002921 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002922 val = 0;
2923 if (pipe)
2924 val |= (1<<21);
2925 else
2926 val &= ~(1<<21);
2927 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002928 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2929 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2930 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002931
Ville Syrjäläa5805162015-05-26 20:42:30 +03002932 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002933
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002934 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002935}
2936
Jani Nikulaecff4f32013-09-06 07:38:29 +03002937static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002938{
2939 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2940 struct drm_device *dev = encoder->base.dev;
2941 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002942 struct intel_crtc *intel_crtc =
2943 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002944 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002945 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002946
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002947 intel_dp_prepare(encoder);
2948
Jesse Barnes89b667f2013-04-18 14:51:36 -07002949 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002950 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002951 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002952 DPIO_PCS_TX_LANE2_RESET |
2953 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002954 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002955 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2956 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2957 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2958 DPIO_PCS_CLK_SOFT_RESET);
2959
2960 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002961 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2962 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2963 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002964 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002965}
2966
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002967static void chv_pre_enable_dp(struct intel_encoder *encoder)
2968{
2969 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2970 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2971 struct drm_device *dev = encoder->base.dev;
2972 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002973 struct intel_crtc *intel_crtc =
2974 to_intel_crtc(encoder->base.crtc);
2975 enum dpio_channel ch = vlv_dport_to_channel(dport);
2976 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002977 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002978 u32 val;
2979
Ville Syrjäläa5805162015-05-26 20:42:30 +03002980 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002981
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002982 /* allow hardware to manage TX FIFO reset source */
2983 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2984 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2985 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2986
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002987 if (intel_crtc->config->lane_count > 2) {
2988 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2989 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2990 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2991 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002992
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002993 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002994 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002995 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002996 if (intel_crtc->config->lane_count == 1)
2997 data = 0x0;
2998 else
2999 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003000 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
3001 data << DPIO_UPAR_SHIFT);
3002 }
3003
3004 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003005 if (intel_crtc->config->port_clock > 270000)
3006 stagger = 0x18;
3007 else if (intel_crtc->config->port_clock > 135000)
3008 stagger = 0xd;
3009 else if (intel_crtc->config->port_clock > 67500)
3010 stagger = 0x7;
3011 else if (intel_crtc->config->port_clock > 33750)
3012 stagger = 0x4;
3013 else
3014 stagger = 0x2;
3015
3016 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3017 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3018 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3019
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003020 if (intel_crtc->config->lane_count > 2) {
3021 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3022 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3023 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3024 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003025
3026 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3027 DPIO_LANESTAGGER_STRAP(stagger) |
3028 DPIO_LANESTAGGER_STRAP_OVRD |
3029 DPIO_TX1_STAGGER_MASK(0x1f) |
3030 DPIO_TX1_STAGGER_MULT(6) |
3031 DPIO_TX2_STAGGER_MULT(0));
3032
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003033 if (intel_crtc->config->lane_count > 2) {
3034 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3035 DPIO_LANESTAGGER_STRAP(stagger) |
3036 DPIO_LANESTAGGER_STRAP_OVRD |
3037 DPIO_TX1_STAGGER_MASK(0x1f) |
3038 DPIO_TX1_STAGGER_MULT(7) |
3039 DPIO_TX2_STAGGER_MULT(5));
3040 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003041
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003042 /* Deassert data lane reset */
3043 chv_data_lane_soft_reset(encoder, false);
3044
Ville Syrjäläa5805162015-05-26 20:42:30 +03003045 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003046
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003047 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003048
3049 /* Second common lane will stay alive on its own now */
3050 if (dport->release_cl2_override) {
3051 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3052 dport->release_cl2_override = false;
3053 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003054}
3055
Ville Syrjälä9197c882014-04-09 13:29:05 +03003056static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3057{
3058 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3059 struct drm_device *dev = encoder->base.dev;
3060 struct drm_i915_private *dev_priv = dev->dev_private;
3061 struct intel_crtc *intel_crtc =
3062 to_intel_crtc(encoder->base.crtc);
3063 enum dpio_channel ch = vlv_dport_to_channel(dport);
3064 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003065 unsigned int lane_mask =
3066 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003067 u32 val;
3068
Ville Syrjälä625695f2014-06-28 02:04:02 +03003069 intel_dp_prepare(encoder);
3070
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003071 /*
3072 * Must trick the second common lane into life.
3073 * Otherwise we can't even access the PLL.
3074 */
3075 if (ch == DPIO_CH0 && pipe == PIPE_B)
3076 dport->release_cl2_override =
3077 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3078
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003079 chv_phy_powergate_lanes(encoder, true, lane_mask);
3080
Ville Syrjäläa5805162015-05-26 20:42:30 +03003081 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003082
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003083 /* Assert data lane reset */
3084 chv_data_lane_soft_reset(encoder, true);
3085
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003086 /* program left/right clock distribution */
3087 if (pipe != PIPE_B) {
3088 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3089 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3090 if (ch == DPIO_CH0)
3091 val |= CHV_BUFLEFTENA1_FORCE;
3092 if (ch == DPIO_CH1)
3093 val |= CHV_BUFRIGHTENA1_FORCE;
3094 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3095 } else {
3096 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3097 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3098 if (ch == DPIO_CH0)
3099 val |= CHV_BUFLEFTENA2_FORCE;
3100 if (ch == DPIO_CH1)
3101 val |= CHV_BUFRIGHTENA2_FORCE;
3102 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3103 }
3104
Ville Syrjälä9197c882014-04-09 13:29:05 +03003105 /* program clock channel usage */
3106 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3107 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3108 if (pipe != PIPE_B)
3109 val &= ~CHV_PCS_USEDCLKCHANNEL;
3110 else
3111 val |= CHV_PCS_USEDCLKCHANNEL;
3112 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3113
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003114 if (intel_crtc->config->lane_count > 2) {
3115 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3116 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3117 if (pipe != PIPE_B)
3118 val &= ~CHV_PCS_USEDCLKCHANNEL;
3119 else
3120 val |= CHV_PCS_USEDCLKCHANNEL;
3121 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3122 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003123
3124 /*
3125 * This a a bit weird since generally CL
3126 * matches the pipe, but here we need to
3127 * pick the CL based on the port.
3128 */
3129 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3130 if (pipe != PIPE_B)
3131 val &= ~CHV_CMN_USEDCLKCHANNEL;
3132 else
3133 val |= CHV_CMN_USEDCLKCHANNEL;
3134 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3135
Ville Syrjäläa5805162015-05-26 20:42:30 +03003136 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003137}
3138
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003139static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3140{
3141 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3142 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3143 u32 val;
3144
3145 mutex_lock(&dev_priv->sb_lock);
3146
3147 /* disable left/right clock distribution */
3148 if (pipe != PIPE_B) {
3149 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3150 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3151 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3152 } else {
3153 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3154 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3155 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3156 }
3157
3158 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003159
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003160 /*
3161 * Leave the power down bit cleared for at least one
3162 * lane so that chv_powergate_phy_ch() will power
3163 * on something when the channel is otherwise unused.
3164 * When the port is off and the override is removed
3165 * the lanes power down anyway, so otherwise it doesn't
3166 * really matter what the state of power down bits is
3167 * after this.
3168 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003169 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003170}
3171
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003173 * Native read with retry for link status and receiver capability reads for
3174 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003175 *
3176 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3177 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003178 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003179static ssize_t
3180intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3181 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003182{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003183 ssize_t ret;
3184 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003185
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003186 /*
3187 * Sometime we just get the same incorrect byte repeated
3188 * over the entire buffer. Doing just one throw away read
3189 * initially seems to "solve" it.
3190 */
3191 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3192
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003193 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003194 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3195 if (ret == size)
3196 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003197 msleep(1);
3198 }
3199
Jani Nikula9d1a1032014-03-14 16:51:15 +02003200 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003201}
3202
3203/*
3204 * Fetch AUX CH registers 0x202 - 0x207 which contain
3205 * link status information
3206 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003207bool
Keith Packard93f62da2011-11-01 19:45:03 -07003208intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003209{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003210 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3211 DP_LANE0_1_STATUS,
3212 link_status,
3213 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003214}
3215
Paulo Zanoni11002442014-06-13 18:45:41 -03003216/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003217uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003218intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003219{
Paulo Zanoni30add222012-10-26 19:05:45 -02003220 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303221 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003222 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003223
Vandana Kannan93147262014-11-18 15:45:29 +05303224 if (IS_BROXTON(dev))
3225 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3226 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303227 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303228 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003229 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003230 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303231 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003232 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003234 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303235 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003236 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303237 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003238}
3239
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003240uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003241intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3242{
Paulo Zanoni30add222012-10-26 19:05:45 -02003243 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003244 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003245
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003246 if (INTEL_INFO(dev)->gen >= 9) {
3247 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3249 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3250 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3251 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3253 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303254 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3255 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003256 default:
3257 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3258 }
3259 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003260 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303261 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3262 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3263 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3264 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3265 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3266 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003268 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303269 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003270 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003271 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003272 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3274 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3276 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3278 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003280 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003282 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003283 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003284 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3286 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3288 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3289 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003290 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003292 }
3293 } else {
3294 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3296 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3298 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3299 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3300 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3301 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003302 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303303 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003304 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003305 }
3306}
3307
Daniel Vetter5829975c2015-04-16 11:36:52 +02003308static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003309{
3310 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3311 struct drm_i915_private *dev_priv = dev->dev_private;
3312 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003313 struct intel_crtc *intel_crtc =
3314 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003315 unsigned long demph_reg_value, preemph_reg_value,
3316 uniqtranscale_reg_value;
3317 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003318 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003319 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003320
3321 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303322 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003323 preemph_reg_value = 0x0004000;
3324 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 demph_reg_value = 0x2B405555;
3327 uniqtranscale_reg_value = 0x552AB83A;
3328 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003330 demph_reg_value = 0x2B404040;
3331 uniqtranscale_reg_value = 0x5548B83A;
3332 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003334 demph_reg_value = 0x2B245555;
3335 uniqtranscale_reg_value = 0x5560B83A;
3336 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003338 demph_reg_value = 0x2B405555;
3339 uniqtranscale_reg_value = 0x5598DA3A;
3340 break;
3341 default:
3342 return 0;
3343 }
3344 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003346 preemph_reg_value = 0x0002000;
3347 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003349 demph_reg_value = 0x2B404040;
3350 uniqtranscale_reg_value = 0x5552B83A;
3351 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303352 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003353 demph_reg_value = 0x2B404848;
3354 uniqtranscale_reg_value = 0x5580B83A;
3355 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303356 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003357 demph_reg_value = 0x2B404040;
3358 uniqtranscale_reg_value = 0x55ADDA3A;
3359 break;
3360 default:
3361 return 0;
3362 }
3363 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303364 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003365 preemph_reg_value = 0x0000000;
3366 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303367 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003368 demph_reg_value = 0x2B305555;
3369 uniqtranscale_reg_value = 0x5570B83A;
3370 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003372 demph_reg_value = 0x2B2B4040;
3373 uniqtranscale_reg_value = 0x55ADDA3A;
3374 break;
3375 default:
3376 return 0;
3377 }
3378 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003380 preemph_reg_value = 0x0006000;
3381 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303382 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003383 demph_reg_value = 0x1B405555;
3384 uniqtranscale_reg_value = 0x55ADDA3A;
3385 break;
3386 default:
3387 return 0;
3388 }
3389 break;
3390 default:
3391 return 0;
3392 }
3393
Ville Syrjäläa5805162015-05-26 20:42:30 +03003394 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003395 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3396 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3397 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003398 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003399 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3400 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3401 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3402 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003403 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003404
3405 return 0;
3406}
3407
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003408static bool chv_need_uniq_trans_scale(uint8_t train_set)
3409{
3410 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3411 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3412}
3413
Daniel Vetter5829975c2015-04-16 11:36:52 +02003414static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003415{
3416 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3417 struct drm_i915_private *dev_priv = dev->dev_private;
3418 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3419 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003420 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003421 uint8_t train_set = intel_dp->train_set[0];
3422 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003423 enum pipe pipe = intel_crtc->pipe;
3424 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003425
3426 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003428 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003430 deemph_reg_value = 128;
3431 margin_reg_value = 52;
3432 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003434 deemph_reg_value = 128;
3435 margin_reg_value = 77;
3436 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003438 deemph_reg_value = 128;
3439 margin_reg_value = 102;
3440 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003442 deemph_reg_value = 128;
3443 margin_reg_value = 154;
3444 /* FIXME extra to set for 1200 */
3445 break;
3446 default:
3447 return 0;
3448 }
3449 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303450 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003451 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303452 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003453 deemph_reg_value = 85;
3454 margin_reg_value = 78;
3455 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303456 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003457 deemph_reg_value = 85;
3458 margin_reg_value = 116;
3459 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303460 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003461 deemph_reg_value = 85;
3462 margin_reg_value = 154;
3463 break;
3464 default:
3465 return 0;
3466 }
3467 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003469 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303470 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003471 deemph_reg_value = 64;
3472 margin_reg_value = 104;
3473 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303474 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003475 deemph_reg_value = 64;
3476 margin_reg_value = 154;
3477 break;
3478 default:
3479 return 0;
3480 }
3481 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303482 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003483 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003485 deemph_reg_value = 43;
3486 margin_reg_value = 154;
3487 break;
3488 default:
3489 return 0;
3490 }
3491 break;
3492 default:
3493 return 0;
3494 }
3495
Ville Syrjäläa5805162015-05-26 20:42:30 +03003496 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003497
3498 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003499 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3500 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003501 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3502 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003503 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3504
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003505 if (intel_crtc->config->lane_count > 2) {
3506 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3507 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3508 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3509 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3510 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3511 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003512
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003513 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3514 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3515 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3516 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3517
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003518 if (intel_crtc->config->lane_count > 2) {
3519 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3520 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3521 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3522 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3523 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003524
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003525 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003526 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003527 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3528 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3529 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3530 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3531 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003532
3533 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003534 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003535 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003536
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003537 val &= ~DPIO_SWING_MARGIN000_MASK;
3538 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003539
3540 /*
3541 * Supposedly this value shouldn't matter when unique transition
3542 * scale is disabled, but in fact it does matter. Let's just
3543 * always program the same value and hope it's OK.
3544 */
3545 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3546 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3547
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003548 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3549 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003550
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003551 /*
3552 * The document said it needs to set bit 27 for ch0 and bit 26
3553 * for ch1. Might be a typo in the doc.
3554 * For now, for this unique transition scale selection, set bit
3555 * 27 for ch0 and ch1.
3556 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003557 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003558 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003559 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003560 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003561 else
3562 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3563 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003564 }
3565
3566 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003567 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3568 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3569 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3570
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003571 if (intel_crtc->config->lane_count > 2) {
3572 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3573 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3574 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3575 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003576
Ville Syrjäläa5805162015-05-26 20:42:30 +03003577 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003578
3579 return 0;
3580}
3581
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003582static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003583gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003584{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003585 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003586
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003587 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303588 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003589 default:
3590 signal_levels |= DP_VOLTAGE_0_4;
3591 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303592 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003593 signal_levels |= DP_VOLTAGE_0_6;
3594 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303595 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003596 signal_levels |= DP_VOLTAGE_0_8;
3597 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303598 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003599 signal_levels |= DP_VOLTAGE_1_2;
3600 break;
3601 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003602 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303603 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003604 default:
3605 signal_levels |= DP_PRE_EMPHASIS_0;
3606 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303607 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003608 signal_levels |= DP_PRE_EMPHASIS_3_5;
3609 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303610 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611 signal_levels |= DP_PRE_EMPHASIS_6;
3612 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303613 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003614 signal_levels |= DP_PRE_EMPHASIS_9_5;
3615 break;
3616 }
3617 return signal_levels;
3618}
3619
Zhenyu Wange3421a12010-04-08 09:43:27 +08003620/* Gen6's DP voltage swing and pre-emphasis control */
3621static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003622gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003623{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003624 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3625 DP_TRAIN_PRE_EMPHASIS_MASK);
3626 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303627 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3628 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003629 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303630 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003631 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303632 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3633 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003634 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303635 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3636 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003637 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303638 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3639 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003640 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003641 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003642 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3643 "0x%x\n", signal_levels);
3644 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003645 }
3646}
3647
Keith Packard1a2eb462011-11-16 16:26:07 -08003648/* Gen7's DP voltage swing and pre-emphasis control */
3649static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003650gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003651{
3652 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3653 DP_TRAIN_PRE_EMPHASIS_MASK);
3654 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303655 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003656 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303657 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003658 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303659 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003660 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3661
Sonika Jindalbd600182014-08-08 16:23:41 +05303662 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003663 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303664 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003665 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3666
Sonika Jindalbd600182014-08-08 16:23:41 +05303667 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003668 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303669 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003670 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3671
3672 default:
3673 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3674 "0x%x\n", signal_levels);
3675 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3676 }
3677}
3678
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003679void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003680intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003681{
3682 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003683 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003684 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003685 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003686 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003687 uint8_t train_set = intel_dp->train_set[0];
3688
David Weinehallf8896f52015-06-25 11:11:03 +03003689 if (HAS_DDI(dev)) {
3690 signal_levels = ddi_signal_levels(intel_dp);
3691
3692 if (IS_BROXTON(dev))
3693 signal_levels = 0;
3694 else
3695 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003696 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003697 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003698 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003699 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003700 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003701 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003702 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003703 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003704 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003705 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3706 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003707 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003708 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3709 }
3710
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303711 if (mask)
3712 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3713
3714 DRM_DEBUG_KMS("Using vswing level %d\n",
3715 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3716 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3717 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3718 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003719
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003720 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003721
3722 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3723 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003724}
3725
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003726void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003727intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3728 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003729{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003730 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003731 struct drm_i915_private *dev_priv =
3732 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003733
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003734 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003735
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003736 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003737 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003738}
3739
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003740void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003741{
3742 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3743 struct drm_device *dev = intel_dig_port->base.base.dev;
3744 struct drm_i915_private *dev_priv = dev->dev_private;
3745 enum port port = intel_dig_port->port;
3746 uint32_t val;
3747
3748 if (!HAS_DDI(dev))
3749 return;
3750
3751 val = I915_READ(DP_TP_CTL(port));
3752 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3753 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3754 I915_WRITE(DP_TP_CTL(port), val);
3755
3756 /*
3757 * On PORT_A we can have only eDP in SST mode. There the only reason
3758 * we need to set idle transmission mode is to work around a HW issue
3759 * where we enable the pipe while not in idle link-training mode.
3760 * In this case there is requirement to wait for a minimum number of
3761 * idle patterns to be sent.
3762 */
3763 if (port == PORT_A)
3764 return;
3765
3766 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3767 1))
3768 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3769}
3770
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003771static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003772intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003773{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003774 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003775 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003776 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003777 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003778 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003779 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003780
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003781 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003782 return;
3783
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003784 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003785 return;
3786
Zhao Yakui28c97732009-10-09 11:39:41 +08003787 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003788
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003789 if ((IS_GEN7(dev) && port == PORT_A) ||
3790 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003791 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003792 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003793 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003794 if (IS_CHERRYVIEW(dev))
3795 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3796 else
3797 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003798 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003799 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003800 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003801 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003802
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003803 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3804 I915_WRITE(intel_dp->output_reg, DP);
3805 POSTING_READ(intel_dp->output_reg);
3806
3807 /*
3808 * HW workaround for IBX, we need to move the port
3809 * to transcoder A after disabling it to allow the
3810 * matching HDMI port to be enabled on transcoder A.
3811 */
3812 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003813 /*
3814 * We get CPU/PCH FIFO underruns on the other pipe when
3815 * doing the workaround. Sweep them under the rug.
3816 */
3817 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3818 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3819
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003820 /* always enable with pattern 1 (as per spec) */
3821 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3822 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3823 I915_WRITE(intel_dp->output_reg, DP);
3824 POSTING_READ(intel_dp->output_reg);
3825
3826 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003827 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003828 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003829
3830 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3831 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3832 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003833 }
3834
Keith Packardf01eca22011-09-28 16:48:10 -07003835 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003836
3837 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003838}
3839
Keith Packard26d61aa2011-07-25 20:01:09 -07003840static bool
3841intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003842{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003843 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3844 struct drm_device *dev = dig_port->base.base.dev;
3845 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303846 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003847
Jani Nikula9d1a1032014-03-14 16:51:15 +02003848 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3849 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003850 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003851
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003852 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003853
Adam Jacksonedb39242012-09-18 10:58:49 -04003854 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3855 return false; /* DPCD not present */
3856
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003857 /* Check if the panel supports PSR */
3858 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003859 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003860 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3861 intel_dp->psr_dpcd,
3862 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003863 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3864 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003865 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003866 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303867
3868 if (INTEL_INFO(dev)->gen >= 9 &&
3869 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3870 uint8_t frame_sync_cap;
3871
3872 dev_priv->psr.sink_support = true;
3873 intel_dp_dpcd_read_wake(&intel_dp->aux,
3874 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3875 &frame_sync_cap, 1);
3876 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3877 /* PSR2 needs frame sync as well */
3878 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3879 DRM_DEBUG_KMS("PSR2 %s on sink",
3880 dev_priv->psr.psr2_support ? "supported" : "not supported");
3881 }
Jani Nikula50003932013-09-20 16:42:17 +03003882 }
3883
Jani Nikulabc5133d2015-09-03 11:16:07 +03003884 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003885 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003886 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003887
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303888 /* Intermediate frequency support */
3889 if (is_edp(intel_dp) &&
3890 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3891 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3892 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003893 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003894 int i;
3895
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303896 intel_dp_dpcd_read_wake(&intel_dp->aux,
3897 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003898 sink_rates,
3899 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003900
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003901 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3902 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003903
3904 if (val == 0)
3905 break;
3906
Sonika Jindalaf77b972015-05-07 13:59:28 +05303907 /* Value read is in kHz while drm clock is saved in deca-kHz */
3908 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003909 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003910 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303911 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003912
3913 intel_dp_print_rates(intel_dp);
3914
Adam Jacksonedb39242012-09-18 10:58:49 -04003915 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3916 DP_DWN_STRM_PORT_PRESENT))
3917 return true; /* native DP sink */
3918
3919 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3920 return true; /* no per-port downstream info */
3921
Jani Nikula9d1a1032014-03-14 16:51:15 +02003922 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3923 intel_dp->downstream_ports,
3924 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003925 return false; /* downstream port status fetch failed */
3926
3927 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003928}
3929
Adam Jackson0d198322012-05-14 16:05:47 -04003930static void
3931intel_dp_probe_oui(struct intel_dp *intel_dp)
3932{
3933 u8 buf[3];
3934
3935 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3936 return;
3937
Jani Nikula9d1a1032014-03-14 16:51:15 +02003938 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003939 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3940 buf[0], buf[1], buf[2]);
3941
Jani Nikula9d1a1032014-03-14 16:51:15 +02003942 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003943 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3944 buf[0], buf[1], buf[2]);
3945}
3946
Dave Airlie0e32b392014-05-02 14:02:48 +10003947static bool
3948intel_dp_probe_mst(struct intel_dp *intel_dp)
3949{
3950 u8 buf[1];
3951
3952 if (!intel_dp->can_mst)
3953 return false;
3954
3955 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3956 return false;
3957
Dave Airlie0e32b392014-05-02 14:02:48 +10003958 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3959 if (buf[0] & DP_MST_CAP) {
3960 DRM_DEBUG_KMS("Sink is MST capable\n");
3961 intel_dp->is_mst = true;
3962 } else {
3963 DRM_DEBUG_KMS("Sink is not MST capable\n");
3964 intel_dp->is_mst = false;
3965 }
3966 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003967
3968 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3969 return intel_dp->is_mst;
3970}
3971
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003972static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003973{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003974 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003975 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003976 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003977 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003978 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003979 int count = 0;
3980 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003981
3982 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003983 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003984 ret = -EIO;
3985 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003986 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003987
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003988 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003989 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003990 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003991 ret = -EIO;
3992 goto out;
3993 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003994
Rodrigo Vivic6297842015-11-05 10:50:20 -08003995 do {
3996 intel_wait_for_vblank(dev, intel_crtc->pipe);
3997
3998 if (drm_dp_dpcd_readb(&intel_dp->aux,
3999 DP_TEST_SINK_MISC, &buf) < 0) {
4000 ret = -EIO;
4001 goto out;
4002 }
4003 count = buf & DP_TEST_COUNT_MASK;
4004 } while (--attempts && count);
4005
4006 if (attempts == 0) {
4007 DRM_ERROR("TIMEOUT: Sink CRC counter is not zeroed\n");
4008 ret = -ETIMEDOUT;
4009 }
4010
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004011 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004012 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004013 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004014}
4015
4016static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4017{
4018 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004019 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004020 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4021 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004022 int ret;
4023
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004024 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4025 return -EIO;
4026
4027 if (!(buf & DP_TEST_CRC_SUPPORTED))
4028 return -ENOTTY;
4029
4030 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4031 return -EIO;
4032
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004033 if (buf & DP_TEST_SINK_START) {
4034 ret = intel_dp_sink_crc_stop(intel_dp);
4035 if (ret)
4036 return ret;
4037 }
4038
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004039 hsw_disable_ips(intel_crtc);
4040
4041 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4042 buf | DP_TEST_SINK_START) < 0) {
4043 hsw_enable_ips(intel_crtc);
4044 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004045 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004046
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004047 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004048 return 0;
4049}
4050
4051int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4052{
4053 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4054 struct drm_device *dev = dig_port->base.base.dev;
4055 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4056 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004057 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004058 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004059
4060 ret = intel_dp_sink_crc_start(intel_dp);
4061 if (ret)
4062 return ret;
4063
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004064 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004065 intel_wait_for_vblank(dev, intel_crtc->pipe);
4066
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004067 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004068 DP_TEST_SINK_MISC, &buf) < 0) {
4069 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004070 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004071 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004072 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004073
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004074 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004075
4076 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004077 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4078 ret = -ETIMEDOUT;
4079 goto stop;
4080 }
4081
4082 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4083 ret = -EIO;
4084 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004085 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004086
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004087stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004088 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004089 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004090}
4091
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004092static bool
4093intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4094{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004095 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4096 DP_DEVICE_SERVICE_IRQ_VECTOR,
4097 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004098}
4099
Dave Airlie0e32b392014-05-02 14:02:48 +10004100static bool
4101intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4102{
4103 int ret;
4104
4105 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4106 DP_SINK_COUNT_ESI,
4107 sink_irq_vector, 14);
4108 if (ret != 14)
4109 return false;
4110
4111 return true;
4112}
4113
Todd Previtec5d5ab72015-04-15 08:38:38 -07004114static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004115{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004116 uint8_t test_result = DP_TEST_ACK;
4117 return test_result;
4118}
4119
4120static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4121{
4122 uint8_t test_result = DP_TEST_NAK;
4123 return test_result;
4124}
4125
4126static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4127{
4128 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004129 struct intel_connector *intel_connector = intel_dp->attached_connector;
4130 struct drm_connector *connector = &intel_connector->base;
4131
4132 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004133 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004134 intel_dp->aux.i2c_defer_count > 6) {
4135 /* Check EDID read for NACKs, DEFERs and corruption
4136 * (DP CTS 1.2 Core r1.1)
4137 * 4.2.2.4 : Failed EDID read, I2C_NAK
4138 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4139 * 4.2.2.6 : EDID corruption detected
4140 * Use failsafe mode for all cases
4141 */
4142 if (intel_dp->aux.i2c_nack_count > 0 ||
4143 intel_dp->aux.i2c_defer_count > 0)
4144 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4145 intel_dp->aux.i2c_nack_count,
4146 intel_dp->aux.i2c_defer_count);
4147 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4148 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304149 struct edid *block = intel_connector->detect_edid;
4150
4151 /* We have to write the checksum
4152 * of the last block read
4153 */
4154 block += intel_connector->detect_edid->extensions;
4155
Todd Previte559be302015-05-04 07:48:20 -07004156 if (!drm_dp_dpcd_write(&intel_dp->aux,
4157 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304158 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004159 1))
Todd Previte559be302015-05-04 07:48:20 -07004160 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4161
4162 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4163 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4164 }
4165
4166 /* Set test active flag here so userspace doesn't interrupt things */
4167 intel_dp->compliance_test_active = 1;
4168
Todd Previtec5d5ab72015-04-15 08:38:38 -07004169 return test_result;
4170}
4171
4172static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4173{
4174 uint8_t test_result = DP_TEST_NAK;
4175 return test_result;
4176}
4177
4178static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4179{
4180 uint8_t response = DP_TEST_NAK;
4181 uint8_t rxdata = 0;
4182 int status = 0;
4183
Todd Previtec5d5ab72015-04-15 08:38:38 -07004184 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4185 if (status <= 0) {
4186 DRM_DEBUG_KMS("Could not read test request from sink\n");
4187 goto update_status;
4188 }
4189
4190 switch (rxdata) {
4191 case DP_TEST_LINK_TRAINING:
4192 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4193 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4194 response = intel_dp_autotest_link_training(intel_dp);
4195 break;
4196 case DP_TEST_LINK_VIDEO_PATTERN:
4197 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4198 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4199 response = intel_dp_autotest_video_pattern(intel_dp);
4200 break;
4201 case DP_TEST_LINK_EDID_READ:
4202 DRM_DEBUG_KMS("EDID test requested\n");
4203 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4204 response = intel_dp_autotest_edid(intel_dp);
4205 break;
4206 case DP_TEST_LINK_PHY_TEST_PATTERN:
4207 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4208 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4209 response = intel_dp_autotest_phy_pattern(intel_dp);
4210 break;
4211 default:
4212 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4213 break;
4214 }
4215
4216update_status:
4217 status = drm_dp_dpcd_write(&intel_dp->aux,
4218 DP_TEST_RESPONSE,
4219 &response, 1);
4220 if (status <= 0)
4221 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004222}
4223
Dave Airlie0e32b392014-05-02 14:02:48 +10004224static int
4225intel_dp_check_mst_status(struct intel_dp *intel_dp)
4226{
4227 bool bret;
4228
4229 if (intel_dp->is_mst) {
4230 u8 esi[16] = { 0 };
4231 int ret = 0;
4232 int retry;
4233 bool handled;
4234 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4235go_again:
4236 if (bret == true) {
4237
4238 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004239 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004240 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004241 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4242 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004243 intel_dp_stop_link_train(intel_dp);
4244 }
4245
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004246 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004247 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4248
4249 if (handled) {
4250 for (retry = 0; retry < 3; retry++) {
4251 int wret;
4252 wret = drm_dp_dpcd_write(&intel_dp->aux,
4253 DP_SINK_COUNT_ESI+1,
4254 &esi[1], 3);
4255 if (wret == 3) {
4256 break;
4257 }
4258 }
4259
4260 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4261 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004262 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004263 goto go_again;
4264 }
4265 } else
4266 ret = 0;
4267
4268 return ret;
4269 } else {
4270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4271 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4272 intel_dp->is_mst = false;
4273 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4274 /* send a hotplug event */
4275 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4276 }
4277 }
4278 return -EINVAL;
4279}
4280
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004281/*
4282 * According to DP spec
4283 * 5.1.2:
4284 * 1. Read DPCD
4285 * 2. Configure link according to Receiver Capabilities
4286 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4287 * 4. Check link status on receipt of hot-plug interrupt
4288 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004289static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004290intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004291{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004292 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004293 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004294 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004295 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004296
Dave Airlie5b215bc2014-08-05 10:40:20 +10004297 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4298
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304299 /*
4300 * Clearing compliance test variables to allow capturing
4301 * of values for next automated test request.
4302 */
4303 intel_dp->compliance_test_active = 0;
4304 intel_dp->compliance_test_type = 0;
4305 intel_dp->compliance_test_data = 0;
4306
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004307 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004308 return;
4309
Imre Deak1a125d82014-08-18 14:42:46 +03004310 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4311 return;
4312
Keith Packard92fd8fd2011-07-25 19:50:10 -07004313 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004314 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004315 return;
4316 }
4317
Keith Packard92fd8fd2011-07-25 19:50:10 -07004318 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004319 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004320 return;
4321 }
4322
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004323 /* Try to read the source of the interrupt */
4324 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4325 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4326 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004327 drm_dp_dpcd_writeb(&intel_dp->aux,
4328 DP_DEVICE_SERVICE_IRQ_VECTOR,
4329 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004330
4331 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004332 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004333 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4334 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4335 }
4336
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304337 /* if link training is requested we should perform it always */
4338 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4339 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004340 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004341 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004342 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004343 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004344 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004345}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004346
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004347/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004348static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004349intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004350{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004351 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004352 uint8_t type;
4353
4354 if (!intel_dp_get_dpcd(intel_dp))
4355 return connector_status_disconnected;
4356
4357 /* if there's no downstream port, we're done */
4358 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004359 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004360
4361 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004362 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4363 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004364 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004365
4366 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4367 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004368 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004369
Adam Jackson23235172012-09-20 16:42:45 -04004370 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4371 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004372 }
4373
4374 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004375 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004376 return connector_status_connected;
4377
4378 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004379 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4380 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4381 if (type == DP_DS_PORT_TYPE_VGA ||
4382 type == DP_DS_PORT_TYPE_NON_EDID)
4383 return connector_status_unknown;
4384 } else {
4385 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4386 DP_DWN_STRM_PORT_TYPE_MASK;
4387 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4388 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4389 return connector_status_unknown;
4390 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004391
4392 /* Anything else is out of spec, warn and ignore */
4393 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004394 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004395}
4396
4397static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004398edp_detect(struct intel_dp *intel_dp)
4399{
4400 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4401 enum drm_connector_status status;
4402
4403 status = intel_panel_detect(dev);
4404 if (status == connector_status_unknown)
4405 status = connector_status_connected;
4406
4407 return status;
4408}
4409
Jani Nikulab93433c2015-08-20 10:47:36 +03004410static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4411 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004412{
Jani Nikulab93433c2015-08-20 10:47:36 +03004413 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004414
Jani Nikula0df53b72015-08-20 10:47:40 +03004415 switch (port->port) {
4416 case PORT_A:
4417 return true;
4418 case PORT_B:
4419 bit = SDE_PORTB_HOTPLUG;
4420 break;
4421 case PORT_C:
4422 bit = SDE_PORTC_HOTPLUG;
4423 break;
4424 case PORT_D:
4425 bit = SDE_PORTD_HOTPLUG;
4426 break;
4427 default:
4428 MISSING_CASE(port->port);
4429 return false;
4430 }
4431
4432 return I915_READ(SDEISR) & bit;
4433}
4434
4435static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4436 struct intel_digital_port *port)
4437{
4438 u32 bit;
4439
4440 switch (port->port) {
4441 case PORT_A:
4442 return true;
4443 case PORT_B:
4444 bit = SDE_PORTB_HOTPLUG_CPT;
4445 break;
4446 case PORT_C:
4447 bit = SDE_PORTC_HOTPLUG_CPT;
4448 break;
4449 case PORT_D:
4450 bit = SDE_PORTD_HOTPLUG_CPT;
4451 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004452 case PORT_E:
4453 bit = SDE_PORTE_HOTPLUG_SPT;
4454 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004455 default:
4456 MISSING_CASE(port->port);
4457 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004458 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004459
Jani Nikulab93433c2015-08-20 10:47:36 +03004460 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004461}
4462
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004463static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004464 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004465{
Jani Nikula9642c812015-08-20 10:47:41 +03004466 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004467
Jani Nikula9642c812015-08-20 10:47:41 +03004468 switch (port->port) {
4469 case PORT_B:
4470 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4471 break;
4472 case PORT_C:
4473 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4474 break;
4475 case PORT_D:
4476 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4477 break;
4478 default:
4479 MISSING_CASE(port->port);
4480 return false;
4481 }
4482
4483 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4484}
4485
4486static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4487 struct intel_digital_port *port)
4488{
4489 u32 bit;
4490
4491 switch (port->port) {
4492 case PORT_B:
4493 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4494 break;
4495 case PORT_C:
4496 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4497 break;
4498 case PORT_D:
4499 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4500 break;
4501 default:
4502 MISSING_CASE(port->port);
4503 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004504 }
4505
Jani Nikula1d245982015-08-20 10:47:37 +03004506 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004507}
4508
Jani Nikulae464bfd2015-08-20 10:47:42 +03004509static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304510 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004511{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304512 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4513 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004514 u32 bit;
4515
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304516 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4517 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004518 case PORT_A:
4519 bit = BXT_DE_PORT_HP_DDIA;
4520 break;
4521 case PORT_B:
4522 bit = BXT_DE_PORT_HP_DDIB;
4523 break;
4524 case PORT_C:
4525 bit = BXT_DE_PORT_HP_DDIC;
4526 break;
4527 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304528 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004529 return false;
4530 }
4531
4532 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4533}
4534
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004535/*
4536 * intel_digital_port_connected - is the specified port connected?
4537 * @dev_priv: i915 private structure
4538 * @port: the port to test
4539 *
4540 * Return %true if @port is connected, %false otherwise.
4541 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304542bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004543 struct intel_digital_port *port)
4544{
Jani Nikula0df53b72015-08-20 10:47:40 +03004545 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004546 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004547 if (HAS_PCH_SPLIT(dev_priv))
4548 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004549 else if (IS_BROXTON(dev_priv))
4550 return bxt_digital_port_connected(dev_priv, port);
Wayne Boyer666a4532015-12-09 12:29:35 -08004551 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jani Nikula9642c812015-08-20 10:47:41 +03004552 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004553 else
4554 return g4x_digital_port_connected(dev_priv, port);
4555}
4556
Keith Packard8c241fe2011-09-28 16:38:44 -07004557static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004558intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004559{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004560 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004561
Jani Nikula9cd300e2012-10-19 14:51:52 +03004562 /* use cached edid if we have one */
4563 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004564 /* invalid edid */
4565 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004566 return NULL;
4567
Jani Nikula55e9ede2013-10-01 10:38:54 +03004568 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004569 } else
4570 return drm_get_edid(&intel_connector->base,
4571 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004572}
4573
Chris Wilsonbeb60602014-09-02 20:04:00 +01004574static void
4575intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004576{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004577 struct intel_connector *intel_connector = intel_dp->attached_connector;
4578 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004579
Chris Wilsonbeb60602014-09-02 20:04:00 +01004580 edid = intel_dp_get_edid(intel_dp);
4581 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004582
Chris Wilsonbeb60602014-09-02 20:04:00 +01004583 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4584 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4585 else
4586 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4587}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004588
Chris Wilsonbeb60602014-09-02 20:04:00 +01004589static void
4590intel_dp_unset_edid(struct intel_dp *intel_dp)
4591{
4592 struct intel_connector *intel_connector = intel_dp->attached_connector;
4593
4594 kfree(intel_connector->detect_edid);
4595 intel_connector->detect_edid = NULL;
4596
4597 intel_dp->has_audio = false;
4598}
4599
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004600static enum drm_connector_status
4601intel_dp_detect(struct drm_connector *connector, bool force)
4602{
4603 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004604 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4605 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004606 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004607 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004608 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004609 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004610 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004611
Chris Wilson164c8592013-07-20 20:27:08 +01004612 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004613 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004614 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004615
Dave Airlie0e32b392014-05-02 14:02:48 +10004616 if (intel_dp->is_mst) {
4617 /* MST devices are disconnected from a monitor POV */
4618 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4619 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004620 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004621 }
4622
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004623 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4624 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004625
Chris Wilsond410b562014-09-02 20:03:59 +01004626 /* Can't disconnect eDP, but you can close the lid... */
4627 if (is_edp(intel_dp))
4628 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004629 else if (intel_digital_port_connected(to_i915(dev),
4630 dp_to_dig_port(intel_dp)))
4631 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004632 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004633 status = connector_status_disconnected;
4634
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304635 if (status != connector_status_connected) {
4636 intel_dp->compliance_test_active = 0;
4637 intel_dp->compliance_test_type = 0;
4638 intel_dp->compliance_test_data = 0;
4639
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004640 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304641 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004642
Adam Jackson0d198322012-05-14 16:05:47 -04004643 intel_dp_probe_oui(intel_dp);
4644
Dave Airlie0e32b392014-05-02 14:02:48 +10004645 ret = intel_dp_probe_mst(intel_dp);
4646 if (ret) {
4647 /* if we are in MST mode then this connector
4648 won't appear connected or have anything with EDID on it */
4649 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4650 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4651 status = connector_status_disconnected;
4652 goto out;
4653 }
4654
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304655 /*
4656 * Clearing NACK and defer counts to get their exact values
4657 * while reading EDID which are required by Compliance tests
4658 * 4.2.2.4 and 4.2.2.5
4659 */
4660 intel_dp->aux.i2c_nack_count = 0;
4661 intel_dp->aux.i2c_defer_count = 0;
4662
Chris Wilsonbeb60602014-09-02 20:04:00 +01004663 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004664
Paulo Zanonid63885d2012-10-26 19:05:49 -02004665 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4666 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004667 status = connector_status_connected;
4668
Todd Previte09b1eb12015-04-20 15:27:34 -07004669 /* Try to read the source of the interrupt */
4670 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4671 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4672 /* Clear interrupt source */
4673 drm_dp_dpcd_writeb(&intel_dp->aux,
4674 DP_DEVICE_SERVICE_IRQ_VECTOR,
4675 sink_irq_vector);
4676
4677 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4678 intel_dp_handle_test_request(intel_dp);
4679 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4680 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4681 }
4682
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004683out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004684 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004685 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004686}
4687
Chris Wilsonbeb60602014-09-02 20:04:00 +01004688static void
4689intel_dp_force(struct drm_connector *connector)
4690{
4691 struct intel_dp *intel_dp = intel_attached_dp(connector);
4692 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004693 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004694 enum intel_display_power_domain power_domain;
4695
4696 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4697 connector->base.id, connector->name);
4698 intel_dp_unset_edid(intel_dp);
4699
4700 if (connector->status != connector_status_connected)
4701 return;
4702
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004703 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4704 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004705
4706 intel_dp_set_edid(intel_dp);
4707
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004708 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004709
4710 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4711 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4712}
4713
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004714static int intel_dp_get_modes(struct drm_connector *connector)
4715{
Jani Nikuladd06f902012-10-19 14:51:50 +03004716 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004717 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004718
Chris Wilsonbeb60602014-09-02 20:04:00 +01004719 edid = intel_connector->detect_edid;
4720 if (edid) {
4721 int ret = intel_connector_update_modes(connector, edid);
4722 if (ret)
4723 return ret;
4724 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004725
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004726 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004727 if (is_edp(intel_attached_dp(connector)) &&
4728 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004729 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004730
4731 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004732 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004733 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004734 drm_mode_probed_add(connector, mode);
4735 return 1;
4736 }
4737 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004738
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004739 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004740}
4741
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004742static bool
4743intel_dp_detect_audio(struct drm_connector *connector)
4744{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004745 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004746 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004747
Chris Wilsonbeb60602014-09-02 20:04:00 +01004748 edid = to_intel_connector(connector)->detect_edid;
4749 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004750 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004751
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004752 return has_audio;
4753}
4754
Chris Wilsonf6849602010-09-19 09:29:33 +01004755static int
4756intel_dp_set_property(struct drm_connector *connector,
4757 struct drm_property *property,
4758 uint64_t val)
4759{
Chris Wilsone953fd72011-02-21 22:23:52 +00004760 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004761 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004762 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4763 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004764 int ret;
4765
Rob Clark662595d2012-10-11 20:36:04 -05004766 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004767 if (ret)
4768 return ret;
4769
Chris Wilson3f43c482011-05-12 22:17:24 +01004770 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004771 int i = val;
4772 bool has_audio;
4773
4774 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004775 return 0;
4776
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004777 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004778
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004779 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004780 has_audio = intel_dp_detect_audio(connector);
4781 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004782 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004783
4784 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004785 return 0;
4786
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004787 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004788 goto done;
4789 }
4790
Chris Wilsone953fd72011-02-21 22:23:52 +00004791 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004792 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004793 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004794
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004795 switch (val) {
4796 case INTEL_BROADCAST_RGB_AUTO:
4797 intel_dp->color_range_auto = true;
4798 break;
4799 case INTEL_BROADCAST_RGB_FULL:
4800 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004801 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004802 break;
4803 case INTEL_BROADCAST_RGB_LIMITED:
4804 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004805 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004806 break;
4807 default:
4808 return -EINVAL;
4809 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004810
4811 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004812 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004813 return 0;
4814
Chris Wilsone953fd72011-02-21 22:23:52 +00004815 goto done;
4816 }
4817
Yuly Novikov53b41832012-10-26 12:04:00 +03004818 if (is_edp(intel_dp) &&
4819 property == connector->dev->mode_config.scaling_mode_property) {
4820 if (val == DRM_MODE_SCALE_NONE) {
4821 DRM_DEBUG_KMS("no scaling not supported\n");
4822 return -EINVAL;
4823 }
4824
4825 if (intel_connector->panel.fitting_mode == val) {
4826 /* the eDP scaling property is not changed */
4827 return 0;
4828 }
4829 intel_connector->panel.fitting_mode = val;
4830
4831 goto done;
4832 }
4833
Chris Wilsonf6849602010-09-19 09:29:33 +01004834 return -EINVAL;
4835
4836done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004837 if (intel_encoder->base.crtc)
4838 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004839
4840 return 0;
4841}
4842
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004843static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004844intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004845{
Jani Nikula1d508702012-10-19 14:51:49 +03004846 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004847
Chris Wilson10e972d2014-09-04 21:43:45 +01004848 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004849
Jani Nikula9cd300e2012-10-19 14:51:52 +03004850 if (!IS_ERR_OR_NULL(intel_connector->edid))
4851 kfree(intel_connector->edid);
4852
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004853 /* Can't call is_edp() since the encoder may have been destroyed
4854 * already. */
4855 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004856 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004857
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004858 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004859 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004860}
4861
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004862void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004863{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004864 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4865 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004866
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004867 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004868 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004869 if (is_edp(intel_dp)) {
4870 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004871 /*
4872 * vdd might still be enabled do to the delayed vdd off.
4873 * Make sure vdd is actually turned off here.
4874 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004875 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004876 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004877 pps_unlock(intel_dp);
4878
Clint Taylor01527b32014-07-07 13:01:46 -07004879 if (intel_dp->edp_notifier.notifier_call) {
4880 unregister_reboot_notifier(&intel_dp->edp_notifier);
4881 intel_dp->edp_notifier.notifier_call = NULL;
4882 }
Keith Packardbd943152011-09-18 23:09:52 -07004883 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004884 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004885 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004886}
4887
Imre Deak07f9cd02014-08-18 14:42:45 +03004888static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4889{
4890 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4891
4892 if (!is_edp(intel_dp))
4893 return;
4894
Ville Syrjälä951468f2014-09-04 14:55:31 +03004895 /*
4896 * vdd might still be enabled do to the delayed vdd off.
4897 * Make sure vdd is actually turned off here.
4898 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004899 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004900 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004901 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004902 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004903}
4904
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004905static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4906{
4907 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4908 struct drm_device *dev = intel_dig_port->base.base.dev;
4909 struct drm_i915_private *dev_priv = dev->dev_private;
4910 enum intel_display_power_domain power_domain;
4911
4912 lockdep_assert_held(&dev_priv->pps_mutex);
4913
4914 if (!edp_have_panel_vdd(intel_dp))
4915 return;
4916
4917 /*
4918 * The VDD bit needs a power domain reference, so if the bit is
4919 * already enabled when we boot or resume, grab this reference and
4920 * schedule a vdd off, so we don't hold on to the reference
4921 * indefinitely.
4922 */
4923 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004924 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004925 intel_display_power_get(dev_priv, power_domain);
4926
4927 edp_panel_vdd_schedule_off(intel_dp);
4928}
4929
Imre Deak6d93c0c2014-07-31 14:03:36 +03004930static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4931{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004932 struct intel_dp *intel_dp;
4933
4934 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4935 return;
4936
4937 intel_dp = enc_to_intel_dp(encoder);
4938
4939 pps_lock(intel_dp);
4940
4941 /*
4942 * Read out the current power sequencer assignment,
4943 * in case the BIOS did something with it.
4944 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004945 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004946 vlv_initial_power_sequencer_setup(intel_dp);
4947
4948 intel_edp_panel_vdd_sanitize(intel_dp);
4949
4950 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004951}
4952
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004953static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004954 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004955 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004956 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004957 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004958 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004959 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004960 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004961 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004962 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004963};
4964
4965static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4966 .get_modes = intel_dp_get_modes,
4967 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004968 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004969};
4970
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004971static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004972 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004973 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004974};
4975
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004976enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004977intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4978{
4979 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004980 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004981 struct drm_device *dev = intel_dig_port->base.base.dev;
4982 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004983 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004984 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004985
Takashi Iwai25400582015-11-19 12:09:56 +01004986 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4987 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004988 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004989
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004990 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4991 /*
4992 * vdd off can generate a long pulse on eDP which
4993 * would require vdd on to handle it, and thus we
4994 * would end up in an endless cycle of
4995 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4996 */
4997 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4998 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004999 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005000 }
5001
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005002 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5003 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005004 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005005
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005006 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005007 intel_display_power_get(dev_priv, power_domain);
5008
Dave Airlie0e32b392014-05-02 14:02:48 +10005009 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005010 /* indicate that we need to restart link training */
5011 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005012
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005013 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5014 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005015
5016 if (!intel_dp_get_dpcd(intel_dp)) {
5017 goto mst_fail;
5018 }
5019
5020 intel_dp_probe_oui(intel_dp);
5021
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005022 if (!intel_dp_probe_mst(intel_dp)) {
5023 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5024 intel_dp_check_link_status(intel_dp);
5025 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005026 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005027 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005028 } else {
5029 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005030 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005031 goto mst_fail;
5032 }
5033
5034 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005035 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005036 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005037 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005038 }
5039 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005040
5041 ret = IRQ_HANDLED;
5042
Imre Deak1c767b32014-08-18 14:42:42 +03005043 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005044mst_fail:
5045 /* if we were in MST mode, and device is not there get out of MST mode */
5046 if (intel_dp->is_mst) {
5047 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5048 intel_dp->is_mst = false;
5049 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5050 }
Imre Deak1c767b32014-08-18 14:42:42 +03005051put_power:
5052 intel_display_power_put(dev_priv, power_domain);
5053
5054 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005055}
5056
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005057/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005058bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005059{
5060 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005061 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005062 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005063 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005064 [PORT_B] = DVO_PORT_DPB,
5065 [PORT_C] = DVO_PORT_DPC,
5066 [PORT_D] = DVO_PORT_DPD,
5067 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005068 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005069
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005070 /*
5071 * eDP not supported on g4x. so bail out early just
5072 * for a bit extra safety in case the VBT is bonkers.
5073 */
5074 if (INTEL_INFO(dev)->gen < 5)
5075 return false;
5076
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005077 if (port == PORT_A)
5078 return true;
5079
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005080 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005081 return false;
5082
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005083 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5084 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005085
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005086 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005087 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5088 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005089 return true;
5090 }
5091 return false;
5092}
5093
Dave Airlie0e32b392014-05-02 14:02:48 +10005094void
Chris Wilsonf6849602010-09-19 09:29:33 +01005095intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5096{
Yuly Novikov53b41832012-10-26 12:04:00 +03005097 struct intel_connector *intel_connector = to_intel_connector(connector);
5098
Chris Wilson3f43c482011-05-12 22:17:24 +01005099 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005100 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005101 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005102
5103 if (is_edp(intel_dp)) {
5104 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005105 drm_object_attach_property(
5106 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005107 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005108 DRM_MODE_SCALE_ASPECT);
5109 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005110 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005111}
5112
Imre Deakdada1a92014-01-29 13:25:41 +02005113static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5114{
5115 intel_dp->last_power_cycle = jiffies;
5116 intel_dp->last_power_on = jiffies;
5117 intel_dp->last_backlight_off = jiffies;
5118}
5119
Daniel Vetter67a54562012-10-20 20:57:45 +02005120static void
5121intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005122 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005123{
5124 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005125 struct edp_power_seq cur, vbt, spec,
5126 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305127 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005128 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005129
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005130 lockdep_assert_held(&dev_priv->pps_mutex);
5131
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005132 /* already initialized? */
5133 if (final->t11_t12 != 0)
5134 return;
5135
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305136 if (IS_BROXTON(dev)) {
5137 /*
5138 * TODO: BXT has 2 sets of PPS registers.
5139 * Correct Register for Broxton need to be identified
5140 * using VBT. hardcoding for now
5141 */
5142 pp_ctrl_reg = BXT_PP_CONTROL(0);
5143 pp_on_reg = BXT_PP_ON_DELAYS(0);
5144 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5145 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005146 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005147 pp_on_reg = PCH_PP_ON_DELAYS;
5148 pp_off_reg = PCH_PP_OFF_DELAYS;
5149 pp_div_reg = PCH_PP_DIVISOR;
5150 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005151 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5152
5153 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5154 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5155 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5156 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005157 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005158
5159 /* Workaround: Need to write PP_CONTROL with the unlock key as
5160 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305161 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005162
Jesse Barnes453c5422013-03-28 09:55:41 -07005163 pp_on = I915_READ(pp_on_reg);
5164 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305165 if (!IS_BROXTON(dev)) {
5166 I915_WRITE(pp_ctrl_reg, pp_ctl);
5167 pp_div = I915_READ(pp_div_reg);
5168 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005169
5170 /* Pull timing values out of registers */
5171 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5172 PANEL_POWER_UP_DELAY_SHIFT;
5173
5174 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5175 PANEL_LIGHT_ON_DELAY_SHIFT;
5176
5177 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5178 PANEL_LIGHT_OFF_DELAY_SHIFT;
5179
5180 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5181 PANEL_POWER_DOWN_DELAY_SHIFT;
5182
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305183 if (IS_BROXTON(dev)) {
5184 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5185 BXT_POWER_CYCLE_DELAY_SHIFT;
5186 if (tmp > 0)
5187 cur.t11_t12 = (tmp - 1) * 1000;
5188 else
5189 cur.t11_t12 = 0;
5190 } else {
5191 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005192 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305193 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005194
5195 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5196 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5197
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005198 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005199
5200 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5201 * our hw here, which are all in 100usec. */
5202 spec.t1_t3 = 210 * 10;
5203 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5204 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5205 spec.t10 = 500 * 10;
5206 /* This one is special and actually in units of 100ms, but zero
5207 * based in the hw (so we need to add 100 ms). But the sw vbt
5208 * table multiplies it with 1000 to make it in units of 100usec,
5209 * too. */
5210 spec.t11_t12 = (510 + 100) * 10;
5211
5212 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5213 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5214
5215 /* Use the max of the register settings and vbt. If both are
5216 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005217#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005218 spec.field : \
5219 max(cur.field, vbt.field))
5220 assign_final(t1_t3);
5221 assign_final(t8);
5222 assign_final(t9);
5223 assign_final(t10);
5224 assign_final(t11_t12);
5225#undef assign_final
5226
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005227#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005228 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5229 intel_dp->backlight_on_delay = get_delay(t8);
5230 intel_dp->backlight_off_delay = get_delay(t9);
5231 intel_dp->panel_power_down_delay = get_delay(t10);
5232 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5233#undef get_delay
5234
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005235 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5236 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5237 intel_dp->panel_power_cycle_delay);
5238
5239 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5240 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005241}
5242
5243static void
5244intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005245 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005246{
5247 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005248 u32 pp_on, pp_off, pp_div, port_sel = 0;
5249 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005250 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005251 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005252 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005253
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005254 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005255
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305256 if (IS_BROXTON(dev)) {
5257 /*
5258 * TODO: BXT has 2 sets of PPS registers.
5259 * Correct Register for Broxton need to be identified
5260 * using VBT. hardcoding for now
5261 */
5262 pp_ctrl_reg = BXT_PP_CONTROL(0);
5263 pp_on_reg = BXT_PP_ON_DELAYS(0);
5264 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5265
5266 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005267 pp_on_reg = PCH_PP_ON_DELAYS;
5268 pp_off_reg = PCH_PP_OFF_DELAYS;
5269 pp_div_reg = PCH_PP_DIVISOR;
5270 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005271 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5272
5273 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5274 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5275 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005276 }
5277
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005278 /*
5279 * And finally store the new values in the power sequencer. The
5280 * backlight delays are set to 1 because we do manual waits on them. For
5281 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5282 * we'll end up waiting for the backlight off delay twice: once when we
5283 * do the manual sleep, and once when we disable the panel and wait for
5284 * the PP_STATUS bit to become zero.
5285 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005286 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005287 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5288 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005289 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005290 /* Compute the divisor for the pp clock, simply match the Bspec
5291 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305292 if (IS_BROXTON(dev)) {
5293 pp_div = I915_READ(pp_ctrl_reg);
5294 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5295 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5296 << BXT_POWER_CYCLE_DELAY_SHIFT);
5297 } else {
5298 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5299 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5300 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5301 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005302
5303 /* Haswell doesn't have any port selection bits for the panel
5304 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005305 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005306 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005307 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005308 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005309 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005310 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005311 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005312 }
5313
Jesse Barnes453c5422013-03-28 09:55:41 -07005314 pp_on |= port_sel;
5315
5316 I915_WRITE(pp_on_reg, pp_on);
5317 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305318 if (IS_BROXTON(dev))
5319 I915_WRITE(pp_ctrl_reg, pp_div);
5320 else
5321 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005322
Daniel Vetter67a54562012-10-20 20:57:45 +02005323 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005324 I915_READ(pp_on_reg),
5325 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305326 IS_BROXTON(dev) ?
5327 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005328 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005329}
5330
Vandana Kannanb33a2812015-02-13 15:33:03 +05305331/**
5332 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5333 * @dev: DRM device
5334 * @refresh_rate: RR to be programmed
5335 *
5336 * This function gets called when refresh rate (RR) has to be changed from
5337 * one frequency to another. Switches can be between high and low RR
5338 * supported by the panel or to any other RR based on media playback (in
5339 * this case, RR value needs to be passed from user space).
5340 *
5341 * The caller of this function needs to take a lock on dev_priv->drrs.
5342 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305343static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305344{
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305347 struct intel_digital_port *dig_port = NULL;
5348 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005349 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305350 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305351 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305352
5353 if (refresh_rate <= 0) {
5354 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5355 return;
5356 }
5357
Vandana Kannan96178ee2015-01-10 02:25:56 +05305358 if (intel_dp == NULL) {
5359 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305360 return;
5361 }
5362
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005363 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005364 * FIXME: This needs proper synchronization with psr state for some
5365 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005366 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305367
Vandana Kannan96178ee2015-01-10 02:25:56 +05305368 dig_port = dp_to_dig_port(intel_dp);
5369 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005370 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305371
5372 if (!intel_crtc) {
5373 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5374 return;
5375 }
5376
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005377 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305378
Vandana Kannan96178ee2015-01-10 02:25:56 +05305379 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305380 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5381 return;
5382 }
5383
Vandana Kannan96178ee2015-01-10 02:25:56 +05305384 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5385 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305386 index = DRRS_LOW_RR;
5387
Vandana Kannan96178ee2015-01-10 02:25:56 +05305388 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305389 DRM_DEBUG_KMS(
5390 "DRRS requested for previously set RR...ignoring\n");
5391 return;
5392 }
5393
5394 if (!intel_crtc->active) {
5395 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5396 return;
5397 }
5398
Durgadoss R44395bf2015-02-13 15:33:02 +05305399 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305400 switch (index) {
5401 case DRRS_HIGH_RR:
5402 intel_dp_set_m_n(intel_crtc, M1_N1);
5403 break;
5404 case DRRS_LOW_RR:
5405 intel_dp_set_m_n(intel_crtc, M2_N2);
5406 break;
5407 case DRRS_MAX_RR:
5408 default:
5409 DRM_ERROR("Unsupported refreshrate type\n");
5410 }
5411 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005412 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005413 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305414
Ville Syrjälä649636e2015-09-22 19:50:01 +03005415 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305416 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005417 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305418 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5419 else
5420 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305421 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005422 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305423 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5424 else
5425 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305426 }
5427 I915_WRITE(reg, val);
5428 }
5429
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305430 dev_priv->drrs.refresh_rate_type = index;
5431
5432 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5433}
5434
Vandana Kannanb33a2812015-02-13 15:33:03 +05305435/**
5436 * intel_edp_drrs_enable - init drrs struct if supported
5437 * @intel_dp: DP struct
5438 *
5439 * Initializes frontbuffer_bits and drrs.dp
5440 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305441void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5442{
5443 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5444 struct drm_i915_private *dev_priv = dev->dev_private;
5445 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5446 struct drm_crtc *crtc = dig_port->base.base.crtc;
5447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5448
5449 if (!intel_crtc->config->has_drrs) {
5450 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5451 return;
5452 }
5453
5454 mutex_lock(&dev_priv->drrs.mutex);
5455 if (WARN_ON(dev_priv->drrs.dp)) {
5456 DRM_ERROR("DRRS already enabled\n");
5457 goto unlock;
5458 }
5459
5460 dev_priv->drrs.busy_frontbuffer_bits = 0;
5461
5462 dev_priv->drrs.dp = intel_dp;
5463
5464unlock:
5465 mutex_unlock(&dev_priv->drrs.mutex);
5466}
5467
Vandana Kannanb33a2812015-02-13 15:33:03 +05305468/**
5469 * intel_edp_drrs_disable - Disable DRRS
5470 * @intel_dp: DP struct
5471 *
5472 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305473void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5474{
5475 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5476 struct drm_i915_private *dev_priv = dev->dev_private;
5477 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5478 struct drm_crtc *crtc = dig_port->base.base.crtc;
5479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5480
5481 if (!intel_crtc->config->has_drrs)
5482 return;
5483
5484 mutex_lock(&dev_priv->drrs.mutex);
5485 if (!dev_priv->drrs.dp) {
5486 mutex_unlock(&dev_priv->drrs.mutex);
5487 return;
5488 }
5489
5490 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5491 intel_dp_set_drrs_state(dev_priv->dev,
5492 intel_dp->attached_connector->panel.
5493 fixed_mode->vrefresh);
5494
5495 dev_priv->drrs.dp = NULL;
5496 mutex_unlock(&dev_priv->drrs.mutex);
5497
5498 cancel_delayed_work_sync(&dev_priv->drrs.work);
5499}
5500
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305501static void intel_edp_drrs_downclock_work(struct work_struct *work)
5502{
5503 struct drm_i915_private *dev_priv =
5504 container_of(work, typeof(*dev_priv), drrs.work.work);
5505 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305506
Vandana Kannan96178ee2015-01-10 02:25:56 +05305507 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305508
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305509 intel_dp = dev_priv->drrs.dp;
5510
5511 if (!intel_dp)
5512 goto unlock;
5513
5514 /*
5515 * The delayed work can race with an invalidate hence we need to
5516 * recheck.
5517 */
5518
5519 if (dev_priv->drrs.busy_frontbuffer_bits)
5520 goto unlock;
5521
5522 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5523 intel_dp_set_drrs_state(dev_priv->dev,
5524 intel_dp->attached_connector->panel.
5525 downclock_mode->vrefresh);
5526
5527unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305528 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305529}
5530
Vandana Kannanb33a2812015-02-13 15:33:03 +05305531/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305532 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305533 * @dev: DRM device
5534 * @frontbuffer_bits: frontbuffer plane tracking bits
5535 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305536 * This function gets called everytime rendering on the given planes start.
5537 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305538 *
5539 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5540 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305541void intel_edp_drrs_invalidate(struct drm_device *dev,
5542 unsigned frontbuffer_bits)
5543{
5544 struct drm_i915_private *dev_priv = dev->dev_private;
5545 struct drm_crtc *crtc;
5546 enum pipe pipe;
5547
Daniel Vetter9da7d692015-04-09 16:44:15 +02005548 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305549 return;
5550
Daniel Vetter88f933a2015-04-09 16:44:16 +02005551 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305552
Vandana Kannana93fad02015-01-10 02:25:59 +05305553 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005554 if (!dev_priv->drrs.dp) {
5555 mutex_unlock(&dev_priv->drrs.mutex);
5556 return;
5557 }
5558
Vandana Kannana93fad02015-01-10 02:25:59 +05305559 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5560 pipe = to_intel_crtc(crtc)->pipe;
5561
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005562 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5563 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5564
Ramalingam C0ddfd202015-06-15 20:50:05 +05305565 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005566 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305567 intel_dp_set_drrs_state(dev_priv->dev,
5568 dev_priv->drrs.dp->attached_connector->panel.
5569 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305570
Vandana Kannana93fad02015-01-10 02:25:59 +05305571 mutex_unlock(&dev_priv->drrs.mutex);
5572}
5573
Vandana Kannanb33a2812015-02-13 15:33:03 +05305574/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305575 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305576 * @dev: DRM device
5577 * @frontbuffer_bits: frontbuffer plane tracking bits
5578 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305579 * This function gets called every time rendering on the given planes has
5580 * completed or flip on a crtc is completed. So DRRS should be upclocked
5581 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5582 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305583 *
5584 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5585 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305586void intel_edp_drrs_flush(struct drm_device *dev,
5587 unsigned frontbuffer_bits)
5588{
5589 struct drm_i915_private *dev_priv = dev->dev_private;
5590 struct drm_crtc *crtc;
5591 enum pipe pipe;
5592
Daniel Vetter9da7d692015-04-09 16:44:15 +02005593 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305594 return;
5595
Daniel Vetter88f933a2015-04-09 16:44:16 +02005596 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305597
Vandana Kannana93fad02015-01-10 02:25:59 +05305598 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005599 if (!dev_priv->drrs.dp) {
5600 mutex_unlock(&dev_priv->drrs.mutex);
5601 return;
5602 }
5603
Vandana Kannana93fad02015-01-10 02:25:59 +05305604 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5605 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005606
5607 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305608 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5609
Ramalingam C0ddfd202015-06-15 20:50:05 +05305610 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005611 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305612 intel_dp_set_drrs_state(dev_priv->dev,
5613 dev_priv->drrs.dp->attached_connector->panel.
5614 fixed_mode->vrefresh);
5615
5616 /*
5617 * flush also means no more activity hence schedule downclock, if all
5618 * other fbs are quiescent too
5619 */
5620 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305621 schedule_delayed_work(&dev_priv->drrs.work,
5622 msecs_to_jiffies(1000));
5623 mutex_unlock(&dev_priv->drrs.mutex);
5624}
5625
Vandana Kannanb33a2812015-02-13 15:33:03 +05305626/**
5627 * DOC: Display Refresh Rate Switching (DRRS)
5628 *
5629 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5630 * which enables swtching between low and high refresh rates,
5631 * dynamically, based on the usage scenario. This feature is applicable
5632 * for internal panels.
5633 *
5634 * Indication that the panel supports DRRS is given by the panel EDID, which
5635 * would list multiple refresh rates for one resolution.
5636 *
5637 * DRRS is of 2 types - static and seamless.
5638 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5639 * (may appear as a blink on screen) and is used in dock-undock scenario.
5640 * Seamless DRRS involves changing RR without any visual effect to the user
5641 * and can be used during normal system usage. This is done by programming
5642 * certain registers.
5643 *
5644 * Support for static/seamless DRRS may be indicated in the VBT based on
5645 * inputs from the panel spec.
5646 *
5647 * DRRS saves power by switching to low RR based on usage scenarios.
5648 *
5649 * eDP DRRS:-
5650 * The implementation is based on frontbuffer tracking implementation.
5651 * When there is a disturbance on the screen triggered by user activity or a
5652 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5653 * When there is no movement on screen, after a timeout of 1 second, a switch
5654 * to low RR is made.
5655 * For integration with frontbuffer tracking code,
5656 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5657 *
5658 * DRRS can be further extended to support other internal panels and also
5659 * the scenario of video playback wherein RR is set based on the rate
5660 * requested by userspace.
5661 */
5662
5663/**
5664 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5665 * @intel_connector: eDP connector
5666 * @fixed_mode: preferred mode of panel
5667 *
5668 * This function is called only once at driver load to initialize basic
5669 * DRRS stuff.
5670 *
5671 * Returns:
5672 * Downclock mode if panel supports it, else return NULL.
5673 * DRRS support is determined by the presence of downclock mode (apart
5674 * from VBT setting).
5675 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305676static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305677intel_dp_drrs_init(struct intel_connector *intel_connector,
5678 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305679{
5680 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305681 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305682 struct drm_i915_private *dev_priv = dev->dev_private;
5683 struct drm_display_mode *downclock_mode = NULL;
5684
Daniel Vetter9da7d692015-04-09 16:44:15 +02005685 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5686 mutex_init(&dev_priv->drrs.mutex);
5687
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305688 if (INTEL_INFO(dev)->gen <= 6) {
5689 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5690 return NULL;
5691 }
5692
5693 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005694 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305695 return NULL;
5696 }
5697
5698 downclock_mode = intel_find_panel_downclock
5699 (dev, fixed_mode, connector);
5700
5701 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305702 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305703 return NULL;
5704 }
5705
Vandana Kannan96178ee2015-01-10 02:25:56 +05305706 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305707
Vandana Kannan96178ee2015-01-10 02:25:56 +05305708 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005709 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305710 return downclock_mode;
5711}
5712
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005713static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005714 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005715{
5716 struct drm_connector *connector = &intel_connector->base;
5717 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005718 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5719 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005720 struct drm_i915_private *dev_priv = dev->dev_private;
5721 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305722 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005723 bool has_dpcd;
5724 struct drm_display_mode *scan;
5725 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005726 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005727
5728 if (!is_edp(intel_dp))
5729 return true;
5730
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005731 pps_lock(intel_dp);
5732 intel_edp_panel_vdd_sanitize(intel_dp);
5733 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005734
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005735 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005736 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005737
5738 if (has_dpcd) {
5739 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5740 dev_priv->no_aux_handshake =
5741 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5742 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5743 } else {
5744 /* if this fails, presume the device is a ghost */
5745 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005746 return false;
5747 }
5748
5749 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005750 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005751 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005752 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005753
Daniel Vetter060c8772014-03-21 23:22:35 +01005754 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005755 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005756 if (edid) {
5757 if (drm_add_edid_modes(connector, edid)) {
5758 drm_mode_connector_update_edid_property(connector,
5759 edid);
5760 drm_edid_to_eld(connector, edid);
5761 } else {
5762 kfree(edid);
5763 edid = ERR_PTR(-EINVAL);
5764 }
5765 } else {
5766 edid = ERR_PTR(-ENOENT);
5767 }
5768 intel_connector->edid = edid;
5769
5770 /* prefer fixed mode from EDID if available */
5771 list_for_each_entry(scan, &connector->probed_modes, head) {
5772 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5773 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305774 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305775 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005776 break;
5777 }
5778 }
5779
5780 /* fallback to VBT if available for eDP */
5781 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5782 fixed_mode = drm_mode_duplicate(dev,
5783 dev_priv->vbt.lfp_lvds_vbt_mode);
5784 if (fixed_mode)
5785 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5786 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005787 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005788
Wayne Boyer666a4532015-12-09 12:29:35 -08005789 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005790 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5791 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005792
5793 /*
5794 * Figure out the current pipe for the initial backlight setup.
5795 * If the current pipe isn't valid, try the PPS pipe, and if that
5796 * fails just assume pipe A.
5797 */
5798 if (IS_CHERRYVIEW(dev))
5799 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5800 else
5801 pipe = PORT_TO_PIPE(intel_dp->DP);
5802
5803 if (pipe != PIPE_A && pipe != PIPE_B)
5804 pipe = intel_dp->pps_pipe;
5805
5806 if (pipe != PIPE_A && pipe != PIPE_B)
5807 pipe = PIPE_A;
5808
5809 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5810 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005811 }
5812
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305813 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005814 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005815 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005816
5817 return true;
5818}
5819
Paulo Zanoni16c25532013-06-12 17:27:25 -03005820bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005821intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5822 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005823{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005824 struct drm_connector *connector = &intel_connector->base;
5825 struct intel_dp *intel_dp = &intel_dig_port->dp;
5826 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5827 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005828 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005829 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005830 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005831
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005832 if (WARN(intel_dig_port->max_lanes < 1,
5833 "Not enough lanes (%d) for DP on port %c\n",
5834 intel_dig_port->max_lanes, port_name(port)))
5835 return false;
5836
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005837 intel_dp->pps_pipe = INVALID_PIPE;
5838
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005839 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005840 if (INTEL_INFO(dev)->gen >= 9)
5841 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Wayne Boyer666a4532015-12-09 12:29:35 -08005842 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005843 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5844 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5845 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5846 else if (HAS_PCH_SPLIT(dev))
5847 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5848 else
5849 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5850
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005851 if (INTEL_INFO(dev)->gen >= 9)
5852 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5853 else
5854 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005855
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005856 if (HAS_DDI(dev))
5857 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5858
Daniel Vetter07679352012-09-06 22:15:42 +02005859 /* Preserve the current hw state. */
5860 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005861 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005862
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005863 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305864 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005865 else
5866 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005867
Imre Deakf7d24902013-05-08 13:14:05 +03005868 /*
5869 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5870 * for DP the encoder type can be set by the caller to
5871 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5872 */
5873 if (type == DRM_MODE_CONNECTOR_eDP)
5874 intel_encoder->type = INTEL_OUTPUT_EDP;
5875
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005876 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005877 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5878 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005879 return false;
5880
Imre Deake7281ea2013-05-08 13:14:08 +03005881 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5882 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5883 port_name(port));
5884
Adam Jacksonb3295302010-07-16 14:46:28 -04005885 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005886 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5887
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005888 connector->interlace_allowed = true;
5889 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005890
Daniel Vetter66a92782012-07-12 20:08:18 +02005891 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005892 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005893
Chris Wilsondf0e9242010-09-09 16:20:55 +01005894 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005895 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005896
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005897 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005898 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5899 else
5900 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005901 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005902
Jani Nikula0b998362014-03-14 16:51:17 +02005903 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005904 switch (port) {
5905 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005906 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005907 break;
5908 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005909 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005910 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305911 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005912 break;
5913 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005914 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005915 break;
5916 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005917 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005918 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005919 case PORT_E:
5920 intel_encoder->hpd_pin = HPD_PORT_E;
5921 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005922 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005923 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005924 }
5925
Imre Deakdada1a92014-01-29 13:25:41 +02005926 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005927 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005928 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005929 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005930 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005931 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005932 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005933 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005934 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005935
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005936 ret = intel_dp_aux_init(intel_dp, intel_connector);
5937 if (ret)
5938 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005939
Dave Airlie0e32b392014-05-02 14:02:48 +10005940 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005941 if (HAS_DP_MST(dev) &&
5942 (port == PORT_B || port == PORT_C || port == PORT_D))
5943 intel_dp_mst_encoder_init(intel_dig_port,
5944 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005945
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005946 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005947 intel_dp_aux_fini(intel_dp);
5948 intel_dp_mst_encoder_cleanup(intel_dig_port);
5949 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005950 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005951
Chris Wilsonf6849602010-09-19 09:29:33 +01005952 intel_dp_add_properties(intel_dp, connector);
5953
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005954 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5955 * 0xd. Failure to do so will result in spurious interrupts being
5956 * generated on the port when a cable is not attached.
5957 */
5958 if (IS_G4X(dev) && !IS_GM45(dev)) {
5959 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5960 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5961 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005962
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005963 i915_debugfs_connector_add(connector);
5964
Paulo Zanoni16c25532013-06-12 17:27:25 -03005965 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005966
5967fail:
5968 if (is_edp(intel_dp)) {
5969 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5970 /*
5971 * vdd might still be enabled do to the delayed vdd off.
5972 * Make sure vdd is actually turned off here.
5973 */
5974 pps_lock(intel_dp);
5975 edp_panel_vdd_off_sync(intel_dp);
5976 pps_unlock(intel_dp);
5977 }
5978 drm_connector_unregister(connector);
5979 drm_connector_cleanup(connector);
5980
5981 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005982}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005983
5984void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005985intel_dp_init(struct drm_device *dev,
5986 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005987{
Dave Airlie13cf5502014-06-18 11:29:35 +10005988 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005989 struct intel_digital_port *intel_dig_port;
5990 struct intel_encoder *intel_encoder;
5991 struct drm_encoder *encoder;
5992 struct intel_connector *intel_connector;
5993
Daniel Vetterb14c5672013-09-19 12:18:32 +02005994 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005995 if (!intel_dig_port)
5996 return;
5997
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005998 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305999 if (!intel_connector)
6000 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006001
6002 intel_encoder = &intel_dig_port->base;
6003 encoder = &intel_encoder->base;
6004
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306005 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
6006 DRM_MODE_ENCODER_TMDS))
6007 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006008
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006009 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006010 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006011 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006012 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006013 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006014 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006015 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006016 intel_encoder->pre_enable = chv_pre_enable_dp;
6017 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006018 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006019 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006020 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006021 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006022 intel_encoder->pre_enable = vlv_pre_enable_dp;
6023 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006024 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006025 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006026 intel_encoder->pre_enable = g4x_pre_enable_dp;
6027 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006028 if (INTEL_INFO(dev)->gen >= 5)
6029 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006030 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006031
Paulo Zanoni174edf12012-10-26 19:05:50 -02006032 intel_dig_port->port = port;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01006033 dev_priv->dig_port_map[port] = intel_encoder;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006034 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006035 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006036
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006037 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006038 if (IS_CHERRYVIEW(dev)) {
6039 if (port == PORT_D)
6040 intel_encoder->crtc_mask = 1 << 2;
6041 else
6042 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6043 } else {
6044 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6045 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006046 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006047
Dave Airlie13cf5502014-06-18 11:29:35 +10006048 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006049 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006050
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306051 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6052 goto err_init_connector;
6053
6054 return;
6055
6056err_init_connector:
6057 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306058err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306059 kfree(intel_connector);
6060err_connector_alloc:
6061 kfree(intel_dig_port);
6062
6063 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006064}
Dave Airlie0e32b392014-05-02 14:02:48 +10006065
6066void intel_dp_mst_suspend(struct drm_device *dev)
6067{
6068 struct drm_i915_private *dev_priv = dev->dev_private;
6069 int i;
6070
6071 /* disable MST */
6072 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006073 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006074 if (!intel_dig_port)
6075 continue;
6076
6077 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6078 if (!intel_dig_port->dp.can_mst)
6079 continue;
6080 if (intel_dig_port->dp.is_mst)
6081 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6082 }
6083 }
6084}
6085
6086void intel_dp_mst_resume(struct drm_device *dev)
6087{
6088 struct drm_i915_private *dev_priv = dev->dev_private;
6089 int i;
6090
6091 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006092 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006093 if (!intel_dig_port)
6094 continue;
6095 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6096 int ret;
6097
6098 if (!intel_dig_port->dp.can_mst)
6099 continue;
6100
6101 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6102 if (ret != 0) {
6103 intel_dp_check_mst_status(&intel_dig_port->dp);
6104 }
6105 }
6106 }
6107}