blob: 4e451faf96c665f28c06190b4c8a9a690ea56011 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
Ma Lingd4906092009-03-18 20:13:27 +0800547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
588 continue;
589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200895void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800909
Daniel Vetter55607e82013-06-16 21:42:39 +0200910struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200911intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800912{
Daniel Vettere2b78262013-06-07 23:10:03 +0200913 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
914
Daniel Vettera43f6e02013-06-07 23:10:32 +0200915 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200916 return NULL;
917
Daniel Vettera43f6e02013-06-07 23:10:32 +0200918 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200919}
920
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200922void assert_shared_dpll(struct drm_i915_private *dev_priv,
923 struct intel_shared_dpll *pll,
924 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800925{
Jesse Barnes040484a2011-01-03 12:14:26 -0800926 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200927 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800928
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300929 if (HAS_PCH_LPT(dev_priv->dev)) {
930 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
931 return;
932 }
933
Chris Wilson92b27b02012-05-20 18:10:50 +0100934 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200935 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100936 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100937
Daniel Vetter53589012013-06-05 13:34:16 +0200938 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100939 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200940 "%s assertion failure (expected %s, current %s)\n",
941 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800942}
Jesse Barnes040484a2011-01-03 12:14:26 -0800943
944static void assert_fdi_tx(struct drm_i915_private *dev_priv,
945 enum pipe pipe, bool state)
946{
947 int reg;
948 u32 val;
949 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
951 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800952
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200953 if (HAS_DDI(dev_priv->dev)) {
954 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200955 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300956 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200957 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300958 } else {
959 reg = FDI_TX_CTL(pipe);
960 val = I915_READ(reg);
961 cur_state = !!(val & FDI_TX_ENABLE);
962 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800963 WARN(cur_state != state,
964 "FDI TX state assertion failure (expected %s, current %s)\n",
965 state_string(state), state_string(cur_state));
966}
967#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
968#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
969
970static void assert_fdi_rx(struct drm_i915_private *dev_priv,
971 enum pipe pipe, bool state)
972{
973 int reg;
974 u32 val;
975 bool cur_state;
976
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200977 reg = FDI_RX_CTL(pipe);
978 val = I915_READ(reg);
979 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800980 WARN(cur_state != state,
981 "FDI RX state assertion failure (expected %s, current %s)\n",
982 state_string(state), state_string(cur_state));
983}
984#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
985#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
986
987static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
988 enum pipe pipe)
989{
990 int reg;
991 u32 val;
992
993 /* ILK FDI PLL is always enabled */
994 if (dev_priv->info->gen == 5)
995 return;
996
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200998 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300999 return;
1000
Jesse Barnes040484a2011-01-03 12:14:26 -08001001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1004}
1005
Daniel Vetter55607e82013-06-16 21:42:39 +02001006void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1007 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001008{
1009 int reg;
1010 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001011 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001012
1013 reg = FDI_RX_CTL(pipe);
1014 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001015 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1016 WARN(cur_state != state,
1017 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1018 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001019}
1020
Jesse Barnesea0760c2011-01-04 15:09:32 -08001021static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1022 enum pipe pipe)
1023{
1024 int pp_reg, lvds_reg;
1025 u32 val;
1026 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001027 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001028
1029 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1030 pp_reg = PCH_PP_CONTROL;
1031 lvds_reg = PCH_LVDS;
1032 } else {
1033 pp_reg = PP_CONTROL;
1034 lvds_reg = LVDS;
1035 }
1036
1037 val = I915_READ(pp_reg);
1038 if (!(val & PANEL_POWER_ON) ||
1039 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1040 locked = false;
1041
1042 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1043 panel_pipe = PIPE_B;
1044
1045 WARN(panel_pipe == pipe && locked,
1046 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001047 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001048}
1049
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001050void assert_pipe(struct drm_i915_private *dev_priv,
1051 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052{
1053 int reg;
1054 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001055 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001056 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1057 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058
Daniel Vetter8e636782012-01-22 01:36:48 +01001059 /* if we need the pipe A quirk it must be always on */
1060 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1061 state = true;
1062
Paulo Zanonib97186f2013-05-03 12:15:36 -03001063 if (!intel_display_power_enabled(dev_priv->dev,
1064 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001065 cur_state = false;
1066 } else {
1067 reg = PIPECONF(cpu_transcoder);
1068 val = I915_READ(reg);
1069 cur_state = !!(val & PIPECONF_ENABLE);
1070 }
1071
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001072 WARN(cur_state != state,
1073 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001074 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075}
1076
Chris Wilson931872f2012-01-16 23:01:13 +00001077static void assert_plane(struct drm_i915_private *dev_priv,
1078 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079{
1080 int reg;
1081 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001082 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001083
1084 reg = DSPCNTR(plane);
1085 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001086 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1087 WARN(cur_state != state,
1088 "plane %c assertion failure (expected %s, current %s)\n",
1089 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001090}
1091
Chris Wilson931872f2012-01-16 23:01:13 +00001092#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1093#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1094
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1096 enum pipe pipe)
1097{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001098 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001099 int reg, i;
1100 u32 val;
1101 int cur_pipe;
1102
Ville Syrjälä653e1022013-06-04 13:49:05 +03001103 /* Primary planes are fixed to pipes on gen4+ */
1104 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001105 reg = DSPCNTR(pipe);
1106 val = I915_READ(reg);
1107 WARN((val & DISPLAY_PLANE_ENABLE),
1108 "plane %c assertion failure, should be disabled but not\n",
1109 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001110 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001111 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001112
Jesse Barnesb24e7172011-01-04 15:09:30 -08001113 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001114 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001115 reg = DSPCNTR(i);
1116 val = I915_READ(reg);
1117 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1118 DISPPLANE_SEL_PIPE_SHIFT;
1119 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001120 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1121 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001122 }
1123}
1124
Jesse Barnes19332d72013-03-28 09:55:38 -07001125static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001128 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001129 int reg, i;
1130 u32 val;
1131
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001132 if (IS_VALLEYVIEW(dev)) {
1133 for (i = 0; i < dev_priv->num_plane; i++) {
1134 reg = SPCNTR(pipe, i);
1135 val = I915_READ(reg);
1136 WARN((val & SP_ENABLE),
1137 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1138 sprite_name(pipe, i), pipe_name(pipe));
1139 }
1140 } else if (INTEL_INFO(dev)->gen >= 7) {
1141 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001142 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001143 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001144 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001145 plane_name(pipe), pipe_name(pipe));
1146 } else if (INTEL_INFO(dev)->gen >= 5) {
1147 reg = DVSCNTR(pipe);
1148 val = I915_READ(reg);
1149 WARN((val & DVS_ENABLE),
1150 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1151 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001152 }
1153}
1154
Jesse Barnes92f25842011-01-04 15:09:34 -08001155static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1156{
1157 u32 val;
1158 bool enabled;
1159
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001160 if (HAS_PCH_LPT(dev_priv->dev)) {
1161 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1162 return;
1163 }
1164
Jesse Barnes92f25842011-01-04 15:09:34 -08001165 val = I915_READ(PCH_DREF_CONTROL);
1166 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1167 DREF_SUPERSPREAD_SOURCE_MASK));
1168 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1169}
1170
Daniel Vetterab9412b2013-05-03 11:49:46 +02001171static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001173{
1174 int reg;
1175 u32 val;
1176 bool enabled;
1177
Daniel Vetterab9412b2013-05-03 11:49:46 +02001178 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001179 val = I915_READ(reg);
1180 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001181 WARN(enabled,
1182 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1183 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001184}
1185
Keith Packard4e634382011-08-06 10:39:45 -07001186static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001188{
1189 if ((val & DP_PORT_EN) == 0)
1190 return false;
1191
1192 if (HAS_PCH_CPT(dev_priv->dev)) {
1193 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1194 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1195 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1196 return false;
1197 } else {
1198 if ((val & DP_PIPE_MASK) != (pipe << 30))
1199 return false;
1200 }
1201 return true;
1202}
1203
Keith Packard1519b992011-08-06 10:35:34 -07001204static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1205 enum pipe pipe, u32 val)
1206{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001207 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001208 return false;
1209
1210 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001211 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001212 return false;
1213 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001214 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001215 return false;
1216 }
1217 return true;
1218}
1219
1220static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe, u32 val)
1222{
1223 if ((val & LVDS_PORT_EN) == 0)
1224 return false;
1225
1226 if (HAS_PCH_CPT(dev_priv->dev)) {
1227 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1228 return false;
1229 } else {
1230 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1231 return false;
1232 }
1233 return true;
1234}
1235
1236static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, u32 val)
1238{
1239 if ((val & ADPA_DAC_ENABLE) == 0)
1240 return false;
1241 if (HAS_PCH_CPT(dev_priv->dev)) {
1242 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1243 return false;
1244 } else {
1245 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1246 return false;
1247 }
1248 return true;
1249}
1250
Jesse Barnes291906f2011-02-02 12:28:03 -08001251static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001252 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001253{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001254 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001255 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001256 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001257 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001258
Daniel Vetter75c5da22012-09-10 21:58:29 +02001259 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1260 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001261 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001262}
1263
1264static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe, int reg)
1266{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001267 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001268 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001269 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001271
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001272 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001273 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001274 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001275}
1276
1277static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1278 enum pipe pipe)
1279{
1280 int reg;
1281 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001282
Keith Packardf0575e92011-07-25 22:12:43 -07001283 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1284 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1285 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001286
1287 reg = PCH_ADPA;
1288 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001289 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001290 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001291 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001292
1293 reg = PCH_LVDS;
1294 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001295 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001296 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001297 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001298
Paulo Zanonie2debe92013-02-18 19:00:27 -03001299 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1300 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1301 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001302}
1303
Daniel Vetter87442f72013-06-06 00:52:17 +02001304static void vlv_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001305{
1306 int reg;
1307 u32 val;
1308
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001309 assert_pipe_disabled(dev_priv, pipe);
1310
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001311 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001312 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1313
1314 /* PLL is protected by panel, make sure we can write it */
1315 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1316 assert_panel_unlocked(dev_priv, pipe);
1317
1318 reg = DPLL(pipe);
1319 val = I915_READ(reg);
1320 val |= DPLL_VCO_ENABLE;
1321
1322 /* We do this three times for luck */
1323 I915_WRITE(reg, val);
1324 POSTING_READ(reg);
1325 udelay(150); /* wait for warmup */
1326 I915_WRITE(reg, val);
1327 POSTING_READ(reg);
1328 udelay(150); /* wait for warmup */
1329 I915_WRITE(reg, val);
1330 POSTING_READ(reg);
1331 udelay(150); /* wait for warmup */
1332}
1333
1334static void i9xx_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
1338
1339 assert_pipe_disabled(dev_priv, pipe);
1340
1341 /* No really, not for ILK+ */
1342 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343
1344 /* PLL is protected by panel, make sure we can write it */
1345 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1346 assert_panel_unlocked(dev_priv, pipe);
1347
1348 reg = DPLL(pipe);
1349 val = I915_READ(reg);
1350 val |= DPLL_VCO_ENABLE;
1351
1352 /* We do this three times for luck */
1353 I915_WRITE(reg, val);
1354 POSTING_READ(reg);
1355 udelay(150); /* wait for warmup */
1356 I915_WRITE(reg, val);
1357 POSTING_READ(reg);
1358 udelay(150); /* wait for warmup */
1359 I915_WRITE(reg, val);
1360 POSTING_READ(reg);
1361 udelay(150); /* wait for warmup */
1362}
1363
1364/**
1365 * intel_disable_pll - disable a PLL
1366 * @dev_priv: i915 private structure
1367 * @pipe: pipe PLL to disable
1368 *
1369 * Disable the PLL for @pipe, making sure the pipe is off first.
1370 *
1371 * Note! This is for pre-ILK only.
1372 */
1373static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1374{
1375 int reg;
1376 u32 val;
1377
1378 /* Don't disable pipe A or pipe A PLLs if needed */
1379 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1380 return;
1381
1382 /* Make sure the pipe isn't still relying on us */
1383 assert_pipe_disabled(dev_priv, pipe);
1384
1385 reg = DPLL(pipe);
1386 val = I915_READ(reg);
1387 val &= ~DPLL_VCO_ENABLE;
1388 I915_WRITE(reg, val);
1389 POSTING_READ(reg);
1390}
1391
Jesse Barnes89b667f2013-04-18 14:51:36 -07001392void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1393{
1394 u32 port_mask;
1395
1396 if (!port)
1397 port_mask = DPLL_PORTB_READY_MASK;
1398 else
1399 port_mask = DPLL_PORTC_READY_MASK;
1400
1401 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1402 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1403 'B' + port, I915_READ(DPLL(0)));
1404}
1405
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001407 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001408 * @dev_priv: i915 private structure
1409 * @pipe: pipe PLL to enable
1410 *
1411 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1412 * drives the transcoder clock.
1413 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001414static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001415{
Daniel Vettere2b78262013-06-07 23:10:03 +02001416 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1417 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001418
Chris Wilson48da64a2012-05-13 20:16:12 +01001419 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001420 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001421 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001422 return;
1423
1424 if (WARN_ON(pll->refcount == 0))
1425 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001426
Daniel Vetter46edb022013-06-05 13:34:12 +02001427 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1428 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001429 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001430
Daniel Vettercdbd2312013-06-05 13:34:03 +02001431 if (pll->active++) {
1432 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001433 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001434 return;
1435 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001436 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001437
Daniel Vetter46edb022013-06-05 13:34:12 +02001438 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001439 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001440 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001441}
1442
Daniel Vettere2b78262013-06-07 23:10:03 +02001443static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001444{
Daniel Vettere2b78262013-06-07 23:10:03 +02001445 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1446 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001447
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 /* PCH only available on ILK+ */
1449 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001450 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001451 return;
1452
Chris Wilson48da64a2012-05-13 20:16:12 +01001453 if (WARN_ON(pll->refcount == 0))
1454 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001455
Daniel Vetter46edb022013-06-05 13:34:12 +02001456 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1457 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001458 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001459
Chris Wilson48da64a2012-05-13 20:16:12 +01001460 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001461 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001462 return;
1463 }
1464
Daniel Vettere9d69442013-06-05 13:34:15 +02001465 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001466 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001467 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001468 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001469
Daniel Vetter46edb022013-06-05 13:34:12 +02001470 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001471 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001472 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001473}
1474
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001475static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1476 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001477{
Daniel Vetter23670b322012-11-01 09:15:30 +01001478 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001479 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001481 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001482
1483 /* PCH only available on ILK+ */
1484 BUG_ON(dev_priv->info->gen < 5);
1485
1486 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001487 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001488 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001489
1490 /* FDI must be feeding us bits for PCH ports */
1491 assert_fdi_tx_enabled(dev_priv, pipe);
1492 assert_fdi_rx_enabled(dev_priv, pipe);
1493
Daniel Vetter23670b322012-11-01 09:15:30 +01001494 if (HAS_PCH_CPT(dev)) {
1495 /* Workaround: Set the timing override bit before enabling the
1496 * pch transcoder. */
1497 reg = TRANS_CHICKEN2(pipe);
1498 val = I915_READ(reg);
1499 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1500 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001501 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001502
Daniel Vetterab9412b2013-05-03 11:49:46 +02001503 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001504 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001505 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001506
1507 if (HAS_PCH_IBX(dev_priv->dev)) {
1508 /*
1509 * make the BPC in transcoder be consistent with
1510 * that in pipeconf reg.
1511 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001512 val &= ~PIPECONF_BPC_MASK;
1513 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001514 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001515
1516 val &= ~TRANS_INTERLACE_MASK;
1517 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001518 if (HAS_PCH_IBX(dev_priv->dev) &&
1519 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1520 val |= TRANS_LEGACY_INTERLACED_ILK;
1521 else
1522 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001523 else
1524 val |= TRANS_PROGRESSIVE;
1525
Jesse Barnes040484a2011-01-03 12:14:26 -08001526 I915_WRITE(reg, val | TRANS_ENABLE);
1527 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001528 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001529}
1530
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001531static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001532 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001533{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001534 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001535
1536 /* PCH only available on ILK+ */
1537 BUG_ON(dev_priv->info->gen < 5);
1538
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001539 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001540 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001541 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001542
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001543 /* Workaround: set timing override bit. */
1544 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001545 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001546 I915_WRITE(_TRANSA_CHICKEN2, val);
1547
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001548 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001549 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001550
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001551 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1552 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001553 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001554 else
1555 val |= TRANS_PROGRESSIVE;
1556
Daniel Vetterab9412b2013-05-03 11:49:46 +02001557 I915_WRITE(LPT_TRANSCONF, val);
1558 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001559 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001560}
1561
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001562static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1563 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001564{
Daniel Vetter23670b322012-11-01 09:15:30 +01001565 struct drm_device *dev = dev_priv->dev;
1566 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001567
1568 /* FDI relies on the transcoder */
1569 assert_fdi_tx_disabled(dev_priv, pipe);
1570 assert_fdi_rx_disabled(dev_priv, pipe);
1571
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 /* Ports must be off as well */
1573 assert_pch_ports_disabled(dev_priv, pipe);
1574
Daniel Vetterab9412b2013-05-03 11:49:46 +02001575 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001576 val = I915_READ(reg);
1577 val &= ~TRANS_ENABLE;
1578 I915_WRITE(reg, val);
1579 /* wait for PCH transcoder off, transcoder state */
1580 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001581 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001582
1583 if (!HAS_PCH_IBX(dev)) {
1584 /* Workaround: Clear the timing override chicken bit again. */
1585 reg = TRANS_CHICKEN2(pipe);
1586 val = I915_READ(reg);
1587 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1588 I915_WRITE(reg, val);
1589 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001590}
1591
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001592static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001593{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001594 u32 val;
1595
Daniel Vetterab9412b2013-05-03 11:49:46 +02001596 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001597 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001598 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001599 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001600 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001601 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001602
1603 /* Workaround: clear timing override bit. */
1604 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001605 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001606 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001607}
1608
1609/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001610 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001613 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001614 *
1615 * Enable @pipe, making sure that various hardware specific requirements
1616 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1617 *
1618 * @pipe should be %PIPE_A or %PIPE_B.
1619 *
1620 * Will wait until the pipe is actually running (i.e. first vblank) before
1621 * returning.
1622 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001623static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1624 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001625{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001626 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1627 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001628 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001629 int reg;
1630 u32 val;
1631
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001632 assert_planes_disabled(dev_priv, pipe);
1633 assert_sprites_disabled(dev_priv, pipe);
1634
Paulo Zanoni681e5812012-12-06 11:12:38 -02001635 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001636 pch_transcoder = TRANSCODER_A;
1637 else
1638 pch_transcoder = pipe;
1639
Jesse Barnesb24e7172011-01-04 15:09:30 -08001640 /*
1641 * A pipe without a PLL won't actually be able to drive bits from
1642 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1643 * need the check.
1644 */
1645 if (!HAS_PCH_SPLIT(dev_priv->dev))
1646 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001647 else {
1648 if (pch_port) {
1649 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001650 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001651 assert_fdi_tx_pll_enabled(dev_priv,
1652 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001653 }
1654 /* FIXME: assert CPU port conditions for SNB+ */
1655 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001656
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001657 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001658 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001659 if (val & PIPECONF_ENABLE)
1660 return;
1661
1662 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001663 intel_wait_for_vblank(dev_priv->dev, pipe);
1664}
1665
1666/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001667 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001668 * @dev_priv: i915 private structure
1669 * @pipe: pipe to disable
1670 *
1671 * Disable @pipe, making sure that various hardware specific requirements
1672 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1673 *
1674 * @pipe should be %PIPE_A or %PIPE_B.
1675 *
1676 * Will wait until the pipe has shut down before returning.
1677 */
1678static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1679 enum pipe pipe)
1680{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001681 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1682 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001683 int reg;
1684 u32 val;
1685
1686 /*
1687 * Make sure planes won't keep trying to pump pixels to us,
1688 * or we might hang the display.
1689 */
1690 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001691 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001692
1693 /* Don't disable pipe A or pipe A PLLs if needed */
1694 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1695 return;
1696
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001697 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001698 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001699 if ((val & PIPECONF_ENABLE) == 0)
1700 return;
1701
1702 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001703 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1704}
1705
Keith Packardd74362c2011-07-28 14:47:14 -07001706/*
1707 * Plane regs are double buffered, going from enabled->disabled needs a
1708 * trigger in order to latch. The display address reg provides this.
1709 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001710void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001711 enum plane plane)
1712{
Damien Lespiau14f86142012-10-29 15:24:49 +00001713 if (dev_priv->info->gen >= 4)
1714 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1715 else
1716 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001717}
1718
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719/**
1720 * intel_enable_plane - enable a display plane on a given pipe
1721 * @dev_priv: i915 private structure
1722 * @plane: plane to enable
1723 * @pipe: pipe being fed
1724 *
1725 * Enable @plane on @pipe, making sure that @pipe is running first.
1726 */
1727static void intel_enable_plane(struct drm_i915_private *dev_priv,
1728 enum plane plane, enum pipe pipe)
1729{
1730 int reg;
1731 u32 val;
1732
1733 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1734 assert_pipe_enabled(dev_priv, pipe);
1735
1736 reg = DSPCNTR(plane);
1737 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001738 if (val & DISPLAY_PLANE_ENABLE)
1739 return;
1740
1741 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001742 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001743 intel_wait_for_vblank(dev_priv->dev, pipe);
1744}
1745
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746/**
1747 * intel_disable_plane - disable a display plane
1748 * @dev_priv: i915 private structure
1749 * @plane: plane to disable
1750 * @pipe: pipe consuming the data
1751 *
1752 * Disable @plane; should be an independent operation.
1753 */
1754static void intel_disable_plane(struct drm_i915_private *dev_priv,
1755 enum plane plane, enum pipe pipe)
1756{
1757 int reg;
1758 u32 val;
1759
1760 reg = DSPCNTR(plane);
1761 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001762 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1763 return;
1764
1765 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001766 intel_flush_display_plane(dev_priv, plane);
1767 intel_wait_for_vblank(dev_priv->dev, pipe);
1768}
1769
Chris Wilson693db182013-03-05 14:52:39 +00001770static bool need_vtd_wa(struct drm_device *dev)
1771{
1772#ifdef CONFIG_INTEL_IOMMU
1773 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1774 return true;
1775#endif
1776 return false;
1777}
1778
Chris Wilson127bd2a2010-07-23 23:32:05 +01001779int
Chris Wilson48b956c2010-09-14 12:50:34 +01001780intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001781 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001782 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001783{
Chris Wilsonce453d82011-02-21 14:43:56 +00001784 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001785 u32 alignment;
1786 int ret;
1787
Chris Wilson05394f32010-11-08 19:18:58 +00001788 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001789 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001790 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1791 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001792 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001793 alignment = 4 * 1024;
1794 else
1795 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001796 break;
1797 case I915_TILING_X:
1798 /* pin() will align the object as required by fence */
1799 alignment = 0;
1800 break;
1801 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001802 /* Despite that we check this in framebuffer_init userspace can
1803 * screw us over and change the tiling after the fact. Only
1804 * pinned buffers can't change their tiling. */
1805 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001806 return -EINVAL;
1807 default:
1808 BUG();
1809 }
1810
Chris Wilson693db182013-03-05 14:52:39 +00001811 /* Note that the w/a also requires 64 PTE of padding following the
1812 * bo. We currently fill all unused PTE with the shadow page and so
1813 * we should always have valid PTE following the scanout preventing
1814 * the VT-d warning.
1815 */
1816 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1817 alignment = 256 * 1024;
1818
Chris Wilsonce453d82011-02-21 14:43:56 +00001819 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001820 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001821 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001822 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001823
1824 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1825 * fence, whereas 965+ only requires a fence if using
1826 * framebuffer compression. For simplicity, we always install
1827 * a fence as the cost is not that onerous.
1828 */
Chris Wilson06d98132012-04-17 15:31:24 +01001829 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001830 if (ret)
1831 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001832
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001833 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001834
Chris Wilsonce453d82011-02-21 14:43:56 +00001835 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001836 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001837
1838err_unpin:
1839 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001840err_interruptible:
1841 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001842 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001843}
1844
Chris Wilson1690e1e2011-12-14 13:57:08 +01001845void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1846{
1847 i915_gem_object_unpin_fence(obj);
1848 i915_gem_object_unpin(obj);
1849}
1850
Daniel Vetterc2c75132012-07-05 12:17:30 +02001851/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1852 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001853unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1854 unsigned int tiling_mode,
1855 unsigned int cpp,
1856 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001857{
Chris Wilsonbc752862013-02-21 20:04:31 +00001858 if (tiling_mode != I915_TILING_NONE) {
1859 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001860
Chris Wilsonbc752862013-02-21 20:04:31 +00001861 tile_rows = *y / 8;
1862 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001863
Chris Wilsonbc752862013-02-21 20:04:31 +00001864 tiles = *x / (512/cpp);
1865 *x %= 512/cpp;
1866
1867 return tile_rows * pitch * 8 + tiles * 4096;
1868 } else {
1869 unsigned int offset;
1870
1871 offset = *y * pitch + *x * cpp;
1872 *y = 0;
1873 *x = (offset & 4095) / cpp;
1874 return offset & -4096;
1875 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001876}
1877
Jesse Barnes17638cd2011-06-24 12:19:23 -07001878static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1879 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001880{
1881 struct drm_device *dev = crtc->dev;
1882 struct drm_i915_private *dev_priv = dev->dev_private;
1883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1884 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001885 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001886 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001887 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001888 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001889 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001890
1891 switch (plane) {
1892 case 0:
1893 case 1:
1894 break;
1895 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001896 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001897 return -EINVAL;
1898 }
1899
1900 intel_fb = to_intel_framebuffer(fb);
1901 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001902
Chris Wilson5eddb702010-09-11 13:48:45 +01001903 reg = DSPCNTR(plane);
1904 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001905 /* Mask out pixel format bits in case we change it */
1906 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001907 switch (fb->pixel_format) {
1908 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001909 dspcntr |= DISPPLANE_8BPP;
1910 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001911 case DRM_FORMAT_XRGB1555:
1912 case DRM_FORMAT_ARGB1555:
1913 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001914 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001915 case DRM_FORMAT_RGB565:
1916 dspcntr |= DISPPLANE_BGRX565;
1917 break;
1918 case DRM_FORMAT_XRGB8888:
1919 case DRM_FORMAT_ARGB8888:
1920 dspcntr |= DISPPLANE_BGRX888;
1921 break;
1922 case DRM_FORMAT_XBGR8888:
1923 case DRM_FORMAT_ABGR8888:
1924 dspcntr |= DISPPLANE_RGBX888;
1925 break;
1926 case DRM_FORMAT_XRGB2101010:
1927 case DRM_FORMAT_ARGB2101010:
1928 dspcntr |= DISPPLANE_BGRX101010;
1929 break;
1930 case DRM_FORMAT_XBGR2101010:
1931 case DRM_FORMAT_ABGR2101010:
1932 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001933 break;
1934 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001935 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001936 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001937
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001938 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001939 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001940 dspcntr |= DISPPLANE_TILED;
1941 else
1942 dspcntr &= ~DISPPLANE_TILED;
1943 }
1944
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001945 if (IS_G4X(dev))
1946 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1947
Chris Wilson5eddb702010-09-11 13:48:45 +01001948 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001949
Daniel Vettere506a0c2012-07-05 12:17:29 +02001950 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001951
Daniel Vetterc2c75132012-07-05 12:17:30 +02001952 if (INTEL_INFO(dev)->gen >= 4) {
1953 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001954 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1955 fb->bits_per_pixel / 8,
1956 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001957 linear_offset -= intel_crtc->dspaddr_offset;
1958 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001959 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001960 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001961
1962 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1963 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001964 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001965 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001966 I915_MODIFY_DISPBASE(DSPSURF(plane),
1967 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001968 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001969 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001970 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001971 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001972 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001973
Jesse Barnes17638cd2011-06-24 12:19:23 -07001974 return 0;
1975}
1976
1977static int ironlake_update_plane(struct drm_crtc *crtc,
1978 struct drm_framebuffer *fb, int x, int y)
1979{
1980 struct drm_device *dev = crtc->dev;
1981 struct drm_i915_private *dev_priv = dev->dev_private;
1982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1983 struct intel_framebuffer *intel_fb;
1984 struct drm_i915_gem_object *obj;
1985 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001986 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001987 u32 dspcntr;
1988 u32 reg;
1989
1990 switch (plane) {
1991 case 0:
1992 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001993 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001994 break;
1995 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001996 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07001997 return -EINVAL;
1998 }
1999
2000 intel_fb = to_intel_framebuffer(fb);
2001 obj = intel_fb->obj;
2002
2003 reg = DSPCNTR(plane);
2004 dspcntr = I915_READ(reg);
2005 /* Mask out pixel format bits in case we change it */
2006 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002007 switch (fb->pixel_format) {
2008 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002009 dspcntr |= DISPPLANE_8BPP;
2010 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002011 case DRM_FORMAT_RGB565:
2012 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002013 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002014 case DRM_FORMAT_XRGB8888:
2015 case DRM_FORMAT_ARGB8888:
2016 dspcntr |= DISPPLANE_BGRX888;
2017 break;
2018 case DRM_FORMAT_XBGR8888:
2019 case DRM_FORMAT_ABGR8888:
2020 dspcntr |= DISPPLANE_RGBX888;
2021 break;
2022 case DRM_FORMAT_XRGB2101010:
2023 case DRM_FORMAT_ARGB2101010:
2024 dspcntr |= DISPPLANE_BGRX101010;
2025 break;
2026 case DRM_FORMAT_XBGR2101010:
2027 case DRM_FORMAT_ABGR2101010:
2028 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002029 break;
2030 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002031 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002032 }
2033
2034 if (obj->tiling_mode != I915_TILING_NONE)
2035 dspcntr |= DISPPLANE_TILED;
2036 else
2037 dspcntr &= ~DISPPLANE_TILED;
2038
2039 /* must disable */
2040 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2041
2042 I915_WRITE(reg, dspcntr);
2043
Daniel Vettere506a0c2012-07-05 12:17:29 +02002044 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002045 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002046 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2047 fb->bits_per_pixel / 8,
2048 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002049 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002050
Daniel Vettere506a0c2012-07-05 12:17:29 +02002051 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2052 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002053 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 I915_MODIFY_DISPBASE(DSPSURF(plane),
2055 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002056 if (IS_HASWELL(dev)) {
2057 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2058 } else {
2059 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2060 I915_WRITE(DSPLINOFF(plane), linear_offset);
2061 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002062 POSTING_READ(reg);
2063
2064 return 0;
2065}
2066
2067/* Assume fb object is pinned & idle & fenced and just update base pointers */
2068static int
2069intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2070 int x, int y, enum mode_set_atomic state)
2071{
2072 struct drm_device *dev = crtc->dev;
2073 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002074
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002075 if (dev_priv->display.disable_fbc)
2076 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002077 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002078
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002079 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002080}
2081
Ville Syrjälä96a02912013-02-18 19:08:49 +02002082void intel_display_handle_reset(struct drm_device *dev)
2083{
2084 struct drm_i915_private *dev_priv = dev->dev_private;
2085 struct drm_crtc *crtc;
2086
2087 /*
2088 * Flips in the rings have been nuked by the reset,
2089 * so complete all pending flips so that user space
2090 * will get its events and not get stuck.
2091 *
2092 * Also update the base address of all primary
2093 * planes to the the last fb to make sure we're
2094 * showing the correct fb after a reset.
2095 *
2096 * Need to make two loops over the crtcs so that we
2097 * don't try to grab a crtc mutex before the
2098 * pending_flip_queue really got woken up.
2099 */
2100
2101 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2103 enum plane plane = intel_crtc->plane;
2104
2105 intel_prepare_page_flip(dev, plane);
2106 intel_finish_page_flip_plane(dev, plane);
2107 }
2108
2109 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2111
2112 mutex_lock(&crtc->mutex);
2113 if (intel_crtc->active)
2114 dev_priv->display.update_plane(crtc, crtc->fb,
2115 crtc->x, crtc->y);
2116 mutex_unlock(&crtc->mutex);
2117 }
2118}
2119
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002120static int
Chris Wilson14667a42012-04-03 17:58:35 +01002121intel_finish_fb(struct drm_framebuffer *old_fb)
2122{
2123 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2124 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2125 bool was_interruptible = dev_priv->mm.interruptible;
2126 int ret;
2127
Chris Wilson14667a42012-04-03 17:58:35 +01002128 /* Big Hammer, we also need to ensure that any pending
2129 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2130 * current scanout is retired before unpinning the old
2131 * framebuffer.
2132 *
2133 * This should only fail upon a hung GPU, in which case we
2134 * can safely continue.
2135 */
2136 dev_priv->mm.interruptible = false;
2137 ret = i915_gem_object_finish_gpu(obj);
2138 dev_priv->mm.interruptible = was_interruptible;
2139
2140 return ret;
2141}
2142
Ville Syrjälä198598d2012-10-31 17:50:24 +02002143static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2144{
2145 struct drm_device *dev = crtc->dev;
2146 struct drm_i915_master_private *master_priv;
2147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2148
2149 if (!dev->primary->master)
2150 return;
2151
2152 master_priv = dev->primary->master->driver_priv;
2153 if (!master_priv->sarea_priv)
2154 return;
2155
2156 switch (intel_crtc->pipe) {
2157 case 0:
2158 master_priv->sarea_priv->pipeA_x = x;
2159 master_priv->sarea_priv->pipeA_y = y;
2160 break;
2161 case 1:
2162 master_priv->sarea_priv->pipeB_x = x;
2163 master_priv->sarea_priv->pipeB_y = y;
2164 break;
2165 default:
2166 break;
2167 }
2168}
2169
Chris Wilson14667a42012-04-03 17:58:35 +01002170static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002171intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002172 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002173{
2174 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002177 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002178 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002179
2180 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002181 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002182 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002183 return 0;
2184 }
2185
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002186 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002187 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2188 plane_name(intel_crtc->plane),
2189 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002190 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002191 }
2192
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002193 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002194 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002195 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002196 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002197 if (ret != 0) {
2198 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002199 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002200 return ret;
2201 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002202
Daniel Vetter94352cf2012-07-05 22:51:56 +02002203 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002204 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002205 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002206 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002207 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002208 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002209 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002210
Daniel Vetter94352cf2012-07-05 22:51:56 +02002211 old_fb = crtc->fb;
2212 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002213 crtc->x = x;
2214 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002215
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002216 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002217 if (intel_crtc->active && old_fb != fb)
2218 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002219 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002220 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002221
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002222 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002224
Ville Syrjälä198598d2012-10-31 17:50:24 +02002225 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002226
2227 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002228}
2229
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002230static void intel_fdi_normal_train(struct drm_crtc *crtc)
2231{
2232 struct drm_device *dev = crtc->dev;
2233 struct drm_i915_private *dev_priv = dev->dev_private;
2234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2235 int pipe = intel_crtc->pipe;
2236 u32 reg, temp;
2237
2238 /* enable normal train */
2239 reg = FDI_TX_CTL(pipe);
2240 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002241 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002242 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2243 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002244 } else {
2245 temp &= ~FDI_LINK_TRAIN_NONE;
2246 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002247 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002248 I915_WRITE(reg, temp);
2249
2250 reg = FDI_RX_CTL(pipe);
2251 temp = I915_READ(reg);
2252 if (HAS_PCH_CPT(dev)) {
2253 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2254 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2255 } else {
2256 temp &= ~FDI_LINK_TRAIN_NONE;
2257 temp |= FDI_LINK_TRAIN_NONE;
2258 }
2259 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2260
2261 /* wait one idle pattern time */
2262 POSTING_READ(reg);
2263 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002264
2265 /* IVB wants error correction enabled */
2266 if (IS_IVYBRIDGE(dev))
2267 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2268 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002269}
2270
Daniel Vetter1e833f42013-02-19 22:31:57 +01002271static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2272{
2273 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2274}
2275
Daniel Vetter01a415f2012-10-27 15:58:40 +02002276static void ivb_modeset_global_resources(struct drm_device *dev)
2277{
2278 struct drm_i915_private *dev_priv = dev->dev_private;
2279 struct intel_crtc *pipe_B_crtc =
2280 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2281 struct intel_crtc *pipe_C_crtc =
2282 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2283 uint32_t temp;
2284
Daniel Vetter1e833f42013-02-19 22:31:57 +01002285 /*
2286 * When everything is off disable fdi C so that we could enable fdi B
2287 * with all lanes. Note that we don't care about enabled pipes without
2288 * an enabled pch encoder.
2289 */
2290 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2291 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002292 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2293 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2294
2295 temp = I915_READ(SOUTH_CHICKEN1);
2296 temp &= ~FDI_BC_BIFURCATION_SELECT;
2297 DRM_DEBUG_KMS("disabling fdi C rx\n");
2298 I915_WRITE(SOUTH_CHICKEN1, temp);
2299 }
2300}
2301
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002302/* The FDI link training functions for ILK/Ibexpeak. */
2303static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2304{
2305 struct drm_device *dev = crtc->dev;
2306 struct drm_i915_private *dev_priv = dev->dev_private;
2307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2308 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002309 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002310 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002311
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002312 /* FDI needs bits from pipe & plane first */
2313 assert_pipe_enabled(dev_priv, pipe);
2314 assert_plane_enabled(dev_priv, plane);
2315
Adam Jacksone1a44742010-06-25 15:32:14 -04002316 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2317 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002318 reg = FDI_RX_IMR(pipe);
2319 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002320 temp &= ~FDI_RX_SYMBOL_LOCK;
2321 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002322 I915_WRITE(reg, temp);
2323 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002324 udelay(150);
2325
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002326 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002327 reg = FDI_TX_CTL(pipe);
2328 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002329 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2330 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331 temp &= ~FDI_LINK_TRAIN_NONE;
2332 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002333 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002334
Chris Wilson5eddb702010-09-11 13:48:45 +01002335 reg = FDI_RX_CTL(pipe);
2336 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002337 temp &= ~FDI_LINK_TRAIN_NONE;
2338 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2340
2341 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002342 udelay(150);
2343
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002344 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002345 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2346 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2347 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002348
Chris Wilson5eddb702010-09-11 13:48:45 +01002349 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002350 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2353
2354 if ((temp & FDI_RX_BIT_LOCK)) {
2355 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002356 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002357 break;
2358 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002359 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002360 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002361 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002362
2363 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 reg = FDI_TX_CTL(pipe);
2365 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002366 temp &= ~FDI_LINK_TRAIN_NONE;
2367 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 reg = FDI_RX_CTL(pipe);
2371 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002372 temp &= ~FDI_LINK_TRAIN_NONE;
2373 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002374 I915_WRITE(reg, temp);
2375
2376 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002377 udelay(150);
2378
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002380 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002382 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2383
2384 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 DRM_DEBUG_KMS("FDI train 2 done.\n");
2387 break;
2388 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002390 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392
2393 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395}
2396
Akshay Joshi0206e352011-08-16 15:34:10 -04002397static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2399 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2400 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2401 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2402};
2403
2404/* The FDI link training functions for SNB/Cougarpoint. */
2405static void gen6_fdi_link_train(struct drm_crtc *crtc)
2406{
2407 struct drm_device *dev = crtc->dev;
2408 struct drm_i915_private *dev_priv = dev->dev_private;
2409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2410 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002411 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Adam Jacksone1a44742010-06-25 15:32:14 -04002413 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2414 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002415 reg = FDI_RX_IMR(pipe);
2416 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 temp &= ~FDI_RX_SYMBOL_LOCK;
2418 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 I915_WRITE(reg, temp);
2420
2421 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002422 udelay(150);
2423
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 reg = FDI_TX_CTL(pipe);
2426 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002427 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2428 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429 temp &= ~FDI_LINK_TRAIN_NONE;
2430 temp |= FDI_LINK_TRAIN_PATTERN_1;
2431 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2432 /* SNB-B */
2433 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Daniel Vetterd74cf322012-10-26 10:58:13 +02002436 I915_WRITE(FDI_RX_MISC(pipe),
2437 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2438
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 reg = FDI_RX_CTL(pipe);
2440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 if (HAS_PCH_CPT(dev)) {
2442 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2443 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2444 } else {
2445 temp &= ~FDI_LINK_TRAIN_NONE;
2446 temp |= FDI_LINK_TRAIN_PATTERN_1;
2447 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2449
2450 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451 udelay(150);
2452
Akshay Joshi0206e352011-08-16 15:34:10 -04002453 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2457 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 I915_WRITE(reg, temp);
2459
2460 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461 udelay(500);
2462
Sean Paulfa37d392012-03-02 12:53:39 -05002463 for (retry = 0; retry < 5; retry++) {
2464 reg = FDI_RX_IIR(pipe);
2465 temp = I915_READ(reg);
2466 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2467 if (temp & FDI_RX_BIT_LOCK) {
2468 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2469 DRM_DEBUG_KMS("FDI train 1 done.\n");
2470 break;
2471 }
2472 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 }
Sean Paulfa37d392012-03-02 12:53:39 -05002474 if (retry < 5)
2475 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476 }
2477 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479
2480 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 reg = FDI_TX_CTL(pipe);
2482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 temp &= ~FDI_LINK_TRAIN_NONE;
2484 temp |= FDI_LINK_TRAIN_PATTERN_2;
2485 if (IS_GEN6(dev)) {
2486 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2487 /* SNB-B */
2488 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2489 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 reg = FDI_RX_CTL(pipe);
2493 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002494 if (HAS_PCH_CPT(dev)) {
2495 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2496 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2497 } else {
2498 temp &= ~FDI_LINK_TRAIN_NONE;
2499 temp |= FDI_LINK_TRAIN_PATTERN_2;
2500 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 I915_WRITE(reg, temp);
2502
2503 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002504 udelay(150);
2505
Akshay Joshi0206e352011-08-16 15:34:10 -04002506 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 reg = FDI_TX_CTL(pipe);
2508 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2510 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 I915_WRITE(reg, temp);
2512
2513 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002514 udelay(500);
2515
Sean Paulfa37d392012-03-02 12:53:39 -05002516 for (retry = 0; retry < 5; retry++) {
2517 reg = FDI_RX_IIR(pipe);
2518 temp = I915_READ(reg);
2519 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2520 if (temp & FDI_RX_SYMBOL_LOCK) {
2521 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2522 DRM_DEBUG_KMS("FDI train 2 done.\n");
2523 break;
2524 }
2525 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 }
Sean Paulfa37d392012-03-02 12:53:39 -05002527 if (retry < 5)
2528 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529 }
2530 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532
2533 DRM_DEBUG_KMS("FDI train done.\n");
2534}
2535
Jesse Barnes357555c2011-04-28 15:09:55 -07002536/* Manual link training for Ivy Bridge A0 parts */
2537static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2538{
2539 struct drm_device *dev = crtc->dev;
2540 struct drm_i915_private *dev_priv = dev->dev_private;
2541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2542 int pipe = intel_crtc->pipe;
2543 u32 reg, temp, i;
2544
2545 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2546 for train result */
2547 reg = FDI_RX_IMR(pipe);
2548 temp = I915_READ(reg);
2549 temp &= ~FDI_RX_SYMBOL_LOCK;
2550 temp &= ~FDI_RX_BIT_LOCK;
2551 I915_WRITE(reg, temp);
2552
2553 POSTING_READ(reg);
2554 udelay(150);
2555
Daniel Vetter01a415f2012-10-27 15:58:40 +02002556 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2557 I915_READ(FDI_RX_IIR(pipe)));
2558
Jesse Barnes357555c2011-04-28 15:09:55 -07002559 /* enable CPU FDI TX and PCH FDI RX */
2560 reg = FDI_TX_CTL(pipe);
2561 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002562 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2563 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002564 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2565 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2566 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2567 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002568 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002569 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2570
Daniel Vetterd74cf322012-10-26 10:58:13 +02002571 I915_WRITE(FDI_RX_MISC(pipe),
2572 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2573
Jesse Barnes357555c2011-04-28 15:09:55 -07002574 reg = FDI_RX_CTL(pipe);
2575 temp = I915_READ(reg);
2576 temp &= ~FDI_LINK_TRAIN_AUTO;
2577 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2578 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002579 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002580 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2581
2582 POSTING_READ(reg);
2583 udelay(150);
2584
Akshay Joshi0206e352011-08-16 15:34:10 -04002585 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002586 reg = FDI_TX_CTL(pipe);
2587 temp = I915_READ(reg);
2588 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2589 temp |= snb_b_fdi_train_param[i];
2590 I915_WRITE(reg, temp);
2591
2592 POSTING_READ(reg);
2593 udelay(500);
2594
2595 reg = FDI_RX_IIR(pipe);
2596 temp = I915_READ(reg);
2597 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2598
2599 if (temp & FDI_RX_BIT_LOCK ||
2600 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2601 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002602 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002603 break;
2604 }
2605 }
2606 if (i == 4)
2607 DRM_ERROR("FDI train 1 fail!\n");
2608
2609 /* Train 2 */
2610 reg = FDI_TX_CTL(pipe);
2611 temp = I915_READ(reg);
2612 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2613 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2614 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2615 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2616 I915_WRITE(reg, temp);
2617
2618 reg = FDI_RX_CTL(pipe);
2619 temp = I915_READ(reg);
2620 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2621 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2622 I915_WRITE(reg, temp);
2623
2624 POSTING_READ(reg);
2625 udelay(150);
2626
Akshay Joshi0206e352011-08-16 15:34:10 -04002627 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002628 reg = FDI_TX_CTL(pipe);
2629 temp = I915_READ(reg);
2630 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2631 temp |= snb_b_fdi_train_param[i];
2632 I915_WRITE(reg, temp);
2633
2634 POSTING_READ(reg);
2635 udelay(500);
2636
2637 reg = FDI_RX_IIR(pipe);
2638 temp = I915_READ(reg);
2639 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2640
2641 if (temp & FDI_RX_SYMBOL_LOCK) {
2642 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002643 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002644 break;
2645 }
2646 }
2647 if (i == 4)
2648 DRM_ERROR("FDI train 2 fail!\n");
2649
2650 DRM_DEBUG_KMS("FDI train done.\n");
2651}
2652
Daniel Vetter88cefb62012-08-12 19:27:14 +02002653static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002654{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002655 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002656 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002657 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002658 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002659
Jesse Barnesc64e3112010-09-10 11:27:03 -07002660
Jesse Barnes0e23b992010-09-10 11:10:00 -07002661 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 reg = FDI_RX_CTL(pipe);
2663 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002664 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2665 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002666 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2668
2669 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002670 udelay(200);
2671
2672 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 temp = I915_READ(reg);
2674 I915_WRITE(reg, temp | FDI_PCDCLK);
2675
2676 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002677 udelay(200);
2678
Paulo Zanoni20749732012-11-23 15:30:38 -02002679 /* Enable CPU FDI TX PLL, always on for Ironlake */
2680 reg = FDI_TX_CTL(pipe);
2681 temp = I915_READ(reg);
2682 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2683 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002684
Paulo Zanoni20749732012-11-23 15:30:38 -02002685 POSTING_READ(reg);
2686 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002687 }
2688}
2689
Daniel Vetter88cefb62012-08-12 19:27:14 +02002690static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2691{
2692 struct drm_device *dev = intel_crtc->base.dev;
2693 struct drm_i915_private *dev_priv = dev->dev_private;
2694 int pipe = intel_crtc->pipe;
2695 u32 reg, temp;
2696
2697 /* Switch from PCDclk to Rawclk */
2698 reg = FDI_RX_CTL(pipe);
2699 temp = I915_READ(reg);
2700 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2701
2702 /* Disable CPU FDI TX PLL */
2703 reg = FDI_TX_CTL(pipe);
2704 temp = I915_READ(reg);
2705 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2706
2707 POSTING_READ(reg);
2708 udelay(100);
2709
2710 reg = FDI_RX_CTL(pipe);
2711 temp = I915_READ(reg);
2712 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2713
2714 /* Wait for the clocks to turn off. */
2715 POSTING_READ(reg);
2716 udelay(100);
2717}
2718
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002719static void ironlake_fdi_disable(struct drm_crtc *crtc)
2720{
2721 struct drm_device *dev = crtc->dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2724 int pipe = intel_crtc->pipe;
2725 u32 reg, temp;
2726
2727 /* disable CPU FDI tx and PCH FDI rx */
2728 reg = FDI_TX_CTL(pipe);
2729 temp = I915_READ(reg);
2730 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2731 POSTING_READ(reg);
2732
2733 reg = FDI_RX_CTL(pipe);
2734 temp = I915_READ(reg);
2735 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002736 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002737 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2738
2739 POSTING_READ(reg);
2740 udelay(100);
2741
2742 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002743 if (HAS_PCH_IBX(dev)) {
2744 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002745 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002746
2747 /* still set train pattern 1 */
2748 reg = FDI_TX_CTL(pipe);
2749 temp = I915_READ(reg);
2750 temp &= ~FDI_LINK_TRAIN_NONE;
2751 temp |= FDI_LINK_TRAIN_PATTERN_1;
2752 I915_WRITE(reg, temp);
2753
2754 reg = FDI_RX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 if (HAS_PCH_CPT(dev)) {
2757 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2758 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2759 } else {
2760 temp &= ~FDI_LINK_TRAIN_NONE;
2761 temp |= FDI_LINK_TRAIN_PATTERN_1;
2762 }
2763 /* BPC in FDI rx is consistent with that in PIPECONF */
2764 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002765 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002766 I915_WRITE(reg, temp);
2767
2768 POSTING_READ(reg);
2769 udelay(100);
2770}
2771
Chris Wilson5bb61642012-09-27 21:25:58 +01002772static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2773{
2774 struct drm_device *dev = crtc->dev;
2775 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002777 unsigned long flags;
2778 bool pending;
2779
Ville Syrjälä10d83732013-01-29 18:13:34 +02002780 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2781 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002782 return false;
2783
2784 spin_lock_irqsave(&dev->event_lock, flags);
2785 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2786 spin_unlock_irqrestore(&dev->event_lock, flags);
2787
2788 return pending;
2789}
2790
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002791static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2792{
Chris Wilson0f911282012-04-17 10:05:38 +01002793 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002794 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002795
2796 if (crtc->fb == NULL)
2797 return;
2798
Daniel Vetter2c10d572012-12-20 21:24:07 +01002799 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2800
Chris Wilson5bb61642012-09-27 21:25:58 +01002801 wait_event(dev_priv->pending_flip_queue,
2802 !intel_crtc_has_pending_flip(crtc));
2803
Chris Wilson0f911282012-04-17 10:05:38 +01002804 mutex_lock(&dev->struct_mutex);
2805 intel_finish_fb(crtc->fb);
2806 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002807}
2808
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002809/* Program iCLKIP clock to the desired frequency */
2810static void lpt_program_iclkip(struct drm_crtc *crtc)
2811{
2812 struct drm_device *dev = crtc->dev;
2813 struct drm_i915_private *dev_priv = dev->dev_private;
2814 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2815 u32 temp;
2816
Daniel Vetter09153002012-12-12 14:06:44 +01002817 mutex_lock(&dev_priv->dpio_lock);
2818
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002819 /* It is necessary to ungate the pixclk gate prior to programming
2820 * the divisors, and gate it back when it is done.
2821 */
2822 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2823
2824 /* Disable SSCCTL */
2825 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002826 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2827 SBI_SSCCTL_DISABLE,
2828 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002829
2830 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2831 if (crtc->mode.clock == 20000) {
2832 auxdiv = 1;
2833 divsel = 0x41;
2834 phaseinc = 0x20;
2835 } else {
2836 /* The iCLK virtual clock root frequency is in MHz,
2837 * but the crtc->mode.clock in in KHz. To get the divisors,
2838 * it is necessary to divide one by another, so we
2839 * convert the virtual clock precision to KHz here for higher
2840 * precision.
2841 */
2842 u32 iclk_virtual_root_freq = 172800 * 1000;
2843 u32 iclk_pi_range = 64;
2844 u32 desired_divisor, msb_divisor_value, pi_value;
2845
2846 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2847 msb_divisor_value = desired_divisor / iclk_pi_range;
2848 pi_value = desired_divisor % iclk_pi_range;
2849
2850 auxdiv = 0;
2851 divsel = msb_divisor_value - 2;
2852 phaseinc = pi_value;
2853 }
2854
2855 /* This should not happen with any sane values */
2856 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2857 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2858 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2859 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2860
2861 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2862 crtc->mode.clock,
2863 auxdiv,
2864 divsel,
2865 phasedir,
2866 phaseinc);
2867
2868 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002869 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002870 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2871 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2872 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2873 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2874 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2875 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002876 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002877
2878 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002879 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002880 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2881 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002882 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002883
2884 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002885 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002886 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002887 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002888
2889 /* Wait for initialization time */
2890 udelay(24);
2891
2892 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002893
2894 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002895}
2896
Daniel Vetter275f01b22013-05-03 11:49:47 +02002897static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2898 enum pipe pch_transcoder)
2899{
2900 struct drm_device *dev = crtc->base.dev;
2901 struct drm_i915_private *dev_priv = dev->dev_private;
2902 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2903
2904 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2905 I915_READ(HTOTAL(cpu_transcoder)));
2906 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2907 I915_READ(HBLANK(cpu_transcoder)));
2908 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2909 I915_READ(HSYNC(cpu_transcoder)));
2910
2911 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2912 I915_READ(VTOTAL(cpu_transcoder)));
2913 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2914 I915_READ(VBLANK(cpu_transcoder)));
2915 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2916 I915_READ(VSYNC(cpu_transcoder)));
2917 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2918 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2919}
2920
Jesse Barnesf67a5592011-01-05 10:31:48 -08002921/*
2922 * Enable PCH resources required for PCH ports:
2923 * - PCH PLLs
2924 * - FDI training & RX/TX
2925 * - update transcoder timings
2926 * - DP transcoding bits
2927 * - transcoder
2928 */
2929static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002930{
2931 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002932 struct drm_i915_private *dev_priv = dev->dev_private;
2933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2934 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002935 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002936
Daniel Vetterab9412b2013-05-03 11:49:46 +02002937 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002938
Daniel Vettercd986ab2012-10-26 10:58:12 +02002939 /* Write the TU size bits before fdi link training, so that error
2940 * detection works. */
2941 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2942 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2943
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002944 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002945 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002946
Daniel Vetter572deb32012-10-27 18:46:14 +02002947 /* XXX: pch pll's can be enabled any time before we enable the PCH
2948 * transcoder, and we actually should do this to not upset any PCH
2949 * transcoder that already use the clock when we share it.
2950 *
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002951 * Note that enable_shared_dpll tries to do the right thing, but
2952 * get_shared_dpll unconditionally resets the pll - we need that to have
2953 * the right LVDS enable sequence. */
2954 ironlake_enable_shared_dpll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002955
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002956 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002957 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002958
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002959 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02002960 temp |= TRANS_DPLL_ENABLE(pipe);
2961 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02002962 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002963 temp |= sel;
2964 else
2965 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002966 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002967 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002968
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002969 /* set transcoder timing, panel must allow it */
2970 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002971 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002972
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002973 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002974
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002975 /* For PCH DP, enable TRANS_DP_CTL */
2976 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002977 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2978 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002979 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 reg = TRANS_DP_CTL(pipe);
2981 temp = I915_READ(reg);
2982 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002983 TRANS_DP_SYNC_MASK |
2984 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002985 temp |= (TRANS_DP_OUTPUT_ENABLE |
2986 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002987 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002988
2989 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002991 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002992 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002993
2994 switch (intel_trans_dp_port_sel(crtc)) {
2995 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002996 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002997 break;
2998 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002999 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003000 break;
3001 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003002 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003003 break;
3004 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003005 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003006 }
3007
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003009 }
3010
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003011 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003012}
3013
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003014static void lpt_pch_enable(struct drm_crtc *crtc)
3015{
3016 struct drm_device *dev = crtc->dev;
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003019 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003020
Daniel Vetterab9412b2013-05-03 11:49:46 +02003021 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003022
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003023 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003024
Paulo Zanoni0540e482012-10-31 18:12:40 -02003025 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003026 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003027
Paulo Zanoni937bb612012-10-31 18:12:47 -02003028 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003029}
3030
Daniel Vettere2b78262013-06-07 23:10:03 +02003031static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003032{
Daniel Vettere2b78262013-06-07 23:10:03 +02003033 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003034
3035 if (pll == NULL)
3036 return;
3037
3038 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003039 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003040 return;
3041 }
3042
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003043 if (--pll->refcount == 0) {
3044 WARN_ON(pll->on);
3045 WARN_ON(pll->active);
3046 }
3047
Daniel Vettera43f6e02013-06-07 23:10:32 +02003048 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003049}
3050
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003051static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003052{
Daniel Vettere2b78262013-06-07 23:10:03 +02003053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3054 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3055 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003056
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003057 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003058 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3059 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003060 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003061 }
3062
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003063 if (HAS_PCH_IBX(dev_priv->dev)) {
3064 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vettere2b78262013-06-07 23:10:03 +02003065 i = crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003066 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003067
Daniel Vetter46edb022013-06-05 13:34:12 +02003068 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3069 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003070
3071 goto found;
3072 }
3073
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003074 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3075 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003076
3077 /* Only want to check enabled timings first */
3078 if (pll->refcount == 0)
3079 continue;
3080
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003081 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3082 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003083 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003084 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003085 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003086
3087 goto found;
3088 }
3089 }
3090
3091 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003092 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3093 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003094 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003095 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3096 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003097 goto found;
3098 }
3099 }
3100
3101 return NULL;
3102
3103found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003104 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003105 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3106 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003107
Daniel Vettercdbd2312013-06-05 13:34:03 +02003108 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003109 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3110 sizeof(pll->hw_state));
3111
Daniel Vetter46edb022013-06-05 13:34:12 +02003112 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003113 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003114 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003115
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003116 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003117 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003119
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003120 return pll;
3121}
3122
Daniel Vettera1520312013-05-03 11:49:50 +02003123static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003124{
3125 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003126 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003127 u32 temp;
3128
3129 temp = I915_READ(dslreg);
3130 udelay(500);
3131 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003132 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003133 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003134 }
3135}
3136
Jesse Barnesb074cec2013-04-25 12:55:02 -07003137static void ironlake_pfit_enable(struct intel_crtc *crtc)
3138{
3139 struct drm_device *dev = crtc->base.dev;
3140 struct drm_i915_private *dev_priv = dev->dev_private;
3141 int pipe = crtc->pipe;
3142
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003143 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003144 /* Force use of hard-coded filter coefficients
3145 * as some pre-programmed values are broken,
3146 * e.g. x201.
3147 */
3148 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3149 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3150 PF_PIPE_SEL_IVB(pipe));
3151 else
3152 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3153 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3154 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003155 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003156}
3157
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003158static void intel_enable_planes(struct drm_crtc *crtc)
3159{
3160 struct drm_device *dev = crtc->dev;
3161 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3162 struct intel_plane *intel_plane;
3163
3164 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3165 if (intel_plane->pipe == pipe)
3166 intel_plane_restore(&intel_plane->base);
3167}
3168
3169static void intel_disable_planes(struct drm_crtc *crtc)
3170{
3171 struct drm_device *dev = crtc->dev;
3172 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3173 struct intel_plane *intel_plane;
3174
3175 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3176 if (intel_plane->pipe == pipe)
3177 intel_plane_disable(&intel_plane->base);
3178}
3179
Jesse Barnesf67a5592011-01-05 10:31:48 -08003180static void ironlake_crtc_enable(struct drm_crtc *crtc)
3181{
3182 struct drm_device *dev = crtc->dev;
3183 struct drm_i915_private *dev_priv = dev->dev_private;
3184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003185 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003186 int pipe = intel_crtc->pipe;
3187 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003188
Daniel Vetter08a48462012-07-02 11:43:47 +02003189 WARN_ON(!crtc->enabled);
3190
Jesse Barnesf67a5592011-01-05 10:31:48 -08003191 if (intel_crtc->active)
3192 return;
3193
3194 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003195
3196 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3197 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3198
Jesse Barnesf67a5592011-01-05 10:31:48 -08003199 intel_update_watermarks(dev);
3200
Daniel Vetter952735e2013-06-05 13:34:27 +02003201 for_each_encoder_on_crtc(dev, crtc, encoder) {
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003202 if (encoder->pre_pll_enable)
3203 encoder->pre_pll_enable(encoder);
Daniel Vetter952735e2013-06-05 13:34:27 +02003204 if (encoder->pre_enable)
3205 encoder->pre_enable(encoder);
3206 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003207
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003208 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003209 /* Note: FDI PLL enabling _must_ be done before we enable the
3210 * cpu pipes, hence this is separate from all the other fdi/pch
3211 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003212 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003213 } else {
3214 assert_fdi_tx_disabled(dev_priv, pipe);
3215 assert_fdi_rx_disabled(dev_priv, pipe);
3216 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003217
Jesse Barnesb074cec2013-04-25 12:55:02 -07003218 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003219
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003220 /*
3221 * On ILK+ LUT must be loaded before the pipe is running but with
3222 * clocks enabled
3223 */
3224 intel_crtc_load_lut(crtc);
3225
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003226 intel_enable_pipe(dev_priv, pipe,
3227 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003228 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003229 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003230 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003231
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003232 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003233 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003234
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003235 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003236 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003237 mutex_unlock(&dev->struct_mutex);
3238
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003239 for_each_encoder_on_crtc(dev, crtc, encoder)
3240 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003241
3242 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003243 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003244
3245 /*
3246 * There seems to be a race in PCH platform hw (at least on some
3247 * outputs) where an enabled pipe still completes any pageflip right
3248 * away (as if the pipe is off) instead of waiting for vblank. As soon
3249 * as the first vblank happend, everything works as expected. Hence just
3250 * wait for one vblank before returning to avoid strange things
3251 * happening.
3252 */
3253 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003254}
3255
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003256/* IPS only exists on ULT machines and is tied to pipe A. */
3257static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3258{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003259 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003260}
3261
3262static void hsw_enable_ips(struct intel_crtc *crtc)
3263{
3264 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3265
3266 if (!crtc->config.ips_enabled)
3267 return;
3268
3269 /* We can only enable IPS after we enable a plane and wait for a vblank.
3270 * We guarantee that the plane is enabled by calling intel_enable_ips
3271 * only after intel_enable_plane. And intel_enable_plane already waits
3272 * for a vblank, so all we need to do here is to enable the IPS bit. */
3273 assert_plane_enabled(dev_priv, crtc->plane);
3274 I915_WRITE(IPS_CTL, IPS_ENABLE);
3275}
3276
3277static void hsw_disable_ips(struct intel_crtc *crtc)
3278{
3279 struct drm_device *dev = crtc->base.dev;
3280 struct drm_i915_private *dev_priv = dev->dev_private;
3281
3282 if (!crtc->config.ips_enabled)
3283 return;
3284
3285 assert_plane_enabled(dev_priv, crtc->plane);
3286 I915_WRITE(IPS_CTL, 0);
3287
3288 /* We need to wait for a vblank before we can disable the plane. */
3289 intel_wait_for_vblank(dev, crtc->pipe);
3290}
3291
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003292static void haswell_crtc_enable(struct drm_crtc *crtc)
3293{
3294 struct drm_device *dev = crtc->dev;
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3297 struct intel_encoder *encoder;
3298 int pipe = intel_crtc->pipe;
3299 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003300
3301 WARN_ON(!crtc->enabled);
3302
3303 if (intel_crtc->active)
3304 return;
3305
3306 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003307
3308 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3309 if (intel_crtc->config.has_pch_encoder)
3310 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3311
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003312 intel_update_watermarks(dev);
3313
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003314 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003315 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003316
3317 for_each_encoder_on_crtc(dev, crtc, encoder)
3318 if (encoder->pre_enable)
3319 encoder->pre_enable(encoder);
3320
Paulo Zanoni1f544382012-10-24 11:32:00 -02003321 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003322
Jesse Barnesb074cec2013-04-25 12:55:02 -07003323 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003324
3325 /*
3326 * On ILK+ LUT must be loaded before the pipe is running but with
3327 * clocks enabled
3328 */
3329 intel_crtc_load_lut(crtc);
3330
Paulo Zanoni1f544382012-10-24 11:32:00 -02003331 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003332 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003333
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003334 intel_enable_pipe(dev_priv, pipe,
3335 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003336 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003337 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003338 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003339
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003340 hsw_enable_ips(intel_crtc);
3341
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003342 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003343 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003344
3345 mutex_lock(&dev->struct_mutex);
3346 intel_update_fbc(dev);
3347 mutex_unlock(&dev->struct_mutex);
3348
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003349 for_each_encoder_on_crtc(dev, crtc, encoder)
3350 encoder->enable(encoder);
3351
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003352 /*
3353 * There seems to be a race in PCH platform hw (at least on some
3354 * outputs) where an enabled pipe still completes any pageflip right
3355 * away (as if the pipe is off) instead of waiting for vblank. As soon
3356 * as the first vblank happend, everything works as expected. Hence just
3357 * wait for one vblank before returning to avoid strange things
3358 * happening.
3359 */
3360 intel_wait_for_vblank(dev, intel_crtc->pipe);
3361}
3362
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003363static void ironlake_pfit_disable(struct intel_crtc *crtc)
3364{
3365 struct drm_device *dev = crtc->base.dev;
3366 struct drm_i915_private *dev_priv = dev->dev_private;
3367 int pipe = crtc->pipe;
3368
3369 /* To avoid upsetting the power well on haswell only disable the pfit if
3370 * it's in use. The hw state code will make sure we get this right. */
3371 if (crtc->config.pch_pfit.size) {
3372 I915_WRITE(PF_CTL(pipe), 0);
3373 I915_WRITE(PF_WIN_POS(pipe), 0);
3374 I915_WRITE(PF_WIN_SZ(pipe), 0);
3375 }
3376}
3377
Jesse Barnes6be4a602010-09-10 10:26:01 -07003378static void ironlake_crtc_disable(struct drm_crtc *crtc)
3379{
3380 struct drm_device *dev = crtc->dev;
3381 struct drm_i915_private *dev_priv = dev->dev_private;
3382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003383 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003384 int pipe = intel_crtc->pipe;
3385 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003387
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003388
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003389 if (!intel_crtc->active)
3390 return;
3391
Daniel Vetterea9d7582012-07-10 10:42:52 +02003392 for_each_encoder_on_crtc(dev, crtc, encoder)
3393 encoder->disable(encoder);
3394
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003395 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003396 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003397
Chris Wilson973d04f2011-07-08 12:22:37 +01003398 if (dev_priv->cfb_plane == plane)
3399 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003400
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003401 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003402 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003403 intel_disable_plane(dev_priv, plane, pipe);
3404
Daniel Vetterd925c592013-06-05 13:34:04 +02003405 if (intel_crtc->config.has_pch_encoder)
3406 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3407
Jesse Barnesb24e7172011-01-04 15:09:30 -08003408 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003409
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003410 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003411
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003412 for_each_encoder_on_crtc(dev, crtc, encoder)
3413 if (encoder->post_disable)
3414 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003415
Daniel Vetterd925c592013-06-05 13:34:04 +02003416 if (intel_crtc->config.has_pch_encoder) {
3417 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003418
Daniel Vetterd925c592013-06-05 13:34:04 +02003419 ironlake_disable_pch_transcoder(dev_priv, pipe);
3420 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003421
Daniel Vetterd925c592013-06-05 13:34:04 +02003422 if (HAS_PCH_CPT(dev)) {
3423 /* disable TRANS_DP_CTL */
3424 reg = TRANS_DP_CTL(pipe);
3425 temp = I915_READ(reg);
3426 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3427 TRANS_DP_PORT_SEL_MASK);
3428 temp |= TRANS_DP_PORT_SEL_NONE;
3429 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003430
Daniel Vetterd925c592013-06-05 13:34:04 +02003431 /* disable DPLL_SEL */
3432 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003433 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003434 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003435 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003436
3437 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003438 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003439
3440 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003441 }
3442
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003443 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003444 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003445
3446 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003447 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003448 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003449}
3450
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003451static void haswell_crtc_disable(struct drm_crtc *crtc)
3452{
3453 struct drm_device *dev = crtc->dev;
3454 struct drm_i915_private *dev_priv = dev->dev_private;
3455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3456 struct intel_encoder *encoder;
3457 int pipe = intel_crtc->pipe;
3458 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003459 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003460
3461 if (!intel_crtc->active)
3462 return;
3463
3464 for_each_encoder_on_crtc(dev, crtc, encoder)
3465 encoder->disable(encoder);
3466
3467 intel_crtc_wait_for_pending_flips(crtc);
3468 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003469
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003470 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003471 if (dev_priv->cfb_plane == plane)
3472 intel_disable_fbc(dev);
3473
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003474 hsw_disable_ips(intel_crtc);
3475
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003476 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003477 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003478 intel_disable_plane(dev_priv, plane, pipe);
3479
Paulo Zanoni86642812013-04-12 17:57:57 -03003480 if (intel_crtc->config.has_pch_encoder)
3481 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003482 intel_disable_pipe(dev_priv, pipe);
3483
Paulo Zanoniad80a812012-10-24 16:06:19 -02003484 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003486 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003487
Paulo Zanoni1f544382012-10-24 11:32:00 -02003488 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003489
3490 for_each_encoder_on_crtc(dev, crtc, encoder)
3491 if (encoder->post_disable)
3492 encoder->post_disable(encoder);
3493
Daniel Vetter88adfff2013-03-28 10:42:01 +01003494 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003495 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003496 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003497 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003498 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003499
3500 intel_crtc->active = false;
3501 intel_update_watermarks(dev);
3502
3503 mutex_lock(&dev->struct_mutex);
3504 intel_update_fbc(dev);
3505 mutex_unlock(&dev->struct_mutex);
3506}
3507
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003508static void ironlake_crtc_off(struct drm_crtc *crtc)
3509{
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003511 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003512}
3513
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003514static void haswell_crtc_off(struct drm_crtc *crtc)
3515{
3516 intel_ddi_put_crtc_pll(crtc);
3517}
3518
Daniel Vetter02e792f2009-09-15 22:57:34 +02003519static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3520{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003521 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003522 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003523 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003524
Chris Wilson23f09ce2010-08-12 13:53:37 +01003525 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003526 dev_priv->mm.interruptible = false;
3527 (void) intel_overlay_switch_off(intel_crtc->overlay);
3528 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003529 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003530 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003531
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003532 /* Let userspace switch the overlay on again. In most cases userspace
3533 * has to recompute where to put it anyway.
3534 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003535}
3536
Egbert Eich61bc95c2013-03-04 09:24:38 -05003537/**
3538 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3539 * cursor plane briefly if not already running after enabling the display
3540 * plane.
3541 * This workaround avoids occasional blank screens when self refresh is
3542 * enabled.
3543 */
3544static void
3545g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3546{
3547 u32 cntl = I915_READ(CURCNTR(pipe));
3548
3549 if ((cntl & CURSOR_MODE) == 0) {
3550 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3551
3552 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3553 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3554 intel_wait_for_vblank(dev_priv->dev, pipe);
3555 I915_WRITE(CURCNTR(pipe), cntl);
3556 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3557 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3558 }
3559}
3560
Jesse Barnes2dd24552013-04-25 12:55:01 -07003561static void i9xx_pfit_enable(struct intel_crtc *crtc)
3562{
3563 struct drm_device *dev = crtc->base.dev;
3564 struct drm_i915_private *dev_priv = dev->dev_private;
3565 struct intel_crtc_config *pipe_config = &crtc->config;
3566
Daniel Vetter328d8e82013-05-08 10:36:31 +02003567 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003568 return;
3569
Daniel Vetterc0b03412013-05-28 12:05:54 +02003570 /*
3571 * The panel fitter should only be adjusted whilst the pipe is disabled,
3572 * according to register description and PRM.
3573 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003574 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3575 assert_pipe_disabled(dev_priv, crtc->pipe);
3576
Jesse Barnesb074cec2013-04-25 12:55:02 -07003577 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3578 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003579
3580 /* Border color in case we don't scale up to the full screen. Black by
3581 * default, change to something else for debugging. */
3582 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003583}
3584
Jesse Barnes89b667f2013-04-18 14:51:36 -07003585static void valleyview_crtc_enable(struct drm_crtc *crtc)
3586{
3587 struct drm_device *dev = crtc->dev;
3588 struct drm_i915_private *dev_priv = dev->dev_private;
3589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3590 struct intel_encoder *encoder;
3591 int pipe = intel_crtc->pipe;
3592 int plane = intel_crtc->plane;
3593
3594 WARN_ON(!crtc->enabled);
3595
3596 if (intel_crtc->active)
3597 return;
3598
3599 intel_crtc->active = true;
3600 intel_update_watermarks(dev);
3601
3602 mutex_lock(&dev_priv->dpio_lock);
3603
3604 for_each_encoder_on_crtc(dev, crtc, encoder)
3605 if (encoder->pre_pll_enable)
3606 encoder->pre_pll_enable(encoder);
3607
Daniel Vetter87442f72013-06-06 00:52:17 +02003608 vlv_enable_pll(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003609
3610 for_each_encoder_on_crtc(dev, crtc, encoder)
3611 if (encoder->pre_enable)
3612 encoder->pre_enable(encoder);
3613
3614 /* VLV wants encoder enabling _before_ the pipe is up. */
3615 for_each_encoder_on_crtc(dev, crtc, encoder)
3616 encoder->enable(encoder);
3617
Jesse Barnes2dd24552013-04-25 12:55:01 -07003618 i9xx_pfit_enable(intel_crtc);
3619
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003620 intel_crtc_load_lut(crtc);
3621
Jesse Barnes89b667f2013-04-18 14:51:36 -07003622 intel_enable_pipe(dev_priv, pipe, false);
3623 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003624 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003625 intel_crtc_update_cursor(crtc, true);
3626
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003627 intel_update_fbc(dev);
3628
Jesse Barnes89b667f2013-04-18 14:51:36 -07003629 mutex_unlock(&dev_priv->dpio_lock);
3630}
3631
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003632static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003633{
3634 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003635 struct drm_i915_private *dev_priv = dev->dev_private;
3636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003637 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003638 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003639 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003640
Daniel Vetter08a48462012-07-02 11:43:47 +02003641 WARN_ON(!crtc->enabled);
3642
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003643 if (intel_crtc->active)
3644 return;
3645
3646 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003647 intel_update_watermarks(dev);
3648
Daniel Vetter87442f72013-06-06 00:52:17 +02003649 i9xx_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003650
3651 for_each_encoder_on_crtc(dev, crtc, encoder)
3652 if (encoder->pre_enable)
3653 encoder->pre_enable(encoder);
3654
Jesse Barnes2dd24552013-04-25 12:55:01 -07003655 i9xx_pfit_enable(intel_crtc);
3656
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003657 intel_crtc_load_lut(crtc);
3658
Jesse Barnes040484a2011-01-03 12:14:26 -08003659 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003660 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003661 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003662 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003663 if (IS_G4X(dev))
3664 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003665 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003666
3667 /* Give the overlay scaler a chance to enable if it's on this pipe */
3668 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003669
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003670 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003671
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003672 for_each_encoder_on_crtc(dev, crtc, encoder)
3673 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003674}
3675
Daniel Vetter87476d62013-04-11 16:29:06 +02003676static void i9xx_pfit_disable(struct intel_crtc *crtc)
3677{
3678 struct drm_device *dev = crtc->base.dev;
3679 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003680
3681 if (!crtc->config.gmch_pfit.control)
3682 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003683
3684 assert_pipe_disabled(dev_priv, crtc->pipe);
3685
Daniel Vetter328d8e82013-05-08 10:36:31 +02003686 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3687 I915_READ(PFIT_CONTROL));
3688 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003689}
3690
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003691static void i9xx_crtc_disable(struct drm_crtc *crtc)
3692{
3693 struct drm_device *dev = crtc->dev;
3694 struct drm_i915_private *dev_priv = dev->dev_private;
3695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003696 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003697 int pipe = intel_crtc->pipe;
3698 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003699
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003700 if (!intel_crtc->active)
3701 return;
3702
Daniel Vetterea9d7582012-07-10 10:42:52 +02003703 for_each_encoder_on_crtc(dev, crtc, encoder)
3704 encoder->disable(encoder);
3705
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003706 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003707 intel_crtc_wait_for_pending_flips(crtc);
3708 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003709
Chris Wilson973d04f2011-07-08 12:22:37 +01003710 if (dev_priv->cfb_plane == plane)
3711 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003712
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003713 intel_crtc_dpms_overlay(intel_crtc, false);
3714 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003715 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003716 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003717
Jesse Barnesb24e7172011-01-04 15:09:30 -08003718 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003719
Daniel Vetter87476d62013-04-11 16:29:06 +02003720 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003721
Jesse Barnes89b667f2013-04-18 14:51:36 -07003722 for_each_encoder_on_crtc(dev, crtc, encoder)
3723 if (encoder->post_disable)
3724 encoder->post_disable(encoder);
3725
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003726 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003727
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003728 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003729 intel_update_fbc(dev);
3730 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003731}
3732
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003733static void i9xx_crtc_off(struct drm_crtc *crtc)
3734{
3735}
3736
Daniel Vetter976f8a22012-07-08 22:34:21 +02003737static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3738 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003739{
3740 struct drm_device *dev = crtc->dev;
3741 struct drm_i915_master_private *master_priv;
3742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003744
3745 if (!dev->primary->master)
3746 return;
3747
3748 master_priv = dev->primary->master->driver_priv;
3749 if (!master_priv->sarea_priv)
3750 return;
3751
Jesse Barnes79e53942008-11-07 14:24:08 -08003752 switch (pipe) {
3753 case 0:
3754 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3755 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3756 break;
3757 case 1:
3758 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3759 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3760 break;
3761 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003762 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003763 break;
3764 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003765}
3766
Daniel Vetter976f8a22012-07-08 22:34:21 +02003767/**
3768 * Sets the power management mode of the pipe and plane.
3769 */
3770void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003771{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003772 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003773 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003774 struct intel_encoder *intel_encoder;
3775 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003776
Daniel Vetter976f8a22012-07-08 22:34:21 +02003777 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3778 enable |= intel_encoder->connectors_active;
3779
3780 if (enable)
3781 dev_priv->display.crtc_enable(crtc);
3782 else
3783 dev_priv->display.crtc_disable(crtc);
3784
3785 intel_crtc_update_sarea(crtc, enable);
3786}
3787
Daniel Vetter976f8a22012-07-08 22:34:21 +02003788static void intel_crtc_disable(struct drm_crtc *crtc)
3789{
3790 struct drm_device *dev = crtc->dev;
3791 struct drm_connector *connector;
3792 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003794
3795 /* crtc should still be enabled when we disable it. */
3796 WARN_ON(!crtc->enabled);
3797
3798 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003799 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003800 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003801 dev_priv->display.off(crtc);
3802
Chris Wilson931872f2012-01-16 23:01:13 +00003803 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3804 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003805
3806 if (crtc->fb) {
3807 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003808 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003809 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003810 crtc->fb = NULL;
3811 }
3812
3813 /* Update computed state. */
3814 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3815 if (!connector->encoder || !connector->encoder->crtc)
3816 continue;
3817
3818 if (connector->encoder->crtc != crtc)
3819 continue;
3820
3821 connector->dpms = DRM_MODE_DPMS_OFF;
3822 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003823 }
3824}
3825
Daniel Vettera261b242012-07-26 19:21:47 +02003826void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003827{
Daniel Vettera261b242012-07-26 19:21:47 +02003828 struct drm_crtc *crtc;
3829
3830 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3831 if (crtc->enabled)
3832 intel_crtc_disable(crtc);
3833 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003834}
3835
Chris Wilsonea5b2132010-08-04 13:50:23 +01003836void intel_encoder_destroy(struct drm_encoder *encoder)
3837{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003838 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003839
Chris Wilsonea5b2132010-08-04 13:50:23 +01003840 drm_encoder_cleanup(encoder);
3841 kfree(intel_encoder);
3842}
3843
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003844/* Simple dpms helper for encodres with just one connector, no cloning and only
3845 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3846 * state of the entire output pipe. */
3847void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3848{
3849 if (mode == DRM_MODE_DPMS_ON) {
3850 encoder->connectors_active = true;
3851
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003852 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003853 } else {
3854 encoder->connectors_active = false;
3855
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003856 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003857 }
3858}
3859
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003860/* Cross check the actual hw state with our own modeset state tracking (and it's
3861 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003862static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003863{
3864 if (connector->get_hw_state(connector)) {
3865 struct intel_encoder *encoder = connector->encoder;
3866 struct drm_crtc *crtc;
3867 bool encoder_enabled;
3868 enum pipe pipe;
3869
3870 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3871 connector->base.base.id,
3872 drm_get_connector_name(&connector->base));
3873
3874 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3875 "wrong connector dpms state\n");
3876 WARN(connector->base.encoder != &encoder->base,
3877 "active connector not linked to encoder\n");
3878 WARN(!encoder->connectors_active,
3879 "encoder->connectors_active not set\n");
3880
3881 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3882 WARN(!encoder_enabled, "encoder not enabled\n");
3883 if (WARN_ON(!encoder->base.crtc))
3884 return;
3885
3886 crtc = encoder->base.crtc;
3887
3888 WARN(!crtc->enabled, "crtc not enabled\n");
3889 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3890 WARN(pipe != to_intel_crtc(crtc)->pipe,
3891 "encoder active on the wrong pipe\n");
3892 }
3893}
3894
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003895/* Even simpler default implementation, if there's really no special case to
3896 * consider. */
3897void intel_connector_dpms(struct drm_connector *connector, int mode)
3898{
3899 struct intel_encoder *encoder = intel_attached_encoder(connector);
3900
3901 /* All the simple cases only support two dpms states. */
3902 if (mode != DRM_MODE_DPMS_ON)
3903 mode = DRM_MODE_DPMS_OFF;
3904
3905 if (mode == connector->dpms)
3906 return;
3907
3908 connector->dpms = mode;
3909
3910 /* Only need to change hw state when actually enabled */
3911 if (encoder->base.crtc)
3912 intel_encoder_dpms(encoder, mode);
3913 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003914 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003915
Daniel Vetterb9805142012-08-31 17:37:33 +02003916 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003917}
3918
Daniel Vetterf0947c32012-07-02 13:10:34 +02003919/* Simple connector->get_hw_state implementation for encoders that support only
3920 * one connector and no cloning and hence the encoder state determines the state
3921 * of the connector. */
3922bool intel_connector_get_hw_state(struct intel_connector *connector)
3923{
Daniel Vetter24929352012-07-02 20:28:59 +02003924 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003925 struct intel_encoder *encoder = connector->encoder;
3926
3927 return encoder->get_hw_state(encoder, &pipe);
3928}
3929
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003930static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3931 struct intel_crtc_config *pipe_config)
3932{
3933 struct drm_i915_private *dev_priv = dev->dev_private;
3934 struct intel_crtc *pipe_B_crtc =
3935 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3936
3937 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3938 pipe_name(pipe), pipe_config->fdi_lanes);
3939 if (pipe_config->fdi_lanes > 4) {
3940 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3941 pipe_name(pipe), pipe_config->fdi_lanes);
3942 return false;
3943 }
3944
3945 if (IS_HASWELL(dev)) {
3946 if (pipe_config->fdi_lanes > 2) {
3947 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3948 pipe_config->fdi_lanes);
3949 return false;
3950 } else {
3951 return true;
3952 }
3953 }
3954
3955 if (INTEL_INFO(dev)->num_pipes == 2)
3956 return true;
3957
3958 /* Ivybridge 3 pipe is really complicated */
3959 switch (pipe) {
3960 case PIPE_A:
3961 return true;
3962 case PIPE_B:
3963 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3964 pipe_config->fdi_lanes > 2) {
3965 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3966 pipe_name(pipe), pipe_config->fdi_lanes);
3967 return false;
3968 }
3969 return true;
3970 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003971 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003972 pipe_B_crtc->config.fdi_lanes <= 2) {
3973 if (pipe_config->fdi_lanes > 2) {
3974 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3975 pipe_name(pipe), pipe_config->fdi_lanes);
3976 return false;
3977 }
3978 } else {
3979 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
3980 return false;
3981 }
3982 return true;
3983 default:
3984 BUG();
3985 }
3986}
3987
Daniel Vettere29c22c2013-02-21 00:00:16 +01003988#define RETRY 1
3989static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
3990 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02003991{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003992 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003993 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02003994 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01003995 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003996
Daniel Vettere29c22c2013-02-21 00:00:16 +01003997retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02003998 /* FDI is a binary signal running at ~2.7GHz, encoding
3999 * each output octet as 10 bits. The actual frequency
4000 * is stored as a divider into a 100MHz clock, and the
4001 * mode pixel clock is stored in units of 1KHz.
4002 * Hence the bw of each lane in terms of the mode signal
4003 * is:
4004 */
4005 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4006
Daniel Vetterff9a6752013-06-01 17:16:21 +02004007 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004008 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004009
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004010 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004011 pipe_config->pipe_bpp);
4012
4013 pipe_config->fdi_lanes = lane;
4014
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004015 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004016 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004017
Daniel Vettere29c22c2013-02-21 00:00:16 +01004018 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4019 intel_crtc->pipe, pipe_config);
4020 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4021 pipe_config->pipe_bpp -= 2*3;
4022 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4023 pipe_config->pipe_bpp);
4024 needs_recompute = true;
4025 pipe_config->bw_constrained = true;
4026
4027 goto retry;
4028 }
4029
4030 if (needs_recompute)
4031 return RETRY;
4032
4033 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004034}
4035
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004036static void hsw_compute_ips_config(struct intel_crtc *crtc,
4037 struct intel_crtc_config *pipe_config)
4038{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004039 pipe_config->ips_enabled = i915_enable_ips &&
4040 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004041 pipe_config->pipe_bpp == 24;
4042}
4043
Daniel Vettera43f6e02013-06-07 23:10:32 +02004044static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004045 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004046{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004047 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004048 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004049
Eric Anholtbad720f2009-10-22 16:11:14 -07004050 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004051 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004052 if (pipe_config->requested_mode.clock * 3
4053 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004054 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004055 }
Chris Wilson89749352010-09-12 18:25:19 +01004056
Daniel Vetterf9bef082012-04-15 19:53:19 +02004057 /* All interlaced capable intel hw wants timings in frames. Note though
4058 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4059 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004060 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004061 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004062
Damien Lespiau8693a822013-05-03 18:48:11 +01004063 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4064 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004065 */
4066 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4067 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004068 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004069
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004070 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004071 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004072 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004073 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4074 * for lvds. */
4075 pipe_config->pipe_bpp = 8*3;
4076 }
4077
Damien Lespiauf5adf942013-06-24 18:29:34 +01004078 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004079 hsw_compute_ips_config(crtc, pipe_config);
4080
4081 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4082 * clock survives for now. */
4083 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4084 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004085
Daniel Vetter877d48d2013-04-19 11:24:43 +02004086 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004087 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004088
Daniel Vettere29c22c2013-02-21 00:00:16 +01004089 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004090}
4091
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004092static int valleyview_get_display_clock_speed(struct drm_device *dev)
4093{
4094 return 400000; /* FIXME */
4095}
4096
Jesse Barnese70236a2009-09-21 10:42:27 -07004097static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004098{
Jesse Barnese70236a2009-09-21 10:42:27 -07004099 return 400000;
4100}
Jesse Barnes79e53942008-11-07 14:24:08 -08004101
Jesse Barnese70236a2009-09-21 10:42:27 -07004102static int i915_get_display_clock_speed(struct drm_device *dev)
4103{
4104 return 333000;
4105}
Jesse Barnes79e53942008-11-07 14:24:08 -08004106
Jesse Barnese70236a2009-09-21 10:42:27 -07004107static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4108{
4109 return 200000;
4110}
Jesse Barnes79e53942008-11-07 14:24:08 -08004111
Jesse Barnese70236a2009-09-21 10:42:27 -07004112static int i915gm_get_display_clock_speed(struct drm_device *dev)
4113{
4114 u16 gcfgc = 0;
4115
4116 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4117
4118 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004119 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004120 else {
4121 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4122 case GC_DISPLAY_CLOCK_333_MHZ:
4123 return 333000;
4124 default:
4125 case GC_DISPLAY_CLOCK_190_200_MHZ:
4126 return 190000;
4127 }
4128 }
4129}
Jesse Barnes79e53942008-11-07 14:24:08 -08004130
Jesse Barnese70236a2009-09-21 10:42:27 -07004131static int i865_get_display_clock_speed(struct drm_device *dev)
4132{
4133 return 266000;
4134}
4135
4136static int i855_get_display_clock_speed(struct drm_device *dev)
4137{
4138 u16 hpllcc = 0;
4139 /* Assume that the hardware is in the high speed state. This
4140 * should be the default.
4141 */
4142 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4143 case GC_CLOCK_133_200:
4144 case GC_CLOCK_100_200:
4145 return 200000;
4146 case GC_CLOCK_166_250:
4147 return 250000;
4148 case GC_CLOCK_100_133:
4149 return 133000;
4150 }
4151
4152 /* Shouldn't happen */
4153 return 0;
4154}
4155
4156static int i830_get_display_clock_speed(struct drm_device *dev)
4157{
4158 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004159}
4160
Zhenyu Wang2c072452009-06-05 15:38:42 +08004161static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004162intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004163{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004164 while (*num > DATA_LINK_M_N_MASK ||
4165 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004166 *num >>= 1;
4167 *den >>= 1;
4168 }
4169}
4170
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004171static void compute_m_n(unsigned int m, unsigned int n,
4172 uint32_t *ret_m, uint32_t *ret_n)
4173{
4174 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4175 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4176 intel_reduce_m_n_ratio(ret_m, ret_n);
4177}
4178
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004179void
4180intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4181 int pixel_clock, int link_clock,
4182 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004183{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004184 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004185
4186 compute_m_n(bits_per_pixel * pixel_clock,
4187 link_clock * nlanes * 8,
4188 &m_n->gmch_m, &m_n->gmch_n);
4189
4190 compute_m_n(pixel_clock, link_clock,
4191 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004192}
4193
Chris Wilsona7615032011-01-12 17:04:08 +00004194static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4195{
Keith Packard72bbe582011-09-26 16:09:45 -07004196 if (i915_panel_use_ssc >= 0)
4197 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004198 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004199 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004200}
4201
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004202static int vlv_get_refclk(struct drm_crtc *crtc)
4203{
4204 struct drm_device *dev = crtc->dev;
4205 struct drm_i915_private *dev_priv = dev->dev_private;
4206 int refclk = 27000; /* for DP & HDMI */
4207
4208 return 100000; /* only one validated so far */
4209
4210 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4211 refclk = 96000;
4212 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4213 if (intel_panel_use_ssc(dev_priv))
4214 refclk = 100000;
4215 else
4216 refclk = 96000;
4217 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4218 refclk = 100000;
4219 }
4220
4221 return refclk;
4222}
4223
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004224static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 int refclk;
4229
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004230 if (IS_VALLEYVIEW(dev)) {
4231 refclk = vlv_get_refclk(crtc);
4232 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004233 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004234 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004235 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4236 refclk / 1000);
4237 } else if (!IS_GEN2(dev)) {
4238 refclk = 96000;
4239 } else {
4240 refclk = 48000;
4241 }
4242
4243 return refclk;
4244}
4245
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004246static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004247{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004248 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004249}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004250
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004251static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4252{
4253 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004254}
4255
Daniel Vetterf47709a2013-03-28 10:42:02 +01004256static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004257 intel_clock_t *reduced_clock)
4258{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004259 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004260 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004261 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004262 u32 fp, fp2 = 0;
4263
4264 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004265 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004266 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004267 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004268 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004269 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004270 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004271 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004272 }
4273
4274 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004275 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004276
Daniel Vetterf47709a2013-03-28 10:42:02 +01004277 crtc->lowfreq_avail = false;
4278 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004279 reduced_clock && i915_powersave) {
4280 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004281 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004282 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004283 } else {
4284 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004285 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004286 }
4287}
4288
Jesse Barnes89b667f2013-04-18 14:51:36 -07004289static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4290{
4291 u32 reg_val;
4292
4293 /*
4294 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4295 * and set it to a reasonable value instead.
4296 */
Jani Nikulaae992582013-05-22 15:36:19 +03004297 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004298 reg_val &= 0xffffff00;
4299 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004300 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004301
Jani Nikulaae992582013-05-22 15:36:19 +03004302 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004303 reg_val &= 0x8cffffff;
4304 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004305 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004306
Jani Nikulaae992582013-05-22 15:36:19 +03004307 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004308 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004309 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004310
Jani Nikulaae992582013-05-22 15:36:19 +03004311 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004312 reg_val &= 0x00ffffff;
4313 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004314 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004315}
4316
Daniel Vetterb5518422013-05-03 11:49:48 +02004317static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4318 struct intel_link_m_n *m_n)
4319{
4320 struct drm_device *dev = crtc->base.dev;
4321 struct drm_i915_private *dev_priv = dev->dev_private;
4322 int pipe = crtc->pipe;
4323
Daniel Vettere3b95f12013-05-03 11:49:49 +02004324 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4325 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4326 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4327 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004328}
4329
4330static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4331 struct intel_link_m_n *m_n)
4332{
4333 struct drm_device *dev = crtc->base.dev;
4334 struct drm_i915_private *dev_priv = dev->dev_private;
4335 int pipe = crtc->pipe;
4336 enum transcoder transcoder = crtc->config.cpu_transcoder;
4337
4338 if (INTEL_INFO(dev)->gen >= 5) {
4339 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4340 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4341 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4342 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4343 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004344 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4345 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4346 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4347 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004348 }
4349}
4350
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004351static void intel_dp_set_m_n(struct intel_crtc *crtc)
4352{
4353 if (crtc->config.has_pch_encoder)
4354 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4355 else
4356 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4357}
4358
Daniel Vetterf47709a2013-03-28 10:42:02 +01004359static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004360{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004361 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004362 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004363 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004364 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004365 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004366 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004367 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004368 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004369
Daniel Vetter09153002012-12-12 14:06:44 +01004370 mutex_lock(&dev_priv->dpio_lock);
4371
Jesse Barnes89b667f2013-04-18 14:51:36 -07004372 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004373
Daniel Vetterf47709a2013-03-28 10:42:02 +01004374 bestn = crtc->config.dpll.n;
4375 bestm1 = crtc->config.dpll.m1;
4376 bestm2 = crtc->config.dpll.m2;
4377 bestp1 = crtc->config.dpll.p1;
4378 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004379
Jesse Barnes89b667f2013-04-18 14:51:36 -07004380 /* See eDP HDMI DPIO driver vbios notes doc */
4381
4382 /* PLL B needs special handling */
4383 if (pipe)
4384 vlv_pllb_recal_opamp(dev_priv);
4385
4386 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004387 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004388
4389 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004390 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004391 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004392 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004393
4394 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004395 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004396
4397 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004398 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4399 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4400 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004401 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004402
4403 /*
4404 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4405 * but we don't support that).
4406 * Note: don't use the DAC post divider as it seems unstable.
4407 */
4408 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004409 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004410
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004411 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004412 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004413
Jesse Barnes89b667f2013-04-18 14:51:36 -07004414 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004415 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004416 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004417 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004418 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004419 0x005f0021);
4420 else
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004421 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004422 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004423
Jesse Barnes89b667f2013-04-18 14:51:36 -07004424 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4425 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4426 /* Use SSC source */
4427 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004428 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004429 0x0df40000);
4430 else
Jani Nikulaae992582013-05-22 15:36:19 +03004431 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004432 0x0df70000);
4433 } else { /* HDMI or VGA */
4434 /* Use bend source */
4435 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004436 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004437 0x0df70000);
4438 else
Jani Nikulaae992582013-05-22 15:36:19 +03004439 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004440 0x0df40000);
4441 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004442
Jani Nikulaae992582013-05-22 15:36:19 +03004443 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004444 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4445 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4446 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4447 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004448 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004449
Jani Nikulaae992582013-05-22 15:36:19 +03004450 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004451
4452 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4453 if (encoder->pre_pll_enable)
4454 encoder->pre_pll_enable(encoder);
4455
4456 /* Enable DPIO clock input */
4457 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4458 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4459 if (pipe)
4460 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004461
4462 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004463 crtc->config.dpll_hw_state.dpll = dpll;
4464
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004465 I915_WRITE(DPLL(pipe), dpll);
4466 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004467 udelay(150);
4468
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004469 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4470 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4471
Daniel Vetteref1b4602013-06-01 17:17:04 +02004472 dpll_md = (crtc->config.pixel_multiplier - 1)
4473 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004474 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4475
Daniel Vetter198a037f2013-04-19 11:14:37 +02004476 I915_WRITE(DPLL_MD(pipe), dpll_md);
4477 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004478
Daniel Vetterf47709a2013-03-28 10:42:02 +01004479 if (crtc->config.has_dp_encoder)
4480 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304481
Daniel Vetter09153002012-12-12 14:06:44 +01004482 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004483}
4484
Daniel Vetterf47709a2013-03-28 10:42:02 +01004485static void i9xx_update_pll(struct intel_crtc *crtc,
4486 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004487 int num_connectors)
4488{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004489 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004490 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004491 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004492 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004493 u32 dpll;
4494 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004495 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004496
Daniel Vetterf47709a2013-03-28 10:42:02 +01004497 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304498
Daniel Vetterf47709a2013-03-28 10:42:02 +01004499 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4500 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004501
4502 dpll = DPLL_VGA_MODE_DIS;
4503
Daniel Vetterf47709a2013-03-28 10:42:02 +01004504 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004505 dpll |= DPLLB_MODE_LVDS;
4506 else
4507 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004508
Daniel Vetteref1b4602013-06-01 17:17:04 +02004509 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004510 dpll |= (crtc->config.pixel_multiplier - 1)
4511 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004512 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004513
4514 if (is_sdvo)
4515 dpll |= DPLL_DVO_HIGH_SPEED;
4516
Daniel Vetterf47709a2013-03-28 10:42:02 +01004517 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004518 dpll |= DPLL_DVO_HIGH_SPEED;
4519
4520 /* compute bitmask from p1 value */
4521 if (IS_PINEVIEW(dev))
4522 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4523 else {
4524 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4525 if (IS_G4X(dev) && reduced_clock)
4526 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4527 }
4528 switch (clock->p2) {
4529 case 5:
4530 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4531 break;
4532 case 7:
4533 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4534 break;
4535 case 10:
4536 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4537 break;
4538 case 14:
4539 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4540 break;
4541 }
4542 if (INTEL_INFO(dev)->gen >= 4)
4543 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4544
Daniel Vetter09ede542013-04-30 14:01:45 +02004545 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004546 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004547 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004548 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4549 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4550 else
4551 dpll |= PLL_REF_INPUT_DREFCLK;
4552
4553 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004554 crtc->config.dpll_hw_state.dpll = dpll;
4555
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004556 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4557 POSTING_READ(DPLL(pipe));
4558 udelay(150);
4559
Daniel Vetterf47709a2013-03-28 10:42:02 +01004560 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004561 if (encoder->pre_pll_enable)
4562 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004563
Daniel Vetterf47709a2013-03-28 10:42:02 +01004564 if (crtc->config.has_dp_encoder)
4565 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004566
4567 I915_WRITE(DPLL(pipe), dpll);
4568
4569 /* Wait for the clocks to stabilize. */
4570 POSTING_READ(DPLL(pipe));
4571 udelay(150);
4572
4573 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004574 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4575 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004576 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4577
Daniel Vetter198a037f2013-04-19 11:14:37 +02004578 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004579 } else {
4580 /* The pixel multiplier can only be updated once the
4581 * DPLL is enabled and the clocks are stable.
4582 *
4583 * So write it again.
4584 */
4585 I915_WRITE(DPLL(pipe), dpll);
4586 }
4587}
4588
Daniel Vetterf47709a2013-03-28 10:42:02 +01004589static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004590 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004591 int num_connectors)
4592{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004593 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004594 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004595 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004596 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004597 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004598 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004599
Daniel Vetterf47709a2013-03-28 10:42:02 +01004600 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304601
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004602 dpll = DPLL_VGA_MODE_DIS;
4603
Daniel Vetterf47709a2013-03-28 10:42:02 +01004604 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004605 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4606 } else {
4607 if (clock->p1 == 2)
4608 dpll |= PLL_P1_DIVIDE_BY_TWO;
4609 else
4610 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4611 if (clock->p2 == 4)
4612 dpll |= PLL_P2_DIVIDE_BY_4;
4613 }
4614
Daniel Vetterf47709a2013-03-28 10:42:02 +01004615 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004616 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4617 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4618 else
4619 dpll |= PLL_REF_INPUT_DREFCLK;
4620
4621 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004622 crtc->config.dpll_hw_state.dpll = dpll;
4623
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004624 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4625 POSTING_READ(DPLL(pipe));
4626 udelay(150);
4627
Daniel Vetterf47709a2013-03-28 10:42:02 +01004628 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004629 if (encoder->pre_pll_enable)
4630 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004631
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004632 I915_WRITE(DPLL(pipe), dpll);
4633
4634 /* Wait for the clocks to stabilize. */
4635 POSTING_READ(DPLL(pipe));
4636 udelay(150);
4637
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004638 /* The pixel multiplier can only be updated once the
4639 * DPLL is enabled and the clocks are stable.
4640 *
4641 * So write it again.
4642 */
4643 I915_WRITE(DPLL(pipe), dpll);
4644}
4645
Daniel Vetter8a654f32013-06-01 17:16:22 +02004646static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004647{
4648 struct drm_device *dev = intel_crtc->base.dev;
4649 struct drm_i915_private *dev_priv = dev->dev_private;
4650 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004651 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004652 struct drm_display_mode *adjusted_mode =
4653 &intel_crtc->config.adjusted_mode;
4654 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004655 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4656
4657 /* We need to be careful not to changed the adjusted mode, for otherwise
4658 * the hw state checker will get angry at the mismatch. */
4659 crtc_vtotal = adjusted_mode->crtc_vtotal;
4660 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004661
4662 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4663 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004664 crtc_vtotal -= 1;
4665 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004666 vsyncshift = adjusted_mode->crtc_hsync_start
4667 - adjusted_mode->crtc_htotal / 2;
4668 } else {
4669 vsyncshift = 0;
4670 }
4671
4672 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004673 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004674
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004675 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004676 (adjusted_mode->crtc_hdisplay - 1) |
4677 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004678 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004679 (adjusted_mode->crtc_hblank_start - 1) |
4680 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004681 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004682 (adjusted_mode->crtc_hsync_start - 1) |
4683 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4684
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004685 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004686 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004687 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004688 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004689 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004690 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004691 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004692 (adjusted_mode->crtc_vsync_start - 1) |
4693 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4694
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004695 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4696 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4697 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4698 * bits. */
4699 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4700 (pipe == PIPE_B || pipe == PIPE_C))
4701 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4702
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004703 /* pipesrc controls the size that is scaled from, which should
4704 * always be the user's requested size.
4705 */
4706 I915_WRITE(PIPESRC(pipe),
4707 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4708}
4709
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004710static void intel_get_pipe_timings(struct intel_crtc *crtc,
4711 struct intel_crtc_config *pipe_config)
4712{
4713 struct drm_device *dev = crtc->base.dev;
4714 struct drm_i915_private *dev_priv = dev->dev_private;
4715 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4716 uint32_t tmp;
4717
4718 tmp = I915_READ(HTOTAL(cpu_transcoder));
4719 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4720 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4721 tmp = I915_READ(HBLANK(cpu_transcoder));
4722 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4723 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4724 tmp = I915_READ(HSYNC(cpu_transcoder));
4725 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4726 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4727
4728 tmp = I915_READ(VTOTAL(cpu_transcoder));
4729 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4730 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4731 tmp = I915_READ(VBLANK(cpu_transcoder));
4732 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4733 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4734 tmp = I915_READ(VSYNC(cpu_transcoder));
4735 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4736 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4737
4738 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4739 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4740 pipe_config->adjusted_mode.crtc_vtotal += 1;
4741 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4742 }
4743
4744 tmp = I915_READ(PIPESRC(crtc->pipe));
4745 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4746 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4747}
4748
Daniel Vetter84b046f2013-02-19 18:48:54 +01004749static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4750{
4751 struct drm_device *dev = intel_crtc->base.dev;
4752 struct drm_i915_private *dev_priv = dev->dev_private;
4753 uint32_t pipeconf;
4754
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004755 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004756
4757 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4758 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4759 * core speed.
4760 *
4761 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4762 * pipe == 0 check?
4763 */
4764 if (intel_crtc->config.requested_mode.clock >
4765 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4766 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004767 }
4768
Daniel Vetterff9ce462013-04-24 14:57:17 +02004769 /* only g4x and later have fancy bpc/dither controls */
4770 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004771 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4772 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4773 pipeconf |= PIPECONF_DITHER_EN |
4774 PIPECONF_DITHER_TYPE_SP;
4775
4776 switch (intel_crtc->config.pipe_bpp) {
4777 case 18:
4778 pipeconf |= PIPECONF_6BPC;
4779 break;
4780 case 24:
4781 pipeconf |= PIPECONF_8BPC;
4782 break;
4783 case 30:
4784 pipeconf |= PIPECONF_10BPC;
4785 break;
4786 default:
4787 /* Case prevented by intel_choose_pipe_bpp_dither. */
4788 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004789 }
4790 }
4791
4792 if (HAS_PIPE_CXSR(dev)) {
4793 if (intel_crtc->lowfreq_avail) {
4794 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4795 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4796 } else {
4797 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004798 }
4799 }
4800
Daniel Vetter84b046f2013-02-19 18:48:54 +01004801 if (!IS_GEN2(dev) &&
4802 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4803 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4804 else
4805 pipeconf |= PIPECONF_PROGRESSIVE;
4806
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004807 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4808 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004809
Daniel Vetter84b046f2013-02-19 18:48:54 +01004810 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4811 POSTING_READ(PIPECONF(intel_crtc->pipe));
4812}
4813
Eric Anholtf564048e2011-03-30 13:01:02 -07004814static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004815 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004816 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004817{
4818 struct drm_device *dev = crtc->dev;
4819 struct drm_i915_private *dev_priv = dev->dev_private;
4820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004821 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004822 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004823 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004824 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004825 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004826 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02004827 bool ok, has_reduced_clock = false;
4828 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004829 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004830 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004831 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004832
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004833 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004834 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004835 case INTEL_OUTPUT_LVDS:
4836 is_lvds = true;
4837 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004838 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004839
Eric Anholtc751ce42010-03-25 11:48:48 -07004840 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004841 }
4842
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004843 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004844
Ma Lingd4906092009-03-18 20:13:27 +08004845 /*
4846 * Returns a set of divisors for the desired target clock with the given
4847 * refclk, or FALSE. The returned values represent the clock equation:
4848 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4849 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004850 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004851 ok = dev_priv->display.find_dpll(limit, crtc,
4852 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004853 refclk, NULL, &clock);
4854 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004855 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004856 return -EINVAL;
4857 }
4858
4859 /* Ensure that the cursor is valid for the new mode before changing... */
4860 intel_crtc_update_cursor(crtc, true);
4861
4862 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004863 /*
4864 * Ensure we match the reduced clock's P to the target clock.
4865 * If the clocks don't match, we can't switch the display clock
4866 * by using the FP0/FP1. In such case we will disable the LVDS
4867 * downclock feature.
4868 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004869 has_reduced_clock =
4870 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004871 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004872 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004873 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004874 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004875 /* Compat-code for transition, will disappear. */
4876 if (!intel_crtc->config.clock_set) {
4877 intel_crtc->config.dpll.n = clock.n;
4878 intel_crtc->config.dpll.m1 = clock.m1;
4879 intel_crtc->config.dpll.m2 = clock.m2;
4880 intel_crtc->config.dpll.p1 = clock.p1;
4881 intel_crtc->config.dpll.p2 = clock.p2;
4882 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004883
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004884 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004885 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304886 has_reduced_clock ? &reduced_clock : NULL,
4887 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004888 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004889 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004890 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004891 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004892 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004893 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004894
Eric Anholtf564048e2011-03-30 13:01:02 -07004895 /* Set up the display plane register */
4896 dspcntr = DISPPLANE_GAMMA_ENABLE;
4897
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004898 if (!IS_VALLEYVIEW(dev)) {
4899 if (pipe == 0)
4900 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4901 else
4902 dspcntr |= DISPPLANE_SEL_PIPE_B;
4903 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004904
Daniel Vetter8a654f32013-06-01 17:16:22 +02004905 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004906
4907 /* pipesrc and dspsize control the size that is scaled from,
4908 * which should always be the user's requested size.
4909 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004910 I915_WRITE(DSPSIZE(plane),
4911 ((mode->vdisplay - 1) << 16) |
4912 (mode->hdisplay - 1));
4913 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004914
Daniel Vetter84b046f2013-02-19 18:48:54 +01004915 i9xx_set_pipeconf(intel_crtc);
4916
Eric Anholtf564048e2011-03-30 13:01:02 -07004917 I915_WRITE(DSPCNTR(plane), dspcntr);
4918 POSTING_READ(DSPCNTR(plane));
4919
Daniel Vetter94352cf2012-07-05 22:51:56 +02004920 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004921
4922 intel_update_watermarks(dev);
4923
Eric Anholtf564048e2011-03-30 13:01:02 -07004924 return ret;
4925}
4926
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004927static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4928 struct intel_crtc_config *pipe_config)
4929{
4930 struct drm_device *dev = crtc->base.dev;
4931 struct drm_i915_private *dev_priv = dev->dev_private;
4932 uint32_t tmp;
4933
4934 tmp = I915_READ(PFIT_CONTROL);
4935
4936 if (INTEL_INFO(dev)->gen < 4) {
4937 if (crtc->pipe != PIPE_B)
4938 return;
4939
4940 /* gen2/3 store dither state in pfit control, needs to match */
4941 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4942 } else {
4943 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4944 return;
4945 }
4946
4947 if (!(tmp & PFIT_ENABLE))
4948 return;
4949
4950 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4951 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4952 if (INTEL_INFO(dev)->gen < 5)
4953 pipe_config->gmch_pfit.lvds_border_bits =
4954 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4955}
4956
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004957static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4958 struct intel_crtc_config *pipe_config)
4959{
4960 struct drm_device *dev = crtc->base.dev;
4961 struct drm_i915_private *dev_priv = dev->dev_private;
4962 uint32_t tmp;
4963
Daniel Vettereccb1402013-05-22 00:50:22 +02004964 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004965 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004966
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004967 tmp = I915_READ(PIPECONF(crtc->pipe));
4968 if (!(tmp & PIPECONF_ENABLE))
4969 return false;
4970
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004971 intel_get_pipe_timings(crtc, pipe_config);
4972
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004973 i9xx_get_pfit_config(crtc, pipe_config);
4974
Daniel Vetter6c49f242013-06-06 12:45:25 +02004975 if (INTEL_INFO(dev)->gen >= 4) {
4976 tmp = I915_READ(DPLL_MD(crtc->pipe));
4977 pipe_config->pixel_multiplier =
4978 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
4979 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004980 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02004981 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4982 tmp = I915_READ(DPLL(crtc->pipe));
4983 pipe_config->pixel_multiplier =
4984 ((tmp & SDVO_MULTIPLIER_MASK)
4985 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
4986 } else {
4987 /* Note that on i915G/GM the pixel multiplier is in the sdvo
4988 * port and will be fixed up in the encoder->get_config
4989 * function. */
4990 pipe_config->pixel_multiplier = 1;
4991 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004992 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
4993 if (!IS_VALLEYVIEW(dev)) {
4994 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
4995 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
4996 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02004997
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004998 return true;
4999}
5000
Paulo Zanonidde86e22012-12-01 12:04:25 -02005001static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005002{
5003 struct drm_i915_private *dev_priv = dev->dev_private;
5004 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005005 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005006 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005007 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005008 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005009 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005010 bool has_ck505 = false;
5011 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005012
5013 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005014 list_for_each_entry(encoder, &mode_config->encoder_list,
5015 base.head) {
5016 switch (encoder->type) {
5017 case INTEL_OUTPUT_LVDS:
5018 has_panel = true;
5019 has_lvds = true;
5020 break;
5021 case INTEL_OUTPUT_EDP:
5022 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005023 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005024 has_cpu_edp = true;
5025 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005026 }
5027 }
5028
Keith Packard99eb6a02011-09-26 14:29:12 -07005029 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005030 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005031 can_ssc = has_ck505;
5032 } else {
5033 has_ck505 = false;
5034 can_ssc = true;
5035 }
5036
Imre Deak2de69052013-05-08 13:14:04 +03005037 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5038 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005039
5040 /* Ironlake: try to setup display ref clock before DPLL
5041 * enabling. This is only under driver's control after
5042 * PCH B stepping, previous chipset stepping should be
5043 * ignoring this setting.
5044 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005045 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005046
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005047 /* As we must carefully and slowly disable/enable each source in turn,
5048 * compute the final state we want first and check if we need to
5049 * make any changes at all.
5050 */
5051 final = val;
5052 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005053 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005054 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005055 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005056 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5057
5058 final &= ~DREF_SSC_SOURCE_MASK;
5059 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5060 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005061
Keith Packard199e5d72011-09-22 12:01:57 -07005062 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005063 final |= DREF_SSC_SOURCE_ENABLE;
5064
5065 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5066 final |= DREF_SSC1_ENABLE;
5067
5068 if (has_cpu_edp) {
5069 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5070 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5071 else
5072 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5073 } else
5074 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5075 } else {
5076 final |= DREF_SSC_SOURCE_DISABLE;
5077 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5078 }
5079
5080 if (final == val)
5081 return;
5082
5083 /* Always enable nonspread source */
5084 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5085
5086 if (has_ck505)
5087 val |= DREF_NONSPREAD_CK505_ENABLE;
5088 else
5089 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5090
5091 if (has_panel) {
5092 val &= ~DREF_SSC_SOURCE_MASK;
5093 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005094
Keith Packard199e5d72011-09-22 12:01:57 -07005095 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005096 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005097 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005098 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005099 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005100 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005101
5102 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005103 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005104 POSTING_READ(PCH_DREF_CONTROL);
5105 udelay(200);
5106
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005107 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005108
5109 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005110 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005111 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005112 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005113 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005114 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005115 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005116 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005117 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005118 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005119
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005120 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005121 POSTING_READ(PCH_DREF_CONTROL);
5122 udelay(200);
5123 } else {
5124 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5125
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005126 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005127
5128 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005129 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005130
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005131 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005132 POSTING_READ(PCH_DREF_CONTROL);
5133 udelay(200);
5134
5135 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005136 val &= ~DREF_SSC_SOURCE_MASK;
5137 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005138
5139 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005140 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005141
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005142 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005143 POSTING_READ(PCH_DREF_CONTROL);
5144 udelay(200);
5145 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005146
5147 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005148}
5149
Paulo Zanonidde86e22012-12-01 12:04:25 -02005150/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5151static void lpt_init_pch_refclk(struct drm_device *dev)
5152{
5153 struct drm_i915_private *dev_priv = dev->dev_private;
5154 struct drm_mode_config *mode_config = &dev->mode_config;
5155 struct intel_encoder *encoder;
5156 bool has_vga = false;
5157 bool is_sdv = false;
5158 u32 tmp;
5159
5160 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5161 switch (encoder->type) {
5162 case INTEL_OUTPUT_ANALOG:
5163 has_vga = true;
5164 break;
5165 }
5166 }
5167
5168 if (!has_vga)
5169 return;
5170
Daniel Vetterc00db242013-01-22 15:33:27 +01005171 mutex_lock(&dev_priv->dpio_lock);
5172
Paulo Zanonidde86e22012-12-01 12:04:25 -02005173 /* XXX: Rip out SDV support once Haswell ships for real. */
5174 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5175 is_sdv = true;
5176
5177 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5178 tmp &= ~SBI_SSCCTL_DISABLE;
5179 tmp |= SBI_SSCCTL_PATHALT;
5180 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5181
5182 udelay(24);
5183
5184 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5185 tmp &= ~SBI_SSCCTL_PATHALT;
5186 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5187
5188 if (!is_sdv) {
5189 tmp = I915_READ(SOUTH_CHICKEN2);
5190 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5191 I915_WRITE(SOUTH_CHICKEN2, tmp);
5192
5193 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5194 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5195 DRM_ERROR("FDI mPHY reset assert timeout\n");
5196
5197 tmp = I915_READ(SOUTH_CHICKEN2);
5198 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5199 I915_WRITE(SOUTH_CHICKEN2, tmp);
5200
5201 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5202 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5203 100))
5204 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5205 }
5206
5207 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5208 tmp &= ~(0xFF << 24);
5209 tmp |= (0x12 << 24);
5210 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5211
Paulo Zanonidde86e22012-12-01 12:04:25 -02005212 if (is_sdv) {
5213 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5214 tmp |= 0x7FFF;
5215 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5216 }
5217
5218 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5219 tmp |= (1 << 11);
5220 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5221
5222 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5223 tmp |= (1 << 11);
5224 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5225
5226 if (is_sdv) {
5227 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5228 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5229 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5230
5231 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5232 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5233 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5234
5235 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5236 tmp |= (0x3F << 8);
5237 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5238
5239 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5240 tmp |= (0x3F << 8);
5241 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5242 }
5243
5244 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5245 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5246 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5247
5248 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5249 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5250 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5251
5252 if (!is_sdv) {
5253 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5254 tmp &= ~(7 << 13);
5255 tmp |= (5 << 13);
5256 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5257
5258 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5259 tmp &= ~(7 << 13);
5260 tmp |= (5 << 13);
5261 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5262 }
5263
5264 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5265 tmp &= ~0xFF;
5266 tmp |= 0x1C;
5267 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5268
5269 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5270 tmp &= ~0xFF;
5271 tmp |= 0x1C;
5272 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5273
5274 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5275 tmp &= ~(0xFF << 16);
5276 tmp |= (0x1C << 16);
5277 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5278
5279 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5280 tmp &= ~(0xFF << 16);
5281 tmp |= (0x1C << 16);
5282 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5283
5284 if (!is_sdv) {
5285 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5286 tmp |= (1 << 27);
5287 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5288
5289 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5290 tmp |= (1 << 27);
5291 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5292
5293 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5294 tmp &= ~(0xF << 28);
5295 tmp |= (4 << 28);
5296 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5297
5298 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5299 tmp &= ~(0xF << 28);
5300 tmp |= (4 << 28);
5301 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5302 }
5303
5304 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5305 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5306 tmp |= SBI_DBUFF0_ENABLE;
5307 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005308
5309 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005310}
5311
5312/*
5313 * Initialize reference clocks when the driver loads
5314 */
5315void intel_init_pch_refclk(struct drm_device *dev)
5316{
5317 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5318 ironlake_init_pch_refclk(dev);
5319 else if (HAS_PCH_LPT(dev))
5320 lpt_init_pch_refclk(dev);
5321}
5322
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005323static int ironlake_get_refclk(struct drm_crtc *crtc)
5324{
5325 struct drm_device *dev = crtc->dev;
5326 struct drm_i915_private *dev_priv = dev->dev_private;
5327 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005328 int num_connectors = 0;
5329 bool is_lvds = false;
5330
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005331 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005332 switch (encoder->type) {
5333 case INTEL_OUTPUT_LVDS:
5334 is_lvds = true;
5335 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005336 }
5337 num_connectors++;
5338 }
5339
5340 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5341 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005342 dev_priv->vbt.lvds_ssc_freq);
5343 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005344 }
5345
5346 return 120000;
5347}
5348
Daniel Vetter6ff93602013-04-19 11:24:36 +02005349static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005350{
5351 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5353 int pipe = intel_crtc->pipe;
5354 uint32_t val;
5355
Daniel Vetter78114072013-06-13 00:54:57 +02005356 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005357
Daniel Vetter965e0c42013-03-27 00:44:57 +01005358 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005359 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005360 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005361 break;
5362 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005363 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005364 break;
5365 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005366 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005367 break;
5368 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005369 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005370 break;
5371 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005372 /* Case prevented by intel_choose_pipe_bpp_dither. */
5373 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005374 }
5375
Daniel Vetterd8b32242013-04-25 17:54:44 +02005376 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005377 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5378
Daniel Vetter6ff93602013-04-19 11:24:36 +02005379 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005380 val |= PIPECONF_INTERLACED_ILK;
5381 else
5382 val |= PIPECONF_PROGRESSIVE;
5383
Daniel Vetter50f3b012013-03-27 00:44:56 +01005384 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005385 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005386
Paulo Zanonic8203562012-09-12 10:06:29 -03005387 I915_WRITE(PIPECONF(pipe), val);
5388 POSTING_READ(PIPECONF(pipe));
5389}
5390
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005391/*
5392 * Set up the pipe CSC unit.
5393 *
5394 * Currently only full range RGB to limited range RGB conversion
5395 * is supported, but eventually this should handle various
5396 * RGB<->YCbCr scenarios as well.
5397 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005398static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005399{
5400 struct drm_device *dev = crtc->dev;
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5403 int pipe = intel_crtc->pipe;
5404 uint16_t coeff = 0x7800; /* 1.0 */
5405
5406 /*
5407 * TODO: Check what kind of values actually come out of the pipe
5408 * with these coeff/postoff values and adjust to get the best
5409 * accuracy. Perhaps we even need to take the bpc value into
5410 * consideration.
5411 */
5412
Daniel Vetter50f3b012013-03-27 00:44:56 +01005413 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005414 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5415
5416 /*
5417 * GY/GU and RY/RU should be the other way around according
5418 * to BSpec, but reality doesn't agree. Just set them up in
5419 * a way that results in the correct picture.
5420 */
5421 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5422 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5423
5424 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5425 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5426
5427 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5428 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5429
5430 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5431 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5432 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5433
5434 if (INTEL_INFO(dev)->gen > 6) {
5435 uint16_t postoff = 0;
5436
Daniel Vetter50f3b012013-03-27 00:44:56 +01005437 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005438 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5439
5440 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5441 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5442 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5443
5444 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5445 } else {
5446 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5447
Daniel Vetter50f3b012013-03-27 00:44:56 +01005448 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005449 mode |= CSC_BLACK_SCREEN_OFFSET;
5450
5451 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5452 }
5453}
5454
Daniel Vetter6ff93602013-04-19 11:24:36 +02005455static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005456{
5457 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005459 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005460 uint32_t val;
5461
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005462 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005463
Daniel Vetterd8b32242013-04-25 17:54:44 +02005464 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005465 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5466
Daniel Vetter6ff93602013-04-19 11:24:36 +02005467 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005468 val |= PIPECONF_INTERLACED_ILK;
5469 else
5470 val |= PIPECONF_PROGRESSIVE;
5471
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005472 I915_WRITE(PIPECONF(cpu_transcoder), val);
5473 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005474
5475 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5476 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005477}
5478
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005479static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005480 intel_clock_t *clock,
5481 bool *has_reduced_clock,
5482 intel_clock_t *reduced_clock)
5483{
5484 struct drm_device *dev = crtc->dev;
5485 struct drm_i915_private *dev_priv = dev->dev_private;
5486 struct intel_encoder *intel_encoder;
5487 int refclk;
5488 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005489 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005490
5491 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5492 switch (intel_encoder->type) {
5493 case INTEL_OUTPUT_LVDS:
5494 is_lvds = true;
5495 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005496 }
5497 }
5498
5499 refclk = ironlake_get_refclk(crtc);
5500
5501 /*
5502 * Returns a set of divisors for the desired target clock with the given
5503 * refclk, or FALSE. The returned values represent the clock equation:
5504 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5505 */
5506 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005507 ret = dev_priv->display.find_dpll(limit, crtc,
5508 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005509 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005510 if (!ret)
5511 return false;
5512
5513 if (is_lvds && dev_priv->lvds_downclock_avail) {
5514 /*
5515 * Ensure we match the reduced clock's P to the target clock.
5516 * If the clocks don't match, we can't switch the display clock
5517 * by using the FP0/FP1. In such case we will disable the LVDS
5518 * downclock feature.
5519 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005520 *has_reduced_clock =
5521 dev_priv->display.find_dpll(limit, crtc,
5522 dev_priv->lvds_downclock,
5523 refclk, clock,
5524 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005525 }
5526
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005527 return true;
5528}
5529
Daniel Vetter01a415f2012-10-27 15:58:40 +02005530static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5531{
5532 struct drm_i915_private *dev_priv = dev->dev_private;
5533 uint32_t temp;
5534
5535 temp = I915_READ(SOUTH_CHICKEN1);
5536 if (temp & FDI_BC_BIFURCATION_SELECT)
5537 return;
5538
5539 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5540 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5541
5542 temp |= FDI_BC_BIFURCATION_SELECT;
5543 DRM_DEBUG_KMS("enabling fdi C rx\n");
5544 I915_WRITE(SOUTH_CHICKEN1, temp);
5545 POSTING_READ(SOUTH_CHICKEN1);
5546}
5547
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005548static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005549{
5550 struct drm_device *dev = intel_crtc->base.dev;
5551 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005552
5553 switch (intel_crtc->pipe) {
5554 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005555 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005556 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005557 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005558 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5559 else
5560 cpt_enable_fdi_bc_bifurcation(dev);
5561
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005562 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005563 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005564 cpt_enable_fdi_bc_bifurcation(dev);
5565
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005566 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005567 default:
5568 BUG();
5569 }
5570}
5571
Paulo Zanonid4b19312012-11-29 11:29:32 -02005572int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5573{
5574 /*
5575 * Account for spread spectrum to avoid
5576 * oversubscribing the link. Max center spread
5577 * is 2.5%; use 5% for safety's sake.
5578 */
5579 u32 bps = target_clock * bpp * 21 / 20;
5580 return bps / (link_bw * 8) + 1;
5581}
5582
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005583static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005584{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005585 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005586}
5587
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005588static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005589 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005590 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005591{
5592 struct drm_crtc *crtc = &intel_crtc->base;
5593 struct drm_device *dev = crtc->dev;
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 struct intel_encoder *intel_encoder;
5596 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005597 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005598 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005599
5600 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5601 switch (intel_encoder->type) {
5602 case INTEL_OUTPUT_LVDS:
5603 is_lvds = true;
5604 break;
5605 case INTEL_OUTPUT_SDVO:
5606 case INTEL_OUTPUT_HDMI:
5607 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005608 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005609 }
5610
5611 num_connectors++;
5612 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005613
Chris Wilsonc1858122010-12-03 21:35:48 +00005614 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005615 factor = 21;
5616 if (is_lvds) {
5617 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005618 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005619 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005620 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005621 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005622 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005623
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005624 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005625 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005626
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005627 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5628 *fp2 |= FP_CB_TUNE;
5629
Chris Wilson5eddb702010-09-11 13:48:45 +01005630 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005631
Eric Anholta07d6782011-03-30 13:01:08 -07005632 if (is_lvds)
5633 dpll |= DPLLB_MODE_LVDS;
5634 else
5635 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005636
Daniel Vetteref1b4602013-06-01 17:17:04 +02005637 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5638 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005639
5640 if (is_sdvo)
5641 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005642 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005643 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005644
Eric Anholta07d6782011-03-30 13:01:08 -07005645 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005646 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005647 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005648 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005649
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005650 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005651 case 5:
5652 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5653 break;
5654 case 7:
5655 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5656 break;
5657 case 10:
5658 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5659 break;
5660 case 14:
5661 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5662 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005663 }
5664
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005665 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005666 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005667 else
5668 dpll |= PLL_REF_INPUT_DREFCLK;
5669
Daniel Vetter959e16d2013-06-05 13:34:21 +02005670 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005671}
5672
Jesse Barnes79e53942008-11-07 14:24:08 -08005673static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005674 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005675 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005676{
5677 struct drm_device *dev = crtc->dev;
5678 struct drm_i915_private *dev_priv = dev->dev_private;
5679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5680 int pipe = intel_crtc->pipe;
5681 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005682 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005683 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005684 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005685 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005686 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005687 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005688 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005689 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005690
5691 for_each_encoder_on_crtc(dev, crtc, encoder) {
5692 switch (encoder->type) {
5693 case INTEL_OUTPUT_LVDS:
5694 is_lvds = true;
5695 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005696 }
5697
5698 num_connectors++;
5699 }
5700
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005701 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5702 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5703
Daniel Vetterff9a6752013-06-01 17:16:21 +02005704 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005705 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005706 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005707 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5708 return -EINVAL;
5709 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005710 /* Compat-code for transition, will disappear. */
5711 if (!intel_crtc->config.clock_set) {
5712 intel_crtc->config.dpll.n = clock.n;
5713 intel_crtc->config.dpll.m1 = clock.m1;
5714 intel_crtc->config.dpll.m2 = clock.m2;
5715 intel_crtc->config.dpll.p1 = clock.p1;
5716 intel_crtc->config.dpll.p2 = clock.p2;
5717 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005718
5719 /* Ensure that the cursor is valid for the new mode before changing... */
5720 intel_crtc_update_cursor(crtc, true);
5721
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005722 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005723 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005724 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005725 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005726 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005727
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005728 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005729 &fp, &reduced_clock,
5730 has_reduced_clock ? &fp2 : NULL);
5731
Daniel Vetter959e16d2013-06-05 13:34:21 +02005732 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005733 intel_crtc->config.dpll_hw_state.fp0 = fp;
5734 if (has_reduced_clock)
5735 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5736 else
5737 intel_crtc->config.dpll_hw_state.fp1 = fp;
5738
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005739 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005740 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005741 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5742 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005743 return -EINVAL;
5744 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005745 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005746 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005747
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005748 if (intel_crtc->config.has_dp_encoder)
5749 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005750
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005751 if (is_lvds && has_reduced_clock && i915_powersave)
5752 intel_crtc->lowfreq_avail = true;
5753 else
5754 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005755
5756 if (intel_crtc->config.has_pch_encoder) {
5757 pll = intel_crtc_to_shared_dpll(intel_crtc);
5758
Jesse Barnes79e53942008-11-07 14:24:08 -08005759 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005760
Daniel Vetter8a654f32013-06-01 17:16:22 +02005761 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005762
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005763 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005764 intel_cpu_transcoder_set_m_n(intel_crtc,
5765 &intel_crtc->config.fdi_m_n);
5766 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005767
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005768 if (IS_IVYBRIDGE(dev))
5769 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005770
Daniel Vetter6ff93602013-04-19 11:24:36 +02005771 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005772
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005773 /* Set up the display plane register */
5774 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005775 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005776
Daniel Vetter94352cf2012-07-05 22:51:56 +02005777 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005778
5779 intel_update_watermarks(dev);
5780
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005781 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005782}
5783
Daniel Vetter72419202013-04-04 13:28:53 +02005784static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5785 struct intel_crtc_config *pipe_config)
5786{
5787 struct drm_device *dev = crtc->base.dev;
5788 struct drm_i915_private *dev_priv = dev->dev_private;
5789 enum transcoder transcoder = pipe_config->cpu_transcoder;
5790
5791 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5792 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5793 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5794 & ~TU_SIZE_MASK;
5795 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5796 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5797 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5798}
5799
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005800static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5801 struct intel_crtc_config *pipe_config)
5802{
5803 struct drm_device *dev = crtc->base.dev;
5804 struct drm_i915_private *dev_priv = dev->dev_private;
5805 uint32_t tmp;
5806
5807 tmp = I915_READ(PF_CTL(crtc->pipe));
5808
5809 if (tmp & PF_ENABLE) {
5810 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5811 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005812
5813 /* We currently do not free assignements of panel fitters on
5814 * ivb/hsw (since we don't use the higher upscaling modes which
5815 * differentiates them) so just WARN about this case for now. */
5816 if (IS_GEN7(dev)) {
5817 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5818 PF_PIPE_SEL_IVB(crtc->pipe));
5819 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005820 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005821}
5822
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005823static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5824 struct intel_crtc_config *pipe_config)
5825{
5826 struct drm_device *dev = crtc->base.dev;
5827 struct drm_i915_private *dev_priv = dev->dev_private;
5828 uint32_t tmp;
5829
Daniel Vettereccb1402013-05-22 00:50:22 +02005830 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005831 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005832
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005833 tmp = I915_READ(PIPECONF(crtc->pipe));
5834 if (!(tmp & PIPECONF_ENABLE))
5835 return false;
5836
Daniel Vetterab9412b2013-05-03 11:49:46 +02005837 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005838 struct intel_shared_dpll *pll;
5839
Daniel Vetter88adfff2013-03-28 10:42:01 +01005840 pipe_config->has_pch_encoder = true;
5841
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005842 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5843 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5844 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005845
5846 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005847
5848 /* XXX: Can't properly read out the pch dpll pixel multiplier
5849 * since we don't have state tracking for pch clocks yet. */
5850 pipe_config->pixel_multiplier = 1;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005851
5852 if (HAS_PCH_IBX(dev_priv->dev)) {
5853 pipe_config->shared_dpll = crtc->pipe;
5854 } else {
5855 tmp = I915_READ(PCH_DPLL_SEL);
5856 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5857 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5858 else
5859 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5860 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005861
5862 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5863
5864 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5865 &pipe_config->dpll_hw_state));
Daniel Vetter6c49f242013-06-06 12:45:25 +02005866 } else {
5867 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005868 }
5869
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005870 intel_get_pipe_timings(crtc, pipe_config);
5871
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005872 ironlake_get_pfit_config(crtc, pipe_config);
5873
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005874 return true;
5875}
5876
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005877static void haswell_modeset_global_resources(struct drm_device *dev)
5878{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005879 bool enable = false;
5880 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005881
5882 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005883 if (!crtc->base.enabled)
5884 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005885
Daniel Vettere7a639c2013-05-31 17:49:17 +02005886 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5887 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005888 enable = true;
5889 }
5890
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005891 intel_set_power_well(dev, enable);
5892}
5893
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005894static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005895 int x, int y,
5896 struct drm_framebuffer *fb)
5897{
5898 struct drm_device *dev = crtc->dev;
5899 struct drm_i915_private *dev_priv = dev->dev_private;
5900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005901 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005902 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005903
Daniel Vetterff9a6752013-06-01 17:16:21 +02005904 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005905 return -EINVAL;
5906
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005907 /* Ensure that the cursor is valid for the new mode before changing... */
5908 intel_crtc_update_cursor(crtc, true);
5909
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005910 if (intel_crtc->config.has_dp_encoder)
5911 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005912
5913 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005914
Daniel Vetter8a654f32013-06-01 17:16:22 +02005915 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005916
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005917 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005918 intel_cpu_transcoder_set_m_n(intel_crtc,
5919 &intel_crtc->config.fdi_m_n);
5920 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005921
Daniel Vetter6ff93602013-04-19 11:24:36 +02005922 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005923
Daniel Vetter50f3b012013-03-27 00:44:56 +01005924 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005925
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005926 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005927 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005928 POSTING_READ(DSPCNTR(plane));
5929
5930 ret = intel_pipe_set_base(crtc, x, y, fb);
5931
5932 intel_update_watermarks(dev);
5933
Jesse Barnes79e53942008-11-07 14:24:08 -08005934 return ret;
5935}
5936
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005937static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5938 struct intel_crtc_config *pipe_config)
5939{
5940 struct drm_device *dev = crtc->base.dev;
5941 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005942 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005943 uint32_t tmp;
5944
Daniel Vettereccb1402013-05-22 00:50:22 +02005945 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005946 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5947
Daniel Vettereccb1402013-05-22 00:50:22 +02005948 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5949 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5950 enum pipe trans_edp_pipe;
5951 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5952 default:
5953 WARN(1, "unknown pipe linked to edp transcoder\n");
5954 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5955 case TRANS_DDI_EDP_INPUT_A_ON:
5956 trans_edp_pipe = PIPE_A;
5957 break;
5958 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5959 trans_edp_pipe = PIPE_B;
5960 break;
5961 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5962 trans_edp_pipe = PIPE_C;
5963 break;
5964 }
5965
5966 if (trans_edp_pipe == crtc->pipe)
5967 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5968 }
5969
Paulo Zanonib97186f2013-05-03 12:15:36 -03005970 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005971 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005972 return false;
5973
Daniel Vettereccb1402013-05-22 00:50:22 +02005974 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005975 if (!(tmp & PIPECONF_ENABLE))
5976 return false;
5977
Daniel Vetter88adfff2013-03-28 10:42:01 +01005978 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005979 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005980 * DDI E. So just check whether this pipe is wired to DDI E and whether
5981 * the PCH transcoder is on.
5982 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005983 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005984 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005985 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005986 pipe_config->has_pch_encoder = true;
5987
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005988 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5989 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5990 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005991
5992 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005993 }
5994
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005995 intel_get_pipe_timings(crtc, pipe_config);
5996
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005997 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5998 if (intel_display_power_enabled(dev, pfit_domain))
5999 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01006000
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006001 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6002 (I915_READ(IPS_CTL) & IPS_ENABLE);
6003
Daniel Vetter6c49f242013-06-06 12:45:25 +02006004 pipe_config->pixel_multiplier = 1;
6005
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006006 return true;
6007}
6008
Eric Anholtf564048e2011-03-30 13:01:02 -07006009static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006010 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006011 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006012{
6013 struct drm_device *dev = crtc->dev;
6014 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006015 struct drm_encoder_helper_funcs *encoder_funcs;
6016 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006018 struct drm_display_mode *adjusted_mode =
6019 &intel_crtc->config.adjusted_mode;
6020 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006021 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006022 int ret;
6023
Eric Anholt0b701d22011-03-30 13:01:03 -07006024 drm_vblank_pre_modeset(dev, pipe);
6025
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006026 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6027
Jesse Barnes79e53942008-11-07 14:24:08 -08006028 drm_vblank_post_modeset(dev, pipe);
6029
Daniel Vetter9256aa12012-10-31 19:26:13 +01006030 if (ret != 0)
6031 return ret;
6032
6033 for_each_encoder_on_crtc(dev, crtc, encoder) {
6034 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6035 encoder->base.base.id,
6036 drm_get_encoder_name(&encoder->base),
6037 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006038 if (encoder->mode_set) {
6039 encoder->mode_set(encoder);
6040 } else {
6041 encoder_funcs = encoder->base.helper_private;
6042 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6043 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006044 }
6045
6046 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006047}
6048
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006049static bool intel_eld_uptodate(struct drm_connector *connector,
6050 int reg_eldv, uint32_t bits_eldv,
6051 int reg_elda, uint32_t bits_elda,
6052 int reg_edid)
6053{
6054 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6055 uint8_t *eld = connector->eld;
6056 uint32_t i;
6057
6058 i = I915_READ(reg_eldv);
6059 i &= bits_eldv;
6060
6061 if (!eld[0])
6062 return !i;
6063
6064 if (!i)
6065 return false;
6066
6067 i = I915_READ(reg_elda);
6068 i &= ~bits_elda;
6069 I915_WRITE(reg_elda, i);
6070
6071 for (i = 0; i < eld[2]; i++)
6072 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6073 return false;
6074
6075 return true;
6076}
6077
Wu Fengguange0dac652011-09-05 14:25:34 +08006078static void g4x_write_eld(struct drm_connector *connector,
6079 struct drm_crtc *crtc)
6080{
6081 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6082 uint8_t *eld = connector->eld;
6083 uint32_t eldv;
6084 uint32_t len;
6085 uint32_t i;
6086
6087 i = I915_READ(G4X_AUD_VID_DID);
6088
6089 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6090 eldv = G4X_ELDV_DEVCL_DEVBLC;
6091 else
6092 eldv = G4X_ELDV_DEVCTG;
6093
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006094 if (intel_eld_uptodate(connector,
6095 G4X_AUD_CNTL_ST, eldv,
6096 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6097 G4X_HDMIW_HDMIEDID))
6098 return;
6099
Wu Fengguange0dac652011-09-05 14:25:34 +08006100 i = I915_READ(G4X_AUD_CNTL_ST);
6101 i &= ~(eldv | G4X_ELD_ADDR);
6102 len = (i >> 9) & 0x1f; /* ELD buffer size */
6103 I915_WRITE(G4X_AUD_CNTL_ST, i);
6104
6105 if (!eld[0])
6106 return;
6107
6108 len = min_t(uint8_t, eld[2], len);
6109 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6110 for (i = 0; i < len; i++)
6111 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6112
6113 i = I915_READ(G4X_AUD_CNTL_ST);
6114 i |= eldv;
6115 I915_WRITE(G4X_AUD_CNTL_ST, i);
6116}
6117
Wang Xingchao83358c852012-08-16 22:43:37 +08006118static void haswell_write_eld(struct drm_connector *connector,
6119 struct drm_crtc *crtc)
6120{
6121 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6122 uint8_t *eld = connector->eld;
6123 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006125 uint32_t eldv;
6126 uint32_t i;
6127 int len;
6128 int pipe = to_intel_crtc(crtc)->pipe;
6129 int tmp;
6130
6131 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6132 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6133 int aud_config = HSW_AUD_CFG(pipe);
6134 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6135
6136
6137 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6138
6139 /* Audio output enable */
6140 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6141 tmp = I915_READ(aud_cntrl_st2);
6142 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6143 I915_WRITE(aud_cntrl_st2, tmp);
6144
6145 /* Wait for 1 vertical blank */
6146 intel_wait_for_vblank(dev, pipe);
6147
6148 /* Set ELD valid state */
6149 tmp = I915_READ(aud_cntrl_st2);
6150 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6151 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6152 I915_WRITE(aud_cntrl_st2, tmp);
6153 tmp = I915_READ(aud_cntrl_st2);
6154 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6155
6156 /* Enable HDMI mode */
6157 tmp = I915_READ(aud_config);
6158 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6159 /* clear N_programing_enable and N_value_index */
6160 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6161 I915_WRITE(aud_config, tmp);
6162
6163 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6164
6165 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006166 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006167
6168 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6169 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6170 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6171 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6172 } else
6173 I915_WRITE(aud_config, 0);
6174
6175 if (intel_eld_uptodate(connector,
6176 aud_cntrl_st2, eldv,
6177 aud_cntl_st, IBX_ELD_ADDRESS,
6178 hdmiw_hdmiedid))
6179 return;
6180
6181 i = I915_READ(aud_cntrl_st2);
6182 i &= ~eldv;
6183 I915_WRITE(aud_cntrl_st2, i);
6184
6185 if (!eld[0])
6186 return;
6187
6188 i = I915_READ(aud_cntl_st);
6189 i &= ~IBX_ELD_ADDRESS;
6190 I915_WRITE(aud_cntl_st, i);
6191 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6192 DRM_DEBUG_DRIVER("port num:%d\n", i);
6193
6194 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6195 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6196 for (i = 0; i < len; i++)
6197 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6198
6199 i = I915_READ(aud_cntrl_st2);
6200 i |= eldv;
6201 I915_WRITE(aud_cntrl_st2, i);
6202
6203}
6204
Wu Fengguange0dac652011-09-05 14:25:34 +08006205static void ironlake_write_eld(struct drm_connector *connector,
6206 struct drm_crtc *crtc)
6207{
6208 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6209 uint8_t *eld = connector->eld;
6210 uint32_t eldv;
6211 uint32_t i;
6212 int len;
6213 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006214 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006215 int aud_cntl_st;
6216 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006217 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006218
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006219 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006220 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6221 aud_config = IBX_AUD_CFG(pipe);
6222 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006223 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006224 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006225 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6226 aud_config = CPT_AUD_CFG(pipe);
6227 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006228 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006229 }
6230
Wang Xingchao9b138a82012-08-09 16:52:18 +08006231 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006232
6233 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006234 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006235 if (!i) {
6236 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6237 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006238 eldv = IBX_ELD_VALIDB;
6239 eldv |= IBX_ELD_VALIDB << 4;
6240 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006241 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006242 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006243 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006244 }
6245
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006246 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6247 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6248 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006249 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6250 } else
6251 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006252
6253 if (intel_eld_uptodate(connector,
6254 aud_cntrl_st2, eldv,
6255 aud_cntl_st, IBX_ELD_ADDRESS,
6256 hdmiw_hdmiedid))
6257 return;
6258
Wu Fengguange0dac652011-09-05 14:25:34 +08006259 i = I915_READ(aud_cntrl_st2);
6260 i &= ~eldv;
6261 I915_WRITE(aud_cntrl_st2, i);
6262
6263 if (!eld[0])
6264 return;
6265
Wu Fengguange0dac652011-09-05 14:25:34 +08006266 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006267 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006268 I915_WRITE(aud_cntl_st, i);
6269
6270 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6271 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6272 for (i = 0; i < len; i++)
6273 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6274
6275 i = I915_READ(aud_cntrl_st2);
6276 i |= eldv;
6277 I915_WRITE(aud_cntrl_st2, i);
6278}
6279
6280void intel_write_eld(struct drm_encoder *encoder,
6281 struct drm_display_mode *mode)
6282{
6283 struct drm_crtc *crtc = encoder->crtc;
6284 struct drm_connector *connector;
6285 struct drm_device *dev = encoder->dev;
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287
6288 connector = drm_select_eld(encoder, mode);
6289 if (!connector)
6290 return;
6291
6292 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6293 connector->base.id,
6294 drm_get_connector_name(connector),
6295 connector->encoder->base.id,
6296 drm_get_encoder_name(connector->encoder));
6297
6298 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6299
6300 if (dev_priv->display.write_eld)
6301 dev_priv->display.write_eld(connector, crtc);
6302}
6303
Jesse Barnes79e53942008-11-07 14:24:08 -08006304/** Loads the palette/gamma unit for the CRTC with the prepared values */
6305void intel_crtc_load_lut(struct drm_crtc *crtc)
6306{
6307 struct drm_device *dev = crtc->dev;
6308 struct drm_i915_private *dev_priv = dev->dev_private;
6309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006310 enum pipe pipe = intel_crtc->pipe;
6311 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006312 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006313 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006314
6315 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006316 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006317 return;
6318
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006319 if (!HAS_PCH_SPLIT(dev_priv->dev))
6320 assert_pll_enabled(dev_priv, pipe);
6321
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006322 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006323 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006324 palreg = LGC_PALETTE(pipe);
6325
6326 /* Workaround : Do not read or write the pipe palette/gamma data while
6327 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6328 */
6329 if (intel_crtc->config.ips_enabled &&
6330 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6331 GAMMA_MODE_MODE_SPLIT)) {
6332 hsw_disable_ips(intel_crtc);
6333 reenable_ips = true;
6334 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006335
Jesse Barnes79e53942008-11-07 14:24:08 -08006336 for (i = 0; i < 256; i++) {
6337 I915_WRITE(palreg + 4 * i,
6338 (intel_crtc->lut_r[i] << 16) |
6339 (intel_crtc->lut_g[i] << 8) |
6340 intel_crtc->lut_b[i]);
6341 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006342
6343 if (reenable_ips)
6344 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006345}
6346
Chris Wilson560b85b2010-08-07 11:01:38 +01006347static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6348{
6349 struct drm_device *dev = crtc->dev;
6350 struct drm_i915_private *dev_priv = dev->dev_private;
6351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6352 bool visible = base != 0;
6353 u32 cntl;
6354
6355 if (intel_crtc->cursor_visible == visible)
6356 return;
6357
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006358 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006359 if (visible) {
6360 /* On these chipsets we can only modify the base whilst
6361 * the cursor is disabled.
6362 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006363 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006364
6365 cntl &= ~(CURSOR_FORMAT_MASK);
6366 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6367 cntl |= CURSOR_ENABLE |
6368 CURSOR_GAMMA_ENABLE |
6369 CURSOR_FORMAT_ARGB;
6370 } else
6371 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006372 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006373
6374 intel_crtc->cursor_visible = visible;
6375}
6376
6377static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6378{
6379 struct drm_device *dev = crtc->dev;
6380 struct drm_i915_private *dev_priv = dev->dev_private;
6381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6382 int pipe = intel_crtc->pipe;
6383 bool visible = base != 0;
6384
6385 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006386 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006387 if (base) {
6388 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6389 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6390 cntl |= pipe << 28; /* Connect to correct pipe */
6391 } else {
6392 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6393 cntl |= CURSOR_MODE_DISABLE;
6394 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006395 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006396
6397 intel_crtc->cursor_visible = visible;
6398 }
6399 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006400 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006401}
6402
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006403static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6404{
6405 struct drm_device *dev = crtc->dev;
6406 struct drm_i915_private *dev_priv = dev->dev_private;
6407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6408 int pipe = intel_crtc->pipe;
6409 bool visible = base != 0;
6410
6411 if (intel_crtc->cursor_visible != visible) {
6412 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6413 if (base) {
6414 cntl &= ~CURSOR_MODE;
6415 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6416 } else {
6417 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6418 cntl |= CURSOR_MODE_DISABLE;
6419 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006420 if (IS_HASWELL(dev))
6421 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006422 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6423
6424 intel_crtc->cursor_visible = visible;
6425 }
6426 /* and commit changes on next vblank */
6427 I915_WRITE(CURBASE_IVB(pipe), base);
6428}
6429
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006430/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006431static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6432 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006433{
6434 struct drm_device *dev = crtc->dev;
6435 struct drm_i915_private *dev_priv = dev->dev_private;
6436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6437 int pipe = intel_crtc->pipe;
6438 int x = intel_crtc->cursor_x;
6439 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006440 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006441 bool visible;
6442
6443 pos = 0;
6444
Chris Wilson6b383a72010-09-13 13:54:26 +01006445 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006446 base = intel_crtc->cursor_addr;
6447 if (x > (int) crtc->fb->width)
6448 base = 0;
6449
6450 if (y > (int) crtc->fb->height)
6451 base = 0;
6452 } else
6453 base = 0;
6454
6455 if (x < 0) {
6456 if (x + intel_crtc->cursor_width < 0)
6457 base = 0;
6458
6459 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6460 x = -x;
6461 }
6462 pos |= x << CURSOR_X_SHIFT;
6463
6464 if (y < 0) {
6465 if (y + intel_crtc->cursor_height < 0)
6466 base = 0;
6467
6468 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6469 y = -y;
6470 }
6471 pos |= y << CURSOR_Y_SHIFT;
6472
6473 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006474 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006475 return;
6476
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006477 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006478 I915_WRITE(CURPOS_IVB(pipe), pos);
6479 ivb_update_cursor(crtc, base);
6480 } else {
6481 I915_WRITE(CURPOS(pipe), pos);
6482 if (IS_845G(dev) || IS_I865G(dev))
6483 i845_update_cursor(crtc, base);
6484 else
6485 i9xx_update_cursor(crtc, base);
6486 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006487}
6488
Jesse Barnes79e53942008-11-07 14:24:08 -08006489static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006490 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006491 uint32_t handle,
6492 uint32_t width, uint32_t height)
6493{
6494 struct drm_device *dev = crtc->dev;
6495 struct drm_i915_private *dev_priv = dev->dev_private;
6496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006497 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006498 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006499 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006500
Jesse Barnes79e53942008-11-07 14:24:08 -08006501 /* if we want to turn off the cursor ignore width and height */
6502 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006503 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006504 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006505 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006506 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006507 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006508 }
6509
6510 /* Currently we only support 64x64 cursors */
6511 if (width != 64 || height != 64) {
6512 DRM_ERROR("we currently only support 64x64 cursors\n");
6513 return -EINVAL;
6514 }
6515
Chris Wilson05394f32010-11-08 19:18:58 +00006516 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006517 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006518 return -ENOENT;
6519
Chris Wilson05394f32010-11-08 19:18:58 +00006520 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006521 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006522 ret = -ENOMEM;
6523 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006524 }
6525
Dave Airlie71acb5e2008-12-30 20:31:46 +10006526 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006527 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006528 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006529 unsigned alignment;
6530
Chris Wilsond9e86c02010-11-10 16:40:20 +00006531 if (obj->tiling_mode) {
6532 DRM_ERROR("cursor cannot be tiled\n");
6533 ret = -EINVAL;
6534 goto fail_locked;
6535 }
6536
Chris Wilson693db182013-03-05 14:52:39 +00006537 /* Note that the w/a also requires 2 PTE of padding following
6538 * the bo. We currently fill all unused PTE with the shadow
6539 * page and so we should always have valid PTE following the
6540 * cursor preventing the VT-d warning.
6541 */
6542 alignment = 0;
6543 if (need_vtd_wa(dev))
6544 alignment = 64*1024;
6545
6546 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006547 if (ret) {
6548 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006549 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006550 }
6551
Chris Wilsond9e86c02010-11-10 16:40:20 +00006552 ret = i915_gem_object_put_fence(obj);
6553 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006554 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006555 goto fail_unpin;
6556 }
6557
Chris Wilson05394f32010-11-08 19:18:58 +00006558 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006559 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006560 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006561 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006562 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6563 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006564 if (ret) {
6565 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006566 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006567 }
Chris Wilson05394f32010-11-08 19:18:58 +00006568 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006569 }
6570
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006571 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006572 I915_WRITE(CURSIZE, (height << 12) | width);
6573
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006574 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006575 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006576 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006577 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006578 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6579 } else
6580 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006581 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006582 }
Jesse Barnes80824002009-09-10 15:28:06 -07006583
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006584 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006585
6586 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006587 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006588 intel_crtc->cursor_width = width;
6589 intel_crtc->cursor_height = height;
6590
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006591 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006592
Jesse Barnes79e53942008-11-07 14:24:08 -08006593 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006594fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006595 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006596fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006597 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006598fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006599 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006600 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006601}
6602
6603static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6604{
Jesse Barnes79e53942008-11-07 14:24:08 -08006605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006606
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006607 intel_crtc->cursor_x = x;
6608 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006609
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006610 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006611
6612 return 0;
6613}
6614
6615/** Sets the color ramps on behalf of RandR */
6616void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6617 u16 blue, int regno)
6618{
6619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6620
6621 intel_crtc->lut_r[regno] = red >> 8;
6622 intel_crtc->lut_g[regno] = green >> 8;
6623 intel_crtc->lut_b[regno] = blue >> 8;
6624}
6625
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006626void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6627 u16 *blue, int regno)
6628{
6629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6630
6631 *red = intel_crtc->lut_r[regno] << 8;
6632 *green = intel_crtc->lut_g[regno] << 8;
6633 *blue = intel_crtc->lut_b[regno] << 8;
6634}
6635
Jesse Barnes79e53942008-11-07 14:24:08 -08006636static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006637 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006638{
James Simmons72034252010-08-03 01:33:19 +01006639 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006641
James Simmons72034252010-08-03 01:33:19 +01006642 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006643 intel_crtc->lut_r[i] = red[i] >> 8;
6644 intel_crtc->lut_g[i] = green[i] >> 8;
6645 intel_crtc->lut_b[i] = blue[i] >> 8;
6646 }
6647
6648 intel_crtc_load_lut(crtc);
6649}
6650
Jesse Barnes79e53942008-11-07 14:24:08 -08006651/* VESA 640x480x72Hz mode to set on the pipe */
6652static struct drm_display_mode load_detect_mode = {
6653 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6654 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6655};
6656
Chris Wilsond2dff872011-04-19 08:36:26 +01006657static struct drm_framebuffer *
6658intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006659 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006660 struct drm_i915_gem_object *obj)
6661{
6662 struct intel_framebuffer *intel_fb;
6663 int ret;
6664
6665 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6666 if (!intel_fb) {
6667 drm_gem_object_unreference_unlocked(&obj->base);
6668 return ERR_PTR(-ENOMEM);
6669 }
6670
6671 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6672 if (ret) {
6673 drm_gem_object_unreference_unlocked(&obj->base);
6674 kfree(intel_fb);
6675 return ERR_PTR(ret);
6676 }
6677
6678 return &intel_fb->base;
6679}
6680
6681static u32
6682intel_framebuffer_pitch_for_width(int width, int bpp)
6683{
6684 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6685 return ALIGN(pitch, 64);
6686}
6687
6688static u32
6689intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6690{
6691 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6692 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6693}
6694
6695static struct drm_framebuffer *
6696intel_framebuffer_create_for_mode(struct drm_device *dev,
6697 struct drm_display_mode *mode,
6698 int depth, int bpp)
6699{
6700 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006701 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006702
6703 obj = i915_gem_alloc_object(dev,
6704 intel_framebuffer_size_for_mode(mode, bpp));
6705 if (obj == NULL)
6706 return ERR_PTR(-ENOMEM);
6707
6708 mode_cmd.width = mode->hdisplay;
6709 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006710 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6711 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006712 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006713
6714 return intel_framebuffer_create(dev, &mode_cmd, obj);
6715}
6716
6717static struct drm_framebuffer *
6718mode_fits_in_fbdev(struct drm_device *dev,
6719 struct drm_display_mode *mode)
6720{
6721 struct drm_i915_private *dev_priv = dev->dev_private;
6722 struct drm_i915_gem_object *obj;
6723 struct drm_framebuffer *fb;
6724
6725 if (dev_priv->fbdev == NULL)
6726 return NULL;
6727
6728 obj = dev_priv->fbdev->ifb.obj;
6729 if (obj == NULL)
6730 return NULL;
6731
6732 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006733 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6734 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006735 return NULL;
6736
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006737 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006738 return NULL;
6739
6740 return fb;
6741}
6742
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006743bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006744 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006745 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006746{
6747 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006748 struct intel_encoder *intel_encoder =
6749 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006750 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006751 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006752 struct drm_crtc *crtc = NULL;
6753 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006754 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006755 int i = -1;
6756
Chris Wilsond2dff872011-04-19 08:36:26 +01006757 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6758 connector->base.id, drm_get_connector_name(connector),
6759 encoder->base.id, drm_get_encoder_name(encoder));
6760
Jesse Barnes79e53942008-11-07 14:24:08 -08006761 /*
6762 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006763 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006764 * - if the connector already has an assigned crtc, use it (but make
6765 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006766 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006767 * - try to find the first unused crtc that can drive this connector,
6768 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006769 */
6770
6771 /* See if we already have a CRTC for this connector */
6772 if (encoder->crtc) {
6773 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006774
Daniel Vetter7b240562012-12-12 00:35:33 +01006775 mutex_lock(&crtc->mutex);
6776
Daniel Vetter24218aa2012-08-12 19:27:11 +02006777 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006778 old->load_detect_temp = false;
6779
6780 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006781 if (connector->dpms != DRM_MODE_DPMS_ON)
6782 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006783
Chris Wilson71731882011-04-19 23:10:58 +01006784 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006785 }
6786
6787 /* Find an unused one (if possible) */
6788 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6789 i++;
6790 if (!(encoder->possible_crtcs & (1 << i)))
6791 continue;
6792 if (!possible_crtc->enabled) {
6793 crtc = possible_crtc;
6794 break;
6795 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006796 }
6797
6798 /*
6799 * If we didn't find an unused CRTC, don't use any.
6800 */
6801 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006802 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6803 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006804 }
6805
Daniel Vetter7b240562012-12-12 00:35:33 +01006806 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006807 intel_encoder->new_crtc = to_intel_crtc(crtc);
6808 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006809
6810 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006811 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006812 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006813 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006814
Chris Wilson64927112011-04-20 07:25:26 +01006815 if (!mode)
6816 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006817
Chris Wilsond2dff872011-04-19 08:36:26 +01006818 /* We need a framebuffer large enough to accommodate all accesses
6819 * that the plane may generate whilst we perform load detection.
6820 * We can not rely on the fbcon either being present (we get called
6821 * during its initialisation to detect all boot displays, or it may
6822 * not even exist) or that it is large enough to satisfy the
6823 * requested mode.
6824 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006825 fb = mode_fits_in_fbdev(dev, mode);
6826 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006827 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006828 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6829 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006830 } else
6831 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006832 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006833 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006834 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006835 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006836 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006837
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006838 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006839 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006840 if (old->release_fb)
6841 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006842 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006843 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006844 }
Chris Wilson71731882011-04-19 23:10:58 +01006845
Jesse Barnes79e53942008-11-07 14:24:08 -08006846 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006847 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006848 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006849}
6850
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006851void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006852 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006853{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006854 struct intel_encoder *intel_encoder =
6855 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006856 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006857 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006858
Chris Wilsond2dff872011-04-19 08:36:26 +01006859 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6860 connector->base.id, drm_get_connector_name(connector),
6861 encoder->base.id, drm_get_encoder_name(encoder));
6862
Chris Wilson8261b192011-04-19 23:18:09 +01006863 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006864 to_intel_connector(connector)->new_encoder = NULL;
6865 intel_encoder->new_crtc = NULL;
6866 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006867
Daniel Vetter36206362012-12-10 20:42:17 +01006868 if (old->release_fb) {
6869 drm_framebuffer_unregister_private(old->release_fb);
6870 drm_framebuffer_unreference(old->release_fb);
6871 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006872
Daniel Vetter67c96402013-01-23 16:25:09 +00006873 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006874 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006875 }
6876
Eric Anholtc751ce42010-03-25 11:48:48 -07006877 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006878 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6879 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006880
6881 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006882}
6883
6884/* Returns the clock of the currently programmed mode of the given pipe. */
6885static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6886{
6887 struct drm_i915_private *dev_priv = dev->dev_private;
6888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6889 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006890 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006891 u32 fp;
6892 intel_clock_t clock;
6893
6894 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006895 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006896 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006897 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006898
6899 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006900 if (IS_PINEVIEW(dev)) {
6901 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6902 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006903 } else {
6904 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6905 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6906 }
6907
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006908 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006909 if (IS_PINEVIEW(dev))
6910 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6911 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006912 else
6913 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006914 DPLL_FPA01_P1_POST_DIV_SHIFT);
6915
6916 switch (dpll & DPLL_MODE_MASK) {
6917 case DPLLB_MODE_DAC_SERIAL:
6918 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6919 5 : 10;
6920 break;
6921 case DPLLB_MODE_LVDS:
6922 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6923 7 : 14;
6924 break;
6925 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006926 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006927 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6928 return 0;
6929 }
6930
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006931 if (IS_PINEVIEW(dev))
6932 pineview_clock(96000, &clock);
6933 else
6934 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006935 } else {
6936 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6937
6938 if (is_lvds) {
6939 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6940 DPLL_FPA01_P1_POST_DIV_SHIFT);
6941 clock.p2 = 14;
6942
6943 if ((dpll & PLL_REF_INPUT_MASK) ==
6944 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6945 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006946 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006947 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006948 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006949 } else {
6950 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6951 clock.p1 = 2;
6952 else {
6953 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6954 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6955 }
6956 if (dpll & PLL_P2_DIVIDE_BY_4)
6957 clock.p2 = 4;
6958 else
6959 clock.p2 = 2;
6960
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006961 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006962 }
6963 }
6964
6965 /* XXX: It would be nice to validate the clocks, but we can't reuse
6966 * i830PllIsValid() because it relies on the xf86_config connector
6967 * configuration being accurate, which it isn't necessarily.
6968 */
6969
6970 return clock.dot;
6971}
6972
6973/** Returns the currently programmed mode of the given pipe. */
6974struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6975 struct drm_crtc *crtc)
6976{
Jesse Barnes548f2452011-02-17 10:40:53 -08006977 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006979 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006980 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006981 int htot = I915_READ(HTOTAL(cpu_transcoder));
6982 int hsync = I915_READ(HSYNC(cpu_transcoder));
6983 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6984 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006985
6986 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6987 if (!mode)
6988 return NULL;
6989
6990 mode->clock = intel_crtc_clock_get(dev, crtc);
6991 mode->hdisplay = (htot & 0xffff) + 1;
6992 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6993 mode->hsync_start = (hsync & 0xffff) + 1;
6994 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6995 mode->vdisplay = (vtot & 0xffff) + 1;
6996 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6997 mode->vsync_start = (vsync & 0xffff) + 1;
6998 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6999
7000 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007001
7002 return mode;
7003}
7004
Daniel Vetter3dec0092010-08-20 21:40:52 +02007005static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007006{
7007 struct drm_device *dev = crtc->dev;
7008 drm_i915_private_t *dev_priv = dev->dev_private;
7009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7010 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007011 int dpll_reg = DPLL(pipe);
7012 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007013
Eric Anholtbad720f2009-10-22 16:11:14 -07007014 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007015 return;
7016
7017 if (!dev_priv->lvds_downclock_avail)
7018 return;
7019
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007020 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007021 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007022 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007023
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007024 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007025
7026 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7027 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007028 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007029
Jesse Barnes652c3932009-08-17 13:31:43 -07007030 dpll = I915_READ(dpll_reg);
7031 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007032 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007033 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007034}
7035
7036static void intel_decrease_pllclock(struct drm_crtc *crtc)
7037{
7038 struct drm_device *dev = crtc->dev;
7039 drm_i915_private_t *dev_priv = dev->dev_private;
7040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007041
Eric Anholtbad720f2009-10-22 16:11:14 -07007042 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007043 return;
7044
7045 if (!dev_priv->lvds_downclock_avail)
7046 return;
7047
7048 /*
7049 * Since this is called by a timer, we should never get here in
7050 * the manual case.
7051 */
7052 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007053 int pipe = intel_crtc->pipe;
7054 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007055 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007056
Zhao Yakui44d98a62009-10-09 11:39:40 +08007057 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007058
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007059 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007060
Chris Wilson074b5e12012-05-02 12:07:06 +01007061 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007062 dpll |= DISPLAY_RATE_SELECT_FPA1;
7063 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007064 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007065 dpll = I915_READ(dpll_reg);
7066 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007067 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007068 }
7069
7070}
7071
Chris Wilsonf047e392012-07-21 12:31:41 +01007072void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007073{
Chris Wilsonf047e392012-07-21 12:31:41 +01007074 i915_update_gfx_val(dev->dev_private);
7075}
7076
7077void intel_mark_idle(struct drm_device *dev)
7078{
Chris Wilson725a5b52013-01-08 11:02:57 +00007079 struct drm_crtc *crtc;
7080
7081 if (!i915_powersave)
7082 return;
7083
7084 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7085 if (!crtc->fb)
7086 continue;
7087
7088 intel_decrease_pllclock(crtc);
7089 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007090}
7091
Chris Wilsonc65355b2013-06-06 16:53:41 -03007092void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7093 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007094{
7095 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007096 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007097
7098 if (!i915_powersave)
7099 return;
7100
Jesse Barnes652c3932009-08-17 13:31:43 -07007101 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007102 if (!crtc->fb)
7103 continue;
7104
Chris Wilsonc65355b2013-06-06 16:53:41 -03007105 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7106 continue;
7107
7108 intel_increase_pllclock(crtc);
7109 if (ring && intel_fbc_enabled(dev))
7110 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007111 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007112}
7113
Jesse Barnes79e53942008-11-07 14:24:08 -08007114static void intel_crtc_destroy(struct drm_crtc *crtc)
7115{
7116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007117 struct drm_device *dev = crtc->dev;
7118 struct intel_unpin_work *work;
7119 unsigned long flags;
7120
7121 spin_lock_irqsave(&dev->event_lock, flags);
7122 work = intel_crtc->unpin_work;
7123 intel_crtc->unpin_work = NULL;
7124 spin_unlock_irqrestore(&dev->event_lock, flags);
7125
7126 if (work) {
7127 cancel_work_sync(&work->work);
7128 kfree(work);
7129 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007130
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007131 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7132
Jesse Barnes79e53942008-11-07 14:24:08 -08007133 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007134
Jesse Barnes79e53942008-11-07 14:24:08 -08007135 kfree(intel_crtc);
7136}
7137
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007138static void intel_unpin_work_fn(struct work_struct *__work)
7139{
7140 struct intel_unpin_work *work =
7141 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007142 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007143
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007144 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007145 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007146 drm_gem_object_unreference(&work->pending_flip_obj->base);
7147 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007148
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007149 intel_update_fbc(dev);
7150 mutex_unlock(&dev->struct_mutex);
7151
7152 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7153 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7154
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007155 kfree(work);
7156}
7157
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007158static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007159 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007160{
7161 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7163 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007164 unsigned long flags;
7165
7166 /* Ignore early vblank irqs */
7167 if (intel_crtc == NULL)
7168 return;
7169
7170 spin_lock_irqsave(&dev->event_lock, flags);
7171 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007172
7173 /* Ensure we don't miss a work->pending update ... */
7174 smp_rmb();
7175
7176 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007177 spin_unlock_irqrestore(&dev->event_lock, flags);
7178 return;
7179 }
7180
Chris Wilsone7d841c2012-12-03 11:36:30 +00007181 /* and that the unpin work is consistent wrt ->pending. */
7182 smp_rmb();
7183
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007184 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007185
Rob Clark45a066e2012-10-08 14:50:40 -05007186 if (work->event)
7187 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007188
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007189 drm_vblank_put(dev, intel_crtc->pipe);
7190
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007191 spin_unlock_irqrestore(&dev->event_lock, flags);
7192
Daniel Vetter2c10d572012-12-20 21:24:07 +01007193 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007194
7195 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007196
7197 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007198}
7199
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007200void intel_finish_page_flip(struct drm_device *dev, int pipe)
7201{
7202 drm_i915_private_t *dev_priv = dev->dev_private;
7203 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7204
Mario Kleiner49b14a52010-12-09 07:00:07 +01007205 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007206}
7207
7208void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7209{
7210 drm_i915_private_t *dev_priv = dev->dev_private;
7211 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7212
Mario Kleiner49b14a52010-12-09 07:00:07 +01007213 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007214}
7215
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007216void intel_prepare_page_flip(struct drm_device *dev, int plane)
7217{
7218 drm_i915_private_t *dev_priv = dev->dev_private;
7219 struct intel_crtc *intel_crtc =
7220 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7221 unsigned long flags;
7222
Chris Wilsone7d841c2012-12-03 11:36:30 +00007223 /* NB: An MMIO update of the plane base pointer will also
7224 * generate a page-flip completion irq, i.e. every modeset
7225 * is also accompanied by a spurious intel_prepare_page_flip().
7226 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007227 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007228 if (intel_crtc->unpin_work)
7229 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007230 spin_unlock_irqrestore(&dev->event_lock, flags);
7231}
7232
Chris Wilsone7d841c2012-12-03 11:36:30 +00007233inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7234{
7235 /* Ensure that the work item is consistent when activating it ... */
7236 smp_wmb();
7237 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7238 /* and that it is marked active as soon as the irq could fire. */
7239 smp_wmb();
7240}
7241
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007242static int intel_gen2_queue_flip(struct drm_device *dev,
7243 struct drm_crtc *crtc,
7244 struct drm_framebuffer *fb,
7245 struct drm_i915_gem_object *obj)
7246{
7247 struct drm_i915_private *dev_priv = dev->dev_private;
7248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007249 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007250 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007251 int ret;
7252
Daniel Vetter6d90c952012-04-26 23:28:05 +02007253 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007254 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007255 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007256
Daniel Vetter6d90c952012-04-26 23:28:05 +02007257 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007258 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007259 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007260
7261 /* Can't queue multiple flips, so wait for the previous
7262 * one to finish before executing the next.
7263 */
7264 if (intel_crtc->plane)
7265 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7266 else
7267 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007268 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7269 intel_ring_emit(ring, MI_NOOP);
7270 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7271 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7272 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007273 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007274 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007275
7276 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007277 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007278 return 0;
7279
7280err_unpin:
7281 intel_unpin_fb_obj(obj);
7282err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007283 return ret;
7284}
7285
7286static int intel_gen3_queue_flip(struct drm_device *dev,
7287 struct drm_crtc *crtc,
7288 struct drm_framebuffer *fb,
7289 struct drm_i915_gem_object *obj)
7290{
7291 struct drm_i915_private *dev_priv = dev->dev_private;
7292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007293 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007294 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007295 int ret;
7296
Daniel Vetter6d90c952012-04-26 23:28:05 +02007297 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007298 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007299 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007300
Daniel Vetter6d90c952012-04-26 23:28:05 +02007301 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007302 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007303 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007304
7305 if (intel_crtc->plane)
7306 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7307 else
7308 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007309 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7310 intel_ring_emit(ring, MI_NOOP);
7311 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7312 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7313 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007314 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007315 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007316
Chris Wilsone7d841c2012-12-03 11:36:30 +00007317 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007318 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007319 return 0;
7320
7321err_unpin:
7322 intel_unpin_fb_obj(obj);
7323err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007324 return ret;
7325}
7326
7327static int intel_gen4_queue_flip(struct drm_device *dev,
7328 struct drm_crtc *crtc,
7329 struct drm_framebuffer *fb,
7330 struct drm_i915_gem_object *obj)
7331{
7332 struct drm_i915_private *dev_priv = dev->dev_private;
7333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7334 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007335 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007336 int ret;
7337
Daniel Vetter6d90c952012-04-26 23:28:05 +02007338 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007339 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007340 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007341
Daniel Vetter6d90c952012-04-26 23:28:05 +02007342 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007343 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007344 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007345
7346 /* i965+ uses the linear or tiled offsets from the
7347 * Display Registers (which do not change across a page-flip)
7348 * so we need only reprogram the base address.
7349 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007350 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7351 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7352 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007353 intel_ring_emit(ring,
7354 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7355 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007356
7357 /* XXX Enabling the panel-fitter across page-flip is so far
7358 * untested on non-native modes, so ignore it for now.
7359 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7360 */
7361 pf = 0;
7362 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007363 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007364
7365 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007366 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007367 return 0;
7368
7369err_unpin:
7370 intel_unpin_fb_obj(obj);
7371err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007372 return ret;
7373}
7374
7375static int intel_gen6_queue_flip(struct drm_device *dev,
7376 struct drm_crtc *crtc,
7377 struct drm_framebuffer *fb,
7378 struct drm_i915_gem_object *obj)
7379{
7380 struct drm_i915_private *dev_priv = dev->dev_private;
7381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007382 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007383 uint32_t pf, pipesrc;
7384 int ret;
7385
Daniel Vetter6d90c952012-04-26 23:28:05 +02007386 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007387 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007388 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007389
Daniel Vetter6d90c952012-04-26 23:28:05 +02007390 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007391 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007392 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007393
Daniel Vetter6d90c952012-04-26 23:28:05 +02007394 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7395 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7396 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007397 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007398
Chris Wilson99d9acd2012-04-17 20:37:00 +01007399 /* Contrary to the suggestions in the documentation,
7400 * "Enable Panel Fitter" does not seem to be required when page
7401 * flipping with a non-native mode, and worse causes a normal
7402 * modeset to fail.
7403 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7404 */
7405 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007406 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007407 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007408
7409 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007410 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007411 return 0;
7412
7413err_unpin:
7414 intel_unpin_fb_obj(obj);
7415err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007416 return ret;
7417}
7418
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007419/*
7420 * On gen7 we currently use the blit ring because (in early silicon at least)
7421 * the render ring doesn't give us interrpts for page flip completion, which
7422 * means clients will hang after the first flip is queued. Fortunately the
7423 * blit ring generates interrupts properly, so use it instead.
7424 */
7425static int intel_gen7_queue_flip(struct drm_device *dev,
7426 struct drm_crtc *crtc,
7427 struct drm_framebuffer *fb,
7428 struct drm_i915_gem_object *obj)
7429{
7430 struct drm_i915_private *dev_priv = dev->dev_private;
7431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7432 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007433 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007434 int ret;
7435
7436 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7437 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007438 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007439
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007440 switch(intel_crtc->plane) {
7441 case PLANE_A:
7442 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7443 break;
7444 case PLANE_B:
7445 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7446 break;
7447 case PLANE_C:
7448 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7449 break;
7450 default:
7451 WARN_ONCE(1, "unknown plane in flip command\n");
7452 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007453 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007454 }
7455
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007456 ret = intel_ring_begin(ring, 4);
7457 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007458 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007459
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007460 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007461 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007462 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007463 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007464
7465 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007466 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007467 return 0;
7468
7469err_unpin:
7470 intel_unpin_fb_obj(obj);
7471err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007472 return ret;
7473}
7474
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007475static int intel_default_queue_flip(struct drm_device *dev,
7476 struct drm_crtc *crtc,
7477 struct drm_framebuffer *fb,
7478 struct drm_i915_gem_object *obj)
7479{
7480 return -ENODEV;
7481}
7482
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007483static int intel_crtc_page_flip(struct drm_crtc *crtc,
7484 struct drm_framebuffer *fb,
7485 struct drm_pending_vblank_event *event)
7486{
7487 struct drm_device *dev = crtc->dev;
7488 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007489 struct drm_framebuffer *old_fb = crtc->fb;
7490 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7492 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007493 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007494 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007495
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007496 /* Can't change pixel format via MI display flips. */
7497 if (fb->pixel_format != crtc->fb->pixel_format)
7498 return -EINVAL;
7499
7500 /*
7501 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7502 * Note that pitch changes could also affect these register.
7503 */
7504 if (INTEL_INFO(dev)->gen > 3 &&
7505 (fb->offsets[0] != crtc->fb->offsets[0] ||
7506 fb->pitches[0] != crtc->fb->pitches[0]))
7507 return -EINVAL;
7508
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007509 work = kzalloc(sizeof *work, GFP_KERNEL);
7510 if (work == NULL)
7511 return -ENOMEM;
7512
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007513 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007514 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007515 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007516 INIT_WORK(&work->work, intel_unpin_work_fn);
7517
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007518 ret = drm_vblank_get(dev, intel_crtc->pipe);
7519 if (ret)
7520 goto free_work;
7521
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007522 /* We borrow the event spin lock for protecting unpin_work */
7523 spin_lock_irqsave(&dev->event_lock, flags);
7524 if (intel_crtc->unpin_work) {
7525 spin_unlock_irqrestore(&dev->event_lock, flags);
7526 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007527 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007528
7529 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007530 return -EBUSY;
7531 }
7532 intel_crtc->unpin_work = work;
7533 spin_unlock_irqrestore(&dev->event_lock, flags);
7534
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007535 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7536 flush_workqueue(dev_priv->wq);
7537
Chris Wilson79158102012-05-23 11:13:58 +01007538 ret = i915_mutex_lock_interruptible(dev);
7539 if (ret)
7540 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007541
Jesse Barnes75dfca82010-02-10 15:09:44 -08007542 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007543 drm_gem_object_reference(&work->old_fb_obj->base);
7544 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007545
7546 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007547
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007548 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007549
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007550 work->enable_stall_check = true;
7551
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007552 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007553 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007554
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007555 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7556 if (ret)
7557 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007558
Chris Wilson7782de32011-07-08 12:22:41 +01007559 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007560 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007561 mutex_unlock(&dev->struct_mutex);
7562
Jesse Barnese5510fa2010-07-01 16:48:37 -07007563 trace_i915_flip_request(intel_crtc->plane, obj);
7564
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007565 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007566
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007567cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007568 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007569 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007570 drm_gem_object_unreference(&work->old_fb_obj->base);
7571 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007572 mutex_unlock(&dev->struct_mutex);
7573
Chris Wilson79158102012-05-23 11:13:58 +01007574cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007575 spin_lock_irqsave(&dev->event_lock, flags);
7576 intel_crtc->unpin_work = NULL;
7577 spin_unlock_irqrestore(&dev->event_lock, flags);
7578
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007579 drm_vblank_put(dev, intel_crtc->pipe);
7580free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007581 kfree(work);
7582
7583 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007584}
7585
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007586static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007587 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7588 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007589};
7590
Daniel Vetter50f56112012-07-02 09:35:43 +02007591static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7592 struct drm_crtc *crtc)
7593{
7594 struct drm_device *dev;
7595 struct drm_crtc *tmp;
7596 int crtc_mask = 1;
7597
7598 WARN(!crtc, "checking null crtc?\n");
7599
7600 dev = crtc->dev;
7601
7602 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7603 if (tmp == crtc)
7604 break;
7605 crtc_mask <<= 1;
7606 }
7607
7608 if (encoder->possible_crtcs & crtc_mask)
7609 return true;
7610 return false;
7611}
7612
Daniel Vetter9a935852012-07-05 22:34:27 +02007613/**
7614 * intel_modeset_update_staged_output_state
7615 *
7616 * Updates the staged output configuration state, e.g. after we've read out the
7617 * current hw state.
7618 */
7619static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7620{
7621 struct intel_encoder *encoder;
7622 struct intel_connector *connector;
7623
7624 list_for_each_entry(connector, &dev->mode_config.connector_list,
7625 base.head) {
7626 connector->new_encoder =
7627 to_intel_encoder(connector->base.encoder);
7628 }
7629
7630 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7631 base.head) {
7632 encoder->new_crtc =
7633 to_intel_crtc(encoder->base.crtc);
7634 }
7635}
7636
7637/**
7638 * intel_modeset_commit_output_state
7639 *
7640 * This function copies the stage display pipe configuration to the real one.
7641 */
7642static void intel_modeset_commit_output_state(struct drm_device *dev)
7643{
7644 struct intel_encoder *encoder;
7645 struct intel_connector *connector;
7646
7647 list_for_each_entry(connector, &dev->mode_config.connector_list,
7648 base.head) {
7649 connector->base.encoder = &connector->new_encoder->base;
7650 }
7651
7652 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7653 base.head) {
7654 encoder->base.crtc = &encoder->new_crtc->base;
7655 }
7656}
7657
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007658static void
7659connected_sink_compute_bpp(struct intel_connector * connector,
7660 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007661{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007662 int bpp = pipe_config->pipe_bpp;
7663
7664 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7665 connector->base.base.id,
7666 drm_get_connector_name(&connector->base));
7667
7668 /* Don't use an invalid EDID bpc value */
7669 if (connector->base.display_info.bpc &&
7670 connector->base.display_info.bpc * 3 < bpp) {
7671 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7672 bpp, connector->base.display_info.bpc*3);
7673 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7674 }
7675
7676 /* Clamp bpp to 8 on screens without EDID 1.4 */
7677 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7678 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7679 bpp);
7680 pipe_config->pipe_bpp = 24;
7681 }
7682}
7683
7684static int
7685compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7686 struct drm_framebuffer *fb,
7687 struct intel_crtc_config *pipe_config)
7688{
7689 struct drm_device *dev = crtc->base.dev;
7690 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007691 int bpp;
7692
Daniel Vetterd42264b2013-03-28 16:38:08 +01007693 switch (fb->pixel_format) {
7694 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007695 bpp = 8*3; /* since we go through a colormap */
7696 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007697 case DRM_FORMAT_XRGB1555:
7698 case DRM_FORMAT_ARGB1555:
7699 /* checked in intel_framebuffer_init already */
7700 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7701 return -EINVAL;
7702 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007703 bpp = 6*3; /* min is 18bpp */
7704 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007705 case DRM_FORMAT_XBGR8888:
7706 case DRM_FORMAT_ABGR8888:
7707 /* checked in intel_framebuffer_init already */
7708 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7709 return -EINVAL;
7710 case DRM_FORMAT_XRGB8888:
7711 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007712 bpp = 8*3;
7713 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007714 case DRM_FORMAT_XRGB2101010:
7715 case DRM_FORMAT_ARGB2101010:
7716 case DRM_FORMAT_XBGR2101010:
7717 case DRM_FORMAT_ABGR2101010:
7718 /* checked in intel_framebuffer_init already */
7719 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007720 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007721 bpp = 10*3;
7722 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007723 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007724 default:
7725 DRM_DEBUG_KMS("unsupported depth\n");
7726 return -EINVAL;
7727 }
7728
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007729 pipe_config->pipe_bpp = bpp;
7730
7731 /* Clamp display bpp to EDID value */
7732 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007733 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007734 if (!connector->new_encoder ||
7735 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007736 continue;
7737
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007738 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007739 }
7740
7741 return bpp;
7742}
7743
Daniel Vetterc0b03412013-05-28 12:05:54 +02007744static void intel_dump_pipe_config(struct intel_crtc *crtc,
7745 struct intel_crtc_config *pipe_config,
7746 const char *context)
7747{
7748 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7749 context, pipe_name(crtc->pipe));
7750
7751 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7752 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7753 pipe_config->pipe_bpp, pipe_config->dither);
7754 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7755 pipe_config->has_pch_encoder,
7756 pipe_config->fdi_lanes,
7757 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7758 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7759 pipe_config->fdi_m_n.tu);
7760 DRM_DEBUG_KMS("requested mode:\n");
7761 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7762 DRM_DEBUG_KMS("adjusted mode:\n");
7763 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7764 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7765 pipe_config->gmch_pfit.control,
7766 pipe_config->gmch_pfit.pgm_ratios,
7767 pipe_config->gmch_pfit.lvds_border_bits);
7768 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7769 pipe_config->pch_pfit.pos,
7770 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007771 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007772}
7773
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007774static bool check_encoder_cloning(struct drm_crtc *crtc)
7775{
7776 int num_encoders = 0;
7777 bool uncloneable_encoders = false;
7778 struct intel_encoder *encoder;
7779
7780 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7781 base.head) {
7782 if (&encoder->new_crtc->base != crtc)
7783 continue;
7784
7785 num_encoders++;
7786 if (!encoder->cloneable)
7787 uncloneable_encoders = true;
7788 }
7789
7790 return !(num_encoders > 1 && uncloneable_encoders);
7791}
7792
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007793static struct intel_crtc_config *
7794intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007795 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007796 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007797{
7798 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007799 struct drm_encoder_helper_funcs *encoder_funcs;
7800 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007801 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007802 int plane_bpp, ret = -EINVAL;
7803 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007804
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007805 if (!check_encoder_cloning(crtc)) {
7806 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7807 return ERR_PTR(-EINVAL);
7808 }
7809
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007810 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7811 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007812 return ERR_PTR(-ENOMEM);
7813
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007814 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7815 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007816 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007817 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007818
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007819 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7820 * plane pixel format and any sink constraints into account. Returns the
7821 * source plane bpp so that dithering can be selected on mismatches
7822 * after encoders and crtc also have had their say. */
7823 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7824 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007825 if (plane_bpp < 0)
7826 goto fail;
7827
Daniel Vettere29c22c2013-02-21 00:00:16 +01007828encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007829 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007830 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007831 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007832
Daniel Vetter7758a112012-07-08 19:40:39 +02007833 /* Pass our mode to the connectors and the CRTC to give them a chance to
7834 * adjust it according to limitations or connector properties, and also
7835 * a chance to reject the mode entirely.
7836 */
7837 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7838 base.head) {
7839
7840 if (&encoder->new_crtc->base != crtc)
7841 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007842
7843 if (encoder->compute_config) {
7844 if (!(encoder->compute_config(encoder, pipe_config))) {
7845 DRM_DEBUG_KMS("Encoder config failure\n");
7846 goto fail;
7847 }
7848
7849 continue;
7850 }
7851
Daniel Vetter7758a112012-07-08 19:40:39 +02007852 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007853 if (!(encoder_funcs->mode_fixup(&encoder->base,
7854 &pipe_config->requested_mode,
7855 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007856 DRM_DEBUG_KMS("Encoder fixup failed\n");
7857 goto fail;
7858 }
7859 }
7860
Daniel Vetterff9a6752013-06-01 17:16:21 +02007861 /* Set default port clock if not overwritten by the encoder. Needs to be
7862 * done afterwards in case the encoder adjusts the mode. */
7863 if (!pipe_config->port_clock)
7864 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7865
Daniel Vettera43f6e02013-06-07 23:10:32 +02007866 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007867 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007868 DRM_DEBUG_KMS("CRTC fixup failed\n");
7869 goto fail;
7870 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007871
7872 if (ret == RETRY) {
7873 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7874 ret = -EINVAL;
7875 goto fail;
7876 }
7877
7878 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7879 retry = false;
7880 goto encoder_retry;
7881 }
7882
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007883 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7884 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7885 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7886
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007887 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007888fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007889 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007890 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007891}
7892
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007893/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7894 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7895static void
7896intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7897 unsigned *prepare_pipes, unsigned *disable_pipes)
7898{
7899 struct intel_crtc *intel_crtc;
7900 struct drm_device *dev = crtc->dev;
7901 struct intel_encoder *encoder;
7902 struct intel_connector *connector;
7903 struct drm_crtc *tmp_crtc;
7904
7905 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7906
7907 /* Check which crtcs have changed outputs connected to them, these need
7908 * to be part of the prepare_pipes mask. We don't (yet) support global
7909 * modeset across multiple crtcs, so modeset_pipes will only have one
7910 * bit set at most. */
7911 list_for_each_entry(connector, &dev->mode_config.connector_list,
7912 base.head) {
7913 if (connector->base.encoder == &connector->new_encoder->base)
7914 continue;
7915
7916 if (connector->base.encoder) {
7917 tmp_crtc = connector->base.encoder->crtc;
7918
7919 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7920 }
7921
7922 if (connector->new_encoder)
7923 *prepare_pipes |=
7924 1 << connector->new_encoder->new_crtc->pipe;
7925 }
7926
7927 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7928 base.head) {
7929 if (encoder->base.crtc == &encoder->new_crtc->base)
7930 continue;
7931
7932 if (encoder->base.crtc) {
7933 tmp_crtc = encoder->base.crtc;
7934
7935 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7936 }
7937
7938 if (encoder->new_crtc)
7939 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7940 }
7941
7942 /* Check for any pipes that will be fully disabled ... */
7943 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7944 base.head) {
7945 bool used = false;
7946
7947 /* Don't try to disable disabled crtcs. */
7948 if (!intel_crtc->base.enabled)
7949 continue;
7950
7951 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7952 base.head) {
7953 if (encoder->new_crtc == intel_crtc)
7954 used = true;
7955 }
7956
7957 if (!used)
7958 *disable_pipes |= 1 << intel_crtc->pipe;
7959 }
7960
7961
7962 /* set_mode is also used to update properties on life display pipes. */
7963 intel_crtc = to_intel_crtc(crtc);
7964 if (crtc->enabled)
7965 *prepare_pipes |= 1 << intel_crtc->pipe;
7966
Daniel Vetterb6c51642013-04-12 18:48:43 +02007967 /*
7968 * For simplicity do a full modeset on any pipe where the output routing
7969 * changed. We could be more clever, but that would require us to be
7970 * more careful with calling the relevant encoder->mode_set functions.
7971 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007972 if (*prepare_pipes)
7973 *modeset_pipes = *prepare_pipes;
7974
7975 /* ... and mask these out. */
7976 *modeset_pipes &= ~(*disable_pipes);
7977 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007978
7979 /*
7980 * HACK: We don't (yet) fully support global modesets. intel_set_config
7981 * obies this rule, but the modeset restore mode of
7982 * intel_modeset_setup_hw_state does not.
7983 */
7984 *modeset_pipes &= 1 << intel_crtc->pipe;
7985 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007986
7987 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7988 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007989}
7990
Daniel Vetterea9d7582012-07-10 10:42:52 +02007991static bool intel_crtc_in_use(struct drm_crtc *crtc)
7992{
7993 struct drm_encoder *encoder;
7994 struct drm_device *dev = crtc->dev;
7995
7996 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7997 if (encoder->crtc == crtc)
7998 return true;
7999
8000 return false;
8001}
8002
8003static void
8004intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8005{
8006 struct intel_encoder *intel_encoder;
8007 struct intel_crtc *intel_crtc;
8008 struct drm_connector *connector;
8009
8010 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8011 base.head) {
8012 if (!intel_encoder->base.crtc)
8013 continue;
8014
8015 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8016
8017 if (prepare_pipes & (1 << intel_crtc->pipe))
8018 intel_encoder->connectors_active = false;
8019 }
8020
8021 intel_modeset_commit_output_state(dev);
8022
8023 /* Update computed state. */
8024 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8025 base.head) {
8026 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8027 }
8028
8029 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8030 if (!connector->encoder || !connector->encoder->crtc)
8031 continue;
8032
8033 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8034
8035 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008036 struct drm_property *dpms_property =
8037 dev->mode_config.dpms_property;
8038
Daniel Vetterea9d7582012-07-10 10:42:52 +02008039 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008040 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008041 dpms_property,
8042 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008043
8044 intel_encoder = to_intel_encoder(connector->encoder);
8045 intel_encoder->connectors_active = true;
8046 }
8047 }
8048
8049}
8050
Daniel Vetter25c5b262012-07-08 22:08:04 +02008051#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8052 list_for_each_entry((intel_crtc), \
8053 &(dev)->mode_config.crtc_list, \
8054 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008055 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008056
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008057static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008058intel_pipe_config_compare(struct drm_device *dev,
8059 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008060 struct intel_crtc_config *pipe_config)
8061{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008062#define PIPE_CONF_CHECK_X(name) \
8063 if (current_config->name != pipe_config->name) { \
8064 DRM_ERROR("mismatch in " #name " " \
8065 "(expected 0x%08x, found 0x%08x)\n", \
8066 current_config->name, \
8067 pipe_config->name); \
8068 return false; \
8069 }
8070
Daniel Vetter08a24032013-04-19 11:25:34 +02008071#define PIPE_CONF_CHECK_I(name) \
8072 if (current_config->name != pipe_config->name) { \
8073 DRM_ERROR("mismatch in " #name " " \
8074 "(expected %i, found %i)\n", \
8075 current_config->name, \
8076 pipe_config->name); \
8077 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008078 }
8079
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008080#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8081 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8082 DRM_ERROR("mismatch in " #name " " \
8083 "(expected %i, found %i)\n", \
8084 current_config->name & (mask), \
8085 pipe_config->name & (mask)); \
8086 return false; \
8087 }
8088
Daniel Vetterbb760062013-06-06 14:55:52 +02008089#define PIPE_CONF_QUIRK(quirk) \
8090 ((current_config->quirks | pipe_config->quirks) & (quirk))
8091
Daniel Vettereccb1402013-05-22 00:50:22 +02008092 PIPE_CONF_CHECK_I(cpu_transcoder);
8093
Daniel Vetter08a24032013-04-19 11:25:34 +02008094 PIPE_CONF_CHECK_I(has_pch_encoder);
8095 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008096 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8097 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8098 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8099 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8100 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008101
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008102 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8103 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8104 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8105 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8106 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8107 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8108
8109 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8110 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8111 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8112 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8113 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8114 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8115
Daniel Vetter6c49f242013-06-06 12:45:25 +02008116 if (!HAS_PCH_SPLIT(dev))
8117 PIPE_CONF_CHECK_I(pixel_multiplier);
8118
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008119 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8120 DRM_MODE_FLAG_INTERLACE);
8121
Daniel Vetterbb760062013-06-06 14:55:52 +02008122 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8123 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8124 DRM_MODE_FLAG_PHSYNC);
8125 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8126 DRM_MODE_FLAG_NHSYNC);
8127 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8128 DRM_MODE_FLAG_PVSYNC);
8129 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8130 DRM_MODE_FLAG_NVSYNC);
8131 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008132
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008133 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8134 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8135
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008136 PIPE_CONF_CHECK_I(gmch_pfit.control);
8137 /* pfit ratios are autocomputed by the hw on gen4+ */
8138 if (INTEL_INFO(dev)->gen < 4)
8139 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8140 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8141 PIPE_CONF_CHECK_I(pch_pfit.pos);
8142 PIPE_CONF_CHECK_I(pch_pfit.size);
8143
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008144 PIPE_CONF_CHECK_I(ips_enabled);
8145
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008146 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008147 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008148 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008149 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8150 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008151
Daniel Vetter66e985c2013-06-05 13:34:20 +02008152#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008153#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008154#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008155#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008156
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008157 return true;
8158}
8159
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008160static void
8161check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008162{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008163 struct intel_connector *connector;
8164
8165 list_for_each_entry(connector, &dev->mode_config.connector_list,
8166 base.head) {
8167 /* This also checks the encoder/connector hw state with the
8168 * ->get_hw_state callbacks. */
8169 intel_connector_check_state(connector);
8170
8171 WARN(&connector->new_encoder->base != connector->base.encoder,
8172 "connector's staged encoder doesn't match current encoder\n");
8173 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008174}
8175
8176static void
8177check_encoder_state(struct drm_device *dev)
8178{
8179 struct intel_encoder *encoder;
8180 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008181
8182 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8183 base.head) {
8184 bool enabled = false;
8185 bool active = false;
8186 enum pipe pipe, tracked_pipe;
8187
8188 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8189 encoder->base.base.id,
8190 drm_get_encoder_name(&encoder->base));
8191
8192 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8193 "encoder's stage crtc doesn't match current crtc\n");
8194 WARN(encoder->connectors_active && !encoder->base.crtc,
8195 "encoder's active_connectors set, but no crtc\n");
8196
8197 list_for_each_entry(connector, &dev->mode_config.connector_list,
8198 base.head) {
8199 if (connector->base.encoder != &encoder->base)
8200 continue;
8201 enabled = true;
8202 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8203 active = true;
8204 }
8205 WARN(!!encoder->base.crtc != enabled,
8206 "encoder's enabled state mismatch "
8207 "(expected %i, found %i)\n",
8208 !!encoder->base.crtc, enabled);
8209 WARN(active && !encoder->base.crtc,
8210 "active encoder with no crtc\n");
8211
8212 WARN(encoder->connectors_active != active,
8213 "encoder's computed active state doesn't match tracked active state "
8214 "(expected %i, found %i)\n", active, encoder->connectors_active);
8215
8216 active = encoder->get_hw_state(encoder, &pipe);
8217 WARN(active != encoder->connectors_active,
8218 "encoder's hw state doesn't match sw tracking "
8219 "(expected %i, found %i)\n",
8220 encoder->connectors_active, active);
8221
8222 if (!encoder->base.crtc)
8223 continue;
8224
8225 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8226 WARN(active && pipe != tracked_pipe,
8227 "active encoder's pipe doesn't match"
8228 "(expected %i, found %i)\n",
8229 tracked_pipe, pipe);
8230
8231 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008232}
8233
8234static void
8235check_crtc_state(struct drm_device *dev)
8236{
8237 drm_i915_private_t *dev_priv = dev->dev_private;
8238 struct intel_crtc *crtc;
8239 struct intel_encoder *encoder;
8240 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008241
8242 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8243 base.head) {
8244 bool enabled = false;
8245 bool active = false;
8246
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008247 memset(&pipe_config, 0, sizeof(pipe_config));
8248
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008249 DRM_DEBUG_KMS("[CRTC:%d]\n",
8250 crtc->base.base.id);
8251
8252 WARN(crtc->active && !crtc->base.enabled,
8253 "active crtc, but not enabled in sw tracking\n");
8254
8255 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8256 base.head) {
8257 if (encoder->base.crtc != &crtc->base)
8258 continue;
8259 enabled = true;
8260 if (encoder->connectors_active)
8261 active = true;
8262 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008263
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008264 WARN(active != crtc->active,
8265 "crtc's computed active state doesn't match tracked active state "
8266 "(expected %i, found %i)\n", active, crtc->active);
8267 WARN(enabled != crtc->base.enabled,
8268 "crtc's computed enabled state doesn't match tracked enabled state "
8269 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8270
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008271 active = dev_priv->display.get_pipe_config(crtc,
8272 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008273
8274 /* hw state is inconsistent with the pipe A quirk */
8275 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8276 active = crtc->active;
8277
Daniel Vetter6c49f242013-06-06 12:45:25 +02008278 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8279 base.head) {
8280 if (encoder->base.crtc != &crtc->base)
8281 continue;
8282 if (encoder->get_config)
8283 encoder->get_config(encoder, &pipe_config);
8284 }
8285
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008286 WARN(crtc->active != active,
8287 "crtc active state doesn't match with hw state "
8288 "(expected %i, found %i)\n", crtc->active, active);
8289
Daniel Vetterc0b03412013-05-28 12:05:54 +02008290 if (active &&
8291 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8292 WARN(1, "pipe state doesn't match!\n");
8293 intel_dump_pipe_config(crtc, &pipe_config,
8294 "[hw state]");
8295 intel_dump_pipe_config(crtc, &crtc->config,
8296 "[sw state]");
8297 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008298 }
8299}
8300
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008301static void
8302check_shared_dpll_state(struct drm_device *dev)
8303{
8304 drm_i915_private_t *dev_priv = dev->dev_private;
8305 struct intel_crtc *crtc;
8306 struct intel_dpll_hw_state dpll_hw_state;
8307 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008308
8309 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8310 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8311 int enabled_crtcs = 0, active_crtcs = 0;
8312 bool active;
8313
8314 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8315
8316 DRM_DEBUG_KMS("%s\n", pll->name);
8317
8318 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8319
8320 WARN(pll->active > pll->refcount,
8321 "more active pll users than references: %i vs %i\n",
8322 pll->active, pll->refcount);
8323 WARN(pll->active && !pll->on,
8324 "pll in active use but not on in sw tracking\n");
8325 WARN(pll->on != active,
8326 "pll on state mismatch (expected %i, found %i)\n",
8327 pll->on, active);
8328
8329 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8330 base.head) {
8331 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8332 enabled_crtcs++;
8333 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8334 active_crtcs++;
8335 }
8336 WARN(pll->active != active_crtcs,
8337 "pll active crtcs mismatch (expected %i, found %i)\n",
8338 pll->active, active_crtcs);
8339 WARN(pll->refcount != enabled_crtcs,
8340 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8341 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008342
8343 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8344 sizeof(dpll_hw_state)),
8345 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008346 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008347}
8348
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008349void
8350intel_modeset_check_state(struct drm_device *dev)
8351{
8352 check_connector_state(dev);
8353 check_encoder_state(dev);
8354 check_crtc_state(dev);
8355 check_shared_dpll_state(dev);
8356}
8357
Daniel Vetterf30da182013-04-11 20:22:50 +02008358static int __intel_set_mode(struct drm_crtc *crtc,
8359 struct drm_display_mode *mode,
8360 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008361{
8362 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008363 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008364 struct drm_display_mode *saved_mode, *saved_hwmode;
8365 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008366 struct intel_crtc *intel_crtc;
8367 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008368 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008369
Tim Gardner3ac18232012-12-07 07:54:26 -07008370 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008371 if (!saved_mode)
8372 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008373 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008374
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008375 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008376 &prepare_pipes, &disable_pipes);
8377
Tim Gardner3ac18232012-12-07 07:54:26 -07008378 *saved_hwmode = crtc->hwmode;
8379 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008380
Daniel Vetter25c5b262012-07-08 22:08:04 +02008381 /* Hack: Because we don't (yet) support global modeset on multiple
8382 * crtcs, we don't keep track of the new mode for more than one crtc.
8383 * Hence simply check whether any bit is set in modeset_pipes in all the
8384 * pieces of code that are not yet converted to deal with mutliple crtcs
8385 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008386 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008387 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008388 if (IS_ERR(pipe_config)) {
8389 ret = PTR_ERR(pipe_config);
8390 pipe_config = NULL;
8391
Tim Gardner3ac18232012-12-07 07:54:26 -07008392 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008393 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008394 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8395 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008396 }
8397
Daniel Vetter460da9162013-03-27 00:44:51 +01008398 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8399 intel_crtc_disable(&intel_crtc->base);
8400
Daniel Vetterea9d7582012-07-10 10:42:52 +02008401 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8402 if (intel_crtc->base.enabled)
8403 dev_priv->display.crtc_disable(&intel_crtc->base);
8404 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008405
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008406 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8407 * to set it here already despite that we pass it down the callchain.
8408 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008409 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008410 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008411 /* mode_set/enable/disable functions rely on a correct pipe
8412 * config. */
8413 to_intel_crtc(crtc)->config = *pipe_config;
8414 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008415
Daniel Vetterea9d7582012-07-10 10:42:52 +02008416 /* Only after disabling all output pipelines that will be changed can we
8417 * update the the output configuration. */
8418 intel_modeset_update_state(dev, prepare_pipes);
8419
Daniel Vetter47fab732012-10-26 10:58:18 +02008420 if (dev_priv->display.modeset_global_resources)
8421 dev_priv->display.modeset_global_resources(dev);
8422
Daniel Vettera6778b32012-07-02 09:56:42 +02008423 /* Set up the DPLL and any encoders state that needs to adjust or depend
8424 * on the DPLL.
8425 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008426 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008427 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008428 x, y, fb);
8429 if (ret)
8430 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008431 }
8432
8433 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008434 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8435 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008436
Daniel Vetter25c5b262012-07-08 22:08:04 +02008437 if (modeset_pipes) {
8438 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008439 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008440
Daniel Vetter25c5b262012-07-08 22:08:04 +02008441 /* Calculate and store various constants which
8442 * are later needed by vblank and swap-completion
8443 * timestamping. They are derived from true hwmode.
8444 */
8445 drm_calc_timestamping_constants(crtc);
8446 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008447
8448 /* FIXME: add subpixel order */
8449done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008450 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008451 crtc->hwmode = *saved_hwmode;
8452 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008453 }
8454
Tim Gardner3ac18232012-12-07 07:54:26 -07008455out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008456 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008457 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008458 return ret;
8459}
8460
Daniel Vetterf30da182013-04-11 20:22:50 +02008461int intel_set_mode(struct drm_crtc *crtc,
8462 struct drm_display_mode *mode,
8463 int x, int y, struct drm_framebuffer *fb)
8464{
8465 int ret;
8466
8467 ret = __intel_set_mode(crtc, mode, x, y, fb);
8468
8469 if (ret == 0)
8470 intel_modeset_check_state(crtc->dev);
8471
8472 return ret;
8473}
8474
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008475void intel_crtc_restore_mode(struct drm_crtc *crtc)
8476{
8477 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8478}
8479
Daniel Vetter25c5b262012-07-08 22:08:04 +02008480#undef for_each_intel_crtc_masked
8481
Daniel Vetterd9e55602012-07-04 22:16:09 +02008482static void intel_set_config_free(struct intel_set_config *config)
8483{
8484 if (!config)
8485 return;
8486
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008487 kfree(config->save_connector_encoders);
8488 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008489 kfree(config);
8490}
8491
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008492static int intel_set_config_save_state(struct drm_device *dev,
8493 struct intel_set_config *config)
8494{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008495 struct drm_encoder *encoder;
8496 struct drm_connector *connector;
8497 int count;
8498
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008499 config->save_encoder_crtcs =
8500 kcalloc(dev->mode_config.num_encoder,
8501 sizeof(struct drm_crtc *), GFP_KERNEL);
8502 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008503 return -ENOMEM;
8504
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008505 config->save_connector_encoders =
8506 kcalloc(dev->mode_config.num_connector,
8507 sizeof(struct drm_encoder *), GFP_KERNEL);
8508 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008509 return -ENOMEM;
8510
8511 /* Copy data. Note that driver private data is not affected.
8512 * Should anything bad happen only the expected state is
8513 * restored, not the drivers personal bookkeeping.
8514 */
8515 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008516 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008517 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008518 }
8519
8520 count = 0;
8521 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008522 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008523 }
8524
8525 return 0;
8526}
8527
8528static void intel_set_config_restore_state(struct drm_device *dev,
8529 struct intel_set_config *config)
8530{
Daniel Vetter9a935852012-07-05 22:34:27 +02008531 struct intel_encoder *encoder;
8532 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008533 int count;
8534
8535 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008536 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8537 encoder->new_crtc =
8538 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008539 }
8540
8541 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008542 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8543 connector->new_encoder =
8544 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008545 }
8546}
8547
Imre Deake3de42b2013-05-03 19:44:07 +02008548static bool
8549is_crtc_connector_off(struct drm_crtc *crtc, struct drm_connector *connectors,
8550 int num_connectors)
8551{
8552 int i;
8553
8554 for (i = 0; i < num_connectors; i++)
8555 if (connectors[i].encoder &&
8556 connectors[i].encoder->crtc == crtc &&
8557 connectors[i].dpms != DRM_MODE_DPMS_ON)
8558 return true;
8559
8560 return false;
8561}
8562
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008563static void
8564intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8565 struct intel_set_config *config)
8566{
8567
8568 /* We should be able to check here if the fb has the same properties
8569 * and then just flip_or_move it */
Imre Deake3de42b2013-05-03 19:44:07 +02008570 if (set->connectors != NULL &&
8571 is_crtc_connector_off(set->crtc, *set->connectors,
8572 set->num_connectors)) {
8573 config->mode_changed = true;
8574 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008575 /* If we have no fb then treat it as a full mode set */
8576 if (set->crtc->fb == NULL) {
8577 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8578 config->mode_changed = true;
8579 } else if (set->fb == NULL) {
8580 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008581 } else if (set->fb->pixel_format !=
8582 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008583 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008584 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008585 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008586 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008587 }
8588
Daniel Vetter835c5872012-07-10 18:11:08 +02008589 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008590 config->fb_changed = true;
8591
8592 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8593 DRM_DEBUG_KMS("modes are different, full mode set\n");
8594 drm_mode_debug_printmodeline(&set->crtc->mode);
8595 drm_mode_debug_printmodeline(set->mode);
8596 config->mode_changed = true;
8597 }
8598}
8599
Daniel Vetter2e431052012-07-04 22:42:15 +02008600static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008601intel_modeset_stage_output_state(struct drm_device *dev,
8602 struct drm_mode_set *set,
8603 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008604{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008605 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008606 struct intel_connector *connector;
8607 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008608 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008609
Damien Lespiau9abdda72013-02-13 13:29:23 +00008610 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008611 * of connectors. For paranoia, double-check this. */
8612 WARN_ON(!set->fb && (set->num_connectors != 0));
8613 WARN_ON(set->fb && (set->num_connectors == 0));
8614
Daniel Vetter50f56112012-07-02 09:35:43 +02008615 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008616 list_for_each_entry(connector, &dev->mode_config.connector_list,
8617 base.head) {
8618 /* Otherwise traverse passed in connector list and get encoders
8619 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008620 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008621 if (set->connectors[ro] == &connector->base) {
8622 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008623 break;
8624 }
8625 }
8626
Daniel Vetter9a935852012-07-05 22:34:27 +02008627 /* If we disable the crtc, disable all its connectors. Also, if
8628 * the connector is on the changing crtc but not on the new
8629 * connector list, disable it. */
8630 if ((!set->fb || ro == set->num_connectors) &&
8631 connector->base.encoder &&
8632 connector->base.encoder->crtc == set->crtc) {
8633 connector->new_encoder = NULL;
8634
8635 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8636 connector->base.base.id,
8637 drm_get_connector_name(&connector->base));
8638 }
8639
8640
8641 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008642 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008643 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008644 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008645 }
8646 /* connector->new_encoder is now updated for all connectors. */
8647
8648 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008649 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008650 list_for_each_entry(connector, &dev->mode_config.connector_list,
8651 base.head) {
8652 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008653 continue;
8654
Daniel Vetter9a935852012-07-05 22:34:27 +02008655 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008656
8657 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008658 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008659 new_crtc = set->crtc;
8660 }
8661
8662 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008663 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8664 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008665 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008666 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008667 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8668
8669 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8670 connector->base.base.id,
8671 drm_get_connector_name(&connector->base),
8672 new_crtc->base.id);
8673 }
8674
8675 /* Check for any encoders that needs to be disabled. */
8676 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8677 base.head) {
8678 list_for_each_entry(connector,
8679 &dev->mode_config.connector_list,
8680 base.head) {
8681 if (connector->new_encoder == encoder) {
8682 WARN_ON(!connector->new_encoder->new_crtc);
8683
8684 goto next_encoder;
8685 }
8686 }
8687 encoder->new_crtc = NULL;
8688next_encoder:
8689 /* Only now check for crtc changes so we don't miss encoders
8690 * that will be disabled. */
8691 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008692 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008693 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008694 }
8695 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008696 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008697
Daniel Vetter2e431052012-07-04 22:42:15 +02008698 return 0;
8699}
8700
8701static int intel_crtc_set_config(struct drm_mode_set *set)
8702{
8703 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008704 struct drm_mode_set save_set;
8705 struct intel_set_config *config;
8706 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008707
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008708 BUG_ON(!set);
8709 BUG_ON(!set->crtc);
8710 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008711
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008712 /* Enforce sane interface api - has been abused by the fb helper. */
8713 BUG_ON(!set->mode && set->fb);
8714 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008715
Daniel Vetter2e431052012-07-04 22:42:15 +02008716 if (set->fb) {
8717 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8718 set->crtc->base.id, set->fb->base.id,
8719 (int)set->num_connectors, set->x, set->y);
8720 } else {
8721 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008722 }
8723
8724 dev = set->crtc->dev;
8725
8726 ret = -ENOMEM;
8727 config = kzalloc(sizeof(*config), GFP_KERNEL);
8728 if (!config)
8729 goto out_config;
8730
8731 ret = intel_set_config_save_state(dev, config);
8732 if (ret)
8733 goto out_config;
8734
8735 save_set.crtc = set->crtc;
8736 save_set.mode = &set->crtc->mode;
8737 save_set.x = set->crtc->x;
8738 save_set.y = set->crtc->y;
8739 save_set.fb = set->crtc->fb;
8740
8741 /* Compute whether we need a full modeset, only an fb base update or no
8742 * change at all. In the future we might also check whether only the
8743 * mode changed, e.g. for LVDS where we only change the panel fitter in
8744 * such cases. */
8745 intel_set_config_compute_mode_changes(set, config);
8746
Daniel Vetter9a935852012-07-05 22:34:27 +02008747 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008748 if (ret)
8749 goto fail;
8750
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008751 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008752 ret = intel_set_mode(set->crtc, set->mode,
8753 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008754 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008755 intel_crtc_wait_for_pending_flips(set->crtc);
8756
Daniel Vetter4f660f42012-07-02 09:47:37 +02008757 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008758 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008759 }
8760
Chris Wilson2d05eae2013-05-03 17:36:25 +01008761 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02008762 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
8763 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02008764fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01008765 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008766
Chris Wilson2d05eae2013-05-03 17:36:25 +01008767 /* Try to restore the config */
8768 if (config->mode_changed &&
8769 intel_set_mode(save_set.crtc, save_set.mode,
8770 save_set.x, save_set.y, save_set.fb))
8771 DRM_ERROR("failed to restore config after modeset failure\n");
8772 }
Daniel Vetter50f56112012-07-02 09:35:43 +02008773
Daniel Vetterd9e55602012-07-04 22:16:09 +02008774out_config:
8775 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008776 return ret;
8777}
8778
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008779static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008780 .cursor_set = intel_crtc_cursor_set,
8781 .cursor_move = intel_crtc_cursor_move,
8782 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008783 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008784 .destroy = intel_crtc_destroy,
8785 .page_flip = intel_crtc_page_flip,
8786};
8787
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008788static void intel_cpu_pll_init(struct drm_device *dev)
8789{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008790 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008791 intel_ddi_pll_init(dev);
8792}
8793
Daniel Vetter53589012013-06-05 13:34:16 +02008794static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
8795 struct intel_shared_dpll *pll,
8796 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008797{
Daniel Vetter53589012013-06-05 13:34:16 +02008798 uint32_t val;
8799
8800 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02008801 hw_state->dpll = val;
8802 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
8803 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02008804
8805 return val & DPLL_VCO_ENABLE;
8806}
8807
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008808static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
8809 struct intel_shared_dpll *pll)
8810{
8811 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
8812 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
8813}
8814
Daniel Vettere7b903d2013-06-05 13:34:14 +02008815static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
8816 struct intel_shared_dpll *pll)
8817{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008818 /* PCH refclock must be enabled first */
8819 assert_pch_refclk_enabled(dev_priv);
8820
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008821 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
8822
8823 /* Wait for the clocks to stabilize. */
8824 POSTING_READ(PCH_DPLL(pll->id));
8825 udelay(150);
8826
8827 /* The pixel multiplier can only be updated once the
8828 * DPLL is enabled and the clocks are stable.
8829 *
8830 * So write it again.
8831 */
8832 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
8833 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02008834 udelay(200);
8835}
8836
8837static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
8838 struct intel_shared_dpll *pll)
8839{
8840 struct drm_device *dev = dev_priv->dev;
8841 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02008842
8843 /* Make sure no transcoder isn't still depending on us. */
8844 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
8845 if (intel_crtc_to_shared_dpll(crtc) == pll)
8846 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
8847 }
8848
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008849 I915_WRITE(PCH_DPLL(pll->id), 0);
8850 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02008851 udelay(200);
8852}
8853
Daniel Vetter46edb022013-06-05 13:34:12 +02008854static char *ibx_pch_dpll_names[] = {
8855 "PCH DPLL A",
8856 "PCH DPLL B",
8857};
8858
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008859static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008860{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008861 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008862 int i;
8863
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008864 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008865
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008866 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02008867 dev_priv->shared_dplls[i].id = i;
8868 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02008869 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02008870 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
8871 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02008872 dev_priv->shared_dplls[i].get_hw_state =
8873 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008874 }
8875}
8876
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008877static void intel_shared_dpll_init(struct drm_device *dev)
8878{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008879 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008880
8881 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8882 ibx_pch_dpll_init(dev);
8883 else
8884 dev_priv->num_shared_dpll = 0;
8885
8886 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
8887 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
8888 dev_priv->num_shared_dpll);
8889}
8890
Hannes Ederb358d0a2008-12-18 21:18:47 +01008891static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008892{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008893 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008894 struct intel_crtc *intel_crtc;
8895 int i;
8896
8897 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8898 if (intel_crtc == NULL)
8899 return;
8900
8901 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8902
8903 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008904 for (i = 0; i < 256; i++) {
8905 intel_crtc->lut_r[i] = i;
8906 intel_crtc->lut_g[i] = i;
8907 intel_crtc->lut_b[i] = i;
8908 }
8909
Jesse Barnes80824002009-09-10 15:28:06 -07008910 /* Swap pipes & planes for FBC on pre-965 */
8911 intel_crtc->pipe = pipe;
8912 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008913 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008914 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008915 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008916 }
8917
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008918 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8919 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8920 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8921 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8922
Jesse Barnes79e53942008-11-07 14:24:08 -08008923 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008924}
8925
Carl Worth08d7b3d2009-04-29 14:43:54 -07008926int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008927 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008928{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008929 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008930 struct drm_mode_object *drmmode_obj;
8931 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008932
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008933 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8934 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008935
Daniel Vetterc05422d2009-08-11 16:05:30 +02008936 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8937 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008938
Daniel Vetterc05422d2009-08-11 16:05:30 +02008939 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008940 DRM_ERROR("no such CRTC id\n");
8941 return -EINVAL;
8942 }
8943
Daniel Vetterc05422d2009-08-11 16:05:30 +02008944 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8945 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008946
Daniel Vetterc05422d2009-08-11 16:05:30 +02008947 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008948}
8949
Daniel Vetter66a92782012-07-12 20:08:18 +02008950static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008951{
Daniel Vetter66a92782012-07-12 20:08:18 +02008952 struct drm_device *dev = encoder->base.dev;
8953 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008954 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008955 int entry = 0;
8956
Daniel Vetter66a92782012-07-12 20:08:18 +02008957 list_for_each_entry(source_encoder,
8958 &dev->mode_config.encoder_list, base.head) {
8959
8960 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008961 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008962
8963 /* Intel hw has only one MUX where enocoders could be cloned. */
8964 if (encoder->cloneable && source_encoder->cloneable)
8965 index_mask |= (1 << entry);
8966
Jesse Barnes79e53942008-11-07 14:24:08 -08008967 entry++;
8968 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008969
Jesse Barnes79e53942008-11-07 14:24:08 -08008970 return index_mask;
8971}
8972
Chris Wilson4d302442010-12-14 19:21:29 +00008973static bool has_edp_a(struct drm_device *dev)
8974{
8975 struct drm_i915_private *dev_priv = dev->dev_private;
8976
8977 if (!IS_MOBILE(dev))
8978 return false;
8979
8980 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8981 return false;
8982
8983 if (IS_GEN5(dev) &&
8984 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8985 return false;
8986
8987 return true;
8988}
8989
Jesse Barnes79e53942008-11-07 14:24:08 -08008990static void intel_setup_outputs(struct drm_device *dev)
8991{
Eric Anholt725e30a2009-01-22 13:01:02 -08008992 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008993 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008994 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008995
Daniel Vetterc9093352013-06-06 22:22:47 +02008996 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008997
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008998 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008999 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009000
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009001 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009002 int found;
9003
9004 /* Haswell uses DDI functions to detect digital outputs */
9005 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9006 /* DDI A only supports eDP */
9007 if (found)
9008 intel_ddi_init(dev, PORT_A);
9009
9010 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9011 * register */
9012 found = I915_READ(SFUSE_STRAP);
9013
9014 if (found & SFUSE_STRAP_DDIB_DETECTED)
9015 intel_ddi_init(dev, PORT_B);
9016 if (found & SFUSE_STRAP_DDIC_DETECTED)
9017 intel_ddi_init(dev, PORT_C);
9018 if (found & SFUSE_STRAP_DDID_DETECTED)
9019 intel_ddi_init(dev, PORT_D);
9020 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009021 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009022 dpd_is_edp = intel_dpd_is_edp(dev);
9023
9024 if (has_edp_a(dev))
9025 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009026
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009027 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009028 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009029 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009030 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009031 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009032 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009033 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009034 }
9035
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009036 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009037 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009038
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009039 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009040 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009041
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009042 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009043 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009044
Daniel Vetter270b3042012-10-27 15:52:05 +02009045 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009046 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009047 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309048 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009049 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9050 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05309051
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009052 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009053 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9054 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009055 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9056 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009057 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08009058 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009059 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009060
Paulo Zanonie2debe92013-02-18 19:00:27 -03009061 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009062 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009063 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009064 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9065 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009066 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009067 }
Ma Ling27185ae2009-08-24 13:50:23 +08009068
Imre Deake7281ea2013-05-08 13:14:08 +03009069 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009070 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009071 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009072
9073 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009074
Paulo Zanonie2debe92013-02-18 19:00:27 -03009075 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009076 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009077 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009078 }
Ma Ling27185ae2009-08-24 13:50:23 +08009079
Paulo Zanonie2debe92013-02-18 19:00:27 -03009080 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009081
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009082 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9083 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009084 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009085 }
Imre Deake7281ea2013-05-08 13:14:08 +03009086 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009087 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009088 }
Ma Ling27185ae2009-08-24 13:50:23 +08009089
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009090 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009091 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009092 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009093 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009094 intel_dvo_init(dev);
9095
Zhenyu Wang103a1962009-11-27 11:44:36 +08009096 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009097 intel_tv_init(dev);
9098
Chris Wilson4ef69c72010-09-09 15:14:28 +01009099 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9100 encoder->base.possible_crtcs = encoder->crtc_mask;
9101 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009102 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009103 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009104
Paulo Zanonidde86e22012-12-01 12:04:25 -02009105 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009106
9107 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009108}
9109
9110static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9111{
9112 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009113
9114 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009115 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009116
9117 kfree(intel_fb);
9118}
9119
9120static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009121 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009122 unsigned int *handle)
9123{
9124 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009125 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009126
Chris Wilson05394f32010-11-08 19:18:58 +00009127 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009128}
9129
9130static const struct drm_framebuffer_funcs intel_fb_funcs = {
9131 .destroy = intel_user_framebuffer_destroy,
9132 .create_handle = intel_user_framebuffer_create_handle,
9133};
9134
Dave Airlie38651672010-03-30 05:34:13 +00009135int intel_framebuffer_init(struct drm_device *dev,
9136 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009137 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009138 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009139{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009140 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009141 int ret;
9142
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009143 if (obj->tiling_mode == I915_TILING_Y) {
9144 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009145 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009146 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009147
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009148 if (mode_cmd->pitches[0] & 63) {
9149 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9150 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009151 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009152 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009153
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009154 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9155 pitch_limit = 32*1024;
9156 } else if (INTEL_INFO(dev)->gen >= 4) {
9157 if (obj->tiling_mode)
9158 pitch_limit = 16*1024;
9159 else
9160 pitch_limit = 32*1024;
9161 } else if (INTEL_INFO(dev)->gen >= 3) {
9162 if (obj->tiling_mode)
9163 pitch_limit = 8*1024;
9164 else
9165 pitch_limit = 16*1024;
9166 } else
9167 /* XXX DSPC is limited to 4k tiled */
9168 pitch_limit = 8*1024;
9169
9170 if (mode_cmd->pitches[0] > pitch_limit) {
9171 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9172 obj->tiling_mode ? "tiled" : "linear",
9173 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009174 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009175 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009176
9177 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009178 mode_cmd->pitches[0] != obj->stride) {
9179 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9180 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009181 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009182 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009183
Ville Syrjälä57779d02012-10-31 17:50:14 +02009184 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009185 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009186 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009187 case DRM_FORMAT_RGB565:
9188 case DRM_FORMAT_XRGB8888:
9189 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009190 break;
9191 case DRM_FORMAT_XRGB1555:
9192 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009193 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009194 DRM_DEBUG("unsupported pixel format: %s\n",
9195 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009196 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009197 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009198 break;
9199 case DRM_FORMAT_XBGR8888:
9200 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009201 case DRM_FORMAT_XRGB2101010:
9202 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009203 case DRM_FORMAT_XBGR2101010:
9204 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009205 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009206 DRM_DEBUG("unsupported pixel format: %s\n",
9207 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009208 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009209 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009210 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009211 case DRM_FORMAT_YUYV:
9212 case DRM_FORMAT_UYVY:
9213 case DRM_FORMAT_YVYU:
9214 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009215 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009216 DRM_DEBUG("unsupported pixel format: %s\n",
9217 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009218 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009219 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009220 break;
9221 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009222 DRM_DEBUG("unsupported pixel format: %s\n",
9223 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009224 return -EINVAL;
9225 }
9226
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009227 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9228 if (mode_cmd->offsets[0] != 0)
9229 return -EINVAL;
9230
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009231 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9232 intel_fb->obj = obj;
9233
Jesse Barnes79e53942008-11-07 14:24:08 -08009234 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9235 if (ret) {
9236 DRM_ERROR("framebuffer init failed %d\n", ret);
9237 return ret;
9238 }
9239
Jesse Barnes79e53942008-11-07 14:24:08 -08009240 return 0;
9241}
9242
Jesse Barnes79e53942008-11-07 14:24:08 -08009243static struct drm_framebuffer *
9244intel_user_framebuffer_create(struct drm_device *dev,
9245 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009246 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009247{
Chris Wilson05394f32010-11-08 19:18:58 +00009248 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009249
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009250 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9251 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009252 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009253 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009254
Chris Wilsond2dff872011-04-19 08:36:26 +01009255 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009256}
9257
Jesse Barnes79e53942008-11-07 14:24:08 -08009258static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009259 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009260 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009261};
9262
Jesse Barnese70236a2009-09-21 10:42:27 -07009263/* Set up chip specific display functions */
9264static void intel_init_display(struct drm_device *dev)
9265{
9266 struct drm_i915_private *dev_priv = dev->dev_private;
9267
Daniel Vetteree9300b2013-06-03 22:40:22 +02009268 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9269 dev_priv->display.find_dpll = g4x_find_best_dpll;
9270 else if (IS_VALLEYVIEW(dev))
9271 dev_priv->display.find_dpll = vlv_find_best_dpll;
9272 else if (IS_PINEVIEW(dev))
9273 dev_priv->display.find_dpll = pnv_find_best_dpll;
9274 else
9275 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9276
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009277 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009278 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009279 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009280 dev_priv->display.crtc_enable = haswell_crtc_enable;
9281 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009282 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009283 dev_priv->display.update_plane = ironlake_update_plane;
9284 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009285 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009286 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009287 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9288 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009289 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009290 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009291 } else if (IS_VALLEYVIEW(dev)) {
9292 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9293 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9294 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9295 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9296 dev_priv->display.off = i9xx_crtc_off;
9297 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009298 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009299 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009300 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009301 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9302 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009303 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009304 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009305 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009306
Jesse Barnese70236a2009-09-21 10:42:27 -07009307 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009308 if (IS_VALLEYVIEW(dev))
9309 dev_priv->display.get_display_clock_speed =
9310 valleyview_get_display_clock_speed;
9311 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009312 dev_priv->display.get_display_clock_speed =
9313 i945_get_display_clock_speed;
9314 else if (IS_I915G(dev))
9315 dev_priv->display.get_display_clock_speed =
9316 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009317 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009318 dev_priv->display.get_display_clock_speed =
9319 i9xx_misc_get_display_clock_speed;
9320 else if (IS_I915GM(dev))
9321 dev_priv->display.get_display_clock_speed =
9322 i915gm_get_display_clock_speed;
9323 else if (IS_I865G(dev))
9324 dev_priv->display.get_display_clock_speed =
9325 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009326 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009327 dev_priv->display.get_display_clock_speed =
9328 i855_get_display_clock_speed;
9329 else /* 852, 830 */
9330 dev_priv->display.get_display_clock_speed =
9331 i830_get_display_clock_speed;
9332
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009333 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009334 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009335 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009336 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009337 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009338 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009339 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009340 } else if (IS_IVYBRIDGE(dev)) {
9341 /* FIXME: detect B0+ stepping and use auto training */
9342 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009343 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009344 dev_priv->display.modeset_global_resources =
9345 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009346 } else if (IS_HASWELL(dev)) {
9347 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009348 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009349 dev_priv->display.modeset_global_resources =
9350 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009351 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009352 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009353 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009354 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009355
9356 /* Default just returns -ENODEV to indicate unsupported */
9357 dev_priv->display.queue_flip = intel_default_queue_flip;
9358
9359 switch (INTEL_INFO(dev)->gen) {
9360 case 2:
9361 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9362 break;
9363
9364 case 3:
9365 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9366 break;
9367
9368 case 4:
9369 case 5:
9370 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9371 break;
9372
9373 case 6:
9374 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9375 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009376 case 7:
9377 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9378 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009379 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009380}
9381
Jesse Barnesb690e962010-07-19 13:53:12 -07009382/*
9383 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9384 * resume, or other times. This quirk makes sure that's the case for
9385 * affected systems.
9386 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009387static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009388{
9389 struct drm_i915_private *dev_priv = dev->dev_private;
9390
9391 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009392 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009393}
9394
Keith Packard435793d2011-07-12 14:56:22 -07009395/*
9396 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9397 */
9398static void quirk_ssc_force_disable(struct drm_device *dev)
9399{
9400 struct drm_i915_private *dev_priv = dev->dev_private;
9401 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009402 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009403}
9404
Carsten Emde4dca20e2012-03-15 15:56:26 +01009405/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009406 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9407 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009408 */
9409static void quirk_invert_brightness(struct drm_device *dev)
9410{
9411 struct drm_i915_private *dev_priv = dev->dev_private;
9412 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009413 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009414}
9415
9416struct intel_quirk {
9417 int device;
9418 int subsystem_vendor;
9419 int subsystem_device;
9420 void (*hook)(struct drm_device *dev);
9421};
9422
Egbert Eich5f85f1762012-10-14 15:46:38 +02009423/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9424struct intel_dmi_quirk {
9425 void (*hook)(struct drm_device *dev);
9426 const struct dmi_system_id (*dmi_id_list)[];
9427};
9428
9429static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9430{
9431 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9432 return 1;
9433}
9434
9435static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9436 {
9437 .dmi_id_list = &(const struct dmi_system_id[]) {
9438 {
9439 .callback = intel_dmi_reverse_brightness,
9440 .ident = "NCR Corporation",
9441 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9442 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9443 },
9444 },
9445 { } /* terminating entry */
9446 },
9447 .hook = quirk_invert_brightness,
9448 },
9449};
9450
Ben Widawskyc43b5632012-04-16 14:07:40 -07009451static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009452 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009453 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009454
Jesse Barnesb690e962010-07-19 13:53:12 -07009455 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9456 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9457
Jesse Barnesb690e962010-07-19 13:53:12 -07009458 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9459 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9460
Daniel Vetterccd0d362012-10-10 23:13:59 +02009461 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009462 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009463 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009464
9465 /* Lenovo U160 cannot use SSC on LVDS */
9466 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009467
9468 /* Sony Vaio Y cannot use SSC on LVDS */
9469 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009470
9471 /* Acer Aspire 5734Z must invert backlight brightness */
9472 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009473
9474 /* Acer/eMachines G725 */
9475 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009476
9477 /* Acer/eMachines e725 */
9478 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009479
9480 /* Acer/Packard Bell NCL20 */
9481 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009482
9483 /* Acer Aspire 4736Z */
9484 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009485};
9486
9487static void intel_init_quirks(struct drm_device *dev)
9488{
9489 struct pci_dev *d = dev->pdev;
9490 int i;
9491
9492 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9493 struct intel_quirk *q = &intel_quirks[i];
9494
9495 if (d->device == q->device &&
9496 (d->subsystem_vendor == q->subsystem_vendor ||
9497 q->subsystem_vendor == PCI_ANY_ID) &&
9498 (d->subsystem_device == q->subsystem_device ||
9499 q->subsystem_device == PCI_ANY_ID))
9500 q->hook(dev);
9501 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009502 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9503 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9504 intel_dmi_quirks[i].hook(dev);
9505 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009506}
9507
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009508/* Disable the VGA plane that we never use */
9509static void i915_disable_vga(struct drm_device *dev)
9510{
9511 struct drm_i915_private *dev_priv = dev->dev_private;
9512 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009513 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009514
9515 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009516 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009517 sr1 = inb(VGA_SR_DATA);
9518 outb(sr1 | 1<<5, VGA_SR_DATA);
9519 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9520 udelay(300);
9521
9522 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9523 POSTING_READ(vga_reg);
9524}
9525
Daniel Vetterf8175862012-04-10 15:50:11 +02009526void intel_modeset_init_hw(struct drm_device *dev)
9527{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009528 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009529
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009530 intel_prepare_ddi(dev);
9531
Daniel Vetterf8175862012-04-10 15:50:11 +02009532 intel_init_clock_gating(dev);
9533
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009534 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009535 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009536 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009537}
9538
Imre Deak7d708ee2013-04-17 14:04:50 +03009539void intel_modeset_suspend_hw(struct drm_device *dev)
9540{
9541 intel_suspend_hw(dev);
9542}
9543
Jesse Barnes79e53942008-11-07 14:24:08 -08009544void intel_modeset_init(struct drm_device *dev)
9545{
Jesse Barnes652c3932009-08-17 13:31:43 -07009546 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009547 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009548
9549 drm_mode_config_init(dev);
9550
9551 dev->mode_config.min_width = 0;
9552 dev->mode_config.min_height = 0;
9553
Dave Airlie019d96c2011-09-29 16:20:42 +01009554 dev->mode_config.preferred_depth = 24;
9555 dev->mode_config.prefer_shadow = 1;
9556
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009557 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009558
Jesse Barnesb690e962010-07-19 13:53:12 -07009559 intel_init_quirks(dev);
9560
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009561 intel_init_pm(dev);
9562
Ben Widawskye3c74752013-04-05 13:12:39 -07009563 if (INTEL_INFO(dev)->num_pipes == 0)
9564 return;
9565
Jesse Barnese70236a2009-09-21 10:42:27 -07009566 intel_init_display(dev);
9567
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009568 if (IS_GEN2(dev)) {
9569 dev->mode_config.max_width = 2048;
9570 dev->mode_config.max_height = 2048;
9571 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009572 dev->mode_config.max_width = 4096;
9573 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009574 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009575 dev->mode_config.max_width = 8192;
9576 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009577 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009578 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009579
Zhao Yakui28c97732009-10-09 11:39:41 +08009580 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009581 INTEL_INFO(dev)->num_pipes,
9582 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009583
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009584 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009585 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009586 for (j = 0; j < dev_priv->num_plane; j++) {
9587 ret = intel_plane_init(dev, i, j);
9588 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009589 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9590 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009591 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009592 }
9593
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009594 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009595 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009596
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009597 /* Just disable it once at startup */
9598 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009599 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009600
9601 /* Just in case the BIOS is doing something questionable. */
9602 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009603}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009604
Daniel Vetter24929352012-07-02 20:28:59 +02009605static void
9606intel_connector_break_all_links(struct intel_connector *connector)
9607{
9608 connector->base.dpms = DRM_MODE_DPMS_OFF;
9609 connector->base.encoder = NULL;
9610 connector->encoder->connectors_active = false;
9611 connector->encoder->base.crtc = NULL;
9612}
9613
Daniel Vetter7fad7982012-07-04 17:51:47 +02009614static void intel_enable_pipe_a(struct drm_device *dev)
9615{
9616 struct intel_connector *connector;
9617 struct drm_connector *crt = NULL;
9618 struct intel_load_detect_pipe load_detect_temp;
9619
9620 /* We can't just switch on the pipe A, we need to set things up with a
9621 * proper mode and output configuration. As a gross hack, enable pipe A
9622 * by enabling the load detect pipe once. */
9623 list_for_each_entry(connector,
9624 &dev->mode_config.connector_list,
9625 base.head) {
9626 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9627 crt = &connector->base;
9628 break;
9629 }
9630 }
9631
9632 if (!crt)
9633 return;
9634
9635 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9636 intel_release_load_detect_pipe(crt, &load_detect_temp);
9637
9638
9639}
9640
Daniel Vetterfa555832012-10-10 23:14:00 +02009641static bool
9642intel_check_plane_mapping(struct intel_crtc *crtc)
9643{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009644 struct drm_device *dev = crtc->base.dev;
9645 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009646 u32 reg, val;
9647
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009648 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009649 return true;
9650
9651 reg = DSPCNTR(!crtc->plane);
9652 val = I915_READ(reg);
9653
9654 if ((val & DISPLAY_PLANE_ENABLE) &&
9655 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9656 return false;
9657
9658 return true;
9659}
9660
Daniel Vetter24929352012-07-02 20:28:59 +02009661static void intel_sanitize_crtc(struct intel_crtc *crtc)
9662{
9663 struct drm_device *dev = crtc->base.dev;
9664 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009665 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009666
Daniel Vetter24929352012-07-02 20:28:59 +02009667 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009668 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009669 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9670
9671 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009672 * disable the crtc (and hence change the state) if it is wrong. Note
9673 * that gen4+ has a fixed plane -> pipe mapping. */
9674 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009675 struct intel_connector *connector;
9676 bool plane;
9677
Daniel Vetter24929352012-07-02 20:28:59 +02009678 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9679 crtc->base.base.id);
9680
9681 /* Pipe has the wrong plane attached and the plane is active.
9682 * Temporarily change the plane mapping and disable everything
9683 * ... */
9684 plane = crtc->plane;
9685 crtc->plane = !plane;
9686 dev_priv->display.crtc_disable(&crtc->base);
9687 crtc->plane = plane;
9688
9689 /* ... and break all links. */
9690 list_for_each_entry(connector, &dev->mode_config.connector_list,
9691 base.head) {
9692 if (connector->encoder->base.crtc != &crtc->base)
9693 continue;
9694
9695 intel_connector_break_all_links(connector);
9696 }
9697
9698 WARN_ON(crtc->active);
9699 crtc->base.enabled = false;
9700 }
Daniel Vetter24929352012-07-02 20:28:59 +02009701
Daniel Vetter7fad7982012-07-04 17:51:47 +02009702 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9703 crtc->pipe == PIPE_A && !crtc->active) {
9704 /* BIOS forgot to enable pipe A, this mostly happens after
9705 * resume. Force-enable the pipe to fix this, the update_dpms
9706 * call below we restore the pipe to the right state, but leave
9707 * the required bits on. */
9708 intel_enable_pipe_a(dev);
9709 }
9710
Daniel Vetter24929352012-07-02 20:28:59 +02009711 /* Adjust the state of the output pipe according to whether we
9712 * have active connectors/encoders. */
9713 intel_crtc_update_dpms(&crtc->base);
9714
9715 if (crtc->active != crtc->base.enabled) {
9716 struct intel_encoder *encoder;
9717
9718 /* This can happen either due to bugs in the get_hw_state
9719 * functions or because the pipe is force-enabled due to the
9720 * pipe A quirk. */
9721 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9722 crtc->base.base.id,
9723 crtc->base.enabled ? "enabled" : "disabled",
9724 crtc->active ? "enabled" : "disabled");
9725
9726 crtc->base.enabled = crtc->active;
9727
9728 /* Because we only establish the connector -> encoder ->
9729 * crtc links if something is active, this means the
9730 * crtc is now deactivated. Break the links. connector
9731 * -> encoder links are only establish when things are
9732 * actually up, hence no need to break them. */
9733 WARN_ON(crtc->active);
9734
9735 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9736 WARN_ON(encoder->connectors_active);
9737 encoder->base.crtc = NULL;
9738 }
9739 }
9740}
9741
9742static void intel_sanitize_encoder(struct intel_encoder *encoder)
9743{
9744 struct intel_connector *connector;
9745 struct drm_device *dev = encoder->base.dev;
9746
9747 /* We need to check both for a crtc link (meaning that the
9748 * encoder is active and trying to read from a pipe) and the
9749 * pipe itself being active. */
9750 bool has_active_crtc = encoder->base.crtc &&
9751 to_intel_crtc(encoder->base.crtc)->active;
9752
9753 if (encoder->connectors_active && !has_active_crtc) {
9754 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9755 encoder->base.base.id,
9756 drm_get_encoder_name(&encoder->base));
9757
9758 /* Connector is active, but has no active pipe. This is
9759 * fallout from our resume register restoring. Disable
9760 * the encoder manually again. */
9761 if (encoder->base.crtc) {
9762 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9763 encoder->base.base.id,
9764 drm_get_encoder_name(&encoder->base));
9765 encoder->disable(encoder);
9766 }
9767
9768 /* Inconsistent output/port/pipe state happens presumably due to
9769 * a bug in one of the get_hw_state functions. Or someplace else
9770 * in our code, like the register restore mess on resume. Clamp
9771 * things to off as a safer default. */
9772 list_for_each_entry(connector,
9773 &dev->mode_config.connector_list,
9774 base.head) {
9775 if (connector->encoder != encoder)
9776 continue;
9777
9778 intel_connector_break_all_links(connector);
9779 }
9780 }
9781 /* Enabled encoders without active connectors will be fixed in
9782 * the crtc fixup. */
9783}
9784
Daniel Vetter44cec742013-01-25 17:53:21 +01009785void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009786{
9787 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009788 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009789
9790 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9791 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009792 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009793 }
9794}
9795
Daniel Vetter30e984d2013-06-05 13:34:17 +02009796static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +02009797{
9798 struct drm_i915_private *dev_priv = dev->dev_private;
9799 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +02009800 struct intel_crtc *crtc;
9801 struct intel_encoder *encoder;
9802 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +02009803 int i;
Daniel Vetter24929352012-07-02 20:28:59 +02009804
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009805 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9806 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009807 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009808
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009809 crtc->active = dev_priv->display.get_pipe_config(crtc,
9810 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009811
9812 crtc->base.enabled = crtc->active;
9813
9814 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9815 crtc->base.base.id,
9816 crtc->active ? "enabled" : "disabled");
9817 }
9818
Daniel Vetter53589012013-06-05 13:34:16 +02009819 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009820 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009821 intel_ddi_setup_hw_pll_state(dev);
9822
Daniel Vetter53589012013-06-05 13:34:16 +02009823 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9824 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9825
9826 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
9827 pll->active = 0;
9828 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9829 base.head) {
9830 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9831 pll->active++;
9832 }
9833 pll->refcount = pll->active;
9834
9835 DRM_DEBUG_KMS("%s hw state readout: refcount %i\n",
9836 pll->name, pll->refcount);
9837 }
9838
Daniel Vetter24929352012-07-02 20:28:59 +02009839 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9840 base.head) {
9841 pipe = 0;
9842
9843 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009844 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9845 encoder->base.crtc = &crtc->base;
9846 if (encoder->get_config)
9847 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009848 } else {
9849 encoder->base.crtc = NULL;
9850 }
9851
9852 encoder->connectors_active = false;
9853 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9854 encoder->base.base.id,
9855 drm_get_encoder_name(&encoder->base),
9856 encoder->base.crtc ? "enabled" : "disabled",
9857 pipe);
9858 }
9859
9860 list_for_each_entry(connector, &dev->mode_config.connector_list,
9861 base.head) {
9862 if (connector->get_hw_state(connector)) {
9863 connector->base.dpms = DRM_MODE_DPMS_ON;
9864 connector->encoder->connectors_active = true;
9865 connector->base.encoder = &connector->encoder->base;
9866 } else {
9867 connector->base.dpms = DRM_MODE_DPMS_OFF;
9868 connector->base.encoder = NULL;
9869 }
9870 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9871 connector->base.base.id,
9872 drm_get_connector_name(&connector->base),
9873 connector->base.encoder ? "enabled" : "disabled");
9874 }
Daniel Vetter30e984d2013-06-05 13:34:17 +02009875}
9876
9877/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9878 * and i915 state tracking structures. */
9879void intel_modeset_setup_hw_state(struct drm_device *dev,
9880 bool force_restore)
9881{
9882 struct drm_i915_private *dev_priv = dev->dev_private;
9883 enum pipe pipe;
9884 struct drm_plane *plane;
9885 struct intel_crtc *crtc;
9886 struct intel_encoder *encoder;
9887
9888 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009889
9890 /* HW state is read out, now we need to sanitize this mess. */
9891 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9892 base.head) {
9893 intel_sanitize_encoder(encoder);
9894 }
9895
9896 for_each_pipe(pipe) {
9897 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9898 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009899 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009900 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009901
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009902 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009903 /*
9904 * We need to use raw interfaces for restoring state to avoid
9905 * checking (bogus) intermediate states.
9906 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009907 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009908 struct drm_crtc *crtc =
9909 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009910
9911 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9912 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009913 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009914 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9915 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009916
9917 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009918 } else {
9919 intel_modeset_update_staged_output_state(dev);
9920 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009921
9922 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009923
9924 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009925}
9926
9927void intel_modeset_gem_init(struct drm_device *dev)
9928{
Chris Wilson1833b132012-05-09 11:56:28 +01009929 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009930
9931 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009932
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009933 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009934}
9935
9936void intel_modeset_cleanup(struct drm_device *dev)
9937{
Jesse Barnes652c3932009-08-17 13:31:43 -07009938 struct drm_i915_private *dev_priv = dev->dev_private;
9939 struct drm_crtc *crtc;
9940 struct intel_crtc *intel_crtc;
9941
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009942 /*
9943 * Interrupts and polling as the first thing to avoid creating havoc.
9944 * Too much stuff here (turning of rps, connectors, ...) would
9945 * experience fancy races otherwise.
9946 */
9947 drm_irq_uninstall(dev);
9948 cancel_work_sync(&dev_priv->hotplug_work);
9949 /*
9950 * Due to the hpd irq storm handling the hotplug work can re-arm the
9951 * poll handlers. Hence disable polling after hpd handling is shut down.
9952 */
Keith Packardf87ea762010-10-03 19:36:26 -07009953 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009954
Jesse Barnes652c3932009-08-17 13:31:43 -07009955 mutex_lock(&dev->struct_mutex);
9956
Jesse Barnes723bfd72010-10-07 16:01:13 -07009957 intel_unregister_dsm_handler();
9958
Jesse Barnes652c3932009-08-17 13:31:43 -07009959 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9960 /* Skip inactive CRTCs */
9961 if (!crtc->fb)
9962 continue;
9963
9964 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009965 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009966 }
9967
Chris Wilson973d04f2011-07-08 12:22:37 +01009968 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009969
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009970 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009971
Daniel Vetter930ebb42012-06-29 23:32:16 +02009972 ironlake_teardown_rc6(dev);
9973
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009974 mutex_unlock(&dev->struct_mutex);
9975
Chris Wilson1630fe72011-07-08 12:22:42 +01009976 /* flush any delayed tasks or pending work */
9977 flush_scheduled_work();
9978
Jani Nikuladc652f92013-04-12 15:18:38 +03009979 /* destroy backlight, if any, before the connectors */
9980 intel_panel_destroy_backlight(dev);
9981
Jesse Barnes79e53942008-11-07 14:24:08 -08009982 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009983
9984 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009985}
9986
Dave Airlie28d52042009-09-21 14:33:58 +10009987/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009988 * Return which encoder is currently attached for connector.
9989 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009990struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009991{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009992 return &intel_attached_encoder(connector)->base;
9993}
Jesse Barnes79e53942008-11-07 14:24:08 -08009994
Chris Wilsondf0e9242010-09-09 16:20:55 +01009995void intel_connector_attach_encoder(struct intel_connector *connector,
9996 struct intel_encoder *encoder)
9997{
9998 connector->encoder = encoder;
9999 drm_mode_connector_attach_encoder(&connector->base,
10000 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010001}
Dave Airlie28d52042009-09-21 14:33:58 +100010002
10003/*
10004 * set vga decode state - true == enable VGA decode
10005 */
10006int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10007{
10008 struct drm_i915_private *dev_priv = dev->dev_private;
10009 u16 gmch_ctrl;
10010
10011 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10012 if (state)
10013 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10014 else
10015 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10016 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10017 return 0;
10018}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010019
10020#ifdef CONFIG_DEBUG_FS
10021#include <linux/seq_file.h>
10022
10023struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010024
10025 u32 power_well_driver;
10026
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010027 struct intel_cursor_error_state {
10028 u32 control;
10029 u32 position;
10030 u32 base;
10031 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010032 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010033
10034 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010035 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010036 u32 conf;
10037 u32 source;
10038
10039 u32 htotal;
10040 u32 hblank;
10041 u32 hsync;
10042 u32 vtotal;
10043 u32 vblank;
10044 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +010010045 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010046
10047 struct intel_plane_error_state {
10048 u32 control;
10049 u32 stride;
10050 u32 size;
10051 u32 pos;
10052 u32 addr;
10053 u32 surface;
10054 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010055 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010056};
10057
10058struct intel_display_error_state *
10059intel_display_capture_error_state(struct drm_device *dev)
10060{
Akshay Joshi0206e352011-08-16 15:34:10 -040010061 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010062 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010063 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010064 int i;
10065
10066 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10067 if (error == NULL)
10068 return NULL;
10069
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010070 if (HAS_POWER_WELL(dev))
10071 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10072
Damien Lespiau52331302012-08-15 19:23:25 +010010073 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010074 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010075 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010076
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010077 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10078 error->cursor[i].control = I915_READ(CURCNTR(i));
10079 error->cursor[i].position = I915_READ(CURPOS(i));
10080 error->cursor[i].base = I915_READ(CURBASE(i));
10081 } else {
10082 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10083 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10084 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10085 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010086
10087 error->plane[i].control = I915_READ(DSPCNTR(i));
10088 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010089 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010090 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010091 error->plane[i].pos = I915_READ(DSPPOS(i));
10092 }
Paulo Zanonica291362013-03-06 20:03:14 -030010093 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10094 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010095 if (INTEL_INFO(dev)->gen >= 4) {
10096 error->plane[i].surface = I915_READ(DSPSURF(i));
10097 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10098 }
10099
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010100 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010101 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010102 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10103 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10104 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10105 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10106 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10107 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010108 }
10109
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010110 /* In the code above we read the registers without checking if the power
10111 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10112 * prevent the next I915_WRITE from detecting it and printing an error
10113 * message. */
10114 if (HAS_POWER_WELL(dev))
10115 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
10116
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010117 return error;
10118}
10119
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010120#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10121
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010122void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010123intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010124 struct drm_device *dev,
10125 struct intel_display_error_state *error)
10126{
10127 int i;
10128
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010129 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010130 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010131 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010132 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010133 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010134 err_printf(m, "Pipe [%d]:\n", i);
10135 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010136 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010137 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
10138 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
10139 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
10140 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
10141 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
10142 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
10143 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
10144 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010145
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010146 err_printf(m, "Plane [%d]:\n", i);
10147 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10148 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010149 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010150 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10151 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010152 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010153 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010154 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010155 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010156 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10157 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010158 }
10159
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010160 err_printf(m, "Cursor [%d]:\n", i);
10161 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10162 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10163 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010164 }
10165}
10166#endif