blob: 796e3d313cb975efc3797a39b15beb8e55ab7f92 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190static int
Keith Packardc8982612012-01-25 08:16:25 -0800191intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400193 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194}
195
196static int
Dave Airliefe27d532010-06-30 11:46:17 +1000197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000202static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100206 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100214 return MODE_PANEL;
215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200218
219 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 }
221
Ville Syrjälä50fec212015-03-12 17:10:34 +0200222 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300223 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200229 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
Daniel Vetter0af78a22012-05-23 11:30:55 +0200234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 return MODE_OK;
238}
239
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
Jani Nikulabf13e812013-09-06 07:40:05 +0300261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300263 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300266 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300267
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100280 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100296 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300297 intel_display_power_put(dev_priv, power_domain);
298}
299
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
Ville Syrjäläd288f652014-10-28 13:20:22 +0200343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
Jani Nikula19c80542015-12-16 12:48:16 +0200392 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300393 struct intel_dp *tmp;
394
395 if (encoder->type != INTEL_OUTPUT_EDP)
396 continue;
397
398 tmp = enc_to_intel_dp(&encoder->base);
399
400 if (tmp->pps_pipe != INVALID_PIPE)
401 pipes &= ~(1 << tmp->pps_pipe);
402 }
403
404 /*
405 * Didn't find one. This should not happen since there
406 * are two power sequencers and up to two eDP ports.
407 */
408 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 pipe = PIPE_A;
410 else
411 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300412
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300413 vlv_steal_power_sequencer(dev, pipe);
414 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415
416 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
417 pipe_name(intel_dp->pps_pipe),
418 port_name(intel_dig_port->port));
419
420 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300421 intel_dp_init_panel_power_sequencer(dev, intel_dp);
422 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300423
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300424 /*
425 * Even vdd force doesn't work until we've made
426 * the power sequencer lock in on the port.
427 */
428 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300429
430 return intel_dp->pps_pipe;
431}
432
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300433typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
434 enum pipe pipe);
435
436static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
437 enum pipe pipe)
438{
439 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
440}
441
442static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
443 enum pipe pipe)
444{
445 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
446}
447
448static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
449 enum pipe pipe)
450{
451 return true;
452}
453
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300455vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
456 enum port port,
457 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300458{
Jani Nikulabf13e812013-09-06 07:40:05 +0300459 enum pipe pipe;
460
Jani Nikulabf13e812013-09-06 07:40:05 +0300461 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
462 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
463 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300464
465 if (port_sel != PANEL_PORT_SELECT_VLV(port))
466 continue;
467
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300468 if (!pipe_check(dev_priv, pipe))
469 continue;
470
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300471 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300472 }
473
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300474 return INVALID_PIPE;
475}
476
477static void
478vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
479{
480 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
481 struct drm_device *dev = intel_dig_port->base.base.dev;
482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483 enum port port = intel_dig_port->port;
484
485 lockdep_assert_held(&dev_priv->pps_mutex);
486
487 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300488 /* first pick one where the panel is on */
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_pp_on);
491 /* didn't find one? pick one where vdd is on */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_has_vdd_on);
495 /* didn't find one? pick one with just the correct port */
496 if (intel_dp->pps_pipe == INVALID_PIPE)
497 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
498 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300499
500 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
501 if (intel_dp->pps_pipe == INVALID_PIPE) {
502 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
503 port_name(port));
504 return;
505 }
506
507 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
508 port_name(port), pipe_name(intel_dp->pps_pipe));
509
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300510 intel_dp_init_panel_power_sequencer(dev, intel_dp);
511 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300512}
513
Ville Syrjälä773538e82014-09-04 14:54:56 +0300514void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
515{
516 struct drm_device *dev = dev_priv->dev;
517 struct intel_encoder *encoder;
518
Wayne Boyer666a4532015-12-09 12:29:35 -0800519 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300520 return;
521
522 /*
523 * We can't grab pps_mutex here due to deadlock with power_domain
524 * mutex when power_domain functions are called while holding pps_mutex.
525 * That also means that in order to use pps_pipe the code needs to
526 * hold both a power domain reference and pps_mutex, and the power domain
527 * reference get/put must be done while _not_ holding pps_mutex.
528 * pps_{lock,unlock}() do these steps in the correct order, so one
529 * should use them always.
530 */
531
Jani Nikula19c80542015-12-16 12:48:16 +0200532 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300533 struct intel_dp *intel_dp;
534
535 if (encoder->type != INTEL_OUTPUT_EDP)
536 continue;
537
538 intel_dp = enc_to_intel_dp(&encoder->base);
539 intel_dp->pps_pipe = INVALID_PIPE;
540 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543static i915_reg_t
544_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556static i915_reg_t
557_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300558{
559 struct drm_device *dev = intel_dp_to_dev(intel_dp);
560
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530561 if (IS_BROXTON(dev))
562 return BXT_PP_STATUS(0);
563 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300564 return PCH_PP_STATUS;
565 else
566 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
567}
568
Clint Taylor01527b32014-07-07 13:01:46 -0700569/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
570 This function only applicable when panel PM state is not to be tracked */
571static int edp_notify_handler(struct notifier_block *this, unsigned long code,
572 void *unused)
573{
574 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
575 edp_notifier);
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700578
579 if (!is_edp(intel_dp) || code != SYS_RESTART)
580 return 0;
581
Ville Syrjälä773538e82014-09-04 14:54:56 +0300582 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300585 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200586 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300587 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300588
Clint Taylor01527b32014-07-07 13:01:46 -0700589 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
590 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
591 pp_div = I915_READ(pp_div_reg);
592 pp_div &= PP_REFERENCE_DIVIDER_MASK;
593
594 /* 0x1F write to PP_DIV_REG sets max cycle delay */
595 I915_WRITE(pp_div_reg, pp_div | 0x1F);
596 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
597 msleep(intel_dp->panel_power_cycle_delay);
598 }
599
Ville Syrjälä773538e82014-09-04 14:54:56 +0300600 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300601
Clint Taylor01527b32014-07-07 13:01:46 -0700602 return 0;
603}
604
Daniel Vetter4be73782014-01-17 14:39:48 +0100605static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700606{
Paulo Zanoni30add222012-10-26 19:05:45 -0200607 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700608 struct drm_i915_private *dev_priv = dev->dev_private;
609
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610 lockdep_assert_held(&dev_priv->pps_mutex);
611
Wayne Boyer666a4532015-12-09 12:29:35 -0800612 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300613 intel_dp->pps_pipe == INVALID_PIPE)
614 return false;
615
Jani Nikulabf13e812013-09-06 07:40:05 +0300616 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700617}
618
Daniel Vetter4be73782014-01-17 14:39:48 +0100619static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700620{
Paulo Zanoni30add222012-10-26 19:05:45 -0200621 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700622 struct drm_i915_private *dev_priv = dev->dev_private;
623
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300624 lockdep_assert_held(&dev_priv->pps_mutex);
625
Wayne Boyer666a4532015-12-09 12:29:35 -0800626 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 intel_dp->pps_pipe == INVALID_PIPE)
628 return false;
629
Ville Syrjälä773538e82014-09-04 14:54:56 +0300630 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700631}
632
Keith Packard9b984da2011-09-19 13:54:47 -0700633static void
634intel_dp_check_edp(struct intel_dp *intel_dp)
635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700638
Keith Packard9b984da2011-09-19 13:54:47 -0700639 if (!is_edp(intel_dp))
640 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700641
Daniel Vetter4be73782014-01-17 14:39:48 +0100642 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700643 WARN(1, "eDP powered off while attempting aux channel communication.\n");
644 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300645 I915_READ(_pp_stat_reg(intel_dp)),
646 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700647 }
648}
649
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100650static uint32_t
651intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
652{
653 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
654 struct drm_device *dev = intel_dig_port->base.base.dev;
655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 uint32_t status;
658 bool done;
659
Daniel Vetteref04f002012-12-01 21:03:59 +0100660#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300662 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300663 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100664 else
665 done = wait_for_atomic(C, 10) == 0;
666 if (!done)
667 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
668 has_aux_irq);
669#undef C
670
671 return status;
672}
673
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000674static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
675{
676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
677 struct drm_device *dev = intel_dig_port->base.base.dev;
678
679 /*
680 * The clock divider is based off the hrawclk, and would like to run at
681 * 2MHz. So, take the hrawclk value and divide by 2 and use that
682 */
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200683 return index ? 0 : DIV_ROUND_CLOSEST(intel_hrawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000684}
685
686static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
687{
688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
689 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300690 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000691
692 if (index)
693 return 0;
694
695 if (intel_dig_port->port == PORT_A) {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200696 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä05024da2015-06-03 15:45:08 +0300697
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000698 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200699 return DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000700 }
701}
702
703static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300704{
705 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
706 struct drm_device *dev = intel_dig_port->base.base.dev;
707 struct drm_i915_private *dev_priv = dev->dev_private;
708
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000709 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100710 if (index)
711 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300712 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä56f5f702015-11-30 16:23:44 +0200713 } else if (HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100715 switch (index) {
716 case 0: return 63;
717 case 1: return 72;
718 default: return 0;
719 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000720 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200721 return index ? 0 : DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300722 }
723}
724
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000725static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
726{
727 return index ? 0 : 100;
728}
729
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000730static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
731{
732 /*
733 * SKL doesn't need us to program the AUX clock divider (Hardware will
734 * derive the clock from CDCLK automatically). We still implement the
735 * get_aux_clock_divider vfunc to plug-in into the existing code.
736 */
737 return index ? 0 : 1;
738}
739
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000740static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
741 bool has_aux_irq,
742 int send_bytes,
743 uint32_t aux_clock_divider)
744{
745 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
746 struct drm_device *dev = intel_dig_port->base.base.dev;
747 uint32_t precharge, timeout;
748
749 if (IS_GEN6(dev))
750 precharge = 3;
751 else
752 precharge = 5;
753
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200754 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000755 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
756 else
757 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
758
759 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000760 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000762 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000763 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000764 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000765 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
766 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000767 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000768}
769
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000770static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
771 bool has_aux_irq,
772 int send_bytes,
773 uint32_t unused)
774{
775 return DP_AUX_CH_CTL_SEND_BUSY |
776 DP_AUX_CH_CTL_DONE |
777 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
778 DP_AUX_CH_CTL_TIME_OUT_ERROR |
779 DP_AUX_CH_CTL_TIME_OUT_1600us |
780 DP_AUX_CH_CTL_RECEIVE_ERROR |
781 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
782 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
783}
784
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200787 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 uint8_t *recv, int recv_size)
789{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200790 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
791 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200793 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100794 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100795 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100798 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200799 bool vdd;
800
Ville Syrjälä773538e82014-09-04 14:54:56 +0300801 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300802
Ville Syrjälä72c35002014-08-18 22:16:00 +0300803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300809 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Keith Packard9b984da2011-09-19 13:54:47 -0700817 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800818
Jesse Barnes11bee432011-08-01 15:02:20 -0700819 /* Try to wait for any previous AUX channel activity */
820 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100821 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700822 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
823 break;
824 msleep(1);
825 }
826
827 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300828 static u32 last_status = -1;
829 const u32 status = I915_READ(ch_ctl);
830
831 if (status != last_status) {
832 WARN(1, "dp_aux_ch not started status 0x%08x\n",
833 status);
834 last_status = status;
835 }
836
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100837 ret = -EBUSY;
838 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100839 }
840
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300841 /* Only 5 data registers! */
842 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
843 ret = -E2BIG;
844 goto out;
845 }
846
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000847 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000848 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
849 has_aux_irq,
850 send_bytes,
851 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000852
Chris Wilsonbc866252013-07-21 16:00:03 +0100853 /* Must try at least 3 times according to DP spec */
854 for (try = 0; try < 5; try++) {
855 /* Load the send data into the aux channel data registers */
856 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200857 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800858 intel_dp_pack_aux(send + i,
859 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400860
Chris Wilsonbc866252013-07-21 16:00:03 +0100861 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100863
Chris Wilsonbc866252013-07-21 16:00:03 +0100864 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 /* Clear done status and any errors */
867 I915_WRITE(ch_ctl,
868 status |
869 DP_AUX_CH_CTL_DONE |
870 DP_AUX_CH_CTL_TIME_OUT_ERROR |
871 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400872
Todd Previte74ebf292015-04-15 08:38:41 -0700873 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700875
876 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
877 * 400us delay required for errors and timeouts
878 * Timeout errors from the HW already meet this
879 * requirement so skip to next iteration
880 */
881 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
882 usleep_range(400, 500);
883 continue;
884 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700886 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888 }
889
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700891 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892 ret = -EBUSY;
893 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894 }
895
Jim Bridee058c942015-05-27 10:21:48 -0700896done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897 /* Check for timeout or receive error.
898 * Timeouts occur when the sink is not connected
899 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700901 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 ret = -EIO;
903 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700904 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700905
906 /* Timeouts occur when the device isn't connected, so they're
907 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700908 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800909 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100910 ret = -ETIMEDOUT;
911 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 }
913
914 /* Unload any bytes sent back from the other side */
915 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
916 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800917
918 /*
919 * By BSpec: "Message sizes of 0 or >20 are not allowed."
920 * We have no idea of what happened so we return -EBUSY so
921 * drm layer takes care for the necessary retries.
922 */
923 if (recv_bytes == 0 || recv_bytes > 20) {
924 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
925 recv_bytes);
926 /*
927 * FIXME: This patch was created on top of a series that
928 * organize the retries at drm level. There EBUSY should
929 * also take care for 1ms wait before retrying.
930 * That aux retries re-org is still needed and after that is
931 * merged we remove this sleep from here.
932 */
933 usleep_range(1000, 1500);
934 ret = -EBUSY;
935 goto out;
936 }
937
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938 if (recv_bytes > recv_size)
939 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400940
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100941 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200942 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800943 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 ret = recv_bytes;
946out:
947 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
948
Jani Nikula884f19e2014-03-14 16:51:14 +0200949 if (vdd)
950 edp_panel_vdd_off(intel_dp, false);
951
Ville Syrjälä773538e82014-09-04 14:54:56 +0300952 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300953
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100954 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955}
956
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300957#define BARE_ADDRESS_SIZE 3
958#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959static ssize_t
960intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
963 uint8_t txbuf[20], rxbuf[20];
964 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200967 txbuf[0] = (msg->request << 4) |
968 ((msg->address >> 16) & 0xf);
969 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 txbuf[2] = msg->address & 0xff;
971 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 switch (msg->request & ~DP_AUX_I2C_MOT) {
974 case DP_AUX_NATIVE_WRITE:
975 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300976 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300977 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200978 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 if (WARN_ON(txsize > 20))
981 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982
Jani Nikula9d1a1032014-03-14 16:51:15 +0200983 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700984
Jani Nikula9d1a1032014-03-14 16:51:15 +0200985 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
986 if (ret > 0) {
987 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700988
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200989 if (ret > 1) {
990 /* Number of bytes written in a short write. */
991 ret = clamp_t(int, rxbuf[1], 0, msg->size);
992 } else {
993 /* Return payload size. */
994 ret = msg->size;
995 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700996 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 break;
998
999 case DP_AUX_NATIVE_READ:
1000 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001001 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001002 rxsize = msg->size + 1;
1003
1004 if (WARN_ON(rxsize > 20))
1005 return -E2BIG;
1006
1007 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1008 if (ret > 0) {
1009 msg->reply = rxbuf[0] >> 4;
1010 /*
1011 * Assume happy day, and copy the data. The caller is
1012 * expected to check msg->reply before touching it.
1013 *
1014 * Return payload size.
1015 */
1016 ret--;
1017 memcpy(msg->buffer, rxbuf + 1, ret);
1018 }
1019 break;
1020
1021 default:
1022 ret = -EINVAL;
1023 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001024 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001025
Jani Nikula9d1a1032014-03-14 16:51:15 +02001026 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027}
1028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001029static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1030 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001031{
1032 switch (port) {
1033 case PORT_B:
1034 case PORT_C:
1035 case PORT_D:
1036 return DP_AUX_CH_CTL(port);
1037 default:
1038 MISSING_CASE(port);
1039 return DP_AUX_CH_CTL(PORT_B);
1040 }
1041}
1042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001043static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1044 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001045{
1046 switch (port) {
1047 case PORT_B:
1048 case PORT_C:
1049 case PORT_D:
1050 return DP_AUX_CH_DATA(port, index);
1051 default:
1052 MISSING_CASE(port);
1053 return DP_AUX_CH_DATA(PORT_B, index);
1054 }
1055}
1056
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001057static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1058 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001059{
1060 switch (port) {
1061 case PORT_A:
1062 return DP_AUX_CH_CTL(port);
1063 case PORT_B:
1064 case PORT_C:
1065 case PORT_D:
1066 return PCH_DP_AUX_CH_CTL(port);
1067 default:
1068 MISSING_CASE(port);
1069 return DP_AUX_CH_CTL(PORT_A);
1070 }
1071}
1072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001073static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1074 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001075{
1076 switch (port) {
1077 case PORT_A:
1078 return DP_AUX_CH_DATA(port, index);
1079 case PORT_B:
1080 case PORT_C:
1081 case PORT_D:
1082 return PCH_DP_AUX_CH_DATA(port, index);
1083 default:
1084 MISSING_CASE(port);
1085 return DP_AUX_CH_DATA(PORT_A, index);
1086 }
1087}
1088
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001089/*
1090 * On SKL we don't have Aux for port E so we rely
1091 * on VBT to set a proper alternate aux channel.
1092 */
1093static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1094{
1095 const struct ddi_vbt_port_info *info =
1096 &dev_priv->vbt.ddi_port_info[PORT_E];
1097
1098 switch (info->alternate_aux_channel) {
1099 case DP_AUX_A:
1100 return PORT_A;
1101 case DP_AUX_B:
1102 return PORT_B;
1103 case DP_AUX_C:
1104 return PORT_C;
1105 case DP_AUX_D:
1106 return PORT_D;
1107 default:
1108 MISSING_CASE(info->alternate_aux_channel);
1109 return PORT_A;
1110 }
1111}
1112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001113static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1114 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001115{
1116 if (port == PORT_E)
1117 port = skl_porte_aux_port(dev_priv);
1118
1119 switch (port) {
1120 case PORT_A:
1121 case PORT_B:
1122 case PORT_C:
1123 case PORT_D:
1124 return DP_AUX_CH_CTL(port);
1125 default:
1126 MISSING_CASE(port);
1127 return DP_AUX_CH_CTL(PORT_A);
1128 }
1129}
1130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001131static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1132 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001133{
1134 if (port == PORT_E)
1135 port = skl_porte_aux_port(dev_priv);
1136
1137 switch (port) {
1138 case PORT_A:
1139 case PORT_B:
1140 case PORT_C:
1141 case PORT_D:
1142 return DP_AUX_CH_DATA(port, index);
1143 default:
1144 MISSING_CASE(port);
1145 return DP_AUX_CH_DATA(PORT_A, index);
1146 }
1147}
1148
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001149static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1150 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001151{
1152 if (INTEL_INFO(dev_priv)->gen >= 9)
1153 return skl_aux_ctl_reg(dev_priv, port);
1154 else if (HAS_PCH_SPLIT(dev_priv))
1155 return ilk_aux_ctl_reg(dev_priv, port);
1156 else
1157 return g4x_aux_ctl_reg(dev_priv, port);
1158}
1159
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001160static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1161 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001162{
1163 if (INTEL_INFO(dev_priv)->gen >= 9)
1164 return skl_aux_data_reg(dev_priv, port, index);
1165 else if (HAS_PCH_SPLIT(dev_priv))
1166 return ilk_aux_data_reg(dev_priv, port, index);
1167 else
1168 return g4x_aux_data_reg(dev_priv, port, index);
1169}
1170
1171static void intel_aux_reg_init(struct intel_dp *intel_dp)
1172{
1173 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1174 enum port port = dp_to_dig_port(intel_dp)->port;
1175 int i;
1176
1177 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1178 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1179 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1180}
1181
Jani Nikula9d1a1032014-03-14 16:51:15 +02001182static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001183intel_dp_aux_fini(struct intel_dp *intel_dp)
1184{
1185 drm_dp_aux_unregister(&intel_dp->aux);
1186 kfree(intel_dp->aux.name);
1187}
1188
1189static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001190intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001191{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001192 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001193 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1194 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001195 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001196
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001197 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001198
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001199 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1200 if (!intel_dp->aux.name)
1201 return -ENOMEM;
1202
Jani Nikula9d1a1032014-03-14 16:51:15 +02001203 intel_dp->aux.dev = dev->dev;
1204 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001205
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001206 DRM_DEBUG_KMS("registering %s bus for %s\n",
1207 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001208 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001209
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001210 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001211 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001212 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001213 intel_dp->aux.name, ret);
1214 kfree(intel_dp->aux.name);
1215 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001216 }
David Flynn8316f332010-12-08 16:10:21 +00001217
Jani Nikula0b998362014-03-14 16:51:17 +02001218 ret = sysfs_create_link(&connector->base.kdev->kobj,
1219 &intel_dp->aux.ddc.dev.kobj,
1220 intel_dp->aux.ddc.dev.kobj.name);
1221 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001222 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1223 intel_dp->aux.name, ret);
1224 intel_dp_aux_fini(intel_dp);
1225 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001226 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001227
1228 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001229}
1230
Imre Deak80f65de2014-02-11 17:12:49 +02001231static void
1232intel_dp_connector_unregister(struct intel_connector *intel_connector)
1233{
1234 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1235
Dave Airlie0e32b392014-05-02 14:02:48 +10001236 if (!intel_connector->mst_port)
1237 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1238 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001239 intel_connector_unregister(intel_connector);
1240}
1241
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001242static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001243skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001244{
1245 u32 ctrl1;
1246
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001247 memset(&pipe_config->dpll_hw_state, 0,
1248 sizeof(pipe_config->dpll_hw_state));
1249
Damien Lespiau5416d872014-11-14 17:24:33 +00001250 pipe_config->ddi_pll_sel = SKL_DPLL0;
1251 pipe_config->dpll_hw_state.cfgcr1 = 0;
1252 pipe_config->dpll_hw_state.cfgcr2 = 0;
1253
1254 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001255 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301256 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001257 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001258 SKL_DPLL0);
1259 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301260 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001261 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001262 SKL_DPLL0);
1263 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301264 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001265 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001266 SKL_DPLL0);
1267 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301268 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001269 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301270 SKL_DPLL0);
1271 break;
1272 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1273 results in CDCLK change. Need to handle the change of CDCLK by
1274 disabling pipes and re-enabling them */
1275 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001276 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301277 SKL_DPLL0);
1278 break;
1279 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001280 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301281 SKL_DPLL0);
1282 break;
1283
Damien Lespiau5416d872014-11-14 17:24:33 +00001284 }
1285 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1286}
1287
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001288void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001289hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001290{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001291 memset(&pipe_config->dpll_hw_state, 0,
1292 sizeof(pipe_config->dpll_hw_state));
1293
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001294 switch (pipe_config->port_clock / 2) {
1295 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001296 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1297 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001298 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001299 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1300 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001301 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001302 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1303 break;
1304 }
1305}
1306
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301307static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001308intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301309{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001310 if (intel_dp->num_sink_rates) {
1311 *sink_rates = intel_dp->sink_rates;
1312 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301313 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001314
1315 *sink_rates = default_rates;
1316
1317 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301318}
1319
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001320bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301321{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001322 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1323 struct drm_device *dev = dig_port->base.base.dev;
1324
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301325 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001326 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301327 return false;
1328
1329 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1330 (INTEL_INFO(dev)->gen >= 9))
1331 return true;
1332 else
1333 return false;
1334}
1335
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301336static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001337intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301338{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001339 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1340 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301341 int size;
1342
Sonika Jindal64987fc2015-05-26 17:50:13 +05301343 if (IS_BROXTON(dev)) {
1344 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301345 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001346 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301347 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301348 size = ARRAY_SIZE(skl_rates);
1349 } else {
1350 *source_rates = default_rates;
1351 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301352 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001353
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301354 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001355 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301356 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001357
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301358 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301359}
1360
Daniel Vetter0e503382014-07-04 11:26:04 -03001361static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001362intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001363 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001364{
1365 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001366 const struct dp_link_dpll *divisor = NULL;
1367 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001368
1369 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001370 divisor = gen4_dpll;
1371 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001372 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001373 divisor = pch_dpll;
1374 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001375 } else if (IS_CHERRYVIEW(dev)) {
1376 divisor = chv_dpll;
1377 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001378 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001379 divisor = vlv_dpll;
1380 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001381 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001382
1383 if (divisor && count) {
1384 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001385 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001386 pipe_config->dpll = divisor[i].dpll;
1387 pipe_config->clock_set = true;
1388 break;
1389 }
1390 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001391 }
1392}
1393
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001394static int intersect_rates(const int *source_rates, int source_len,
1395 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001396 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301397{
1398 int i = 0, j = 0, k = 0;
1399
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400 while (i < source_len && j < sink_len) {
1401 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001402 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1403 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001404 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301405 ++k;
1406 ++i;
1407 ++j;
1408 } else if (source_rates[i] < sink_rates[j]) {
1409 ++i;
1410 } else {
1411 ++j;
1412 }
1413 }
1414 return k;
1415}
1416
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001417static int intel_dp_common_rates(struct intel_dp *intel_dp,
1418 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001419{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001420 const int *source_rates, *sink_rates;
1421 int source_len, sink_len;
1422
1423 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001424 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001425
1426 return intersect_rates(source_rates, source_len,
1427 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001428 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001429}
1430
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001431static void snprintf_int_array(char *str, size_t len,
1432 const int *array, int nelem)
1433{
1434 int i;
1435
1436 str[0] = '\0';
1437
1438 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001439 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001440 if (r >= len)
1441 return;
1442 str += r;
1443 len -= r;
1444 }
1445}
1446
1447static void intel_dp_print_rates(struct intel_dp *intel_dp)
1448{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001449 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001450 int source_len, sink_len, common_len;
1451 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001452 char str[128]; /* FIXME: too big for stack? */
1453
1454 if ((drm_debug & DRM_UT_KMS) == 0)
1455 return;
1456
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001457 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001458 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1459 DRM_DEBUG_KMS("source rates: %s\n", str);
1460
1461 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1462 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1463 DRM_DEBUG_KMS("sink rates: %s\n", str);
1464
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001465 common_len = intel_dp_common_rates(intel_dp, common_rates);
1466 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1467 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001468}
1469
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001470static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301471{
1472 int i = 0;
1473
1474 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1475 if (find == rates[i])
1476 break;
1477
1478 return i;
1479}
1480
Ville Syrjälä50fec212015-03-12 17:10:34 +02001481int
1482intel_dp_max_link_rate(struct intel_dp *intel_dp)
1483{
1484 int rates[DP_MAX_SUPPORTED_RATES] = {};
1485 int len;
1486
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001487 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001488 if (WARN_ON(len <= 0))
1489 return 162000;
1490
1491 return rates[rate_to_index(0, rates) - 1];
1492}
1493
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001494int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1495{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001496 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001497}
1498
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001499void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1500 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001501{
1502 if (intel_dp->num_sink_rates) {
1503 *link_bw = 0;
1504 *rate_select =
1505 intel_dp_rate_select(intel_dp, port_clock);
1506 } else {
1507 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1508 *rate_select = 0;
1509 }
1510}
1511
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001512bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001513intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001514 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001515{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001516 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001517 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001518 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001519 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001520 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001521 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001522 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001523 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001524 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001525 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001526 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001527 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301528 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001529 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001530 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001531 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1532 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001533 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301534
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001535 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301536
1537 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001538 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301539
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001540 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001541
Imre Deakbc7d38a2013-05-16 14:40:36 +03001542 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001543 pipe_config->has_pch_encoder = true;
1544
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001545 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001546 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001547 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001548
Jani Nikuladd06f902012-10-19 14:51:50 +03001549 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1550 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1551 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001552
1553 if (INTEL_INFO(dev)->gen >= 9) {
1554 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001555 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001556 if (ret)
1557 return ret;
1558 }
1559
Matt Roperb56676272015-11-04 09:05:27 -08001560 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001561 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1562 intel_connector->panel.fitting_mode);
1563 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001564 intel_pch_panel_fitting(intel_crtc, pipe_config,
1565 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001566 }
1567
Daniel Vettercb1793c2012-06-04 18:39:21 +02001568 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001569 return false;
1570
Daniel Vetter083f9562012-04-20 20:23:49 +02001571 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301572 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001573 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001574 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001575
Daniel Vetter36008362013-03-27 00:44:59 +01001576 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1577 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001578 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001579 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301580
1581 /* Get bpp from vbt only for panels that dont have bpp in edid */
1582 if (intel_connector->base.display_info.bpc == 0 &&
1583 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001584 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1585 dev_priv->vbt.edp_bpp);
1586 bpp = dev_priv->vbt.edp_bpp;
1587 }
1588
Jani Nikula344c5bb2014-09-09 11:25:13 +03001589 /*
1590 * Use the maximum clock and number of lanes the eDP panel
1591 * advertizes being capable of. The panels are generally
1592 * designed to support only a single clock and lane
1593 * configuration, and typically these values correspond to the
1594 * native resolution of the panel.
1595 */
1596 min_lane_count = max_lane_count;
1597 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001598 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001599
Daniel Vetter36008362013-03-27 00:44:59 +01001600 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001601 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1602 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001603
Dave Airliec6930992014-07-14 11:04:39 +10001604 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301605 for (lane_count = min_lane_count;
1606 lane_count <= max_lane_count;
1607 lane_count <<= 1) {
1608
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001609 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001610 link_avail = intel_dp_max_data_rate(link_clock,
1611 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001612
Daniel Vetter36008362013-03-27 00:44:59 +01001613 if (mode_rate <= link_avail) {
1614 goto found;
1615 }
1616 }
1617 }
1618 }
1619
1620 return false;
1621
1622found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001623 if (intel_dp->color_range_auto) {
1624 /*
1625 * See:
1626 * CEA-861-E - 5.1 Default Encoding Parameters
1627 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1628 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001629 pipe_config->limited_color_range =
1630 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1631 } else {
1632 pipe_config->limited_color_range =
1633 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001634 }
1635
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001636 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301637
Daniel Vetter657445f2013-05-04 10:09:18 +02001638 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001639 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001640
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001641 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1642 &link_bw, &rate_select);
1643
1644 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1645 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001646 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001647 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1648 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001649
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001650 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001651 adjusted_mode->crtc_clock,
1652 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001653 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001654
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301655 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301656 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001657 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301658 intel_link_compute_m_n(bpp, lane_count,
1659 intel_connector->panel.downclock_mode->clock,
1660 pipe_config->port_clock,
1661 &pipe_config->dp_m2_n2);
1662 }
1663
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001664 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001665 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301666 else if (IS_BROXTON(dev))
1667 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001668 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001669 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001670 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001671 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001672
Daniel Vetter36008362013-03-27 00:44:59 +01001673 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001674}
1675
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001676void intel_dp_set_link_params(struct intel_dp *intel_dp,
1677 const struct intel_crtc_state *pipe_config)
1678{
1679 intel_dp->link_rate = pipe_config->port_clock;
1680 intel_dp->lane_count = pipe_config->lane_count;
1681}
1682
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001683static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001684{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001685 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001686 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001687 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001688 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001689 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001690 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001691
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001692 intel_dp_set_link_params(intel_dp, crtc->config);
1693
Keith Packard417e8222011-11-01 19:54:11 -07001694 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001695 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001696 *
1697 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001698 * SNB CPU
1699 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001700 * CPT PCH
1701 *
1702 * IBX PCH and CPU are the same for almost everything,
1703 * except that the CPU DP PLL is configured in this
1704 * register
1705 *
1706 * CPT PCH is quite different, having many bits moved
1707 * to the TRANS_DP_CTL register instead. That
1708 * configuration happens (oddly) in ironlake_pch_enable
1709 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001710
Keith Packard417e8222011-11-01 19:54:11 -07001711 /* Preserve the BIOS-computed detected bit. This is
1712 * supposed to be read-only.
1713 */
1714 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001715
Keith Packard417e8222011-11-01 19:54:11 -07001716 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001717 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001718 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001719
Keith Packard417e8222011-11-01 19:54:11 -07001720 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001721
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001722 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001723 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1724 intel_dp->DP |= DP_SYNC_HS_HIGH;
1725 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1726 intel_dp->DP |= DP_SYNC_VS_HIGH;
1727 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1728
Jani Nikula6aba5b62013-10-04 15:08:10 +03001729 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001730 intel_dp->DP |= DP_ENHANCED_FRAMING;
1731
Daniel Vetter7c62a162013-06-01 17:16:20 +02001732 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001733 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001734 u32 trans_dp;
1735
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001736 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001737
1738 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1739 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1740 trans_dp |= TRANS_DP_ENH_FRAMING;
1741 else
1742 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1743 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001744 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001745 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001746 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001747 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001748
1749 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1750 intel_dp->DP |= DP_SYNC_HS_HIGH;
1751 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1752 intel_dp->DP |= DP_SYNC_VS_HIGH;
1753 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1754
Jani Nikula6aba5b62013-10-04 15:08:10 +03001755 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001756 intel_dp->DP |= DP_ENHANCED_FRAMING;
1757
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001758 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001759 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001760 else if (crtc->pipe == PIPE_B)
1761 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001762 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001763}
1764
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001765#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1766#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001767
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001768#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1769#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001770
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001771#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1772#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001773
Daniel Vetter4be73782014-01-17 14:39:48 +01001774static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001775 u32 mask,
1776 u32 value)
1777{
Paulo Zanoni30add222012-10-26 19:05:45 -02001778 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001779 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001780 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001781
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001782 lockdep_assert_held(&dev_priv->pps_mutex);
1783
Jani Nikulabf13e812013-09-06 07:40:05 +03001784 pp_stat_reg = _pp_stat_reg(intel_dp);
1785 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001786
1787 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001788 mask, value,
1789 I915_READ(pp_stat_reg),
1790 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001791
Jesse Barnes453c5422013-03-28 09:55:41 -07001792 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001793 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001794 I915_READ(pp_stat_reg),
1795 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001796 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001797
1798 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001799}
1800
Daniel Vetter4be73782014-01-17 14:39:48 +01001801static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001802{
1803 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001804 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001805}
1806
Daniel Vetter4be73782014-01-17 14:39:48 +01001807static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001808{
Keith Packardbd943152011-09-18 23:09:52 -07001809 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001810 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001811}
Keith Packardbd943152011-09-18 23:09:52 -07001812
Daniel Vetter4be73782014-01-17 14:39:48 +01001813static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001814{
1815 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001816
1817 /* When we disable the VDD override bit last we have to do the manual
1818 * wait. */
1819 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1820 intel_dp->panel_power_cycle_delay);
1821
Daniel Vetter4be73782014-01-17 14:39:48 +01001822 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001823}
Keith Packardbd943152011-09-18 23:09:52 -07001824
Daniel Vetter4be73782014-01-17 14:39:48 +01001825static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001826{
1827 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1828 intel_dp->backlight_on_delay);
1829}
1830
Daniel Vetter4be73782014-01-17 14:39:48 +01001831static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001832{
1833 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1834 intel_dp->backlight_off_delay);
1835}
Keith Packard99ea7122011-11-01 19:57:50 -07001836
Keith Packard832dd3c2011-11-01 19:34:06 -07001837/* Read the current pp_control value, unlocking the register if it
1838 * is locked
1839 */
1840
Jesse Barnes453c5422013-03-28 09:55:41 -07001841static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001842{
Jesse Barnes453c5422013-03-28 09:55:41 -07001843 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1844 struct drm_i915_private *dev_priv = dev->dev_private;
1845 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001846
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001847 lockdep_assert_held(&dev_priv->pps_mutex);
1848
Jani Nikulabf13e812013-09-06 07:40:05 +03001849 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301850 if (!IS_BROXTON(dev)) {
1851 control &= ~PANEL_UNLOCK_MASK;
1852 control |= PANEL_UNLOCK_REGS;
1853 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001854 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001855}
1856
Ville Syrjälä951468f2014-09-04 14:55:31 +03001857/*
1858 * Must be paired with edp_panel_vdd_off().
1859 * Must hold pps_mutex around the whole on/off sequence.
1860 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1861 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001862static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001863{
Paulo Zanoni30add222012-10-26 19:05:45 -02001864 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001865 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1866 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001867 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001868 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001869 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001870 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001871 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001872
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001873 lockdep_assert_held(&dev_priv->pps_mutex);
1874
Keith Packard97af61f572011-09-28 16:23:51 -07001875 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001876 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001877
Egbert Eich2c623c12014-11-25 12:54:57 +01001878 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001879 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001880
Daniel Vetter4be73782014-01-17 14:39:48 +01001881 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001882 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001883
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001884 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001885 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001886
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001887 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1888 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001889
Daniel Vetter4be73782014-01-17 14:39:48 +01001890 if (!edp_have_panel_power(intel_dp))
1891 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001892
Jesse Barnes453c5422013-03-28 09:55:41 -07001893 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001894 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001895
Jani Nikulabf13e812013-09-06 07:40:05 +03001896 pp_stat_reg = _pp_stat_reg(intel_dp);
1897 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001898
1899 I915_WRITE(pp_ctrl_reg, pp);
1900 POSTING_READ(pp_ctrl_reg);
1901 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1902 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001903 /*
1904 * If the panel wasn't on, delay before accessing aux channel
1905 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001906 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001907 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1908 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001909 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001910 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001911
1912 return need_to_disable;
1913}
1914
Ville Syrjälä951468f2014-09-04 14:55:31 +03001915/*
1916 * Must be paired with intel_edp_panel_vdd_off() or
1917 * intel_edp_panel_off().
1918 * Nested calls to these functions are not allowed since
1919 * we drop the lock. Caller must use some higher level
1920 * locking to prevent nested calls from other threads.
1921 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001922void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001923{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001924 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001925
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001926 if (!is_edp(intel_dp))
1927 return;
1928
Ville Syrjälä773538e82014-09-04 14:54:56 +03001929 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001930 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001931 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001932
Rob Clarke2c719b2014-12-15 13:56:32 -05001933 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001934 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001935}
1936
Daniel Vetter4be73782014-01-17 14:39:48 +01001937static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001938{
Paulo Zanoni30add222012-10-26 19:05:45 -02001939 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001940 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001941 struct intel_digital_port *intel_dig_port =
1942 dp_to_dig_port(intel_dp);
1943 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1944 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001945 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001946 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001947
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001948 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001949
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001950 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001951
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001952 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001953 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001954
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001955 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1956 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001957
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001958 pp = ironlake_get_pp_control(intel_dp);
1959 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001960
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001961 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1962 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001963
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001964 I915_WRITE(pp_ctrl_reg, pp);
1965 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001966
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001967 /* Make sure sequencer is idle before allowing subsequent activity */
1968 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1969 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001970
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001971 if ((pp & POWER_TARGET_ON) == 0)
1972 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001973
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001974 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001975 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001976}
1977
Daniel Vetter4be73782014-01-17 14:39:48 +01001978static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001979{
1980 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1981 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001982
Ville Syrjälä773538e82014-09-04 14:54:56 +03001983 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001984 if (!intel_dp->want_panel_vdd)
1985 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001986 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001987}
1988
Imre Deakaba86892014-07-30 15:57:31 +03001989static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1990{
1991 unsigned long delay;
1992
1993 /*
1994 * Queue the timer to fire a long time from now (relative to the power
1995 * down delay) to keep the panel power up across a sequence of
1996 * operations.
1997 */
1998 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1999 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2000}
2001
Ville Syrjälä951468f2014-09-04 14:55:31 +03002002/*
2003 * Must be paired with edp_panel_vdd_on().
2004 * Must hold pps_mutex around the whole on/off sequence.
2005 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2006 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002007static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002008{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002009 struct drm_i915_private *dev_priv =
2010 intel_dp_to_dev(intel_dp)->dev_private;
2011
2012 lockdep_assert_held(&dev_priv->pps_mutex);
2013
Keith Packard97af61f572011-09-28 16:23:51 -07002014 if (!is_edp(intel_dp))
2015 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002016
Rob Clarke2c719b2014-12-15 13:56:32 -05002017 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002018 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002019
Keith Packardbd943152011-09-18 23:09:52 -07002020 intel_dp->want_panel_vdd = false;
2021
Imre Deakaba86892014-07-30 15:57:31 +03002022 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002023 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002024 else
2025 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002026}
2027
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002028static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002029{
Paulo Zanoni30add222012-10-26 19:05:45 -02002030 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002031 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002032 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002033 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002034
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002035 lockdep_assert_held(&dev_priv->pps_mutex);
2036
Keith Packard97af61f572011-09-28 16:23:51 -07002037 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002038 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002039
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002040 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2041 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002042
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002043 if (WARN(edp_have_panel_power(intel_dp),
2044 "eDP port %c panel power already on\n",
2045 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002046 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002047
Daniel Vetter4be73782014-01-17 14:39:48 +01002048 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002049
Jani Nikulabf13e812013-09-06 07:40:05 +03002050 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002051 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002052 if (IS_GEN5(dev)) {
2053 /* ILK workaround: disable reset around power sequence */
2054 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002055 I915_WRITE(pp_ctrl_reg, pp);
2056 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002057 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002058
Keith Packard1c0ae802011-09-19 13:59:29 -07002059 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002060 if (!IS_GEN5(dev))
2061 pp |= PANEL_POWER_RESET;
2062
Jesse Barnes453c5422013-03-28 09:55:41 -07002063 I915_WRITE(pp_ctrl_reg, pp);
2064 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002065
Daniel Vetter4be73782014-01-17 14:39:48 +01002066 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002067 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002068
Keith Packard05ce1a42011-09-29 16:33:01 -07002069 if (IS_GEN5(dev)) {
2070 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002071 I915_WRITE(pp_ctrl_reg, pp);
2072 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002073 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002074}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002075
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002076void intel_edp_panel_on(struct intel_dp *intel_dp)
2077{
2078 if (!is_edp(intel_dp))
2079 return;
2080
2081 pps_lock(intel_dp);
2082 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002083 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002084}
2085
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002086
2087static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002088{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002089 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2090 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002091 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002092 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002093 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002094 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002095 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002096
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002097 lockdep_assert_held(&dev_priv->pps_mutex);
2098
Keith Packard97af61f572011-09-28 16:23:51 -07002099 if (!is_edp(intel_dp))
2100 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002101
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002102 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2103 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002104
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002105 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2106 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002107
Jesse Barnes453c5422013-03-28 09:55:41 -07002108 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002109 /* We need to switch off panel power _and_ force vdd, for otherwise some
2110 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002111 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2112 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002113
Jani Nikulabf13e812013-09-06 07:40:05 +03002114 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002115
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002116 intel_dp->want_panel_vdd = false;
2117
Jesse Barnes453c5422013-03-28 09:55:41 -07002118 I915_WRITE(pp_ctrl_reg, pp);
2119 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002120
Paulo Zanonidce56b32013-12-19 14:29:40 -02002121 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002122 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002123
2124 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002125 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002126 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002127}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002128
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002129void intel_edp_panel_off(struct intel_dp *intel_dp)
2130{
2131 if (!is_edp(intel_dp))
2132 return;
2133
2134 pps_lock(intel_dp);
2135 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002136 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002137}
2138
Jani Nikula1250d102014-08-12 17:11:39 +03002139/* Enable backlight in the panel power control. */
2140static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002141{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002142 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2143 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002144 struct drm_i915_private *dev_priv = dev->dev_private;
2145 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002146 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002147
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002148 /*
2149 * If we enable the backlight right away following a panel power
2150 * on, we may see slight flicker as the panel syncs with the eDP
2151 * link. So delay a bit to make sure the image is solid before
2152 * allowing it to appear.
2153 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002154 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002155
Ville Syrjälä773538e82014-09-04 14:54:56 +03002156 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002157
Jesse Barnes453c5422013-03-28 09:55:41 -07002158 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002159 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002160
Jani Nikulabf13e812013-09-06 07:40:05 +03002161 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002162
2163 I915_WRITE(pp_ctrl_reg, pp);
2164 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002165
Ville Syrjälä773538e82014-09-04 14:54:56 +03002166 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002167}
2168
Jani Nikula1250d102014-08-12 17:11:39 +03002169/* Enable backlight PWM and backlight PP control. */
2170void intel_edp_backlight_on(struct intel_dp *intel_dp)
2171{
2172 if (!is_edp(intel_dp))
2173 return;
2174
2175 DRM_DEBUG_KMS("\n");
2176
2177 intel_panel_enable_backlight(intel_dp->attached_connector);
2178 _intel_edp_backlight_on(intel_dp);
2179}
2180
2181/* Disable backlight in the panel power control. */
2182static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002183{
Paulo Zanoni30add222012-10-26 19:05:45 -02002184 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002185 struct drm_i915_private *dev_priv = dev->dev_private;
2186 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002187 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002188
Keith Packardf01eca22011-09-28 16:48:10 -07002189 if (!is_edp(intel_dp))
2190 return;
2191
Ville Syrjälä773538e82014-09-04 14:54:56 +03002192 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002193
Jesse Barnes453c5422013-03-28 09:55:41 -07002194 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002195 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002196
Jani Nikulabf13e812013-09-06 07:40:05 +03002197 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002198
2199 I915_WRITE(pp_ctrl_reg, pp);
2200 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002201
Ville Syrjälä773538e82014-09-04 14:54:56 +03002202 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002203
Paulo Zanonidce56b32013-12-19 14:29:40 -02002204 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002205 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002206}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002207
Jani Nikula1250d102014-08-12 17:11:39 +03002208/* Disable backlight PP control and backlight PWM. */
2209void intel_edp_backlight_off(struct intel_dp *intel_dp)
2210{
2211 if (!is_edp(intel_dp))
2212 return;
2213
2214 DRM_DEBUG_KMS("\n");
2215
2216 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002217 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002218}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002219
Jani Nikula73580fb72014-08-12 17:11:41 +03002220/*
2221 * Hook for controlling the panel power control backlight through the bl_power
2222 * sysfs attribute. Take care to handle multiple calls.
2223 */
2224static void intel_edp_backlight_power(struct intel_connector *connector,
2225 bool enable)
2226{
2227 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002228 bool is_enabled;
2229
Ville Syrjälä773538e82014-09-04 14:54:56 +03002230 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002231 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002232 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002233
2234 if (is_enabled == enable)
2235 return;
2236
Jani Nikula23ba9372014-08-27 14:08:43 +03002237 DRM_DEBUG_KMS("panel power control backlight %s\n",
2238 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002239
2240 if (enable)
2241 _intel_edp_backlight_on(intel_dp);
2242 else
2243 _intel_edp_backlight_off(intel_dp);
2244}
2245
Ville Syrjälä64e10772015-10-29 21:26:01 +02002246static const char *state_string(bool enabled)
2247{
2248 return enabled ? "on" : "off";
2249}
2250
2251static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2252{
2253 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2254 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2255 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2256
2257 I915_STATE_WARN(cur_state != state,
2258 "DP port %c state assertion failure (expected %s, current %s)\n",
2259 port_name(dig_port->port),
2260 state_string(state), state_string(cur_state));
2261}
2262#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2263
2264static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2265{
2266 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2267
2268 I915_STATE_WARN(cur_state != state,
2269 "eDP PLL state assertion failure (expected %s, current %s)\n",
2270 state_string(state), state_string(cur_state));
2271}
2272#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2273#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2274
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002275static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002276{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002277 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002278 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2279 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002280
Ville Syrjälä64e10772015-10-29 21:26:01 +02002281 assert_pipe_disabled(dev_priv, crtc->pipe);
2282 assert_dp_port_disabled(intel_dp);
2283 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002284
Ville Syrjäläabfce942015-10-29 21:26:03 +02002285 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2286 crtc->config->port_clock);
2287
2288 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2289
2290 if (crtc->config->port_clock == 162000)
2291 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2292 else
2293 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2294
2295 I915_WRITE(DP_A, intel_dp->DP);
2296 POSTING_READ(DP_A);
2297 udelay(500);
2298
Daniel Vetter07679352012-09-06 22:15:42 +02002299 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002300
Daniel Vetter07679352012-09-06 22:15:42 +02002301 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002302 POSTING_READ(DP_A);
2303 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002304}
2305
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002306static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002307{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002308 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002309 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2310 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002311
Ville Syrjälä64e10772015-10-29 21:26:01 +02002312 assert_pipe_disabled(dev_priv, crtc->pipe);
2313 assert_dp_port_disabled(intel_dp);
2314 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002315
Ville Syrjäläabfce942015-10-29 21:26:03 +02002316 DRM_DEBUG_KMS("disabling eDP PLL\n");
2317
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002318 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002319
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002320 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002321 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002322 udelay(200);
2323}
2324
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002325/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002326void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002327{
2328 int ret, i;
2329
2330 /* Should have a valid DPCD by this point */
2331 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2332 return;
2333
2334 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002335 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2336 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002337 } else {
2338 /*
2339 * When turning on, we need to retry for 1ms to give the sink
2340 * time to wake up.
2341 */
2342 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002343 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2344 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002345 if (ret == 1)
2346 break;
2347 msleep(1);
2348 }
2349 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002350
2351 if (ret != 1)
2352 DRM_DEBUG_KMS("failed to %s sink power state\n",
2353 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002354}
2355
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002356static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2357 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002358{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002359 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002360 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002361 struct drm_device *dev = encoder->base.dev;
2362 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002363 enum intel_display_power_domain power_domain;
2364 u32 tmp;
2365
2366 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002367 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002368 return false;
2369
2370 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002371
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002372 if (!(tmp & DP_PORT_EN))
2373 return false;
2374
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002375 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002376 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002377 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002378 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002379
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002380 for_each_pipe(dev_priv, p) {
2381 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2382 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2383 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002384 return true;
2385 }
2386 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002387
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002388 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002389 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002390 } else if (IS_CHERRYVIEW(dev)) {
2391 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2392 } else {
2393 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002394 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002395
2396 return true;
2397}
2398
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002399static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002400 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002401{
2402 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002403 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002404 struct drm_device *dev = encoder->base.dev;
2405 struct drm_i915_private *dev_priv = dev->dev_private;
2406 enum port port = dp_to_dig_port(intel_dp)->port;
2407 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002408 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002409
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002410 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002411
2412 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002413
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002414 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002415 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2416
2417 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002418 flags |= DRM_MODE_FLAG_PHSYNC;
2419 else
2420 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002421
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002422 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002423 flags |= DRM_MODE_FLAG_PVSYNC;
2424 else
2425 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002426 } else {
2427 if (tmp & DP_SYNC_HS_HIGH)
2428 flags |= DRM_MODE_FLAG_PHSYNC;
2429 else
2430 flags |= DRM_MODE_FLAG_NHSYNC;
2431
2432 if (tmp & DP_SYNC_VS_HIGH)
2433 flags |= DRM_MODE_FLAG_PVSYNC;
2434 else
2435 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002436 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002437
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002438 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002439
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002440 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002441 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002442 pipe_config->limited_color_range = true;
2443
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002444 pipe_config->has_dp_encoder = true;
2445
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002446 pipe_config->lane_count =
2447 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2448
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002449 intel_dp_get_m_n(crtc, pipe_config);
2450
Ville Syrjälä18442d02013-09-13 16:00:08 +03002451 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002452 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002453 pipe_config->port_clock = 162000;
2454 else
2455 pipe_config->port_clock = 270000;
2456 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002457
2458 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2459 &pipe_config->dp_m_n);
2460
2461 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2462 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2463
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002464 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002465
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002466 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2467 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2468 /*
2469 * This is a big fat ugly hack.
2470 *
2471 * Some machines in UEFI boot mode provide us a VBT that has 18
2472 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2473 * unknown we fail to light up. Yet the same BIOS boots up with
2474 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2475 * max, not what it tells us to use.
2476 *
2477 * Note: This will still be broken if the eDP panel is not lit
2478 * up by the BIOS, and thus we can't get the mode at module
2479 * load.
2480 */
2481 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2482 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2483 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2484 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002485}
2486
Daniel Vettere8cb4552012-07-01 13:05:48 +02002487static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002488{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002489 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002490 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002491 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2492
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002493 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002494 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002495
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002496 if (HAS_PSR(dev) && !HAS_DDI(dev))
2497 intel_psr_disable(intel_dp);
2498
Daniel Vetter6cb49832012-05-20 17:14:50 +02002499 /* Make sure the panel is off before trying to change the mode. But also
2500 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002501 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002502 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002503 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002504 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002505
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002506 /* disable the port before the pipe on g4x */
2507 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002508 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002509}
2510
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002511static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002512{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002513 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002514 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002515
Ville Syrjälä49277c32014-03-31 18:21:26 +03002516 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002517
2518 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002519 if (port == PORT_A)
2520 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002521}
2522
2523static void vlv_post_disable_dp(struct intel_encoder *encoder)
2524{
2525 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2526
2527 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002528}
2529
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002530static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2531 bool reset)
2532{
2533 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2534 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2535 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2536 enum pipe pipe = crtc->pipe;
2537 uint32_t val;
2538
2539 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2540 if (reset)
2541 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2542 else
2543 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2544 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2545
2546 if (crtc->config->lane_count > 2) {
2547 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2548 if (reset)
2549 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2550 else
2551 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2552 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2553 }
2554
2555 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2556 val |= CHV_PCS_REQ_SOFTRESET_EN;
2557 if (reset)
2558 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2559 else
2560 val |= DPIO_PCS_CLK_SOFT_RESET;
2561 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2562
2563 if (crtc->config->lane_count > 2) {
2564 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2565 val |= CHV_PCS_REQ_SOFTRESET_EN;
2566 if (reset)
2567 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2568 else
2569 val |= DPIO_PCS_CLK_SOFT_RESET;
2570 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2571 }
2572}
2573
Ville Syrjälä580d3812014-04-09 13:29:00 +03002574static void chv_post_disable_dp(struct intel_encoder *encoder)
2575{
2576 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002577 struct drm_device *dev = encoder->base.dev;
2578 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002579
2580 intel_dp_link_down(intel_dp);
2581
Ville Syrjäläa5805162015-05-26 20:42:30 +03002582 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002583
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002584 /* Assert data lane reset */
2585 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002586
Ville Syrjäläa5805162015-05-26 20:42:30 +03002587 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002588}
2589
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002590static void
2591_intel_dp_set_link_train(struct intel_dp *intel_dp,
2592 uint32_t *DP,
2593 uint8_t dp_train_pat)
2594{
2595 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2596 struct drm_device *dev = intel_dig_port->base.base.dev;
2597 struct drm_i915_private *dev_priv = dev->dev_private;
2598 enum port port = intel_dig_port->port;
2599
2600 if (HAS_DDI(dev)) {
2601 uint32_t temp = I915_READ(DP_TP_CTL(port));
2602
2603 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2604 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2605 else
2606 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2607
2608 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2609 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2610 case DP_TRAINING_PATTERN_DISABLE:
2611 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2612
2613 break;
2614 case DP_TRAINING_PATTERN_1:
2615 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2616 break;
2617 case DP_TRAINING_PATTERN_2:
2618 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2619 break;
2620 case DP_TRAINING_PATTERN_3:
2621 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2622 break;
2623 }
2624 I915_WRITE(DP_TP_CTL(port), temp);
2625
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002626 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2627 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002628 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2629
2630 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2631 case DP_TRAINING_PATTERN_DISABLE:
2632 *DP |= DP_LINK_TRAIN_OFF_CPT;
2633 break;
2634 case DP_TRAINING_PATTERN_1:
2635 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2636 break;
2637 case DP_TRAINING_PATTERN_2:
2638 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2639 break;
2640 case DP_TRAINING_PATTERN_3:
2641 DRM_ERROR("DP training pattern 3 not supported\n");
2642 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2643 break;
2644 }
2645
2646 } else {
2647 if (IS_CHERRYVIEW(dev))
2648 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2649 else
2650 *DP &= ~DP_LINK_TRAIN_MASK;
2651
2652 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2653 case DP_TRAINING_PATTERN_DISABLE:
2654 *DP |= DP_LINK_TRAIN_OFF;
2655 break;
2656 case DP_TRAINING_PATTERN_1:
2657 *DP |= DP_LINK_TRAIN_PAT_1;
2658 break;
2659 case DP_TRAINING_PATTERN_2:
2660 *DP |= DP_LINK_TRAIN_PAT_2;
2661 break;
2662 case DP_TRAINING_PATTERN_3:
2663 if (IS_CHERRYVIEW(dev)) {
2664 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2665 } else {
2666 DRM_ERROR("DP training pattern 3 not supported\n");
2667 *DP |= DP_LINK_TRAIN_PAT_2;
2668 }
2669 break;
2670 }
2671 }
2672}
2673
2674static void intel_dp_enable_port(struct intel_dp *intel_dp)
2675{
2676 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2677 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002678 struct intel_crtc *crtc =
2679 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002680
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002681 /* enable with pattern 1 (as per spec) */
2682 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2683 DP_TRAINING_PATTERN_1);
2684
2685 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2686 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002687
2688 /*
2689 * Magic for VLV/CHV. We _must_ first set up the register
2690 * without actually enabling the port, and then do another
2691 * write to enable the port. Otherwise link training will
2692 * fail when the power sequencer is freshly used for this port.
2693 */
2694 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002695 if (crtc->config->has_audio)
2696 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002697
2698 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2699 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002700}
2701
Daniel Vettere8cb4552012-07-01 13:05:48 +02002702static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002703{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002704 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2705 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002706 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002707 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002708 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002709 enum port port = dp_to_dig_port(intel_dp)->port;
2710 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002711
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002712 if (WARN_ON(dp_reg & DP_PORT_EN))
2713 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002714
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002715 pps_lock(intel_dp);
2716
Wayne Boyer666a4532015-12-09 12:29:35 -08002717 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002718 vlv_init_panel_power_sequencer(intel_dp);
2719
Ville Syrjälä78645782015-11-20 22:09:19 +02002720 /*
2721 * We get an occasional spurious underrun between the port
2722 * enable and vdd enable, when enabling port A eDP.
2723 *
2724 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2725 */
2726 if (port == PORT_A)
2727 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2728
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002729 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002730
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002731 if (port == PORT_A && IS_GEN5(dev_priv)) {
2732 /*
2733 * Underrun reporting for the other pipe was disabled in
2734 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2735 * enabled, so it's now safe to re-enable underrun reporting.
2736 */
2737 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2738 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2739 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2740 }
2741
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002742 edp_panel_vdd_on(intel_dp);
2743 edp_panel_on(intel_dp);
2744 edp_panel_vdd_off(intel_dp, true);
2745
Ville Syrjälä78645782015-11-20 22:09:19 +02002746 if (port == PORT_A)
2747 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2748
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002749 pps_unlock(intel_dp);
2750
Wayne Boyer666a4532015-12-09 12:29:35 -08002751 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002752 unsigned int lane_mask = 0x0;
2753
2754 if (IS_CHERRYVIEW(dev))
2755 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2756
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002757 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2758 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002759 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002760
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002761 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2762 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002763 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002764
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002765 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002766 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002767 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002768 intel_audio_codec_enable(encoder);
2769 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002770}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002771
Jani Nikulaecff4f32013-09-06 07:38:29 +03002772static void g4x_enable_dp(struct intel_encoder *encoder)
2773{
Jani Nikula828f5c62013-09-05 16:44:45 +03002774 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2775
Jani Nikulaecff4f32013-09-06 07:38:29 +03002776 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002777 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002778}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002779
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002780static void vlv_enable_dp(struct intel_encoder *encoder)
2781{
Jani Nikula828f5c62013-09-05 16:44:45 +03002782 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2783
Daniel Vetter4be73782014-01-17 14:39:48 +01002784 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002785 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002786}
2787
Jani Nikulaecff4f32013-09-06 07:38:29 +03002788static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002789{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002790 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002791 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002792 enum port port = dp_to_dig_port(intel_dp)->port;
2793 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002794
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002795 intel_dp_prepare(encoder);
2796
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002797 if (port == PORT_A && IS_GEN5(dev_priv)) {
2798 /*
2799 * We get FIFO underruns on the other pipe when
2800 * enabling the CPU eDP PLL, and when enabling CPU
2801 * eDP port. We could potentially avoid the PLL
2802 * underrun with a vblank wait just prior to enabling
2803 * the PLL, but that doesn't appear to help the port
2804 * enable case. Just sweep it all under the rug.
2805 */
2806 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2807 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2808 }
2809
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002810 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002811 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002812 ironlake_edp_pll_on(intel_dp);
2813}
2814
Ville Syrjälä83b84592014-10-16 21:29:51 +03002815static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2816{
2817 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2818 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2819 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002820 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002821
2822 edp_panel_vdd_off_sync(intel_dp);
2823
2824 /*
2825 * VLV seems to get confused when multiple power seqeuencers
2826 * have the same port selected (even if only one has power/vdd
2827 * enabled). The failure manifests as vlv_wait_port_ready() failing
2828 * CHV on the other hand doesn't seem to mind having the same port
2829 * selected in multiple power seqeuencers, but let's clear the
2830 * port select always when logically disconnecting a power sequencer
2831 * from a port.
2832 */
2833 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2834 pipe_name(pipe), port_name(intel_dig_port->port));
2835 I915_WRITE(pp_on_reg, 0);
2836 POSTING_READ(pp_on_reg);
2837
2838 intel_dp->pps_pipe = INVALID_PIPE;
2839}
2840
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002841static void vlv_steal_power_sequencer(struct drm_device *dev,
2842 enum pipe pipe)
2843{
2844 struct drm_i915_private *dev_priv = dev->dev_private;
2845 struct intel_encoder *encoder;
2846
2847 lockdep_assert_held(&dev_priv->pps_mutex);
2848
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002849 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2850 return;
2851
Jani Nikula19c80542015-12-16 12:48:16 +02002852 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002853 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002854 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002855
2856 if (encoder->type != INTEL_OUTPUT_EDP)
2857 continue;
2858
2859 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002860 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002861
2862 if (intel_dp->pps_pipe != pipe)
2863 continue;
2864
2865 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002866 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002867
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002868 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002869 "stealing pipe %c power sequencer from active eDP port %c\n",
2870 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002871
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002872 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002873 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002874 }
2875}
2876
2877static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2878{
2879 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2880 struct intel_encoder *encoder = &intel_dig_port->base;
2881 struct drm_device *dev = encoder->base.dev;
2882 struct drm_i915_private *dev_priv = dev->dev_private;
2883 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002884
2885 lockdep_assert_held(&dev_priv->pps_mutex);
2886
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002887 if (!is_edp(intel_dp))
2888 return;
2889
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002890 if (intel_dp->pps_pipe == crtc->pipe)
2891 return;
2892
2893 /*
2894 * If another power sequencer was being used on this
2895 * port previously make sure to turn off vdd there while
2896 * we still have control of it.
2897 */
2898 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002899 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002900
2901 /*
2902 * We may be stealing the power
2903 * sequencer from another port.
2904 */
2905 vlv_steal_power_sequencer(dev, crtc->pipe);
2906
2907 /* now it's all ours */
2908 intel_dp->pps_pipe = crtc->pipe;
2909
2910 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2911 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2912
2913 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002914 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2915 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002916}
2917
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002918static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2919{
2920 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2921 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002922 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002923 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002924 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002925 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002926 int pipe = intel_crtc->pipe;
2927 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002928
Ville Syrjäläa5805162015-05-26 20:42:30 +03002929 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002930
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002931 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002932 val = 0;
2933 if (pipe)
2934 val |= (1<<21);
2935 else
2936 val &= ~(1<<21);
2937 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002938 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2939 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2940 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002941
Ville Syrjäläa5805162015-05-26 20:42:30 +03002942 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002943
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002944 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002945}
2946
Jani Nikulaecff4f32013-09-06 07:38:29 +03002947static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002948{
2949 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2950 struct drm_device *dev = encoder->base.dev;
2951 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002952 struct intel_crtc *intel_crtc =
2953 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002954 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002955 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002956
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002957 intel_dp_prepare(encoder);
2958
Jesse Barnes89b667f2013-04-18 14:51:36 -07002959 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002960 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002961 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002962 DPIO_PCS_TX_LANE2_RESET |
2963 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002964 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002965 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2966 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2967 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2968 DPIO_PCS_CLK_SOFT_RESET);
2969
2970 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002971 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2972 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2973 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002974 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002975}
2976
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002977static void chv_pre_enable_dp(struct intel_encoder *encoder)
2978{
2979 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2980 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2981 struct drm_device *dev = encoder->base.dev;
2982 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002983 struct intel_crtc *intel_crtc =
2984 to_intel_crtc(encoder->base.crtc);
2985 enum dpio_channel ch = vlv_dport_to_channel(dport);
2986 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002987 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002988 u32 val;
2989
Ville Syrjäläa5805162015-05-26 20:42:30 +03002990 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002991
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002992 /* allow hardware to manage TX FIFO reset source */
2993 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2994 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2995 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2996
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002997 if (intel_crtc->config->lane_count > 2) {
2998 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2999 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
3000 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3001 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03003002
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003003 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003004 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003005 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003006 if (intel_crtc->config->lane_count == 1)
3007 data = 0x0;
3008 else
3009 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003010 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
3011 data << DPIO_UPAR_SHIFT);
3012 }
3013
3014 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003015 if (intel_crtc->config->port_clock > 270000)
3016 stagger = 0x18;
3017 else if (intel_crtc->config->port_clock > 135000)
3018 stagger = 0xd;
3019 else if (intel_crtc->config->port_clock > 67500)
3020 stagger = 0x7;
3021 else if (intel_crtc->config->port_clock > 33750)
3022 stagger = 0x4;
3023 else
3024 stagger = 0x2;
3025
3026 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3027 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3028 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3029
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003030 if (intel_crtc->config->lane_count > 2) {
3031 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3032 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3033 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3034 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003035
3036 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3037 DPIO_LANESTAGGER_STRAP(stagger) |
3038 DPIO_LANESTAGGER_STRAP_OVRD |
3039 DPIO_TX1_STAGGER_MASK(0x1f) |
3040 DPIO_TX1_STAGGER_MULT(6) |
3041 DPIO_TX2_STAGGER_MULT(0));
3042
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003043 if (intel_crtc->config->lane_count > 2) {
3044 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3045 DPIO_LANESTAGGER_STRAP(stagger) |
3046 DPIO_LANESTAGGER_STRAP_OVRD |
3047 DPIO_TX1_STAGGER_MASK(0x1f) |
3048 DPIO_TX1_STAGGER_MULT(7) |
3049 DPIO_TX2_STAGGER_MULT(5));
3050 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003051
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003052 /* Deassert data lane reset */
3053 chv_data_lane_soft_reset(encoder, false);
3054
Ville Syrjäläa5805162015-05-26 20:42:30 +03003055 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003056
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003057 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003058
3059 /* Second common lane will stay alive on its own now */
3060 if (dport->release_cl2_override) {
3061 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3062 dport->release_cl2_override = false;
3063 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003064}
3065
Ville Syrjälä9197c882014-04-09 13:29:05 +03003066static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3067{
3068 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3069 struct drm_device *dev = encoder->base.dev;
3070 struct drm_i915_private *dev_priv = dev->dev_private;
3071 struct intel_crtc *intel_crtc =
3072 to_intel_crtc(encoder->base.crtc);
3073 enum dpio_channel ch = vlv_dport_to_channel(dport);
3074 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003075 unsigned int lane_mask =
3076 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003077 u32 val;
3078
Ville Syrjälä625695f2014-06-28 02:04:02 +03003079 intel_dp_prepare(encoder);
3080
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003081 /*
3082 * Must trick the second common lane into life.
3083 * Otherwise we can't even access the PLL.
3084 */
3085 if (ch == DPIO_CH0 && pipe == PIPE_B)
3086 dport->release_cl2_override =
3087 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3088
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003089 chv_phy_powergate_lanes(encoder, true, lane_mask);
3090
Ville Syrjäläa5805162015-05-26 20:42:30 +03003091 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003092
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003093 /* Assert data lane reset */
3094 chv_data_lane_soft_reset(encoder, true);
3095
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003096 /* program left/right clock distribution */
3097 if (pipe != PIPE_B) {
3098 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3099 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3100 if (ch == DPIO_CH0)
3101 val |= CHV_BUFLEFTENA1_FORCE;
3102 if (ch == DPIO_CH1)
3103 val |= CHV_BUFRIGHTENA1_FORCE;
3104 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3105 } else {
3106 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3107 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3108 if (ch == DPIO_CH0)
3109 val |= CHV_BUFLEFTENA2_FORCE;
3110 if (ch == DPIO_CH1)
3111 val |= CHV_BUFRIGHTENA2_FORCE;
3112 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3113 }
3114
Ville Syrjälä9197c882014-04-09 13:29:05 +03003115 /* program clock channel usage */
3116 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3117 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3118 if (pipe != PIPE_B)
3119 val &= ~CHV_PCS_USEDCLKCHANNEL;
3120 else
3121 val |= CHV_PCS_USEDCLKCHANNEL;
3122 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3123
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003124 if (intel_crtc->config->lane_count > 2) {
3125 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3126 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3127 if (pipe != PIPE_B)
3128 val &= ~CHV_PCS_USEDCLKCHANNEL;
3129 else
3130 val |= CHV_PCS_USEDCLKCHANNEL;
3131 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3132 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003133
3134 /*
3135 * This a a bit weird since generally CL
3136 * matches the pipe, but here we need to
3137 * pick the CL based on the port.
3138 */
3139 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3140 if (pipe != PIPE_B)
3141 val &= ~CHV_CMN_USEDCLKCHANNEL;
3142 else
3143 val |= CHV_CMN_USEDCLKCHANNEL;
3144 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3145
Ville Syrjäläa5805162015-05-26 20:42:30 +03003146 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003147}
3148
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003149static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3150{
3151 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3152 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3153 u32 val;
3154
3155 mutex_lock(&dev_priv->sb_lock);
3156
3157 /* disable left/right clock distribution */
3158 if (pipe != PIPE_B) {
3159 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3160 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3161 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3162 } else {
3163 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3164 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3165 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3166 }
3167
3168 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003169
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003170 /*
3171 * Leave the power down bit cleared for at least one
3172 * lane so that chv_powergate_phy_ch() will power
3173 * on something when the channel is otherwise unused.
3174 * When the port is off and the override is removed
3175 * the lanes power down anyway, so otherwise it doesn't
3176 * really matter what the state of power down bits is
3177 * after this.
3178 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003179 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003180}
3181
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003182/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003183 * Native read with retry for link status and receiver capability reads for
3184 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003185 *
3186 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3187 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003188 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003189static ssize_t
3190intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3191 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003192{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003193 ssize_t ret;
3194 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003195
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003196 /*
3197 * Sometime we just get the same incorrect byte repeated
3198 * over the entire buffer. Doing just one throw away read
3199 * initially seems to "solve" it.
3200 */
3201 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3202
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003203 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003204 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3205 if (ret == size)
3206 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003207 msleep(1);
3208 }
3209
Jani Nikula9d1a1032014-03-14 16:51:15 +02003210 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003211}
3212
3213/*
3214 * Fetch AUX CH registers 0x202 - 0x207 which contain
3215 * link status information
3216 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003217bool
Keith Packard93f62da2011-11-01 19:45:03 -07003218intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003219{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003220 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3221 DP_LANE0_1_STATUS,
3222 link_status,
3223 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003224}
3225
Paulo Zanoni11002442014-06-13 18:45:41 -03003226/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003227uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003228intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003229{
Paulo Zanoni30add222012-10-26 19:05:45 -02003230 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303231 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003232 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003233
Vandana Kannan93147262014-11-18 15:45:29 +05303234 if (IS_BROXTON(dev))
3235 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3236 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303237 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303238 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003239 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003240 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303241 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003242 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303243 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003244 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003246 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003248}
3249
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003250uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003251intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3252{
Paulo Zanoni30add222012-10-26 19:05:45 -02003253 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003254 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003255
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003256 if (INTEL_INFO(dev)->gen >= 9) {
3257 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3258 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3259 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3260 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3261 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3262 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3263 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303264 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3265 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003266 default:
3267 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3268 }
3269 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003270 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3272 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3274 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3276 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003278 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003280 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003281 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003282 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3284 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3286 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3288 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3289 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003290 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003293 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003294 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3296 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3298 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3299 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003300 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303301 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003302 }
3303 } else {
3304 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3306 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3307 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3308 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3310 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3311 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003312 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003314 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003315 }
3316}
3317
Daniel Vetter5829975c2015-04-16 11:36:52 +02003318static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003319{
3320 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3321 struct drm_i915_private *dev_priv = dev->dev_private;
3322 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003323 struct intel_crtc *intel_crtc =
3324 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003325 unsigned long demph_reg_value, preemph_reg_value,
3326 uniqtranscale_reg_value;
3327 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003328 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003329 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003330
3331 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003333 preemph_reg_value = 0x0004000;
3334 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003336 demph_reg_value = 0x2B405555;
3337 uniqtranscale_reg_value = 0x552AB83A;
3338 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003340 demph_reg_value = 0x2B404040;
3341 uniqtranscale_reg_value = 0x5548B83A;
3342 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003344 demph_reg_value = 0x2B245555;
3345 uniqtranscale_reg_value = 0x5560B83A;
3346 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303347 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003348 demph_reg_value = 0x2B405555;
3349 uniqtranscale_reg_value = 0x5598DA3A;
3350 break;
3351 default:
3352 return 0;
3353 }
3354 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303355 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003356 preemph_reg_value = 0x0002000;
3357 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303358 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003359 demph_reg_value = 0x2B404040;
3360 uniqtranscale_reg_value = 0x5552B83A;
3361 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303362 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003363 demph_reg_value = 0x2B404848;
3364 uniqtranscale_reg_value = 0x5580B83A;
3365 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303366 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003367 demph_reg_value = 0x2B404040;
3368 uniqtranscale_reg_value = 0x55ADDA3A;
3369 break;
3370 default:
3371 return 0;
3372 }
3373 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003375 preemph_reg_value = 0x0000000;
3376 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003378 demph_reg_value = 0x2B305555;
3379 uniqtranscale_reg_value = 0x5570B83A;
3380 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303381 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003382 demph_reg_value = 0x2B2B4040;
3383 uniqtranscale_reg_value = 0x55ADDA3A;
3384 break;
3385 default:
3386 return 0;
3387 }
3388 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303389 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003390 preemph_reg_value = 0x0006000;
3391 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303392 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003393 demph_reg_value = 0x1B405555;
3394 uniqtranscale_reg_value = 0x55ADDA3A;
3395 break;
3396 default:
3397 return 0;
3398 }
3399 break;
3400 default:
3401 return 0;
3402 }
3403
Ville Syrjäläa5805162015-05-26 20:42:30 +03003404 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003405 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3406 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3407 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003408 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003409 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3410 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3411 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3412 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003413 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003414
3415 return 0;
3416}
3417
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003418static bool chv_need_uniq_trans_scale(uint8_t train_set)
3419{
3420 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3421 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3422}
3423
Daniel Vetter5829975c2015-04-16 11:36:52 +02003424static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003425{
3426 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3429 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003430 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003431 uint8_t train_set = intel_dp->train_set[0];
3432 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003433 enum pipe pipe = intel_crtc->pipe;
3434 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003435
3436 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003438 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303439 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003440 deemph_reg_value = 128;
3441 margin_reg_value = 52;
3442 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003444 deemph_reg_value = 128;
3445 margin_reg_value = 77;
3446 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003448 deemph_reg_value = 128;
3449 margin_reg_value = 102;
3450 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303451 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003452 deemph_reg_value = 128;
3453 margin_reg_value = 154;
3454 /* FIXME extra to set for 1200 */
3455 break;
3456 default:
3457 return 0;
3458 }
3459 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303460 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003461 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003463 deemph_reg_value = 85;
3464 margin_reg_value = 78;
3465 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003467 deemph_reg_value = 85;
3468 margin_reg_value = 116;
3469 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303470 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003471 deemph_reg_value = 85;
3472 margin_reg_value = 154;
3473 break;
3474 default:
3475 return 0;
3476 }
3477 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303478 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003479 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003481 deemph_reg_value = 64;
3482 margin_reg_value = 104;
3483 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003485 deemph_reg_value = 64;
3486 margin_reg_value = 154;
3487 break;
3488 default:
3489 return 0;
3490 }
3491 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303492 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003493 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303494 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003495 deemph_reg_value = 43;
3496 margin_reg_value = 154;
3497 break;
3498 default:
3499 return 0;
3500 }
3501 break;
3502 default:
3503 return 0;
3504 }
3505
Ville Syrjäläa5805162015-05-26 20:42:30 +03003506 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003507
3508 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003509 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3510 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003511 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3512 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003513 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3514
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003515 if (intel_crtc->config->lane_count > 2) {
3516 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3517 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3518 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3519 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3520 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3521 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003522
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003523 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3524 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3525 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3526 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3527
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003528 if (intel_crtc->config->lane_count > 2) {
3529 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3530 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3531 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3532 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3533 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003534
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003535 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003536 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003537 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3538 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3539 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3540 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3541 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003542
3543 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003544 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003545 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003546
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003547 val &= ~DPIO_SWING_MARGIN000_MASK;
3548 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003549
3550 /*
3551 * Supposedly this value shouldn't matter when unique transition
3552 * scale is disabled, but in fact it does matter. Let's just
3553 * always program the same value and hope it's OK.
3554 */
3555 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3556 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3557
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003558 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3559 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003560
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003561 /*
3562 * The document said it needs to set bit 27 for ch0 and bit 26
3563 * for ch1. Might be a typo in the doc.
3564 * For now, for this unique transition scale selection, set bit
3565 * 27 for ch0 and ch1.
3566 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003567 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003568 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003569 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003570 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003571 else
3572 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3573 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003574 }
3575
3576 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003577 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3578 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3579 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3580
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003581 if (intel_crtc->config->lane_count > 2) {
3582 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3583 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3584 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3585 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003586
Ville Syrjäläa5805162015-05-26 20:42:30 +03003587 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003588
3589 return 0;
3590}
3591
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003592static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003593gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003594{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003595 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003596
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003597 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303598 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003599 default:
3600 signal_levels |= DP_VOLTAGE_0_4;
3601 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303602 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003603 signal_levels |= DP_VOLTAGE_0_6;
3604 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303605 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003606 signal_levels |= DP_VOLTAGE_0_8;
3607 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303608 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003609 signal_levels |= DP_VOLTAGE_1_2;
3610 break;
3611 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003612 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303613 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003614 default:
3615 signal_levels |= DP_PRE_EMPHASIS_0;
3616 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303617 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003618 signal_levels |= DP_PRE_EMPHASIS_3_5;
3619 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303620 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003621 signal_levels |= DP_PRE_EMPHASIS_6;
3622 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303623 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003624 signal_levels |= DP_PRE_EMPHASIS_9_5;
3625 break;
3626 }
3627 return signal_levels;
3628}
3629
Zhenyu Wange3421a12010-04-08 09:43:27 +08003630/* Gen6's DP voltage swing and pre-emphasis control */
3631static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003632gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003633{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003634 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3635 DP_TRAIN_PRE_EMPHASIS_MASK);
3636 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303637 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3638 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003639 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303640 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003641 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303642 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3643 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003644 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303645 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3646 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003647 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303648 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3649 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003650 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003651 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003652 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3653 "0x%x\n", signal_levels);
3654 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003655 }
3656}
3657
Keith Packard1a2eb462011-11-16 16:26:07 -08003658/* Gen7's DP voltage swing and pre-emphasis control */
3659static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003660gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003661{
3662 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3663 DP_TRAIN_PRE_EMPHASIS_MASK);
3664 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303665 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003666 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303667 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003668 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303669 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003670 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3671
Sonika Jindalbd600182014-08-08 16:23:41 +05303672 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003673 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303674 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003675 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3676
Sonika Jindalbd600182014-08-08 16:23:41 +05303677 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003678 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303679 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003680 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3681
3682 default:
3683 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3684 "0x%x\n", signal_levels);
3685 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3686 }
3687}
3688
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003689void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003690intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003691{
3692 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003693 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003694 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003695 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003696 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003697 uint8_t train_set = intel_dp->train_set[0];
3698
David Weinehallf8896f52015-06-25 11:11:03 +03003699 if (HAS_DDI(dev)) {
3700 signal_levels = ddi_signal_levels(intel_dp);
3701
3702 if (IS_BROXTON(dev))
3703 signal_levels = 0;
3704 else
3705 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003706 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003707 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003708 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003709 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003710 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003711 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003712 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003713 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003714 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003715 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3716 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003717 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003718 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3719 }
3720
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303721 if (mask)
3722 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3723
3724 DRM_DEBUG_KMS("Using vswing level %d\n",
3725 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3726 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3727 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3728 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003729
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003730 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003731
3732 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3733 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003734}
3735
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003736void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003737intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3738 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003739{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003740 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003741 struct drm_i915_private *dev_priv =
3742 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003743
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003744 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003745
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003746 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003747 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003748}
3749
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003750void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003751{
3752 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3753 struct drm_device *dev = intel_dig_port->base.base.dev;
3754 struct drm_i915_private *dev_priv = dev->dev_private;
3755 enum port port = intel_dig_port->port;
3756 uint32_t val;
3757
3758 if (!HAS_DDI(dev))
3759 return;
3760
3761 val = I915_READ(DP_TP_CTL(port));
3762 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3763 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3764 I915_WRITE(DP_TP_CTL(port), val);
3765
3766 /*
3767 * On PORT_A we can have only eDP in SST mode. There the only reason
3768 * we need to set idle transmission mode is to work around a HW issue
3769 * where we enable the pipe while not in idle link-training mode.
3770 * In this case there is requirement to wait for a minimum number of
3771 * idle patterns to be sent.
3772 */
3773 if (port == PORT_A)
3774 return;
3775
3776 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3777 1))
3778 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3779}
3780
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003781static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003782intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003783{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003784 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003785 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003786 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003787 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003788 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003789 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003790
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003791 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003792 return;
3793
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003794 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003795 return;
3796
Zhao Yakui28c97732009-10-09 11:39:41 +08003797 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003798
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003799 if ((IS_GEN7(dev) && port == PORT_A) ||
3800 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003801 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003802 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003803 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003804 if (IS_CHERRYVIEW(dev))
3805 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3806 else
3807 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003808 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003809 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003810 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003811 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003812
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003813 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3814 I915_WRITE(intel_dp->output_reg, DP);
3815 POSTING_READ(intel_dp->output_reg);
3816
3817 /*
3818 * HW workaround for IBX, we need to move the port
3819 * to transcoder A after disabling it to allow the
3820 * matching HDMI port to be enabled on transcoder A.
3821 */
3822 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003823 /*
3824 * We get CPU/PCH FIFO underruns on the other pipe when
3825 * doing the workaround. Sweep them under the rug.
3826 */
3827 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3828 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3829
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003830 /* always enable with pattern 1 (as per spec) */
3831 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3832 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3833 I915_WRITE(intel_dp->output_reg, DP);
3834 POSTING_READ(intel_dp->output_reg);
3835
3836 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003837 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003838 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003839
3840 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3841 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3842 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003843 }
3844
Keith Packardf01eca22011-09-28 16:48:10 -07003845 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003846
3847 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003848}
3849
Keith Packard26d61aa2011-07-25 20:01:09 -07003850static bool
3851intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003852{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003853 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3854 struct drm_device *dev = dig_port->base.base.dev;
3855 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303856 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003857
Jani Nikula9d1a1032014-03-14 16:51:15 +02003858 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3859 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003860 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003861
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003862 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003863
Adam Jacksonedb39242012-09-18 10:58:49 -04003864 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3865 return false; /* DPCD not present */
3866
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003867 /* Check if the panel supports PSR */
3868 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003869 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003870 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3871 intel_dp->psr_dpcd,
3872 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003873 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3874 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003875 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003876 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303877
3878 if (INTEL_INFO(dev)->gen >= 9 &&
3879 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3880 uint8_t frame_sync_cap;
3881
3882 dev_priv->psr.sink_support = true;
3883 intel_dp_dpcd_read_wake(&intel_dp->aux,
3884 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3885 &frame_sync_cap, 1);
3886 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3887 /* PSR2 needs frame sync as well */
3888 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3889 DRM_DEBUG_KMS("PSR2 %s on sink",
3890 dev_priv->psr.psr2_support ? "supported" : "not supported");
3891 }
Jani Nikula50003932013-09-20 16:42:17 +03003892 }
3893
Jani Nikulabc5133d2015-09-03 11:16:07 +03003894 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003895 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003896 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003897
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303898 /* Intermediate frequency support */
3899 if (is_edp(intel_dp) &&
3900 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3901 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3902 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003903 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003904 int i;
3905
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303906 intel_dp_dpcd_read_wake(&intel_dp->aux,
3907 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003908 sink_rates,
3909 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003910
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003911 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3912 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003913
3914 if (val == 0)
3915 break;
3916
Sonika Jindalaf77b972015-05-07 13:59:28 +05303917 /* Value read is in kHz while drm clock is saved in deca-kHz */
3918 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003919 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003920 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303921 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003922
3923 intel_dp_print_rates(intel_dp);
3924
Adam Jacksonedb39242012-09-18 10:58:49 -04003925 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3926 DP_DWN_STRM_PORT_PRESENT))
3927 return true; /* native DP sink */
3928
3929 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3930 return true; /* no per-port downstream info */
3931
Jani Nikula9d1a1032014-03-14 16:51:15 +02003932 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3933 intel_dp->downstream_ports,
3934 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003935 return false; /* downstream port status fetch failed */
3936
3937 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003938}
3939
Adam Jackson0d198322012-05-14 16:05:47 -04003940static void
3941intel_dp_probe_oui(struct intel_dp *intel_dp)
3942{
3943 u8 buf[3];
3944
3945 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3946 return;
3947
Jani Nikula9d1a1032014-03-14 16:51:15 +02003948 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003949 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3950 buf[0], buf[1], buf[2]);
3951
Jani Nikula9d1a1032014-03-14 16:51:15 +02003952 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003953 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3954 buf[0], buf[1], buf[2]);
3955}
3956
Dave Airlie0e32b392014-05-02 14:02:48 +10003957static bool
3958intel_dp_probe_mst(struct intel_dp *intel_dp)
3959{
3960 u8 buf[1];
3961
3962 if (!intel_dp->can_mst)
3963 return false;
3964
3965 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3966 return false;
3967
Dave Airlie0e32b392014-05-02 14:02:48 +10003968 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3969 if (buf[0] & DP_MST_CAP) {
3970 DRM_DEBUG_KMS("Sink is MST capable\n");
3971 intel_dp->is_mst = true;
3972 } else {
3973 DRM_DEBUG_KMS("Sink is not MST capable\n");
3974 intel_dp->is_mst = false;
3975 }
3976 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003977
3978 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3979 return intel_dp->is_mst;
3980}
3981
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003982static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003983{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003984 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003985 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003986 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003987 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003988 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003989 int count = 0;
3990 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003991
3992 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003993 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003994 ret = -EIO;
3995 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003996 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003997
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003998 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003999 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004000 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004001 ret = -EIO;
4002 goto out;
4003 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004004
Rodrigo Vivic6297842015-11-05 10:50:20 -08004005 do {
4006 intel_wait_for_vblank(dev, intel_crtc->pipe);
4007
4008 if (drm_dp_dpcd_readb(&intel_dp->aux,
4009 DP_TEST_SINK_MISC, &buf) < 0) {
4010 ret = -EIO;
4011 goto out;
4012 }
4013 count = buf & DP_TEST_COUNT_MASK;
4014 } while (--attempts && count);
4015
4016 if (attempts == 0) {
4017 DRM_ERROR("TIMEOUT: Sink CRC counter is not zeroed\n");
4018 ret = -ETIMEDOUT;
4019 }
4020
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004021 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004022 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004023 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004024}
4025
4026static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4027{
4028 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004029 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004030 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4031 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004032 int ret;
4033
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004034 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4035 return -EIO;
4036
4037 if (!(buf & DP_TEST_CRC_SUPPORTED))
4038 return -ENOTTY;
4039
4040 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4041 return -EIO;
4042
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004043 if (buf & DP_TEST_SINK_START) {
4044 ret = intel_dp_sink_crc_stop(intel_dp);
4045 if (ret)
4046 return ret;
4047 }
4048
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004049 hsw_disable_ips(intel_crtc);
4050
4051 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4052 buf | DP_TEST_SINK_START) < 0) {
4053 hsw_enable_ips(intel_crtc);
4054 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004055 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004056
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004057 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004058 return 0;
4059}
4060
4061int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4062{
4063 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4064 struct drm_device *dev = dig_port->base.base.dev;
4065 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4066 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004067 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004068 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004069
4070 ret = intel_dp_sink_crc_start(intel_dp);
4071 if (ret)
4072 return ret;
4073
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004074 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004075 intel_wait_for_vblank(dev, intel_crtc->pipe);
4076
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004077 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004078 DP_TEST_SINK_MISC, &buf) < 0) {
4079 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004080 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004081 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004082 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004083
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004084 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004085
4086 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004087 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4088 ret = -ETIMEDOUT;
4089 goto stop;
4090 }
4091
4092 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4093 ret = -EIO;
4094 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004095 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004096
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004097stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004098 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004099 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004100}
4101
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004102static bool
4103intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4104{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004105 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4106 DP_DEVICE_SERVICE_IRQ_VECTOR,
4107 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004108}
4109
Dave Airlie0e32b392014-05-02 14:02:48 +10004110static bool
4111intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4112{
4113 int ret;
4114
4115 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4116 DP_SINK_COUNT_ESI,
4117 sink_irq_vector, 14);
4118 if (ret != 14)
4119 return false;
4120
4121 return true;
4122}
4123
Todd Previtec5d5ab72015-04-15 08:38:38 -07004124static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004125{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004126 uint8_t test_result = DP_TEST_ACK;
4127 return test_result;
4128}
4129
4130static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4131{
4132 uint8_t test_result = DP_TEST_NAK;
4133 return test_result;
4134}
4135
4136static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4137{
4138 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004139 struct intel_connector *intel_connector = intel_dp->attached_connector;
4140 struct drm_connector *connector = &intel_connector->base;
4141
4142 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004143 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004144 intel_dp->aux.i2c_defer_count > 6) {
4145 /* Check EDID read for NACKs, DEFERs and corruption
4146 * (DP CTS 1.2 Core r1.1)
4147 * 4.2.2.4 : Failed EDID read, I2C_NAK
4148 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4149 * 4.2.2.6 : EDID corruption detected
4150 * Use failsafe mode for all cases
4151 */
4152 if (intel_dp->aux.i2c_nack_count > 0 ||
4153 intel_dp->aux.i2c_defer_count > 0)
4154 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4155 intel_dp->aux.i2c_nack_count,
4156 intel_dp->aux.i2c_defer_count);
4157 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4158 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304159 struct edid *block = intel_connector->detect_edid;
4160
4161 /* We have to write the checksum
4162 * of the last block read
4163 */
4164 block += intel_connector->detect_edid->extensions;
4165
Todd Previte559be302015-05-04 07:48:20 -07004166 if (!drm_dp_dpcd_write(&intel_dp->aux,
4167 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304168 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004169 1))
Todd Previte559be302015-05-04 07:48:20 -07004170 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4171
4172 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4173 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4174 }
4175
4176 /* Set test active flag here so userspace doesn't interrupt things */
4177 intel_dp->compliance_test_active = 1;
4178
Todd Previtec5d5ab72015-04-15 08:38:38 -07004179 return test_result;
4180}
4181
4182static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4183{
4184 uint8_t test_result = DP_TEST_NAK;
4185 return test_result;
4186}
4187
4188static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4189{
4190 uint8_t response = DP_TEST_NAK;
4191 uint8_t rxdata = 0;
4192 int status = 0;
4193
Todd Previtec5d5ab72015-04-15 08:38:38 -07004194 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4195 if (status <= 0) {
4196 DRM_DEBUG_KMS("Could not read test request from sink\n");
4197 goto update_status;
4198 }
4199
4200 switch (rxdata) {
4201 case DP_TEST_LINK_TRAINING:
4202 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4203 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4204 response = intel_dp_autotest_link_training(intel_dp);
4205 break;
4206 case DP_TEST_LINK_VIDEO_PATTERN:
4207 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4208 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4209 response = intel_dp_autotest_video_pattern(intel_dp);
4210 break;
4211 case DP_TEST_LINK_EDID_READ:
4212 DRM_DEBUG_KMS("EDID test requested\n");
4213 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4214 response = intel_dp_autotest_edid(intel_dp);
4215 break;
4216 case DP_TEST_LINK_PHY_TEST_PATTERN:
4217 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4218 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4219 response = intel_dp_autotest_phy_pattern(intel_dp);
4220 break;
4221 default:
4222 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4223 break;
4224 }
4225
4226update_status:
4227 status = drm_dp_dpcd_write(&intel_dp->aux,
4228 DP_TEST_RESPONSE,
4229 &response, 1);
4230 if (status <= 0)
4231 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004232}
4233
Dave Airlie0e32b392014-05-02 14:02:48 +10004234static int
4235intel_dp_check_mst_status(struct intel_dp *intel_dp)
4236{
4237 bool bret;
4238
4239 if (intel_dp->is_mst) {
4240 u8 esi[16] = { 0 };
4241 int ret = 0;
4242 int retry;
4243 bool handled;
4244 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4245go_again:
4246 if (bret == true) {
4247
4248 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004249 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004250 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004251 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4252 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004253 intel_dp_stop_link_train(intel_dp);
4254 }
4255
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004256 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004257 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4258
4259 if (handled) {
4260 for (retry = 0; retry < 3; retry++) {
4261 int wret;
4262 wret = drm_dp_dpcd_write(&intel_dp->aux,
4263 DP_SINK_COUNT_ESI+1,
4264 &esi[1], 3);
4265 if (wret == 3) {
4266 break;
4267 }
4268 }
4269
4270 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4271 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004272 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004273 goto go_again;
4274 }
4275 } else
4276 ret = 0;
4277
4278 return ret;
4279 } else {
4280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4281 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4282 intel_dp->is_mst = false;
4283 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4284 /* send a hotplug event */
4285 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4286 }
4287 }
4288 return -EINVAL;
4289}
4290
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004291/*
4292 * According to DP spec
4293 * 5.1.2:
4294 * 1. Read DPCD
4295 * 2. Configure link according to Receiver Capabilities
4296 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4297 * 4. Check link status on receipt of hot-plug interrupt
4298 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004299static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004300intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004301{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004302 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004303 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004304 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004305 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004306
Dave Airlie5b215bc2014-08-05 10:40:20 +10004307 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4308
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304309 /*
4310 * Clearing compliance test variables to allow capturing
4311 * of values for next automated test request.
4312 */
4313 intel_dp->compliance_test_active = 0;
4314 intel_dp->compliance_test_type = 0;
4315 intel_dp->compliance_test_data = 0;
4316
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004317 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004318 return;
4319
Imre Deak1a125d82014-08-18 14:42:46 +03004320 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4321 return;
4322
Keith Packard92fd8fd2011-07-25 19:50:10 -07004323 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004324 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004325 return;
4326 }
4327
Keith Packard92fd8fd2011-07-25 19:50:10 -07004328 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004329 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004330 return;
4331 }
4332
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004333 /* Try to read the source of the interrupt */
4334 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4335 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4336 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004337 drm_dp_dpcd_writeb(&intel_dp->aux,
4338 DP_DEVICE_SERVICE_IRQ_VECTOR,
4339 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004340
4341 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004342 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004343 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4344 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4345 }
4346
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304347 /* if link training is requested we should perform it always */
4348 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4349 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004350 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004351 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004352 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004353 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004354 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004355}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004356
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004357/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004358static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004359intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004360{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004361 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004362 uint8_t type;
4363
4364 if (!intel_dp_get_dpcd(intel_dp))
4365 return connector_status_disconnected;
4366
4367 /* if there's no downstream port, we're done */
4368 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004369 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004370
4371 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004372 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4373 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004374 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004375
4376 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4377 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004378 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004379
Adam Jackson23235172012-09-20 16:42:45 -04004380 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4381 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004382 }
4383
4384 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004385 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004386 return connector_status_connected;
4387
4388 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004389 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4390 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4391 if (type == DP_DS_PORT_TYPE_VGA ||
4392 type == DP_DS_PORT_TYPE_NON_EDID)
4393 return connector_status_unknown;
4394 } else {
4395 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4396 DP_DWN_STRM_PORT_TYPE_MASK;
4397 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4398 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4399 return connector_status_unknown;
4400 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004401
4402 /* Anything else is out of spec, warn and ignore */
4403 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004404 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004405}
4406
4407static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004408edp_detect(struct intel_dp *intel_dp)
4409{
4410 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4411 enum drm_connector_status status;
4412
4413 status = intel_panel_detect(dev);
4414 if (status == connector_status_unknown)
4415 status = connector_status_connected;
4416
4417 return status;
4418}
4419
Jani Nikulab93433c2015-08-20 10:47:36 +03004420static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4421 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004422{
Jani Nikulab93433c2015-08-20 10:47:36 +03004423 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004424
Jani Nikula0df53b72015-08-20 10:47:40 +03004425 switch (port->port) {
4426 case PORT_A:
4427 return true;
4428 case PORT_B:
4429 bit = SDE_PORTB_HOTPLUG;
4430 break;
4431 case PORT_C:
4432 bit = SDE_PORTC_HOTPLUG;
4433 break;
4434 case PORT_D:
4435 bit = SDE_PORTD_HOTPLUG;
4436 break;
4437 default:
4438 MISSING_CASE(port->port);
4439 return false;
4440 }
4441
4442 return I915_READ(SDEISR) & bit;
4443}
4444
4445static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4446 struct intel_digital_port *port)
4447{
4448 u32 bit;
4449
4450 switch (port->port) {
4451 case PORT_A:
4452 return true;
4453 case PORT_B:
4454 bit = SDE_PORTB_HOTPLUG_CPT;
4455 break;
4456 case PORT_C:
4457 bit = SDE_PORTC_HOTPLUG_CPT;
4458 break;
4459 case PORT_D:
4460 bit = SDE_PORTD_HOTPLUG_CPT;
4461 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004462 case PORT_E:
4463 bit = SDE_PORTE_HOTPLUG_SPT;
4464 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004465 default:
4466 MISSING_CASE(port->port);
4467 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004468 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004469
Jani Nikulab93433c2015-08-20 10:47:36 +03004470 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004471}
4472
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004473static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004474 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004475{
Jani Nikula9642c812015-08-20 10:47:41 +03004476 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004477
Jani Nikula9642c812015-08-20 10:47:41 +03004478 switch (port->port) {
4479 case PORT_B:
4480 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4481 break;
4482 case PORT_C:
4483 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4484 break;
4485 case PORT_D:
4486 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4487 break;
4488 default:
4489 MISSING_CASE(port->port);
4490 return false;
4491 }
4492
4493 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4494}
4495
4496static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4497 struct intel_digital_port *port)
4498{
4499 u32 bit;
4500
4501 switch (port->port) {
4502 case PORT_B:
4503 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4504 break;
4505 case PORT_C:
4506 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4507 break;
4508 case PORT_D:
4509 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4510 break;
4511 default:
4512 MISSING_CASE(port->port);
4513 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004514 }
4515
Jani Nikula1d245982015-08-20 10:47:37 +03004516 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004517}
4518
Jani Nikulae464bfd2015-08-20 10:47:42 +03004519static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304520 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004521{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304522 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4523 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004524 u32 bit;
4525
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304526 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4527 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004528 case PORT_A:
4529 bit = BXT_DE_PORT_HP_DDIA;
4530 break;
4531 case PORT_B:
4532 bit = BXT_DE_PORT_HP_DDIB;
4533 break;
4534 case PORT_C:
4535 bit = BXT_DE_PORT_HP_DDIC;
4536 break;
4537 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304538 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004539 return false;
4540 }
4541
4542 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4543}
4544
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004545/*
4546 * intel_digital_port_connected - is the specified port connected?
4547 * @dev_priv: i915 private structure
4548 * @port: the port to test
4549 *
4550 * Return %true if @port is connected, %false otherwise.
4551 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304552bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004553 struct intel_digital_port *port)
4554{
Jani Nikula0df53b72015-08-20 10:47:40 +03004555 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004556 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004557 if (HAS_PCH_SPLIT(dev_priv))
4558 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004559 else if (IS_BROXTON(dev_priv))
4560 return bxt_digital_port_connected(dev_priv, port);
Wayne Boyer666a4532015-12-09 12:29:35 -08004561 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jani Nikula9642c812015-08-20 10:47:41 +03004562 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004563 else
4564 return g4x_digital_port_connected(dev_priv, port);
4565}
4566
Keith Packard8c241fe2011-09-28 16:38:44 -07004567static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004568intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004569{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004570 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004571
Jani Nikula9cd300e2012-10-19 14:51:52 +03004572 /* use cached edid if we have one */
4573 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004574 /* invalid edid */
4575 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004576 return NULL;
4577
Jani Nikula55e9ede2013-10-01 10:38:54 +03004578 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004579 } else
4580 return drm_get_edid(&intel_connector->base,
4581 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004582}
4583
Chris Wilsonbeb60602014-09-02 20:04:00 +01004584static void
4585intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004586{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004587 struct intel_connector *intel_connector = intel_dp->attached_connector;
4588 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004589
Chris Wilsonbeb60602014-09-02 20:04:00 +01004590 edid = intel_dp_get_edid(intel_dp);
4591 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004592
Chris Wilsonbeb60602014-09-02 20:04:00 +01004593 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4594 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4595 else
4596 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4597}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004598
Chris Wilsonbeb60602014-09-02 20:04:00 +01004599static void
4600intel_dp_unset_edid(struct intel_dp *intel_dp)
4601{
4602 struct intel_connector *intel_connector = intel_dp->attached_connector;
4603
4604 kfree(intel_connector->detect_edid);
4605 intel_connector->detect_edid = NULL;
4606
4607 intel_dp->has_audio = false;
4608}
4609
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004610static enum drm_connector_status
4611intel_dp_detect(struct drm_connector *connector, bool force)
4612{
4613 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004614 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4615 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004616 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004617 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004618 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004619 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004620 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004621
Chris Wilson164c8592013-07-20 20:27:08 +01004622 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004623 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004624 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004625
Dave Airlie0e32b392014-05-02 14:02:48 +10004626 if (intel_dp->is_mst) {
4627 /* MST devices are disconnected from a monitor POV */
4628 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4629 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004630 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004631 }
4632
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004633 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4634 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004635
Chris Wilsond410b562014-09-02 20:03:59 +01004636 /* Can't disconnect eDP, but you can close the lid... */
4637 if (is_edp(intel_dp))
4638 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004639 else if (intel_digital_port_connected(to_i915(dev),
4640 dp_to_dig_port(intel_dp)))
4641 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004642 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004643 status = connector_status_disconnected;
4644
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304645 if (status != connector_status_connected) {
4646 intel_dp->compliance_test_active = 0;
4647 intel_dp->compliance_test_type = 0;
4648 intel_dp->compliance_test_data = 0;
4649
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004650 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304651 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004652
Adam Jackson0d198322012-05-14 16:05:47 -04004653 intel_dp_probe_oui(intel_dp);
4654
Dave Airlie0e32b392014-05-02 14:02:48 +10004655 ret = intel_dp_probe_mst(intel_dp);
4656 if (ret) {
4657 /* if we are in MST mode then this connector
4658 won't appear connected or have anything with EDID on it */
4659 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4660 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4661 status = connector_status_disconnected;
4662 goto out;
4663 }
4664
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304665 /*
4666 * Clearing NACK and defer counts to get their exact values
4667 * while reading EDID which are required by Compliance tests
4668 * 4.2.2.4 and 4.2.2.5
4669 */
4670 intel_dp->aux.i2c_nack_count = 0;
4671 intel_dp->aux.i2c_defer_count = 0;
4672
Chris Wilsonbeb60602014-09-02 20:04:00 +01004673 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004674
Paulo Zanonid63885d2012-10-26 19:05:49 -02004675 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4676 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004677 status = connector_status_connected;
4678
Todd Previte09b1eb12015-04-20 15:27:34 -07004679 /* Try to read the source of the interrupt */
4680 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4681 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4682 /* Clear interrupt source */
4683 drm_dp_dpcd_writeb(&intel_dp->aux,
4684 DP_DEVICE_SERVICE_IRQ_VECTOR,
4685 sink_irq_vector);
4686
4687 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4688 intel_dp_handle_test_request(intel_dp);
4689 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4690 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4691 }
4692
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004693out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004694 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004695 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004696}
4697
Chris Wilsonbeb60602014-09-02 20:04:00 +01004698static void
4699intel_dp_force(struct drm_connector *connector)
4700{
4701 struct intel_dp *intel_dp = intel_attached_dp(connector);
4702 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004703 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004704 enum intel_display_power_domain power_domain;
4705
4706 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4707 connector->base.id, connector->name);
4708 intel_dp_unset_edid(intel_dp);
4709
4710 if (connector->status != connector_status_connected)
4711 return;
4712
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004713 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4714 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004715
4716 intel_dp_set_edid(intel_dp);
4717
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004718 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004719
4720 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4721 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4722}
4723
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004724static int intel_dp_get_modes(struct drm_connector *connector)
4725{
Jani Nikuladd06f902012-10-19 14:51:50 +03004726 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004727 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004728
Chris Wilsonbeb60602014-09-02 20:04:00 +01004729 edid = intel_connector->detect_edid;
4730 if (edid) {
4731 int ret = intel_connector_update_modes(connector, edid);
4732 if (ret)
4733 return ret;
4734 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004735
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004736 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004737 if (is_edp(intel_attached_dp(connector)) &&
4738 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004739 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004740
4741 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004742 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004743 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004744 drm_mode_probed_add(connector, mode);
4745 return 1;
4746 }
4747 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004748
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004749 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004750}
4751
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004752static bool
4753intel_dp_detect_audio(struct drm_connector *connector)
4754{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004755 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004756 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004757
Chris Wilsonbeb60602014-09-02 20:04:00 +01004758 edid = to_intel_connector(connector)->detect_edid;
4759 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004760 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004761
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004762 return has_audio;
4763}
4764
Chris Wilsonf6849602010-09-19 09:29:33 +01004765static int
4766intel_dp_set_property(struct drm_connector *connector,
4767 struct drm_property *property,
4768 uint64_t val)
4769{
Chris Wilsone953fd72011-02-21 22:23:52 +00004770 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004771 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004772 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4773 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004774 int ret;
4775
Rob Clark662595d2012-10-11 20:36:04 -05004776 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004777 if (ret)
4778 return ret;
4779
Chris Wilson3f43c482011-05-12 22:17:24 +01004780 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004781 int i = val;
4782 bool has_audio;
4783
4784 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004785 return 0;
4786
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004787 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004788
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004789 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004790 has_audio = intel_dp_detect_audio(connector);
4791 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004792 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004793
4794 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004795 return 0;
4796
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004797 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004798 goto done;
4799 }
4800
Chris Wilsone953fd72011-02-21 22:23:52 +00004801 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004802 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004803 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004804
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004805 switch (val) {
4806 case INTEL_BROADCAST_RGB_AUTO:
4807 intel_dp->color_range_auto = true;
4808 break;
4809 case INTEL_BROADCAST_RGB_FULL:
4810 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004811 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004812 break;
4813 case INTEL_BROADCAST_RGB_LIMITED:
4814 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004815 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004816 break;
4817 default:
4818 return -EINVAL;
4819 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004820
4821 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004822 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004823 return 0;
4824
Chris Wilsone953fd72011-02-21 22:23:52 +00004825 goto done;
4826 }
4827
Yuly Novikov53b41832012-10-26 12:04:00 +03004828 if (is_edp(intel_dp) &&
4829 property == connector->dev->mode_config.scaling_mode_property) {
4830 if (val == DRM_MODE_SCALE_NONE) {
4831 DRM_DEBUG_KMS("no scaling not supported\n");
4832 return -EINVAL;
4833 }
4834
4835 if (intel_connector->panel.fitting_mode == val) {
4836 /* the eDP scaling property is not changed */
4837 return 0;
4838 }
4839 intel_connector->panel.fitting_mode = val;
4840
4841 goto done;
4842 }
4843
Chris Wilsonf6849602010-09-19 09:29:33 +01004844 return -EINVAL;
4845
4846done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004847 if (intel_encoder->base.crtc)
4848 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004849
4850 return 0;
4851}
4852
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004853static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004854intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004855{
Jani Nikula1d508702012-10-19 14:51:49 +03004856 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004857
Chris Wilson10e972d2014-09-04 21:43:45 +01004858 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004859
Jani Nikula9cd300e2012-10-19 14:51:52 +03004860 if (!IS_ERR_OR_NULL(intel_connector->edid))
4861 kfree(intel_connector->edid);
4862
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004863 /* Can't call is_edp() since the encoder may have been destroyed
4864 * already. */
4865 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004866 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004867
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004868 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004869 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004870}
4871
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004872void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004873{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004874 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4875 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004876
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004877 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004878 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004879 if (is_edp(intel_dp)) {
4880 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004881 /*
4882 * vdd might still be enabled do to the delayed vdd off.
4883 * Make sure vdd is actually turned off here.
4884 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004885 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004886 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004887 pps_unlock(intel_dp);
4888
Clint Taylor01527b32014-07-07 13:01:46 -07004889 if (intel_dp->edp_notifier.notifier_call) {
4890 unregister_reboot_notifier(&intel_dp->edp_notifier);
4891 intel_dp->edp_notifier.notifier_call = NULL;
4892 }
Keith Packardbd943152011-09-18 23:09:52 -07004893 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004894 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004895 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004896}
4897
Imre Deak07f9cd02014-08-18 14:42:45 +03004898static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4899{
4900 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4901
4902 if (!is_edp(intel_dp))
4903 return;
4904
Ville Syrjälä951468f2014-09-04 14:55:31 +03004905 /*
4906 * vdd might still be enabled do to the delayed vdd off.
4907 * Make sure vdd is actually turned off here.
4908 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004909 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004910 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004911 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004912 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004913}
4914
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004915static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4916{
4917 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4918 struct drm_device *dev = intel_dig_port->base.base.dev;
4919 struct drm_i915_private *dev_priv = dev->dev_private;
4920 enum intel_display_power_domain power_domain;
4921
4922 lockdep_assert_held(&dev_priv->pps_mutex);
4923
4924 if (!edp_have_panel_vdd(intel_dp))
4925 return;
4926
4927 /*
4928 * The VDD bit needs a power domain reference, so if the bit is
4929 * already enabled when we boot or resume, grab this reference and
4930 * schedule a vdd off, so we don't hold on to the reference
4931 * indefinitely.
4932 */
4933 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004934 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004935 intel_display_power_get(dev_priv, power_domain);
4936
4937 edp_panel_vdd_schedule_off(intel_dp);
4938}
4939
Imre Deak6d93c0c2014-07-31 14:03:36 +03004940static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4941{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004942 struct intel_dp *intel_dp;
4943
4944 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4945 return;
4946
4947 intel_dp = enc_to_intel_dp(encoder);
4948
4949 pps_lock(intel_dp);
4950
4951 /*
4952 * Read out the current power sequencer assignment,
4953 * in case the BIOS did something with it.
4954 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004955 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004956 vlv_initial_power_sequencer_setup(intel_dp);
4957
4958 intel_edp_panel_vdd_sanitize(intel_dp);
4959
4960 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004961}
4962
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004963static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004964 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004965 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004966 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004967 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004968 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004969 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004970 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004971 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004972 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004973};
4974
4975static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4976 .get_modes = intel_dp_get_modes,
4977 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004978 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004979};
4980
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004981static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004982 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004983 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004984};
4985
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004986enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004987intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4988{
4989 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004990 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004991 struct drm_device *dev = intel_dig_port->base.base.dev;
4992 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004993 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004994 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004995
Takashi Iwai25400582015-11-19 12:09:56 +01004996 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4997 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004998 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004999
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005000 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5001 /*
5002 * vdd off can generate a long pulse on eDP which
5003 * would require vdd on to handle it, and thus we
5004 * would end up in an endless cycle of
5005 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5006 */
5007 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5008 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005009 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005010 }
5011
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005012 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5013 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005014 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005015
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005016 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005017 intel_display_power_get(dev_priv, power_domain);
5018
Dave Airlie0e32b392014-05-02 14:02:48 +10005019 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005020 /* indicate that we need to restart link training */
5021 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005022
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005023 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5024 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005025
5026 if (!intel_dp_get_dpcd(intel_dp)) {
5027 goto mst_fail;
5028 }
5029
5030 intel_dp_probe_oui(intel_dp);
5031
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005032 if (!intel_dp_probe_mst(intel_dp)) {
5033 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5034 intel_dp_check_link_status(intel_dp);
5035 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005036 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005037 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005038 } else {
5039 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005040 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005041 goto mst_fail;
5042 }
5043
5044 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005045 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005046 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005047 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005048 }
5049 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005050
5051 ret = IRQ_HANDLED;
5052
Imre Deak1c767b32014-08-18 14:42:42 +03005053 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005054mst_fail:
5055 /* if we were in MST mode, and device is not there get out of MST mode */
5056 if (intel_dp->is_mst) {
5057 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5058 intel_dp->is_mst = false;
5059 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5060 }
Imre Deak1c767b32014-08-18 14:42:42 +03005061put_power:
5062 intel_display_power_put(dev_priv, power_domain);
5063
5064 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005065}
5066
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005067/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005068bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005069{
5070 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005071 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005072 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005073 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005074 [PORT_B] = DVO_PORT_DPB,
5075 [PORT_C] = DVO_PORT_DPC,
5076 [PORT_D] = DVO_PORT_DPD,
5077 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005078 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005079
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005080 /*
5081 * eDP not supported on g4x. so bail out early just
5082 * for a bit extra safety in case the VBT is bonkers.
5083 */
5084 if (INTEL_INFO(dev)->gen < 5)
5085 return false;
5086
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005087 if (port == PORT_A)
5088 return true;
5089
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005090 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005091 return false;
5092
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005093 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5094 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005095
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005096 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005097 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5098 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005099 return true;
5100 }
5101 return false;
5102}
5103
Dave Airlie0e32b392014-05-02 14:02:48 +10005104void
Chris Wilsonf6849602010-09-19 09:29:33 +01005105intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5106{
Yuly Novikov53b41832012-10-26 12:04:00 +03005107 struct intel_connector *intel_connector = to_intel_connector(connector);
5108
Chris Wilson3f43c482011-05-12 22:17:24 +01005109 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005110 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005111 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005112
5113 if (is_edp(intel_dp)) {
5114 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005115 drm_object_attach_property(
5116 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005117 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005118 DRM_MODE_SCALE_ASPECT);
5119 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005120 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005121}
5122
Imre Deakdada1a92014-01-29 13:25:41 +02005123static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5124{
5125 intel_dp->last_power_cycle = jiffies;
5126 intel_dp->last_power_on = jiffies;
5127 intel_dp->last_backlight_off = jiffies;
5128}
5129
Daniel Vetter67a54562012-10-20 20:57:45 +02005130static void
5131intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005132 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005133{
5134 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005135 struct edp_power_seq cur, vbt, spec,
5136 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305137 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005138 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005139
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005140 lockdep_assert_held(&dev_priv->pps_mutex);
5141
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005142 /* already initialized? */
5143 if (final->t11_t12 != 0)
5144 return;
5145
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305146 if (IS_BROXTON(dev)) {
5147 /*
5148 * TODO: BXT has 2 sets of PPS registers.
5149 * Correct Register for Broxton need to be identified
5150 * using VBT. hardcoding for now
5151 */
5152 pp_ctrl_reg = BXT_PP_CONTROL(0);
5153 pp_on_reg = BXT_PP_ON_DELAYS(0);
5154 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5155 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005156 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005157 pp_on_reg = PCH_PP_ON_DELAYS;
5158 pp_off_reg = PCH_PP_OFF_DELAYS;
5159 pp_div_reg = PCH_PP_DIVISOR;
5160 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005161 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5162
5163 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5164 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5165 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5166 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005167 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005168
5169 /* Workaround: Need to write PP_CONTROL with the unlock key as
5170 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305171 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005172
Jesse Barnes453c5422013-03-28 09:55:41 -07005173 pp_on = I915_READ(pp_on_reg);
5174 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305175 if (!IS_BROXTON(dev)) {
5176 I915_WRITE(pp_ctrl_reg, pp_ctl);
5177 pp_div = I915_READ(pp_div_reg);
5178 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005179
5180 /* Pull timing values out of registers */
5181 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5182 PANEL_POWER_UP_DELAY_SHIFT;
5183
5184 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5185 PANEL_LIGHT_ON_DELAY_SHIFT;
5186
5187 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5188 PANEL_LIGHT_OFF_DELAY_SHIFT;
5189
5190 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5191 PANEL_POWER_DOWN_DELAY_SHIFT;
5192
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305193 if (IS_BROXTON(dev)) {
5194 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5195 BXT_POWER_CYCLE_DELAY_SHIFT;
5196 if (tmp > 0)
5197 cur.t11_t12 = (tmp - 1) * 1000;
5198 else
5199 cur.t11_t12 = 0;
5200 } else {
5201 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005202 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305203 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005204
5205 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5206 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5207
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005208 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005209
5210 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5211 * our hw here, which are all in 100usec. */
5212 spec.t1_t3 = 210 * 10;
5213 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5214 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5215 spec.t10 = 500 * 10;
5216 /* This one is special and actually in units of 100ms, but zero
5217 * based in the hw (so we need to add 100 ms). But the sw vbt
5218 * table multiplies it with 1000 to make it in units of 100usec,
5219 * too. */
5220 spec.t11_t12 = (510 + 100) * 10;
5221
5222 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5223 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5224
5225 /* Use the max of the register settings and vbt. If both are
5226 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005227#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005228 spec.field : \
5229 max(cur.field, vbt.field))
5230 assign_final(t1_t3);
5231 assign_final(t8);
5232 assign_final(t9);
5233 assign_final(t10);
5234 assign_final(t11_t12);
5235#undef assign_final
5236
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005237#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005238 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5239 intel_dp->backlight_on_delay = get_delay(t8);
5240 intel_dp->backlight_off_delay = get_delay(t9);
5241 intel_dp->panel_power_down_delay = get_delay(t10);
5242 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5243#undef get_delay
5244
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005245 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5246 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5247 intel_dp->panel_power_cycle_delay);
5248
5249 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5250 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005251}
5252
5253static void
5254intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005255 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005256{
5257 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005258 u32 pp_on, pp_off, pp_div, port_sel = 0;
5259 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005260 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005261 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005262 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005263
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005264 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005265
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305266 if (IS_BROXTON(dev)) {
5267 /*
5268 * TODO: BXT has 2 sets of PPS registers.
5269 * Correct Register for Broxton need to be identified
5270 * using VBT. hardcoding for now
5271 */
5272 pp_ctrl_reg = BXT_PP_CONTROL(0);
5273 pp_on_reg = BXT_PP_ON_DELAYS(0);
5274 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5275
5276 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005277 pp_on_reg = PCH_PP_ON_DELAYS;
5278 pp_off_reg = PCH_PP_OFF_DELAYS;
5279 pp_div_reg = PCH_PP_DIVISOR;
5280 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005281 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5282
5283 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5284 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5285 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005286 }
5287
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005288 /*
5289 * And finally store the new values in the power sequencer. The
5290 * backlight delays are set to 1 because we do manual waits on them. For
5291 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5292 * we'll end up waiting for the backlight off delay twice: once when we
5293 * do the manual sleep, and once when we disable the panel and wait for
5294 * the PP_STATUS bit to become zero.
5295 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005296 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005297 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5298 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005299 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005300 /* Compute the divisor for the pp clock, simply match the Bspec
5301 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305302 if (IS_BROXTON(dev)) {
5303 pp_div = I915_READ(pp_ctrl_reg);
5304 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5305 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5306 << BXT_POWER_CYCLE_DELAY_SHIFT);
5307 } else {
5308 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5309 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5310 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5311 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005312
5313 /* Haswell doesn't have any port selection bits for the panel
5314 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005315 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005316 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005317 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005318 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005319 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005320 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005321 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005322 }
5323
Jesse Barnes453c5422013-03-28 09:55:41 -07005324 pp_on |= port_sel;
5325
5326 I915_WRITE(pp_on_reg, pp_on);
5327 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305328 if (IS_BROXTON(dev))
5329 I915_WRITE(pp_ctrl_reg, pp_div);
5330 else
5331 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005332
Daniel Vetter67a54562012-10-20 20:57:45 +02005333 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005334 I915_READ(pp_on_reg),
5335 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305336 IS_BROXTON(dev) ?
5337 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005338 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005339}
5340
Vandana Kannanb33a2812015-02-13 15:33:03 +05305341/**
5342 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5343 * @dev: DRM device
5344 * @refresh_rate: RR to be programmed
5345 *
5346 * This function gets called when refresh rate (RR) has to be changed from
5347 * one frequency to another. Switches can be between high and low RR
5348 * supported by the panel or to any other RR based on media playback (in
5349 * this case, RR value needs to be passed from user space).
5350 *
5351 * The caller of this function needs to take a lock on dev_priv->drrs.
5352 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305353static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305354{
5355 struct drm_i915_private *dev_priv = dev->dev_private;
5356 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305357 struct intel_digital_port *dig_port = NULL;
5358 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005359 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305360 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305361 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305362
5363 if (refresh_rate <= 0) {
5364 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5365 return;
5366 }
5367
Vandana Kannan96178ee2015-01-10 02:25:56 +05305368 if (intel_dp == NULL) {
5369 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305370 return;
5371 }
5372
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005373 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005374 * FIXME: This needs proper synchronization with psr state for some
5375 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005376 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305377
Vandana Kannan96178ee2015-01-10 02:25:56 +05305378 dig_port = dp_to_dig_port(intel_dp);
5379 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005380 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305381
5382 if (!intel_crtc) {
5383 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5384 return;
5385 }
5386
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005387 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305388
Vandana Kannan96178ee2015-01-10 02:25:56 +05305389 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305390 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5391 return;
5392 }
5393
Vandana Kannan96178ee2015-01-10 02:25:56 +05305394 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5395 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305396 index = DRRS_LOW_RR;
5397
Vandana Kannan96178ee2015-01-10 02:25:56 +05305398 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305399 DRM_DEBUG_KMS(
5400 "DRRS requested for previously set RR...ignoring\n");
5401 return;
5402 }
5403
5404 if (!intel_crtc->active) {
5405 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5406 return;
5407 }
5408
Durgadoss R44395bf2015-02-13 15:33:02 +05305409 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305410 switch (index) {
5411 case DRRS_HIGH_RR:
5412 intel_dp_set_m_n(intel_crtc, M1_N1);
5413 break;
5414 case DRRS_LOW_RR:
5415 intel_dp_set_m_n(intel_crtc, M2_N2);
5416 break;
5417 case DRRS_MAX_RR:
5418 default:
5419 DRM_ERROR("Unsupported refreshrate type\n");
5420 }
5421 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005422 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005423 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305424
Ville Syrjälä649636e2015-09-22 19:50:01 +03005425 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305426 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005427 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305428 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5429 else
5430 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305431 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005432 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305433 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5434 else
5435 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305436 }
5437 I915_WRITE(reg, val);
5438 }
5439
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305440 dev_priv->drrs.refresh_rate_type = index;
5441
5442 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5443}
5444
Vandana Kannanb33a2812015-02-13 15:33:03 +05305445/**
5446 * intel_edp_drrs_enable - init drrs struct if supported
5447 * @intel_dp: DP struct
5448 *
5449 * Initializes frontbuffer_bits and drrs.dp
5450 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305451void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5452{
5453 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5454 struct drm_i915_private *dev_priv = dev->dev_private;
5455 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5456 struct drm_crtc *crtc = dig_port->base.base.crtc;
5457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5458
5459 if (!intel_crtc->config->has_drrs) {
5460 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5461 return;
5462 }
5463
5464 mutex_lock(&dev_priv->drrs.mutex);
5465 if (WARN_ON(dev_priv->drrs.dp)) {
5466 DRM_ERROR("DRRS already enabled\n");
5467 goto unlock;
5468 }
5469
5470 dev_priv->drrs.busy_frontbuffer_bits = 0;
5471
5472 dev_priv->drrs.dp = intel_dp;
5473
5474unlock:
5475 mutex_unlock(&dev_priv->drrs.mutex);
5476}
5477
Vandana Kannanb33a2812015-02-13 15:33:03 +05305478/**
5479 * intel_edp_drrs_disable - Disable DRRS
5480 * @intel_dp: DP struct
5481 *
5482 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305483void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5484{
5485 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5488 struct drm_crtc *crtc = dig_port->base.base.crtc;
5489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5490
5491 if (!intel_crtc->config->has_drrs)
5492 return;
5493
5494 mutex_lock(&dev_priv->drrs.mutex);
5495 if (!dev_priv->drrs.dp) {
5496 mutex_unlock(&dev_priv->drrs.mutex);
5497 return;
5498 }
5499
5500 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5501 intel_dp_set_drrs_state(dev_priv->dev,
5502 intel_dp->attached_connector->panel.
5503 fixed_mode->vrefresh);
5504
5505 dev_priv->drrs.dp = NULL;
5506 mutex_unlock(&dev_priv->drrs.mutex);
5507
5508 cancel_delayed_work_sync(&dev_priv->drrs.work);
5509}
5510
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305511static void intel_edp_drrs_downclock_work(struct work_struct *work)
5512{
5513 struct drm_i915_private *dev_priv =
5514 container_of(work, typeof(*dev_priv), drrs.work.work);
5515 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305516
Vandana Kannan96178ee2015-01-10 02:25:56 +05305517 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305518
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305519 intel_dp = dev_priv->drrs.dp;
5520
5521 if (!intel_dp)
5522 goto unlock;
5523
5524 /*
5525 * The delayed work can race with an invalidate hence we need to
5526 * recheck.
5527 */
5528
5529 if (dev_priv->drrs.busy_frontbuffer_bits)
5530 goto unlock;
5531
5532 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5533 intel_dp_set_drrs_state(dev_priv->dev,
5534 intel_dp->attached_connector->panel.
5535 downclock_mode->vrefresh);
5536
5537unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305538 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305539}
5540
Vandana Kannanb33a2812015-02-13 15:33:03 +05305541/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305542 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305543 * @dev: DRM device
5544 * @frontbuffer_bits: frontbuffer plane tracking bits
5545 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305546 * This function gets called everytime rendering on the given planes start.
5547 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305548 *
5549 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5550 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305551void intel_edp_drrs_invalidate(struct drm_device *dev,
5552 unsigned frontbuffer_bits)
5553{
5554 struct drm_i915_private *dev_priv = dev->dev_private;
5555 struct drm_crtc *crtc;
5556 enum pipe pipe;
5557
Daniel Vetter9da7d692015-04-09 16:44:15 +02005558 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305559 return;
5560
Daniel Vetter88f933a2015-04-09 16:44:16 +02005561 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305562
Vandana Kannana93fad02015-01-10 02:25:59 +05305563 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005564 if (!dev_priv->drrs.dp) {
5565 mutex_unlock(&dev_priv->drrs.mutex);
5566 return;
5567 }
5568
Vandana Kannana93fad02015-01-10 02:25:59 +05305569 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5570 pipe = to_intel_crtc(crtc)->pipe;
5571
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005572 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5573 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5574
Ramalingam C0ddfd202015-06-15 20:50:05 +05305575 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005576 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305577 intel_dp_set_drrs_state(dev_priv->dev,
5578 dev_priv->drrs.dp->attached_connector->panel.
5579 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305580
Vandana Kannana93fad02015-01-10 02:25:59 +05305581 mutex_unlock(&dev_priv->drrs.mutex);
5582}
5583
Vandana Kannanb33a2812015-02-13 15:33:03 +05305584/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305585 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305586 * @dev: DRM device
5587 * @frontbuffer_bits: frontbuffer plane tracking bits
5588 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305589 * This function gets called every time rendering on the given planes has
5590 * completed or flip on a crtc is completed. So DRRS should be upclocked
5591 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5592 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305593 *
5594 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5595 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305596void intel_edp_drrs_flush(struct drm_device *dev,
5597 unsigned frontbuffer_bits)
5598{
5599 struct drm_i915_private *dev_priv = dev->dev_private;
5600 struct drm_crtc *crtc;
5601 enum pipe pipe;
5602
Daniel Vetter9da7d692015-04-09 16:44:15 +02005603 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305604 return;
5605
Daniel Vetter88f933a2015-04-09 16:44:16 +02005606 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305607
Vandana Kannana93fad02015-01-10 02:25:59 +05305608 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005609 if (!dev_priv->drrs.dp) {
5610 mutex_unlock(&dev_priv->drrs.mutex);
5611 return;
5612 }
5613
Vandana Kannana93fad02015-01-10 02:25:59 +05305614 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5615 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005616
5617 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305618 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5619
Ramalingam C0ddfd202015-06-15 20:50:05 +05305620 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005621 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305622 intel_dp_set_drrs_state(dev_priv->dev,
5623 dev_priv->drrs.dp->attached_connector->panel.
5624 fixed_mode->vrefresh);
5625
5626 /*
5627 * flush also means no more activity hence schedule downclock, if all
5628 * other fbs are quiescent too
5629 */
5630 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305631 schedule_delayed_work(&dev_priv->drrs.work,
5632 msecs_to_jiffies(1000));
5633 mutex_unlock(&dev_priv->drrs.mutex);
5634}
5635
Vandana Kannanb33a2812015-02-13 15:33:03 +05305636/**
5637 * DOC: Display Refresh Rate Switching (DRRS)
5638 *
5639 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5640 * which enables swtching between low and high refresh rates,
5641 * dynamically, based on the usage scenario. This feature is applicable
5642 * for internal panels.
5643 *
5644 * Indication that the panel supports DRRS is given by the panel EDID, which
5645 * would list multiple refresh rates for one resolution.
5646 *
5647 * DRRS is of 2 types - static and seamless.
5648 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5649 * (may appear as a blink on screen) and is used in dock-undock scenario.
5650 * Seamless DRRS involves changing RR without any visual effect to the user
5651 * and can be used during normal system usage. This is done by programming
5652 * certain registers.
5653 *
5654 * Support for static/seamless DRRS may be indicated in the VBT based on
5655 * inputs from the panel spec.
5656 *
5657 * DRRS saves power by switching to low RR based on usage scenarios.
5658 *
5659 * eDP DRRS:-
5660 * The implementation is based on frontbuffer tracking implementation.
5661 * When there is a disturbance on the screen triggered by user activity or a
5662 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5663 * When there is no movement on screen, after a timeout of 1 second, a switch
5664 * to low RR is made.
5665 * For integration with frontbuffer tracking code,
5666 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5667 *
5668 * DRRS can be further extended to support other internal panels and also
5669 * the scenario of video playback wherein RR is set based on the rate
5670 * requested by userspace.
5671 */
5672
5673/**
5674 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5675 * @intel_connector: eDP connector
5676 * @fixed_mode: preferred mode of panel
5677 *
5678 * This function is called only once at driver load to initialize basic
5679 * DRRS stuff.
5680 *
5681 * Returns:
5682 * Downclock mode if panel supports it, else return NULL.
5683 * DRRS support is determined by the presence of downclock mode (apart
5684 * from VBT setting).
5685 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305686static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305687intel_dp_drrs_init(struct intel_connector *intel_connector,
5688 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305689{
5690 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305691 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305692 struct drm_i915_private *dev_priv = dev->dev_private;
5693 struct drm_display_mode *downclock_mode = NULL;
5694
Daniel Vetter9da7d692015-04-09 16:44:15 +02005695 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5696 mutex_init(&dev_priv->drrs.mutex);
5697
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305698 if (INTEL_INFO(dev)->gen <= 6) {
5699 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5700 return NULL;
5701 }
5702
5703 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005704 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305705 return NULL;
5706 }
5707
5708 downclock_mode = intel_find_panel_downclock
5709 (dev, fixed_mode, connector);
5710
5711 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305712 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305713 return NULL;
5714 }
5715
Vandana Kannan96178ee2015-01-10 02:25:56 +05305716 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305717
Vandana Kannan96178ee2015-01-10 02:25:56 +05305718 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005719 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305720 return downclock_mode;
5721}
5722
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005723static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005724 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005725{
5726 struct drm_connector *connector = &intel_connector->base;
5727 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005728 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5729 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005730 struct drm_i915_private *dev_priv = dev->dev_private;
5731 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305732 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005733 bool has_dpcd;
5734 struct drm_display_mode *scan;
5735 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005736 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005737
5738 if (!is_edp(intel_dp))
5739 return true;
5740
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005741 pps_lock(intel_dp);
5742 intel_edp_panel_vdd_sanitize(intel_dp);
5743 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005744
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005745 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005746 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005747
5748 if (has_dpcd) {
5749 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5750 dev_priv->no_aux_handshake =
5751 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5752 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5753 } else {
5754 /* if this fails, presume the device is a ghost */
5755 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005756 return false;
5757 }
5758
5759 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005760 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005761 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005762 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005763
Daniel Vetter060c8772014-03-21 23:22:35 +01005764 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005765 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005766 if (edid) {
5767 if (drm_add_edid_modes(connector, edid)) {
5768 drm_mode_connector_update_edid_property(connector,
5769 edid);
5770 drm_edid_to_eld(connector, edid);
5771 } else {
5772 kfree(edid);
5773 edid = ERR_PTR(-EINVAL);
5774 }
5775 } else {
5776 edid = ERR_PTR(-ENOENT);
5777 }
5778 intel_connector->edid = edid;
5779
5780 /* prefer fixed mode from EDID if available */
5781 list_for_each_entry(scan, &connector->probed_modes, head) {
5782 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5783 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305784 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305785 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005786 break;
5787 }
5788 }
5789
5790 /* fallback to VBT if available for eDP */
5791 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5792 fixed_mode = drm_mode_duplicate(dev,
5793 dev_priv->vbt.lfp_lvds_vbt_mode);
5794 if (fixed_mode)
5795 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5796 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005797 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005798
Wayne Boyer666a4532015-12-09 12:29:35 -08005799 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005800 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5801 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005802
5803 /*
5804 * Figure out the current pipe for the initial backlight setup.
5805 * If the current pipe isn't valid, try the PPS pipe, and if that
5806 * fails just assume pipe A.
5807 */
5808 if (IS_CHERRYVIEW(dev))
5809 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5810 else
5811 pipe = PORT_TO_PIPE(intel_dp->DP);
5812
5813 if (pipe != PIPE_A && pipe != PIPE_B)
5814 pipe = intel_dp->pps_pipe;
5815
5816 if (pipe != PIPE_A && pipe != PIPE_B)
5817 pipe = PIPE_A;
5818
5819 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5820 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005821 }
5822
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305823 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005824 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005825 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005826
5827 return true;
5828}
5829
Paulo Zanoni16c25532013-06-12 17:27:25 -03005830bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005831intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5832 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005833{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005834 struct drm_connector *connector = &intel_connector->base;
5835 struct intel_dp *intel_dp = &intel_dig_port->dp;
5836 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5837 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005838 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005839 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005840 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005841
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005842 intel_dp->pps_pipe = INVALID_PIPE;
5843
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005844 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005845 if (INTEL_INFO(dev)->gen >= 9)
5846 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Wayne Boyer666a4532015-12-09 12:29:35 -08005847 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005848 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5849 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5850 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5851 else if (HAS_PCH_SPLIT(dev))
5852 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5853 else
5854 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5855
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005856 if (INTEL_INFO(dev)->gen >= 9)
5857 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5858 else
5859 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005860
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005861 if (HAS_DDI(dev))
5862 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5863
Daniel Vetter07679352012-09-06 22:15:42 +02005864 /* Preserve the current hw state. */
5865 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005866 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005867
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005868 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305869 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005870 else
5871 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005872
Imre Deakf7d24902013-05-08 13:14:05 +03005873 /*
5874 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5875 * for DP the encoder type can be set by the caller to
5876 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5877 */
5878 if (type == DRM_MODE_CONNECTOR_eDP)
5879 intel_encoder->type = INTEL_OUTPUT_EDP;
5880
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005881 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005882 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5883 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005884 return false;
5885
Imre Deake7281ea2013-05-08 13:14:08 +03005886 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5887 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5888 port_name(port));
5889
Adam Jacksonb3295302010-07-16 14:46:28 -04005890 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005891 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5892
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005893 connector->interlace_allowed = true;
5894 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005895
Daniel Vetter66a92782012-07-12 20:08:18 +02005896 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005897 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005898
Chris Wilsondf0e9242010-09-09 16:20:55 +01005899 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005900 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005901
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005902 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005903 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5904 else
5905 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005906 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005907
Jani Nikula0b998362014-03-14 16:51:17 +02005908 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005909 switch (port) {
5910 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005911 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005912 break;
5913 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005914 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005915 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305916 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005917 break;
5918 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005919 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005920 break;
5921 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005922 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005923 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005924 case PORT_E:
5925 intel_encoder->hpd_pin = HPD_PORT_E;
5926 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005927 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005928 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005929 }
5930
Imre Deakdada1a92014-01-29 13:25:41 +02005931 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005932 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005933 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005934 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005935 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005936 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005937 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005938 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005939 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005940
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005941 ret = intel_dp_aux_init(intel_dp, intel_connector);
5942 if (ret)
5943 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005944
Dave Airlie0e32b392014-05-02 14:02:48 +10005945 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005946 if (HAS_DP_MST(dev) &&
5947 (port == PORT_B || port == PORT_C || port == PORT_D))
5948 intel_dp_mst_encoder_init(intel_dig_port,
5949 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005950
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005951 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005952 intel_dp_aux_fini(intel_dp);
5953 intel_dp_mst_encoder_cleanup(intel_dig_port);
5954 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005955 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005956
Chris Wilsonf6849602010-09-19 09:29:33 +01005957 intel_dp_add_properties(intel_dp, connector);
5958
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005959 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5960 * 0xd. Failure to do so will result in spurious interrupts being
5961 * generated on the port when a cable is not attached.
5962 */
5963 if (IS_G4X(dev) && !IS_GM45(dev)) {
5964 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5965 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5966 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005967
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005968 i915_debugfs_connector_add(connector);
5969
Paulo Zanoni16c25532013-06-12 17:27:25 -03005970 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005971
5972fail:
5973 if (is_edp(intel_dp)) {
5974 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5975 /*
5976 * vdd might still be enabled do to the delayed vdd off.
5977 * Make sure vdd is actually turned off here.
5978 */
5979 pps_lock(intel_dp);
5980 edp_panel_vdd_off_sync(intel_dp);
5981 pps_unlock(intel_dp);
5982 }
5983 drm_connector_unregister(connector);
5984 drm_connector_cleanup(connector);
5985
5986 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005987}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005988
5989void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005990intel_dp_init(struct drm_device *dev,
5991 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005992{
Dave Airlie13cf5502014-06-18 11:29:35 +10005993 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005994 struct intel_digital_port *intel_dig_port;
5995 struct intel_encoder *intel_encoder;
5996 struct drm_encoder *encoder;
5997 struct intel_connector *intel_connector;
5998
Daniel Vetterb14c5672013-09-19 12:18:32 +02005999 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006000 if (!intel_dig_port)
6001 return;
6002
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006003 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306004 if (!intel_connector)
6005 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006006
6007 intel_encoder = &intel_dig_port->base;
6008 encoder = &intel_encoder->base;
6009
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306010 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10006011 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306012 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006013
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006014 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006015 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006016 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006017 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006018 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006019 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006020 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006021 intel_encoder->pre_enable = chv_pre_enable_dp;
6022 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006023 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006024 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006025 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006026 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006027 intel_encoder->pre_enable = vlv_pre_enable_dp;
6028 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006029 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006030 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006031 intel_encoder->pre_enable = g4x_pre_enable_dp;
6032 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006033 if (INTEL_INFO(dev)->gen >= 5)
6034 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006035 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006036
Paulo Zanoni174edf12012-10-26 19:05:50 -02006037 intel_dig_port->port = port;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01006038 dev_priv->dig_port_map[port] = intel_encoder;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006039 intel_dig_port->dp.output_reg = output_reg;
6040
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006041 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006042 if (IS_CHERRYVIEW(dev)) {
6043 if (port == PORT_D)
6044 intel_encoder->crtc_mask = 1 << 2;
6045 else
6046 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6047 } else {
6048 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6049 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006050 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006051
Dave Airlie13cf5502014-06-18 11:29:35 +10006052 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006053 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006054
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306055 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6056 goto err_init_connector;
6057
6058 return;
6059
6060err_init_connector:
6061 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306062err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306063 kfree(intel_connector);
6064err_connector_alloc:
6065 kfree(intel_dig_port);
6066
6067 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006068}
Dave Airlie0e32b392014-05-02 14:02:48 +10006069
6070void intel_dp_mst_suspend(struct drm_device *dev)
6071{
6072 struct drm_i915_private *dev_priv = dev->dev_private;
6073 int i;
6074
6075 /* disable MST */
6076 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006077 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006078 if (!intel_dig_port)
6079 continue;
6080
6081 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6082 if (!intel_dig_port->dp.can_mst)
6083 continue;
6084 if (intel_dig_port->dp.is_mst)
6085 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6086 }
6087 }
6088}
6089
6090void intel_dp_mst_resume(struct drm_device *dev)
6091{
6092 struct drm_i915_private *dev_priv = dev->dev_private;
6093 int i;
6094
6095 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006096 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006097 if (!intel_dig_port)
6098 continue;
6099 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6100 int ret;
6101
6102 if (!intel_dig_port->dp.can_mst)
6103 continue;
6104
6105 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6106 if (ret != 0) {
6107 intel_dp_check_mst_status(&intel_dig_port->dp);
6108 }
6109 }
6110 }
6111}