blob: aeec346c8d3160007e1451b893025567ab065261 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099
100/*
101 * Copy from radeon_drv.h so we don't have to include both and have conflicting
102 * symbol;
103 */
Jerome Glissebb635562012-05-09 15:34:46 +0200104#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
105#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100106/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_IB_POOL_SIZE 16
108#define RADEON_DEBUGFS_MAX_COMPONENTS 32
109#define RADEONFB_CONN_LIMIT 4
110#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Alex Deucher1b370782011-11-17 20:13:28 -0500112/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200113#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200114
115/* fence seq are set to this number when signaled */
116#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200120#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500121
122/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500125
Alex Deucher4d756582012-09-27 15:08:35 -0400126/* R600+ has an async dma ring */
127#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500128/* cayman add a second async dma ring */
129#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400130
Christian Königf2ba57b2013-04-08 12:41:29 +0200131/* R600+ */
132#define R600_RING_TYPE_UVD_INDEX 5
133
Jerome Glisse721604a2012-01-05 22:11:05 -0500134/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200135#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200136#define RADEON_VA_RESERVED_SIZE (8 << 20)
137#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500138
Alex Deucherec46c762013-01-03 12:07:30 -0500139/* reset flags */
140#define RADEON_RESET_GFX (1 << 0)
141#define RADEON_RESET_COMPUTE (1 << 1)
142#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500143#define RADEON_RESET_CP (1 << 3)
144#define RADEON_RESET_GRBM (1 << 4)
145#define RADEON_RESET_DMA1 (1 << 5)
146#define RADEON_RESET_RLC (1 << 6)
147#define RADEON_RESET_SEM (1 << 7)
148#define RADEON_RESET_IH (1 << 8)
149#define RADEON_RESET_VMC (1 << 9)
150#define RADEON_RESET_MC (1 << 10)
151#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500152
Alex Deucher9e05fa12013-01-24 10:06:33 -0500153/* max cursor sizes (in pixels) */
154#define CURSOR_WIDTH 64
155#define CURSOR_HEIGHT 64
156
157#define CIK_CURSOR_WIDTH 128
158#define CIK_CURSOR_HEIGHT 128
159
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160/*
161 * Errata workarounds.
162 */
163enum radeon_pll_errata {
164 CHIP_ERRATA_R300_CG = 0x00000001,
165 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
166 CHIP_ERRATA_PLL_DELAY = 0x00000004
167};
168
169
170struct radeon_device;
171
172
173/*
174 * BIOS.
175 */
176bool radeon_get_bios(struct radeon_device *rdev);
177
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500178/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000179 * Dummy page
180 */
181struct radeon_dummy_page {
182 struct page *page;
183 dma_addr_t addr;
184};
185int radeon_dummy_page_init(struct radeon_device *rdev);
186void radeon_dummy_page_fini(struct radeon_device *rdev);
187
188
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189/*
190 * Clocks
191 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192struct radeon_clock {
193 struct radeon_pll p1pll;
194 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500195 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 struct radeon_pll spll;
197 struct radeon_pll mpll;
198 /* 10 Khz units */
199 uint32_t default_mclk;
200 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500201 uint32_t default_dispclk;
202 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400203 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204};
205
Rafał Miłecki74338742009-11-03 00:53:02 +0100206/*
207 * Power management
208 */
209int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500210void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100211void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400212void radeon_pm_suspend(struct radeon_device *rdev);
213void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500214void radeon_combios_get_power_modes(struct radeon_device *rdev);
215void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200216int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
217 u8 clock_type,
218 u32 clock,
219 bool strobe_mode,
220 struct atom_clock_dividers *dividers);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400221void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400222int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
223 u16 voltage_level, u8 voltage_type,
224 u32 *gpio_value, u32 *gpio_mask);
225void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
226 u32 eng_clock, u32 mem_clock);
227int radeon_atom_get_voltage_step(struct radeon_device *rdev,
228 u8 voltage_type, u16 *voltage_step);
229int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
230 u8 voltage_type,
231 u16 nominal_voltage,
232 u16 *true_voltage);
233int radeon_atom_get_min_voltage(struct radeon_device *rdev,
234 u8 voltage_type, u16 *min_voltage);
235int radeon_atom_get_max_voltage(struct radeon_device *rdev,
236 u8 voltage_type, u16 *max_voltage);
237int radeon_atom_get_voltage_table(struct radeon_device *rdev,
238 u8 voltage_type,
239 struct atom_voltage_table *voltage_table);
240bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev, u8 voltage_type);
241void radeon_atom_update_memory_dll(struct radeon_device *rdev,
242 u32 mem_clock);
243void radeon_atom_set_ac_timing(struct radeon_device *rdev,
244 u32 mem_clock);
245int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
246 u8 module_index,
247 struct atom_mc_reg_table *reg_table);
248int radeon_atom_get_memory_info(struct radeon_device *rdev,
249 u8 module_index, struct atom_memory_info *mem_info);
250int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
251 bool gddr5, u8 module_index,
252 struct atom_memory_clock_range_table *mclk_range_table);
253int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
254 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400255void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500256extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
257 unsigned *bankh, unsigned *mtaspect,
258 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000259
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260/*
261 * Fences.
262 */
263struct radeon_fence_driver {
264 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000265 uint64_t gpu_addr;
266 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200267 /* sync_seq is protected by ring emission lock */
268 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200269 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200270 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100271 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272};
273
274struct radeon_fence {
275 struct radeon_device *rdev;
276 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200278 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400279 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200280 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281};
282
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000283int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
284int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500286void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200287int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400288void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289bool radeon_fence_signaled(struct radeon_fence *fence);
290int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200291int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500292int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200293int radeon_fence_wait_any(struct radeon_device *rdev,
294 struct radeon_fence **fences,
295 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
297void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200298unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200299bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
300void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
301static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
302 struct radeon_fence *b)
303{
304 if (!a) {
305 return b;
306 }
307
308 if (!b) {
309 return a;
310 }
311
312 BUG_ON(a->ring != b->ring);
313
314 if (a->seq > b->seq) {
315 return a;
316 } else {
317 return b;
318 }
319}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320
Christian Königee60e292012-08-09 16:21:08 +0200321static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
322 struct radeon_fence *b)
323{
324 if (!a) {
325 return false;
326 }
327
328 if (!b) {
329 return true;
330 }
331
332 BUG_ON(a->ring != b->ring);
333
334 return a->seq < b->seq;
335}
336
Dave Airliee024e112009-06-24 09:48:08 +1000337/*
338 * Tiling registers
339 */
340struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100341 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000342};
343
344#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345
346/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100347 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100349struct radeon_mman {
350 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000351 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100352 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100353 bool mem_global_referenced;
354 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100355};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356
Jerome Glisse721604a2012-01-05 22:11:05 -0500357/* bo virtual address in a specific vm */
358struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200359 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500360 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500361 uint64_t soffset;
362 uint64_t eoffset;
363 uint32_t flags;
364 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200365 unsigned ref_count;
366
367 /* protected by vm mutex */
368 struct list_head vm_list;
369
370 /* constant after initialization */
371 struct radeon_vm *vm;
372 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500373};
374
Jerome Glisse4c788672009-11-20 14:29:23 +0100375struct radeon_bo {
376 /* Protected by gem.mutex */
377 struct list_head list;
378 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100379 u32 placements[3];
380 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100381 struct ttm_buffer_object tbo;
382 struct ttm_bo_kmap_obj kmap;
383 unsigned pin_count;
384 void *kptr;
385 u32 tiling_flags;
386 u32 pitch;
387 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500388 /* list of all virtual address to which this bo
389 * is associated to
390 */
391 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100392 /* Constant after initialization */
393 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100394 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100395
Jerome Glisse409851f2013-04-25 22:29:27 -0400396 struct ttm_bo_kmap_obj dma_buf_vmap;
397 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100398};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100399#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100400
401struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000402 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100403 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200405 bool written;
406 unsigned domain;
407 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100408 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200409};
410
Jerome Glisse409851f2013-04-25 22:29:27 -0400411int radeon_gem_debugfs_init(struct radeon_device *rdev);
412
Jerome Glisseb15ba512011-11-15 11:48:34 -0500413/* sub-allocation manager, it has to be protected by another lock.
414 * By conception this is an helper for other part of the driver
415 * like the indirect buffer or semaphore, which both have their
416 * locking.
417 *
418 * Principe is simple, we keep a list of sub allocation in offset
419 * order (first entry has offset == 0, last entry has the highest
420 * offset).
421 *
422 * When allocating new object we first check if there is room at
423 * the end total_size - (last_object_offset + last_object_size) >=
424 * alloc_size. If so we allocate new object there.
425 *
426 * When there is not enough room at the end, we start waiting for
427 * each sub object until we reach object_offset+object_size >=
428 * alloc_size, this object then become the sub object we return.
429 *
430 * Alignment can't be bigger than page size.
431 *
432 * Hole are not considered for allocation to keep things simple.
433 * Assumption is that there won't be hole (all object on same
434 * alignment).
435 */
436struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200437 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500438 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200439 struct list_head *hole;
440 struct list_head flist[RADEON_NUM_RINGS];
441 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500442 unsigned size;
443 uint64_t gpu_addr;
444 void *cpu_ptr;
445 uint32_t domain;
446};
447
448struct radeon_sa_bo;
449
450/* sub-allocation buffer */
451struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200452 struct list_head olist;
453 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500454 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200455 unsigned soffset;
456 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200457 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500458};
459
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200460/*
461 * GEM objects.
462 */
463struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100464 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465 struct list_head objects;
466};
467
468int radeon_gem_init(struct radeon_device *rdev);
469void radeon_gem_fini(struct radeon_device *rdev);
470int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100471 int alignment, int initial_domain,
472 bool discardable, bool kernel,
473 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474
Dave Airlieff72145b2011-02-07 12:16:14 +1000475int radeon_mode_dumb_create(struct drm_file *file_priv,
476 struct drm_device *dev,
477 struct drm_mode_create_dumb *args);
478int radeon_mode_dumb_mmap(struct drm_file *filp,
479 struct drm_device *dev,
480 uint32_t handle, uint64_t *offset_p);
481int radeon_mode_dumb_destroy(struct drm_file *file_priv,
482 struct drm_device *dev,
483 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200484
485/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500486 * Semaphores.
487 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500488/* everything here is constant */
489struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200490 struct radeon_sa_bo *sa_bo;
491 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500492 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500493};
494
Jerome Glissec1341e52011-12-21 12:13:47 -0500495int radeon_semaphore_create(struct radeon_device *rdev,
496 struct radeon_semaphore **semaphore);
497void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
498 struct radeon_semaphore *semaphore);
499void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
500 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200501int radeon_semaphore_sync_rings(struct radeon_device *rdev,
502 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200503 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500504void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200505 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200506 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500507
508/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200509 * GART structures, functions & helpers
510 */
511struct radeon_mc;
512
Matt Turnera77f1712009-10-14 00:34:41 -0400513#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000514#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400515#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500516#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400517
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200518struct radeon_gart {
519 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400520 struct radeon_bo *robj;
521 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522 unsigned num_gpu_pages;
523 unsigned num_cpu_pages;
524 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525 struct page **pages;
526 dma_addr_t *pages_addr;
527 bool ready;
528};
529
530int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
531void radeon_gart_table_ram_free(struct radeon_device *rdev);
532int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
533void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400534int radeon_gart_table_vram_pin(struct radeon_device *rdev);
535void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536int radeon_gart_init(struct radeon_device *rdev);
537void radeon_gart_fini(struct radeon_device *rdev);
538void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
539 int pages);
540int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500541 int pages, struct page **pagelist,
542 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400543void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544
545
546/*
547 * GPU MC structures, functions & helpers
548 */
549struct radeon_mc {
550 resource_size_t aper_size;
551 resource_size_t aper_base;
552 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000553 /* for some chips with <= 32MB we need to lie
554 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000555 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000556 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000557 u64 gtt_size;
558 u64 gtt_start;
559 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000560 u64 vram_start;
561 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000563 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564 int vram_mtrr;
565 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000566 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400567 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400568 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569};
570
Alex Deucher06b64762010-01-05 11:27:29 -0500571bool radeon_combios_sideport_present(struct radeon_device *rdev);
572bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573
574/*
575 * GPU scratch registers structures, functions & helpers
576 */
577struct radeon_scratch {
578 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400579 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580 bool free[32];
581 uint32_t reg[32];
582};
583
584int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
585void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
586
Alex Deucher75efdee2013-03-04 12:47:46 -0500587/*
588 * GPU doorbell structures, functions & helpers
589 */
590struct radeon_doorbell {
591 u32 num_pages;
592 bool free[1024];
593 /* doorbell mmio */
594 resource_size_t base;
595 resource_size_t size;
596 void __iomem *ptr;
597};
598
599int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
600void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601
602/*
603 * IRQS.
604 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500605
606struct radeon_unpin_work {
607 struct work_struct work;
608 struct radeon_device *rdev;
609 int crtc_id;
610 struct radeon_fence *fence;
611 struct drm_pending_vblank_event *event;
612 struct radeon_bo *old_rbo;
613 u64 new_crtc_base;
614};
615
616struct r500_irq_stat_regs {
617 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400618 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500619};
620
621struct r600_irq_stat_regs {
622 u32 disp_int;
623 u32 disp_int_cont;
624 u32 disp_int_cont2;
625 u32 d1grph_int;
626 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400627 u32 hdmi0_status;
628 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500629};
630
631struct evergreen_irq_stat_regs {
632 u32 disp_int;
633 u32 disp_int_cont;
634 u32 disp_int_cont2;
635 u32 disp_int_cont3;
636 u32 disp_int_cont4;
637 u32 disp_int_cont5;
638 u32 d1grph_int;
639 u32 d2grph_int;
640 u32 d3grph_int;
641 u32 d4grph_int;
642 u32 d5grph_int;
643 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400644 u32 afmt_status1;
645 u32 afmt_status2;
646 u32 afmt_status3;
647 u32 afmt_status4;
648 u32 afmt_status5;
649 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500650};
651
Alex Deuchera59781b2012-11-09 10:45:57 -0500652struct cik_irq_stat_regs {
653 u32 disp_int;
654 u32 disp_int_cont;
655 u32 disp_int_cont2;
656 u32 disp_int_cont3;
657 u32 disp_int_cont4;
658 u32 disp_int_cont5;
659 u32 disp_int_cont6;
660};
661
Alex Deucher6f34be52010-11-21 10:59:01 -0500662union radeon_irq_stat_regs {
663 struct r500_irq_stat_regs r500;
664 struct r600_irq_stat_regs r600;
665 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500666 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500667};
668
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400669#define RADEON_MAX_HPD_PINS 6
670#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400671#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400672
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200673struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200674 bool installed;
675 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200676 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200677 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200678 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200679 wait_queue_head_t vblank_queue;
680 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200681 bool afmt[RADEON_MAX_AFMT_BLOCKS];
682 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200683};
684
685int radeon_irq_kms_init(struct radeon_device *rdev);
686void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500687void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
688void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500689void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
690void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200691void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
692void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
693void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
694void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200695
696/*
Christian Könige32eb502011-10-23 12:56:27 +0200697 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200698 */
Alex Deucher74652802011-08-25 13:39:48 -0400699
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200700struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200701 struct radeon_sa_bo *sa_bo;
702 uint32_t length_dw;
703 uint64_t gpu_addr;
704 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200705 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200706 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200707 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200708 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200709 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200710 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200711};
712
Christian Könige32eb502011-10-23 12:56:27 +0200713struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100714 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200715 volatile uint32_t *ring;
716 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200717 unsigned rptr_offs;
718 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200719 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400720 u64 next_rptr_gpu_addr;
721 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200722 unsigned wptr;
723 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200724 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200725 unsigned ring_size;
726 unsigned ring_free_dw;
727 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200728 unsigned long last_activity;
729 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200730 uint64_t gpu_addr;
731 uint32_t align_mask;
732 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200733 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500734 u32 ptr_reg_shift;
735 u32 ptr_reg_mask;
736 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400737 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500738 u64 last_semaphore_signal_addr;
739 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400740 /* for CIK queues */
741 u32 me;
742 u32 pipe;
743 u32 queue;
744 struct radeon_bo *mqd_obj;
745 u32 doorbell_page_num;
746 u32 doorbell_offset;
747 unsigned wptr_offs;
748};
749
750struct radeon_mec {
751 struct radeon_bo *hpd_eop_obj;
752 u64 hpd_eop_gpu_addr;
753 u32 num_pipe;
754 u32 num_mec;
755 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756};
757
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500758/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500759 * VM
760 */
Christian Königee60e292012-08-09 16:21:08 +0200761
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200762/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200763#define RADEON_NUM_VM 16
764
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200765/* defines number of bits in page table versus page directory,
766 * a page is 4KB so we have 12 bits offset, 9 bits in the page
767 * table and the remaining 19 bits are in the page directory */
768#define RADEON_VM_BLOCK_SIZE 9
769
770/* number of entries in page table */
771#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
772
Jerome Glisse721604a2012-01-05 22:11:05 -0500773struct radeon_vm {
774 struct list_head list;
775 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200776 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200777
778 /* contains the page directory */
779 struct radeon_sa_bo *page_directory;
780 uint64_t pd_gpu_addr;
781
782 /* array of page tables, one for each page directory entry */
783 struct radeon_sa_bo **page_tables;
784
Jerome Glisse721604a2012-01-05 22:11:05 -0500785 struct mutex mutex;
786 /* last fence for cs using this vm */
787 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200788 /* last flush or NULL if we still need to flush */
789 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500790};
791
Jerome Glisse721604a2012-01-05 22:11:05 -0500792struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200793 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500794 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200795 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500796 struct radeon_sa_manager sa_manager;
797 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500798 /* number of VMIDs */
799 unsigned nvm;
800 /* vram base address for page table entry */
801 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500802 /* is vm enabled? */
803 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500804};
805
806/*
807 * file private structure
808 */
809struct radeon_fpriv {
810 struct radeon_vm vm;
811};
812
813/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500814 * R6xx+ IH ring
815 */
816struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100817 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500818 volatile uint32_t *ring;
819 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500820 unsigned ring_size;
821 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500822 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200823 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500824 bool enabled;
825};
826
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400827struct r600_blit_cp_primitives {
828 void (*set_render_target)(struct radeon_device *rdev, int format,
829 int w, int h, u64 gpu_addr);
830 void (*cp_set_surface_sync)(struct radeon_device *rdev,
831 u32 sync_type, u32 size,
832 u64 mc_addr);
833 void (*set_shaders)(struct radeon_device *rdev);
834 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
835 void (*set_tex_resource)(struct radeon_device *rdev,
836 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400837 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400838 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
839 int x2, int y2);
840 void (*draw_auto)(struct radeon_device *rdev);
841 void (*set_default_state)(struct radeon_device *rdev);
842};
843
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000844struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100845 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400846 struct r600_blit_cp_primitives primitives;
847 int max_dim;
848 int ring_size_common;
849 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850 u64 shader_gpu_addr;
851 u32 vs_offset, ps_offset;
852 u32 state_offset;
853 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000854};
855
Alex Deucher347e7592012-03-20 17:18:21 -0400856/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400857 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400858 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400859#include "clearstate_defs.h"
860
861struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400862 /* for power gating */
863 struct radeon_bo *save_restore_obj;
864 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400865 volatile uint32_t *sr_ptr;
866 u32 *reg_list;
867 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400868 /* for clear state */
869 struct radeon_bo *clear_state_obj;
870 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400871 volatile uint32_t *cs_ptr;
872 struct cs_section_def *cs_data;
Alex Deucher347e7592012-03-20 17:18:21 -0400873};
874
Jerome Glisse69e130a2011-12-21 12:13:46 -0500875int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200876 struct radeon_ib *ib, struct radeon_vm *vm,
877 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200878void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100879void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200880int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
881 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882int radeon_ib_pool_init(struct radeon_device *rdev);
883void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200884int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400886bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
887 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200888void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
889int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
890int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
891void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
892void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200893void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200894void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
895int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200896void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200897void radeon_ring_lockup_update(struct radeon_ring *ring);
898bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200899unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
900 uint32_t **data);
901int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
902 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200903int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500904 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
905 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200906void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907
908
Alex Deucher4d756582012-09-27 15:08:35 -0400909/* r600 async dma */
910void r600_dma_stop(struct radeon_device *rdev);
911int r600_dma_resume(struct radeon_device *rdev);
912void r600_dma_fini(struct radeon_device *rdev);
913
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500914void cayman_dma_stop(struct radeon_device *rdev);
915int cayman_dma_resume(struct radeon_device *rdev);
916void cayman_dma_fini(struct radeon_device *rdev);
917
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200918/*
919 * CS.
920 */
921struct radeon_cs_reloc {
922 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100923 struct radeon_bo *robj;
924 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200925 uint32_t handle;
926 uint32_t flags;
927};
928
929struct radeon_cs_chunk {
930 uint32_t chunk_id;
931 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500932 int kpage_idx[2];
933 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500935 void __user *user_ptr;
936 int last_copied_page;
937 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938};
939
940struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100941 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200942 struct radeon_device *rdev;
943 struct drm_file *filp;
944 /* chunks */
945 unsigned nchunks;
946 struct radeon_cs_chunk *chunks;
947 uint64_t *chunks_array;
948 /* IB */
949 unsigned idx;
950 /* relocations */
951 unsigned nrelocs;
952 struct radeon_cs_reloc *relocs;
953 struct radeon_cs_reloc **relocs_ptr;
954 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500955 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956 /* indices of various chunks */
957 int chunk_ib_idx;
958 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500959 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400960 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200961 struct radeon_ib ib;
962 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200963 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000964 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200965 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500966 u32 cs_flags;
967 u32 ring;
968 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200969};
970
Dave Airlie513bcb42009-09-23 16:56:27 +1000971extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700972extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000973
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200974struct radeon_cs_packet {
975 unsigned idx;
976 unsigned type;
977 unsigned reg;
978 unsigned opcode;
979 int count;
980 unsigned one_reg_wr;
981};
982
983typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
984 struct radeon_cs_packet *pkt,
985 unsigned idx, unsigned reg);
986typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
987 struct radeon_cs_packet *pkt);
988
989
990/*
991 * AGP
992 */
993int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000994void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200995void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200996void radeon_agp_fini(struct radeon_device *rdev);
997
998
999/*
1000 * Writeback
1001 */
1002struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001003 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001004 volatile uint32_t *wb;
1005 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001006 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001007 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001008};
1009
Alex Deucher724c80e2010-08-27 18:25:25 -04001010#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001011#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001012#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001013#define RADEON_WB_CP1_RPTR_OFFSET 1280
1014#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001015#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001016#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001017#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +02001018#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -04001019#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001020#define CIK_WB_CP1_WPTR_OFFSET 3328
1021#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001022
Jerome Glissec93bb852009-07-13 21:04:08 +02001023/**
1024 * struct radeon_pm - power management datas
1025 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1026 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1027 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1028 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1029 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1030 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1031 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1032 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1033 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001034 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001035 * @needed_bandwidth: current bandwidth needs
1036 *
1037 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001038 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001039 * Equation between gpu/memory clock and available bandwidth is hw dependent
1040 * (type of memory, bus size, efficiency, ...)
1041 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001042
1043enum radeon_pm_method {
1044 PM_METHOD_PROFILE,
1045 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001046};
Alex Deucherce8f5372010-05-07 15:10:16 -04001047
1048enum radeon_dynpm_state {
1049 DYNPM_STATE_DISABLED,
1050 DYNPM_STATE_MINIMUM,
1051 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001052 DYNPM_STATE_ACTIVE,
1053 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001054};
1055enum radeon_dynpm_action {
1056 DYNPM_ACTION_NONE,
1057 DYNPM_ACTION_MINIMUM,
1058 DYNPM_ACTION_DOWNCLOCK,
1059 DYNPM_ACTION_UPCLOCK,
1060 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001061};
Alex Deucher56278a82009-12-28 13:58:44 -05001062
1063enum radeon_voltage_type {
1064 VOLTAGE_NONE = 0,
1065 VOLTAGE_GPIO,
1066 VOLTAGE_VDDC,
1067 VOLTAGE_SW
1068};
1069
Alex Deucher0ec0e742009-12-23 13:21:58 -05001070enum radeon_pm_state_type {
1071 POWER_STATE_TYPE_DEFAULT,
1072 POWER_STATE_TYPE_POWERSAVE,
1073 POWER_STATE_TYPE_BATTERY,
1074 POWER_STATE_TYPE_BALANCED,
1075 POWER_STATE_TYPE_PERFORMANCE,
1076};
1077
Alex Deucherce8f5372010-05-07 15:10:16 -04001078enum radeon_pm_profile_type {
1079 PM_PROFILE_DEFAULT,
1080 PM_PROFILE_AUTO,
1081 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001082 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001083 PM_PROFILE_HIGH,
1084};
1085
1086#define PM_PROFILE_DEFAULT_IDX 0
1087#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001088#define PM_PROFILE_MID_SH_IDX 2
1089#define PM_PROFILE_HIGH_SH_IDX 3
1090#define PM_PROFILE_LOW_MH_IDX 4
1091#define PM_PROFILE_MID_MH_IDX 5
1092#define PM_PROFILE_HIGH_MH_IDX 6
1093#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001094
1095struct radeon_pm_profile {
1096 int dpms_off_ps_idx;
1097 int dpms_on_ps_idx;
1098 int dpms_off_cm_idx;
1099 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001100};
1101
Alex Deucher21a81222010-07-02 12:58:16 -04001102enum radeon_int_thermal_type {
1103 THERMAL_TYPE_NONE,
1104 THERMAL_TYPE_RV6XX,
1105 THERMAL_TYPE_RV770,
1106 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001107 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001108 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001109 THERMAL_TYPE_SI,
Alex Deucher51150202012-12-18 22:07:14 -05001110 THERMAL_TYPE_CI,
Alex Deucher21a81222010-07-02 12:58:16 -04001111};
1112
Alex Deucher56278a82009-12-28 13:58:44 -05001113struct radeon_voltage {
1114 enum radeon_voltage_type type;
1115 /* gpio voltage */
1116 struct radeon_gpio_rec gpio;
1117 u32 delay; /* delay in usec from voltage drop to sclk change */
1118 bool active_high; /* voltage drop is active when bit is high */
1119 /* VDDC voltage */
1120 u8 vddc_id; /* index into vddc voltage table */
1121 u8 vddci_id; /* index into vddci voltage table */
1122 bool vddci_enabled;
1123 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001124 u16 voltage;
1125 /* evergreen+ vddci */
1126 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001127};
1128
Alex Deucherd7311172010-05-03 01:13:14 -04001129/* clock mode flags */
1130#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1131
Alex Deucher56278a82009-12-28 13:58:44 -05001132struct radeon_pm_clock_info {
1133 /* memory clock */
1134 u32 mclk;
1135 /* engine clock */
1136 u32 sclk;
1137 /* voltage info */
1138 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001139 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001140 u32 flags;
1141};
1142
Alex Deuchera48b9b42010-04-22 14:03:55 -04001143/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001144#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001145
Alex Deucher56278a82009-12-28 13:58:44 -05001146struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001147 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001148 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001149 /* number of valid clock modes in this power state */
1150 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001151 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001152 /* standardized state flags */
1153 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001154 u32 misc; /* vbios specific flags */
1155 u32 misc2; /* vbios specific flags */
1156 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001157};
1158
Rafał Miłecki27459322010-02-11 22:16:36 +00001159/*
1160 * Some modes are overclocked by very low value, accept them
1161 */
1162#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1163
Jerome Glissec93bb852009-07-13 21:04:08 +02001164struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001165 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001166 /* write locked while reprogramming mclk */
1167 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001168 u32 active_crtcs;
1169 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001170 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001171 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001172 fixed20_12 max_bandwidth;
1173 fixed20_12 igp_sideport_mclk;
1174 fixed20_12 igp_system_mclk;
1175 fixed20_12 igp_ht_link_clk;
1176 fixed20_12 igp_ht_link_width;
1177 fixed20_12 k8_bandwidth;
1178 fixed20_12 sideport_bandwidth;
1179 fixed20_12 ht_bandwidth;
1180 fixed20_12 core_bandwidth;
1181 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001182 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001183 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001184 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001185 /* number of valid power states */
1186 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001187 int current_power_state_index;
1188 int current_clock_mode_index;
1189 int requested_power_state_index;
1190 int requested_clock_mode_index;
1191 int default_power_state_index;
1192 u32 current_sclk;
1193 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001194 u16 current_vddc;
1195 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001196 u32 default_sclk;
1197 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001198 u16 default_vddc;
1199 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001200 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001201 /* selected pm method */
1202 enum radeon_pm_method pm_method;
1203 /* dynpm power management */
1204 struct delayed_work dynpm_idle_work;
1205 enum radeon_dynpm_state dynpm_state;
1206 enum radeon_dynpm_action dynpm_planned_action;
1207 unsigned long dynpm_action_timeout;
1208 bool dynpm_can_upclock;
1209 bool dynpm_can_downclock;
1210 /* profile-based power management */
1211 enum radeon_pm_profile_type profile;
1212 int profile_index;
1213 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001214 /* internal thermal controller on rv6xx+ */
1215 enum radeon_int_thermal_type int_thermal_type;
1216 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001217};
1218
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001219int radeon_pm_get_type_index(struct radeon_device *rdev,
1220 enum radeon_pm_state_type ps_type,
1221 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001222/*
1223 * UVD
1224 */
1225#define RADEON_MAX_UVD_HANDLES 10
1226#define RADEON_UVD_STACK_SIZE (1024*1024)
1227#define RADEON_UVD_HEAP_SIZE (1024*1024)
1228
1229struct radeon_uvd {
1230 struct radeon_bo *vcpu_bo;
1231 void *cpu_addr;
1232 uint64_t gpu_addr;
1233 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1234 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001235 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001236};
1237
1238int radeon_uvd_init(struct radeon_device *rdev);
1239void radeon_uvd_fini(struct radeon_device *rdev);
1240int radeon_uvd_suspend(struct radeon_device *rdev);
1241int radeon_uvd_resume(struct radeon_device *rdev);
1242int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1243 uint32_t handle, struct radeon_fence **fence);
1244int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1245 uint32_t handle, struct radeon_fence **fence);
1246void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1247void radeon_uvd_free_handles(struct radeon_device *rdev,
1248 struct drm_file *filp);
1249int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001250void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001251int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1252 unsigned vclk, unsigned dclk,
1253 unsigned vco_min, unsigned vco_max,
1254 unsigned fb_factor, unsigned fb_mask,
1255 unsigned pd_min, unsigned pd_max,
1256 unsigned pd_even,
1257 unsigned *optimal_fb_div,
1258 unsigned *optimal_vclk_div,
1259 unsigned *optimal_dclk_div);
1260int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1261 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001262
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001263struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001264 int channels;
1265 int rate;
1266 int bits_per_sample;
1267 u8 status_bits;
1268 u8 category_code;
1269};
1270
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001271/*
1272 * Benchmarking
1273 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001274void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001275
1276
1277/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001278 * Testing
1279 */
1280void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001281void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001282 struct radeon_ring *cpA,
1283 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001284void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001285
1286
1287/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001288 * Debugfs
1289 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001290struct radeon_debugfs {
1291 struct drm_info_list *files;
1292 unsigned num_files;
1293};
1294
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001295int radeon_debugfs_add_files(struct radeon_device *rdev,
1296 struct drm_info_list *files,
1297 unsigned nfiles);
1298int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001299
1300
1301/*
1302 * ASIC specific functions.
1303 */
1304struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001305 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001306 void (*fini)(struct radeon_device *rdev);
1307 int (*resume)(struct radeon_device *rdev);
1308 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001309 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001310 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001311 /* ioctl hw specific callback. Some hw might want to perform special
1312 * operation on specific ioctl. For instance on wait idle some hw
1313 * might want to perform and HDP flush through MMIO as it seems that
1314 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1315 * through ring.
1316 */
1317 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1318 /* check if 3D engine is idle */
1319 bool (*gui_idle)(struct radeon_device *rdev);
1320 /* wait for mc_idle */
1321 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001322 /* get the reference clock */
1323 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001324 /* get the gpu clock counter */
1325 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001326 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001327 struct {
1328 void (*tlb_flush)(struct radeon_device *rdev);
1329 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1330 } gart;
Christian König05b07142012-08-06 20:21:10 +02001331 struct {
1332 int (*init)(struct radeon_device *rdev);
1333 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001334
1335 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001336 void (*set_page)(struct radeon_device *rdev,
1337 struct radeon_ib *ib,
1338 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001339 uint64_t addr, unsigned count,
1340 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001341 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001342 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001343 struct {
1344 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001345 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001346 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001347 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001348 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001349 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001350 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1351 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1352 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001353 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001354 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucherf93bdef2013-01-29 14:10:56 -05001355
1356 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1357 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1358 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König4c87bc22011-10-19 19:02:21 +02001359 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001360 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001361 struct {
1362 int (*set)(struct radeon_device *rdev);
1363 int (*process)(struct radeon_device *rdev);
1364 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001365 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001366 struct {
1367 /* display watermarks */
1368 void (*bandwidth_update)(struct radeon_device *rdev);
1369 /* get frame count */
1370 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1371 /* wait for vblank */
1372 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001373 /* set backlight level */
1374 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001375 /* get backlight level */
1376 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001377 /* audio callbacks */
1378 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1379 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001380 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001381 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001382 struct {
1383 int (*blit)(struct radeon_device *rdev,
1384 uint64_t src_offset,
1385 uint64_t dst_offset,
1386 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001387 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001388 u32 blit_ring_index;
1389 int (*dma)(struct radeon_device *rdev,
1390 uint64_t src_offset,
1391 uint64_t dst_offset,
1392 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001393 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001394 u32 dma_ring_index;
1395 /* method used for bo copy */
1396 int (*copy)(struct radeon_device *rdev,
1397 uint64_t src_offset,
1398 uint64_t dst_offset,
1399 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001400 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001401 /* ring used for bo copies */
1402 u32 copy_ring_index;
1403 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001404 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001405 struct {
1406 int (*set_reg)(struct radeon_device *rdev, int reg,
1407 uint32_t tiling_flags, uint32_t pitch,
1408 uint32_t offset, uint32_t obj_size);
1409 void (*clear_reg)(struct radeon_device *rdev, int reg);
1410 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001411 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001412 struct {
1413 void (*init)(struct radeon_device *rdev);
1414 void (*fini)(struct radeon_device *rdev);
1415 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1416 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1417 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001418 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001419 struct {
1420 void (*misc)(struct radeon_device *rdev);
1421 void (*prepare)(struct radeon_device *rdev);
1422 void (*finish)(struct radeon_device *rdev);
1423 void (*init_profile)(struct radeon_device *rdev);
1424 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001425 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1426 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1427 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1428 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1429 int (*get_pcie_lanes)(struct radeon_device *rdev);
1430 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1431 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001432 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001433 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001434 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001435 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001436 struct {
1437 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1438 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1439 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1440 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001441};
1442
Jerome Glisse21f9a432009-09-11 15:55:33 +02001443/*
1444 * Asic structures
1445 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001446struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001447 const unsigned *reg_safe_bm;
1448 unsigned reg_safe_bm_size;
1449 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001450};
1451
Jerome Glisse21f9a432009-09-11 15:55:33 +02001452struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001453 const unsigned *reg_safe_bm;
1454 unsigned reg_safe_bm_size;
1455 u32 resync_scratch;
1456 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001457};
1458
1459struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001460 unsigned max_pipes;
1461 unsigned max_tile_pipes;
1462 unsigned max_simds;
1463 unsigned max_backends;
1464 unsigned max_gprs;
1465 unsigned max_threads;
1466 unsigned max_stack_entries;
1467 unsigned max_hw_contexts;
1468 unsigned max_gs_threads;
1469 unsigned sx_max_export_size;
1470 unsigned sx_max_export_pos_size;
1471 unsigned sx_max_export_smx_size;
1472 unsigned sq_num_cf_insts;
1473 unsigned tiling_nbanks;
1474 unsigned tiling_npipes;
1475 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001476 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001477 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001478};
1479
1480struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001481 unsigned max_pipes;
1482 unsigned max_tile_pipes;
1483 unsigned max_simds;
1484 unsigned max_backends;
1485 unsigned max_gprs;
1486 unsigned max_threads;
1487 unsigned max_stack_entries;
1488 unsigned max_hw_contexts;
1489 unsigned max_gs_threads;
1490 unsigned sx_max_export_size;
1491 unsigned sx_max_export_pos_size;
1492 unsigned sx_max_export_smx_size;
1493 unsigned sq_num_cf_insts;
1494 unsigned sx_num_of_sets;
1495 unsigned sc_prim_fifo_size;
1496 unsigned sc_hiz_tile_fifo_size;
1497 unsigned sc_earlyz_tile_fifo_fize;
1498 unsigned tiling_nbanks;
1499 unsigned tiling_npipes;
1500 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001501 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001502 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001503};
1504
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001505struct evergreen_asic {
1506 unsigned num_ses;
1507 unsigned max_pipes;
1508 unsigned max_tile_pipes;
1509 unsigned max_simds;
1510 unsigned max_backends;
1511 unsigned max_gprs;
1512 unsigned max_threads;
1513 unsigned max_stack_entries;
1514 unsigned max_hw_contexts;
1515 unsigned max_gs_threads;
1516 unsigned sx_max_export_size;
1517 unsigned sx_max_export_pos_size;
1518 unsigned sx_max_export_smx_size;
1519 unsigned sq_num_cf_insts;
1520 unsigned sx_num_of_sets;
1521 unsigned sc_prim_fifo_size;
1522 unsigned sc_hiz_tile_fifo_size;
1523 unsigned sc_earlyz_tile_fifo_size;
1524 unsigned tiling_nbanks;
1525 unsigned tiling_npipes;
1526 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001527 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001528 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001529};
1530
Alex Deucherfecf1d02011-03-02 20:07:29 -05001531struct cayman_asic {
1532 unsigned max_shader_engines;
1533 unsigned max_pipes_per_simd;
1534 unsigned max_tile_pipes;
1535 unsigned max_simds_per_se;
1536 unsigned max_backends_per_se;
1537 unsigned max_texture_channel_caches;
1538 unsigned max_gprs;
1539 unsigned max_threads;
1540 unsigned max_gs_threads;
1541 unsigned max_stack_entries;
1542 unsigned sx_num_of_sets;
1543 unsigned sx_max_export_size;
1544 unsigned sx_max_export_pos_size;
1545 unsigned sx_max_export_smx_size;
1546 unsigned max_hw_contexts;
1547 unsigned sq_num_cf_insts;
1548 unsigned sc_prim_fifo_size;
1549 unsigned sc_hiz_tile_fifo_size;
1550 unsigned sc_earlyz_tile_fifo_size;
1551
1552 unsigned num_shader_engines;
1553 unsigned num_shader_pipes_per_simd;
1554 unsigned num_tile_pipes;
1555 unsigned num_simds_per_se;
1556 unsigned num_backends_per_se;
1557 unsigned backend_disable_mask_per_asic;
1558 unsigned backend_map;
1559 unsigned num_texture_channel_caches;
1560 unsigned mem_max_burst_length_bytes;
1561 unsigned mem_row_size_in_kb;
1562 unsigned shader_engine_tile_size;
1563 unsigned num_gpus;
1564 unsigned multi_gpu_tile_size;
1565
1566 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001567};
1568
Alex Deucher0a96d722012-03-20 17:18:11 -04001569struct si_asic {
1570 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001571 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001572 unsigned max_cu_per_sh;
1573 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001574 unsigned max_backends_per_se;
1575 unsigned max_texture_channel_caches;
1576 unsigned max_gprs;
1577 unsigned max_gs_threads;
1578 unsigned max_hw_contexts;
1579 unsigned sc_prim_fifo_size_frontend;
1580 unsigned sc_prim_fifo_size_backend;
1581 unsigned sc_hiz_tile_fifo_size;
1582 unsigned sc_earlyz_tile_fifo_size;
1583
Alex Deucher0a96d722012-03-20 17:18:11 -04001584 unsigned num_tile_pipes;
1585 unsigned num_backends_per_se;
1586 unsigned backend_disable_mask_per_asic;
1587 unsigned backend_map;
1588 unsigned num_texture_channel_caches;
1589 unsigned mem_max_burst_length_bytes;
1590 unsigned mem_row_size_in_kb;
1591 unsigned shader_engine_tile_size;
1592 unsigned num_gpus;
1593 unsigned multi_gpu_tile_size;
1594
1595 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001596 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001597};
1598
Alex Deucher8cc1a532013-04-09 12:41:24 -04001599struct cik_asic {
1600 unsigned max_shader_engines;
1601 unsigned max_tile_pipes;
1602 unsigned max_cu_per_sh;
1603 unsigned max_sh_per_se;
1604 unsigned max_backends_per_se;
1605 unsigned max_texture_channel_caches;
1606 unsigned max_gprs;
1607 unsigned max_gs_threads;
1608 unsigned max_hw_contexts;
1609 unsigned sc_prim_fifo_size_frontend;
1610 unsigned sc_prim_fifo_size_backend;
1611 unsigned sc_hiz_tile_fifo_size;
1612 unsigned sc_earlyz_tile_fifo_size;
1613
1614 unsigned num_tile_pipes;
1615 unsigned num_backends_per_se;
1616 unsigned backend_disable_mask_per_asic;
1617 unsigned backend_map;
1618 unsigned num_texture_channel_caches;
1619 unsigned mem_max_burst_length_bytes;
1620 unsigned mem_row_size_in_kb;
1621 unsigned shader_engine_tile_size;
1622 unsigned num_gpus;
1623 unsigned multi_gpu_tile_size;
1624
1625 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001626 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001627};
1628
Jerome Glisse068a1172009-06-17 13:28:30 +02001629union radeon_asic_config {
1630 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001631 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001632 struct r600_asic r600;
1633 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001634 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001635 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001636 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001637 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001638};
1639
Daniel Vetter0a10c852010-03-11 21:19:14 +00001640/*
1641 * asic initizalization from radeon_asic.c
1642 */
1643void radeon_agp_disable(struct radeon_device *rdev);
1644int radeon_asic_init(struct radeon_device *rdev);
1645
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001646
1647/*
1648 * IOCTL.
1649 */
1650int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1651 struct drm_file *filp);
1652int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1653 struct drm_file *filp);
1654int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1655 struct drm_file *file_priv);
1656int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1657 struct drm_file *file_priv);
1658int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1659 struct drm_file *file_priv);
1660int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1661 struct drm_file *file_priv);
1662int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1663 struct drm_file *filp);
1664int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1665 struct drm_file *filp);
1666int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1667 struct drm_file *filp);
1668int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1669 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001670int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1671 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001672int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001673int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1674 struct drm_file *filp);
1675int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1676 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001677
Alex Deucher16cdf042011-10-28 10:30:02 -04001678/* VRAM scratch page for HDP bug, default vram page */
1679struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001680 struct radeon_bo *robj;
1681 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001682 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001683};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001684
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001685/*
1686 * ACPI
1687 */
1688struct radeon_atif_notification_cfg {
1689 bool enabled;
1690 int command_code;
1691};
1692
1693struct radeon_atif_notifications {
1694 bool display_switch;
1695 bool expansion_mode_change;
1696 bool thermal_state;
1697 bool forced_power_state;
1698 bool system_power_state;
1699 bool display_conf_change;
1700 bool px_gfx_switch;
1701 bool brightness_change;
1702 bool dgpu_display_event;
1703};
1704
1705struct radeon_atif_functions {
1706 bool system_params;
1707 bool sbios_requests;
1708 bool select_active_disp;
1709 bool lid_state;
1710 bool get_tv_standard;
1711 bool set_tv_standard;
1712 bool get_panel_expansion_mode;
1713 bool set_panel_expansion_mode;
1714 bool temperature_change;
1715 bool graphics_device_types;
1716};
1717
1718struct radeon_atif {
1719 struct radeon_atif_notifications notifications;
1720 struct radeon_atif_functions functions;
1721 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001722 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001723};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001724
Alex Deuchere3a15922012-08-16 11:13:43 -04001725struct radeon_atcs_functions {
1726 bool get_ext_state;
1727 bool pcie_perf_req;
1728 bool pcie_dev_rdy;
1729 bool pcie_bus_width;
1730};
1731
1732struct radeon_atcs {
1733 struct radeon_atcs_functions functions;
1734};
1735
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001736/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001737 * Core structure, functions and helpers.
1738 */
1739typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1740typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1741
1742struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001743 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001744 struct drm_device *ddev;
1745 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001746 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001747 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001748 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001749 enum radeon_family family;
1750 unsigned long flags;
1751 int usec_timeout;
1752 enum radeon_pll_errata pll_errata;
1753 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001754 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001755 int disp_priority;
1756 /* BIOS */
1757 uint8_t *bios;
1758 bool is_atom_bios;
1759 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001760 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001761 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001762 resource_size_t rmmio_base;
1763 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001764 /* protects concurrent MM_INDEX/DATA based register access */
1765 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001766 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001767 radeon_rreg_t mc_rreg;
1768 radeon_wreg_t mc_wreg;
1769 radeon_rreg_t pll_rreg;
1770 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001771 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001772 radeon_rreg_t pciep_rreg;
1773 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001774 /* io port */
1775 void __iomem *rio_mem;
1776 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001777 struct radeon_clock clock;
1778 struct radeon_mc mc;
1779 struct radeon_gart gart;
1780 struct radeon_mode_info mode_info;
1781 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05001782 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001783 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001784 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001785 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001786 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001787 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001788 bool ib_pool_ready;
1789 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001790 struct radeon_irq irq;
1791 struct radeon_asic *asic;
1792 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001793 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001794 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001795 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001796 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001797 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001798 bool shutdown;
1799 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001800 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001801 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001802 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001803 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001804 const struct firmware *me_fw; /* all family ME firmware */
1805 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001806 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001807 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001808 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02001809 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05001810 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04001811 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001812 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001813 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001814 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001815 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04001816 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04001817 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001818 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001819 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04001820 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001821 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001822 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001823 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04001824 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02001825 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001826 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001827 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001828 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001829 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001830 /* i2c buses */
1831 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001832 /* debugfs */
1833 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1834 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001835 /* virtual memory */
1836 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001837 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001838 /* ACPI interface */
1839 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001840 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001841};
1842
1843int radeon_device_init(struct radeon_device *rdev,
1844 struct drm_device *ddev,
1845 struct pci_dev *pdev,
1846 uint32_t flags);
1847void radeon_device_fini(struct radeon_device *rdev);
1848int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1849
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001850uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1851 bool always_indirect);
1852void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1853 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001854u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1855void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001856
Alex Deucher75efdee2013-03-04 12:47:46 -05001857u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
1858void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
1859
Jerome Glisse4c788672009-11-20 14:29:23 +01001860/*
1861 * Cast helper
1862 */
1863#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001864
1865/*
1866 * Registers read & write functions.
1867 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001868#define RREG8(reg) readb((rdev->rmmio) + (reg))
1869#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1870#define RREG16(reg) readw((rdev->rmmio) + (reg))
1871#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001872#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1873#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1874#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1875#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1876#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001877#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1878#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1879#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1880#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1881#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1882#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001883#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1884#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04001885#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
1886#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04001887#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
1888#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04001889#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
1890#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04001891#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
1892#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001893#define WREG32_P(reg, val, mask) \
1894 do { \
1895 uint32_t tmp_ = RREG32(reg); \
1896 tmp_ &= (mask); \
1897 tmp_ |= ((val) & ~(mask)); \
1898 WREG32(reg, tmp_); \
1899 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02001900#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1901#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001902#define WREG32_PLL_P(reg, val, mask) \
1903 do { \
1904 uint32_t tmp_ = RREG32_PLL(reg); \
1905 tmp_ &= (mask); \
1906 tmp_ |= ((val) & ~(mask)); \
1907 WREG32_PLL(reg, tmp_); \
1908 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001909#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001910#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1911#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001912
Alex Deucher75efdee2013-03-04 12:47:46 -05001913#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
1914#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
1915
Dave Airliede1b2892009-08-12 18:43:14 +10001916/*
1917 * Indirect registers accessor
1918 */
1919static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1920{
1921 uint32_t r;
1922
1923 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1924 r = RREG32(RADEON_PCIE_DATA);
1925 return r;
1926}
1927
1928static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1929{
1930 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1931 WREG32(RADEON_PCIE_DATA, (v));
1932}
1933
Alex Deucher1d5d0c32012-04-20 12:39:49 -04001934static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
1935{
1936 u32 r;
1937
1938 WREG32(TN_SMC_IND_INDEX_0, (reg));
1939 r = RREG32(TN_SMC_IND_DATA_0);
1940 return r;
1941}
1942
1943static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1944{
1945 WREG32(TN_SMC_IND_INDEX_0, (reg));
1946 WREG32(TN_SMC_IND_DATA_0, (v));
1947}
1948
Alex Deucherff82bbc2013-04-12 11:27:20 -04001949static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
1950{
1951 u32 r;
1952
1953 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
1954 r = RREG32(R600_RCU_DATA);
1955 return r;
1956}
1957
1958static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1959{
1960 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
1961 WREG32(R600_RCU_DATA, (v));
1962}
1963
Alex Deucher46f95642013-04-12 11:49:51 -04001964static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
1965{
1966 u32 r;
1967
1968 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
1969 r = RREG32(EVERGREEN_CG_IND_DATA);
1970 return r;
1971}
1972
1973static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1974{
1975 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
1976 WREG32(EVERGREEN_CG_IND_DATA, (v));
1977}
1978
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001979void r100_pll_errata_after_index(struct radeon_device *rdev);
1980
1981
1982/*
1983 * ASICs helpers.
1984 */
Dave Airlieb995e432009-07-14 02:02:32 +10001985#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1986 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001987#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1988 (rdev->family == CHIP_RV200) || \
1989 (rdev->family == CHIP_RS100) || \
1990 (rdev->family == CHIP_RS200) || \
1991 (rdev->family == CHIP_RV250) || \
1992 (rdev->family == CHIP_RV280) || \
1993 (rdev->family == CHIP_RS300))
1994#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1995 (rdev->family == CHIP_RV350) || \
1996 (rdev->family == CHIP_R350) || \
1997 (rdev->family == CHIP_RV380) || \
1998 (rdev->family == CHIP_R420) || \
1999 (rdev->family == CHIP_R423) || \
2000 (rdev->family == CHIP_RV410) || \
2001 (rdev->family == CHIP_RS400) || \
2002 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002003#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2004 (rdev->ddev->pdev->device == 0x9443) || \
2005 (rdev->ddev->pdev->device == 0x944B) || \
2006 (rdev->ddev->pdev->device == 0x9506) || \
2007 (rdev->ddev->pdev->device == 0x9509) || \
2008 (rdev->ddev->pdev->device == 0x950F) || \
2009 (rdev->ddev->pdev->device == 0x689C) || \
2010 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002011#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002012#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2013 (rdev->family == CHIP_RS690) || \
2014 (rdev->family == CHIP_RS740) || \
2015 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002016#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2017#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002018#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002019#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2020 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002021#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002022#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2023#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2024 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002025#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002026#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002027#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002028
2029/*
2030 * BIOS helpers.
2031 */
2032#define RBIOS8(i) (rdev->bios[i])
2033#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2034#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2035
2036int radeon_combios_init(struct radeon_device *rdev);
2037void radeon_combios_fini(struct radeon_device *rdev);
2038int radeon_atombios_init(struct radeon_device *rdev);
2039void radeon_atombios_fini(struct radeon_device *rdev);
2040
2041
2042/*
2043 * RING helpers.
2044 */
Andi Kleence580fa2011-10-13 16:08:47 -07002045#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002046static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002047{
Christian Könige32eb502011-10-23 12:56:27 +02002048 ring->ring[ring->wptr++] = v;
2049 ring->wptr &= ring->ptr_mask;
2050 ring->count_dw--;
2051 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002052}
Andi Kleence580fa2011-10-13 16:08:47 -07002053#else
2054/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002055void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002056#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002057
2058/*
2059 * ASICs macro.
2060 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002061#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002062#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2063#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2064#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01002065#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002066#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002067#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002068#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2069#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002070#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2071#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002072#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05002073#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
2074#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
2075#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02002076#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05002077#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02002078#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04002079#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherf93bdef2013-01-29 14:10:56 -05002080#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
2081#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
2082#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002083#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2084#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002085#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002086#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002087#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002088#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2089#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02002090#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
2091#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002092#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2093#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2094#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2095#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2096#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2097#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002098#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2099#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2100#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2101#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2102#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2103#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2104#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002105#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002106#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002107#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2108#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002109#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002110#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2111#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2112#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2113#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002114#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002115#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2116#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2117#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2118#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2119#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002120#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2121#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2122#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2123#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2124#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002125#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002126#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002127
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002128/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002129/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002130extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002131extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002132extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002133extern int radeon_modeset_init(struct radeon_device *rdev);
2134extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002135extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002136extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002137extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002138extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002139extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002140extern void radeon_wb_fini(struct radeon_device *rdev);
2141extern int radeon_wb_init(struct radeon_device *rdev);
2142extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002143extern void radeon_surface_init(struct radeon_device *rdev);
2144extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002145extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002146extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002147extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002148extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002149extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2150extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002151extern int radeon_resume_kms(struct drm_device *dev);
2152extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002153extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002154extern void radeon_program_register_sequence(struct radeon_device *rdev,
2155 const u32 *registers,
2156 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002157
Daniel Vetter3574dda2011-02-18 17:59:19 +01002158/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002159 * vm
2160 */
2161int radeon_vm_manager_init(struct radeon_device *rdev);
2162void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002163void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002164void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002165int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002166void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002167struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2168 struct radeon_vm *vm, int ring);
2169void radeon_vm_fence(struct radeon_device *rdev,
2170 struct radeon_vm *vm,
2171 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002172uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002173int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2174 struct radeon_vm *vm,
2175 struct radeon_bo *bo,
2176 struct ttm_mem_reg *mem);
2177void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2178 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002179struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2180 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002181struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2182 struct radeon_vm *vm,
2183 struct radeon_bo *bo);
2184int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2185 struct radeon_bo_va *bo_va,
2186 uint64_t offset,
2187 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002188int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002189 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002190
Alex Deucherf122c612012-03-30 08:59:57 -04002191/* audio */
2192void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002193
2194/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002195 * R600 vram scratch functions
2196 */
2197int r600_vram_scratch_init(struct radeon_device *rdev);
2198void r600_vram_scratch_fini(struct radeon_device *rdev);
2199
2200/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002201 * r600 cs checking helper
2202 */
2203unsigned r600_mip_minify(unsigned size, unsigned level);
2204bool r600_fmt_is_valid_color(u32 format);
2205bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2206int r600_fmt_get_blocksize(u32 format);
2207int r600_fmt_get_nblocksx(u32 format, u32 w);
2208int r600_fmt_get_nblocksy(u32 format, u32 h);
2209
2210/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002211 * r600 functions used by radeon_encoder.c
2212 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002213struct radeon_hdmi_acr {
2214 u32 clock;
2215
2216 int n_32khz;
2217 int cts_32khz;
2218
2219 int n_44_1khz;
2220 int cts_44_1khz;
2221
2222 int n_48khz;
2223 int cts_48khz;
2224
2225};
2226
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002227extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2228
Alex Deucher416a2bd2012-05-31 19:00:25 -04002229extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2230 u32 tiling_pipe_num,
2231 u32 max_rb_num,
2232 u32 total_max_rb_num,
2233 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002234
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002235/*
2236 * evergreen functions used by radeon_encoder.c
2237 */
2238
Alex Deucher0af62b02011-01-06 21:19:31 -05002239extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002240extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002241
Alex Deucherc4917072012-07-31 17:14:35 -04002242/* radeon_acpi.c */
2243#if defined(CONFIG_ACPI)
2244extern int radeon_acpi_init(struct radeon_device *rdev);
2245extern void radeon_acpi_fini(struct radeon_device *rdev);
2246#else
2247static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2248static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2249#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002250
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002251int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2252 struct radeon_cs_packet *pkt,
2253 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002254bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002255void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2256 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002257int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2258 struct radeon_cs_reloc **cs_reloc,
2259 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002260int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2261 uint32_t *vline_start_end,
2262 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002263
Jerome Glisse4c788672009-11-20 14:29:23 +01002264#include "radeon_object.h"
2265
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002266#endif