blob: 666a0ecebb1228a640cc9147d19d89f986a82300 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
49 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
50 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
51 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
52};
53
54static const u32 hpd_mask_i915[] = {
55 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
56 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
57 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
58 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
59 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
60 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
61};
62
63static const u32 hpd_status_gen4[] = {
64 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
65 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
66 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
67 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
68 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
69 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
70};
71
72static const u32 hpd_status_i965[] = {
73 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
74 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
75 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
76 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
77 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
78 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
79};
80
81static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
82 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
83 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
84 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
85 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
86 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
87 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
88};
89
90
91
Zhenyu Wang036a4a72009-06-08 14:40:19 +080092/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010093static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050094ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080095{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000096 if ((dev_priv->irq_mask & mask) != 0) {
97 dev_priv->irq_mask &= ~mask;
98 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000099 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100 }
101}
102
103static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500104ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800105{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000106 if ((dev_priv->irq_mask & mask) != mask) {
107 dev_priv->irq_mask |= mask;
108 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800110 }
111}
112
Keith Packard7c463582008-11-04 02:03:27 -0800113void
114i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
115{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200116 u32 reg = PIPESTAT(pipe);
117 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800118
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200119 if ((pipestat & mask) == mask)
120 return;
121
122 /* Enable the interrupt, clear any pending status */
123 pipestat |= mask | (mask >> 16);
124 I915_WRITE(reg, pipestat);
125 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800126}
127
128void
129i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
130{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200131 u32 reg = PIPESTAT(pipe);
132 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800133
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200134 if ((pipestat & mask) == 0)
135 return;
136
137 pipestat &= ~mask;
138 I915_WRITE(reg, pipestat);
139 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800140}
141
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000142/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000143 * intel_enable_asle - enable ASLE interrupt for OpRegion
144 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000145void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000146{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000147 drm_i915_private_t *dev_priv = dev->dev_private;
148 unsigned long irqflags;
149
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700150 /* FIXME: opregion/asle for VLV */
151 if (IS_VALLEYVIEW(dev))
152 return;
153
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000154 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000155
Eric Anholtc619eed2010-01-28 16:45:52 -0800156 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500157 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800158 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000159 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700160 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100161 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800162 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700163 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800164 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000165
166 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000167}
168
169/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700170 * i915_pipe_enabled - check if a pipe is enabled
171 * @dev: DRM device
172 * @pipe: pipe to check
173 *
174 * Reading certain registers when the pipe is disabled can hang the chip.
175 * Use this routine to make sure the PLL is running and the pipe is active
176 * before reading such registers if unsure.
177 */
178static int
179i915_pipe_enabled(struct drm_device *dev, int pipe)
180{
181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200182 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
183 pipe);
184
185 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700186}
187
Keith Packard42f52ef2008-10-18 19:39:29 -0700188/* Called from drm generic code, passed a 'crtc', which
189 * we use as a pipe index
190 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700191static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
194 unsigned long high_frame;
195 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100196 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700197
198 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800199 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800200 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201 return 0;
202 }
203
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800204 high_frame = PIPEFRAME(pipe);
205 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100206
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700207 /*
208 * High & low register fields aren't synchronized, so make sure
209 * we get a low value that's stable across two reads of the high
210 * register.
211 */
212 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100213 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
214 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
215 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700216 } while (high1 != high2);
217
Chris Wilson5eddb702010-09-11 13:48:45 +0100218 high1 >>= PIPE_FRAME_HIGH_SHIFT;
219 low >>= PIPE_FRAME_LOW_SHIFT;
220 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700221}
222
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700223static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800224{
225 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800226 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800227
228 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800229 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800230 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800231 return 0;
232 }
233
234 return I915_READ(reg);
235}
236
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700237static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100238 int *vpos, int *hpos)
239{
240 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
241 u32 vbl = 0, position = 0;
242 int vbl_start, vbl_end, htotal, vtotal;
243 bool in_vbl = true;
244 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200245 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
246 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100247
248 if (!i915_pipe_enabled(dev, pipe)) {
249 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800250 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100251 return 0;
252 }
253
254 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200255 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100256
257 if (INTEL_INFO(dev)->gen >= 4) {
258 /* No obvious pixelcount register. Only query vertical
259 * scanout position from Display scan line register.
260 */
261 position = I915_READ(PIPEDSL(pipe));
262
263 /* Decode into vertical scanout position. Don't have
264 * horizontal scanout position.
265 */
266 *vpos = position & 0x1fff;
267 *hpos = 0;
268 } else {
269 /* Have access to pixelcount since start of frame.
270 * We can split this into vertical and horizontal
271 * scanout position.
272 */
273 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
274
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200275 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100276 *vpos = position / htotal;
277 *hpos = position - (*vpos * htotal);
278 }
279
280 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200281 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100282
283 /* Test position against vblank region. */
284 vbl_start = vbl & 0x1fff;
285 vbl_end = (vbl >> 16) & 0x1fff;
286
287 if ((*vpos < vbl_start) || (*vpos > vbl_end))
288 in_vbl = false;
289
290 /* Inside "upper part" of vblank area? Apply corrective offset: */
291 if (in_vbl && (*vpos >= vbl_start))
292 *vpos = *vpos - vtotal;
293
294 /* Readouts valid? */
295 if (vbl > 0)
296 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
297
298 /* In vblank? */
299 if (in_vbl)
300 ret |= DRM_SCANOUTPOS_INVBL;
301
302 return ret;
303}
304
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700305static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100306 int *max_error,
307 struct timeval *vblank_time,
308 unsigned flags)
309{
Chris Wilson4041b852011-01-22 10:07:56 +0000310 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100311
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700312 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000313 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100314 return -EINVAL;
315 }
316
317 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000318 crtc = intel_get_crtc_for_pipe(dev, pipe);
319 if (crtc == NULL) {
320 DRM_ERROR("Invalid crtc %d\n", pipe);
321 return -EINVAL;
322 }
323
324 if (!crtc->enabled) {
325 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
326 return -EBUSY;
327 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100328
329 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000330 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
331 vblank_time, flags,
332 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100333}
334
Jesse Barnes5ca58282009-03-31 14:11:15 -0700335/*
336 * Handle hotplug events outside the interrupt handler proper.
337 */
338static void i915_hotplug_work_func(struct work_struct *work)
339{
340 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
341 hotplug_work);
342 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700343 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100344 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700345
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100346 /* HPD irq before everything is fully set up. */
347 if (!dev_priv->enable_hotplug_processing)
348 return;
349
Keith Packarda65e34c2011-07-25 10:04:56 -0700350 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800351 DRM_DEBUG_KMS("running encoder hotplug functions\n");
352
Chris Wilson4ef69c72010-09-09 15:14:28 +0100353 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
354 if (encoder->hot_plug)
355 encoder->hot_plug(encoder);
356
Keith Packard40ee3382011-07-28 15:31:19 -0700357 mutex_unlock(&mode_config->mutex);
358
Jesse Barnes5ca58282009-03-31 14:11:15 -0700359 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000360 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700361}
362
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200363static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800364{
365 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000366 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200367 u8 new_delay;
368 unsigned long flags;
369
370 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800371
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200372 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
373
Daniel Vetter20e4d402012-08-08 23:35:39 +0200374 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200375
Jesse Barnes7648fa92010-05-20 14:28:11 -0700376 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000377 busy_up = I915_READ(RCPREVBSYTUPAVG);
378 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800379 max_avg = I915_READ(RCBMAXAVG);
380 min_avg = I915_READ(RCBMINAVG);
381
382 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000383 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200384 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
385 new_delay = dev_priv->ips.cur_delay - 1;
386 if (new_delay < dev_priv->ips.max_delay)
387 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000388 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200389 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
390 new_delay = dev_priv->ips.cur_delay + 1;
391 if (new_delay > dev_priv->ips.min_delay)
392 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800393 }
394
Jesse Barnes7648fa92010-05-20 14:28:11 -0700395 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200396 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800397
Daniel Vetter92703882012-08-09 16:46:01 +0200398 spin_unlock_irqrestore(&mchdev_lock, flags);
399
Jesse Barnesf97108d2010-01-29 11:27:07 -0800400 return;
401}
402
Chris Wilson549f7362010-10-19 11:19:32 +0100403static void notify_ring(struct drm_device *dev,
404 struct intel_ring_buffer *ring)
405{
406 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000407
Chris Wilson475553d2011-01-20 09:52:56 +0000408 if (ring->obj == NULL)
409 return;
410
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100411 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000412
Chris Wilson549f7362010-10-19 11:19:32 +0100413 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700414 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100415 dev_priv->gpu_error.hangcheck_count = 0;
416 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100417 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700418 }
Chris Wilson549f7362010-10-19 11:19:32 +0100419}
420
Ben Widawsky4912d042011-04-25 11:25:20 -0700421static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800422{
Ben Widawsky4912d042011-04-25 11:25:20 -0700423 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200424 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700425 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100426 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800427
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200428 spin_lock_irq(&dev_priv->rps.lock);
429 pm_iir = dev_priv->rps.pm_iir;
430 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700431 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200432 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200433 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700434
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100435 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800436 return;
437
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700438 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100439
440 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200441 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100442 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200443 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800444
Ben Widawsky79249632012-09-07 19:43:42 -0700445 /* sysfs frequency interfaces may have snuck in while servicing the
446 * interrupt
447 */
448 if (!(new_delay > dev_priv->rps.max_delay ||
449 new_delay < dev_priv->rps.min_delay)) {
450 gen6_set_rps(dev_priv->dev, new_delay);
451 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800452
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700453 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800454}
455
Ben Widawskye3689192012-05-25 16:56:22 -0700456
457/**
458 * ivybridge_parity_work - Workqueue called when a parity error interrupt
459 * occurred.
460 * @work: workqueue struct
461 *
462 * Doesn't actually do anything except notify userspace. As a consequence of
463 * this event, userspace should try to remap the bad rows since statistically
464 * it is likely the same row is more likely to go bad again.
465 */
466static void ivybridge_parity_work(struct work_struct *work)
467{
468 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100469 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700470 u32 error_status, row, bank, subbank;
471 char *parity_event[5];
472 uint32_t misccpctl;
473 unsigned long flags;
474
475 /* We must turn off DOP level clock gating to access the L3 registers.
476 * In order to prevent a get/put style interface, acquire struct mutex
477 * any time we access those registers.
478 */
479 mutex_lock(&dev_priv->dev->struct_mutex);
480
481 misccpctl = I915_READ(GEN7_MISCCPCTL);
482 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
483 POSTING_READ(GEN7_MISCCPCTL);
484
485 error_status = I915_READ(GEN7_L3CDERRST1);
486 row = GEN7_PARITY_ERROR_ROW(error_status);
487 bank = GEN7_PARITY_ERROR_BANK(error_status);
488 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
489
490 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
491 GEN7_L3CDERRST1_ENABLE);
492 POSTING_READ(GEN7_L3CDERRST1);
493
494 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
495
496 spin_lock_irqsave(&dev_priv->irq_lock, flags);
497 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
498 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
499 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
500
501 mutex_unlock(&dev_priv->dev->struct_mutex);
502
503 parity_event[0] = "L3_PARITY_ERROR=1";
504 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
505 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
506 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
507 parity_event[4] = NULL;
508
509 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
510 KOBJ_CHANGE, parity_event);
511
512 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
513 row, bank, subbank);
514
515 kfree(parity_event[3]);
516 kfree(parity_event[2]);
517 kfree(parity_event[1]);
518}
519
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200520static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700521{
522 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
523 unsigned long flags;
524
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700525 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700526 return;
527
528 spin_lock_irqsave(&dev_priv->irq_lock, flags);
529 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
530 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
531 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
532
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100533 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700534}
535
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200536static void snb_gt_irq_handler(struct drm_device *dev,
537 struct drm_i915_private *dev_priv,
538 u32 gt_iir)
539{
540
541 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
542 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
543 notify_ring(dev, &dev_priv->ring[RCS]);
544 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
545 notify_ring(dev, &dev_priv->ring[VCS]);
546 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
547 notify_ring(dev, &dev_priv->ring[BCS]);
548
549 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
550 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
551 GT_RENDER_CS_ERROR_INTERRUPT)) {
552 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
553 i915_handle_error(dev, false);
554 }
Ben Widawskye3689192012-05-25 16:56:22 -0700555
556 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
557 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200558}
559
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100560static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
561 u32 pm_iir)
562{
563 unsigned long flags;
564
565 /*
566 * IIR bits should never already be set because IMR should
567 * prevent an interrupt from being shown in IIR. The warning
568 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200569 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100570 * type is not a problem, it displays a problem in the logic.
571 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200572 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100573 */
574
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200575 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200576 dev_priv->rps.pm_iir |= pm_iir;
577 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100578 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200579 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100580
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200581 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100582}
583
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100584static void gmbus_irq_handler(struct drm_device *dev)
585{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100586 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
587
Daniel Vetter28c70f12012-12-01 13:53:45 +0100588 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100589}
590
Daniel Vetterce99c252012-12-01 13:53:47 +0100591static void dp_aux_irq_handler(struct drm_device *dev)
592{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100593 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
594
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100595 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100596}
597
Daniel Vetterff1f5252012-10-02 15:10:55 +0200598static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700599{
600 struct drm_device *dev = (struct drm_device *) arg;
601 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
602 u32 iir, gt_iir, pm_iir;
603 irqreturn_t ret = IRQ_NONE;
604 unsigned long irqflags;
605 int pipe;
606 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700607
608 atomic_inc(&dev_priv->irq_received);
609
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700610 while (true) {
611 iir = I915_READ(VLV_IIR);
612 gt_iir = I915_READ(GTIIR);
613 pm_iir = I915_READ(GEN6_PMIIR);
614
615 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
616 goto out;
617
618 ret = IRQ_HANDLED;
619
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200620 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700621
622 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
623 for_each_pipe(pipe) {
624 int reg = PIPESTAT(pipe);
625 pipe_stats[pipe] = I915_READ(reg);
626
627 /*
628 * Clear the PIPE*STAT regs before the IIR
629 */
630 if (pipe_stats[pipe] & 0x8000ffff) {
631 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
632 DRM_DEBUG_DRIVER("pipe %c underrun\n",
633 pipe_name(pipe));
634 I915_WRITE(reg, pipe_stats[pipe]);
635 }
636 }
637 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
638
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700639 for_each_pipe(pipe) {
640 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
641 drm_handle_vblank(dev, pipe);
642
643 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
644 intel_prepare_page_flip(dev, pipe);
645 intel_finish_page_flip(dev, pipe);
646 }
647 }
648
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700649 /* Consume port. Then clear IIR or we'll miss events */
650 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
651 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
652
653 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
654 hotplug_status);
Egbert Eiche5868a32013-02-28 04:17:12 -0500655 if (hotplug_status & HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700656 queue_work(dev_priv->wq,
657 &dev_priv->hotplug_work);
658
659 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
660 I915_READ(PORT_HOTPLUG_STAT);
661 }
662
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100663 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
664 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700665
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100666 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
667 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700668
669 I915_WRITE(GTIIR, gt_iir);
670 I915_WRITE(GEN6_PMIIR, pm_iir);
671 I915_WRITE(VLV_IIR, iir);
672 }
673
674out:
675 return ret;
676}
677
Adam Jackson23e81d62012-06-06 15:45:44 -0400678static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800679{
680 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800681 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800682
Daniel Vetter76e43832012-10-12 20:14:05 +0200683 if (pch_iir & SDE_HOTPLUG_MASK)
684 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
685
Jesse Barnes776ad802011-01-04 15:09:39 -0800686 if (pch_iir & SDE_AUDIO_POWER_MASK)
687 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
688 (pch_iir & SDE_AUDIO_POWER_MASK) >>
689 SDE_AUDIO_POWER_SHIFT);
690
Daniel Vetterce99c252012-12-01 13:53:47 +0100691 if (pch_iir & SDE_AUX_MASK)
692 dp_aux_irq_handler(dev);
693
Jesse Barnes776ad802011-01-04 15:09:39 -0800694 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100695 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800696
697 if (pch_iir & SDE_AUDIO_HDCP_MASK)
698 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
699
700 if (pch_iir & SDE_AUDIO_TRANS_MASK)
701 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
702
703 if (pch_iir & SDE_POISON)
704 DRM_ERROR("PCH poison interrupt\n");
705
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800706 if (pch_iir & SDE_FDI_MASK)
707 for_each_pipe(pipe)
708 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
709 pipe_name(pipe),
710 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800711
712 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
713 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
714
715 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
716 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
717
718 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
719 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
720 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
721 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
722}
723
Adam Jackson23e81d62012-06-06 15:45:44 -0400724static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
725{
726 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
727 int pipe;
728
Daniel Vetter76e43832012-10-12 20:14:05 +0200729 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
730 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
731
Adam Jackson23e81d62012-06-06 15:45:44 -0400732 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
733 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
734 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
735 SDE_AUDIO_POWER_SHIFT_CPT);
736
737 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100738 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400739
740 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100741 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400742
743 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
744 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
745
746 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
747 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
748
749 if (pch_iir & SDE_FDI_MASK_CPT)
750 for_each_pipe(pipe)
751 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
752 pipe_name(pipe),
753 I915_READ(FDI_RX_IIR(pipe)));
754}
755
Daniel Vetterff1f5252012-10-02 15:10:55 +0200756static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700757{
758 struct drm_device *dev = (struct drm_device *) arg;
759 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300760 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Chris Wilson0e434062012-05-09 21:45:44 +0100761 irqreturn_t ret = IRQ_NONE;
762 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700763
764 atomic_inc(&dev_priv->irq_received);
765
766 /* disable master interrupt before clearing iir */
767 de_ier = I915_READ(DEIER);
768 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100769
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300770 /* Disable south interrupts. We'll only write to SDEIIR once, so further
771 * interrupts will will be stored on its back queue, and then we'll be
772 * able to process them after we restore SDEIER (as soon as we restore
773 * it, we'll get an interrupt if SDEIIR still has something to process
774 * due to its back queue). */
775 sde_ier = I915_READ(SDEIER);
776 I915_WRITE(SDEIER, 0);
777 POSTING_READ(SDEIER);
778
Chris Wilson0e434062012-05-09 21:45:44 +0100779 gt_iir = I915_READ(GTIIR);
780 if (gt_iir) {
781 snb_gt_irq_handler(dev, dev_priv, gt_iir);
782 I915_WRITE(GTIIR, gt_iir);
783 ret = IRQ_HANDLED;
784 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700785
786 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100787 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100788 if (de_iir & DE_AUX_CHANNEL_A_IVB)
789 dp_aux_irq_handler(dev);
790
Chris Wilson0e434062012-05-09 21:45:44 +0100791 if (de_iir & DE_GSE_IVB)
792 intel_opregion_gse_intr(dev);
793
794 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200795 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
796 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100797 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
798 intel_prepare_page_flip(dev, i);
799 intel_finish_page_flip_plane(dev, i);
800 }
Chris Wilson0e434062012-05-09 21:45:44 +0100801 }
802
803 /* check event from PCH */
804 if (de_iir & DE_PCH_EVENT_IVB) {
805 u32 pch_iir = I915_READ(SDEIIR);
806
Adam Jackson23e81d62012-06-06 15:45:44 -0400807 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100808
809 /* clear PCH hotplug event before clear CPU irq */
810 I915_WRITE(SDEIIR, pch_iir);
811 }
812
813 I915_WRITE(DEIIR, de_iir);
814 ret = IRQ_HANDLED;
815 }
816
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700817 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100818 if (pm_iir) {
819 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
820 gen6_queue_rps_work(dev_priv, pm_iir);
821 I915_WRITE(GEN6_PMIIR, pm_iir);
822 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700823 }
824
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700825 I915_WRITE(DEIER, de_ier);
826 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300827 I915_WRITE(SDEIER, sde_ier);
828 POSTING_READ(SDEIER);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700829
830 return ret;
831}
832
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200833static void ilk_gt_irq_handler(struct drm_device *dev,
834 struct drm_i915_private *dev_priv,
835 u32 gt_iir)
836{
837 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
838 notify_ring(dev, &dev_priv->ring[RCS]);
839 if (gt_iir & GT_BSD_USER_INTERRUPT)
840 notify_ring(dev, &dev_priv->ring[VCS]);
841}
842
Daniel Vetterff1f5252012-10-02 15:10:55 +0200843static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800844{
Jesse Barnes46979952011-04-07 13:53:55 -0700845 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800846 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
847 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300848 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100849
Jesse Barnes46979952011-04-07 13:53:55 -0700850 atomic_inc(&dev_priv->irq_received);
851
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000852 /* disable master interrupt before clearing iir */
853 de_ier = I915_READ(DEIER);
854 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000855 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000856
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300857 /* Disable south interrupts. We'll only write to SDEIIR once, so further
858 * interrupts will will be stored on its back queue, and then we'll be
859 * able to process them after we restore SDEIER (as soon as we restore
860 * it, we'll get an interrupt if SDEIIR still has something to process
861 * due to its back queue). */
862 sde_ier = I915_READ(SDEIER);
863 I915_WRITE(SDEIER, 0);
864 POSTING_READ(SDEIER);
865
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800866 de_iir = I915_READ(DEIIR);
867 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800868 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800869
Daniel Vetteracd15b62012-11-30 11:24:50 +0100870 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800871 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800872
Zou Nan haic7c85102010-01-15 10:29:06 +0800873 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800874
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200875 if (IS_GEN5(dev))
876 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
877 else
878 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800879
Daniel Vetterce99c252012-12-01 13:53:47 +0100880 if (de_iir & DE_AUX_CHANNEL_A)
881 dp_aux_irq_handler(dev);
882
Zou Nan haic7c85102010-01-15 10:29:06 +0800883 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100884 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800885
Daniel Vetter74d44442012-10-02 17:54:35 +0200886 if (de_iir & DE_PIPEA_VBLANK)
887 drm_handle_vblank(dev, 0);
888
889 if (de_iir & DE_PIPEB_VBLANK)
890 drm_handle_vblank(dev, 1);
891
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800892 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800893 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100894 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800895 }
896
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800897 if (de_iir & DE_PLANEB_FLIP_DONE) {
898 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100899 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800900 }
Li Pengc062df62010-01-23 00:12:58 +0800901
Zou Nan haic7c85102010-01-15 10:29:06 +0800902 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800903 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100904 u32 pch_iir = I915_READ(SDEIIR);
905
Adam Jackson23e81d62012-06-06 15:45:44 -0400906 if (HAS_PCH_CPT(dev))
907 cpt_irq_handler(dev, pch_iir);
908 else
909 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100910
911 /* should clear PCH hotplug event before clear CPU irq */
912 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800913 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800914
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200915 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
916 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800917
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100918 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
919 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800920
Zou Nan haic7c85102010-01-15 10:29:06 +0800921 I915_WRITE(GTIIR, gt_iir);
922 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700923 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800924
925done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000926 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000927 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300928 I915_WRITE(SDEIER, sde_ier);
929 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000930
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800931 return ret;
932}
933
Jesse Barnes8a905232009-07-11 16:48:03 -0400934/**
935 * i915_error_work_func - do process context error handling work
936 * @work: work struct
937 *
938 * Fire an error uevent so userspace can see that a hang or error
939 * was detected.
940 */
941static void i915_error_work_func(struct work_struct *work)
942{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100943 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
944 work);
945 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
946 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -0400947 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +0100948 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -0400949 char *error_event[] = { "ERROR=1", NULL };
950 char *reset_event[] = { "RESET=1", NULL };
951 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +0100952 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -0400953
Ben Gamarif316a422009-09-14 17:48:46 -0400954 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400955
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100956 /*
957 * Note that there's only one work item which does gpu resets, so we
958 * need not worry about concurrent gpu resets potentially incrementing
959 * error->reset_counter twice. We only need to take care of another
960 * racing irq/hangcheck declaring the gpu dead for a second time. A
961 * quick check for that is good enough: schedule_work ensures the
962 * correct ordering between hang detection and this work item, and since
963 * the reset in-progress bit is only ever set by code outside of this
964 * work we don't need to worry about any other races.
965 */
966 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100967 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100968 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
969 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100970
Daniel Vetterf69061b2012-12-06 09:01:42 +0100971 ret = i915_reset(dev);
972
973 if (ret == 0) {
974 /*
975 * After all the gem state is reset, increment the reset
976 * counter and wake up everyone waiting for the reset to
977 * complete.
978 *
979 * Since unlock operations are a one-sided barrier only,
980 * we need to insert a barrier here to order any seqno
981 * updates before
982 * the counter increment.
983 */
984 smp_mb__before_atomic_inc();
985 atomic_inc(&dev_priv->gpu_error.reset_counter);
986
987 kobject_uevent_env(&dev->primary->kdev.kobj,
988 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100989 } else {
990 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -0400991 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100992
Daniel Vetterf69061b2012-12-06 09:01:42 +0100993 for_each_ring(ring, dev_priv, i)
994 wake_up_all(&ring->irq_queue);
995
Ville Syrjälä96a02912013-02-18 19:08:49 +0200996 intel_display_handle_reset(dev);
997
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100998 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -0400999 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001000}
1001
Daniel Vetter85f9e502012-08-31 21:42:26 +02001002/* NB: please notice the memset */
1003static void i915_get_extra_instdone(struct drm_device *dev,
1004 uint32_t *instdone)
1005{
1006 struct drm_i915_private *dev_priv = dev->dev_private;
1007 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1008
1009 switch(INTEL_INFO(dev)->gen) {
1010 case 2:
1011 case 3:
1012 instdone[0] = I915_READ(INSTDONE);
1013 break;
1014 case 4:
1015 case 5:
1016 case 6:
1017 instdone[0] = I915_READ(INSTDONE_I965);
1018 instdone[1] = I915_READ(INSTDONE1);
1019 break;
1020 default:
1021 WARN_ONCE(1, "Unsupported platform\n");
1022 case 7:
1023 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1024 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1025 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1026 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1027 break;
1028 }
1029}
1030
Chris Wilson3bd3c932010-08-19 08:19:30 +01001031#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001032static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001033i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1034 struct drm_i915_gem_object *src,
1035 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001036{
1037 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001038 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001039 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001040
Chris Wilson05394f32010-11-08 19:18:58 +00001041 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001042 return NULL;
1043
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001044 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001045 if (dst == NULL)
1046 return NULL;
1047
Chris Wilson05394f32010-11-08 19:18:58 +00001048 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001049 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001050 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001051 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001052
Chris Wilsone56660d2010-08-07 11:01:26 +01001053 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001054 if (d == NULL)
1055 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001056
Andrew Morton788885a2010-05-11 14:07:05 -07001057 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001058 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001059 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001060 void __iomem *s;
1061
1062 /* Simply ignore tiling or any overlapping fence.
1063 * It's part of the error state, and this hopefully
1064 * captures what the GPU read.
1065 */
1066
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001067 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001068 reloc_offset);
1069 memcpy_fromio(d, s, PAGE_SIZE);
1070 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001071 } else if (src->stolen) {
1072 unsigned long offset;
1073
1074 offset = dev_priv->mm.stolen_base;
1075 offset += src->stolen->start;
1076 offset += i << PAGE_SHIFT;
1077
Daniel Vetter1a240d42012-11-29 22:18:51 +01001078 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001079 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001080 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001081 void *s;
1082
Chris Wilson9da3da62012-06-01 15:20:22 +01001083 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001084
Chris Wilson9da3da62012-06-01 15:20:22 +01001085 drm_clflush_pages(&page, 1);
1086
1087 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001088 memcpy(d, s, PAGE_SIZE);
1089 kunmap_atomic(s);
1090
Chris Wilson9da3da62012-06-01 15:20:22 +01001091 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001092 }
Andrew Morton788885a2010-05-11 14:07:05 -07001093 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001094
Chris Wilson9da3da62012-06-01 15:20:22 +01001095 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001096
1097 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001098 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001099 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001100 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001101
1102 return dst;
1103
1104unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001105 while (i--)
1106 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001107 kfree(dst);
1108 return NULL;
1109}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001110#define i915_error_object_create(dev_priv, src) \
1111 i915_error_object_create_sized((dev_priv), (src), \
1112 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001113
1114static void
1115i915_error_object_free(struct drm_i915_error_object *obj)
1116{
1117 int page;
1118
1119 if (obj == NULL)
1120 return;
1121
1122 for (page = 0; page < obj->page_count; page++)
1123 kfree(obj->pages[page]);
1124
1125 kfree(obj);
1126}
1127
Daniel Vetter742cbee2012-04-27 15:17:39 +02001128void
1129i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001130{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001131 struct drm_i915_error_state *error = container_of(error_ref,
1132 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001133 int i;
1134
Chris Wilson52d39a22012-02-15 11:25:37 +00001135 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1136 i915_error_object_free(error->ring[i].batchbuffer);
1137 i915_error_object_free(error->ring[i].ringbuffer);
1138 kfree(error->ring[i].requests);
1139 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001140
Chris Wilson9df30792010-02-18 10:24:56 +00001141 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001142 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001143 kfree(error);
1144}
Chris Wilson1b502472012-04-24 15:47:30 +01001145static void capture_bo(struct drm_i915_error_buffer *err,
1146 struct drm_i915_gem_object *obj)
1147{
1148 err->size = obj->base.size;
1149 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001150 err->rseqno = obj->last_read_seqno;
1151 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001152 err->gtt_offset = obj->gtt_offset;
1153 err->read_domains = obj->base.read_domains;
1154 err->write_domain = obj->base.write_domain;
1155 err->fence_reg = obj->fence_reg;
1156 err->pinned = 0;
1157 if (obj->pin_count > 0)
1158 err->pinned = 1;
1159 if (obj->user_pin_count > 0)
1160 err->pinned = -1;
1161 err->tiling = obj->tiling_mode;
1162 err->dirty = obj->dirty;
1163 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1164 err->ring = obj->ring ? obj->ring->id : -1;
1165 err->cache_level = obj->cache_level;
1166}
Chris Wilson9df30792010-02-18 10:24:56 +00001167
Chris Wilson1b502472012-04-24 15:47:30 +01001168static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1169 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001170{
1171 struct drm_i915_gem_object *obj;
1172 int i = 0;
1173
1174 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001175 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001176 if (++i == count)
1177 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001178 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001179
Chris Wilson1b502472012-04-24 15:47:30 +01001180 return i;
1181}
1182
1183static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1184 int count, struct list_head *head)
1185{
1186 struct drm_i915_gem_object *obj;
1187 int i = 0;
1188
1189 list_for_each_entry(obj, head, gtt_list) {
1190 if (obj->pin_count == 0)
1191 continue;
1192
1193 capture_bo(err++, obj);
1194 if (++i == count)
1195 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001196 }
1197
1198 return i;
1199}
1200
Chris Wilson748ebc62010-10-24 10:28:47 +01001201static void i915_gem_record_fences(struct drm_device *dev,
1202 struct drm_i915_error_state *error)
1203{
1204 struct drm_i915_private *dev_priv = dev->dev_private;
1205 int i;
1206
1207 /* Fences */
1208 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001209 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001210 case 6:
1211 for (i = 0; i < 16; i++)
1212 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1213 break;
1214 case 5:
1215 case 4:
1216 for (i = 0; i < 16; i++)
1217 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1218 break;
1219 case 3:
1220 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1221 for (i = 0; i < 8; i++)
1222 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1223 case 2:
1224 for (i = 0; i < 8; i++)
1225 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1226 break;
1227
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001228 default:
1229 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001230 }
1231}
1232
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001233static struct drm_i915_error_object *
1234i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1235 struct intel_ring_buffer *ring)
1236{
1237 struct drm_i915_gem_object *obj;
1238 u32 seqno;
1239
1240 if (!ring->get_seqno)
1241 return NULL;
1242
Daniel Vetterb45305f2012-12-17 16:21:27 +01001243 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1244 u32 acthd = I915_READ(ACTHD);
1245
1246 if (WARN_ON(ring->id != RCS))
1247 return NULL;
1248
1249 obj = ring->private;
1250 if (acthd >= obj->gtt_offset &&
1251 acthd < obj->gtt_offset + obj->base.size)
1252 return i915_error_object_create(dev_priv, obj);
1253 }
1254
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001255 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001256 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1257 if (obj->ring != ring)
1258 continue;
1259
Chris Wilson0201f1e2012-07-20 12:41:01 +01001260 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001261 continue;
1262
1263 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1264 continue;
1265
1266 /* We need to copy these to an anonymous buffer as the simplest
1267 * method to avoid being overwritten by userspace.
1268 */
1269 return i915_error_object_create(dev_priv, obj);
1270 }
1271
1272 return NULL;
1273}
1274
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001275static void i915_record_ring_state(struct drm_device *dev,
1276 struct drm_i915_error_state *error,
1277 struct intel_ring_buffer *ring)
1278{
1279 struct drm_i915_private *dev_priv = dev->dev_private;
1280
Daniel Vetter33f3f512011-12-14 13:57:39 +01001281 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001282 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001283 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001284 error->semaphore_mboxes[ring->id][0]
1285 = I915_READ(RING_SYNC_0(ring->mmio_base));
1286 error->semaphore_mboxes[ring->id][1]
1287 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001288 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1289 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001290 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001291
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001292 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001293 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001294 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1295 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1296 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001297 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001298 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001299 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001300 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001301 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001302 error->ipeir[ring->id] = I915_READ(IPEIR);
1303 error->ipehr[ring->id] = I915_READ(IPEHR);
1304 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001305 }
1306
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001307 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001308 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001309 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001310 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001311 error->head[ring->id] = I915_READ_HEAD(ring);
1312 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001313 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001314
1315 error->cpu_ring_head[ring->id] = ring->head;
1316 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001317}
1318
Ben Widawsky8c123e52013-03-04 17:00:29 -08001319
1320static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1321 struct drm_i915_error_state *error,
1322 struct drm_i915_error_ring *ering)
1323{
1324 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1325 struct drm_i915_gem_object *obj;
1326
1327 /* Currently render ring is the only HW context user */
1328 if (ring->id != RCS || !error->ccid)
1329 return;
1330
1331 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1332 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1333 ering->ctx = i915_error_object_create_sized(dev_priv,
1334 obj, 1);
1335 }
1336 }
1337}
1338
Chris Wilson52d39a22012-02-15 11:25:37 +00001339static void i915_gem_record_rings(struct drm_device *dev,
1340 struct drm_i915_error_state *error)
1341{
1342 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001343 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001344 struct drm_i915_gem_request *request;
1345 int i, count;
1346
Chris Wilsonb4519512012-05-11 14:29:30 +01001347 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001348 i915_record_ring_state(dev, error, ring);
1349
1350 error->ring[i].batchbuffer =
1351 i915_error_first_batchbuffer(dev_priv, ring);
1352
1353 error->ring[i].ringbuffer =
1354 i915_error_object_create(dev_priv, ring->obj);
1355
Ben Widawsky8c123e52013-03-04 17:00:29 -08001356
1357 i915_gem_record_active_context(ring, error, &error->ring[i]);
1358
Chris Wilson52d39a22012-02-15 11:25:37 +00001359 count = 0;
1360 list_for_each_entry(request, &ring->request_list, list)
1361 count++;
1362
1363 error->ring[i].num_requests = count;
1364 error->ring[i].requests =
1365 kmalloc(count*sizeof(struct drm_i915_error_request),
1366 GFP_ATOMIC);
1367 if (error->ring[i].requests == NULL) {
1368 error->ring[i].num_requests = 0;
1369 continue;
1370 }
1371
1372 count = 0;
1373 list_for_each_entry(request, &ring->request_list, list) {
1374 struct drm_i915_error_request *erq;
1375
1376 erq = &error->ring[i].requests[count++];
1377 erq->seqno = request->seqno;
1378 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001379 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001380 }
1381 }
1382}
1383
Jesse Barnes8a905232009-07-11 16:48:03 -04001384/**
1385 * i915_capture_error_state - capture an error record for later analysis
1386 * @dev: drm device
1387 *
1388 * Should be called when an error is detected (either a hang or an error
1389 * interrupt) to capture error state from the time of the error. Fills
1390 * out a structure which becomes available in debugfs for user level tools
1391 * to pick up.
1392 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001393static void i915_capture_error_state(struct drm_device *dev)
1394{
1395 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001396 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001397 struct drm_i915_error_state *error;
1398 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001399 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001400
Daniel Vetter99584db2012-11-14 17:14:04 +01001401 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1402 error = dev_priv->gpu_error.first_error;
1403 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001404 if (error)
1405 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001406
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001407 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001408 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001409 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001410 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1411 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001412 }
1413
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001414 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001415 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001416 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001417
Daniel Vetter742cbee2012-04-27 15:17:39 +02001418 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001419 error->eir = I915_READ(EIR);
1420 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001421 if (HAS_HW_CONTEXTS(dev))
1422 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001423
1424 if (HAS_PCH_SPLIT(dev))
1425 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1426 else if (IS_VALLEYVIEW(dev))
1427 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1428 else if (IS_GEN2(dev))
1429 error->ier = I915_READ16(IER);
1430 else
1431 error->ier = I915_READ(IER);
1432
Chris Wilson0f3b6842013-01-15 12:05:55 +00001433 if (INTEL_INFO(dev)->gen >= 6)
1434 error->derrmr = I915_READ(DERRMR);
1435
1436 if (IS_VALLEYVIEW(dev))
1437 error->forcewake = I915_READ(FORCEWAKE_VLV);
1438 else if (INTEL_INFO(dev)->gen >= 7)
1439 error->forcewake = I915_READ(FORCEWAKE_MT);
1440 else if (INTEL_INFO(dev)->gen == 6)
1441 error->forcewake = I915_READ(FORCEWAKE);
1442
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001443 if (!HAS_PCH_SPLIT(dev))
1444 for_each_pipe(pipe)
1445 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001446
Daniel Vetter33f3f512011-12-14 13:57:39 +01001447 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001448 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001449 error->done_reg = I915_READ(DONE_REG);
1450 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001451
Ben Widawsky71e172e2012-08-20 16:15:13 -07001452 if (INTEL_INFO(dev)->gen == 7)
1453 error->err_int = I915_READ(GEN7_ERR_INT);
1454
Ben Widawsky050ee912012-08-22 11:32:15 -07001455 i915_get_extra_instdone(dev, error->extra_instdone);
1456
Chris Wilson748ebc62010-10-24 10:28:47 +01001457 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001458 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001459
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001460 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001461 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001462 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001463
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001464 i = 0;
1465 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1466 i++;
1467 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001468 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001469 if (obj->pin_count)
1470 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001471 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001472
Chris Wilson8e934db2011-01-24 12:34:00 +00001473 error->active_bo = NULL;
1474 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001475 if (i) {
1476 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001477 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001478 if (error->active_bo)
1479 error->pinned_bo =
1480 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001481 }
1482
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001483 if (error->active_bo)
1484 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001485 capture_active_bo(error->active_bo,
1486 error->active_bo_count,
1487 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001488
1489 if (error->pinned_bo)
1490 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001491 capture_pinned_bo(error->pinned_bo,
1492 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001493 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001494
Jesse Barnes8a905232009-07-11 16:48:03 -04001495 do_gettimeofday(&error->time);
1496
Chris Wilson6ef3d422010-08-04 20:26:07 +01001497 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001498 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001499
Daniel Vetter99584db2012-11-14 17:14:04 +01001500 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1501 if (dev_priv->gpu_error.first_error == NULL) {
1502 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001503 error = NULL;
1504 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001505 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001506
1507 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001508 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001509}
1510
1511void i915_destroy_error_state(struct drm_device *dev)
1512{
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001515 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001516
Daniel Vetter99584db2012-11-14 17:14:04 +01001517 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1518 error = dev_priv->gpu_error.first_error;
1519 dev_priv->gpu_error.first_error = NULL;
1520 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001521
1522 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001523 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001524}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001525#else
1526#define i915_capture_error_state(x)
1527#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001528
Chris Wilson35aed2e2010-05-27 13:18:12 +01001529static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001530{
1531 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001532 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001533 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001534 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001535
Chris Wilson35aed2e2010-05-27 13:18:12 +01001536 if (!eir)
1537 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001538
Joe Perchesa70491c2012-03-18 13:00:11 -07001539 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001540
Ben Widawskybd9854f2012-08-23 15:18:09 -07001541 i915_get_extra_instdone(dev, instdone);
1542
Jesse Barnes8a905232009-07-11 16:48:03 -04001543 if (IS_G4X(dev)) {
1544 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1545 u32 ipeir = I915_READ(IPEIR_I965);
1546
Joe Perchesa70491c2012-03-18 13:00:11 -07001547 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1548 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001549 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1550 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001551 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001552 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001553 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001554 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001555 }
1556 if (eir & GM45_ERROR_PAGE_TABLE) {
1557 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001558 pr_err("page table error\n");
1559 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001560 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001561 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001562 }
1563 }
1564
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001565 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001566 if (eir & I915_ERROR_PAGE_TABLE) {
1567 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001568 pr_err("page table error\n");
1569 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001570 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001571 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001572 }
1573 }
1574
1575 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001576 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001577 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001578 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001579 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001580 /* pipestat has already been acked */
1581 }
1582 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001583 pr_err("instruction error\n");
1584 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001585 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1586 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001587 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001588 u32 ipeir = I915_READ(IPEIR);
1589
Joe Perchesa70491c2012-03-18 13:00:11 -07001590 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1591 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001592 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001593 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001594 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001595 } else {
1596 u32 ipeir = I915_READ(IPEIR_I965);
1597
Joe Perchesa70491c2012-03-18 13:00:11 -07001598 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1599 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001600 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001601 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001602 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001603 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001604 }
1605 }
1606
1607 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001608 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001609 eir = I915_READ(EIR);
1610 if (eir) {
1611 /*
1612 * some errors might have become stuck,
1613 * mask them.
1614 */
1615 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1616 I915_WRITE(EMR, I915_READ(EMR) | eir);
1617 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1618 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001619}
1620
1621/**
1622 * i915_handle_error - handle an error interrupt
1623 * @dev: drm device
1624 *
1625 * Do some basic checking of regsiter state at error interrupt time and
1626 * dump it to the syslog. Also call i915_capture_error_state() to make
1627 * sure we get a record and make it available in debugfs. Fire a uevent
1628 * so userspace knows something bad happened (should trigger collection
1629 * of a ring dump etc.).
1630 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001631void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001632{
1633 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001634 struct intel_ring_buffer *ring;
1635 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001636
1637 i915_capture_error_state(dev);
1638 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001639
Ben Gamariba1234d2009-09-14 17:48:47 -04001640 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001641 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1642 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001643
Ben Gamari11ed50e2009-09-14 17:48:45 -04001644 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001645 * Wakeup waiting processes so that the reset work item
1646 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001647 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001648 for_each_ring(ring, dev_priv, i)
1649 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001650 }
1651
Daniel Vetter99584db2012-11-14 17:14:04 +01001652 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001653}
1654
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001655static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001656{
1657 drm_i915_private_t *dev_priv = dev->dev_private;
1658 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001660 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001661 struct intel_unpin_work *work;
1662 unsigned long flags;
1663 bool stall_detected;
1664
1665 /* Ignore early vblank irqs */
1666 if (intel_crtc == NULL)
1667 return;
1668
1669 spin_lock_irqsave(&dev->event_lock, flags);
1670 work = intel_crtc->unpin_work;
1671
Chris Wilsone7d841c2012-12-03 11:36:30 +00001672 if (work == NULL ||
1673 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1674 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001675 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1676 spin_unlock_irqrestore(&dev->event_lock, flags);
1677 return;
1678 }
1679
1680 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001681 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001682 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001683 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001684 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1685 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001686 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001687 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001688 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001689 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001690 crtc->x * crtc->fb->bits_per_pixel/8);
1691 }
1692
1693 spin_unlock_irqrestore(&dev->event_lock, flags);
1694
1695 if (stall_detected) {
1696 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1697 intel_prepare_page_flip(dev, intel_crtc->plane);
1698 }
1699}
1700
Keith Packard42f52ef2008-10-18 19:39:29 -07001701/* Called from drm generic code, passed 'crtc' which
1702 * we use as a pipe index
1703 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001704static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001705{
1706 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001707 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001708
Chris Wilson5eddb702010-09-11 13:48:45 +01001709 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001710 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001711
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001712 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001713 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001714 i915_enable_pipestat(dev_priv, pipe,
1715 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001716 else
Keith Packard7c463582008-11-04 02:03:27 -08001717 i915_enable_pipestat(dev_priv, pipe,
1718 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001719
1720 /* maintain vblank delivery even in deep C-states */
1721 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001722 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001723 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001724
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001725 return 0;
1726}
1727
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001728static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001729{
1730 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1731 unsigned long irqflags;
1732
1733 if (!i915_pipe_enabled(dev, pipe))
1734 return -EINVAL;
1735
1736 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1737 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001738 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001739 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1740
1741 return 0;
1742}
1743
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001744static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001745{
1746 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1747 unsigned long irqflags;
1748
1749 if (!i915_pipe_enabled(dev, pipe))
1750 return -EINVAL;
1751
1752 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001753 ironlake_enable_display_irq(dev_priv,
1754 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001755 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1756
1757 return 0;
1758}
1759
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001760static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1761{
1762 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1763 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001764 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001765
1766 if (!i915_pipe_enabled(dev, pipe))
1767 return -EINVAL;
1768
1769 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001770 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001771 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001772 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001773 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001774 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001775 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001776 i915_enable_pipestat(dev_priv, pipe,
1777 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001778 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1779
1780 return 0;
1781}
1782
Keith Packard42f52ef2008-10-18 19:39:29 -07001783/* Called from drm generic code, passed 'crtc' which
1784 * we use as a pipe index
1785 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001786static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001787{
1788 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001789 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001790
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001791 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001792 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001793 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001794
Jesse Barnesf796cf82011-04-07 13:58:17 -07001795 i915_disable_pipestat(dev_priv, pipe,
1796 PIPE_VBLANK_INTERRUPT_ENABLE |
1797 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1798 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1799}
1800
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001801static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001802{
1803 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1804 unsigned long irqflags;
1805
1806 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1807 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001808 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001809 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001810}
1811
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001812static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001813{
1814 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1815 unsigned long irqflags;
1816
1817 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001818 ironlake_disable_display_irq(dev_priv,
1819 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001820 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1821}
1822
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001823static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1824{
1825 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1826 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001827 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001828
1829 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001830 i915_disable_pipestat(dev_priv, pipe,
1831 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001832 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001833 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001834 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001835 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001836 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001837 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001838 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1839}
1840
Chris Wilson893eead2010-10-27 14:44:35 +01001841static u32
1842ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001843{
Chris Wilson893eead2010-10-27 14:44:35 +01001844 return list_entry(ring->request_list.prev,
1845 struct drm_i915_gem_request, list)->seqno;
1846}
1847
1848static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1849{
1850 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001851 i915_seqno_passed(ring->get_seqno(ring, false),
1852 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001853 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001854 if (waitqueue_active(&ring->irq_queue)) {
1855 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1856 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001857 wake_up_all(&ring->irq_queue);
1858 *err = true;
1859 }
1860 return true;
1861 }
1862 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001863}
1864
Chris Wilsona24a11e2013-03-14 17:52:05 +02001865static bool semaphore_passed(struct intel_ring_buffer *ring)
1866{
1867 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1868 u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1869 struct intel_ring_buffer *signaller;
1870 u32 cmd, ipehr, acthd_min;
1871
1872 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1873 if ((ipehr & ~(0x3 << 16)) !=
1874 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
1875 return false;
1876
1877 /* ACTHD is likely pointing to the dword after the actual command,
1878 * so scan backwards until we find the MBOX.
1879 */
1880 acthd_min = max((int)acthd - 3 * 4, 0);
1881 do {
1882 cmd = ioread32(ring->virtual_start + acthd);
1883 if (cmd == ipehr)
1884 break;
1885
1886 acthd -= 4;
1887 if (acthd < acthd_min)
1888 return false;
1889 } while (1);
1890
1891 signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1892 return i915_seqno_passed(signaller->get_seqno(signaller, false),
1893 ioread32(ring->virtual_start+acthd+4)+1);
1894}
1895
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001896static bool kick_ring(struct intel_ring_buffer *ring)
1897{
1898 struct drm_device *dev = ring->dev;
1899 struct drm_i915_private *dev_priv = dev->dev_private;
1900 u32 tmp = I915_READ_CTL(ring);
1901 if (tmp & RING_WAIT) {
1902 DRM_ERROR("Kicking stuck wait on %s\n",
1903 ring->name);
1904 I915_WRITE_CTL(ring, tmp);
1905 return true;
1906 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02001907
1908 if (INTEL_INFO(dev)->gen >= 6 &&
1909 tmp & RING_WAIT_SEMAPHORE &&
1910 semaphore_passed(ring)) {
1911 DRM_ERROR("Kicking stuck semaphore on %s\n",
1912 ring->name);
1913 I915_WRITE_CTL(ring, tmp);
1914 return true;
1915 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001916 return false;
1917}
1918
Chris Wilsond1e61e72012-04-10 17:00:41 +01001919static bool i915_hangcheck_hung(struct drm_device *dev)
1920{
1921 drm_i915_private_t *dev_priv = dev->dev_private;
1922
Daniel Vetter99584db2012-11-14 17:14:04 +01001923 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001924 bool hung = true;
1925
Chris Wilsond1e61e72012-04-10 17:00:41 +01001926 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1927 i915_handle_error(dev, true);
1928
1929 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001930 struct intel_ring_buffer *ring;
1931 int i;
1932
Chris Wilsond1e61e72012-04-10 17:00:41 +01001933 /* Is the chip hanging on a WAIT_FOR_EVENT?
1934 * If so we can simply poke the RB_WAIT bit
1935 * and break the hang. This should work on
1936 * all but the second generation chipsets.
1937 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001938 for_each_ring(ring, dev_priv, i)
1939 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001940 }
1941
Chris Wilsonb4519512012-05-11 14:29:30 +01001942 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001943 }
1944
1945 return false;
1946}
1947
Ben Gamarif65d9422009-09-14 17:48:44 -04001948/**
1949 * This is called when the chip hasn't reported back with completed
1950 * batchbuffers in a long time. The first time this is called we simply record
1951 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1952 * again, we assume the chip is wedged and try to fix it.
1953 */
1954void i915_hangcheck_elapsed(unsigned long data)
1955{
1956 struct drm_device *dev = (struct drm_device *)data;
1957 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001958 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001959 struct intel_ring_buffer *ring;
1960 bool err = false, idle;
1961 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001962
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001963 if (!i915_enable_hangcheck)
1964 return;
1965
Chris Wilsonb4519512012-05-11 14:29:30 +01001966 memset(acthd, 0, sizeof(acthd));
1967 idle = true;
1968 for_each_ring(ring, dev_priv, i) {
1969 idle &= i915_hangcheck_ring_idle(ring, &err);
1970 acthd[i] = intel_ring_get_active_head(ring);
1971 }
1972
Chris Wilson893eead2010-10-27 14:44:35 +01001973 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001974 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001975 if (err) {
1976 if (i915_hangcheck_hung(dev))
1977 return;
1978
Chris Wilson893eead2010-10-27 14:44:35 +01001979 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001980 }
1981
Daniel Vetter99584db2012-11-14 17:14:04 +01001982 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001983 return;
1984 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001985
Ben Widawskybd9854f2012-08-23 15:18:09 -07001986 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01001987 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
1988 sizeof(acthd)) == 0 &&
1989 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
1990 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001991 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001992 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001993 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01001994 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001995
Daniel Vetter99584db2012-11-14 17:14:04 +01001996 memcpy(dev_priv->gpu_error.last_acthd, acthd,
1997 sizeof(acthd));
1998 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
1999 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002000 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002001
Chris Wilson893eead2010-10-27 14:44:35 +01002002repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04002003 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01002004 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002005 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002006}
2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008/* drm_dma.h hooks
2009*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002010static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002011{
2012 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2013
Jesse Barnes46979952011-04-07 13:53:55 -07002014 atomic_set(&dev_priv->irq_received, 0);
2015
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002016 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002017
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002018 /* XXX hotplug from PCH */
2019
2020 I915_WRITE(DEIMR, 0xffffffff);
2021 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002022 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002023
2024 /* and GT */
2025 I915_WRITE(GTIMR, 0xffffffff);
2026 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002027 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002028
2029 /* south display irq */
2030 I915_WRITE(SDEIMR, 0xffffffff);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002031 /*
2032 * SDEIER is also touched by the interrupt handler to work around missed
2033 * PCH interrupts. Hence we can't update it after the interrupt handler
2034 * is enabled - instead we unconditionally enable all PCH interrupt
2035 * sources here, but then only unmask them as needed with SDEIMR.
2036 */
2037 I915_WRITE(SDEIER, 0xffffffff);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002038 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002039}
2040
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002041static void valleyview_irq_preinstall(struct drm_device *dev)
2042{
2043 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2044 int pipe;
2045
2046 atomic_set(&dev_priv->irq_received, 0);
2047
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002048 /* VLV magic */
2049 I915_WRITE(VLV_IMR, 0);
2050 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2051 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2052 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2053
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002054 /* and GT */
2055 I915_WRITE(GTIIR, I915_READ(GTIIR));
2056 I915_WRITE(GTIIR, I915_READ(GTIIR));
2057 I915_WRITE(GTIMR, 0xffffffff);
2058 I915_WRITE(GTIER, 0x0);
2059 POSTING_READ(GTIER);
2060
2061 I915_WRITE(DPINVGTT, 0xff);
2062
2063 I915_WRITE(PORT_HOTPLUG_EN, 0);
2064 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2065 for_each_pipe(pipe)
2066 I915_WRITE(PIPESTAT(pipe), 0xffff);
2067 I915_WRITE(VLV_IIR, 0xffffffff);
2068 I915_WRITE(VLV_IMR, 0xffffffff);
2069 I915_WRITE(VLV_IER, 0x0);
2070 POSTING_READ(VLV_IER);
2071}
2072
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002073static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002074{
2075 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002076 struct drm_mode_config *mode_config = &dev->mode_config;
2077 struct intel_encoder *intel_encoder;
2078 u32 mask = ~I915_READ(SDEIMR);
2079 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002080
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002081 if (HAS_PCH_IBX(dev)) {
2082 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2083 mask |= hpd_ibx[intel_encoder->hpd_pin];
2084 } else {
2085 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2086 mask |= hpd_cpt[intel_encoder->hpd_pin];
2087 }
2088
2089 I915_WRITE(SDEIMR, ~mask);
2090
2091 /*
2092 * Enable digital hotplug on the PCH, and configure the DP short pulse
2093 * duration to 2ms (which is the minimum in the Display Port spec)
2094 *
2095 * This register is the same on all known PCH chips.
2096 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002097 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2098 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2099 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2100 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2101 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2102 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2103}
2104
Paulo Zanonid46da432013-02-08 17:35:15 -02002105static void ibx_irq_postinstall(struct drm_device *dev)
2106{
2107 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002108 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002109
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002110 if (HAS_PCH_IBX(dev))
2111 mask = SDE_GMBUS | SDE_AUX_MASK;
2112 else
2113 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanonid46da432013-02-08 17:35:15 -02002114 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2115 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002116}
2117
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002118static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002119{
2120 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2121 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002122 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002123 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2124 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002125 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002126
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002127 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002128
2129 /* should always can generate irq */
2130 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002131 I915_WRITE(DEIMR, dev_priv->irq_mask);
2132 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002133 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002134
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002135 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002136
2137 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002138 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002139
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002140 if (IS_GEN6(dev))
2141 render_irqs =
2142 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002143 GEN6_BSD_USER_INTERRUPT |
2144 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002145 else
2146 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00002147 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00002148 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002149 GT_BSD_USER_INTERRUPT;
2150 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002151 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002152
Paulo Zanonid46da432013-02-08 17:35:15 -02002153 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002154
Jesse Barnesf97108d2010-01-29 11:27:07 -08002155 if (IS_IRONLAKE_M(dev)) {
2156 /* Clear & enable PCU event interrupts */
2157 I915_WRITE(DEIIR, DE_PCU_EVENT);
2158 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2159 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2160 }
2161
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002162 return 0;
2163}
2164
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002165static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002166{
2167 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2168 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002169 u32 display_mask =
2170 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2171 DE_PLANEC_FLIP_DONE_IVB |
2172 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002173 DE_PLANEA_FLIP_DONE_IVB |
2174 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002175 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002176
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002177 dev_priv->irq_mask = ~display_mask;
2178
2179 /* should always can generate irq */
2180 I915_WRITE(DEIIR, I915_READ(DEIIR));
2181 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002182 I915_WRITE(DEIER,
2183 display_mask |
2184 DE_PIPEC_VBLANK_IVB |
2185 DE_PIPEB_VBLANK_IVB |
2186 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002187 POSTING_READ(DEIER);
2188
Ben Widawsky15b9f802012-05-25 16:56:23 -07002189 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002190
2191 I915_WRITE(GTIIR, I915_READ(GTIIR));
2192 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2193
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002194 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002195 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002196 I915_WRITE(GTIER, render_irqs);
2197 POSTING_READ(GTIER);
2198
Paulo Zanonid46da432013-02-08 17:35:15 -02002199 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002200
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002201 return 0;
2202}
2203
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002204static int valleyview_irq_postinstall(struct drm_device *dev)
2205{
2206 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002207 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002208 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002209 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002210 u16 msid;
2211
2212 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002213 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2214 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2215 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002216 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2217
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002218 /*
2219 *Leave vblank interrupts masked initially. enable/disable will
2220 * toggle them based on usage.
2221 */
2222 dev_priv->irq_mask = (~enable_mask) |
2223 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2224 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002225
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002226 /* Hack for broken MSIs on VLV */
2227 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2228 pci_read_config_word(dev->pdev, 0x98, &msid);
2229 msid &= 0xff; /* mask out delivery bits */
2230 msid |= (1<<14);
2231 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2232
Daniel Vetter20afbda2012-12-11 14:05:07 +01002233 I915_WRITE(PORT_HOTPLUG_EN, 0);
2234 POSTING_READ(PORT_HOTPLUG_EN);
2235
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002236 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2237 I915_WRITE(VLV_IER, enable_mask);
2238 I915_WRITE(VLV_IIR, 0xffffffff);
2239 I915_WRITE(PIPESTAT(0), 0xffff);
2240 I915_WRITE(PIPESTAT(1), 0xffff);
2241 POSTING_READ(VLV_IER);
2242
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002243 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002244 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002245 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2246
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002247 I915_WRITE(VLV_IIR, 0xffffffff);
2248 I915_WRITE(VLV_IIR, 0xffffffff);
2249
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002250 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002251 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002252
2253 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2254 GEN6_BLITTER_USER_INTERRUPT;
2255 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002256 POSTING_READ(GTIER);
2257
2258 /* ack & enable invalid PTE error interrupts */
2259#if 0 /* FIXME: add support to irq handler for checking these bits */
2260 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2261 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2262#endif
2263
2264 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002265
2266 return 0;
2267}
2268
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002269static void valleyview_irq_uninstall(struct drm_device *dev)
2270{
2271 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2272 int pipe;
2273
2274 if (!dev_priv)
2275 return;
2276
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002277 for_each_pipe(pipe)
2278 I915_WRITE(PIPESTAT(pipe), 0xffff);
2279
2280 I915_WRITE(HWSTAM, 0xffffffff);
2281 I915_WRITE(PORT_HOTPLUG_EN, 0);
2282 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2283 for_each_pipe(pipe)
2284 I915_WRITE(PIPESTAT(pipe), 0xffff);
2285 I915_WRITE(VLV_IIR, 0xffffffff);
2286 I915_WRITE(VLV_IMR, 0xffffffff);
2287 I915_WRITE(VLV_IER, 0x0);
2288 POSTING_READ(VLV_IER);
2289}
2290
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002291static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002292{
2293 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002294
2295 if (!dev_priv)
2296 return;
2297
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002298 I915_WRITE(HWSTAM, 0xffffffff);
2299
2300 I915_WRITE(DEIMR, 0xffffffff);
2301 I915_WRITE(DEIER, 0x0);
2302 I915_WRITE(DEIIR, I915_READ(DEIIR));
2303
2304 I915_WRITE(GTIMR, 0xffffffff);
2305 I915_WRITE(GTIER, 0x0);
2306 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002307
2308 I915_WRITE(SDEIMR, 0xffffffff);
2309 I915_WRITE(SDEIER, 0x0);
2310 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002311}
2312
Chris Wilsonc2798b12012-04-22 21:13:57 +01002313static void i8xx_irq_preinstall(struct drm_device * dev)
2314{
2315 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2316 int pipe;
2317
2318 atomic_set(&dev_priv->irq_received, 0);
2319
2320 for_each_pipe(pipe)
2321 I915_WRITE(PIPESTAT(pipe), 0);
2322 I915_WRITE16(IMR, 0xffff);
2323 I915_WRITE16(IER, 0x0);
2324 POSTING_READ16(IER);
2325}
2326
2327static int i8xx_irq_postinstall(struct drm_device *dev)
2328{
2329 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2330
Chris Wilsonc2798b12012-04-22 21:13:57 +01002331 I915_WRITE16(EMR,
2332 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2333
2334 /* Unmask the interrupts that we always want on. */
2335 dev_priv->irq_mask =
2336 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2337 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2338 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2339 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2340 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2341 I915_WRITE16(IMR, dev_priv->irq_mask);
2342
2343 I915_WRITE16(IER,
2344 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2345 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2346 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2347 I915_USER_INTERRUPT);
2348 POSTING_READ16(IER);
2349
2350 return 0;
2351}
2352
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002353/*
2354 * Returns true when a page flip has completed.
2355 */
2356static bool i8xx_handle_vblank(struct drm_device *dev,
2357 int pipe, u16 iir)
2358{
2359 drm_i915_private_t *dev_priv = dev->dev_private;
2360 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2361
2362 if (!drm_handle_vblank(dev, pipe))
2363 return false;
2364
2365 if ((iir & flip_pending) == 0)
2366 return false;
2367
2368 intel_prepare_page_flip(dev, pipe);
2369
2370 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2371 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2372 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2373 * the flip is completed (no longer pending). Since this doesn't raise
2374 * an interrupt per se, we watch for the change at vblank.
2375 */
2376 if (I915_READ16(ISR) & flip_pending)
2377 return false;
2378
2379 intel_finish_page_flip(dev, pipe);
2380
2381 return true;
2382}
2383
Daniel Vetterff1f5252012-10-02 15:10:55 +02002384static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002385{
2386 struct drm_device *dev = (struct drm_device *) arg;
2387 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002388 u16 iir, new_iir;
2389 u32 pipe_stats[2];
2390 unsigned long irqflags;
2391 int irq_received;
2392 int pipe;
2393 u16 flip_mask =
2394 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2395 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2396
2397 atomic_inc(&dev_priv->irq_received);
2398
2399 iir = I915_READ16(IIR);
2400 if (iir == 0)
2401 return IRQ_NONE;
2402
2403 while (iir & ~flip_mask) {
2404 /* Can't rely on pipestat interrupt bit in iir as it might
2405 * have been cleared after the pipestat interrupt was received.
2406 * It doesn't set the bit in iir again, but it still produces
2407 * interrupts (for non-MSI).
2408 */
2409 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2410 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2411 i915_handle_error(dev, false);
2412
2413 for_each_pipe(pipe) {
2414 int reg = PIPESTAT(pipe);
2415 pipe_stats[pipe] = I915_READ(reg);
2416
2417 /*
2418 * Clear the PIPE*STAT regs before the IIR
2419 */
2420 if (pipe_stats[pipe] & 0x8000ffff) {
2421 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2422 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2423 pipe_name(pipe));
2424 I915_WRITE(reg, pipe_stats[pipe]);
2425 irq_received = 1;
2426 }
2427 }
2428 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2429
2430 I915_WRITE16(IIR, iir & ~flip_mask);
2431 new_iir = I915_READ16(IIR); /* Flush posted writes */
2432
Daniel Vetterd05c6172012-04-26 23:28:09 +02002433 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002434
2435 if (iir & I915_USER_INTERRUPT)
2436 notify_ring(dev, &dev_priv->ring[RCS]);
2437
2438 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002439 i8xx_handle_vblank(dev, 0, iir))
2440 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002441
2442 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002443 i8xx_handle_vblank(dev, 1, iir))
2444 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002445
2446 iir = new_iir;
2447 }
2448
2449 return IRQ_HANDLED;
2450}
2451
2452static void i8xx_irq_uninstall(struct drm_device * dev)
2453{
2454 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2455 int pipe;
2456
Chris Wilsonc2798b12012-04-22 21:13:57 +01002457 for_each_pipe(pipe) {
2458 /* Clear enable bits; then clear status bits */
2459 I915_WRITE(PIPESTAT(pipe), 0);
2460 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2461 }
2462 I915_WRITE16(IMR, 0xffff);
2463 I915_WRITE16(IER, 0x0);
2464 I915_WRITE16(IIR, I915_READ16(IIR));
2465}
2466
Chris Wilsona266c7d2012-04-24 22:59:44 +01002467static void i915_irq_preinstall(struct drm_device * dev)
2468{
2469 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2470 int pipe;
2471
2472 atomic_set(&dev_priv->irq_received, 0);
2473
2474 if (I915_HAS_HOTPLUG(dev)) {
2475 I915_WRITE(PORT_HOTPLUG_EN, 0);
2476 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2477 }
2478
Chris Wilson00d98eb2012-04-24 22:59:48 +01002479 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002480 for_each_pipe(pipe)
2481 I915_WRITE(PIPESTAT(pipe), 0);
2482 I915_WRITE(IMR, 0xffffffff);
2483 I915_WRITE(IER, 0x0);
2484 POSTING_READ(IER);
2485}
2486
2487static int i915_irq_postinstall(struct drm_device *dev)
2488{
2489 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002490 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002491
Chris Wilson38bde182012-04-24 22:59:50 +01002492 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2493
2494 /* Unmask the interrupts that we always want on. */
2495 dev_priv->irq_mask =
2496 ~(I915_ASLE_INTERRUPT |
2497 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2498 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2499 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2500 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2501 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2502
2503 enable_mask =
2504 I915_ASLE_INTERRUPT |
2505 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2506 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2507 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2508 I915_USER_INTERRUPT;
2509
Chris Wilsona266c7d2012-04-24 22:59:44 +01002510 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002511 I915_WRITE(PORT_HOTPLUG_EN, 0);
2512 POSTING_READ(PORT_HOTPLUG_EN);
2513
Chris Wilsona266c7d2012-04-24 22:59:44 +01002514 /* Enable in IER... */
2515 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2516 /* and unmask in IMR */
2517 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2518 }
2519
Chris Wilsona266c7d2012-04-24 22:59:44 +01002520 I915_WRITE(IMR, dev_priv->irq_mask);
2521 I915_WRITE(IER, enable_mask);
2522 POSTING_READ(IER);
2523
Daniel Vetter20afbda2012-12-11 14:05:07 +01002524 intel_opregion_enable_asle(dev);
2525
2526 return 0;
2527}
2528
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002529/*
2530 * Returns true when a page flip has completed.
2531 */
2532static bool i915_handle_vblank(struct drm_device *dev,
2533 int plane, int pipe, u32 iir)
2534{
2535 drm_i915_private_t *dev_priv = dev->dev_private;
2536 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2537
2538 if (!drm_handle_vblank(dev, pipe))
2539 return false;
2540
2541 if ((iir & flip_pending) == 0)
2542 return false;
2543
2544 intel_prepare_page_flip(dev, plane);
2545
2546 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2547 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2548 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2549 * the flip is completed (no longer pending). Since this doesn't raise
2550 * an interrupt per se, we watch for the change at vblank.
2551 */
2552 if (I915_READ(ISR) & flip_pending)
2553 return false;
2554
2555 intel_finish_page_flip(dev, pipe);
2556
2557 return true;
2558}
2559
Daniel Vetterff1f5252012-10-02 15:10:55 +02002560static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002561{
2562 struct drm_device *dev = (struct drm_device *) arg;
2563 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002564 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002565 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002566 u32 flip_mask =
2567 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2568 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002569 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002570
2571 atomic_inc(&dev_priv->irq_received);
2572
2573 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002574 do {
2575 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002576 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002577
2578 /* Can't rely on pipestat interrupt bit in iir as it might
2579 * have been cleared after the pipestat interrupt was received.
2580 * It doesn't set the bit in iir again, but it still produces
2581 * interrupts (for non-MSI).
2582 */
2583 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2584 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2585 i915_handle_error(dev, false);
2586
2587 for_each_pipe(pipe) {
2588 int reg = PIPESTAT(pipe);
2589 pipe_stats[pipe] = I915_READ(reg);
2590
Chris Wilson38bde182012-04-24 22:59:50 +01002591 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002592 if (pipe_stats[pipe] & 0x8000ffff) {
2593 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2594 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2595 pipe_name(pipe));
2596 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002597 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002598 }
2599 }
2600 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2601
2602 if (!irq_received)
2603 break;
2604
Chris Wilsona266c7d2012-04-24 22:59:44 +01002605 /* Consume port. Then clear IIR or we'll miss events */
2606 if ((I915_HAS_HOTPLUG(dev)) &&
2607 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2608 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2609
2610 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2611 hotplug_status);
Egbert Eiche5868a32013-02-28 04:17:12 -05002612 if (hotplug_status & HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002613 queue_work(dev_priv->wq,
2614 &dev_priv->hotplug_work);
2615
2616 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002617 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002618 }
2619
Chris Wilson38bde182012-04-24 22:59:50 +01002620 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002621 new_iir = I915_READ(IIR); /* Flush posted writes */
2622
Chris Wilsona266c7d2012-04-24 22:59:44 +01002623 if (iir & I915_USER_INTERRUPT)
2624 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002625
Chris Wilsona266c7d2012-04-24 22:59:44 +01002626 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002627 int plane = pipe;
2628 if (IS_MOBILE(dev))
2629 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002630
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002631 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2632 i915_handle_vblank(dev, plane, pipe, iir))
2633 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002634
2635 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2636 blc_event = true;
2637 }
2638
Chris Wilsona266c7d2012-04-24 22:59:44 +01002639 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2640 intel_opregion_asle_intr(dev);
2641
2642 /* With MSI, interrupts are only generated when iir
2643 * transitions from zero to nonzero. If another bit got
2644 * set while we were handling the existing iir bits, then
2645 * we would never get another interrupt.
2646 *
2647 * This is fine on non-MSI as well, as if we hit this path
2648 * we avoid exiting the interrupt handler only to generate
2649 * another one.
2650 *
2651 * Note that for MSI this could cause a stray interrupt report
2652 * if an interrupt landed in the time between writing IIR and
2653 * the posting read. This should be rare enough to never
2654 * trigger the 99% of 100,000 interrupts test for disabling
2655 * stray interrupts.
2656 */
Chris Wilson38bde182012-04-24 22:59:50 +01002657 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002658 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002659 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002660
Daniel Vetterd05c6172012-04-26 23:28:09 +02002661 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002662
Chris Wilsona266c7d2012-04-24 22:59:44 +01002663 return ret;
2664}
2665
2666static void i915_irq_uninstall(struct drm_device * dev)
2667{
2668 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2669 int pipe;
2670
Chris Wilsona266c7d2012-04-24 22:59:44 +01002671 if (I915_HAS_HOTPLUG(dev)) {
2672 I915_WRITE(PORT_HOTPLUG_EN, 0);
2673 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2674 }
2675
Chris Wilson00d98eb2012-04-24 22:59:48 +01002676 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002677 for_each_pipe(pipe) {
2678 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002679 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002680 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2681 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002682 I915_WRITE(IMR, 0xffffffff);
2683 I915_WRITE(IER, 0x0);
2684
Chris Wilsona266c7d2012-04-24 22:59:44 +01002685 I915_WRITE(IIR, I915_READ(IIR));
2686}
2687
2688static void i965_irq_preinstall(struct drm_device * dev)
2689{
2690 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2691 int pipe;
2692
2693 atomic_set(&dev_priv->irq_received, 0);
2694
Chris Wilsonadca4732012-05-11 18:01:31 +01002695 I915_WRITE(PORT_HOTPLUG_EN, 0);
2696 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002697
2698 I915_WRITE(HWSTAM, 0xeffe);
2699 for_each_pipe(pipe)
2700 I915_WRITE(PIPESTAT(pipe), 0);
2701 I915_WRITE(IMR, 0xffffffff);
2702 I915_WRITE(IER, 0x0);
2703 POSTING_READ(IER);
2704}
2705
2706static int i965_irq_postinstall(struct drm_device *dev)
2707{
2708 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002709 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002710 u32 error_mask;
2711
Chris Wilsona266c7d2012-04-24 22:59:44 +01002712 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002713 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002714 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002715 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2716 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2717 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2718 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2719 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2720
2721 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002722 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2723 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002724 enable_mask |= I915_USER_INTERRUPT;
2725
2726 if (IS_G4X(dev))
2727 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002728
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002729 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002730
Chris Wilsona266c7d2012-04-24 22:59:44 +01002731 /*
2732 * Enable some error detection, note the instruction error mask
2733 * bit is reserved, so we leave it masked.
2734 */
2735 if (IS_G4X(dev)) {
2736 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2737 GM45_ERROR_MEM_PRIV |
2738 GM45_ERROR_CP_PRIV |
2739 I915_ERROR_MEMORY_REFRESH);
2740 } else {
2741 error_mask = ~(I915_ERROR_PAGE_TABLE |
2742 I915_ERROR_MEMORY_REFRESH);
2743 }
2744 I915_WRITE(EMR, error_mask);
2745
2746 I915_WRITE(IMR, dev_priv->irq_mask);
2747 I915_WRITE(IER, enable_mask);
2748 POSTING_READ(IER);
2749
Daniel Vetter20afbda2012-12-11 14:05:07 +01002750 I915_WRITE(PORT_HOTPLUG_EN, 0);
2751 POSTING_READ(PORT_HOTPLUG_EN);
2752
2753 intel_opregion_enable_asle(dev);
2754
2755 return 0;
2756}
2757
Egbert Eichbac56d52013-02-25 12:06:51 -05002758static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01002759{
2760 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05002761 struct drm_mode_config *mode_config = &dev->mode_config;
2762 struct intel_encoder *encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002763 u32 hotplug_en;
2764
Egbert Eichbac56d52013-02-25 12:06:51 -05002765 if (I915_HAS_HOTPLUG(dev)) {
2766 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2767 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2768 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05002769 /* enable bits are the same for all generations */
Egbert Eichbac56d52013-02-25 12:06:51 -05002770 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
2771 hotplug_en |= hpd_mask_i915[encoder->hpd_pin];
2772 /* Programming the CRT detection parameters tends
2773 to generate a spurious hotplug event about three
2774 seconds later. So just do it once.
2775 */
2776 if (IS_G4X(dev))
2777 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2778 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002779
Egbert Eichbac56d52013-02-25 12:06:51 -05002780 /* Ignore TV since it's buggy */
2781 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2782 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002783}
2784
Daniel Vetterff1f5252012-10-02 15:10:55 +02002785static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002786{
2787 struct drm_device *dev = (struct drm_device *) arg;
2788 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002789 u32 iir, new_iir;
2790 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002791 unsigned long irqflags;
2792 int irq_received;
2793 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002794 u32 flip_mask =
2795 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2796 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002797
2798 atomic_inc(&dev_priv->irq_received);
2799
2800 iir = I915_READ(IIR);
2801
Chris Wilsona266c7d2012-04-24 22:59:44 +01002802 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002803 bool blc_event = false;
2804
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002805 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002806
2807 /* Can't rely on pipestat interrupt bit in iir as it might
2808 * have been cleared after the pipestat interrupt was received.
2809 * It doesn't set the bit in iir again, but it still produces
2810 * interrupts (for non-MSI).
2811 */
2812 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2813 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2814 i915_handle_error(dev, false);
2815
2816 for_each_pipe(pipe) {
2817 int reg = PIPESTAT(pipe);
2818 pipe_stats[pipe] = I915_READ(reg);
2819
2820 /*
2821 * Clear the PIPE*STAT regs before the IIR
2822 */
2823 if (pipe_stats[pipe] & 0x8000ffff) {
2824 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2825 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2826 pipe_name(pipe));
2827 I915_WRITE(reg, pipe_stats[pipe]);
2828 irq_received = 1;
2829 }
2830 }
2831 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2832
2833 if (!irq_received)
2834 break;
2835
2836 ret = IRQ_HANDLED;
2837
2838 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002839 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002840 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2841
2842 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2843 hotplug_status);
Egbert Eiche5868a32013-02-28 04:17:12 -05002844 if (hotplug_status & (IS_G4X(dev) ?
2845 HOTPLUG_INT_STATUS_G4X :
2846 HOTPLUG_INT_STATUS_I965))
Chris Wilsona266c7d2012-04-24 22:59:44 +01002847 queue_work(dev_priv->wq,
2848 &dev_priv->hotplug_work);
2849
2850 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2851 I915_READ(PORT_HOTPLUG_STAT);
2852 }
2853
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002854 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002855 new_iir = I915_READ(IIR); /* Flush posted writes */
2856
Chris Wilsona266c7d2012-04-24 22:59:44 +01002857 if (iir & I915_USER_INTERRUPT)
2858 notify_ring(dev, &dev_priv->ring[RCS]);
2859 if (iir & I915_BSD_USER_INTERRUPT)
2860 notify_ring(dev, &dev_priv->ring[VCS]);
2861
Chris Wilsona266c7d2012-04-24 22:59:44 +01002862 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002863 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002864 i915_handle_vblank(dev, pipe, pipe, iir))
2865 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002866
2867 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2868 blc_event = true;
2869 }
2870
2871
2872 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2873 intel_opregion_asle_intr(dev);
2874
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002875 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2876 gmbus_irq_handler(dev);
2877
Chris Wilsona266c7d2012-04-24 22:59:44 +01002878 /* With MSI, interrupts are only generated when iir
2879 * transitions from zero to nonzero. If another bit got
2880 * set while we were handling the existing iir bits, then
2881 * we would never get another interrupt.
2882 *
2883 * This is fine on non-MSI as well, as if we hit this path
2884 * we avoid exiting the interrupt handler only to generate
2885 * another one.
2886 *
2887 * Note that for MSI this could cause a stray interrupt report
2888 * if an interrupt landed in the time between writing IIR and
2889 * the posting read. This should be rare enough to never
2890 * trigger the 99% of 100,000 interrupts test for disabling
2891 * stray interrupts.
2892 */
2893 iir = new_iir;
2894 }
2895
Daniel Vetterd05c6172012-04-26 23:28:09 +02002896 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002897
Chris Wilsona266c7d2012-04-24 22:59:44 +01002898 return ret;
2899}
2900
2901static void i965_irq_uninstall(struct drm_device * dev)
2902{
2903 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2904 int pipe;
2905
2906 if (!dev_priv)
2907 return;
2908
Chris Wilsonadca4732012-05-11 18:01:31 +01002909 I915_WRITE(PORT_HOTPLUG_EN, 0);
2910 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002911
2912 I915_WRITE(HWSTAM, 0xffffffff);
2913 for_each_pipe(pipe)
2914 I915_WRITE(PIPESTAT(pipe), 0);
2915 I915_WRITE(IMR, 0xffffffff);
2916 I915_WRITE(IER, 0x0);
2917
2918 for_each_pipe(pipe)
2919 I915_WRITE(PIPESTAT(pipe),
2920 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2921 I915_WRITE(IIR, I915_READ(IIR));
2922}
2923
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002924void intel_irq_init(struct drm_device *dev)
2925{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002926 struct drm_i915_private *dev_priv = dev->dev_private;
2927
2928 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002929 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002930 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002931 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002932
Daniel Vetter99584db2012-11-14 17:14:04 +01002933 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2934 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002935 (unsigned long) dev);
2936
Tomas Janousek97a19a22012-12-08 13:48:13 +01002937 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002938
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002939 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2940 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002941 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002942 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2943 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2944 }
2945
Keith Packardc3613de2011-08-12 17:05:54 -07002946 if (drm_core_check_feature(dev, DRIVER_MODESET))
2947 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2948 else
2949 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002950 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2951
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002952 if (IS_VALLEYVIEW(dev)) {
2953 dev->driver->irq_handler = valleyview_irq_handler;
2954 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2955 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2956 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2957 dev->driver->enable_vblank = valleyview_enable_vblank;
2958 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05002959 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002960 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002961 /* Share pre & uninstall handlers with ILK/SNB */
2962 dev->driver->irq_handler = ivybridge_irq_handler;
2963 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2964 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2965 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2966 dev->driver->enable_vblank = ivybridge_enable_vblank;
2967 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002968 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002969 } else if (HAS_PCH_SPLIT(dev)) {
2970 dev->driver->irq_handler = ironlake_irq_handler;
2971 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2972 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2973 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2974 dev->driver->enable_vblank = ironlake_enable_vblank;
2975 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002976 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002977 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002978 if (INTEL_INFO(dev)->gen == 2) {
2979 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2980 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2981 dev->driver->irq_handler = i8xx_irq_handler;
2982 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002983 } else if (INTEL_INFO(dev)->gen == 3) {
2984 dev->driver->irq_preinstall = i915_irq_preinstall;
2985 dev->driver->irq_postinstall = i915_irq_postinstall;
2986 dev->driver->irq_uninstall = i915_irq_uninstall;
2987 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002988 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002989 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002990 dev->driver->irq_preinstall = i965_irq_preinstall;
2991 dev->driver->irq_postinstall = i965_irq_postinstall;
2992 dev->driver->irq_uninstall = i965_irq_uninstall;
2993 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05002994 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002995 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002996 dev->driver->enable_vblank = i915_enable_vblank;
2997 dev->driver->disable_vblank = i915_disable_vblank;
2998 }
2999}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003000
3001void intel_hpd_init(struct drm_device *dev)
3002{
3003 struct drm_i915_private *dev_priv = dev->dev_private;
3004
3005 if (dev_priv->display.hpd_irq_setup)
3006 dev_priv->display.hpd_irq_setup(dev);
3007}