blob: e5b3c6dbd46780798e1607b0f3390db5465ecbd5 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100505static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100506{
507 struct drm_i915_private *dev_priv = to_i915(ring->dev);
508
509 if (!IS_GEN2(ring->dev)) {
510 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200511 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
512 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100513 /* Sometimes we observe that the idle flag is not
514 * set even though the ring is empty. So double
515 * check before giving up.
516 */
517 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
518 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100519 }
520 }
521
522 I915_WRITE_CTL(ring, 0);
523 I915_WRITE_HEAD(ring, 0);
524 ring->write_tail(ring, 0);
525
526 if (!IS_GEN2(ring->dev)) {
527 (void)I915_READ_CTL(ring);
528 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
529 }
530
531 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800535{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200536 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300537 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100538 struct intel_ringbuffer *ringbuf = ring->buffer;
539 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541
Mika Kuoppala59bad942015-01-16 11:34:40 +0200542 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200543
Chris Wilson9991ae72014-04-02 16:36:07 +0100544 if (!stop_ring(ring)) {
545 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000546 DRM_DEBUG_KMS("%s head not reset to zero "
547 "ctl %08x head %08x tail %08x start %08x\n",
548 ring->name,
549 I915_READ_CTL(ring),
550 I915_READ_HEAD(ring),
551 I915_READ_TAIL(ring),
552 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800553
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000555 DRM_ERROR("failed to set %s head to zero "
556 "ctl %08x head %08x tail %08x start %08x\n",
557 ring->name,
558 I915_READ_CTL(ring),
559 I915_READ_HEAD(ring),
560 I915_READ_TAIL(ring),
561 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100562 ret = -EIO;
563 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000564 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700565 }
566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (I915_NEED_GFX_HWS(dev))
568 intel_ring_setup_status_page(ring);
569 else
570 ring_setup_phys_status_page(ring);
571
Jiri Kosinaece4a172014-08-07 16:29:53 +0200572 /* Enforce ordering by reading HEAD register back */
573 I915_READ_HEAD(ring);
574
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200575 /* Initialize the ring. This must happen _after_ we've cleared the ring
576 * registers with the above sequence (the readback of the HEAD registers
577 * also enforces ordering), otherwise the hw might lose the new ring
578 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700579 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100580
581 /* WaClearRingBufHeadRegAtInit:ctg,elk */
582 if (I915_READ_HEAD(ring))
583 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
584 ring->name, I915_READ_HEAD(ring));
585 I915_WRITE_HEAD(ring, 0);
586 (void)I915_READ_HEAD(ring);
587
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200588 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100589 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000590 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800592 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400593 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700594 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400595 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000596 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100597 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
598 ring->name,
599 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
600 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
601 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 ret = -EIO;
603 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604 }
605
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100607 ringbuf->head = I915_READ_HEAD(ring);
608 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000609 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000610
Chris Wilson50f018d2013-06-10 11:20:19 +0100611 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
612
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200613out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200614 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200615
616 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700617}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800618
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100619void
620intel_fini_pipe_control(struct intel_engine_cs *ring)
621{
622 struct drm_device *dev = ring->dev;
623
624 if (ring->scratch.obj == NULL)
625 return;
626
627 if (INTEL_INFO(dev)->gen >= 5) {
628 kunmap(sg_page(ring->scratch.obj->pages->sgl));
629 i915_gem_object_ggtt_unpin(ring->scratch.obj);
630 }
631
632 drm_gem_object_unreference(&ring->scratch.obj->base);
633 ring->scratch.obj = NULL;
634}
635
636int
637intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 int ret;
640
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100641 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100643 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
644 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 DRM_ERROR("Failed to allocate seqno page\n");
646 ret = -ENOMEM;
647 goto err;
648 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100649
Daniel Vettera9cc7262014-02-14 14:01:13 +0100650 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
651 if (ret)
652 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100654 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 if (ret)
656 goto err_unref;
657
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100658 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
659 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
660 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800661 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800663 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200665 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667 return 0;
668
669err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 return ret;
675}
676
Michel Thierry771b9a52014-11-11 16:47:33 +0000677static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
678 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100679{
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681 struct drm_device *dev = ring->dev;
682 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000685 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100687
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 ring->gpu_caches_dirty = true;
689 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100690 if (ret)
691 return ret;
692
Arun Siluvery22a916a2014-10-22 18:59:52 +0100693 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300694 if (ret)
695 return ret;
696
Arun Siluvery22a916a2014-10-22 18:59:52 +0100697 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300698 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300699 intel_ring_emit(ring, w->reg[i].addr);
700 intel_ring_emit(ring, w->reg[i].value);
701 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100702 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300703
704 intel_ring_advance(ring);
705
706 ring->gpu_caches_dirty = true;
707 ret = intel_ring_flush_all_caches(ring);
708 if (ret)
709 return ret;
710
711 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
712
713 return 0;
714}
715
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100716static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
717 struct intel_context *ctx)
718{
719 int ret;
720
721 ret = intel_ring_workarounds_emit(ring, ctx);
722 if (ret != 0)
723 return ret;
724
725 ret = i915_gem_render_state_init(ring);
726 if (ret)
727 DRM_ERROR("init render state: %d\n", ret);
728
729 return ret;
730}
731
Mika Kuoppala72253422014-10-07 17:21:26 +0300732static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000733 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300734{
735 const u32 idx = dev_priv->workarounds.count;
736
737 if (WARN_ON(idx >= I915_MAX_WA_REGS))
738 return -ENOSPC;
739
740 dev_priv->workarounds.reg[idx].addr = addr;
741 dev_priv->workarounds.reg[idx].value = val;
742 dev_priv->workarounds.reg[idx].mask = mask;
743
744 dev_priv->workarounds.count++;
745
746 return 0;
747}
748
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000749#define WA_REG(addr, mask, val) { \
750 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300751 if (r) \
752 return r; \
753 }
754
755#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000756 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300757
758#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000759 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300760
Damien Lespiau98533252014-12-08 17:33:51 +0000761#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300763
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000764#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
765#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300766
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768
769static int bdw_init_workarounds(struct intel_engine_cs *ring)
770{
771 struct drm_device *dev = ring->dev;
772 struct drm_i915_private *dev_priv = dev->dev_private;
773
Arun Siluvery86d7f232014-08-26 14:44:50 +0100774 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700775 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
777 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
778 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700780 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300781 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
782 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100783
Mika Kuoppala72253422014-10-07 17:21:26 +0300784 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
785 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100786
787 /* Use Force Non-Coherent whenever executing a 3D context. This is a
788 * workaround for for a possible hang in the unlikely event a TLB
789 * invalidation occurs during a PSD flush.
790 */
Michel Thierry1a252052014-12-10 09:43:37 +0000791 /* WaForceEnableNonCoherent:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000792 /* WaHdcDisableFetchWhenMasked:bdw */
Rodrigo Vivida096542014-09-19 20:16:27 -0400793 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300794 WA_SET_BIT_MASKED(HDC_CHICKEN0,
795 HDC_FORCE_NON_COHERENT |
Michel Thierryf3f32362014-12-04 15:07:52 +0000796 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Mika Kuoppala72253422014-10-07 17:21:26 +0300797 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100798
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800799 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
800 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
801 * polygons in the same 8x4 pixel/sample area to be processed without
802 * stalling waiting for the earlier ones to write to Hierarchical Z
803 * buffer."
804 *
805 * This optimization is off by default for Broadwell; turn it on.
806 */
807 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
808
Arun Siluvery86d7f232014-08-26 14:44:50 +0100809 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(CACHE_MODE_1,
811 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
813 /*
814 * BSpec recommends 8x4 when MSAA is used,
815 * however in practice 16x4 seems fastest.
816 *
817 * Note that PS/WM thread counts depend on the WIZ hashing
818 * disable bit, which we don't touch here, but it's good
819 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
820 */
Damien Lespiau98533252014-12-08 17:33:51 +0000821 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
822 GEN6_WIZ_HASHING_MASK,
823 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100824
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825 return 0;
826}
827
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300828static int chv_init_workarounds(struct intel_engine_cs *ring)
829{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300830 struct drm_device *dev = ring->dev;
831 struct drm_i915_private *dev_priv = dev->dev_private;
832
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300833 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300834 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300835 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000836 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
837 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300838
Arun Siluvery952890092014-10-28 18:33:14 +0000839 /* Use Force Non-Coherent whenever executing a 3D context. This is a
840 * workaround for a possible hang in the unlikely event a TLB
841 * invalidation occurs during a PSD flush.
842 */
843 /* WaForceEnableNonCoherent:chv */
844 /* WaHdcDisableFetchWhenMasked:chv */
845 WA_SET_BIT_MASKED(HDC_CHICKEN0,
846 HDC_FORCE_NON_COHERENT |
847 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
848
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800849 /* According to the CACHE_MODE_0 default value documentation, some
850 * CHV platforms disable this optimization by default. Turn it on.
851 */
852 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
853
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200854 /* Wa4x4STCOptimizationDisable:chv */
855 WA_SET_BIT_MASKED(CACHE_MODE_1,
856 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
857
Kenneth Graunked60de812015-01-10 18:02:22 -0800858 /* Improve HiZ throughput on CHV. */
859 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
860
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200861 /*
862 * BSpec recommends 8x4 when MSAA is used,
863 * however in practice 16x4 seems fastest.
864 *
865 * Note that PS/WM thread counts depend on the WIZ hashing
866 * disable bit, which we don't touch here, but it's good
867 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
868 */
869 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
870 GEN6_WIZ_HASHING_MASK,
871 GEN6_WIZ_HASHING_16x4);
872
Mika Kuoppala72253422014-10-07 17:21:26 +0300873 return 0;
874}
875
Michel Thierry771b9a52014-11-11 16:47:33 +0000876int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300877{
878 struct drm_device *dev = ring->dev;
879 struct drm_i915_private *dev_priv = dev->dev_private;
880
881 WARN_ON(ring->id != RCS);
882
883 dev_priv->workarounds.count = 0;
884
885 if (IS_BROADWELL(dev))
886 return bdw_init_workarounds(ring);
887
888 if (IS_CHERRYVIEW(dev))
889 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300890
891 return 0;
892}
893
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100894static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800895{
Chris Wilson78501ea2010-10-27 12:18:21 +0100896 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000897 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100898 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200899 if (ret)
900 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800901
Akash Goel61a563a2014-03-25 18:01:50 +0530902 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
903 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200904 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000905
906 /* We need to disable the AsyncFlip performance optimisations in order
907 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
908 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100909 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300910 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000911 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000912 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000913 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
914
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000915 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530916 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000917 if (INTEL_INFO(dev)->gen == 6)
918 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000919 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000920
Akash Goel01fa0302014-03-24 23:00:04 +0530921 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000922 if (IS_GEN7(dev))
923 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530924 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000925 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100926
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200927 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700928 /* From the Sandybridge PRM, volume 1 part 3, page 24:
929 * "If this bit is set, STCunit will have LRA as replacement
930 * policy. [...] This bit must be reset. LRA replacement
931 * policy is not supported."
932 */
933 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200934 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800935 }
936
Daniel Vetter6b26c862012-04-24 14:04:12 +0200937 if (INTEL_INFO(dev)->gen >= 6)
938 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000939
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700940 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700941 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700942
Mika Kuoppala72253422014-10-07 17:21:26 +0300943 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800944}
945
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100946static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000947{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100948 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700949 struct drm_i915_private *dev_priv = dev->dev_private;
950
951 if (dev_priv->semaphore_obj) {
952 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
953 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
954 dev_priv->semaphore_obj = NULL;
955 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100956
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100957 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000958}
959
Ben Widawsky3e789982014-06-30 09:53:37 -0700960static int gen8_rcs_signal(struct intel_engine_cs *signaller,
961 unsigned int num_dwords)
962{
963#define MBOX_UPDATE_DWORDS 8
964 struct drm_device *dev = signaller->dev;
965 struct drm_i915_private *dev_priv = dev->dev_private;
966 struct intel_engine_cs *waiter;
967 int i, ret, num_rings;
968
969 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
970 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
971#undef MBOX_UPDATE_DWORDS
972
973 ret = intel_ring_begin(signaller, num_dwords);
974 if (ret)
975 return ret;
976
977 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000978 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700979 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
980 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
981 continue;
982
John Harrison6259cea2014-11-24 18:49:29 +0000983 seqno = i915_gem_request_get_seqno(
984 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700985 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
986 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
987 PIPE_CONTROL_QW_WRITE |
988 PIPE_CONTROL_FLUSH_ENABLE);
989 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
990 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000991 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700992 intel_ring_emit(signaller, 0);
993 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
994 MI_SEMAPHORE_TARGET(waiter->id));
995 intel_ring_emit(signaller, 0);
996 }
997
998 return 0;
999}
1000
1001static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1002 unsigned int num_dwords)
1003{
1004#define MBOX_UPDATE_DWORDS 6
1005 struct drm_device *dev = signaller->dev;
1006 struct drm_i915_private *dev_priv = dev->dev_private;
1007 struct intel_engine_cs *waiter;
1008 int i, ret, num_rings;
1009
1010 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1011 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1012#undef MBOX_UPDATE_DWORDS
1013
1014 ret = intel_ring_begin(signaller, num_dwords);
1015 if (ret)
1016 return ret;
1017
1018 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001019 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001020 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1021 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1022 continue;
1023
John Harrison6259cea2014-11-24 18:49:29 +00001024 seqno = i915_gem_request_get_seqno(
1025 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001026 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1027 MI_FLUSH_DW_OP_STOREDW);
1028 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1029 MI_FLUSH_DW_USE_GTT);
1030 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001031 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001032 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1033 MI_SEMAPHORE_TARGET(waiter->id));
1034 intel_ring_emit(signaller, 0);
1035 }
1036
1037 return 0;
1038}
1039
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001040static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001041 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001042{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001043 struct drm_device *dev = signaller->dev;
1044 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001045 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001046 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001047
Ben Widawskya1444b72014-06-30 09:53:35 -07001048#define MBOX_UPDATE_DWORDS 3
1049 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1050 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1051#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001052
1053 ret = intel_ring_begin(signaller, num_dwords);
1054 if (ret)
1055 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001056
Ben Widawsky78325f22014-04-29 14:52:29 -07001057 for_each_ring(useless, dev_priv, i) {
1058 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1059 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001060 u32 seqno = i915_gem_request_get_seqno(
1061 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001062 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1063 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001064 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001065 }
1066 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001067
Ben Widawskya1444b72014-06-30 09:53:35 -07001068 /* If num_dwords was rounded, make sure the tail pointer is correct */
1069 if (num_rings % 2 == 0)
1070 intel_ring_emit(signaller, MI_NOOP);
1071
Ben Widawsky024a43e2014-04-29 14:52:30 -07001072 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001073}
1074
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001075/**
1076 * gen6_add_request - Update the semaphore mailbox registers
1077 *
1078 * @ring - ring that is adding a request
1079 * @seqno - return seqno stuck into the ring
1080 *
1081 * Update the mailbox registers in the *other* rings with the current seqno.
1082 * This acts like a signal in the canonical semaphore.
1083 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001084static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001085gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001086{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001087 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001088
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001089 if (ring->semaphore.signal)
1090 ret = ring->semaphore.signal(ring, 4);
1091 else
1092 ret = intel_ring_begin(ring, 4);
1093
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001094 if (ret)
1095 return ret;
1096
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001097 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1098 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001099 intel_ring_emit(ring,
1100 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001101 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001102 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001103
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001104 return 0;
1105}
1106
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001107static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1108 u32 seqno)
1109{
1110 struct drm_i915_private *dev_priv = dev->dev_private;
1111 return dev_priv->last_seqno < seqno;
1112}
1113
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001114/**
1115 * intel_ring_sync - sync the waiter to the signaller on seqno
1116 *
1117 * @waiter - ring that is waiting
1118 * @signaller - ring which has, or will signal
1119 * @seqno - seqno which the waiter will block on
1120 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001121
1122static int
1123gen8_ring_sync(struct intel_engine_cs *waiter,
1124 struct intel_engine_cs *signaller,
1125 u32 seqno)
1126{
1127 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1128 int ret;
1129
1130 ret = intel_ring_begin(waiter, 4);
1131 if (ret)
1132 return ret;
1133
1134 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1135 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001136 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001137 MI_SEMAPHORE_SAD_GTE_SDD);
1138 intel_ring_emit(waiter, seqno);
1139 intel_ring_emit(waiter,
1140 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1141 intel_ring_emit(waiter,
1142 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1143 intel_ring_advance(waiter);
1144 return 0;
1145}
1146
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001147static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001148gen6_ring_sync(struct intel_engine_cs *waiter,
1149 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001150 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001151{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001152 u32 dw1 = MI_SEMAPHORE_MBOX |
1153 MI_SEMAPHORE_COMPARE |
1154 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001155 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1156 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001157
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001158 /* Throughout all of the GEM code, seqno passed implies our current
1159 * seqno is >= the last seqno executed. However for hardware the
1160 * comparison is strictly greater than.
1161 */
1162 seqno -= 1;
1163
Ben Widawskyebc348b2014-04-29 14:52:28 -07001164 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001165
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001166 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001167 if (ret)
1168 return ret;
1169
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001170 /* If seqno wrap happened, omit the wait with no-ops */
1171 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001172 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001173 intel_ring_emit(waiter, seqno);
1174 intel_ring_emit(waiter, 0);
1175 intel_ring_emit(waiter, MI_NOOP);
1176 } else {
1177 intel_ring_emit(waiter, MI_NOOP);
1178 intel_ring_emit(waiter, MI_NOOP);
1179 intel_ring_emit(waiter, MI_NOOP);
1180 intel_ring_emit(waiter, MI_NOOP);
1181 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001182 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001183
1184 return 0;
1185}
1186
Chris Wilsonc6df5412010-12-15 09:56:50 +00001187#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1188do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001189 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1190 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001191 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1192 intel_ring_emit(ring__, 0); \
1193 intel_ring_emit(ring__, 0); \
1194} while (0)
1195
1196static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001197pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001198{
Chris Wilson18393f62014-04-09 09:19:40 +01001199 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001200 int ret;
1201
1202 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1203 * incoherent with writes to memory, i.e. completely fubar,
1204 * so we need to use PIPE_NOTIFY instead.
1205 *
1206 * However, we also need to workaround the qword write
1207 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1208 * memory before requesting an interrupt.
1209 */
1210 ret = intel_ring_begin(ring, 32);
1211 if (ret)
1212 return ret;
1213
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001215 PIPE_CONTROL_WRITE_FLUSH |
1216 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001217 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001218 intel_ring_emit(ring,
1219 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001220 intel_ring_emit(ring, 0);
1221 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001222 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001223 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001224 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001225 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001226 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001227 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001228 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001229 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001230 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001231 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001232
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001233 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001234 PIPE_CONTROL_WRITE_FLUSH |
1235 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001236 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001237 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001238 intel_ring_emit(ring,
1239 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001240 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001241 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001242
Chris Wilsonc6df5412010-12-15 09:56:50 +00001243 return 0;
1244}
1245
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001246static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001247gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001248{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001249 /* Workaround to force correct ordering between irq and seqno writes on
1250 * ivb (and maybe also on snb) by reading from a CS register (like
1251 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001252 if (!lazy_coherency) {
1253 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1254 POSTING_READ(RING_ACTHD(ring->mmio_base));
1255 }
1256
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001257 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1258}
1259
1260static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001261ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001262{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001263 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1264}
1265
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001266static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001267ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001268{
1269 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1270}
1271
Chris Wilsonc6df5412010-12-15 09:56:50 +00001272static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001273pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001274{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001275 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001276}
1277
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001278static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001279pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001280{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001281 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001282}
1283
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001284static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001285gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001286{
1287 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001288 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001289 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001290
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001291 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001292 return false;
1293
Chris Wilson7338aef2012-04-24 21:48:47 +01001294 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001295 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001296 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001297 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001298
1299 return true;
1300}
1301
1302static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001303gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001304{
1305 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001306 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001307 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001308
Chris Wilson7338aef2012-04-24 21:48:47 +01001309 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001310 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001311 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001312 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001313}
1314
1315static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001316i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001317{
Chris Wilson78501ea2010-10-27 12:18:21 +01001318 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001319 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001320 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001321
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001322 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001323 return false;
1324
Chris Wilson7338aef2012-04-24 21:48:47 +01001325 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001326 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001327 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1328 I915_WRITE(IMR, dev_priv->irq_mask);
1329 POSTING_READ(IMR);
1330 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001331 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001332
1333 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001334}
1335
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001336static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001337i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001338{
Chris Wilson78501ea2010-10-27 12:18:21 +01001339 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001341 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001342
Chris Wilson7338aef2012-04-24 21:48:47 +01001343 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001344 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001345 dev_priv->irq_mask |= ring->irq_enable_mask;
1346 I915_WRITE(IMR, dev_priv->irq_mask);
1347 POSTING_READ(IMR);
1348 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001349 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001350}
1351
Chris Wilsonc2798b12012-04-22 21:13:57 +01001352static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001353i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001354{
1355 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001356 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001357 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001358
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001359 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001360 return false;
1361
Chris Wilson7338aef2012-04-24 21:48:47 +01001362 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001363 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001364 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1365 I915_WRITE16(IMR, dev_priv->irq_mask);
1366 POSTING_READ16(IMR);
1367 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001368 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001369
1370 return true;
1371}
1372
1373static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001374i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001375{
1376 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001377 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001378 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001379
Chris Wilson7338aef2012-04-24 21:48:47 +01001380 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001381 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001382 dev_priv->irq_mask |= ring->irq_enable_mask;
1383 I915_WRITE16(IMR, dev_priv->irq_mask);
1384 POSTING_READ16(IMR);
1385 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001386 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001387}
1388
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001389void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001390{
Eric Anholt45930102011-05-06 17:12:35 -07001391 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001392 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001393 u32 mmio = 0;
1394
1395 /* The ring status page addresses are no longer next to the rest of
1396 * the ring registers as of gen7.
1397 */
1398 if (IS_GEN7(dev)) {
1399 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001400 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001401 mmio = RENDER_HWS_PGA_GEN7;
1402 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001403 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001404 mmio = BLT_HWS_PGA_GEN7;
1405 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001406 /*
1407 * VCS2 actually doesn't exist on Gen7. Only shut up
1408 * gcc switch check warning
1409 */
1410 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001411 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001412 mmio = BSD_HWS_PGA_GEN7;
1413 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001414 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001415 mmio = VEBOX_HWS_PGA_GEN7;
1416 break;
Eric Anholt45930102011-05-06 17:12:35 -07001417 }
1418 } else if (IS_GEN6(ring->dev)) {
1419 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1420 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001421 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001422 mmio = RING_HWS_PGA(ring->mmio_base);
1423 }
1424
Chris Wilson78501ea2010-10-27 12:18:21 +01001425 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1426 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001427
Damien Lespiaudc616b82014-03-13 01:40:28 +00001428 /*
1429 * Flush the TLB for this page
1430 *
1431 * FIXME: These two bits have disappeared on gen8, so a question
1432 * arises: do we still need this and if so how should we go about
1433 * invalidating the TLB?
1434 */
1435 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001436 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301437
1438 /* ring should be idle before issuing a sync flush*/
1439 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1440
Chris Wilson884020b2013-08-06 19:01:14 +01001441 I915_WRITE(reg,
1442 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1443 INSTPM_SYNC_FLUSH));
1444 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1445 1000))
1446 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1447 ring->name);
1448 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001449}
1450
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001451static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001452bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001453 u32 invalidate_domains,
1454 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001455{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001456 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001457
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001458 ret = intel_ring_begin(ring, 2);
1459 if (ret)
1460 return ret;
1461
1462 intel_ring_emit(ring, MI_FLUSH);
1463 intel_ring_emit(ring, MI_NOOP);
1464 intel_ring_advance(ring);
1465 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001466}
1467
Chris Wilson3cce4692010-10-27 16:11:02 +01001468static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001469i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001470{
Chris Wilson3cce4692010-10-27 16:11:02 +01001471 int ret;
1472
1473 ret = intel_ring_begin(ring, 4);
1474 if (ret)
1475 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001476
Chris Wilson3cce4692010-10-27 16:11:02 +01001477 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1478 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001479 intel_ring_emit(ring,
1480 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001481 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001482 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001483
Chris Wilson3cce4692010-10-27 16:11:02 +01001484 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001485}
1486
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001487static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001488gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001489{
1490 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001491 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001492 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001493
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001494 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1495 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001496
Chris Wilson7338aef2012-04-24 21:48:47 +01001497 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001498 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001499 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001500 I915_WRITE_IMR(ring,
1501 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001502 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001503 else
1504 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001505 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001506 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001507 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001508
1509 return true;
1510}
1511
1512static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001513gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001514{
1515 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001516 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001517 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001518
Chris Wilson7338aef2012-04-24 21:48:47 +01001519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001520 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001521 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001522 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001523 else
1524 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001525 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001526 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001527 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001528}
1529
Ben Widawskya19d2932013-05-28 19:22:30 -07001530static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001531hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001532{
1533 struct drm_device *dev = ring->dev;
1534 struct drm_i915_private *dev_priv = dev->dev_private;
1535 unsigned long flags;
1536
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001537 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001538 return false;
1539
Daniel Vetter59cdb632013-07-04 23:35:28 +02001540 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001541 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001542 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001543 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001544 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001545 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001546
1547 return true;
1548}
1549
1550static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001551hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001552{
1553 struct drm_device *dev = ring->dev;
1554 struct drm_i915_private *dev_priv = dev->dev_private;
1555 unsigned long flags;
1556
Daniel Vetter59cdb632013-07-04 23:35:28 +02001557 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001558 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001559 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001560 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001561 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001562 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001563}
1564
Ben Widawskyabd58f02013-11-02 21:07:09 -07001565static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001566gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001567{
1568 struct drm_device *dev = ring->dev;
1569 struct drm_i915_private *dev_priv = dev->dev_private;
1570 unsigned long flags;
1571
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001572 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001573 return false;
1574
1575 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1576 if (ring->irq_refcount++ == 0) {
1577 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1578 I915_WRITE_IMR(ring,
1579 ~(ring->irq_enable_mask |
1580 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1581 } else {
1582 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1583 }
1584 POSTING_READ(RING_IMR(ring->mmio_base));
1585 }
1586 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1587
1588 return true;
1589}
1590
1591static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001592gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001593{
1594 struct drm_device *dev = ring->dev;
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596 unsigned long flags;
1597
1598 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1599 if (--ring->irq_refcount == 0) {
1600 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1601 I915_WRITE_IMR(ring,
1602 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1603 } else {
1604 I915_WRITE_IMR(ring, ~0);
1605 }
1606 POSTING_READ(RING_IMR(ring->mmio_base));
1607 }
1608 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1609}
1610
Zou Nan haid1b851f2010-05-21 09:08:57 +08001611static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001612i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001613 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001614 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001615{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001616 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001617
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001618 ret = intel_ring_begin(ring, 2);
1619 if (ret)
1620 return ret;
1621
Chris Wilson78501ea2010-10-27 12:18:21 +01001622 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001623 MI_BATCH_BUFFER_START |
1624 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001625 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001626 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001627 intel_ring_advance(ring);
1628
Zou Nan haid1b851f2010-05-21 09:08:57 +08001629 return 0;
1630}
1631
Daniel Vetterb45305f2012-12-17 16:21:27 +01001632/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1633#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001634#define I830_TLB_ENTRIES (2)
1635#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001636static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001637i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001638 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001639 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001640{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001641 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001642 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001643
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001644 ret = intel_ring_begin(ring, 6);
1645 if (ret)
1646 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001647
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001648 /* Evict the invalid PTE TLBs */
1649 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1650 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1651 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1652 intel_ring_emit(ring, cs_offset);
1653 intel_ring_emit(ring, 0xdeadbeef);
1654 intel_ring_emit(ring, MI_NOOP);
1655 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001656
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001657 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001658 if (len > I830_BATCH_LIMIT)
1659 return -ENOSPC;
1660
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001661 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001662 if (ret)
1663 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001664
1665 /* Blit the batch (which has now all relocs applied) to the
1666 * stable batch scratch bo area (so that the CS never
1667 * stumbles over its tlb invalidation bug) ...
1668 */
1669 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1670 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001671 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001672 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001673 intel_ring_emit(ring, 4096);
1674 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001675
Daniel Vetterb45305f2012-12-17 16:21:27 +01001676 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001677 intel_ring_emit(ring, MI_NOOP);
1678 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001679
1680 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001681 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001682 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001683
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001684 ret = intel_ring_begin(ring, 4);
1685 if (ret)
1686 return ret;
1687
1688 intel_ring_emit(ring, MI_BATCH_BUFFER);
1689 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1690 intel_ring_emit(ring, offset + len - 8);
1691 intel_ring_emit(ring, MI_NOOP);
1692 intel_ring_advance(ring);
1693
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001694 return 0;
1695}
1696
1697static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001698i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001699 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001700 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001701{
1702 int ret;
1703
1704 ret = intel_ring_begin(ring, 2);
1705 if (ret)
1706 return ret;
1707
Chris Wilson65f56872012-04-17 16:38:12 +01001708 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001709 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001710 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001711
Eric Anholt62fdfea2010-05-21 13:26:39 -07001712 return 0;
1713}
1714
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001715static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001716{
Chris Wilson05394f32010-11-08 19:18:58 +00001717 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001718
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001719 obj = ring->status_page.obj;
1720 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001721 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001722
Chris Wilson9da3da62012-06-01 15:20:22 +01001723 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001724 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001725 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001726 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001727}
1728
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001729static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001730{
Chris Wilson05394f32010-11-08 19:18:58 +00001731 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001732
Chris Wilsone3efda42014-04-09 09:19:41 +01001733 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001734 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001735 int ret;
1736
1737 obj = i915_gem_alloc_object(ring->dev, 4096);
1738 if (obj == NULL) {
1739 DRM_ERROR("Failed to allocate status page\n");
1740 return -ENOMEM;
1741 }
1742
1743 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1744 if (ret)
1745 goto err_unref;
1746
Chris Wilson1f767e02014-07-03 17:33:03 -04001747 flags = 0;
1748 if (!HAS_LLC(ring->dev))
1749 /* On g33, we cannot place HWS above 256MiB, so
1750 * restrict its pinning to the low mappable arena.
1751 * Though this restriction is not documented for
1752 * gen4, gen5, or byt, they also behave similarly
1753 * and hang if the HWS is placed at the top of the
1754 * GTT. To generalise, it appears that all !llc
1755 * platforms have issues with us placing the HWS
1756 * above the mappable region (even though we never
1757 * actualy map it).
1758 */
1759 flags |= PIN_MAPPABLE;
1760 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001761 if (ret) {
1762err_unref:
1763 drm_gem_object_unreference(&obj->base);
1764 return ret;
1765 }
1766
1767 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001768 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001769
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001770 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001771 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001772 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001773
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001774 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1775 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001776
1777 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001778}
1779
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001780static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001781{
1782 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001783
1784 if (!dev_priv->status_page_dmah) {
1785 dev_priv->status_page_dmah =
1786 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1787 if (!dev_priv->status_page_dmah)
1788 return -ENOMEM;
1789 }
1790
Chris Wilson6b8294a2012-11-16 11:43:20 +00001791 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1792 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1793
1794 return 0;
1795}
1796
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001797void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1798{
1799 iounmap(ringbuf->virtual_start);
1800 ringbuf->virtual_start = NULL;
1801 i915_gem_object_ggtt_unpin(ringbuf->obj);
1802}
1803
1804int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1805 struct intel_ringbuffer *ringbuf)
1806{
1807 struct drm_i915_private *dev_priv = to_i915(dev);
1808 struct drm_i915_gem_object *obj = ringbuf->obj;
1809 int ret;
1810
1811 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1812 if (ret)
1813 return ret;
1814
1815 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1816 if (ret) {
1817 i915_gem_object_ggtt_unpin(obj);
1818 return ret;
1819 }
1820
1821 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1822 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1823 if (ringbuf->virtual_start == NULL) {
1824 i915_gem_object_ggtt_unpin(obj);
1825 return -EINVAL;
1826 }
1827
1828 return 0;
1829}
1830
Oscar Mateo84c23772014-07-24 17:04:15 +01001831void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001832{
Oscar Mateo2919d292014-07-03 16:28:02 +01001833 drm_gem_object_unreference(&ringbuf->obj->base);
1834 ringbuf->obj = NULL;
1835}
1836
Oscar Mateo84c23772014-07-24 17:04:15 +01001837int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1838 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001839{
Chris Wilsone3efda42014-04-09 09:19:41 +01001840 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001841
1842 obj = NULL;
1843 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001844 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001845 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001846 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001847 if (obj == NULL)
1848 return -ENOMEM;
1849
Akash Goel24f3a8c2014-06-17 10:59:42 +05301850 /* mark ring buffers as read-only from GPU side by default */
1851 obj->gt_ro = 1;
1852
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001853 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001854
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001855 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001856}
1857
Ben Widawskyc43b5632012-04-16 14:07:40 -07001858static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001859 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001860{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001861 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001862 int ret;
1863
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001864 WARN_ON(ring->buffer);
1865
1866 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1867 if (!ringbuf)
1868 return -ENOMEM;
1869 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001870
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001871 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001872 INIT_LIST_HEAD(&ring->active_list);
1873 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001874 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001875 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001876 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001877 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001878
Chris Wilsonb259f672011-03-29 13:19:09 +01001879 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001880
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001881 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001882 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001883 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001884 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001885 } else {
1886 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001887 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001888 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001889 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001890 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001891
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001892 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001893
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001894 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1895 if (ret) {
1896 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1897 ring->name, ret);
1898 goto error;
1899 }
1900
1901 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1902 if (ret) {
1903 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1904 ring->name, ret);
1905 intel_destroy_ringbuffer_obj(ringbuf);
1906 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001908
Chris Wilson55249ba2010-12-22 14:04:47 +00001909 /* Workaround an erratum on the i830 which causes a hang if
1910 * the TAIL pointer points to within the last 2 cachelines
1911 * of the buffer.
1912 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001913 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001914 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001915 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001916
Brad Volkin44e895a2014-05-10 14:10:43 -07001917 ret = i915_cmd_parser_init_ring(ring);
1918 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001919 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001920
Oscar Mateo8ee14972014-05-22 14:13:34 +01001921 return 0;
1922
1923error:
1924 kfree(ringbuf);
1925 ring->buffer = NULL;
1926 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001927}
1928
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001929void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001930{
John Harrison6402c332014-10-31 12:00:26 +00001931 struct drm_i915_private *dev_priv;
1932 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001933
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001934 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001935 return;
1936
John Harrison6402c332014-10-31 12:00:26 +00001937 dev_priv = to_i915(ring->dev);
1938 ringbuf = ring->buffer;
1939
Chris Wilsone3efda42014-04-09 09:19:41 +01001940 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001941 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001942
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001943 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001944 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001945 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001946
Zou Nan hai8d192152010-11-02 16:31:01 +08001947 if (ring->cleanup)
1948 ring->cleanup(ring);
1949
Chris Wilson78501ea2010-10-27 12:18:21 +01001950 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001951
1952 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001953
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001954 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001955 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001956}
1957
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001958static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001959{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001960 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001961 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001962 int ret;
1963
Dave Gordonebd0fd42014-11-27 11:22:49 +00001964 if (intel_ring_space(ringbuf) >= n)
1965 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001966
1967 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00001968 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01001969 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001970 break;
1971 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001972 }
1973
Daniel Vettera4b3a572014-11-26 14:17:05 +01001974 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001975 return -ENOSPC;
1976
Daniel Vettera4b3a572014-11-26 14:17:05 +01001977 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001978 if (ret)
1979 return ret;
1980
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001981 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001982
1983 return 0;
1984}
1985
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001986static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001987{
Chris Wilson78501ea2010-10-27 12:18:21 +01001988 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001989 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001990 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001991 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001992 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001993
Chris Wilsona71d8d92012-02-15 11:25:36 +00001994 ret = intel_ring_wait_request(ring, n);
1995 if (ret != -ENOSPC)
1996 return ret;
1997
Chris Wilson09246732013-08-10 22:16:32 +01001998 /* force the tail write in case we have been skipping them */
1999 __intel_ring_advance(ring);
2000
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002001 /* With GEM the hangcheck timer should kick us out of the loop,
2002 * leaving it early runs the risk of corrupting GEM state (due
2003 * to running on almost untested codepaths). But on resume
2004 * timers don't work yet, so prevent a complete hang in that
2005 * case by choosing an insanely large timeout. */
2006 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002007
Dave Gordonebd0fd42014-11-27 11:22:49 +00002008 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002009 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002010 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002011 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002012 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002013 ringbuf->head = I915_READ_HEAD(ring);
2014 if (intel_ring_space(ringbuf) >= n)
2015 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002016
Chris Wilsone60a0b12010-10-13 10:09:14 +01002017 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002018
Chris Wilsondcfe0502014-05-05 09:07:32 +01002019 if (dev_priv->mm.interruptible && signal_pending(current)) {
2020 ret = -ERESTARTSYS;
2021 break;
2022 }
2023
Daniel Vetter33196de2012-11-14 17:14:05 +01002024 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2025 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002026 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002027 break;
2028
2029 if (time_after(jiffies, end)) {
2030 ret = -EBUSY;
2031 break;
2032 }
2033 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002034 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002035 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002036}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002037
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002038static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002039{
2040 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002041 struct intel_ringbuffer *ringbuf = ring->buffer;
2042 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002043
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002044 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002045 int ret = ring_wait_for_space(ring, rem);
2046 if (ret)
2047 return ret;
2048 }
2049
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002050 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002051 rem /= 4;
2052 while (rem--)
2053 iowrite32(MI_NOOP, virt++);
2054
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002055 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002056 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002057
2058 return 0;
2059}
2060
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002061int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002062{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002063 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002064 int ret;
2065
2066 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002067 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002068 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002069 if (ret)
2070 return ret;
2071 }
2072
2073 /* Wait upon the last request to be completed */
2074 if (list_empty(&ring->request_list))
2075 return 0;
2076
Daniel Vettera4b3a572014-11-26 14:17:05 +01002077 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002078 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002079 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002080
Daniel Vettera4b3a572014-11-26 14:17:05 +01002081 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002082}
2083
Chris Wilson9d7730912012-11-27 16:22:52 +00002084static int
John Harrison6259cea2014-11-24 18:49:29 +00002085intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002086{
John Harrison9eba5d42014-11-24 18:49:23 +00002087 int ret;
2088 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002089 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002090
John Harrison6259cea2014-11-24 18:49:29 +00002091 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002092 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002093
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002094 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002095 if (request == NULL)
2096 return -ENOMEM;
2097
John Harrisonabfe2622014-11-24 18:49:24 +00002098 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002099 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002100 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002101
John Harrison6259cea2014-11-24 18:49:29 +00002102 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002103 if (ret) {
2104 kfree(request);
2105 return ret;
2106 }
2107
John Harrison6259cea2014-11-24 18:49:29 +00002108 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002109 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002110}
2111
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002112static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002113 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002114{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002115 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002116 int ret;
2117
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002118 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002119 ret = intel_wrap_ring_buffer(ring);
2120 if (unlikely(ret))
2121 return ret;
2122 }
2123
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002124 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002125 ret = ring_wait_for_space(ring, bytes);
2126 if (unlikely(ret))
2127 return ret;
2128 }
2129
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002130 return 0;
2131}
2132
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002133int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002134 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002135{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002136 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002137 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002138
Daniel Vetter33196de2012-11-14 17:14:05 +01002139 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2140 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002141 if (ret)
2142 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002143
Chris Wilson304d6952014-01-02 14:32:35 +00002144 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2145 if (ret)
2146 return ret;
2147
Chris Wilson9d7730912012-11-27 16:22:52 +00002148 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002149 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002150 if (ret)
2151 return ret;
2152
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002153 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002154 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002155}
2156
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002157/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002158int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002159{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002160 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002161 int ret;
2162
2163 if (num_dwords == 0)
2164 return 0;
2165
Chris Wilson18393f62014-04-09 09:19:40 +01002166 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002167 ret = intel_ring_begin(ring, num_dwords);
2168 if (ret)
2169 return ret;
2170
2171 while (num_dwords--)
2172 intel_ring_emit(ring, MI_NOOP);
2173
2174 intel_ring_advance(ring);
2175
2176 return 0;
2177}
2178
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002179void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002180{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002181 struct drm_device *dev = ring->dev;
2182 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002183
John Harrison6259cea2014-11-24 18:49:29 +00002184 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002185
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002186 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002187 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2188 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002189 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002190 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002191 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002192
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002193 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002194 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002195}
2196
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002197static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002198 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002199{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002200 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002201
2202 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002203
Chris Wilson12f55812012-07-05 17:14:01 +01002204 /* Disable notification that the ring is IDLE. The GT
2205 * will then assume that it is busy and bring it out of rc6.
2206 */
2207 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2208 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2209
2210 /* Clear the context id. Here be magic! */
2211 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2212
2213 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002214 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002215 GEN6_BSD_SLEEP_INDICATOR) == 0,
2216 50))
2217 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002218
Chris Wilson12f55812012-07-05 17:14:01 +01002219 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002220 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002221 POSTING_READ(RING_TAIL(ring->mmio_base));
2222
2223 /* Let the ring send IDLE messages to the GT again,
2224 * and so let it sleep to conserve power when idle.
2225 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002226 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002227 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002228}
2229
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002230static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002231 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002232{
Chris Wilson71a77e02011-02-02 12:13:49 +00002233 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002234 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002235
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002236 ret = intel_ring_begin(ring, 4);
2237 if (ret)
2238 return ret;
2239
Chris Wilson71a77e02011-02-02 12:13:49 +00002240 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002241 if (INTEL_INFO(ring->dev)->gen >= 8)
2242 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002243
2244 /* We always require a command barrier so that subsequent
2245 * commands, such as breadcrumb interrupts, are strictly ordered
2246 * wrt the contents of the write cache being flushed to memory
2247 * (and thus being coherent from the CPU).
2248 */
2249 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2250
Jesse Barnes9a289772012-10-26 09:42:42 -07002251 /*
2252 * Bspec vol 1c.5 - video engine command streamer:
2253 * "If ENABLED, all TLBs will be invalidated once the flush
2254 * operation is complete. This bit is only valid when the
2255 * Post-Sync Operation field is a value of 1h or 3h."
2256 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002257 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002258 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2259
Chris Wilson71a77e02011-02-02 12:13:49 +00002260 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002261 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002262 if (INTEL_INFO(ring->dev)->gen >= 8) {
2263 intel_ring_emit(ring, 0); /* upper addr */
2264 intel_ring_emit(ring, 0); /* value */
2265 } else {
2266 intel_ring_emit(ring, 0);
2267 intel_ring_emit(ring, MI_NOOP);
2268 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002269 intel_ring_advance(ring);
2270 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002271}
2272
2273static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002274gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002275 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002276 unsigned flags)
2277{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002278 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002279 int ret;
2280
2281 ret = intel_ring_begin(ring, 4);
2282 if (ret)
2283 return ret;
2284
2285 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002286 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002287 intel_ring_emit(ring, lower_32_bits(offset));
2288 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002289 intel_ring_emit(ring, MI_NOOP);
2290 intel_ring_advance(ring);
2291
2292 return 0;
2293}
2294
2295static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002296hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002297 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002298 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002299{
Akshay Joshi0206e352011-08-16 15:34:10 -04002300 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002301
Akshay Joshi0206e352011-08-16 15:34:10 -04002302 ret = intel_ring_begin(ring, 2);
2303 if (ret)
2304 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002305
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002306 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002307 MI_BATCH_BUFFER_START |
2308 (flags & I915_DISPATCH_SECURE ?
2309 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002310 /* bit0-7 is the length on GEN6+ */
2311 intel_ring_emit(ring, offset);
2312 intel_ring_advance(ring);
2313
2314 return 0;
2315}
2316
2317static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002318gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002319 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002320 unsigned flags)
2321{
2322 int ret;
2323
2324 ret = intel_ring_begin(ring, 2);
2325 if (ret)
2326 return ret;
2327
2328 intel_ring_emit(ring,
2329 MI_BATCH_BUFFER_START |
2330 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002331 /* bit0-7 is the length on GEN6+ */
2332 intel_ring_emit(ring, offset);
2333 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002334
Akshay Joshi0206e352011-08-16 15:34:10 -04002335 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002336}
2337
Chris Wilson549f7362010-10-19 11:19:32 +01002338/* Blitter support (SandyBridge+) */
2339
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002340static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002341 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002342{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002343 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002344 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002345 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002346 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002347
Daniel Vetter6a233c72011-12-14 13:57:07 +01002348 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002349 if (ret)
2350 return ret;
2351
Chris Wilson71a77e02011-02-02 12:13:49 +00002352 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002353 if (INTEL_INFO(ring->dev)->gen >= 8)
2354 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002355
2356 /* We always require a command barrier so that subsequent
2357 * commands, such as breadcrumb interrupts, are strictly ordered
2358 * wrt the contents of the write cache being flushed to memory
2359 * (and thus being coherent from the CPU).
2360 */
2361 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2362
Jesse Barnes9a289772012-10-26 09:42:42 -07002363 /*
2364 * Bspec vol 1c.3 - blitter engine command streamer:
2365 * "If ENABLED, all TLBs will be invalidated once the flush
2366 * operation is complete. This bit is only valid when the
2367 * Post-Sync Operation field is a value of 1h or 3h."
2368 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002369 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002370 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002371 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002372 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002373 if (INTEL_INFO(ring->dev)->gen >= 8) {
2374 intel_ring_emit(ring, 0); /* upper addr */
2375 intel_ring_emit(ring, 0); /* value */
2376 } else {
2377 intel_ring_emit(ring, 0);
2378 intel_ring_emit(ring, MI_NOOP);
2379 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002380 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002381
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002382 if (!invalidate && flush) {
2383 if (IS_GEN7(dev))
2384 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2385 else if (IS_BROADWELL(dev))
2386 dev_priv->fbc.need_sw_cache_clean = true;
2387 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002388
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002389 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002390}
2391
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002392int intel_init_render_ring_buffer(struct drm_device *dev)
2393{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002394 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002395 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002396 struct drm_i915_gem_object *obj;
2397 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002398
Daniel Vetter59465b52012-04-11 22:12:48 +02002399 ring->name = "render ring";
2400 ring->id = RCS;
2401 ring->mmio_base = RENDER_RING_BASE;
2402
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002403 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002404 if (i915_semaphore_is_enabled(dev)) {
2405 obj = i915_gem_alloc_object(dev, 4096);
2406 if (obj == NULL) {
2407 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2408 i915.semaphores = 0;
2409 } else {
2410 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2411 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2412 if (ret != 0) {
2413 drm_gem_object_unreference(&obj->base);
2414 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2415 i915.semaphores = 0;
2416 } else
2417 dev_priv->semaphore_obj = obj;
2418 }
2419 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002420
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002421 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002422 ring->add_request = gen6_add_request;
2423 ring->flush = gen8_render_ring_flush;
2424 ring->irq_get = gen8_ring_get_irq;
2425 ring->irq_put = gen8_ring_put_irq;
2426 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2427 ring->get_seqno = gen6_ring_get_seqno;
2428 ring->set_seqno = ring_set_seqno;
2429 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002430 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002431 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002432 ring->semaphore.signal = gen8_rcs_signal;
2433 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002434 }
2435 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002436 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002437 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002438 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002439 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002440 ring->irq_get = gen6_ring_get_irq;
2441 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002442 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002443 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002444 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002445 if (i915_semaphore_is_enabled(dev)) {
2446 ring->semaphore.sync_to = gen6_ring_sync;
2447 ring->semaphore.signal = gen6_signal;
2448 /*
2449 * The current semaphore is only applied on pre-gen8
2450 * platform. And there is no VCS2 ring on the pre-gen8
2451 * platform. So the semaphore between RCS and VCS2 is
2452 * initialized as INVALID. Gen8 will initialize the
2453 * sema between VCS2 and RCS later.
2454 */
2455 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2456 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2457 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2458 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2459 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2460 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2461 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2462 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2463 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2464 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2465 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002466 } else if (IS_GEN5(dev)) {
2467 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002468 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002469 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002470 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002471 ring->irq_get = gen5_ring_get_irq;
2472 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002473 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2474 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002475 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002476 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002477 if (INTEL_INFO(dev)->gen < 4)
2478 ring->flush = gen2_render_ring_flush;
2479 else
2480 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002481 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002482 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002483 if (IS_GEN2(dev)) {
2484 ring->irq_get = i8xx_ring_get_irq;
2485 ring->irq_put = i8xx_ring_put_irq;
2486 } else {
2487 ring->irq_get = i9xx_ring_get_irq;
2488 ring->irq_put = i9xx_ring_put_irq;
2489 }
Daniel Vettere3670312012-04-11 22:12:53 +02002490 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002491 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002492 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002493
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002494 if (IS_HASWELL(dev))
2495 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002496 else if (IS_GEN8(dev))
2497 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002498 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002499 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2500 else if (INTEL_INFO(dev)->gen >= 4)
2501 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2502 else if (IS_I830(dev) || IS_845G(dev))
2503 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2504 else
2505 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002506 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002507 ring->cleanup = render_ring_cleanup;
2508
Daniel Vetterb45305f2012-12-17 16:21:27 +01002509 /* Workaround batchbuffer to combat CS tlb bug. */
2510 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002511 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002512 if (obj == NULL) {
2513 DRM_ERROR("Failed to allocate batch bo\n");
2514 return -ENOMEM;
2515 }
2516
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002517 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002518 if (ret != 0) {
2519 drm_gem_object_unreference(&obj->base);
2520 DRM_ERROR("Failed to ping batch bo\n");
2521 return ret;
2522 }
2523
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002524 ring->scratch.obj = obj;
2525 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002526 }
2527
Daniel Vetter99be1df2014-11-20 00:33:06 +01002528 ret = intel_init_ring_buffer(dev, ring);
2529 if (ret)
2530 return ret;
2531
2532 if (INTEL_INFO(dev)->gen >= 5) {
2533 ret = intel_init_pipe_control(ring);
2534 if (ret)
2535 return ret;
2536 }
2537
2538 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002539}
2540
2541int intel_init_bsd_ring_buffer(struct drm_device *dev)
2542{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002543 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002544 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002545
Daniel Vetter58fa3832012-04-11 22:12:49 +02002546 ring->name = "bsd ring";
2547 ring->id = VCS;
2548
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002549 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002550 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002551 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002552 /* gen6 bsd needs a special wa for tail updates */
2553 if (IS_GEN6(dev))
2554 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002555 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002556 ring->add_request = gen6_add_request;
2557 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002558 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002559 if (INTEL_INFO(dev)->gen >= 8) {
2560 ring->irq_enable_mask =
2561 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2562 ring->irq_get = gen8_ring_get_irq;
2563 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002564 ring->dispatch_execbuffer =
2565 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002566 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002567 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002568 ring->semaphore.signal = gen8_xcs_signal;
2569 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002570 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002571 } else {
2572 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2573 ring->irq_get = gen6_ring_get_irq;
2574 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002575 ring->dispatch_execbuffer =
2576 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002577 if (i915_semaphore_is_enabled(dev)) {
2578 ring->semaphore.sync_to = gen6_ring_sync;
2579 ring->semaphore.signal = gen6_signal;
2580 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2581 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2582 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2583 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2584 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2585 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2586 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2587 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2588 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2589 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2590 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002592 } else {
2593 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002594 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002595 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002596 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002597 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002598 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002599 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002600 ring->irq_get = gen5_ring_get_irq;
2601 ring->irq_put = gen5_ring_put_irq;
2602 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002603 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002604 ring->irq_get = i9xx_ring_get_irq;
2605 ring->irq_put = i9xx_ring_put_irq;
2606 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002607 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002608 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002609 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002610
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002611 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002612}
Chris Wilson549f7362010-10-19 11:19:32 +01002613
Zhao Yakui845f74a2014-04-17 10:37:37 +08002614/**
2615 * Initialize the second BSD ring for Broadwell GT3.
2616 * It is noted that this only exists on Broadwell GT3.
2617 */
2618int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2619{
2620 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002621 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002622
2623 if ((INTEL_INFO(dev)->gen != 8)) {
2624 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2625 return -EINVAL;
2626 }
2627
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002628 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002629 ring->id = VCS2;
2630
2631 ring->write_tail = ring_write_tail;
2632 ring->mmio_base = GEN8_BSD2_RING_BASE;
2633 ring->flush = gen6_bsd_ring_flush;
2634 ring->add_request = gen6_add_request;
2635 ring->get_seqno = gen6_ring_get_seqno;
2636 ring->set_seqno = ring_set_seqno;
2637 ring->irq_enable_mask =
2638 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2639 ring->irq_get = gen8_ring_get_irq;
2640 ring->irq_put = gen8_ring_put_irq;
2641 ring->dispatch_execbuffer =
2642 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002643 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002644 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002645 ring->semaphore.signal = gen8_xcs_signal;
2646 GEN8_RING_SEMAPHORE_INIT;
2647 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002648 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002649
2650 return intel_init_ring_buffer(dev, ring);
2651}
2652
Chris Wilson549f7362010-10-19 11:19:32 +01002653int intel_init_blt_ring_buffer(struct drm_device *dev)
2654{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002655 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002656 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002657
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002658 ring->name = "blitter ring";
2659 ring->id = BCS;
2660
2661 ring->mmio_base = BLT_RING_BASE;
2662 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002663 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002664 ring->add_request = gen6_add_request;
2665 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002666 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002667 if (INTEL_INFO(dev)->gen >= 8) {
2668 ring->irq_enable_mask =
2669 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2670 ring->irq_get = gen8_ring_get_irq;
2671 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002672 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002673 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002674 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002675 ring->semaphore.signal = gen8_xcs_signal;
2676 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002677 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002678 } else {
2679 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2680 ring->irq_get = gen6_ring_get_irq;
2681 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002682 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002683 if (i915_semaphore_is_enabled(dev)) {
2684 ring->semaphore.signal = gen6_signal;
2685 ring->semaphore.sync_to = gen6_ring_sync;
2686 /*
2687 * The current semaphore is only applied on pre-gen8
2688 * platform. And there is no VCS2 ring on the pre-gen8
2689 * platform. So the semaphore between BCS and VCS2 is
2690 * initialized as INVALID. Gen8 will initialize the
2691 * sema between BCS and VCS2 later.
2692 */
2693 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2694 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2695 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2696 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2697 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2698 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2699 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2700 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2701 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2702 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2703 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002704 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002705 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002706
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002707 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002708}
Chris Wilsona7b97612012-07-20 12:41:08 +01002709
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002710int intel_init_vebox_ring_buffer(struct drm_device *dev)
2711{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002712 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002713 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002714
2715 ring->name = "video enhancement ring";
2716 ring->id = VECS;
2717
2718 ring->mmio_base = VEBOX_RING_BASE;
2719 ring->write_tail = ring_write_tail;
2720 ring->flush = gen6_ring_flush;
2721 ring->add_request = gen6_add_request;
2722 ring->get_seqno = gen6_ring_get_seqno;
2723 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002724
2725 if (INTEL_INFO(dev)->gen >= 8) {
2726 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002727 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002728 ring->irq_get = gen8_ring_get_irq;
2729 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002730 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002731 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002732 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002733 ring->semaphore.signal = gen8_xcs_signal;
2734 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002735 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002736 } else {
2737 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2738 ring->irq_get = hsw_vebox_get_irq;
2739 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002740 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002741 if (i915_semaphore_is_enabled(dev)) {
2742 ring->semaphore.sync_to = gen6_ring_sync;
2743 ring->semaphore.signal = gen6_signal;
2744 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2745 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2746 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2747 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2748 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2749 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2750 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2751 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2752 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2753 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2754 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002755 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002756 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002757
2758 return intel_init_ring_buffer(dev, ring);
2759}
2760
Chris Wilsona7b97612012-07-20 12:41:08 +01002761int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002762intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002763{
2764 int ret;
2765
2766 if (!ring->gpu_caches_dirty)
2767 return 0;
2768
2769 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2770 if (ret)
2771 return ret;
2772
2773 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2774
2775 ring->gpu_caches_dirty = false;
2776 return 0;
2777}
2778
2779int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002780intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002781{
2782 uint32_t flush_domains;
2783 int ret;
2784
2785 flush_domains = 0;
2786 if (ring->gpu_caches_dirty)
2787 flush_domains = I915_GEM_GPU_DOMAINS;
2788
2789 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2790 if (ret)
2791 return ret;
2792
2793 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2794
2795 ring->gpu_caches_dirty = false;
2796 return 0;
2797}
Chris Wilsone3efda42014-04-09 09:19:41 +01002798
2799void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002800intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002801{
2802 int ret;
2803
2804 if (!intel_ring_initialized(ring))
2805 return;
2806
2807 ret = intel_ring_idle(ring);
2808 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2809 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2810 ring->name, ret);
2811
2812 stop_ring(ring);
2813}