blob: 87857d781ddf5e7fa833872f448f8b0c693630f4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300101 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300102 POWER_DOMAIN_VGA,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300103};
104
105#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300108#define POWER_DOMAIN_TRANSCODER(tran) \
109 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
110 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300111
Egbert Eich1d843f92013-02-25 12:06:49 -0500112enum hpd_pin {
113 HPD_NONE = 0,
114 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
115 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
116 HPD_CRT,
117 HPD_SDVO_B,
118 HPD_SDVO_C,
119 HPD_PORT_B,
120 HPD_PORT_C,
121 HPD_PORT_D,
122 HPD_NUM_PINS
123};
124
Chris Wilson2a2d5482012-12-03 11:49:06 +0000125#define I915_GEM_GPU_DOMAINS \
126 (I915_GEM_DOMAIN_RENDER | \
127 I915_GEM_DOMAIN_SAMPLER | \
128 I915_GEM_DOMAIN_COMMAND | \
129 I915_GEM_DOMAIN_INSTRUCTION | \
130 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700131
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700132#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800133
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200134#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
135 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
136 if ((intel_encoder)->base.crtc == (__crtc))
137
Daniel Vettere7b903d2013-06-05 13:34:14 +0200138struct drm_i915_private;
139
Daniel Vettere2b78262013-06-07 23:10:03 +0200140enum intel_dpll_id {
141 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
142 /* real shared dpll ids must be >= 0 */
143 DPLL_ID_PCH_PLL_A,
144 DPLL_ID_PCH_PLL_B,
145};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100146#define I915_NUM_PLLS 2
147
Daniel Vetter53589012013-06-05 13:34:16 +0200148struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200149 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200150 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200151 uint32_t fp0;
152 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200153};
154
Daniel Vetter46edb022013-06-05 13:34:12 +0200155struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 int refcount; /* count of number of CRTCs sharing this PLL */
157 int active; /* count of number of active CRTCs (i.e. DPMS on) */
158 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200159 const char *name;
160 /* should match the index in the dev_priv->shared_dplls array */
161 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200162 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200163 void (*mode_set)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200165 void (*enable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
167 void (*disable)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200169 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
170 struct intel_shared_dpll *pll,
171 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100174/* Used by dp and fdi links */
175struct intel_link_m_n {
176 uint32_t tu;
177 uint32_t gmch_m;
178 uint32_t gmch_n;
179 uint32_t link_m;
180 uint32_t link_n;
181};
182
183void intel_link_compute_m_n(int bpp, int nlanes,
184 int pixel_clock, int link_clock,
185 struct intel_link_m_n *m_n);
186
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300187struct intel_ddi_plls {
188 int spll_refcount;
189 int wrpll1_refcount;
190 int wrpll2_refcount;
191};
192
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193/* Interface history:
194 *
195 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100196 * 1.2: Add Power Management
197 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100198 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000199 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000200 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
201 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 */
203#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000204#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205#define DRIVER_PATCHLEVEL 0
206
Chris Wilson23bc5982010-09-29 16:10:57 +0100207#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100208#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700209
Dave Airlie71acb5e2008-12-30 20:31:46 +1000210#define I915_GEM_PHYS_CURSOR_0 1
211#define I915_GEM_PHYS_CURSOR_1 2
212#define I915_GEM_PHYS_OVERLAY_REGS 3
213#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
214
215struct drm_i915_gem_phys_object {
216 int id;
217 struct page **page_list;
218 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000219 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000220};
221
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700222struct opregion_header;
223struct opregion_acpi;
224struct opregion_swsci;
225struct opregion_asle;
226
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100227struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700228 struct opregion_header __iomem *header;
229 struct opregion_acpi __iomem *acpi;
230 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300231 u32 swsci_gbda_sub_functions;
232 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700233 struct opregion_asle __iomem *asle;
234 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000235 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100236};
Chris Wilson44834a62010-08-19 16:09:23 +0100237#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100238
Chris Wilson6ef3d422010-08-04 20:26:07 +0100239struct intel_overlay;
240struct intel_overlay_error_state;
241
Dave Airlie7c1c2872008-11-28 14:22:24 +1000242struct drm_i915_master_private {
243 drm_local_map_t *sarea;
244 struct _drm_i915_sarea *sarea_priv;
245};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800246#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300247#define I915_MAX_NUM_FENCES 32
248/* 32 fences + sign bit for FENCE_REG_NONE */
249#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800250
251struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200252 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000253 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100254 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800255};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000256
yakui_zhao9b9d1722009-05-31 17:17:17 +0800257struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100258 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800259 u8 dvo_port;
260 u8 slave_addr;
261 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100262 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400263 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800264};
265
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000266struct intel_display_error_state;
267
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700268struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200269 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700270 u32 eir;
271 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700272 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700273 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000274 u32 derrmr;
275 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700276 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800277 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100278 u32 tail[I915_NUM_RINGS];
279 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000280 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100281 u32 ipeir[I915_NUM_RINGS];
282 u32 ipehr[I915_NUM_RINGS];
283 u32 instdone[I915_NUM_RINGS];
284 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100285 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000286 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100287 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100288 /* our own tracking of ring head and tail */
289 u32 cpu_ring_head[I915_NUM_RINGS];
290 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100291 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700292 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100293 u32 instpm[I915_NUM_RINGS];
294 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700295 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100296 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000297 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100298 u32 fault_reg[I915_NUM_RINGS];
299 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100300 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200301 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700302 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000303 struct drm_i915_error_ring {
304 struct drm_i915_error_object {
305 int page_count;
306 u32 gtt_offset;
307 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800308 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000309 struct drm_i915_error_request {
310 long jiffies;
311 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000312 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000313 } *requests;
314 int num_requests;
315 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000316 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000317 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000318 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100319 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000320 u32 gtt_offset;
321 u32 read_domains;
322 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200323 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000324 s32 pinned:2;
325 u32 tiling:2;
326 u32 dirty:1;
327 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100328 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100329 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700330 } **active_bo, **pinned_bo;
331 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100332 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000333 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300334 int hangcheck_score[I915_NUM_RINGS];
335 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700336};
337
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100338struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100339struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200340struct intel_limit;
341struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100342
Jesse Barnese70236a2009-09-21 10:42:27 -0700343struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400344 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700345 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
346 void (*disable_fbc)(struct drm_device *dev);
347 int (*get_display_clock_speed)(struct drm_device *dev);
348 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200349 /**
350 * find_dpll() - Find the best values for the PLL
351 * @limit: limits for the PLL
352 * @crtc: current CRTC
353 * @target: target frequency in kHz
354 * @refclk: reference clock frequency in kHz
355 * @match_clock: if provided, @best_clock P divider must
356 * match the P divider from @match_clock
357 * used for LVDS downclocking
358 * @best_clock: best PLL values found
359 *
360 * Returns true on success, false on failure.
361 */
362 bool (*find_dpll)(const struct intel_limit *limit,
363 struct drm_crtc *crtc,
364 int target, int refclk,
365 struct dpll *match_clock,
366 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300367 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300368 void (*update_sprite_wm)(struct drm_plane *plane,
369 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300370 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300371 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200372 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100373 /* Returns the active state of the crtc, and if the crtc is active,
374 * fills out the pipe-config with the hw state. */
375 bool (*get_pipe_config)(struct intel_crtc *,
376 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700377 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700378 int x, int y,
379 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200380 void (*crtc_enable)(struct drm_crtc *crtc);
381 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100382 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800383 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300384 struct drm_crtc *crtc,
385 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700386 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700387 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700388 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
389 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700390 struct drm_i915_gem_object *obj,
391 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700392 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
393 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100394 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700395 /* clock updates for mode set */
396 /* cursor updates */
397 /* render clock increase/decrease */
398 /* display clock increase/decrease */
399 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700400};
401
Chris Wilson907b28c2013-07-19 20:36:52 +0100402struct intel_uncore_funcs {
Chris Wilson990bbda2012-07-02 11:51:02 -0300403 void (*force_wake_get)(struct drm_i915_private *dev_priv);
404 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Ben Widawsky0b274482013-10-04 21:22:51 -0700405
406 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
407 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
408 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
409 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
410
411 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
412 uint8_t val, bool trace);
413 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
414 uint16_t val, bool trace);
415 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
416 uint32_t val, bool trace);
417 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
418 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300419};
420
Chris Wilson907b28c2013-07-19 20:36:52 +0100421struct intel_uncore {
422 spinlock_t lock; /** lock is also taken in irq contexts. */
423
424 struct intel_uncore_funcs funcs;
425
426 unsigned fifo_count;
427 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100428
429 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100430};
431
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100432#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
433 func(is_mobile) sep \
434 func(is_i85x) sep \
435 func(is_i915g) sep \
436 func(is_i945gm) sep \
437 func(is_g33) sep \
438 func(need_gfx_hws) sep \
439 func(is_g4x) sep \
440 func(is_pineview) sep \
441 func(is_broadwater) sep \
442 func(is_crestline) sep \
443 func(is_ivybridge) sep \
444 func(is_valleyview) sep \
445 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700446 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100447 func(has_fbc) sep \
448 func(has_pipe_cxsr) sep \
449 func(has_hotplug) sep \
450 func(cursor_needs_physical) sep \
451 func(has_overlay) sep \
452 func(overlay_needs_physical) sep \
453 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100454 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100455 func(has_ddi) sep \
456 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200457
Damien Lespiaua587f772013-04-22 18:40:38 +0100458#define DEFINE_FLAG(name) u8 name:1
459#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200460
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500461struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200462 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700463 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000464 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700465 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100466 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500467};
468
Damien Lespiaua587f772013-04-22 18:40:38 +0100469#undef DEFINE_FLAG
470#undef SEP_SEMICOLON
471
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800472enum i915_cache_level {
473 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100474 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
475 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
476 caches, eg sampler/render caches, and the
477 large Last-Level-Cache. LLC is coherent with
478 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100479 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800480};
481
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700482typedef uint32_t gen6_gtt_pte_t;
483
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700484struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700485 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700486 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700487 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700488 unsigned long start; /* Start offset always 0 for dri2 */
489 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
490
491 struct {
492 dma_addr_t addr;
493 struct page *page;
494 } scratch;
495
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700496 /**
497 * List of objects currently involved in rendering.
498 *
499 * Includes buffers having the contents of their GPU caches
500 * flushed, not necessarily primitives. last_rendering_seqno
501 * represents when the rendering involved will be completed.
502 *
503 * A reference is held on the buffer while on this list.
504 */
505 struct list_head active_list;
506
507 /**
508 * LRU list of objects which are not in the ringbuffer and
509 * are ready to unbind, but are still in the GTT.
510 *
511 * last_rendering_seqno is 0 while an object is in this list.
512 *
513 * A reference is not held on the buffer while on this list,
514 * as merely being GTT-bound shouldn't prevent its being
515 * freed, and we'll pull it off the list in the free path.
516 */
517 struct list_head inactive_list;
518
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700519 /* FIXME: Need a more generic return type */
520 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
521 enum i915_cache_level level);
522 void (*clear_range)(struct i915_address_space *vm,
523 unsigned int first_entry,
524 unsigned int num_entries);
525 void (*insert_entries)(struct i915_address_space *vm,
526 struct sg_table *st,
527 unsigned int first_entry,
528 enum i915_cache_level cache_level);
529 void (*cleanup)(struct i915_address_space *vm);
530};
531
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800532/* The Graphics Translation Table is the way in which GEN hardware translates a
533 * Graphics Virtual Address into a Physical Address. In addition to the normal
534 * collateral associated with any va->pa translations GEN hardware also has a
535 * portion of the GTT which can be mapped by the CPU and remain both coherent
536 * and correct (in cases like swizzling). That region is referred to as GMADR in
537 * the spec.
538 */
539struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700540 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800541 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800542
543 unsigned long mappable_end; /* End offset that we can CPU map */
544 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
545 phys_addr_t mappable_base; /* PA of our GMADR */
546
547 /** "Graphics Stolen Memory" holds the global PTEs */
548 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800549
550 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800551
Ben Widawsky911bdf02013-06-27 16:30:23 -0700552 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800553
554 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800555 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800556 size_t *stolen, phys_addr_t *mappable_base,
557 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800558};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700559#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800560
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100561struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700562 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100563 unsigned num_pd_entries;
564 struct page **pt_pages;
565 uint32_t pd_offset;
566 dma_addr_t *pt_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800567
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700568 int (*enable)(struct drm_device *dev);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100569};
570
Ben Widawsky0b02e792013-07-31 17:00:08 -0700571/**
572 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
573 * VMA's presence cannot be guaranteed before binding, or after unbinding the
574 * object into/from the address space.
575 *
576 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
Ben Widawsky2f633152013-07-17 12:19:03 -0700577 * will always be <= an objects lifetime. So object refcounting should cover us.
578 */
579struct i915_vma {
580 struct drm_mm_node node;
581 struct drm_i915_gem_object *obj;
582 struct i915_address_space *vm;
583
Ben Widawskyca191b12013-07-31 17:00:14 -0700584 /** This object's place on the active/inactive lists */
585 struct list_head mm_list;
586
Ben Widawsky2f633152013-07-17 12:19:03 -0700587 struct list_head vma_link; /* Link in the object's VMA list */
Ben Widawsky82a55ad2013-08-14 11:38:34 +0200588
589 /** This vma's place in the batchbuffer or on the eviction list */
590 struct list_head exec_list;
591
Ben Widawsky27173f12013-08-14 11:38:36 +0200592 /**
593 * Used for performing relocations during execbuffer insertion.
594 */
595 struct hlist_node exec_node;
596 unsigned long exec_handle;
597 struct drm_i915_gem_exec_object2 *exec_entry;
598
Daniel Vetter02e792f2009-09-15 22:57:34 +0200599};
600
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300601struct i915_ctx_hang_stats {
602 /* This context had batch pending when hang was declared */
603 unsigned batch_pending;
604
605 /* This context had batch active when hang was declared */
606 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300607
608 /* Time when this context was last blamed for a GPU reset */
609 unsigned long guilty_ts;
610
611 /* This context is banned to submit more work */
612 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300613};
Ben Widawsky40521052012-06-04 14:42:43 -0700614
615/* This must match up with the value previously used for execbuf2.rsvd1. */
616#define DEFAULT_CONTEXT_ID 0
617struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300618 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700619 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700620 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700621 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700622 struct drm_i915_file_private *file_priv;
623 struct intel_ring_buffer *ring;
624 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300625 struct i915_ctx_hang_stats hang_stats;
Ben Widawskya33afea2013-09-17 21:12:45 -0700626
627 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700628};
629
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700630struct i915_fbc {
631 unsigned long size;
632 unsigned int fb_id;
633 enum plane plane;
634 int y;
635
636 struct drm_mm_node *compressed_fb;
637 struct drm_mm_node *compressed_llb;
638
639 struct intel_fbc_work {
640 struct delayed_work work;
641 struct drm_crtc *crtc;
642 struct drm_framebuffer *fb;
643 int interval;
644 } *fbc_work;
645
Chris Wilson29ebf902013-07-27 17:23:55 +0100646 enum no_fbc_reason {
647 FBC_OK, /* FBC is enabled */
648 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700649 FBC_NO_OUTPUT, /* no outputs enabled to compress */
650 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
651 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
652 FBC_MODE_TOO_LARGE, /* mode too large for compression */
653 FBC_BAD_PLANE, /* fbc not supported on plane */
654 FBC_NOT_TILED, /* buffer not tiled */
655 FBC_MULTIPLE_PIPES, /* more than one pipe active */
656 FBC_MODULE_PARAM,
657 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
658 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800659};
660
Rodrigo Vivia031d702013-10-03 16:15:06 -0300661struct i915_psr {
662 bool sink_support;
663 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300664};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700665
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800666enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300667 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800668 PCH_IBX, /* Ibexpeak PCH */
669 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300670 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700671 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800672};
673
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200674enum intel_sbi_destination {
675 SBI_ICLK,
676 SBI_MPHY,
677};
678
Jesse Barnesb690e962010-07-19 13:53:12 -0700679#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700680#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100681#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Kamal Mostafae85843b2013-07-19 15:02:01 -0700682#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700683
Dave Airlie8be48d92010-03-30 05:34:14 +0000684struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100685struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000686
Daniel Vetterc2b91522012-02-14 22:37:19 +0100687struct intel_gmbus {
688 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000689 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100690 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100691 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100692 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100693 struct drm_i915_private *dev_priv;
694};
695
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100696struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000697 u8 saveLBB;
698 u32 saveDSPACNTR;
699 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000700 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000701 u32 savePIPEACONF;
702 u32 savePIPEBCONF;
703 u32 savePIPEASRC;
704 u32 savePIPEBSRC;
705 u32 saveFPA0;
706 u32 saveFPA1;
707 u32 saveDPLL_A;
708 u32 saveDPLL_A_MD;
709 u32 saveHTOTAL_A;
710 u32 saveHBLANK_A;
711 u32 saveHSYNC_A;
712 u32 saveVTOTAL_A;
713 u32 saveVBLANK_A;
714 u32 saveVSYNC_A;
715 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000716 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800717 u32 saveTRANS_HTOTAL_A;
718 u32 saveTRANS_HBLANK_A;
719 u32 saveTRANS_HSYNC_A;
720 u32 saveTRANS_VTOTAL_A;
721 u32 saveTRANS_VBLANK_A;
722 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000723 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000724 u32 saveDSPASTRIDE;
725 u32 saveDSPASIZE;
726 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700727 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000728 u32 saveDSPASURF;
729 u32 saveDSPATILEOFF;
730 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700731 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000732 u32 saveBLC_PWM_CTL;
733 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800734 u32 saveBLC_CPU_PWM_CTL;
735 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000736 u32 saveFPB0;
737 u32 saveFPB1;
738 u32 saveDPLL_B;
739 u32 saveDPLL_B_MD;
740 u32 saveHTOTAL_B;
741 u32 saveHBLANK_B;
742 u32 saveHSYNC_B;
743 u32 saveVTOTAL_B;
744 u32 saveVBLANK_B;
745 u32 saveVSYNC_B;
746 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000747 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800748 u32 saveTRANS_HTOTAL_B;
749 u32 saveTRANS_HBLANK_B;
750 u32 saveTRANS_HSYNC_B;
751 u32 saveTRANS_VTOTAL_B;
752 u32 saveTRANS_VBLANK_B;
753 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000754 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000755 u32 saveDSPBSTRIDE;
756 u32 saveDSPBSIZE;
757 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700758 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000759 u32 saveDSPBSURF;
760 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700761 u32 saveVGA0;
762 u32 saveVGA1;
763 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000764 u32 saveVGACNTRL;
765 u32 saveADPA;
766 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700767 u32 savePP_ON_DELAYS;
768 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000769 u32 saveDVOA;
770 u32 saveDVOB;
771 u32 saveDVOC;
772 u32 savePP_ON;
773 u32 savePP_OFF;
774 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700775 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000776 u32 savePFIT_CONTROL;
777 u32 save_palette_a[256];
778 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700779 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000780 u32 saveFBC_CFB_BASE;
781 u32 saveFBC_LL_BASE;
782 u32 saveFBC_CONTROL;
783 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000784 u32 saveIER;
785 u32 saveIIR;
786 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800787 u32 saveDEIER;
788 u32 saveDEIMR;
789 u32 saveGTIER;
790 u32 saveGTIMR;
791 u32 saveFDI_RXA_IMR;
792 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800793 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800794 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000795 u32 saveSWF0[16];
796 u32 saveSWF1[16];
797 u32 saveSWF2[3];
798 u8 saveMSR;
799 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800800 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000801 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000802 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000803 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000804 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200805 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000806 u32 saveCURACNTR;
807 u32 saveCURAPOS;
808 u32 saveCURABASE;
809 u32 saveCURBCNTR;
810 u32 saveCURBPOS;
811 u32 saveCURBBASE;
812 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 u32 saveDP_B;
814 u32 saveDP_C;
815 u32 saveDP_D;
816 u32 savePIPEA_GMCH_DATA_M;
817 u32 savePIPEB_GMCH_DATA_M;
818 u32 savePIPEA_GMCH_DATA_N;
819 u32 savePIPEB_GMCH_DATA_N;
820 u32 savePIPEA_DP_LINK_M;
821 u32 savePIPEB_DP_LINK_M;
822 u32 savePIPEA_DP_LINK_N;
823 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800824 u32 saveFDI_RXA_CTL;
825 u32 saveFDI_TXA_CTL;
826 u32 saveFDI_RXB_CTL;
827 u32 saveFDI_TXB_CTL;
828 u32 savePFA_CTL_1;
829 u32 savePFB_CTL_1;
830 u32 savePFA_WIN_SZ;
831 u32 savePFB_WIN_SZ;
832 u32 savePFA_WIN_POS;
833 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000834 u32 savePCH_DREF_CONTROL;
835 u32 saveDISP_ARB_CTL;
836 u32 savePIPEA_DATA_M1;
837 u32 savePIPEA_DATA_N1;
838 u32 savePIPEA_LINK_M1;
839 u32 savePIPEA_LINK_N1;
840 u32 savePIPEB_DATA_M1;
841 u32 savePIPEB_DATA_N1;
842 u32 savePIPEB_LINK_M1;
843 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000844 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400845 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100846};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100847
848struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200849 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100850 struct work_struct work;
851 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200852
Daniel Vetterc85aa882012-11-02 19:55:03 +0100853 /* The below variables an all the rps hw state are protected by
854 * dev->struct mutext. */
855 u8 cur_delay;
856 u8 min_delay;
857 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700858 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100859 u8 rp1_delay;
860 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700861 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700862
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100863 int last_adj;
864 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
865
Chris Wilsonc0951f02013-10-10 21:58:50 +0100866 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700867 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700868
869 /*
870 * Protects RPS/RC6 register access and PCU communication.
871 * Must be taken after struct_mutex if nested.
872 */
873 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100874};
875
Daniel Vetter1a240d42012-11-29 22:18:51 +0100876/* defined intel_pm.c */
877extern spinlock_t mchdev_lock;
878
Daniel Vetterc85aa882012-11-02 19:55:03 +0100879struct intel_ilk_power_mgmt {
880 u8 cur_delay;
881 u8 min_delay;
882 u8 max_delay;
883 u8 fmax;
884 u8 fstart;
885
886 u64 last_count1;
887 unsigned long last_time1;
888 unsigned long chipset_power;
889 u64 last_count2;
890 struct timespec last_time2;
891 unsigned long gfx_power;
892 u8 corr;
893
894 int c_m;
895 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100896
897 struct drm_i915_gem_object *pwrctx;
898 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100899};
900
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800901/* Power well structure for haswell */
902struct i915_power_well {
903 struct drm_device *device;
904 spinlock_t lock;
905 /* power well enable/disable usage count */
906 int count;
907 int i915_request;
908};
909
Daniel Vetter231f42a2012-11-02 19:55:05 +0100910struct i915_dri1_state {
911 unsigned allow_batchbuffer : 1;
912 u32 __iomem *gfx_hws_cpu_addr;
913
914 unsigned int cpp;
915 int back_offset;
916 int front_offset;
917 int current_page;
918 int page_flipping;
919
920 uint32_t counter;
921};
922
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200923struct i915_ums_state {
924 /**
925 * Flag if the X Server, and thus DRM, is not currently in
926 * control of the device.
927 *
928 * This is set between LeaveVT and EnterVT. It needs to be
929 * replaced with a semaphore. It also needs to be
930 * transitioned away from for kernel modesetting.
931 */
932 int mm_suspended;
933};
934
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700935#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100936struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700937 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100938 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700939 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100940};
941
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100942struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100943 /** Memory allocator for GTT stolen memory */
944 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100945 /** List of all objects in gtt_space. Used to restore gtt
946 * mappings on resume */
947 struct list_head bound_list;
948 /**
949 * List of objects which are not bound to the GTT (thus
950 * are idle and not used by the GPU) but still have
951 * (presumably uncached) pages still attached.
952 */
953 struct list_head unbound_list;
954
955 /** Usable portion of the GTT for GEM */
956 unsigned long stolen_base; /* limited to low memory (32-bit) */
957
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100958 /** PPGTT used for aliasing the PPGTT with the GTT */
959 struct i915_hw_ppgtt *aliasing_ppgtt;
960
961 struct shrinker inactive_shrinker;
962 bool shrinker_no_lock_stealing;
963
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100964 /** LRU list of objects with fence regs on them. */
965 struct list_head fence_list;
966
967 /**
968 * We leave the user IRQ off as much as possible,
969 * but this means that requests will finish and never
970 * be retired once the system goes idle. Set a timer to
971 * fire periodically while the ring is running. When it
972 * fires, go retire requests.
973 */
974 struct delayed_work retire_work;
975
976 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100977 * When we detect an idle GPU, we want to turn on
978 * powersaving features. So once we see that there
979 * are no more requests outstanding and no more
980 * arrive within a small period of time, we fire
981 * off the idle_work.
982 */
983 struct delayed_work idle_work;
984
985 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100986 * Are we in a non-interruptible section of code like
987 * modesetting?
988 */
989 bool interruptible;
990
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100991 /** Bit 6 swizzling required for X tiling */
992 uint32_t bit_6_swizzle_x;
993 /** Bit 6 swizzling required for Y tiling */
994 uint32_t bit_6_swizzle_y;
995
996 /* storage for physical objects */
997 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
998
999 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001000 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001001 size_t object_memory;
1002 u32 object_count;
1003};
1004
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001005struct drm_i915_error_state_buf {
1006 unsigned bytes;
1007 unsigned size;
1008 int err;
1009 u8 *buf;
1010 loff_t start;
1011 loff_t pos;
1012};
1013
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001014struct i915_error_state_file_priv {
1015 struct drm_device *dev;
1016 struct drm_i915_error_state *error;
1017};
1018
Daniel Vetter99584db2012-11-14 17:14:04 +01001019struct i915_gpu_error {
1020 /* For hangcheck timer */
1021#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1022#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001023 /* Hang gpu twice in this window and your context gets banned */
1024#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1025
Daniel Vetter99584db2012-11-14 17:14:04 +01001026 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001027
1028 /* For reset and error_state handling. */
1029 spinlock_t lock;
1030 /* Protected by the above dev->gpu_error.lock. */
1031 struct drm_i915_error_state *first_error;
1032 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001033
Chris Wilson094f9a52013-09-25 17:34:55 +01001034
1035 unsigned long missed_irq_rings;
1036
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001037 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +01001038 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001039 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001040 * Upper bits are for the reset counter. This counter is used by the
1041 * wait_seqno code to race-free noticed that a reset event happened and
1042 * that it needs to restart the entire ioctl (since most likely the
1043 * seqno it waited for won't ever signal anytime soon).
1044 *
1045 * This is important for lock-free wait paths, where no contended lock
1046 * naturally enforces the correct ordering between the bail-out of the
1047 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001048 *
1049 * Lowest bit controls the reset state machine: Set means a reset is in
1050 * progress. This state will (presuming we don't have any bugs) decay
1051 * into either unset (successful reset) or the special WEDGED value (hw
1052 * terminally sour). All waiters on the reset_queue will be woken when
1053 * that happens.
1054 */
1055 atomic_t reset_counter;
1056
1057 /**
1058 * Special values/flags for reset_counter
1059 *
1060 * Note that the code relies on
1061 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1062 * being true.
1063 */
1064#define I915_RESET_IN_PROGRESS_FLAG 1
1065#define I915_WEDGED 0xffffffff
1066
1067 /**
1068 * Waitqueue to signal when the reset has completed. Used by clients
1069 * that wait for dev_priv->mm.wedged to settle.
1070 */
1071 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001072
Daniel Vetter99584db2012-11-14 17:14:04 +01001073 /* For gpu hang simulation. */
1074 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001075
1076 /* For missed irq/seqno simulation. */
1077 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001078};
1079
Zhang Ruib8efb172013-02-05 15:41:53 +08001080enum modeset_restore {
1081 MODESET_ON_LID_OPEN,
1082 MODESET_DONE,
1083 MODESET_SUSPENDED,
1084};
1085
Paulo Zanoni6acab152013-09-12 17:06:24 -03001086struct ddi_vbt_port_info {
1087 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001088
1089 uint8_t supports_dvi:1;
1090 uint8_t supports_hdmi:1;
1091 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001092};
1093
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001094struct intel_vbt_data {
1095 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1096 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1097
1098 /* Feature bits */
1099 unsigned int int_tv_support:1;
1100 unsigned int lvds_dither:1;
1101 unsigned int lvds_vbt:1;
1102 unsigned int int_crt_support:1;
1103 unsigned int lvds_use_ssc:1;
1104 unsigned int display_clock_mode:1;
1105 unsigned int fdi_rx_polarity_inverted:1;
1106 int lvds_ssc_freq;
1107 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1108
1109 /* eDP */
1110 int edp_rate;
1111 int edp_lanes;
1112 int edp_preemphasis;
1113 int edp_vswing;
1114 bool edp_initialized;
1115 bool edp_support;
1116 int edp_bpp;
1117 struct edp_power_seq edp_pps;
1118
Shobhit Kumard17c5442013-08-27 15:12:25 +03001119 /* MIPI DSI */
1120 struct {
1121 u16 panel_id;
1122 } dsi;
1123
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001124 int crt_ddc_pin;
1125
1126 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001127 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001128
1129 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001130};
1131
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001132enum intel_ddb_partitioning {
1133 INTEL_DDB_PART_1_2,
1134 INTEL_DDB_PART_5_6, /* IVB+ */
1135};
1136
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001137struct intel_wm_level {
1138 bool enable;
1139 uint32_t pri_val;
1140 uint32_t spr_val;
1141 uint32_t cur_val;
1142 uint32_t fbc_val;
1143};
1144
Ville Syrjälä609cede2013-10-09 19:18:03 +03001145struct hsw_wm_values {
1146 uint32_t wm_pipe[3];
1147 uint32_t wm_lp[3];
1148 uint32_t wm_lp_spr[3];
1149 uint32_t wm_linetime[3];
1150 bool enable_fbc_wm;
1151 enum intel_ddb_partitioning partitioning;
1152};
1153
Paulo Zanonic67a4702013-08-19 13:18:09 -03001154/*
1155 * This struct tracks the state needed for the Package C8+ feature.
1156 *
1157 * Package states C8 and deeper are really deep PC states that can only be
1158 * reached when all the devices on the system allow it, so even if the graphics
1159 * device allows PC8+, it doesn't mean the system will actually get to these
1160 * states.
1161 *
1162 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1163 * is disabled and the GPU is idle. When these conditions are met, we manually
1164 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1165 * refclk to Fclk.
1166 *
1167 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1168 * the state of some registers, so when we come back from PC8+ we need to
1169 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1170 * need to take care of the registers kept by RC6.
1171 *
1172 * The interrupt disabling is part of the requirements. We can only leave the
1173 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1174 * can lock the machine.
1175 *
1176 * Ideally every piece of our code that needs PC8+ disabled would call
1177 * hsw_disable_package_c8, which would increment disable_count and prevent the
1178 * system from reaching PC8+. But we don't have a symmetric way to do this for
1179 * everything, so we have the requirements_met and gpu_idle variables. When we
1180 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1181 * increase it in the opposite case. The requirements_met variable is true when
1182 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1183 * variable is true when the GPU is idle.
1184 *
1185 * In addition to everything, we only actually enable PC8+ if disable_count
1186 * stays at zero for at least some seconds. This is implemented with the
1187 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1188 * consecutive times when all screens are disabled and some background app
1189 * queries the state of our connectors, or we have some application constantly
1190 * waking up to use the GPU. Only after the enable_work function actually
1191 * enables PC8+ the "enable" variable will become true, which means that it can
1192 * be false even if disable_count is 0.
1193 *
1194 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1195 * goes back to false exactly before we reenable the IRQs. We use this variable
1196 * to check if someone is trying to enable/disable IRQs while they're supposed
1197 * to be disabled. This shouldn't happen and we'll print some error messages in
1198 * case it happens, but if it actually happens we'll also update the variables
1199 * inside struct regsave so when we restore the IRQs they will contain the
1200 * latest expected values.
1201 *
1202 * For more, read "Display Sequences for Package C8" on our documentation.
1203 */
1204struct i915_package_c8 {
1205 bool requirements_met;
1206 bool gpu_idle;
1207 bool irqs_disabled;
1208 /* Only true after the delayed work task actually enables it. */
1209 bool enabled;
1210 int disable_count;
1211 struct mutex lock;
1212 struct delayed_work enable_work;
1213
1214 struct {
1215 uint32_t deimr;
1216 uint32_t sdeimr;
1217 uint32_t gtimr;
1218 uint32_t gtier;
1219 uint32_t gen6_pmimr;
1220 } regsave;
1221};
1222
Daniel Vetter926321d2013-10-16 13:30:34 +02001223enum intel_pipe_crc_source {
1224 INTEL_PIPE_CRC_SOURCE_NONE,
1225 INTEL_PIPE_CRC_SOURCE_PLANE1,
1226 INTEL_PIPE_CRC_SOURCE_PLANE2,
1227 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001228 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001229 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1230 INTEL_PIPE_CRC_SOURCE_TV,
1231 INTEL_PIPE_CRC_SOURCE_DP_B,
1232 INTEL_PIPE_CRC_SOURCE_DP_C,
1233 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter926321d2013-10-16 13:30:34 +02001234 INTEL_PIPE_CRC_SOURCE_MAX,
1235};
1236
Shuang He8bf1e9f2013-10-15 18:55:27 +01001237struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001238 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001239 uint32_t crc[5];
1240};
1241
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001242#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001243struct intel_pipe_crc {
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001244 atomic_t available; /* exclusive access to the device */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001245 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001246 enum intel_pipe_crc_source source;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001247 atomic_t head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001248 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001249};
1250
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001251typedef struct drm_i915_private {
1252 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001253 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001254
1255 const struct intel_device_info *info;
1256
1257 int relative_constants_mode;
1258
1259 void __iomem *regs;
1260
Chris Wilson907b28c2013-07-19 20:36:52 +01001261 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001262
1263 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1264
Daniel Vetter28c70f12012-12-01 13:53:45 +01001265
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001266 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1267 * controller on different i2c buses. */
1268 struct mutex gmbus_mutex;
1269
1270 /**
1271 * Base address of the gmbus and gpio block.
1272 */
1273 uint32_t gpio_mmio_base;
1274
Daniel Vetter28c70f12012-12-01 13:53:45 +01001275 wait_queue_head_t gmbus_wait_queue;
1276
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001277 struct pci_dev *bridge_dev;
1278 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001279 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001280
1281 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001282 struct resource mch_res;
1283
1284 atomic_t irq_received;
1285
1286 /* protects the irq masks */
1287 spinlock_t irq_lock;
1288
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001289 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1290 struct pm_qos_request pm_qos;
1291
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001292 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001293 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001294
1295 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001296 u32 irq_mask;
1297 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001298 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001299
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001300 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001301 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001302 struct {
1303 unsigned long hpd_last_jiffies;
1304 int hpd_cnt;
1305 enum {
1306 HPD_ENABLED = 0,
1307 HPD_DISABLED = 1,
1308 HPD_MARK_DISABLED = 2
1309 } hpd_mark;
1310 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001311 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001312 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001313
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001314 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001315
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001316 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001317 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001318 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001319
1320 /* overlay */
1321 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001322 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001323
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001324 /* backlight */
1325 struct {
1326 int level;
1327 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001328 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001329 struct backlight_device *device;
1330 } backlight;
1331
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001332 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001333 bool no_aux_handshake;
1334
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001335 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1336 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1337 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1338
1339 unsigned int fsb_freq, mem_freq, is_ddr3;
1340
Daniel Vetter645416f2013-09-02 16:22:25 +02001341 /**
1342 * wq - Driver workqueue for GEM.
1343 *
1344 * NOTE: Work items scheduled here are not allowed to grab any modeset
1345 * locks, for otherwise the flushing done in the pageflip code will
1346 * result in deadlocks.
1347 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001348 struct workqueue_struct *wq;
1349
1350 /* Display functions */
1351 struct drm_i915_display_funcs display;
1352
1353 /* PCH chipset type */
1354 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001355 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001356
1357 unsigned long quirks;
1358
Zhang Ruib8efb172013-02-05 15:41:53 +08001359 enum modeset_restore modeset_restore;
1360 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001361
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001362 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001363 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001364
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001365 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001366
Daniel Vetter87813422012-05-02 11:49:32 +02001367 /* Kernel Modesetting */
1368
yakui_zhao9b9d1722009-05-31 17:17:17 +08001369 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001370
Jesse Barnes27f82272011-09-02 12:54:37 -07001371 struct drm_crtc *plane_to_crtc_mapping[3];
1372 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001373 wait_queue_head_t pending_flip_queue;
1374
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001375 int num_shared_dpll;
1376 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001377 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001378
Jesse Barnes652c3932009-08-17 13:31:43 -07001379 /* Reclocking support */
1380 bool render_reclock_avail;
1381 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001382 /* indicates the reduced downclock for LVDS*/
1383 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001384 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001385
Zhenyu Wangc48044112009-12-17 14:48:43 +08001386 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001387
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001388 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001389
Ben Widawsky59124502013-07-04 11:02:05 -07001390 /* Cannot be determined by PCIID. You must always read a register. */
1391 size_t ellc_size;
1392
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001393 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001394 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001395
Daniel Vetter20e4d402012-08-08 23:35:39 +02001396 /* ilk-only ips/rps state. Everything in here is protected by the global
1397 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001398 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001399
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001400 /* Haswell power well */
1401 struct i915_power_well power_well;
1402
Rodrigo Vivia031d702013-10-03 16:15:06 -03001403 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001404
Daniel Vetter99584db2012-11-14 17:14:04 +01001405 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001406
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001407 struct drm_i915_gem_object *vlv_pctx;
1408
Daniel Vetter4520f532013-10-09 09:18:51 +02001409#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001410 /* list of fbdev register on this device */
1411 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001412#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001413
Jesse Barnes073f34d2012-11-02 11:13:59 -07001414 /*
1415 * The console may be contended at resume, but we don't
1416 * want it to block on it.
1417 */
1418 struct work_struct console_resume_work;
1419
Chris Wilsone953fd72011-02-21 22:23:52 +00001420 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001421 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001422
Ben Widawsky254f9652012-06-04 14:42:42 -07001423 bool hw_contexts_disabled;
1424 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001425 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001426
Damien Lespiau3e683202012-12-11 18:48:29 +00001427 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001428
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001429 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001430
Ville Syrjälä53615a52013-08-01 16:18:50 +03001431 struct {
1432 /*
1433 * Raw watermark latency values:
1434 * in 0.1us units for WM0,
1435 * in 0.5us units for WM1+.
1436 */
1437 /* primary */
1438 uint16_t pri_latency[5];
1439 /* sprite */
1440 uint16_t spr_latency[5];
1441 /* cursor */
1442 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001443
1444 /* current hardware state */
1445 struct hsw_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001446 } wm;
1447
Paulo Zanonic67a4702013-08-19 13:18:09 -03001448 struct i915_package_c8 pc8;
1449
Daniel Vetter231f42a2012-11-02 19:55:05 +01001450 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1451 * here! */
1452 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001453 /* Old ums support infrastructure, same warning applies. */
1454 struct i915_ums_state ums;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001455
1456#ifdef CONFIG_DEBUG_FS
1457 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1458#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459} drm_i915_private_t;
1460
Chris Wilson2c1792a2013-08-01 18:39:55 +01001461static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1462{
1463 return dev->dev_private;
1464}
1465
Chris Wilsonb4519512012-05-11 14:29:30 +01001466/* Iterate over initialised rings */
1467#define for_each_ring(ring__, dev_priv__, i__) \
1468 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1469 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1470
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001471enum hdmi_force_audio {
1472 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1473 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1474 HDMI_AUDIO_AUTO, /* trust EDID */
1475 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1476};
1477
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001478#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001479
Chris Wilson37e680a2012-06-07 15:38:42 +01001480struct drm_i915_gem_object_ops {
1481 /* Interface between the GEM object and its backing storage.
1482 * get_pages() is called once prior to the use of the associated set
1483 * of pages before to binding them into the GTT, and put_pages() is
1484 * called after we no longer need them. As we expect there to be
1485 * associated cost with migrating pages between the backing storage
1486 * and making them available for the GPU (e.g. clflush), we may hold
1487 * onto the pages after they are no longer referenced by the GPU
1488 * in case they may be used again shortly (for example migrating the
1489 * pages to a different memory domain within the GTT). put_pages()
1490 * will therefore most likely be called when the object itself is
1491 * being released or under memory pressure (where we attempt to
1492 * reap pages for the shrinker).
1493 */
1494 int (*get_pages)(struct drm_i915_gem_object *);
1495 void (*put_pages)(struct drm_i915_gem_object *);
1496};
1497
Eric Anholt673a3942008-07-30 12:06:12 -07001498struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001499 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001500
Chris Wilson37e680a2012-06-07 15:38:42 +01001501 const struct drm_i915_gem_object_ops *ops;
1502
Ben Widawsky2f633152013-07-17 12:19:03 -07001503 /** List of VMAs backed by this object */
1504 struct list_head vma_list;
1505
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001506 /** Stolen memory for this object, instead of being backed by shmem. */
1507 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001508 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001509
Chris Wilson69dc4982010-10-19 10:36:51 +01001510 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001511 /** Used in execbuf to temporarily hold a ref */
1512 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001513
1514 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001515 * This is set if the object is on the active lists (has pending
1516 * rendering and so a non-zero seqno), and is not set if it i s on
1517 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001518 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001519 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001520
1521 /**
1522 * This is set if the object has been written to since last bound
1523 * to the GTT
1524 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001525 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001526
1527 /**
1528 * Fence register bits (if any) for this object. Will be set
1529 * as needed when mapped into the GTT.
1530 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001531 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001532 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001533
1534 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001535 * Advice: are the backing pages purgeable?
1536 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001537 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001538
1539 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001540 * Current tiling mode for the object.
1541 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001542 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001543 /**
1544 * Whether the tiling parameters for the currently associated fence
1545 * register have changed. Note that for the purposes of tracking
1546 * tiling changes we also treat the unfenced register, the register
1547 * slot that the object occupies whilst it executes a fenced
1548 * command (such as BLT on gen2/3), as a "fence".
1549 */
1550 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001551
1552 /** How many users have pinned this object in GTT space. The following
1553 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1554 * (via user_pin_count), execbuffer (objects are not allowed multiple
1555 * times for the same batchbuffer), and the framebuffer code. When
1556 * switching/pageflipping, the framebuffer code has at most two buffers
1557 * pinned per crtc.
1558 *
1559 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1560 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001561 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001562#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001563
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001564 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001565 * Is the object at the current location in the gtt mappable and
1566 * fenceable? Used to avoid costly recalculations.
1567 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001568 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001569
1570 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001571 * Whether the current gtt mapping needs to be mappable (and isn't just
1572 * mappable by accident). Track pin and fault separate for a more
1573 * accurate mappable working set.
1574 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001575 unsigned int fault_mappable:1;
1576 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001577 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001578
Chris Wilsoncaea7472010-11-12 13:53:37 +00001579 /*
1580 * Is the GPU currently using a fence to access this buffer,
1581 */
1582 unsigned int pending_fenced_gpu_access:1;
1583 unsigned int fenced_gpu_access:1;
1584
Chris Wilson651d7942013-08-08 14:41:10 +01001585 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001586
Daniel Vetter7bddb012012-02-09 17:15:47 +01001587 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001588 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001589 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001590
Chris Wilson9da3da62012-06-01 15:20:22 +01001591 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001592 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001593
Daniel Vetter1286ff72012-05-10 15:25:09 +02001594 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001595 void *dma_buf_vmapping;
1596 int vmapping_count;
1597
Chris Wilsoncaea7472010-11-12 13:53:37 +00001598 struct intel_ring_buffer *ring;
1599
Chris Wilson1c293ea2012-04-17 15:31:27 +01001600 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001601 uint32_t last_read_seqno;
1602 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001603 /** Breadcrumb of last fenced GPU access to the buffer. */
1604 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001605
Daniel Vetter778c3542010-05-13 11:49:44 +02001606 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001607 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001608
Daniel Vetter80075d42013-10-09 21:23:52 +02001609 /** References from framebuffers, locks out tiling changes. */
1610 unsigned long framebuffer_references;
1611
Eric Anholt280b7132009-03-12 16:56:27 -07001612 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001613 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001614
Jesse Barnes79e53942008-11-07 14:24:08 -08001615 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001616 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001617 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001618
1619 /** for phy allocated objects */
1620 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001621};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001622#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001623
Daniel Vetter62b8b212010-04-09 19:05:08 +00001624#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001625
Eric Anholt673a3942008-07-30 12:06:12 -07001626/**
1627 * Request queue structure.
1628 *
1629 * The request queue allows us to note sequence numbers that have been emitted
1630 * and may be associated with active buffers to be retired.
1631 *
1632 * By keeping this list, we can avoid having to do questionable
1633 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1634 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1635 */
1636struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001637 /** On Which ring this request was generated */
1638 struct intel_ring_buffer *ring;
1639
Eric Anholt673a3942008-07-30 12:06:12 -07001640 /** GEM sequence number associated with this request. */
1641 uint32_t seqno;
1642
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001643 /** Position in the ringbuffer of the start of the request */
1644 u32 head;
1645
1646 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001647 u32 tail;
1648
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001649 /** Context related to this request */
1650 struct i915_hw_context *ctx;
1651
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001652 /** Batch buffer related to this request if any */
1653 struct drm_i915_gem_object *batch_obj;
1654
Eric Anholt673a3942008-07-30 12:06:12 -07001655 /** Time at which this request was emitted, in jiffies. */
1656 unsigned long emitted_jiffies;
1657
Eric Anholtb9624422009-06-03 07:27:35 +00001658 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001659 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001660
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001661 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001662 /** file_priv list entry for this request */
1663 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001664};
1665
1666struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001667 struct drm_i915_private *dev_priv;
1668
Eric Anholt673a3942008-07-30 12:06:12 -07001669 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001670 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001671 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001672 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001673 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001674 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001675
1676 struct i915_ctx_hang_stats hang_stats;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001677 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001678};
1679
Chris Wilson2c1792a2013-08-01 18:39:55 +01001680#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001681
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001682#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1683#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001684#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001685#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001686#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001687#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1688#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001689#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1690#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1691#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001692#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001693#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001694#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1695#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001696#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1697#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001698#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001699#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001700#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1701 (dev)->pdev->device == 0x0152 || \
1702 (dev)->pdev->device == 0x015a)
1703#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1704 (dev)->pdev->device == 0x0106 || \
1705 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001706#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001707#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001708#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001709#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001710 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Paulo Zanonid567b072012-11-20 13:27:43 -02001711#define IS_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001712 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03001713#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001714 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001715#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001716
Jesse Barnes85436692011-04-06 12:11:14 -07001717/*
1718 * The genX designation typically refers to the render engine, so render
1719 * capability related checks should use IS_GEN, while display and other checks
1720 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1721 * chips, etc.).
1722 */
Zou Nan haicae58522010-11-09 17:17:32 +08001723#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1724#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1725#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1726#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1727#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001728#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001729
Ben Widawsky73ae4782013-10-15 10:02:57 -07001730#define RENDER_RING (1<<RCS)
1731#define BSD_RING (1<<VCS)
1732#define BLT_RING (1<<BCS)
1733#define VEBOX_RING (1<<VECS)
1734#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1735#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1736#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001737#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001738#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001739#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1740
Ben Widawsky254f9652012-06-04 14:42:42 -07001741#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001742#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001743
Chris Wilson05394f32010-11-08 19:18:58 +00001744#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001745#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1746
Daniel Vetterb45305f2012-12-17 16:21:27 +01001747/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1748#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1749
Zou Nan haicae58522010-11-09 17:17:32 +08001750/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1751 * rows, which changed the alignment requirements and fence programming.
1752 */
1753#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1754 IS_I915GM(dev)))
1755#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1756#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1757#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001758#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1759#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001760
1761#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1762#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1763#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001764
Damien Lespiauf5adf942013-06-24 18:29:34 +01001765#define HAS_IPS(dev) (IS_ULT(dev))
1766
Damien Lespiaudd93be52013-04-22 18:40:39 +01001767#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001768#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001769#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawsky18b59922013-09-20 09:35:30 -07001770#define HAS_PSR(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001771
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001772#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1773#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1774#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1775#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1776#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1777#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1778
Chris Wilson2c1792a2013-08-01 18:39:55 +01001779#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001780#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001781#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1782#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001783#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001784#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001785
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001786/* DPF == dynamic parity feature */
1787#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1788#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001789
Ben Widawskyc8735b02012-09-07 19:43:39 -07001790#define GT_FREQUENCY_MULTIPLIER 50
1791
Chris Wilson05394f32010-11-08 19:18:58 +00001792#include "i915_trace.h"
1793
Rob Clarkbaa70942013-08-02 13:27:49 -04001794extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001795extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001796extern unsigned int i915_fbpercrtc __always_unused;
1797extern int i915_panel_ignore_lid __read_mostly;
1798extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001799extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001800extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001801extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001802extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001803extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001804extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001805extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001806extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001807extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001808extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001809extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001810extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001811extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001812extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001813extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001814extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001815extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001816
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001817extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1818extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001819extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1820extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1821
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001823void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001824extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001825extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001826extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001827extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001828extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001829extern void i915_driver_preclose(struct drm_device *dev,
1830 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001831extern void i915_driver_postclose(struct drm_device *dev,
1832 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001833extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001834#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001835extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1836 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001837#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001838extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001839 struct drm_clip_rect *box,
1840 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001841extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001842extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001843extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1844extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1845extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1846extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1847
Jesse Barnes073f34d2012-11-02 11:13:59 -07001848extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001849
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001851void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001852void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001854extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001855extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001856extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001857extern void intel_pm_init(struct drm_device *dev);
1858
1859extern void intel_uncore_sanitize(struct drm_device *dev);
1860extern void intel_uncore_early_sanitize(struct drm_device *dev);
1861extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001862extern void intel_uncore_clear_errors(struct drm_device *dev);
1863extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001864extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001865
Keith Packard7c463582008-11-04 02:03:27 -08001866void
1867i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1868
1869void
1870i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1871
Eric Anholt673a3942008-07-30 12:06:12 -07001872/* i915_gem.c */
1873int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1874 struct drm_file *file_priv);
1875int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1876 struct drm_file *file_priv);
1877int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1878 struct drm_file *file_priv);
1879int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1880 struct drm_file *file_priv);
1881int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1882 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1884 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001885int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1886 struct drm_file *file_priv);
1887int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1888 struct drm_file *file_priv);
1889int i915_gem_execbuffer(struct drm_device *dev, void *data,
1890 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001891int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1892 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001893int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1894 struct drm_file *file_priv);
1895int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1896 struct drm_file *file_priv);
1897int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1898 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001899int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1900 struct drm_file *file);
1901int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1902 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001903int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1904 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001905int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1906 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001907int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1908 struct drm_file *file_priv);
1909int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1910 struct drm_file *file_priv);
1911int i915_gem_set_tiling(struct drm_device *dev, void *data,
1912 struct drm_file *file_priv);
1913int i915_gem_get_tiling(struct drm_device *dev, void *data,
1914 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001915int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1916 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001917int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1918 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001919void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001920void *i915_gem_object_alloc(struct drm_device *dev);
1921void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001922void i915_gem_object_init(struct drm_i915_gem_object *obj,
1923 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001924struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1925 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001926void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07001927void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001928
Chris Wilson20217462010-11-23 15:26:33 +00001929int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07001930 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00001931 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001932 bool map_and_fenceable,
1933 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001934void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001935int __must_check i915_vma_unbind(struct i915_vma *vma);
1936int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001937int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001938void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001939void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001940
Chris Wilson37e680a2012-06-07 15:38:42 +01001941int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001942static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1943{
Imre Deak67d5a502013-02-18 19:28:02 +02001944 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001945
Imre Deak67d5a502013-02-18 19:28:02 +02001946 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001947 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001948
1949 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001950}
Chris Wilsona5570172012-09-04 21:02:54 +01001951static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1952{
1953 BUG_ON(obj->pages == NULL);
1954 obj->pages_pin_count++;
1955}
1956static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1957{
1958 BUG_ON(obj->pages_pin_count == 0);
1959 obj->pages_pin_count--;
1960}
1961
Chris Wilson54cf91d2010-11-25 18:00:26 +00001962int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001963int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1964 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07001965void i915_vma_move_to_active(struct i915_vma *vma,
1966 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10001967int i915_gem_dumb_create(struct drm_file *file_priv,
1968 struct drm_device *dev,
1969 struct drm_mode_create_dumb *args);
1970int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1971 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001972/**
1973 * Returns true if seq1 is later than seq2.
1974 */
1975static inline bool
1976i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1977{
1978 return (int32_t)(seq1 - seq2) >= 0;
1979}
1980
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001981int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1982int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001983int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001984int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001985
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001986static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001987i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1988{
1989 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1990 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1991 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001992 return true;
1993 } else
1994 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001995}
1996
1997static inline void
1998i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1999{
2000 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2001 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002002 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002003 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2004 }
2005}
2006
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002007bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002008void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002009int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002010 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002011static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2012{
2013 return unlikely(atomic_read(&error->reset_counter)
2014 & I915_RESET_IN_PROGRESS_FLAG);
2015}
2016
2017static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2018{
2019 return atomic_read(&error->reset_counter) == I915_WEDGED;
2020}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002021
Chris Wilson069efc12010-09-30 16:53:18 +01002022void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002023bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002024int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002025int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002026int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002027int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002028void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002029void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002030int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002031int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002032int __i915_add_request(struct intel_ring_buffer *ring,
2033 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002034 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002035 u32 *seqno);
2036#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002037 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002038int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2039 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002040int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002041int __must_check
2042i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2043 bool write);
2044int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002045i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2046int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002047i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2048 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002049 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002050void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002051int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002052 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002053 int id,
2054 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002055void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002056 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002057void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002058int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002059void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002060
Chris Wilson467cffb2011-03-07 10:42:03 +00002061uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002062i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2063uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002064i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2065 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002066
Chris Wilsone4ffd172011-04-04 09:44:39 +01002067int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2068 enum i915_cache_level cache_level);
2069
Daniel Vetter1286ff72012-05-10 15:25:09 +02002070struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2071 struct dma_buf *dma_buf);
2072
2073struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2074 struct drm_gem_object *gem_obj, int flags);
2075
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002076void i915_gem_restore_fences(struct drm_device *dev);
2077
Ben Widawskya70a3142013-07-31 16:59:56 -07002078unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2079 struct i915_address_space *vm);
2080bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2081bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2082 struct i915_address_space *vm);
2083unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2084 struct i915_address_space *vm);
2085struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2086 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002087struct i915_vma *
2088i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2089 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002090
2091struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2092
Ben Widawskya70a3142013-07-31 16:59:56 -07002093/* Some GGTT VM helpers */
2094#define obj_to_ggtt(obj) \
2095 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2096static inline bool i915_is_ggtt(struct i915_address_space *vm)
2097{
2098 struct i915_address_space *ggtt =
2099 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2100 return vm == ggtt;
2101}
2102
2103static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2104{
2105 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2106}
2107
2108static inline unsigned long
2109i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2110{
2111 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2112}
2113
2114static inline unsigned long
2115i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2116{
2117 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2118}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002119
2120static inline int __must_check
2121i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2122 uint32_t alignment,
2123 bool map_and_fenceable,
2124 bool nonblocking)
2125{
2126 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2127 map_and_fenceable, nonblocking);
2128}
Ben Widawskya70a3142013-07-31 16:59:56 -07002129
Ben Widawsky254f9652012-06-04 14:42:42 -07002130/* i915_gem_context.c */
2131void i915_gem_context_init(struct drm_device *dev);
2132void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002133void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002134int i915_switch_context(struct intel_ring_buffer *ring,
2135 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002136void i915_gem_context_free(struct kref *ctx_ref);
2137static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2138{
2139 kref_get(&ctx->ref);
2140}
2141
2142static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2143{
2144 kref_put(&ctx->ref, i915_gem_context_free);
2145}
2146
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002147struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002148i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002149 struct drm_file *file,
2150 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002151int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2152 struct drm_file *file);
2153int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2154 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002155
Daniel Vetter76aaf222010-11-05 22:23:30 +01002156/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002157void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002158void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2159 struct drm_i915_gem_object *obj,
2160 enum i915_cache_level cache_level);
2161void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2162 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002163
Daniel Vetter76aaf222010-11-05 22:23:30 +01002164void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002165int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2166void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01002167 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00002168void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002169void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002170void i915_gem_init_global_gtt(struct drm_device *dev);
2171void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2172 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002173int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002174static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002175{
2176 if (INTEL_INFO(dev)->gen < 6)
2177 intel_gtt_chipset_flush();
2178}
2179
Daniel Vetter76aaf222010-11-05 22:23:30 +01002180
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002181/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002182int __must_check i915_gem_evict_something(struct drm_device *dev,
2183 struct i915_address_space *vm,
2184 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002185 unsigned alignment,
2186 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002187 bool mappable,
2188 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002189int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002190int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002191
Chris Wilson9797fbf2012-04-24 15:47:39 +01002192/* i915_gem_stolen.c */
2193int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002194int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2195void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002196void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002197struct drm_i915_gem_object *
2198i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002199struct drm_i915_gem_object *
2200i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2201 u32 stolen_offset,
2202 u32 gtt_offset,
2203 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002204void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002205
Eric Anholt673a3942008-07-30 12:06:12 -07002206/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002207static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002208{
2209 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2210
2211 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2212 obj->tiling_mode != I915_TILING_NONE;
2213}
2214
Eric Anholt673a3942008-07-30 12:06:12 -07002215void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002216void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2217void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002218
2219/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002220#if WATCH_LISTS
2221int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002222#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002223#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002224#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225
Ben Gamari20172632009-02-17 20:08:50 -05002226/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002227int i915_debugfs_init(struct drm_minor *minor);
2228void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002229#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002230void intel_display_crc_init(struct drm_device *dev);
2231#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002232static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002233#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002234
2235/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002236__printf(2, 3)
2237void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002238int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2239 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002240int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2241 size_t count, loff_t pos);
2242static inline void i915_error_state_buf_release(
2243 struct drm_i915_error_state_buf *eb)
2244{
2245 kfree(eb->buf);
2246}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002247void i915_capture_error_state(struct drm_device *dev);
2248void i915_error_state_get(struct drm_device *dev,
2249 struct i915_error_state_file_priv *error_priv);
2250void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2251void i915_destroy_error_state(struct drm_device *dev);
2252
2253void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2254const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002255
Jesse Barnes317c35d2008-08-25 15:11:06 -07002256/* i915_suspend.c */
2257extern int i915_save_state(struct drm_device *dev);
2258extern int i915_restore_state(struct drm_device *dev);
2259
Daniel Vetterd8157a32013-01-25 17:53:20 +01002260/* i915_ums.c */
2261void i915_save_display_reg(struct drm_device *dev);
2262void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002263
Ben Widawsky0136db582012-04-10 21:17:01 -07002264/* i915_sysfs.c */
2265void i915_setup_sysfs(struct drm_device *dev_priv);
2266void i915_teardown_sysfs(struct drm_device *dev_priv);
2267
Chris Wilsonf899fc62010-07-20 15:44:45 -07002268/* intel_i2c.c */
2269extern int intel_setup_gmbus(struct drm_device *dev);
2270extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002271static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002272{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002273 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002274}
2275
2276extern struct i2c_adapter *intel_gmbus_get_adapter(
2277 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002278extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2279extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002280static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002281{
2282 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2283}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002284extern void intel_i2c_reset(struct drm_device *dev);
2285
Chris Wilson3b617962010-08-24 09:02:58 +01002286/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002287struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002288extern int intel_opregion_setup(struct drm_device *dev);
2289#ifdef CONFIG_ACPI
2290extern void intel_opregion_init(struct drm_device *dev);
2291extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002292extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002293extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2294 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002295extern int intel_opregion_notify_adapter(struct drm_device *dev,
2296 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002297#else
Chris Wilson44834a62010-08-19 16:09:23 +01002298static inline void intel_opregion_init(struct drm_device *dev) { return; }
2299static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002300static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002301static inline int
2302intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2303{
2304 return 0;
2305}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002306static inline int
2307intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2308{
2309 return 0;
2310}
Len Brown65e082c2008-10-24 17:18:10 -04002311#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002312
Jesse Barnes723bfd72010-10-07 16:01:13 -07002313/* intel_acpi.c */
2314#ifdef CONFIG_ACPI
2315extern void intel_register_dsm_handler(void);
2316extern void intel_unregister_dsm_handler(void);
2317#else
2318static inline void intel_register_dsm_handler(void) { return; }
2319static inline void intel_unregister_dsm_handler(void) { return; }
2320#endif /* CONFIG_ACPI */
2321
Jesse Barnes79e53942008-11-07 14:24:08 -08002322/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002323extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002324extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002326extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002327extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002328extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002329extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2330 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002331extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002332extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002333extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002334extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002335extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002336extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002337extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2338extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2339extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002340extern void intel_detect_pch(struct drm_device *dev);
2341extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002342extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002343
Ben Widawsky2911a352012-04-05 14:47:36 -07002344extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002345int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2346 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002347
Chris Wilson6ef3d422010-08-04 20:26:07 +01002348/* overlay */
2349extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002350extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2351 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002352
2353extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002354extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002355 struct drm_device *dev,
2356 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002357
Ben Widawskyb7287d82011-04-25 11:22:22 -07002358/* On SNB platform, before reading ring registers forcewake bit
2359 * must be set to prevent GT core from power down and stale values being
2360 * returned.
2361 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002362void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2363void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002364
Ben Widawsky42c05262012-09-26 10:34:00 -07002365int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2366int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002367
2368/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002369u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2370void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2371u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002372u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2373void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2374u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2375void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2376u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2377void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2378u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2379void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002380u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2381void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002382u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2383 enum intel_sbi_destination destination);
2384void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2385 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002386
Jesse Barnes855ba3b2013-04-17 15:54:57 -07002387int vlv_gpu_freq(int ddr_freq, int val);
2388int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002389
Ben Widawsky0b274482013-10-04 21:22:51 -07002390#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2391#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002392
Ben Widawsky0b274482013-10-04 21:22:51 -07002393#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2394#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2395#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2396#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002397
Ben Widawsky0b274482013-10-04 21:22:51 -07002398#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2399#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2400#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2401#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002402
Ben Widawsky0b274482013-10-04 21:22:51 -07002403#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2404#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002405
2406#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2407#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2408
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002409/* "Broadcast RGB" property */
2410#define INTEL_BROADCAST_RGB_AUTO 0
2411#define INTEL_BROADCAST_RGB_FULL 1
2412#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002413
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002414static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2415{
2416 if (HAS_PCH_SPLIT(dev))
2417 return CPU_VGACNTRL;
2418 else if (IS_VALLEYVIEW(dev))
2419 return VLV_VGACNTRL;
2420 else
2421 return VGACNTRL;
2422}
2423
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002424static inline void __user *to_user_ptr(u64 address)
2425{
2426 return (void __user *)(uintptr_t)address;
2427}
2428
Imre Deakdf977292013-05-21 20:03:17 +03002429static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2430{
2431 unsigned long j = msecs_to_jiffies(m);
2432
2433 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2434}
2435
2436static inline unsigned long
2437timespec_to_jiffies_timeout(const struct timespec *value)
2438{
2439 unsigned long j = timespec_to_jiffies(value);
2440
2441 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2442}
2443
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444#endif