blob: 23b883a135dbc0ffd6389bff153e2908e974a195 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
90i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 struct completion *x = &dev_priv->error_completion;
94 unsigned long flags;
95 int ret;
96
97 if (!atomic_read(&dev_priv->mm.wedged))
98 return 0;
99
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200100 /*
101 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
102 * userspace. If it takes that long something really bad is going on and
103 * we should simply try to bail out and fail as gracefully as possible.
104 */
105 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
106 if (ret == 0) {
107 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
108 return -EIO;
109 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112
Chris Wilson21dd3732011-01-26 15:55:56 +0000113 if (atomic_read(&dev_priv->mm.wedged)) {
114 /* GPU is hung, bump the completion count to account for
115 * the token we just consumed so that we never hit zero and
116 * end up waiting upon a subsequent completion event that
117 * will never happen.
118 */
119 spin_lock_irqsave(&x->wait.lock, flags);
120 x->done++;
121 spin_unlock_irqrestore(&x->wait.lock, flags);
122 }
123 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124}
125
Chris Wilson54cf91d2010-11-25 18:00:26 +0000126int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 int ret;
129
Chris Wilson21dd3732011-01-26 15:55:56 +0000130 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 if (ret)
132 return ret;
133
134 ret = mutex_lock_interruptible(&dev->struct_mutex);
135 if (ret)
136 return ret;
137
Chris Wilson23bc5982010-09-29 16:10:57 +0100138 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 return 0;
140}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000143i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100144{
Chris Wilson6c085a72012-08-20 11:40:46 +0200145 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100146}
147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
149i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700151{
Eric Anholt673a3942008-07-30 12:06:12 -0700152 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000153
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200154 if (drm_core_check_feature(dev, DRIVER_MODESET))
155 return -ENODEV;
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 if (args->gtt_start >= args->gtt_end ||
158 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700160
Daniel Vetterf534bc02012-03-26 22:37:04 +0200161 /* GEM with user mode setting was never supported on ilk and later. */
162 if (INTEL_INFO(dev)->gen >= 5)
163 return -ENODEV;
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200166 i915_gem_init_global_gtt(dev, args->gtt_start,
167 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700168 mutex_unlock(&dev->struct_mutex);
169
Chris Wilson20217462010-11-23 15:26:33 +0000170 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700171}
172
Eric Anholt5a125c32008-10-22 21:40:13 -0700173int
174i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000175 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700176{
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700178 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000179 struct drm_i915_gem_object *obj;
180 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100183 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200184 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100185 if (obj->pin_count)
186 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100187 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700188
Chris Wilson6299f992010-11-24 12:23:44 +0000189 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400190 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000191
Eric Anholt5a125c32008-10-22 21:40:13 -0700192 return 0;
193}
194
Chris Wilson42dcedd2012-11-15 11:32:30 +0000195void *i915_gem_object_alloc(struct drm_device *dev)
196{
197 struct drm_i915_private *dev_priv = dev->dev_private;
198 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
199}
200
201void i915_gem_object_free(struct drm_i915_gem_object *obj)
202{
203 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
204 kmem_cache_free(dev_priv->slab, obj);
205}
206
Dave Airlieff72145b2011-02-07 12:16:14 +1000207static int
208i915_gem_create(struct drm_file *file,
209 struct drm_device *dev,
210 uint64_t size,
211 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700212{
Chris Wilson05394f32010-11-08 19:18:58 +0000213 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300214 int ret;
215 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700216
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200218 if (size == 0)
219 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700220
221 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000222 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700223 if (obj == NULL)
224 return -ENOMEM;
225
Chris Wilson05394f32010-11-08 19:18:58 +0000226 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000228 drm_gem_object_release(&obj->base);
229 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000230 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700231 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100232 }
233
Chris Wilson202f2fe2010-10-14 13:20:40 +0100234 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000235 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100236 trace_i915_gem_object_create(obj);
237
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700239 return 0;
240}
241
Dave Airlieff72145b2011-02-07 12:16:14 +1000242int
243i915_gem_dumb_create(struct drm_file *file,
244 struct drm_device *dev,
245 struct drm_mode_create_dumb *args)
246{
247 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000248 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000249 args->size = args->pitch * args->height;
250 return i915_gem_create(file, dev,
251 args->size, &args->handle);
252}
253
254int i915_gem_dumb_destroy(struct drm_file *file,
255 struct drm_device *dev,
256 uint32_t handle)
257{
258 return drm_gem_handle_delete(file, handle);
259}
260
261/**
262 * Creates a new mm object and returns a handle to it.
263 */
264int
265i915_gem_create_ioctl(struct drm_device *dev, void *data,
266 struct drm_file *file)
267{
268 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270 return i915_gem_create(file, dev,
271 args->size, &args->handle);
272}
273
Daniel Vetter8c599672011-12-14 13:57:31 +0100274static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100275__copy_to_user_swizzled(char __user *cpu_vaddr,
276 const char *gpu_vaddr, int gpu_offset,
277 int length)
278{
279 int ret, cpu_offset = 0;
280
281 while (length > 0) {
282 int cacheline_end = ALIGN(gpu_offset + 1, 64);
283 int this_length = min(cacheline_end - gpu_offset, length);
284 int swizzled_gpu_offset = gpu_offset ^ 64;
285
286 ret = __copy_to_user(cpu_vaddr + cpu_offset,
287 gpu_vaddr + swizzled_gpu_offset,
288 this_length);
289 if (ret)
290 return ret + length;
291
292 cpu_offset += this_length;
293 gpu_offset += this_length;
294 length -= this_length;
295 }
296
297 return 0;
298}
299
300static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700301__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
302 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100303 int length)
304{
305 int ret, cpu_offset = 0;
306
307 while (length > 0) {
308 int cacheline_end = ALIGN(gpu_offset + 1, 64);
309 int this_length = min(cacheline_end - gpu_offset, length);
310 int swizzled_gpu_offset = gpu_offset ^ 64;
311
312 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
313 cpu_vaddr + cpu_offset,
314 this_length);
315 if (ret)
316 return ret + length;
317
318 cpu_offset += this_length;
319 gpu_offset += this_length;
320 length -= this_length;
321 }
322
323 return 0;
324}
325
Daniel Vetterd174bd62012-03-25 19:47:40 +0200326/* Per-page copy function for the shmem pread fastpath.
327 * Flushes invalid cachelines before reading the target if
328 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700329static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200330shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
331 char __user *user_data,
332 bool page_do_bit17_swizzling, bool needs_clflush)
333{
334 char *vaddr;
335 int ret;
336
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200337 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200338 return -EINVAL;
339
340 vaddr = kmap_atomic(page);
341 if (needs_clflush)
342 drm_clflush_virt_range(vaddr + shmem_page_offset,
343 page_length);
344 ret = __copy_to_user_inatomic(user_data,
345 vaddr + shmem_page_offset,
346 page_length);
347 kunmap_atomic(vaddr);
348
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100349 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200350}
351
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352static void
353shmem_clflush_swizzled_range(char *addr, unsigned long length,
354 bool swizzled)
355{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200356 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200357 unsigned long start = (unsigned long) addr;
358 unsigned long end = (unsigned long) addr + length;
359
360 /* For swizzling simply ensure that we always flush both
361 * channels. Lame, but simple and it works. Swizzled
362 * pwrite/pread is far from a hotpath - current userspace
363 * doesn't use it at all. */
364 start = round_down(start, 128);
365 end = round_up(end, 128);
366
367 drm_clflush_virt_range((void *)start, end - start);
368 } else {
369 drm_clflush_virt_range(addr, length);
370 }
371
372}
373
Daniel Vetterd174bd62012-03-25 19:47:40 +0200374/* Only difference to the fast-path function is that this can handle bit17
375 * and uses non-atomic copy and kmap functions. */
376static int
377shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
378 char __user *user_data,
379 bool page_do_bit17_swizzling, bool needs_clflush)
380{
381 char *vaddr;
382 int ret;
383
384 vaddr = kmap(page);
385 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200386 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
387 page_length,
388 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200389
390 if (page_do_bit17_swizzling)
391 ret = __copy_to_user_swizzled(user_data,
392 vaddr, shmem_page_offset,
393 page_length);
394 else
395 ret = __copy_to_user(user_data,
396 vaddr + shmem_page_offset,
397 page_length);
398 kunmap(page);
399
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100400 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200401}
402
Eric Anholteb014592009-03-10 11:44:52 -0700403static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200404i915_gem_shmem_pread(struct drm_device *dev,
405 struct drm_i915_gem_object *obj,
406 struct drm_i915_gem_pread *args,
407 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700408{
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700410 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100412 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100413 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200414 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200415 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100416 struct scatterlist *sg;
417 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700418
Daniel Vetter8461d222011-12-14 13:57:32 +0100419 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700420 remain = args->size;
421
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700423
Daniel Vetter84897312012-03-25 19:47:31 +0200424 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
425 /* If we're not in the cpu read domain, set ourself into the gtt
426 * read domain and manually flush cachelines (if required). This
427 * optimizes for the case when the gpu will dirty the data
428 * anyway again before the next pread happens. */
429 if (obj->cache_level == I915_CACHE_NONE)
430 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200431 if (obj->gtt_space) {
432 ret = i915_gem_object_set_to_gtt_domain(obj, false);
433 if (ret)
434 return ret;
435 }
Daniel Vetter84897312012-03-25 19:47:31 +0200436 }
Eric Anholteb014592009-03-10 11:44:52 -0700437
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100438 ret = i915_gem_object_get_pages(obj);
439 if (ret)
440 return ret;
441
442 i915_gem_object_pin_pages(obj);
443
Eric Anholteb014592009-03-10 11:44:52 -0700444 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100445
Chris Wilson9da3da62012-06-01 15:20:22 +0100446 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100447 struct page *page;
448
Chris Wilson9da3da62012-06-01 15:20:22 +0100449 if (i < offset >> PAGE_SHIFT)
450 continue;
451
452 if (remain <= 0)
453 break;
454
Eric Anholteb014592009-03-10 11:44:52 -0700455 /* Operation in this page
456 *
Eric Anholteb014592009-03-10 11:44:52 -0700457 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700458 * page_length = bytes to copy for this page
459 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100460 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700461 page_length = remain;
462 if ((shmem_page_offset + page_length) > PAGE_SIZE)
463 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700464
Chris Wilson9da3da62012-06-01 15:20:22 +0100465 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100466 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
467 (page_to_phys(page) & (1 << 17)) != 0;
468
Daniel Vetterd174bd62012-03-25 19:47:40 +0200469 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
470 user_data, page_do_bit17_swizzling,
471 needs_clflush);
472 if (ret == 0)
473 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700474
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200475 mutex_unlock(&dev->struct_mutex);
476
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200478 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200479 /* Userspace is tricking us, but we've already clobbered
480 * its pages with the prefault and promised to write the
481 * data up to the first fault. Hence ignore any errors
482 * and just continue. */
483 (void)ret;
484 prefaulted = 1;
485 }
486
Daniel Vetterd174bd62012-03-25 19:47:40 +0200487 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
488 user_data, page_do_bit17_swizzling,
489 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100494 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100495
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100497 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498
Eric Anholteb014592009-03-10 11:44:52 -0700499 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700501 offset += page_length;
502 }
503
Chris Wilson4f27b752010-10-14 15:26:45 +0100504out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100505 i915_gem_object_unpin_pages(obj);
506
Eric Anholteb014592009-03-10 11:44:52 -0700507 return ret;
508}
509
Eric Anholt673a3942008-07-30 12:06:12 -0700510/**
511 * Reads data from the object referenced by handle.
512 *
513 * On error, the contents of *data are undefined.
514 */
515int
516i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000517 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700518{
519 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000520 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100521 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700522
Chris Wilson51311d02010-11-17 09:10:42 +0000523 if (args->size == 0)
524 return 0;
525
526 if (!access_ok(VERIFY_WRITE,
527 (char __user *)(uintptr_t)args->data_ptr,
528 args->size))
529 return -EFAULT;
530
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100532 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700534
Chris Wilson05394f32010-11-08 19:18:58 +0000535 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000536 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100537 ret = -ENOENT;
538 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100539 }
Eric Anholt673a3942008-07-30 12:06:12 -0700540
Chris Wilson7dcd2492010-09-26 20:21:44 +0100541 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000542 if (args->offset > obj->base.size ||
543 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100544 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100545 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 }
547
Daniel Vetter1286ff72012-05-10 15:25:09 +0200548 /* prime objects have no backing filp to GEM pread/pwrite
549 * pages from.
550 */
551 if (!obj->base.filp) {
552 ret = -EINVAL;
553 goto out;
554 }
555
Chris Wilsondb53a302011-02-03 11:57:46 +0000556 trace_i915_gem_object_pread(obj, args->offset, args->size);
557
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200558 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700559
Chris Wilson35b62a82010-09-26 20:23:38 +0100560out:
Chris Wilson05394f32010-11-08 19:18:58 +0000561 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100562unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100563 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700564 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700565}
566
Keith Packard0839ccb2008-10-30 19:38:48 -0700567/* This is the fast write path which cannot handle
568 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700569 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700570
Keith Packard0839ccb2008-10-30 19:38:48 -0700571static inline int
572fast_user_write(struct io_mapping *mapping,
573 loff_t page_base, int page_offset,
574 char __user *user_data,
575 int length)
576{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700577 void __iomem *vaddr_atomic;
578 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 unsigned long unwritten;
580
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700581 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582 /* We can use the cpu mem copy function because this is X86. */
583 vaddr = (void __force*)vaddr_atomic + page_offset;
584 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700585 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700586 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100587 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700588}
589
Eric Anholt3de09aa2009-03-09 09:42:23 -0700590/**
591 * This is the fast pwrite path, where we copy the data directly from the
592 * user into the GTT, uncached.
593 */
Eric Anholt673a3942008-07-30 12:06:12 -0700594static int
Chris Wilson05394f32010-11-08 19:18:58 +0000595i915_gem_gtt_pwrite_fast(struct drm_device *dev,
596 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700597 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000598 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700599{
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700601 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200604 int page_offset, page_length, ret;
605
Chris Wilson86a1ee22012-08-11 15:41:04 +0100606 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200607 if (ret)
608 goto out;
609
610 ret = i915_gem_object_set_to_gtt_domain(obj, true);
611 if (ret)
612 goto out_unpin;
613
614 ret = i915_gem_object_put_fence(obj);
615 if (ret)
616 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700617
618 user_data = (char __user *) (uintptr_t) args->data_ptr;
619 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
Chris Wilson05394f32010-11-08 19:18:58 +0000621 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
623 while (remain > 0) {
624 /* Operation in this page
625 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 * page_base = page offset within aperture
627 * page_offset = offset within page
628 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700629 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100630 page_base = offset & PAGE_MASK;
631 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700632 page_length = remain;
633 if ((page_offset + remain) > PAGE_SIZE)
634 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Keith Packard0839ccb2008-10-30 19:38:48 -0700636 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700637 * source page isn't available. Return the error and we'll
638 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100640 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200641 page_offset, user_data, page_length)) {
642 ret = -EFAULT;
643 goto out_unpin;
644 }
Eric Anholt673a3942008-07-30 12:06:12 -0700645
Keith Packard0839ccb2008-10-30 19:38:48 -0700646 remain -= page_length;
647 user_data += page_length;
648 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700649 }
Eric Anholt673a3942008-07-30 12:06:12 -0700650
Daniel Vetter935aaa62012-03-25 19:47:35 +0200651out_unpin:
652 i915_gem_object_unpin(obj);
653out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700654 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700655}
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657/* Per-page copy function for the shmem pwrite fastpath.
658 * Flushes invalid cachelines before writing to the target if
659 * needs_clflush_before is set and flushes out any written cachelines after
660 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700661static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
663 char __user *user_data,
664 bool page_do_bit17_swizzling,
665 bool needs_clflush_before,
666 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700667{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200668 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700669 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200671 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 vaddr = kmap_atomic(page);
675 if (needs_clflush_before)
676 drm_clflush_virt_range(vaddr + shmem_page_offset,
677 page_length);
678 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
679 user_data,
680 page_length);
681 if (needs_clflush_after)
682 drm_clflush_virt_range(vaddr + shmem_page_offset,
683 page_length);
684 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685
Chris Wilson755d2212012-09-04 21:02:55 +0100686 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687}
688
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689/* Only difference to the fast-path function is that this can handle bit17
690 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700691static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
693 char __user *user_data,
694 bool page_do_bit17_swizzling,
695 bool needs_clflush_before,
696 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700697{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200698 char *vaddr;
699 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700700
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200702 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200703 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
704 page_length,
705 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706 if (page_do_bit17_swizzling)
707 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100708 user_data,
709 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200710 else
711 ret = __copy_from_user(vaddr + shmem_page_offset,
712 user_data,
713 page_length);
714 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200715 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
716 page_length,
717 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200718 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100719
Chris Wilson755d2212012-09-04 21:02:55 +0100720 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700721}
722
Eric Anholt40123c12009-03-09 13:42:30 -0700723static int
Daniel Vettere244a442012-03-25 19:47:28 +0200724i915_gem_shmem_pwrite(struct drm_device *dev,
725 struct drm_i915_gem_object *obj,
726 struct drm_i915_gem_pwrite *args,
727 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700728{
Eric Anholt40123c12009-03-09 13:42:30 -0700729 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100730 loff_t offset;
731 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100732 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200734 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200735 int needs_clflush_after = 0;
736 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100737 int i;
738 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700739
Daniel Vetter8c599672011-12-14 13:57:31 +0100740 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700741 remain = args->size;
742
Daniel Vetter8c599672011-12-14 13:57:31 +0100743 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter58642882012-03-25 19:47:37 +0200745 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
746 /* If we're not in the cpu write domain, set ourself into the gtt
747 * write domain and manually flush cachelines (if required). This
748 * optimizes for the case when the gpu will use the data
749 * right away and we therefore have to clflush anyway. */
750 if (obj->cache_level == I915_CACHE_NONE)
751 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200752 if (obj->gtt_space) {
753 ret = i915_gem_object_set_to_gtt_domain(obj, true);
754 if (ret)
755 return ret;
756 }
Daniel Vetter58642882012-03-25 19:47:37 +0200757 }
758 /* Same trick applies for invalidate partially written cachelines before
759 * writing. */
760 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
761 && obj->cache_level == I915_CACHE_NONE)
762 needs_clflush_before = 1;
763
Chris Wilson755d2212012-09-04 21:02:55 +0100764 ret = i915_gem_object_get_pages(obj);
765 if (ret)
766 return ret;
767
768 i915_gem_object_pin_pages(obj);
769
Eric Anholt40123c12009-03-09 13:42:30 -0700770 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000771 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700772
Chris Wilson9da3da62012-06-01 15:20:22 +0100773 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100774 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200775 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100776
Chris Wilson9da3da62012-06-01 15:20:22 +0100777 if (i < offset >> PAGE_SHIFT)
778 continue;
779
780 if (remain <= 0)
781 break;
782
Eric Anholt40123c12009-03-09 13:42:30 -0700783 /* Operation in this page
784 *
Eric Anholt40123c12009-03-09 13:42:30 -0700785 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700786 * page_length = bytes to copy for this page
787 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100788 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700789
790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700793
Daniel Vetter58642882012-03-25 19:47:37 +0200794 /* If we don't overwrite a cacheline completely we need to be
795 * careful to have up-to-date data by first clflushing. Don't
796 * overcomplicate things and flush the entire patch. */
797 partial_cacheline_write = needs_clflush_before &&
798 ((shmem_page_offset | page_length)
799 & (boot_cpu_data.x86_clflush_size - 1));
800
Chris Wilson9da3da62012-06-01 15:20:22 +0100801 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100802 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
803 (page_to_phys(page) & (1 << 17)) != 0;
804
Daniel Vetterd174bd62012-03-25 19:47:40 +0200805 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
806 user_data, page_do_bit17_swizzling,
807 partial_cacheline_write,
808 needs_clflush_after);
809 if (ret == 0)
810 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700811
Daniel Vettere244a442012-03-25 19:47:28 +0200812 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200813 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
815 user_data, page_do_bit17_swizzling,
816 partial_cacheline_write,
817 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700818
Daniel Vettere244a442012-03-25 19:47:28 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100820
Daniel Vettere244a442012-03-25 19:47:28 +0200821next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100822 set_page_dirty(page);
823 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100824
Chris Wilson755d2212012-09-04 21:02:55 +0100825 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100826 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100827
Eric Anholt40123c12009-03-09 13:42:30 -0700828 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100829 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700830 offset += page_length;
831 }
832
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100833out:
Chris Wilson755d2212012-09-04 21:02:55 +0100834 i915_gem_object_unpin_pages(obj);
835
Daniel Vettere244a442012-03-25 19:47:28 +0200836 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100837 /*
838 * Fixup: Flush cpu caches in case we didn't flush the dirty
839 * cachelines in-line while writing and the object moved
840 * out of the cpu write domain while we've dropped the lock.
841 */
842 if (!needs_clflush_after &&
843 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200844 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200846 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100847 }
Eric Anholt40123c12009-03-09 13:42:30 -0700848
Daniel Vetter58642882012-03-25 19:47:37 +0200849 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800850 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200851
Eric Anholt40123c12009-03-09 13:42:30 -0700852 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700853}
854
855/**
856 * Writes data to the object referenced by handle.
857 *
858 * On error, the contents of the buffer that were to be modified are undefined.
859 */
860int
861i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100862 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700863{
864 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000865 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000866 int ret;
867
868 if (args->size == 0)
869 return 0;
870
871 if (!access_ok(VERIFY_READ,
872 (char __user *)(uintptr_t)args->data_ptr,
873 args->size))
874 return -EFAULT;
875
Daniel Vetterf56f8212012-03-25 19:47:41 +0200876 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
877 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000878 if (ret)
879 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100881 ret = i915_mutex_lock_interruptible(dev);
882 if (ret)
883 return ret;
884
Chris Wilson05394f32010-11-08 19:18:58 +0000885 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000886 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100887 ret = -ENOENT;
888 goto unlock;
889 }
Eric Anholt673a3942008-07-30 12:06:12 -0700890
Chris Wilson7dcd2492010-09-26 20:21:44 +0100891 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000892 if (args->offset > obj->base.size ||
893 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100894 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100895 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100896 }
897
Daniel Vetter1286ff72012-05-10 15:25:09 +0200898 /* prime objects have no backing filp to GEM pread/pwrite
899 * pages from.
900 */
901 if (!obj->base.filp) {
902 ret = -EINVAL;
903 goto out;
904 }
905
Chris Wilsondb53a302011-02-03 11:57:46 +0000906 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
907
Daniel Vetter935aaa62012-03-25 19:47:35 +0200908 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700909 /* We can only do the GTT pwrite on untiled buffers, as otherwise
910 * it would end up going through the fenced access, and we'll get
911 * different detiling behavior between reading and writing.
912 * pread/pwrite currently are reading and writing from the CPU
913 * perspective, requiring manual detiling by the client.
914 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100915 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100916 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100917 goto out;
918 }
919
Chris Wilson86a1ee22012-08-11 15:41:04 +0100920 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200921 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100922 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100923 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200924 /* Note that the gtt paths might fail with non-page-backed user
925 * pointers (e.g. gtt mappings when moving data between
926 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700927 }
Eric Anholt673a3942008-07-30 12:06:12 -0700928
Chris Wilson86a1ee22012-08-11 15:41:04 +0100929 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200930 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100931
Chris Wilson35b62a82010-09-26 20:23:38 +0100932out:
Chris Wilson05394f32010-11-08 19:18:58 +0000933 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100934unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100935 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700936 return ret;
937}
938
Chris Wilsonb3612372012-08-24 09:35:08 +0100939int
940i915_gem_check_wedge(struct drm_i915_private *dev_priv,
941 bool interruptible)
942{
943 if (atomic_read(&dev_priv->mm.wedged)) {
944 struct completion *x = &dev_priv->error_completion;
945 bool recovery_complete;
946 unsigned long flags;
947
948 /* Give the error handler a chance to run. */
949 spin_lock_irqsave(&x->wait.lock, flags);
950 recovery_complete = x->done > 0;
951 spin_unlock_irqrestore(&x->wait.lock, flags);
952
953 /* Non-interruptible callers can't handle -EAGAIN, hence return
954 * -EIO unconditionally for these. */
955 if (!interruptible)
956 return -EIO;
957
958 /* Recovery complete, but still wedged means reset failure. */
959 if (recovery_complete)
960 return -EIO;
961
962 return -EAGAIN;
963 }
964
965 return 0;
966}
967
968/*
969 * Compare seqno against outstanding lazy request. Emit a request if they are
970 * equal.
971 */
972static int
973i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
974{
975 int ret;
976
977 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
978
979 ret = 0;
980 if (seqno == ring->outstanding_lazy_request)
981 ret = i915_add_request(ring, NULL, NULL);
982
983 return ret;
984}
985
986/**
987 * __wait_seqno - wait until execution of seqno has finished
988 * @ring: the ring expected to report seqno
989 * @seqno: duh!
990 * @interruptible: do an interruptible wait (normally yes)
991 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
992 *
993 * Returns 0 if the seqno was found within the alloted time. Else returns the
994 * errno with remaining time filled in timeout argument.
995 */
996static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
997 bool interruptible, struct timespec *timeout)
998{
999 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1000 struct timespec before, now, wait_time={1,0};
1001 unsigned long timeout_jiffies;
1002 long end;
1003 bool wait_forever = true;
1004 int ret;
1005
1006 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1007 return 0;
1008
1009 trace_i915_gem_request_wait_begin(ring, seqno);
1010
1011 if (timeout != NULL) {
1012 wait_time = *timeout;
1013 wait_forever = false;
1014 }
1015
1016 timeout_jiffies = timespec_to_jiffies(&wait_time);
1017
1018 if (WARN_ON(!ring->irq_get(ring)))
1019 return -ENODEV;
1020
1021 /* Record current time in case interrupted by signal, or wedged * */
1022 getrawmonotonic(&before);
1023
1024#define EXIT_COND \
1025 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1026 atomic_read(&dev_priv->mm.wedged))
1027 do {
1028 if (interruptible)
1029 end = wait_event_interruptible_timeout(ring->irq_queue,
1030 EXIT_COND,
1031 timeout_jiffies);
1032 else
1033 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1034 timeout_jiffies);
1035
1036 ret = i915_gem_check_wedge(dev_priv, interruptible);
1037 if (ret)
1038 end = ret;
1039 } while (end == 0 && wait_forever);
1040
1041 getrawmonotonic(&now);
1042
1043 ring->irq_put(ring);
1044 trace_i915_gem_request_wait_end(ring, seqno);
1045#undef EXIT_COND
1046
1047 if (timeout) {
1048 struct timespec sleep_time = timespec_sub(now, before);
1049 *timeout = timespec_sub(*timeout, sleep_time);
1050 }
1051
1052 switch (end) {
1053 case -EIO:
1054 case -EAGAIN: /* Wedged */
1055 case -ERESTARTSYS: /* Signal */
1056 return (int)end;
1057 case 0: /* Timeout */
1058 if (timeout)
1059 set_normalized_timespec(timeout, 0, 0);
1060 return -ETIME;
1061 default: /* Completed */
1062 WARN_ON(end < 0); /* We're not aware of other errors */
1063 return 0;
1064 }
1065}
1066
1067/**
1068 * Waits for a sequence number to be signaled, and cleans up the
1069 * request and object lists appropriately for that event.
1070 */
1071int
1072i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1073{
1074 struct drm_device *dev = ring->dev;
1075 struct drm_i915_private *dev_priv = dev->dev_private;
1076 bool interruptible = dev_priv->mm.interruptible;
1077 int ret;
1078
1079 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1080 BUG_ON(seqno == 0);
1081
1082 ret = i915_gem_check_wedge(dev_priv, interruptible);
1083 if (ret)
1084 return ret;
1085
1086 ret = i915_gem_check_olr(ring, seqno);
1087 if (ret)
1088 return ret;
1089
1090 return __wait_seqno(ring, seqno, interruptible, NULL);
1091}
1092
1093/**
1094 * Ensures that all rendering to the object has completed and the object is
1095 * safe to unbind from the GTT or access from the CPU.
1096 */
1097static __must_check int
1098i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1099 bool readonly)
1100{
1101 struct intel_ring_buffer *ring = obj->ring;
1102 u32 seqno;
1103 int ret;
1104
1105 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1106 if (seqno == 0)
1107 return 0;
1108
1109 ret = i915_wait_seqno(ring, seqno);
1110 if (ret)
1111 return ret;
1112
1113 i915_gem_retire_requests_ring(ring);
1114
1115 /* Manually manage the write flush as we may have not yet
1116 * retired the buffer.
1117 */
1118 if (obj->last_write_seqno &&
1119 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1120 obj->last_write_seqno = 0;
1121 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1122 }
1123
1124 return 0;
1125}
1126
Chris Wilson3236f572012-08-24 09:35:09 +01001127/* A nonblocking variant of the above wait. This is a highly dangerous routine
1128 * as the object state may change during this call.
1129 */
1130static __must_check int
1131i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1132 bool readonly)
1133{
1134 struct drm_device *dev = obj->base.dev;
1135 struct drm_i915_private *dev_priv = dev->dev_private;
1136 struct intel_ring_buffer *ring = obj->ring;
1137 u32 seqno;
1138 int ret;
1139
1140 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1141 BUG_ON(!dev_priv->mm.interruptible);
1142
1143 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1144 if (seqno == 0)
1145 return 0;
1146
1147 ret = i915_gem_check_wedge(dev_priv, true);
1148 if (ret)
1149 return ret;
1150
1151 ret = i915_gem_check_olr(ring, seqno);
1152 if (ret)
1153 return ret;
1154
1155 mutex_unlock(&dev->struct_mutex);
1156 ret = __wait_seqno(ring, seqno, true, NULL);
1157 mutex_lock(&dev->struct_mutex);
1158
1159 i915_gem_retire_requests_ring(ring);
1160
1161 /* Manually manage the write flush as we may have not yet
1162 * retired the buffer.
1163 */
1164 if (obj->last_write_seqno &&
1165 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1166 obj->last_write_seqno = 0;
1167 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1168 }
1169
1170 return ret;
1171}
1172
Eric Anholt673a3942008-07-30 12:06:12 -07001173/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001174 * Called when user space prepares to use an object with the CPU, either
1175 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001176 */
1177int
1178i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001179 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001180{
1181 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 uint32_t read_domains = args->read_domains;
1184 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001185 int ret;
1186
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001188 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001189 return -EINVAL;
1190
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
1194 /* Having something in the write domain implies it's in the read
1195 * domain, and only that read domain. Enforce that in the request.
1196 */
1197 if (write_domain != 0 && read_domains != write_domain)
1198 return -EINVAL;
1199
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001201 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001203
Chris Wilson05394f32010-11-08 19:18:58 +00001204 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001205 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001206 ret = -ENOENT;
1207 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001208 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001209
Chris Wilson3236f572012-08-24 09:35:09 +01001210 /* Try to flush the object off the GPU without holding the lock.
1211 * We will repeat the flush holding the lock in the normal manner
1212 * to catch cases where we are gazumped.
1213 */
1214 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1215 if (ret)
1216 goto unref;
1217
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 if (read_domains & I915_GEM_DOMAIN_GTT) {
1219 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001220
1221 /* Silently promote "you're not bound, there was nothing to do"
1222 * to success, since the client was just asking us to
1223 * make sure everything was done.
1224 */
1225 if (ret == -EINVAL)
1226 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001228 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001229 }
1230
Chris Wilson3236f572012-08-24 09:35:09 +01001231unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001232 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001233unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001234 mutex_unlock(&dev->struct_mutex);
1235 return ret;
1236}
1237
1238/**
1239 * Called when user space has done writes to this buffer
1240 */
1241int
1242i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001243 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001244{
1245 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001247 int ret = 0;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 }
1258
Eric Anholt673a3942008-07-30 12:06:12 -07001259 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001261 i915_gem_object_flush_cpu_write_domain(obj);
1262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001265 mutex_unlock(&dev->struct_mutex);
1266 return ret;
1267}
1268
1269/**
1270 * Maps the contents of an object, returning the address it is mapped
1271 * into.
1272 *
1273 * While the mapping holds a reference on the contents of the object, it doesn't
1274 * imply a ref on the object itself.
1275 */
1276int
1277i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001278 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001279{
1280 struct drm_i915_gem_mmap *args = data;
1281 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001282 unsigned long addr;
1283
Chris Wilson05394f32010-11-08 19:18:58 +00001284 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001285 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001286 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001287
Daniel Vetter1286ff72012-05-10 15:25:09 +02001288 /* prime objects have no backing filp to GEM mmap
1289 * pages from.
1290 */
1291 if (!obj->filp) {
1292 drm_gem_object_unreference_unlocked(obj);
1293 return -EINVAL;
1294 }
1295
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001296 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001297 PROT_READ | PROT_WRITE, MAP_SHARED,
1298 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001299 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001300 if (IS_ERR((void *)addr))
1301 return addr;
1302
1303 args->addr_ptr = (uint64_t) addr;
1304
1305 return 0;
1306}
1307
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308/**
1309 * i915_gem_fault - fault a page into the GTT
1310 * vma: VMA in question
1311 * vmf: fault info
1312 *
1313 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1314 * from userspace. The fault handler takes care of binding the object to
1315 * the GTT (if needed), allocating and programming a fence register (again,
1316 * only if needed based on whether the old reg is still valid or the object
1317 * is tiled) and inserting a new PTE into the faulting process.
1318 *
1319 * Note that the faulting process may involve evicting existing objects
1320 * from the GTT and/or fence registers to make room. So performance may
1321 * suffer if the GTT working set is large or there are few fence registers
1322 * left.
1323 */
1324int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1325{
Chris Wilson05394f32010-11-08 19:18:58 +00001326 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1327 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001328 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001329 pgoff_t page_offset;
1330 unsigned long pfn;
1331 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001332 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333
1334 /* We don't use vmf->pgoff since that has the fake offset */
1335 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1336 PAGE_SHIFT;
1337
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001338 ret = i915_mutex_lock_interruptible(dev);
1339 if (ret)
1340 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001341
Chris Wilsondb53a302011-02-03 11:57:46 +00001342 trace_i915_gem_object_fault(obj, page_offset, true, write);
1343
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001344 /* Access to snoopable pages through the GTT is incoherent. */
1345 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1346 ret = -EINVAL;
1347 goto unlock;
1348 }
1349
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001350 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001351 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001352 if (ret)
1353 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354
Chris Wilsonc9839302012-11-20 10:45:17 +00001355 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1356 if (ret)
1357 goto unpin;
1358
1359 ret = i915_gem_object_get_fence(obj);
1360 if (ret)
1361 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001362
Chris Wilson6299f992010-11-24 12:23:44 +00001363 obj->fault_mappable = true;
1364
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001365 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001366 page_offset;
1367
1368 /* Finally, remap it using the new GTT offset */
1369 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001370unpin:
1371 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001372unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001373 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001374out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001376 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001377 /* If this -EIO is due to a gpu hang, give the reset code a
1378 * chance to clean up the mess. Otherwise return the proper
1379 * SIGBUS. */
1380 if (!atomic_read(&dev_priv->mm.wedged))
1381 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001382 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001383 /* Give the error handler a chance to run and move the
1384 * objects off the GPU active list. Next time we service the
1385 * fault, we should be able to transition the page into the
1386 * GTT without touching the GPU (and so avoid further
1387 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1388 * with coherency, just lost writes.
1389 */
Chris Wilson045e7692010-11-07 09:18:22 +00001390 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001391 case 0:
1392 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001393 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001394 case -EBUSY:
1395 /*
1396 * EBUSY is ok: this just means that another thread
1397 * already did the job.
1398 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001399 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001402 case -ENOSPC:
1403 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001405 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001406 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001407 }
1408}
1409
1410/**
Chris Wilson901782b2009-07-10 08:18:50 +01001411 * i915_gem_release_mmap - remove physical page mappings
1412 * @obj: obj in question
1413 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001414 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001415 * relinquish ownership of the pages back to the system.
1416 *
1417 * It is vital that we remove the page mapping if we have mapped a tiled
1418 * object through the GTT and then lose the fence register due to
1419 * resource pressure. Similarly if the object has been moved out of the
1420 * aperture, than pages mapped into userspace must be revoked. Removing the
1421 * mapping will then trigger a page fault on the next user access, allowing
1422 * fixup by i915_gem_fault().
1423 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001424void
Chris Wilson05394f32010-11-08 19:18:58 +00001425i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001426{
Chris Wilson6299f992010-11-24 12:23:44 +00001427 if (!obj->fault_mappable)
1428 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001429
Chris Wilsonf6e47882011-03-20 21:09:12 +00001430 if (obj->base.dev->dev_mapping)
1431 unmap_mapping_range(obj->base.dev->dev_mapping,
1432 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1433 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001434
Chris Wilson6299f992010-11-24 12:23:44 +00001435 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001436}
1437
Chris Wilson92b88ae2010-11-09 11:47:32 +00001438static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001439i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001440{
Chris Wilsone28f8712011-07-18 13:11:49 -07001441 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001442
1443 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001444 tiling_mode == I915_TILING_NONE)
1445 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001446
1447 /* Previous chips need a power-of-two fence region when tiling */
1448 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001449 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 while (gtt_size < size)
1454 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001455
Chris Wilsone28f8712011-07-18 13:11:49 -07001456 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001457}
1458
Jesse Barnesde151cf2008-11-12 10:03:55 -08001459/**
1460 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1461 * @obj: object to check
1462 *
1463 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001464 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465 */
1466static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001467i915_gem_get_gtt_alignment(struct drm_device *dev,
1468 uint32_t size,
1469 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 /*
1472 * Minimum alignment is 4k (GTT page size), but might be greater
1473 * if a fence register is needed for the object.
1474 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001475 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001476 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477 return 4096;
1478
1479 /*
1480 * Previous chips need to be aligned to the size of the smallest
1481 * fence register that can contain the object.
1482 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001483 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001484}
1485
Daniel Vetter5e783302010-11-14 22:32:36 +01001486/**
1487 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1488 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001489 * @dev: the device
1490 * @size: size of the object
1491 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001492 *
1493 * Return the required GTT alignment for an object, only taking into account
1494 * unfenced tiled surface requirements.
1495 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001496uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001497i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1498 uint32_t size,
1499 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001500{
Daniel Vetter5e783302010-11-14 22:32:36 +01001501 /*
1502 * Minimum alignment is 4k (GTT page size) for sane hw.
1503 */
1504 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001505 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001506 return 4096;
1507
Chris Wilsone28f8712011-07-18 13:11:49 -07001508 /* Previous hardware however needs to be aligned to a power-of-two
1509 * tile height. The simplest method for determining this is to reuse
1510 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001511 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001512 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001513}
1514
Chris Wilsond8cb5082012-08-11 15:41:03 +01001515static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1516{
1517 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1518 int ret;
1519
1520 if (obj->base.map_list.map)
1521 return 0;
1522
1523 ret = drm_gem_create_mmap_offset(&obj->base);
1524 if (ret != -ENOSPC)
1525 return ret;
1526
1527 /* Badly fragmented mmap space? The only way we can recover
1528 * space is by destroying unwanted objects. We can't randomly release
1529 * mmap_offsets as userspace expects them to be persistent for the
1530 * lifetime of the objects. The closest we can is to release the
1531 * offsets on purgeable objects by truncating it and marking it purged,
1532 * which prevents userspace from ever using that object again.
1533 */
1534 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1535 ret = drm_gem_create_mmap_offset(&obj->base);
1536 if (ret != -ENOSPC)
1537 return ret;
1538
1539 i915_gem_shrink_all(dev_priv);
1540 return drm_gem_create_mmap_offset(&obj->base);
1541}
1542
1543static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1544{
1545 if (!obj->base.map_list.map)
1546 return;
1547
1548 drm_gem_free_mmap_offset(&obj->base);
1549}
1550
Jesse Barnesde151cf2008-11-12 10:03:55 -08001551int
Dave Airlieff72145b2011-02-07 12:16:14 +10001552i915_gem_mmap_gtt(struct drm_file *file,
1553 struct drm_device *dev,
1554 uint32_t handle,
1555 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001556{
Chris Wilsonda761a62010-10-27 17:37:08 +01001557 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001558 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001559 int ret;
1560
Chris Wilson76c1dec2010-09-25 11:22:51 +01001561 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001562 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001563 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001564
Dave Airlieff72145b2011-02-07 12:16:14 +10001565 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001566 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001567 ret = -ENOENT;
1568 goto unlock;
1569 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570
Chris Wilson05394f32010-11-08 19:18:58 +00001571 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001572 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001573 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001574 }
1575
Chris Wilson05394f32010-11-08 19:18:58 +00001576 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001577 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001578 ret = -EINVAL;
1579 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001580 }
1581
Chris Wilsond8cb5082012-08-11 15:41:03 +01001582 ret = i915_gem_object_create_mmap_offset(obj);
1583 if (ret)
1584 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001585
Dave Airlieff72145b2011-02-07 12:16:14 +10001586 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001587
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001588out:
Chris Wilson05394f32010-11-08 19:18:58 +00001589 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001590unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001591 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001592 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001593}
1594
Dave Airlieff72145b2011-02-07 12:16:14 +10001595/**
1596 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1597 * @dev: DRM device
1598 * @data: GTT mapping ioctl data
1599 * @file: GEM object info
1600 *
1601 * Simply returns the fake offset to userspace so it can mmap it.
1602 * The mmap call will end up in drm_gem_mmap(), which will set things
1603 * up so we can get faults in the handler above.
1604 *
1605 * The fault handler will take care of binding the object into the GTT
1606 * (since it may have been evicted to make room for something), allocating
1607 * a fence register, and mapping the appropriate aperture address into
1608 * userspace.
1609 */
1610int
1611i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1612 struct drm_file *file)
1613{
1614 struct drm_i915_gem_mmap_gtt *args = data;
1615
Dave Airlieff72145b2011-02-07 12:16:14 +10001616 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1617}
1618
Daniel Vetter225067e2012-08-20 10:23:20 +02001619/* Immediately discard the backing storage */
1620static void
1621i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001622{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001623 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001624
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001625 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001626
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001627 if (obj->base.filp == NULL)
1628 return;
1629
Daniel Vetter225067e2012-08-20 10:23:20 +02001630 /* Our goal here is to return as much of the memory as
1631 * is possible back to the system as we are called from OOM.
1632 * To do this we must instruct the shmfs to drop all of its
1633 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001634 */
Chris Wilson05394f32010-11-08 19:18:58 +00001635 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001636 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001637
Daniel Vetter225067e2012-08-20 10:23:20 +02001638 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001639}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001640
Daniel Vetter225067e2012-08-20 10:23:20 +02001641static inline int
1642i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1643{
1644 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001645}
1646
Chris Wilson5cdf5882010-09-27 15:51:07 +01001647static void
Chris Wilson05394f32010-11-08 19:18:58 +00001648i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001649{
Chris Wilson05394f32010-11-08 19:18:58 +00001650 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001651 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001652 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001653
Chris Wilson05394f32010-11-08 19:18:58 +00001654 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001655
Chris Wilson6c085a72012-08-20 11:40:46 +02001656 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1657 if (ret) {
1658 /* In the event of a disaster, abandon all caches and
1659 * hope for the best.
1660 */
1661 WARN_ON(ret != -EIO);
1662 i915_gem_clflush_object(obj);
1663 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1664 }
1665
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001666 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001667 i915_gem_object_save_bit_17_swizzle(obj);
1668
Chris Wilson05394f32010-11-08 19:18:58 +00001669 if (obj->madv == I915_MADV_DONTNEED)
1670 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001671
Chris Wilson9da3da62012-06-01 15:20:22 +01001672 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1673 struct page *page = sg_page(sg);
1674
Chris Wilson05394f32010-11-08 19:18:58 +00001675 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001676 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001677
Chris Wilson05394f32010-11-08 19:18:58 +00001678 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001679 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001680
Chris Wilson9da3da62012-06-01 15:20:22 +01001681 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001682 }
Chris Wilson05394f32010-11-08 19:18:58 +00001683 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001684
Chris Wilson9da3da62012-06-01 15:20:22 +01001685 sg_free_table(obj->pages);
1686 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001687}
1688
1689static int
1690i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1691{
1692 const struct drm_i915_gem_object_ops *ops = obj->ops;
1693
Chris Wilson2f745ad2012-09-04 21:02:58 +01001694 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001695 return 0;
1696
1697 BUG_ON(obj->gtt_space);
1698
Chris Wilsona5570172012-09-04 21:02:54 +01001699 if (obj->pages_pin_count)
1700 return -EBUSY;
1701
Chris Wilson37e680a2012-06-07 15:38:42 +01001702 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001703 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001704
1705 list_del(&obj->gtt_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001706 if (i915_gem_object_is_purgeable(obj))
1707 i915_gem_object_truncate(obj);
1708
1709 return 0;
1710}
1711
1712static long
1713i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1714{
1715 struct drm_i915_gem_object *obj, *next;
1716 long count = 0;
1717
1718 list_for_each_entry_safe(obj, next,
1719 &dev_priv->mm.unbound_list,
1720 gtt_list) {
1721 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001722 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001723 count += obj->base.size >> PAGE_SHIFT;
1724 if (count >= target)
1725 return count;
1726 }
1727 }
1728
1729 list_for_each_entry_safe(obj, next,
1730 &dev_priv->mm.inactive_list,
1731 mm_list) {
1732 if (i915_gem_object_is_purgeable(obj) &&
1733 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001734 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001735 count += obj->base.size >> PAGE_SHIFT;
1736 if (count >= target)
1737 return count;
1738 }
1739 }
1740
1741 return count;
1742}
1743
1744static void
1745i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1746{
1747 struct drm_i915_gem_object *obj, *next;
1748
1749 i915_gem_evict_everything(dev_priv->dev);
1750
1751 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001752 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001753}
1754
Chris Wilson37e680a2012-06-07 15:38:42 +01001755static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001756i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001757{
Chris Wilson6c085a72012-08-20 11:40:46 +02001758 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001759 int page_count, i;
1760 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001761 struct sg_table *st;
1762 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001763 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001764 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001765
Chris Wilson6c085a72012-08-20 11:40:46 +02001766 /* Assert that the object is not currently in any GPU domain. As it
1767 * wasn't in the GTT, there shouldn't be any way it could have been in
1768 * a GPU cache
1769 */
1770 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1771 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1772
Chris Wilson9da3da62012-06-01 15:20:22 +01001773 st = kmalloc(sizeof(*st), GFP_KERNEL);
1774 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001775 return -ENOMEM;
1776
Chris Wilson9da3da62012-06-01 15:20:22 +01001777 page_count = obj->base.size / PAGE_SIZE;
1778 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1779 sg_free_table(st);
1780 kfree(st);
1781 return -ENOMEM;
1782 }
1783
1784 /* Get the list of pages out of our struct file. They'll be pinned
1785 * at this point until we release them.
1786 *
1787 * Fail silently without starting the shrinker
1788 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001789 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1790 gfp = mapping_gfp_mask(mapping);
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001791 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001792 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001793 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001794 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1795 if (IS_ERR(page)) {
1796 i915_gem_purge(dev_priv, page_count);
1797 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1798 }
1799 if (IS_ERR(page)) {
1800 /* We've tried hard to allocate the memory by reaping
1801 * our own buffer, now let the real VM do its job and
1802 * go down in flames if truly OOM.
1803 */
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001804 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
Chris Wilson6c085a72012-08-20 11:40:46 +02001805 gfp |= __GFP_IO | __GFP_WAIT;
1806
1807 i915_gem_shrink_all(dev_priv);
1808 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1809 if (IS_ERR(page))
1810 goto err_pages;
1811
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001812 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001813 gfp &= ~(__GFP_IO | __GFP_WAIT);
1814 }
Eric Anholt673a3942008-07-30 12:06:12 -07001815
Chris Wilson9da3da62012-06-01 15:20:22 +01001816 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001817 }
1818
Chris Wilson74ce6b62012-10-19 15:51:06 +01001819 obj->pages = st;
1820
Eric Anholt673a3942008-07-30 12:06:12 -07001821 if (i915_gem_object_needs_bit17_swizzle(obj))
1822 i915_gem_object_do_bit_17_swizzle(obj);
1823
1824 return 0;
1825
1826err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001827 for_each_sg(st->sgl, sg, i, page_count)
1828 page_cache_release(sg_page(sg));
1829 sg_free_table(st);
1830 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001831 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001832}
1833
Chris Wilson37e680a2012-06-07 15:38:42 +01001834/* Ensure that the associated pages are gathered from the backing storage
1835 * and pinned into our object. i915_gem_object_get_pages() may be called
1836 * multiple times before they are released by a single call to
1837 * i915_gem_object_put_pages() - once the pages are no longer referenced
1838 * either as a result of memory pressure (reaping pages under the shrinker)
1839 * or as the object is itself released.
1840 */
1841int
1842i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1843{
1844 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1845 const struct drm_i915_gem_object_ops *ops = obj->ops;
1846 int ret;
1847
Chris Wilson2f745ad2012-09-04 21:02:58 +01001848 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001849 return 0;
1850
Chris Wilsona5570172012-09-04 21:02:54 +01001851 BUG_ON(obj->pages_pin_count);
1852
Chris Wilson37e680a2012-06-07 15:38:42 +01001853 ret = ops->get_pages(obj);
1854 if (ret)
1855 return ret;
1856
1857 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1858 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001859}
1860
Chris Wilson54cf91d2010-11-25 18:00:26 +00001861void
Chris Wilson05394f32010-11-08 19:18:58 +00001862i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001863 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001864{
Chris Wilson05394f32010-11-08 19:18:58 +00001865 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001866 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001867 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001868
Zou Nan hai852835f2010-05-21 09:08:56 +08001869 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001870 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001871
1872 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001873 if (!obj->active) {
1874 drm_gem_object_reference(&obj->base);
1875 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001876 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001877
Eric Anholt673a3942008-07-30 12:06:12 -07001878 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001879 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1880 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001881
Chris Wilson0201f1e2012-07-20 12:41:01 +01001882 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001883
Chris Wilsoncaea7472010-11-12 13:53:37 +00001884 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001885 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001886
Chris Wilson7dd49062012-03-21 10:48:18 +00001887 /* Bump MRU to take account of the delayed flush */
1888 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1889 struct drm_i915_fence_reg *reg;
1890
1891 reg = &dev_priv->fence_regs[obj->fence_reg];
1892 list_move_tail(&reg->lru_list,
1893 &dev_priv->mm.fence_list);
1894 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001895 }
1896}
1897
1898static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1900{
1901 struct drm_device *dev = obj->base.dev;
1902 struct drm_i915_private *dev_priv = dev->dev_private;
1903
Chris Wilson65ce3022012-07-20 12:41:02 +01001904 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001905 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001906
Chris Wilsonf047e392012-07-21 12:31:41 +01001907 if (obj->pin_count) /* are we a framebuffer? */
1908 intel_mark_fb_idle(obj);
1909
Chris Wilsoncaea7472010-11-12 13:53:37 +00001910 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1911
Chris Wilson65ce3022012-07-20 12:41:02 +01001912 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913 obj->ring = NULL;
1914
Chris Wilson65ce3022012-07-20 12:41:02 +01001915 obj->last_read_seqno = 0;
1916 obj->last_write_seqno = 0;
1917 obj->base.write_domain = 0;
1918
1919 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001921
1922 obj->active = 0;
1923 drm_gem_object_unreference(&obj->base);
1924
1925 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001926}
Eric Anholt673a3942008-07-30 12:06:12 -07001927
Chris Wilson9d7730912012-11-27 16:22:52 +00001928static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001929i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001930{
Chris Wilson9d7730912012-11-27 16:22:52 +00001931 struct drm_i915_private *dev_priv = dev->dev_private;
1932 struct intel_ring_buffer *ring;
1933 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001934
Chris Wilson107f27a52012-12-10 13:56:17 +02001935 /* Carefully retire all requests without writing to the rings */
1936 for_each_ring(ring, dev_priv, i) {
1937 ret = intel_ring_idle(ring);
1938 if (ret)
1939 return ret;
1940 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001941 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001942
1943 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001944 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001945 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001946
Chris Wilson9d7730912012-11-27 16:22:52 +00001947 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1948 ring->sync_seqno[j] = 0;
1949 }
1950
1951 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001952}
1953
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001954int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1955{
1956 struct drm_i915_private *dev_priv = dev->dev_private;
1957 int ret;
1958
1959 if (seqno == 0)
1960 return -EINVAL;
1961
1962 /* HWS page needs to be set less than what we
1963 * will inject to ring
1964 */
1965 ret = i915_gem_init_seqno(dev, seqno - 1);
1966 if (ret)
1967 return ret;
1968
1969 /* Carefully set the last_seqno value so that wrap
1970 * detection still works
1971 */
1972 dev_priv->next_seqno = seqno;
1973 dev_priv->last_seqno = seqno - 1;
1974 if (dev_priv->last_seqno == 0)
1975 dev_priv->last_seqno--;
1976
1977 return 0;
1978}
1979
Chris Wilson9d7730912012-11-27 16:22:52 +00001980int
1981i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001982{
Chris Wilson9d7730912012-11-27 16:22:52 +00001983 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001984
Chris Wilson9d7730912012-11-27 16:22:52 +00001985 /* reserve 0 for non-seqno */
1986 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001987 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001988 if (ret)
1989 return ret;
1990
1991 dev_priv->next_seqno = 1;
1992 }
1993
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001994 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00001995 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001996}
1997
Chris Wilson3cce4692010-10-27 16:11:02 +01001998int
Chris Wilsondb53a302011-02-03 11:57:46 +00001999i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002000 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01002001 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002002{
Chris Wilsondb53a302011-02-03 11:57:46 +00002003 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002004 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002005 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002006 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002007 int ret;
2008
Daniel Vettercc889e02012-06-13 20:45:19 +02002009 /*
2010 * Emit any outstanding flushes - execbuf can fail to emit the flush
2011 * after having emitted the batchbuffer command. Hence we need to fix
2012 * things up similar to emitting the lazy request. The difference here
2013 * is that the flush _must_ happen before the next request, no matter
2014 * what.
2015 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002016 ret = intel_ring_flush_all_caches(ring);
2017 if (ret)
2018 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002019
Chris Wilsonacb868d2012-09-26 13:47:30 +01002020 request = kmalloc(sizeof(*request), GFP_KERNEL);
2021 if (request == NULL)
2022 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002023
Eric Anholt673a3942008-07-30 12:06:12 -07002024
Chris Wilsona71d8d92012-02-15 11:25:36 +00002025 /* Record the position of the start of the request so that
2026 * should we detect the updated seqno part-way through the
2027 * GPU processing the request, we never over-estimate the
2028 * position of the head.
2029 */
2030 request_ring_position = intel_ring_get_tail(ring);
2031
Chris Wilson9d7730912012-11-27 16:22:52 +00002032 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002033 if (ret) {
2034 kfree(request);
2035 return ret;
2036 }
Eric Anholt673a3942008-07-30 12:06:12 -07002037
Chris Wilson9d7730912012-11-27 16:22:52 +00002038 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002039 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002040 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002041 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002042 was_empty = list_empty(&ring->request_list);
2043 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002044 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002045
Chris Wilsondb53a302011-02-03 11:57:46 +00002046 if (file) {
2047 struct drm_i915_file_private *file_priv = file->driver_priv;
2048
Chris Wilson1c255952010-09-26 11:03:27 +01002049 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002050 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002051 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002052 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002053 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002054 }
Eric Anholt673a3942008-07-30 12:06:12 -07002055
Chris Wilson9d7730912012-11-27 16:22:52 +00002056 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002057 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002058
Ben Gamarif65d9422009-09-14 17:48:44 -04002059 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002060 if (i915_enable_hangcheck) {
2061 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002062 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002063 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002064 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002065 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002066 &dev_priv->mm.retire_work,
2067 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002068 intel_mark_busy(dev_priv->dev);
2069 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002070 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002071
Chris Wilsonacb868d2012-09-26 13:47:30 +01002072 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002073 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002074 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002075}
2076
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002077static inline void
2078i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002079{
Chris Wilson1c255952010-09-26 11:03:27 +01002080 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002081
Chris Wilson1c255952010-09-26 11:03:27 +01002082 if (!file_priv)
2083 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002084
Chris Wilson1c255952010-09-26 11:03:27 +01002085 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002086 if (request->file_priv) {
2087 list_del(&request->client_list);
2088 request->file_priv = NULL;
2089 }
Chris Wilson1c255952010-09-26 11:03:27 +01002090 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002091}
2092
Chris Wilsondfaae392010-09-22 10:31:52 +01002093static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2094 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002095{
Chris Wilsondfaae392010-09-22 10:31:52 +01002096 while (!list_empty(&ring->request_list)) {
2097 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002098
Chris Wilsondfaae392010-09-22 10:31:52 +01002099 request = list_first_entry(&ring->request_list,
2100 struct drm_i915_gem_request,
2101 list);
2102
2103 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002104 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002105 kfree(request);
2106 }
2107
2108 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002109 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002110
Chris Wilson05394f32010-11-08 19:18:58 +00002111 obj = list_first_entry(&ring->active_list,
2112 struct drm_i915_gem_object,
2113 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002114
Chris Wilson05394f32010-11-08 19:18:58 +00002115 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002116 }
Eric Anholt673a3942008-07-30 12:06:12 -07002117}
2118
Chris Wilson312817a2010-11-22 11:50:11 +00002119static void i915_gem_reset_fences(struct drm_device *dev)
2120{
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 int i;
2123
Daniel Vetter4b9de732011-10-09 21:52:02 +02002124 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002125 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002126
Chris Wilsonada726c2012-04-17 15:31:32 +01002127 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002128
Chris Wilsonada726c2012-04-17 15:31:32 +01002129 if (reg->obj)
2130 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002131
Chris Wilsonada726c2012-04-17 15:31:32 +01002132 reg->pin_count = 0;
2133 reg->obj = NULL;
2134 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002135 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002136
2137 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002138}
2139
Chris Wilson069efc12010-09-30 16:53:18 +01002140void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002141{
Chris Wilsondfaae392010-09-22 10:31:52 +01002142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002143 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002144 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002145 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002146
Chris Wilsonb4519512012-05-11 14:29:30 +01002147 for_each_ring(ring, dev_priv, i)
2148 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002149
Chris Wilsondfaae392010-09-22 10:31:52 +01002150 /* Move everything out of the GPU domains to ensure we do any
2151 * necessary invalidation upon reuse.
2152 */
Chris Wilson05394f32010-11-08 19:18:58 +00002153 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002154 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002155 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002156 {
Chris Wilson05394f32010-11-08 19:18:58 +00002157 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002158 }
Chris Wilson069efc12010-09-30 16:53:18 +01002159
2160 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002161 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002162}
2163
2164/**
2165 * This function clears the request list as sequence numbers are passed.
2166 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002167void
Chris Wilsondb53a302011-02-03 11:57:46 +00002168i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002169{
Eric Anholt673a3942008-07-30 12:06:12 -07002170 uint32_t seqno;
2171
Chris Wilsondb53a302011-02-03 11:57:46 +00002172 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002173 return;
2174
Chris Wilsondb53a302011-02-03 11:57:46 +00002175 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002176
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002177 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002178
Zou Nan hai852835f2010-05-21 09:08:56 +08002179 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002180 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002181
Zou Nan hai852835f2010-05-21 09:08:56 +08002182 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002183 struct drm_i915_gem_request,
2184 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002185
Chris Wilsondfaae392010-09-22 10:31:52 +01002186 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002187 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002188
Chris Wilsondb53a302011-02-03 11:57:46 +00002189 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002190 /* We know the GPU must have read the request to have
2191 * sent us the seqno + interrupt, so use the position
2192 * of tail of the request to update the last known position
2193 * of the GPU head.
2194 */
2195 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002196
2197 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002198 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002199 kfree(request);
2200 }
2201
2202 /* Move any buffers on the active list that are no longer referenced
2203 * by the ringbuffer to the flushing/inactive lists as appropriate.
2204 */
2205 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002206 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002207
Akshay Joshi0206e352011-08-16 15:34:10 -04002208 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002209 struct drm_i915_gem_object,
2210 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002211
Chris Wilson0201f1e2012-07-20 12:41:01 +01002212 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002213 break;
2214
Chris Wilson65ce3022012-07-20 12:41:02 +01002215 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002216 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002217
Chris Wilsondb53a302011-02-03 11:57:46 +00002218 if (unlikely(ring->trace_irq_seqno &&
2219 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002220 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002221 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002222 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002223
Chris Wilsondb53a302011-02-03 11:57:46 +00002224 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002225}
2226
2227void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002228i915_gem_retire_requests(struct drm_device *dev)
2229{
2230 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002231 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002232 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002233
Chris Wilsonb4519512012-05-11 14:29:30 +01002234 for_each_ring(ring, dev_priv, i)
2235 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002236}
2237
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002238static void
Eric Anholt673a3942008-07-30 12:06:12 -07002239i915_gem_retire_work_handler(struct work_struct *work)
2240{
2241 drm_i915_private_t *dev_priv;
2242 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002243 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002244 bool idle;
2245 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002246
2247 dev_priv = container_of(work, drm_i915_private_t,
2248 mm.retire_work.work);
2249 dev = dev_priv->dev;
2250
Chris Wilson891b48c2010-09-29 12:26:37 +01002251 /* Come back later if the device is busy... */
2252 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002253 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2254 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002255 return;
2256 }
2257
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002258 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002259
Chris Wilson0a587052011-01-09 21:05:44 +00002260 /* Send a periodic flush down the ring so we don't hold onto GEM
2261 * objects indefinitely.
2262 */
2263 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002264 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002265 if (ring->gpu_caches_dirty)
2266 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002267
2268 idle &= list_empty(&ring->request_list);
2269 }
2270
2271 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002272 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2273 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002274 if (idle)
2275 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002276
Eric Anholt673a3942008-07-30 12:06:12 -07002277 mutex_unlock(&dev->struct_mutex);
2278}
2279
Ben Widawsky5816d642012-04-11 11:18:19 -07002280/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002281 * Ensures that an object will eventually get non-busy by flushing any required
2282 * write domains, emitting any outstanding lazy request and retiring and
2283 * completed requests.
2284 */
2285static int
2286i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2287{
2288 int ret;
2289
2290 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002291 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002292 if (ret)
2293 return ret;
2294
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002295 i915_gem_retire_requests_ring(obj->ring);
2296 }
2297
2298 return 0;
2299}
2300
2301/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002302 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2303 * @DRM_IOCTL_ARGS: standard ioctl arguments
2304 *
2305 * Returns 0 if successful, else an error is returned with the remaining time in
2306 * the timeout parameter.
2307 * -ETIME: object is still busy after timeout
2308 * -ERESTARTSYS: signal interrupted the wait
2309 * -ENONENT: object doesn't exist
2310 * Also possible, but rare:
2311 * -EAGAIN: GPU wedged
2312 * -ENOMEM: damn
2313 * -ENODEV: Internal IRQ fail
2314 * -E?: The add request failed
2315 *
2316 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2317 * non-zero timeout parameter the wait ioctl will wait for the given number of
2318 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2319 * without holding struct_mutex the object may become re-busied before this
2320 * function completes. A similar but shorter * race condition exists in the busy
2321 * ioctl
2322 */
2323int
2324i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2325{
2326 struct drm_i915_gem_wait *args = data;
2327 struct drm_i915_gem_object *obj;
2328 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002329 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002330 u32 seqno = 0;
2331 int ret = 0;
2332
Ben Widawskyeac1f142012-06-05 15:24:24 -07002333 if (args->timeout_ns >= 0) {
2334 timeout_stack = ns_to_timespec(args->timeout_ns);
2335 timeout = &timeout_stack;
2336 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002337
2338 ret = i915_mutex_lock_interruptible(dev);
2339 if (ret)
2340 return ret;
2341
2342 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2343 if (&obj->base == NULL) {
2344 mutex_unlock(&dev->struct_mutex);
2345 return -ENOENT;
2346 }
2347
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002348 /* Need to make sure the object gets inactive eventually. */
2349 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002350 if (ret)
2351 goto out;
2352
2353 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002354 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002355 ring = obj->ring;
2356 }
2357
2358 if (seqno == 0)
2359 goto out;
2360
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002361 /* Do this after OLR check to make sure we make forward progress polling
2362 * on this IOCTL with a 0 timeout (like busy ioctl)
2363 */
2364 if (!args->timeout_ns) {
2365 ret = -ETIME;
2366 goto out;
2367 }
2368
2369 drm_gem_object_unreference(&obj->base);
2370 mutex_unlock(&dev->struct_mutex);
2371
Ben Widawskyeac1f142012-06-05 15:24:24 -07002372 ret = __wait_seqno(ring, seqno, true, timeout);
2373 if (timeout) {
2374 WARN_ON(!timespec_valid(timeout));
2375 args->timeout_ns = timespec_to_ns(timeout);
2376 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002377 return ret;
2378
2379out:
2380 drm_gem_object_unreference(&obj->base);
2381 mutex_unlock(&dev->struct_mutex);
2382 return ret;
2383}
2384
2385/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002386 * i915_gem_object_sync - sync an object to a ring.
2387 *
2388 * @obj: object which may be in use on another ring.
2389 * @to: ring we wish to use the object on. May be NULL.
2390 *
2391 * This code is meant to abstract object synchronization with the GPU.
2392 * Calling with NULL implies synchronizing the object with the CPU
2393 * rather than a particular GPU ring.
2394 *
2395 * Returns 0 if successful, else propagates up the lower layer error.
2396 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002397int
2398i915_gem_object_sync(struct drm_i915_gem_object *obj,
2399 struct intel_ring_buffer *to)
2400{
2401 struct intel_ring_buffer *from = obj->ring;
2402 u32 seqno;
2403 int ret, idx;
2404
2405 if (from == NULL || to == from)
2406 return 0;
2407
Ben Widawsky5816d642012-04-11 11:18:19 -07002408 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002409 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002410
2411 idx = intel_ring_sync_index(from, to);
2412
Chris Wilson0201f1e2012-07-20 12:41:01 +01002413 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002414 if (seqno <= from->sync_seqno[idx])
2415 return 0;
2416
Ben Widawskyb4aca012012-04-25 20:50:12 -07002417 ret = i915_gem_check_olr(obj->ring, seqno);
2418 if (ret)
2419 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002420
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002421 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002422 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002423 /* We use last_read_seqno because sync_to()
2424 * might have just caused seqno wrap under
2425 * the radar.
2426 */
2427 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002428
Ben Widawskye3a5a222012-04-11 11:18:20 -07002429 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002430}
2431
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002432static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2433{
2434 u32 old_write_domain, old_read_domains;
2435
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002436 /* Act a barrier for all accesses through the GTT */
2437 mb();
2438
2439 /* Force a pagefault for domain tracking on next user access */
2440 i915_gem_release_mmap(obj);
2441
Keith Packardb97c3d92011-06-24 21:02:59 -07002442 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2443 return;
2444
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002445 old_read_domains = obj->base.read_domains;
2446 old_write_domain = obj->base.write_domain;
2447
2448 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2449 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2450
2451 trace_i915_gem_object_change_domain(obj,
2452 old_read_domains,
2453 old_write_domain);
2454}
2455
Eric Anholt673a3942008-07-30 12:06:12 -07002456/**
2457 * Unbinds an object from the GTT aperture.
2458 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002459int
Chris Wilson05394f32010-11-08 19:18:58 +00002460i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002461{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002462 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002463 int ret = 0;
2464
Chris Wilson05394f32010-11-08 19:18:58 +00002465 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002466 return 0;
2467
Chris Wilson31d8d652012-05-24 19:11:20 +01002468 if (obj->pin_count)
2469 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002470
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002471 BUG_ON(obj->pages == NULL);
2472
Chris Wilsona8198ee2011-04-13 22:04:09 +01002473 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002474 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002475 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002476 /* Continue on if we fail due to EIO, the GPU is hung so we
2477 * should be safe and we need to cleanup or else we might
2478 * cause memory corruption through use-after-free.
2479 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002480
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002481 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002482
Daniel Vetter96b47b62009-12-15 17:50:00 +01002483 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002484 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002485 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002486 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002487
Chris Wilsondb53a302011-02-03 11:57:46 +00002488 trace_i915_gem_object_unbind(obj);
2489
Daniel Vetter74898d72012-02-15 23:50:22 +01002490 if (obj->has_global_gtt_mapping)
2491 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002492 if (obj->has_aliasing_ppgtt_mapping) {
2493 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2494 obj->has_aliasing_ppgtt_mapping = 0;
2495 }
Daniel Vetter74163902012-02-15 23:50:21 +01002496 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002497
Chris Wilson6c085a72012-08-20 11:40:46 +02002498 list_del(&obj->mm_list);
2499 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002500 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002501 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002502
Chris Wilson05394f32010-11-08 19:18:58 +00002503 drm_mm_put_block(obj->gtt_space);
2504 obj->gtt_space = NULL;
2505 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002506
Chris Wilson88241782011-01-07 17:09:48 +00002507 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002508}
2509
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002510int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002511{
2512 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002513 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002514 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002515
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002516 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002517 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002518 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2519 if (ret)
2520 return ret;
2521
Chris Wilson3e960502012-11-27 16:22:54 +00002522 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002523 if (ret)
2524 return ret;
2525 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002526
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002527 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002528}
2529
Chris Wilson9ce079e2012-04-17 15:31:30 +01002530static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2531 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002532{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002533 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002534 uint64_t val;
2535
Chris Wilson9ce079e2012-04-17 15:31:30 +01002536 if (obj) {
2537 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002538
Chris Wilson9ce079e2012-04-17 15:31:30 +01002539 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2540 0xfffff000) << 32;
2541 val |= obj->gtt_offset & 0xfffff000;
2542 val |= (uint64_t)((obj->stride / 128) - 1) <<
2543 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002544
Chris Wilson9ce079e2012-04-17 15:31:30 +01002545 if (obj->tiling_mode == I915_TILING_Y)
2546 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2547 val |= I965_FENCE_REG_VALID;
2548 } else
2549 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002550
Chris Wilson9ce079e2012-04-17 15:31:30 +01002551 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2552 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002553}
2554
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555static void i965_write_fence_reg(struct drm_device *dev, int reg,
2556 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002557{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002558 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002559 uint64_t val;
2560
Chris Wilson9ce079e2012-04-17 15:31:30 +01002561 if (obj) {
2562 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002563
Chris Wilson9ce079e2012-04-17 15:31:30 +01002564 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2565 0xfffff000) << 32;
2566 val |= obj->gtt_offset & 0xfffff000;
2567 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2568 if (obj->tiling_mode == I915_TILING_Y)
2569 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2570 val |= I965_FENCE_REG_VALID;
2571 } else
2572 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002573
Chris Wilson9ce079e2012-04-17 15:31:30 +01002574 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2575 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002576}
2577
Chris Wilson9ce079e2012-04-17 15:31:30 +01002578static void i915_write_fence_reg(struct drm_device *dev, int reg,
2579 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002581 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002582 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002583
Chris Wilson9ce079e2012-04-17 15:31:30 +01002584 if (obj) {
2585 u32 size = obj->gtt_space->size;
2586 int pitch_val;
2587 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002588
Chris Wilson9ce079e2012-04-17 15:31:30 +01002589 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2590 (size & -size) != size ||
2591 (obj->gtt_offset & (size - 1)),
2592 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2593 obj->gtt_offset, obj->map_and_fenceable, size);
2594
2595 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2596 tile_width = 128;
2597 else
2598 tile_width = 512;
2599
2600 /* Note: pitch better be a power of two tile widths */
2601 pitch_val = obj->stride / tile_width;
2602 pitch_val = ffs(pitch_val) - 1;
2603
2604 val = obj->gtt_offset;
2605 if (obj->tiling_mode == I915_TILING_Y)
2606 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2607 val |= I915_FENCE_SIZE_BITS(size);
2608 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2609 val |= I830_FENCE_REG_VALID;
2610 } else
2611 val = 0;
2612
2613 if (reg < 8)
2614 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002615 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002616 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002617
Chris Wilson9ce079e2012-04-17 15:31:30 +01002618 I915_WRITE(reg, val);
2619 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002620}
2621
Chris Wilson9ce079e2012-04-17 15:31:30 +01002622static void i830_write_fence_reg(struct drm_device *dev, int reg,
2623 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002624{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002625 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002626 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002627
Chris Wilson9ce079e2012-04-17 15:31:30 +01002628 if (obj) {
2629 u32 size = obj->gtt_space->size;
2630 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002631
Chris Wilson9ce079e2012-04-17 15:31:30 +01002632 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2633 (size & -size) != size ||
2634 (obj->gtt_offset & (size - 1)),
2635 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2636 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002637
Chris Wilson9ce079e2012-04-17 15:31:30 +01002638 pitch_val = obj->stride / 128;
2639 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002640
Chris Wilson9ce079e2012-04-17 15:31:30 +01002641 val = obj->gtt_offset;
2642 if (obj->tiling_mode == I915_TILING_Y)
2643 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2644 val |= I830_FENCE_SIZE_BITS(size);
2645 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2646 val |= I830_FENCE_REG_VALID;
2647 } else
2648 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002649
Chris Wilson9ce079e2012-04-17 15:31:30 +01002650 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2651 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2652}
2653
2654static void i915_gem_write_fence(struct drm_device *dev, int reg,
2655 struct drm_i915_gem_object *obj)
2656{
2657 switch (INTEL_INFO(dev)->gen) {
2658 case 7:
2659 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2660 case 5:
2661 case 4: i965_write_fence_reg(dev, reg, obj); break;
2662 case 3: i915_write_fence_reg(dev, reg, obj); break;
2663 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002664 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002665 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002666}
2667
Chris Wilson61050802012-04-17 15:31:31 +01002668static inline int fence_number(struct drm_i915_private *dev_priv,
2669 struct drm_i915_fence_reg *fence)
2670{
2671 return fence - dev_priv->fence_regs;
2672}
2673
2674static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2675 struct drm_i915_fence_reg *fence,
2676 bool enable)
2677{
2678 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2679 int reg = fence_number(dev_priv, fence);
2680
2681 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2682
2683 if (enable) {
2684 obj->fence_reg = reg;
2685 fence->obj = obj;
2686 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2687 } else {
2688 obj->fence_reg = I915_FENCE_REG_NONE;
2689 fence->obj = NULL;
2690 list_del_init(&fence->lru_list);
2691 }
2692}
2693
Chris Wilsond9e86c02010-11-10 16:40:20 +00002694static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002695i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002696{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002697 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002698 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002699 if (ret)
2700 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002701
2702 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002703 }
2704
Chris Wilson63256ec2011-01-04 18:42:07 +00002705 /* Ensure that all CPU reads are completed before installing a fence
2706 * and all writes before removing the fence.
2707 */
2708 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2709 mb();
2710
Chris Wilson86d5bc32012-07-20 12:41:04 +01002711 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002712 return 0;
2713}
2714
2715int
2716i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2717{
Chris Wilson61050802012-04-17 15:31:31 +01002718 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002719 int ret;
2720
Chris Wilsona360bb12012-04-17 15:31:25 +01002721 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002722 if (ret)
2723 return ret;
2724
Chris Wilson61050802012-04-17 15:31:31 +01002725 if (obj->fence_reg == I915_FENCE_REG_NONE)
2726 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002727
Chris Wilson61050802012-04-17 15:31:31 +01002728 i915_gem_object_update_fence(obj,
2729 &dev_priv->fence_regs[obj->fence_reg],
2730 false);
2731 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002732
2733 return 0;
2734}
2735
2736static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002737i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002738{
Daniel Vetterae3db242010-02-19 11:51:58 +01002739 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002740 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002741 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002742
2743 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002744 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002745 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2746 reg = &dev_priv->fence_regs[i];
2747 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002748 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002749
Chris Wilson1690e1e2011-12-14 13:57:08 +01002750 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002751 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002752 }
2753
Chris Wilsond9e86c02010-11-10 16:40:20 +00002754 if (avail == NULL)
2755 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002756
2757 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002758 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002759 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002760 continue;
2761
Chris Wilson8fe301a2012-04-17 15:31:28 +01002762 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002763 }
2764
Chris Wilson8fe301a2012-04-17 15:31:28 +01002765 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002766}
2767
Jesse Barnesde151cf2008-11-12 10:03:55 -08002768/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002769 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002770 * @obj: object to map through a fence reg
2771 *
2772 * When mapping objects through the GTT, userspace wants to be able to write
2773 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002774 * This function walks the fence regs looking for a free one for @obj,
2775 * stealing one if it can't find any.
2776 *
2777 * It then sets up the reg based on the object's properties: address, pitch
2778 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002779 *
2780 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002781 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002782int
Chris Wilson06d98132012-04-17 15:31:24 +01002783i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002784{
Chris Wilson05394f32010-11-08 19:18:58 +00002785 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002786 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002787 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002788 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002789 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002790
Chris Wilson14415742012-04-17 15:31:33 +01002791 /* Have we updated the tiling parameters upon the object and so
2792 * will need to serialise the write to the associated fence register?
2793 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002794 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002795 ret = i915_gem_object_flush_fence(obj);
2796 if (ret)
2797 return ret;
2798 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002799
Chris Wilsond9e86c02010-11-10 16:40:20 +00002800 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002801 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2802 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002803 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002804 list_move_tail(&reg->lru_list,
2805 &dev_priv->mm.fence_list);
2806 return 0;
2807 }
2808 } else if (enable) {
2809 reg = i915_find_fence_reg(dev);
2810 if (reg == NULL)
2811 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002812
Chris Wilson14415742012-04-17 15:31:33 +01002813 if (reg->obj) {
2814 struct drm_i915_gem_object *old = reg->obj;
2815
2816 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002817 if (ret)
2818 return ret;
2819
Chris Wilson14415742012-04-17 15:31:33 +01002820 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002821 }
Chris Wilson14415742012-04-17 15:31:33 +01002822 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002823 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002824
Chris Wilson14415742012-04-17 15:31:33 +01002825 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002826 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002827
Chris Wilson9ce079e2012-04-17 15:31:30 +01002828 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002829}
2830
Chris Wilson42d6ab42012-07-26 11:49:32 +01002831static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2832 struct drm_mm_node *gtt_space,
2833 unsigned long cache_level)
2834{
2835 struct drm_mm_node *other;
2836
2837 /* On non-LLC machines we have to be careful when putting differing
2838 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002839 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002840 */
2841 if (HAS_LLC(dev))
2842 return true;
2843
2844 if (gtt_space == NULL)
2845 return true;
2846
2847 if (list_empty(&gtt_space->node_list))
2848 return true;
2849
2850 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2851 if (other->allocated && !other->hole_follows && other->color != cache_level)
2852 return false;
2853
2854 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2855 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2856 return false;
2857
2858 return true;
2859}
2860
2861static void i915_gem_verify_gtt(struct drm_device *dev)
2862{
2863#if WATCH_GTT
2864 struct drm_i915_private *dev_priv = dev->dev_private;
2865 struct drm_i915_gem_object *obj;
2866 int err = 0;
2867
2868 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2869 if (obj->gtt_space == NULL) {
2870 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2871 err++;
2872 continue;
2873 }
2874
2875 if (obj->cache_level != obj->gtt_space->color) {
2876 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2877 obj->gtt_space->start,
2878 obj->gtt_space->start + obj->gtt_space->size,
2879 obj->cache_level,
2880 obj->gtt_space->color);
2881 err++;
2882 continue;
2883 }
2884
2885 if (!i915_gem_valid_gtt_space(dev,
2886 obj->gtt_space,
2887 obj->cache_level)) {
2888 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2889 obj->gtt_space->start,
2890 obj->gtt_space->start + obj->gtt_space->size,
2891 obj->cache_level);
2892 err++;
2893 continue;
2894 }
2895 }
2896
2897 WARN_ON(err);
2898#endif
2899}
2900
Jesse Barnesde151cf2008-11-12 10:03:55 -08002901/**
Eric Anholt673a3942008-07-30 12:06:12 -07002902 * Finds free space in the GTT aperture and binds the object there.
2903 */
2904static int
Chris Wilson05394f32010-11-08 19:18:58 +00002905i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002906 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002907 bool map_and_fenceable,
2908 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002909{
Chris Wilson05394f32010-11-08 19:18:58 +00002910 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002911 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002912 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002913 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002914 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002915 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002916
Chris Wilson05394f32010-11-08 19:18:58 +00002917 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002918 DRM_ERROR("Attempting to bind a purgeable object\n");
2919 return -EINVAL;
2920 }
2921
Chris Wilsone28f8712011-07-18 13:11:49 -07002922 fence_size = i915_gem_get_gtt_size(dev,
2923 obj->base.size,
2924 obj->tiling_mode);
2925 fence_alignment = i915_gem_get_gtt_alignment(dev,
2926 obj->base.size,
2927 obj->tiling_mode);
2928 unfenced_alignment =
2929 i915_gem_get_unfenced_gtt_alignment(dev,
2930 obj->base.size,
2931 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002932
Eric Anholt673a3942008-07-30 12:06:12 -07002933 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002934 alignment = map_and_fenceable ? fence_alignment :
2935 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002936 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002937 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2938 return -EINVAL;
2939 }
2940
Chris Wilson05394f32010-11-08 19:18:58 +00002941 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002942
Chris Wilson654fc602010-05-27 13:18:21 +01002943 /* If the object is bigger than the entire aperture, reject it early
2944 * before evicting everything in a vain attempt to find space.
2945 */
Chris Wilson05394f32010-11-08 19:18:58 +00002946 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002947 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002948 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2949 return -E2BIG;
2950 }
2951
Chris Wilson37e680a2012-06-07 15:38:42 +01002952 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002953 if (ret)
2954 return ret;
2955
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002956 i915_gem_object_pin_pages(obj);
2957
Eric Anholt673a3942008-07-30 12:06:12 -07002958 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002959 if (map_and_fenceable)
Chris Wilson87422672012-11-21 13:04:03 +00002960 free_space = drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2961 size, alignment, obj->cache_level,
2962 0, dev_priv->mm.gtt_mappable_end,
2963 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002964 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002965 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2966 size, alignment, obj->cache_level,
2967 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002968
2969 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002970 if (map_and_fenceable)
Chris Wilson87422672012-11-21 13:04:03 +00002971 free_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002972 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002973 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002974 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002975 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002976 else
Chris Wilson87422672012-11-21 13:04:03 +00002977 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002978 drm_mm_get_block_generic(free_space,
2979 size, alignment, obj->cache_level,
2980 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002981 }
Chris Wilson87422672012-11-21 13:04:03 +00002982 if (free_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002983 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002984 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002985 map_and_fenceable,
2986 nonblocking);
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002987 if (ret) {
2988 i915_gem_object_unpin_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002989 return ret;
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002990 }
Chris Wilson97311292009-09-21 00:22:34 +01002991
Eric Anholt673a3942008-07-30 12:06:12 -07002992 goto search_free;
2993 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002994 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
Chris Wilson87422672012-11-21 13:04:03 +00002995 free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002996 obj->cache_level))) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002997 i915_gem_object_unpin_pages(obj);
Chris Wilson87422672012-11-21 13:04:03 +00002998 drm_mm_put_block(free_space);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002999 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003000 }
3001
Daniel Vetter74163902012-02-15 23:50:21 +01003002 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01003003 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003004 i915_gem_object_unpin_pages(obj);
Chris Wilson87422672012-11-21 13:04:03 +00003005 drm_mm_put_block(free_space);
Chris Wilson6c085a72012-08-20 11:40:46 +02003006 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003007 }
Eric Anholt673a3942008-07-30 12:06:12 -07003008
Chris Wilson6c085a72012-08-20 11:40:46 +02003009 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003010 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003011
Chris Wilson87422672012-11-21 13:04:03 +00003012 obj->gtt_space = free_space;
3013 obj->gtt_offset = free_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003014
Daniel Vetter75e9e912010-11-04 17:11:09 +01003015 fenceable =
Chris Wilson87422672012-11-21 13:04:03 +00003016 free_space->size == fence_size &&
3017 (free_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003018
Daniel Vetter75e9e912010-11-04 17:11:09 +01003019 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00003020 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003021
Chris Wilson05394f32010-11-08 19:18:58 +00003022 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003023
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003024 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00003025 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003026 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003027 return 0;
3028}
3029
3030void
Chris Wilson05394f32010-11-08 19:18:58 +00003031i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003032{
Eric Anholt673a3942008-07-30 12:06:12 -07003033 /* If we don't have a page list set up, then we're not pinned
3034 * to GPU, and we can ignore the cache flush because it'll happen
3035 * again at bind time.
3036 */
Chris Wilson05394f32010-11-08 19:18:58 +00003037 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003038 return;
3039
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003040 /* If the GPU is snooping the contents of the CPU cache,
3041 * we do not need to manually clear the CPU cache lines. However,
3042 * the caches are only snooped when the render cache is
3043 * flushed/invalidated. As we always have to emit invalidations
3044 * and flushes when moving into and out of the RENDER domain, correct
3045 * snooping behaviour occurs naturally as the result of our domain
3046 * tracking.
3047 */
3048 if (obj->cache_level != I915_CACHE_NONE)
3049 return;
3050
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003051 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003052
Chris Wilson9da3da62012-06-01 15:20:22 +01003053 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003054}
3055
3056/** Flushes the GTT write domain for the object if it's dirty. */
3057static void
Chris Wilson05394f32010-11-08 19:18:58 +00003058i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003059{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003060 uint32_t old_write_domain;
3061
Chris Wilson05394f32010-11-08 19:18:58 +00003062 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003063 return;
3064
Chris Wilson63256ec2011-01-04 18:42:07 +00003065 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003066 * to it immediately go to main memory as far as we know, so there's
3067 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003068 *
3069 * However, we do have to enforce the order so that all writes through
3070 * the GTT land before any writes to the device, such as updates to
3071 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003072 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003073 wmb();
3074
Chris Wilson05394f32010-11-08 19:18:58 +00003075 old_write_domain = obj->base.write_domain;
3076 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003077
3078 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003079 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003080 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003081}
3082
3083/** Flushes the CPU write domain for the object if it's dirty. */
3084static void
Chris Wilson05394f32010-11-08 19:18:58 +00003085i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003086{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003087 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003088
Chris Wilson05394f32010-11-08 19:18:58 +00003089 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003090 return;
3091
3092 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003093 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003094 old_write_domain = obj->base.write_domain;
3095 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003096
3097 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003098 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003099 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003100}
3101
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003102/**
3103 * Moves a single object to the GTT read, and possibly write domain.
3104 *
3105 * This function returns when the move is complete, including waiting on
3106 * flushes to occur.
3107 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003108int
Chris Wilson20217462010-11-23 15:26:33 +00003109i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003110{
Chris Wilson8325a092012-04-24 15:52:35 +01003111 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003112 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003113 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003114
Eric Anholt02354392008-11-26 13:58:13 -08003115 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003116 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003117 return -EINVAL;
3118
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003119 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3120 return 0;
3121
Chris Wilson0201f1e2012-07-20 12:41:01 +01003122 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003123 if (ret)
3124 return ret;
3125
Chris Wilson72133422010-09-13 23:56:38 +01003126 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003127
Chris Wilson05394f32010-11-08 19:18:58 +00003128 old_write_domain = obj->base.write_domain;
3129 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003130
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003131 /* It should now be out of any other write domains, and we can update
3132 * the domain values for our changes.
3133 */
Chris Wilson05394f32010-11-08 19:18:58 +00003134 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3135 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003136 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003137 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3138 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3139 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003140 }
3141
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003142 trace_i915_gem_object_change_domain(obj,
3143 old_read_domains,
3144 old_write_domain);
3145
Chris Wilson8325a092012-04-24 15:52:35 +01003146 /* And bump the LRU for this access */
3147 if (i915_gem_object_is_inactive(obj))
3148 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3149
Eric Anholte47c68e2008-11-14 13:35:19 -08003150 return 0;
3151}
3152
Chris Wilsone4ffd172011-04-04 09:44:39 +01003153int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3154 enum i915_cache_level cache_level)
3155{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003156 struct drm_device *dev = obj->base.dev;
3157 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003158 int ret;
3159
3160 if (obj->cache_level == cache_level)
3161 return 0;
3162
3163 if (obj->pin_count) {
3164 DRM_DEBUG("can not change the cache level of pinned objects\n");
3165 return -EBUSY;
3166 }
3167
Chris Wilson42d6ab42012-07-26 11:49:32 +01003168 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3169 ret = i915_gem_object_unbind(obj);
3170 if (ret)
3171 return ret;
3172 }
3173
Chris Wilsone4ffd172011-04-04 09:44:39 +01003174 if (obj->gtt_space) {
3175 ret = i915_gem_object_finish_gpu(obj);
3176 if (ret)
3177 return ret;
3178
3179 i915_gem_object_finish_gtt(obj);
3180
3181 /* Before SandyBridge, you could not use tiling or fence
3182 * registers with snooped memory, so relinquish any fences
3183 * currently pointing to our region in the aperture.
3184 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003185 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003186 ret = i915_gem_object_put_fence(obj);
3187 if (ret)
3188 return ret;
3189 }
3190
Daniel Vetter74898d72012-02-15 23:50:22 +01003191 if (obj->has_global_gtt_mapping)
3192 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003193 if (obj->has_aliasing_ppgtt_mapping)
3194 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3195 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003196
3197 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003198 }
3199
3200 if (cache_level == I915_CACHE_NONE) {
3201 u32 old_read_domains, old_write_domain;
3202
3203 /* If we're coming from LLC cached, then we haven't
3204 * actually been tracking whether the data is in the
3205 * CPU cache or not, since we only allow one bit set
3206 * in obj->write_domain and have been skipping the clflushes.
3207 * Just set it to the CPU cache for now.
3208 */
3209 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3210 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3211
3212 old_read_domains = obj->base.read_domains;
3213 old_write_domain = obj->base.write_domain;
3214
3215 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3216 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3217
3218 trace_i915_gem_object_change_domain(obj,
3219 old_read_domains,
3220 old_write_domain);
3221 }
3222
3223 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003224 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003225 return 0;
3226}
3227
Ben Widawsky199adf42012-09-21 17:01:20 -07003228int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3229 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003230{
Ben Widawsky199adf42012-09-21 17:01:20 -07003231 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003232 struct drm_i915_gem_object *obj;
3233 int ret;
3234
3235 ret = i915_mutex_lock_interruptible(dev);
3236 if (ret)
3237 return ret;
3238
3239 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3240 if (&obj->base == NULL) {
3241 ret = -ENOENT;
3242 goto unlock;
3243 }
3244
Ben Widawsky199adf42012-09-21 17:01:20 -07003245 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003246
3247 drm_gem_object_unreference(&obj->base);
3248unlock:
3249 mutex_unlock(&dev->struct_mutex);
3250 return ret;
3251}
3252
Ben Widawsky199adf42012-09-21 17:01:20 -07003253int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3254 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003255{
Ben Widawsky199adf42012-09-21 17:01:20 -07003256 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003257 struct drm_i915_gem_object *obj;
3258 enum i915_cache_level level;
3259 int ret;
3260
Ben Widawsky199adf42012-09-21 17:01:20 -07003261 switch (args->caching) {
3262 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003263 level = I915_CACHE_NONE;
3264 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003265 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003266 level = I915_CACHE_LLC;
3267 break;
3268 default:
3269 return -EINVAL;
3270 }
3271
Ben Widawsky3bc29132012-09-26 16:15:20 -07003272 ret = i915_mutex_lock_interruptible(dev);
3273 if (ret)
3274 return ret;
3275
Chris Wilsone6994ae2012-07-10 10:27:08 +01003276 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3277 if (&obj->base == NULL) {
3278 ret = -ENOENT;
3279 goto unlock;
3280 }
3281
3282 ret = i915_gem_object_set_cache_level(obj, level);
3283
3284 drm_gem_object_unreference(&obj->base);
3285unlock:
3286 mutex_unlock(&dev->struct_mutex);
3287 return ret;
3288}
3289
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003290/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003291 * Prepare buffer for display plane (scanout, cursors, etc).
3292 * Can be called from an uninterruptible phase (modesetting) and allows
3293 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003294 */
3295int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003296i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3297 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003298 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003299{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003300 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003301 int ret;
3302
Chris Wilson0be73282010-12-06 14:36:27 +00003303 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003304 ret = i915_gem_object_sync(obj, pipelined);
3305 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003306 return ret;
3307 }
3308
Eric Anholta7ef0642011-03-29 16:59:54 -07003309 /* The display engine is not coherent with the LLC cache on gen6. As
3310 * a result, we make sure that the pinning that is about to occur is
3311 * done with uncached PTEs. This is lowest common denominator for all
3312 * chipsets.
3313 *
3314 * However for gen6+, we could do better by using the GFDT bit instead
3315 * of uncaching, which would allow us to flush all the LLC-cached data
3316 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3317 */
3318 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3319 if (ret)
3320 return ret;
3321
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003322 /* As the user may map the buffer once pinned in the display plane
3323 * (e.g. libkms for the bootup splash), we have to ensure that we
3324 * always use map_and_fenceable for all scanout buffers.
3325 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003326 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003327 if (ret)
3328 return ret;
3329
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003330 i915_gem_object_flush_cpu_write_domain(obj);
3331
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003332 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003333 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003334
3335 /* It should now be out of any other write domains, and we can update
3336 * the domain values for our changes.
3337 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003338 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003339 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003340
3341 trace_i915_gem_object_change_domain(obj,
3342 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003343 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003344
3345 return 0;
3346}
3347
Chris Wilson85345512010-11-13 09:49:11 +00003348int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003349i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003350{
Chris Wilson88241782011-01-07 17:09:48 +00003351 int ret;
3352
Chris Wilsona8198ee2011-04-13 22:04:09 +01003353 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003354 return 0;
3355
Chris Wilson0201f1e2012-07-20 12:41:01 +01003356 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003357 if (ret)
3358 return ret;
3359
Chris Wilsona8198ee2011-04-13 22:04:09 +01003360 /* Ensure that we invalidate the GPU's caches and TLBs. */
3361 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003362 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003363}
3364
Eric Anholte47c68e2008-11-14 13:35:19 -08003365/**
3366 * Moves a single object to the CPU read, and possibly write domain.
3367 *
3368 * This function returns when the move is complete, including waiting on
3369 * flushes to occur.
3370 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003371int
Chris Wilson919926a2010-11-12 13:42:53 +00003372i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003373{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003374 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003375 int ret;
3376
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003377 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3378 return 0;
3379
Chris Wilson0201f1e2012-07-20 12:41:01 +01003380 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003381 if (ret)
3382 return ret;
3383
Eric Anholte47c68e2008-11-14 13:35:19 -08003384 i915_gem_object_flush_gtt_write_domain(obj);
3385
Chris Wilson05394f32010-11-08 19:18:58 +00003386 old_write_domain = obj->base.write_domain;
3387 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003388
Eric Anholte47c68e2008-11-14 13:35:19 -08003389 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003390 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003391 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003392
Chris Wilson05394f32010-11-08 19:18:58 +00003393 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003394 }
3395
3396 /* It should now be out of any other write domains, and we can update
3397 * the domain values for our changes.
3398 */
Chris Wilson05394f32010-11-08 19:18:58 +00003399 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003400
3401 /* If we're writing through the CPU, then the GPU read domains will
3402 * need to be invalidated at next use.
3403 */
3404 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003405 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3406 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003407 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003408
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003409 trace_i915_gem_object_change_domain(obj,
3410 old_read_domains,
3411 old_write_domain);
3412
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003413 return 0;
3414}
3415
Eric Anholt673a3942008-07-30 12:06:12 -07003416/* Throttle our rendering by waiting until the ring has completed our requests
3417 * emitted over 20 msec ago.
3418 *
Eric Anholtb9624422009-06-03 07:27:35 +00003419 * Note that if we were to use the current jiffies each time around the loop,
3420 * we wouldn't escape the function with any frames outstanding if the time to
3421 * render a frame was over 20ms.
3422 *
Eric Anholt673a3942008-07-30 12:06:12 -07003423 * This should get us reasonable parallelism between CPU and GPU but also
3424 * relatively low latency when blocking on a particular request to finish.
3425 */
3426static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003427i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003428{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003429 struct drm_i915_private *dev_priv = dev->dev_private;
3430 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003431 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003432 struct drm_i915_gem_request *request;
3433 struct intel_ring_buffer *ring = NULL;
3434 u32 seqno = 0;
3435 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003436
Chris Wilsone110e8d2011-01-26 15:39:14 +00003437 if (atomic_read(&dev_priv->mm.wedged))
3438 return -EIO;
3439
Chris Wilson1c255952010-09-26 11:03:27 +01003440 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003441 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003442 if (time_after_eq(request->emitted_jiffies, recent_enough))
3443 break;
3444
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003445 ring = request->ring;
3446 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003447 }
Chris Wilson1c255952010-09-26 11:03:27 +01003448 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003449
3450 if (seqno == 0)
3451 return 0;
3452
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003453 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003454 if (ret == 0)
3455 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003456
Eric Anholt673a3942008-07-30 12:06:12 -07003457 return ret;
3458}
3459
Eric Anholt673a3942008-07-30 12:06:12 -07003460int
Chris Wilson05394f32010-11-08 19:18:58 +00003461i915_gem_object_pin(struct drm_i915_gem_object *obj,
3462 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003463 bool map_and_fenceable,
3464 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003465{
Eric Anholt673a3942008-07-30 12:06:12 -07003466 int ret;
3467
Chris Wilson7e81a422012-09-15 09:41:57 +01003468 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3469 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003470
Chris Wilson05394f32010-11-08 19:18:58 +00003471 if (obj->gtt_space != NULL) {
3472 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3473 (map_and_fenceable && !obj->map_and_fenceable)) {
3474 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003475 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003476 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3477 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003478 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003479 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003480 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003481 ret = i915_gem_object_unbind(obj);
3482 if (ret)
3483 return ret;
3484 }
3485 }
3486
Chris Wilson05394f32010-11-08 19:18:58 +00003487 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003488 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3489
Chris Wilsona00b10c2010-09-24 21:15:47 +01003490 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003491 map_and_fenceable,
3492 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003493 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003494 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003495
3496 if (!dev_priv->mm.aliasing_ppgtt)
3497 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003498 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003499
Daniel Vetter74898d72012-02-15 23:50:22 +01003500 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3501 i915_gem_gtt_bind_object(obj, obj->cache_level);
3502
Chris Wilson1b502472012-04-24 15:47:30 +01003503 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003504 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003505
3506 return 0;
3507}
3508
3509void
Chris Wilson05394f32010-11-08 19:18:58 +00003510i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003511{
Chris Wilson05394f32010-11-08 19:18:58 +00003512 BUG_ON(obj->pin_count == 0);
3513 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003514
Chris Wilson1b502472012-04-24 15:47:30 +01003515 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003516 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003517}
3518
3519int
3520i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003521 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003522{
3523 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003524 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003525 int ret;
3526
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003527 ret = i915_mutex_lock_interruptible(dev);
3528 if (ret)
3529 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003530
Chris Wilson05394f32010-11-08 19:18:58 +00003531 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003532 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003533 ret = -ENOENT;
3534 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003535 }
Eric Anholt673a3942008-07-30 12:06:12 -07003536
Chris Wilson05394f32010-11-08 19:18:58 +00003537 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003538 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003539 ret = -EINVAL;
3540 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003541 }
3542
Chris Wilson05394f32010-11-08 19:18:58 +00003543 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003544 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3545 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003546 ret = -EINVAL;
3547 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003548 }
3549
Chris Wilson05394f32010-11-08 19:18:58 +00003550 obj->user_pin_count++;
3551 obj->pin_filp = file;
3552 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003553 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003554 if (ret)
3555 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003556 }
3557
3558 /* XXX - flush the CPU caches for pinned objects
3559 * as the X server doesn't manage domains yet
3560 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003562 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003563out:
Chris Wilson05394f32010-11-08 19:18:58 +00003564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003565unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003566 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003567 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003568}
3569
3570int
3571i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003572 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003573{
3574 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003575 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003576 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003577
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003578 ret = i915_mutex_lock_interruptible(dev);
3579 if (ret)
3580 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003581
Chris Wilson05394f32010-11-08 19:18:58 +00003582 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003583 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003584 ret = -ENOENT;
3585 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003586 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003587
Chris Wilson05394f32010-11-08 19:18:58 +00003588 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003589 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3590 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003591 ret = -EINVAL;
3592 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003593 }
Chris Wilson05394f32010-11-08 19:18:58 +00003594 obj->user_pin_count--;
3595 if (obj->user_pin_count == 0) {
3596 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003597 i915_gem_object_unpin(obj);
3598 }
Eric Anholt673a3942008-07-30 12:06:12 -07003599
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003600out:
Chris Wilson05394f32010-11-08 19:18:58 +00003601 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003602unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003603 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003604 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003605}
3606
3607int
3608i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003609 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003610{
3611 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003612 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003613 int ret;
3614
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003615 ret = i915_mutex_lock_interruptible(dev);
3616 if (ret)
3617 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003618
Chris Wilson05394f32010-11-08 19:18:58 +00003619 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003620 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003621 ret = -ENOENT;
3622 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003623 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003624
Chris Wilson0be555b2010-08-04 15:36:30 +01003625 /* Count all active objects as busy, even if they are currently not used
3626 * by the gpu. Users of this interface expect objects to eventually
3627 * become non-busy without any further actions, therefore emit any
3628 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003629 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003630 ret = i915_gem_object_flush_active(obj);
3631
Chris Wilson05394f32010-11-08 19:18:58 +00003632 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003633 if (obj->ring) {
3634 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3635 args->busy |= intel_ring_flag(obj->ring) << 16;
3636 }
Eric Anholt673a3942008-07-30 12:06:12 -07003637
Chris Wilson05394f32010-11-08 19:18:58 +00003638 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003639unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003640 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003641 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003642}
3643
3644int
3645i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3646 struct drm_file *file_priv)
3647{
Akshay Joshi0206e352011-08-16 15:34:10 -04003648 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003649}
3650
Chris Wilson3ef94da2009-09-14 16:50:29 +01003651int
3652i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3653 struct drm_file *file_priv)
3654{
3655 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003656 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003657 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003658
3659 switch (args->madv) {
3660 case I915_MADV_DONTNEED:
3661 case I915_MADV_WILLNEED:
3662 break;
3663 default:
3664 return -EINVAL;
3665 }
3666
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003667 ret = i915_mutex_lock_interruptible(dev);
3668 if (ret)
3669 return ret;
3670
Chris Wilson05394f32010-11-08 19:18:58 +00003671 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003672 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003673 ret = -ENOENT;
3674 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003675 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003676
Chris Wilson05394f32010-11-08 19:18:58 +00003677 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003678 ret = -EINVAL;
3679 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003680 }
3681
Chris Wilson05394f32010-11-08 19:18:58 +00003682 if (obj->madv != __I915_MADV_PURGED)
3683 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003684
Chris Wilson6c085a72012-08-20 11:40:46 +02003685 /* if the object is no longer attached, discard its backing storage */
3686 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003687 i915_gem_object_truncate(obj);
3688
Chris Wilson05394f32010-11-08 19:18:58 +00003689 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003690
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003691out:
Chris Wilson05394f32010-11-08 19:18:58 +00003692 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003693unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003694 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003695 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003696}
3697
Chris Wilson37e680a2012-06-07 15:38:42 +01003698void i915_gem_object_init(struct drm_i915_gem_object *obj,
3699 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003700{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003701 INIT_LIST_HEAD(&obj->mm_list);
3702 INIT_LIST_HEAD(&obj->gtt_list);
3703 INIT_LIST_HEAD(&obj->ring_list);
3704 INIT_LIST_HEAD(&obj->exec_list);
3705
Chris Wilson37e680a2012-06-07 15:38:42 +01003706 obj->ops = ops;
3707
Chris Wilson0327d6b2012-08-11 15:41:06 +01003708 obj->fence_reg = I915_FENCE_REG_NONE;
3709 obj->madv = I915_MADV_WILLNEED;
3710 /* Avoid an unnecessary call to unbind on the first bind. */
3711 obj->map_and_fenceable = true;
3712
3713 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3714}
3715
Chris Wilson37e680a2012-06-07 15:38:42 +01003716static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3717 .get_pages = i915_gem_object_get_pages_gtt,
3718 .put_pages = i915_gem_object_put_pages_gtt,
3719};
3720
Chris Wilson05394f32010-11-08 19:18:58 +00003721struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3722 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003723{
Daniel Vetterc397b902010-04-09 19:05:07 +00003724 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003725 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003726 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003727
Chris Wilson42dcedd2012-11-15 11:32:30 +00003728 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003729 if (obj == NULL)
3730 return NULL;
3731
3732 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003733 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003734 return NULL;
3735 }
3736
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003737 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3738 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3739 /* 965gm cannot relocate objects above 4GiB. */
3740 mask &= ~__GFP_HIGHMEM;
3741 mask |= __GFP_DMA32;
3742 }
3743
Hugh Dickins5949eac2011-06-27 16:18:18 -07003744 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003745 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003746
Chris Wilson37e680a2012-06-07 15:38:42 +01003747 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003748
Daniel Vetterc397b902010-04-09 19:05:07 +00003749 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3750 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3751
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003752 if (HAS_LLC(dev)) {
3753 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003754 * cache) for about a 10% performance improvement
3755 * compared to uncached. Graphics requests other than
3756 * display scanout are coherent with the CPU in
3757 * accessing this cache. This means in this mode we
3758 * don't need to clflush on the CPU side, and on the
3759 * GPU side we only need to flush internal caches to
3760 * get data visible to the CPU.
3761 *
3762 * However, we maintain the display planes as UC, and so
3763 * need to rebind when first used as such.
3764 */
3765 obj->cache_level = I915_CACHE_LLC;
3766 } else
3767 obj->cache_level = I915_CACHE_NONE;
3768
Chris Wilson05394f32010-11-08 19:18:58 +00003769 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003770}
3771
Eric Anholt673a3942008-07-30 12:06:12 -07003772int i915_gem_init_object(struct drm_gem_object *obj)
3773{
Daniel Vetterc397b902010-04-09 19:05:07 +00003774 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003775
Eric Anholt673a3942008-07-30 12:06:12 -07003776 return 0;
3777}
3778
Chris Wilson1488fc02012-04-24 15:47:31 +01003779void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003780{
Chris Wilson1488fc02012-04-24 15:47:31 +01003781 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003782 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003783 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003784
Chris Wilson26e12f892011-03-20 11:20:19 +00003785 trace_i915_gem_object_destroy(obj);
3786
Chris Wilson1488fc02012-04-24 15:47:31 +01003787 if (obj->phys_obj)
3788 i915_gem_detach_phys_object(dev, obj);
3789
3790 obj->pin_count = 0;
3791 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3792 bool was_interruptible;
3793
3794 was_interruptible = dev_priv->mm.interruptible;
3795 dev_priv->mm.interruptible = false;
3796
3797 WARN_ON(i915_gem_object_unbind(obj));
3798
3799 dev_priv->mm.interruptible = was_interruptible;
3800 }
3801
Chris Wilsona5570172012-09-04 21:02:54 +01003802 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003803 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003804 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003805 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003806
Chris Wilson9da3da62012-06-01 15:20:22 +01003807 BUG_ON(obj->pages);
3808
Chris Wilson2f745ad2012-09-04 21:02:58 +01003809 if (obj->base.import_attach)
3810 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003811
Chris Wilson05394f32010-11-08 19:18:58 +00003812 drm_gem_object_release(&obj->base);
3813 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003814
Chris Wilson05394f32010-11-08 19:18:58 +00003815 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003816 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003817}
3818
Jesse Barnes5669fca2009-02-17 15:13:31 -08003819int
Eric Anholt673a3942008-07-30 12:06:12 -07003820i915_gem_idle(struct drm_device *dev)
3821{
3822 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003823 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003824
Keith Packard6dbe2772008-10-14 21:41:13 -07003825 mutex_lock(&dev->struct_mutex);
3826
Chris Wilson87acb0a2010-10-19 10:13:00 +01003827 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003828 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003829 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003830 }
Eric Anholt673a3942008-07-30 12:06:12 -07003831
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003832 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003833 if (ret) {
3834 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003835 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003836 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003837 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003838
Chris Wilson29105cc2010-01-07 10:39:13 +00003839 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003840 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003841 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003842
Chris Wilson312817a2010-11-22 11:50:11 +00003843 i915_gem_reset_fences(dev);
3844
Chris Wilson29105cc2010-01-07 10:39:13 +00003845 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3846 * We need to replace this with a semaphore, or something.
3847 * And not confound mm.suspended!
3848 */
3849 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003850 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003851
3852 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003853 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003854
Keith Packard6dbe2772008-10-14 21:41:13 -07003855 mutex_unlock(&dev->struct_mutex);
3856
Chris Wilson29105cc2010-01-07 10:39:13 +00003857 /* Cancel the retire work handler, which should be idle now. */
3858 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3859
Eric Anholt673a3942008-07-30 12:06:12 -07003860 return 0;
3861}
3862
Ben Widawskyb9524a12012-05-25 16:56:24 -07003863void i915_gem_l3_remap(struct drm_device *dev)
3864{
3865 drm_i915_private_t *dev_priv = dev->dev_private;
3866 u32 misccpctl;
3867 int i;
3868
3869 if (!IS_IVYBRIDGE(dev))
3870 return;
3871
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003872 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003873 return;
3874
3875 misccpctl = I915_READ(GEN7_MISCCPCTL);
3876 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3877 POSTING_READ(GEN7_MISCCPCTL);
3878
3879 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3880 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003881 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003882 DRM_DEBUG("0x%x was already programmed to %x\n",
3883 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003884 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003885 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003886 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003887 }
3888
3889 /* Make sure all the writes land before disabling dop clock gating */
3890 POSTING_READ(GEN7_L3LOG_BASE);
3891
3892 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3893}
3894
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003895void i915_gem_init_swizzling(struct drm_device *dev)
3896{
3897 drm_i915_private_t *dev_priv = dev->dev_private;
3898
Daniel Vetter11782b02012-01-31 16:47:55 +01003899 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003900 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3901 return;
3902
3903 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3904 DISP_TILE_SURFACE_SWIZZLING);
3905
Daniel Vetter11782b02012-01-31 16:47:55 +01003906 if (IS_GEN5(dev))
3907 return;
3908
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003909 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3910 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003911 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003912 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003913 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003914 else
3915 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003916}
Daniel Vettere21af882012-02-09 20:53:27 +01003917
Chris Wilson67b1b572012-07-05 23:49:40 +01003918static bool
3919intel_enable_blt(struct drm_device *dev)
3920{
3921 if (!HAS_BLT(dev))
3922 return false;
3923
3924 /* The blitter was dysfunctional on early prototypes */
3925 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3926 DRM_INFO("BLT not supported on this pre-production hardware;"
3927 " graphics performance will be degraded.\n");
3928 return false;
3929 }
3930
3931 return true;
3932}
3933
Eric Anholt673a3942008-07-30 12:06:12 -07003934int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003935i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003936{
3937 drm_i915_private_t *dev_priv = dev->dev_private;
3938 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003939
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003940 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003941 return -EIO;
3942
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003943 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3944 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3945
Ben Widawskyb9524a12012-05-25 16:56:24 -07003946 i915_gem_l3_remap(dev);
3947
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003948 i915_gem_init_swizzling(dev);
3949
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02003950 dev_priv->next_seqno = dev_priv->last_seqno = (u32)~0 - 0x1000;
3951
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003952 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003953 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003954 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003955
3956 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003957 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003958 if (ret)
3959 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003960 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003961
Chris Wilson67b1b572012-07-05 23:49:40 +01003962 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003963 ret = intel_init_blt_ring_buffer(dev);
3964 if (ret)
3965 goto cleanup_bsd_ring;
3966 }
3967
Ben Widawsky254f9652012-06-04 14:42:42 -07003968 /*
3969 * XXX: There was some w/a described somewhere suggesting loading
3970 * contexts before PPGTT.
3971 */
3972 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003973 i915_gem_init_ppgtt(dev);
3974
Chris Wilson68f95ba2010-05-27 13:18:22 +01003975 return 0;
3976
Chris Wilson549f7362010-10-19 11:19:32 +01003977cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003978 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003979cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003980 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003981 return ret;
3982}
3983
Chris Wilson1070a422012-04-24 15:47:41 +01003984static bool
3985intel_enable_ppgtt(struct drm_device *dev)
3986{
3987 if (i915_enable_ppgtt >= 0)
3988 return i915_enable_ppgtt;
3989
3990#ifdef CONFIG_INTEL_IOMMU
3991 /* Disable ppgtt on SNB if VT-d is on. */
3992 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3993 return false;
3994#endif
3995
3996 return true;
3997}
3998
3999int i915_gem_init(struct drm_device *dev)
4000{
4001 struct drm_i915_private *dev_priv = dev->dev_private;
4002 unsigned long gtt_size, mappable_size;
4003 int ret;
4004
4005 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
4006 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
4007
4008 mutex_lock(&dev->struct_mutex);
4009 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
4010 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
4011 * aperture accordingly when using aliasing ppgtt. */
4012 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
4013
4014 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
4015
4016 ret = i915_gem_init_aliasing_ppgtt(dev);
4017 if (ret) {
4018 mutex_unlock(&dev->struct_mutex);
4019 return ret;
4020 }
4021 } else {
4022 /* Let GEM Manage all of the aperture.
4023 *
4024 * However, leave one page at the end still bound to the scratch
4025 * page. There are a number of places where the hardware
4026 * apparently prefetches past the end of the object, and we've
4027 * seen multiple hangs with the GPU head pointer stuck in a
4028 * batchbuffer bound at the last page of the aperture. One page
4029 * should be enough to keep any prefetching inside of the
4030 * aperture.
4031 */
4032 i915_gem_init_global_gtt(dev, 0, mappable_size,
4033 gtt_size);
4034 }
4035
4036 ret = i915_gem_init_hw(dev);
4037 mutex_unlock(&dev->struct_mutex);
4038 if (ret) {
4039 i915_gem_cleanup_aliasing_ppgtt(dev);
4040 return ret;
4041 }
4042
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004043 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4044 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4045 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004046 return 0;
4047}
4048
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004049void
4050i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4051{
4052 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004053 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004054 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004055
Chris Wilsonb4519512012-05-11 14:29:30 +01004056 for_each_ring(ring, dev_priv, i)
4057 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004058}
4059
4060int
Eric Anholt673a3942008-07-30 12:06:12 -07004061i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4062 struct drm_file *file_priv)
4063{
4064 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004065 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004066
Jesse Barnes79e53942008-11-07 14:24:08 -08004067 if (drm_core_check_feature(dev, DRIVER_MODESET))
4068 return 0;
4069
Ben Gamariba1234d2009-09-14 17:48:47 -04004070 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004071 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004072 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004073 }
4074
Eric Anholt673a3942008-07-30 12:06:12 -07004075 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004076 dev_priv->mm.suspended = 0;
4077
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004078 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004079 if (ret != 0) {
4080 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004081 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004082 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004083
Chris Wilson69dc4982010-10-19 10:36:51 +01004084 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004085 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004086
Chris Wilson5f353082010-06-07 14:03:03 +01004087 ret = drm_irq_install(dev);
4088 if (ret)
4089 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004090
Eric Anholt673a3942008-07-30 12:06:12 -07004091 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004092
4093cleanup_ringbuffer:
4094 mutex_lock(&dev->struct_mutex);
4095 i915_gem_cleanup_ringbuffer(dev);
4096 dev_priv->mm.suspended = 1;
4097 mutex_unlock(&dev->struct_mutex);
4098
4099 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004100}
4101
4102int
4103i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4104 struct drm_file *file_priv)
4105{
Jesse Barnes79e53942008-11-07 14:24:08 -08004106 if (drm_core_check_feature(dev, DRIVER_MODESET))
4107 return 0;
4108
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004109 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004110 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004111}
4112
4113void
4114i915_gem_lastclose(struct drm_device *dev)
4115{
4116 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004117
Eric Anholte806b492009-01-22 09:56:58 -08004118 if (drm_core_check_feature(dev, DRIVER_MODESET))
4119 return;
4120
Keith Packard6dbe2772008-10-14 21:41:13 -07004121 ret = i915_gem_idle(dev);
4122 if (ret)
4123 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004124}
4125
Chris Wilson64193402010-10-24 12:38:05 +01004126static void
4127init_ring_lists(struct intel_ring_buffer *ring)
4128{
4129 INIT_LIST_HEAD(&ring->active_list);
4130 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004131}
4132
Eric Anholt673a3942008-07-30 12:06:12 -07004133void
4134i915_gem_load(struct drm_device *dev)
4135{
4136 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004137 int i;
4138
4139 dev_priv->slab =
4140 kmem_cache_create("i915_gem_object",
4141 sizeof(struct drm_i915_gem_object), 0,
4142 SLAB_HWCACHE_ALIGN,
4143 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004144
Chris Wilson69dc4982010-10-19 10:36:51 +01004145 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004146 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004147 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4148 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004149 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004150 for (i = 0; i < I915_NUM_RINGS; i++)
4151 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004152 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004153 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004154 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4155 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004156 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004157
Dave Airlie94400122010-07-20 13:15:31 +10004158 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4159 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004160 I915_WRITE(MI_ARB_STATE,
4161 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004162 }
4163
Chris Wilson72bfa192010-12-19 11:42:05 +00004164 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4165
Jesse Barnesde151cf2008-11-12 10:03:55 -08004166 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004167 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4168 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004169
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004170 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004171 dev_priv->num_fence_regs = 16;
4172 else
4173 dev_priv->num_fence_regs = 8;
4174
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004175 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004176 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004177
Eric Anholt673a3942008-07-30 12:06:12 -07004178 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004179 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004180
Chris Wilsonce453d82011-02-21 14:43:56 +00004181 dev_priv->mm.interruptible = true;
4182
Chris Wilson17250b72010-10-28 12:51:39 +01004183 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4184 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4185 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004186}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004187
4188/*
4189 * Create a physically contiguous memory object for this object
4190 * e.g. for cursor + overlay regs
4191 */
Chris Wilson995b6762010-08-20 13:23:26 +01004192static int i915_gem_init_phys_object(struct drm_device *dev,
4193 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004194{
4195 drm_i915_private_t *dev_priv = dev->dev_private;
4196 struct drm_i915_gem_phys_object *phys_obj;
4197 int ret;
4198
4199 if (dev_priv->mm.phys_objs[id - 1] || !size)
4200 return 0;
4201
Eric Anholt9a298b22009-03-24 12:23:04 -07004202 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004203 if (!phys_obj)
4204 return -ENOMEM;
4205
4206 phys_obj->id = id;
4207
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004208 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004209 if (!phys_obj->handle) {
4210 ret = -ENOMEM;
4211 goto kfree_obj;
4212 }
4213#ifdef CONFIG_X86
4214 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4215#endif
4216
4217 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4218
4219 return 0;
4220kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004221 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004222 return ret;
4223}
4224
Chris Wilson995b6762010-08-20 13:23:26 +01004225static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004226{
4227 drm_i915_private_t *dev_priv = dev->dev_private;
4228 struct drm_i915_gem_phys_object *phys_obj;
4229
4230 if (!dev_priv->mm.phys_objs[id - 1])
4231 return;
4232
4233 phys_obj = dev_priv->mm.phys_objs[id - 1];
4234 if (phys_obj->cur_obj) {
4235 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4236 }
4237
4238#ifdef CONFIG_X86
4239 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4240#endif
4241 drm_pci_free(dev, phys_obj->handle);
4242 kfree(phys_obj);
4243 dev_priv->mm.phys_objs[id - 1] = NULL;
4244}
4245
4246void i915_gem_free_all_phys_object(struct drm_device *dev)
4247{
4248 int i;
4249
Dave Airlie260883c2009-01-22 17:58:49 +10004250 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004251 i915_gem_free_phys_object(dev, i);
4252}
4253
4254void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004255 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004256{
Chris Wilson05394f32010-11-08 19:18:58 +00004257 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004258 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004259 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004260 int page_count;
4261
Chris Wilson05394f32010-11-08 19:18:58 +00004262 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004263 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004264 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004265
Chris Wilson05394f32010-11-08 19:18:58 +00004266 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004267 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004268 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004269 if (!IS_ERR(page)) {
4270 char *dst = kmap_atomic(page);
4271 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4272 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004273
Chris Wilsone5281cc2010-10-28 13:45:36 +01004274 drm_clflush_pages(&page, 1);
4275
4276 set_page_dirty(page);
4277 mark_page_accessed(page);
4278 page_cache_release(page);
4279 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004280 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004281 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004282
Chris Wilson05394f32010-11-08 19:18:58 +00004283 obj->phys_obj->cur_obj = NULL;
4284 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004285}
4286
4287int
4288i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004289 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004290 int id,
4291 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004292{
Chris Wilson05394f32010-11-08 19:18:58 +00004293 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004294 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004295 int ret = 0;
4296 int page_count;
4297 int i;
4298
4299 if (id > I915_MAX_PHYS_OBJECT)
4300 return -EINVAL;
4301
Chris Wilson05394f32010-11-08 19:18:58 +00004302 if (obj->phys_obj) {
4303 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004304 return 0;
4305 i915_gem_detach_phys_object(dev, obj);
4306 }
4307
Dave Airlie71acb5e2008-12-30 20:31:46 +10004308 /* create a new object */
4309 if (!dev_priv->mm.phys_objs[id - 1]) {
4310 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004311 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004312 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004313 DRM_ERROR("failed to init phys object %d size: %zu\n",
4314 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004315 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004316 }
4317 }
4318
4319 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004320 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4321 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004322
Chris Wilson05394f32010-11-08 19:18:58 +00004323 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004324
4325 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004326 struct page *page;
4327 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004328
Hugh Dickins5949eac2011-06-27 16:18:18 -07004329 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004330 if (IS_ERR(page))
4331 return PTR_ERR(page);
4332
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004333 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004334 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004335 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004336 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004337
4338 mark_page_accessed(page);
4339 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004340 }
4341
4342 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004343}
4344
4345static int
Chris Wilson05394f32010-11-08 19:18:58 +00004346i915_gem_phys_pwrite(struct drm_device *dev,
4347 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004348 struct drm_i915_gem_pwrite *args,
4349 struct drm_file *file_priv)
4350{
Chris Wilson05394f32010-11-08 19:18:58 +00004351 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004352 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004353
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4355 unsigned long unwritten;
4356
4357 /* The physical object once assigned is fixed for the lifetime
4358 * of the obj, so we can safely drop the lock and continue
4359 * to access vaddr.
4360 */
4361 mutex_unlock(&dev->struct_mutex);
4362 unwritten = copy_from_user(vaddr, user_data, args->size);
4363 mutex_lock(&dev->struct_mutex);
4364 if (unwritten)
4365 return -EFAULT;
4366 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004367
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004368 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004369 return 0;
4370}
Eric Anholtb9624422009-06-03 07:27:35 +00004371
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004372void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004373{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004374 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004375
4376 /* Clean up our request list when the client is going away, so that
4377 * later retire_requests won't dereference our soon-to-be-gone
4378 * file_priv.
4379 */
Chris Wilson1c255952010-09-26 11:03:27 +01004380 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004381 while (!list_empty(&file_priv->mm.request_list)) {
4382 struct drm_i915_gem_request *request;
4383
4384 request = list_first_entry(&file_priv->mm.request_list,
4385 struct drm_i915_gem_request,
4386 client_list);
4387 list_del(&request->client_list);
4388 request->file_priv = NULL;
4389 }
Chris Wilson1c255952010-09-26 11:03:27 +01004390 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004391}
Chris Wilson31169712009-09-14 16:50:28 +01004392
Chris Wilson57745062012-11-21 13:04:04 +00004393static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4394{
4395 if (!mutex_is_locked(mutex))
4396 return false;
4397
4398#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4399 return mutex->owner == task;
4400#else
4401 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4402 return false;
4403#endif
4404}
4405
Chris Wilson31169712009-09-14 16:50:28 +01004406static int
Ying Han1495f232011-05-24 17:12:27 -07004407i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004408{
Chris Wilson17250b72010-10-28 12:51:39 +01004409 struct drm_i915_private *dev_priv =
4410 container_of(shrinker,
4411 struct drm_i915_private,
4412 mm.inactive_shrinker);
4413 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004414 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004415 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004416 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004417 int cnt;
4418
Chris Wilson57745062012-11-21 13:04:04 +00004419 if (!mutex_trylock(&dev->struct_mutex)) {
4420 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4421 return 0;
4422
4423 unlock = false;
4424 }
Chris Wilson31169712009-09-14 16:50:28 +01004425
Chris Wilson6c085a72012-08-20 11:40:46 +02004426 if (nr_to_scan) {
4427 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4428 if (nr_to_scan > 0)
4429 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004430 }
4431
Chris Wilson17250b72010-10-28 12:51:39 +01004432 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004433 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004434 if (obj->pages_pin_count == 0)
4435 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004436 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004437 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004438 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004439
Chris Wilson57745062012-11-21 13:04:04 +00004440 if (unlock)
4441 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004442 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004443}