blob: 98cd061e0f9066d7df522d2a80121499c8ab003c [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000251 bit IsCommutable = 0, SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000256 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000377// no instruction is needed for the conversion.
378def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
379def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
380def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
383def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
384def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
387def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
388def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
389def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
391def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
392def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
394def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
395def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
397def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
398def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
Craig Topper9d9251b2016-05-08 20:10:20 +0000410// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
411// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
412// swizzled by ExecutionDepsFix to pxor.
413// We set canFoldAsLoad because this can be converted to a constant-pool
414// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000415let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
416 isPseudo = 1, Predicates = [HasAVX512] in {
417def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000418 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000419}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000420
Craig Toppere5ce84a2016-05-08 21:33:53 +0000421let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
422 isPseudo = 1, Predicates = [HasVLX] in {
423def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
424 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
425def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
426 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
427}
428
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000429//===----------------------------------------------------------------------===//
430// AVX-512 - VECTOR INSERT
431//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000432multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
433 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000434 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000435 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
436 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
437 "vinsert" # From.EltTypeName # "x" # From.NumElts,
438 "$src3, $src2, $src1", "$src1, $src2, $src3",
439 (vinsert_insert:$src3 (To.VT To.RC:$src1),
440 (From.VT From.RC:$src2),
441 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000442
Igor Breger0ede3cb2015-09-20 06:52:42 +0000443 let mayLoad = 1 in
444 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
445 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
446 "vinsert" # From.EltTypeName # "x" # From.NumElts,
447 "$src3, $src2, $src1", "$src1, $src2, $src3",
448 (vinsert_insert:$src3 (To.VT To.RC:$src1),
449 (From.VT (bitconvert (From.LdFrag addr:$src2))),
450 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
451 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000452 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000453}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000454
Igor Breger0ede3cb2015-09-20 06:52:42 +0000455multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
456 X86VectorVTInfo To, PatFrag vinsert_insert,
457 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
458 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000459 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
461 (To.VT (!cast<Instruction>(InstrStr#"rr")
462 To.RC:$src1, From.RC:$src2,
463 (INSERT_get_vinsert_imm To.RC:$ins)))>;
464
465 def : Pat<(vinsert_insert:$ins
466 (To.VT To.RC:$src1),
467 (From.VT (bitconvert (From.LdFrag addr:$src2))),
468 (iPTR imm)),
469 (To.VT (!cast<Instruction>(InstrStr#"rm")
470 To.RC:$src1, addr:$src2,
471 (INSERT_get_vinsert_imm To.RC:$ins)))>;
472 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000473}
474
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000475multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
476 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000477
478 let Predicates = [HasVLX] in
479 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
480 X86VectorVTInfo< 4, EltVT32, VR128X>,
481 X86VectorVTInfo< 8, EltVT32, VR256X>,
482 vinsert128_insert>, EVEX_V256;
483
484 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000485 X86VectorVTInfo< 4, EltVT32, VR128X>,
486 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000487 vinsert128_insert>, EVEX_V512;
488
489 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000490 X86VectorVTInfo< 4, EltVT64, VR256X>,
491 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492 vinsert256_insert>, VEX_W, EVEX_V512;
493
494 let Predicates = [HasVLX, HasDQI] in
495 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
496 X86VectorVTInfo< 2, EltVT64, VR128X>,
497 X86VectorVTInfo< 4, EltVT64, VR256X>,
498 vinsert128_insert>, VEX_W, EVEX_V256;
499
500 let Predicates = [HasDQI] in {
501 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
502 X86VectorVTInfo< 2, EltVT64, VR128X>,
503 X86VectorVTInfo< 8, EltVT64, VR512>,
504 vinsert128_insert>, VEX_W, EVEX_V512;
505
506 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
507 X86VectorVTInfo< 8, EltVT32, VR256X>,
508 X86VectorVTInfo<16, EltVT32, VR512>,
509 vinsert256_insert>, EVEX_V512;
510 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000511}
512
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
514defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000515
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516// Codegen pattern with the alternative types,
517// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
518defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
519 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
520defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
521 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
522
523defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
524 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
525defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
526 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
527
528defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
529 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
530defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
531 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
532
533// Codegen pattern with the alternative types insert VEC128 into VEC256
534defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
535 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
536defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
537 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
538// Codegen pattern with the alternative types insert VEC128 into VEC512
539defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
540 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
541defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
542 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
543// Codegen pattern with the alternative types insert VEC256 into VEC512
544defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
545 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
546defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
547 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
548
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000549// vinsertps - insert f32 to XMM
550def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000551 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000552 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000553 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000554 EVEX_4V;
555def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000556 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000557 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000558 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000559 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
560 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
561
562//===----------------------------------------------------------------------===//
563// AVX-512 VECTOR EXTRACT
564//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000565
Igor Breger7f69a992015-09-10 12:54:54 +0000566multiclass vextract_for_size<int Opcode,
567 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000568 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000569
570 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
571 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
572 // vextract_extract), we interesting only in patterns without mask,
573 // intrinsics pattern match generated bellow.
574 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
575 (ins From.RC:$src1, i32u8imm:$idx),
576 "vextract" # To.EltTypeName # "x" # To.NumElts,
577 "$idx, $src1", "$src1, $idx",
578 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
579 (iPTR imm)))]>,
580 AVX512AIi8Base, EVEX;
581 let mayStore = 1 in {
Craig Topperd5da6a32016-05-21 22:50:09 +0000582 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topperdb960ed2016-05-21 22:50:14 +0000583 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000584 "vextract" # To.EltTypeName # "x" # To.NumElts #
Craig Topperdb960ed2016-05-21 22:50:14 +0000585 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
586 [(store (To.VT (vextract_extract:$idx
587 (From.VT From.RC:$src1), (iPTR imm))),
588 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000589
Craig Topperd5da6a32016-05-21 22:50:09 +0000590 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
Igor Breger7f69a992015-09-10 12:54:54 +0000591 (ins To.MemOp:$dst, To.KRCWM:$mask,
Craig Topperdb960ed2016-05-21 22:50:14 +0000592 From.RC:$src1, i32u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000593 "vextract" # To.EltTypeName # "x" # To.NumElts #
Craig Topperdb960ed2016-05-21 22:50:14 +0000594 "\t{$idx, $src1, $dst {${mask}}|"
595 "$dst {${mask}}, $src1, $idx}",
Igor Breger7f69a992015-09-10 12:54:54 +0000596 []>, EVEX_K, EVEX;
597 }//mayStore = 1
598 }
Renato Golindb7ea862015-09-09 19:44:40 +0000599
600 // Intrinsic call with masking.
601 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000602 "x" # To.NumElts # "_" # From.Size)
603 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
604 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
605 From.ZSuffix # "rrk")
606 To.RC:$src0,
607 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
608 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000609
610 // Intrinsic call with zero-masking.
611 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000612 "x" # To.NumElts # "_" # From.Size)
613 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
614 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
615 From.ZSuffix # "rrkz")
616 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
617 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000618
619 // Intrinsic call without masking.
620 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000621 "x" # To.NumElts # "_" # From.Size)
622 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
623 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
624 From.ZSuffix # "rr")
625 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000626}
627
Igor Bregerdefab3c2015-10-08 12:55:01 +0000628// Codegen pattern for the alternative types
629multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
630 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000631 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000632 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000633 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
634 (To.VT (!cast<Instruction>(InstrStr#"rr")
635 From.RC:$src1,
636 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000637 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
638 (iPTR imm))), addr:$dst),
639 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
640 (EXTRACT_get_vextract_imm To.RC:$ext))>;
641 }
Igor Breger7f69a992015-09-10 12:54:54 +0000642}
643
644multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000645 ValueType EltVT64, int Opcode256> {
646 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000647 X86VectorVTInfo<16, EltVT32, VR512>,
648 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000649 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000650 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000652 X86VectorVTInfo< 8, EltVT64, VR512>,
653 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000654 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000655 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
656 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000657 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000658 X86VectorVTInfo< 8, EltVT32, VR256X>,
659 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000660 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000661 EVEX_V256, EVEX_CD8<32, CD8VT4>;
662 let Predicates = [HasVLX, HasDQI] in
663 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
664 X86VectorVTInfo< 4, EltVT64, VR256X>,
665 X86VectorVTInfo< 2, EltVT64, VR128X>,
666 vextract128_extract>,
667 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
668 let Predicates = [HasDQI] in {
669 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
670 X86VectorVTInfo< 8, EltVT64, VR512>,
671 X86VectorVTInfo< 2, EltVT64, VR128X>,
672 vextract128_extract>,
673 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
674 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
675 X86VectorVTInfo<16, EltVT32, VR512>,
676 X86VectorVTInfo< 8, EltVT32, VR256X>,
677 vextract256_extract>,
678 EVEX_V512, EVEX_CD8<32, CD8VT8>;
679 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000680}
681
Adam Nemet55536c62014-09-25 23:48:45 +0000682defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
683defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000684
Igor Bregerdefab3c2015-10-08 12:55:01 +0000685// extract_subvector codegen patterns with the alternative types.
686// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
687defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
688 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
689defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
690 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
691
692defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000693 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
695 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
696
697defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
698 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
699defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
700 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
701
Craig Topper08a68572016-05-21 22:50:04 +0000702// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000703defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
704 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
705defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
706 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
707
708// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000709defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
710 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
711defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
712 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
713// Codegen pattern with the alternative types extract VEC256 from VEC512
714defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
715 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
716defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
717 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
718
Craig Topper5f3fef82016-05-22 07:40:58 +0000719// A 128-bit subvector extract from the first 256-bit vector position
720// is a subregister copy that needs no instruction.
721def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
722 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
723def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
724 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
725def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
726 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
727def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
728 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
729def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
730 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
731def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
732 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
733
734// A 256-bit subvector extract from the first 256-bit vector position
735// is a subregister copy that needs no instruction.
736def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
737 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
738def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
739 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
740def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
741 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
742def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
743 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
744def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
745 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
746def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
747 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
748
749let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000750// A 128-bit subvector insert to the first 512-bit vector position
751// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000752def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
753 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
754def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
755 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
756def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
757 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
758def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
759 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
760def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
761 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
762def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
763 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000764
Craig Topper5f3fef82016-05-22 07:40:58 +0000765// A 256-bit subvector insert to the first 512-bit vector position
766// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000767def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000769def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000771def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000773def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000776 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000777def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000778 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000779}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780
781// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000782def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000783 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000784 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000785 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
786 EVEX;
787
Craig Topper03b849e2016-05-21 22:50:11 +0000788def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000789 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000790 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000792 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793
794//===---------------------------------------------------------------------===//
795// AVX-512 BROADCAST
796//---
Igor Breger131008f2016-05-01 08:40:00 +0000797// broadcast with a scalar argument.
798multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
799 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
800
801 let isCodeGenOnly = 1 in {
802 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
803 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
804 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
805 Requires<[HasAVX512]>, T8PD, EVEX;
806
807 let Constraints = "$src0 = $dst" in
808 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
809 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
810 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
811 [(set DestInfo.RC:$dst,
812 (vselect DestInfo.KRCWM:$mask,
813 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
814 DestInfo.RC:$src0))]>,
815 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
816
817 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
818 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
819 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
820 [(set DestInfo.RC:$dst,
821 (vselect DestInfo.KRCWM:$mask,
822 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
823 DestInfo.ImmAllZerosV))]>,
824 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
825 } // let isCodeGenOnly = 1 in
826}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000827
Igor Breger21296d22015-10-20 11:56:42 +0000828multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
829 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
830
831 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
832 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
833 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
834 T8PD, EVEX;
Igor Breger52bd1d52016-05-31 07:43:39 +0000835 let mayLoad = 1 in {
Igor Breger21296d22015-10-20 11:56:42 +0000836 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
837 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
838 (DestInfo.VT (X86VBroadcast
839 (SrcInfo.ScalarLdFrag addr:$src)))>,
840 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Igor Breger52bd1d52016-05-31 07:43:39 +0000841
842 let isCodeGenOnly = 1 in
843 defm m_Int : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
844 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
845 (DestInfo.VT
846 (X86VBroadcast
847 (SrcInfo.VT (scalar_to_vector
848 (SrcInfo.ScalarLdFrag addr:$src)))))>,
849 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
850 } //mayLoad = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000852
Igor Breger21296d22015-10-20 11:56:42 +0000853multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
854 AVX512VLVectorVTInfo _> {
855 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000856 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 EVEX_V512;
858
859 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000860 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000861 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000862 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000863 }
864}
865
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000866let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000867 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
868 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000869 let Predicates = [HasVLX] in {
Igor Breger131008f2016-05-01 08:40:00 +0000870 defm VBROADCASTSSZ128 :
871 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
872 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
873 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000874 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000875}
876
877let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000878 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
879 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000880}
881
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000882def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000883 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000884def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000885 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000886
Robert Khasanovcbc57032014-12-09 16:38:41 +0000887multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
888 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000889 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
890 (ins SrcRC:$src),
891 "vpbroadcast"##_.Suffix, "$src", "$src",
892 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893}
894
Robert Khasanovcbc57032014-12-09 16:38:41 +0000895multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
896 RegisterClass SrcRC, Predicate prd> {
897 let Predicates = [prd] in
898 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
899 let Predicates = [prd, HasVLX] in {
900 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
901 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
902 }
903}
904
Igor Breger0aeda372016-02-07 08:30:50 +0000905let isCodeGenOnly = 1 in {
906defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000907 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000908defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000909 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000910}
911let isAsmParserOnly = 1 in {
912 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
913 GR32, HasBWI>;
914 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
915 GR32, HasBWI>;
916}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000917defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
918 HasAVX512>;
919defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
920 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000921
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000922def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000923 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000924def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000925 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000926
Igor Breger21296d22015-10-20 11:56:42 +0000927// Provide aliases for broadcast from the same register class that
928// automatically does the extract.
929multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
930 X86VectorVTInfo SrcInfo> {
931 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
932 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
933 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
934}
935
936multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
937 AVX512VLVectorVTInfo _, Predicate prd> {
938 let Predicates = [prd] in {
939 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
940 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
941 EVEX_V512;
942 // Defined separately to avoid redefinition.
943 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
944 }
945 let Predicates = [prd, HasVLX] in {
946 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
947 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
948 EVEX_V256;
949 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
950 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000951 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952}
953
Igor Breger21296d22015-10-20 11:56:42 +0000954defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
955 avx512vl_i8_info, HasBWI>;
956defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
957 avx512vl_i16_info, HasBWI>;
958defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
959 avx512vl_i32_info, HasAVX512>;
960defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
961 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000963multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
964 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000965 let mayLoad = 1 in
966 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
967 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
968 (_Dst.VT (X86SubVBroadcast
969 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
970 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000971}
972
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000973defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
974 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000975 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000976defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
977 v16f32_info, v4f32x_info>,
978 EVEX_V512, EVEX_CD8<32, CD8VT4>;
979defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
980 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000981 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000982defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
983 v8f64_info, v4f64x_info>, VEX_W,
984 EVEX_V512, EVEX_CD8<64, CD8VT4>;
985
986let Predicates = [HasVLX] in {
987defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
988 v8i32x_info, v4i32x_info>,
989 EVEX_V256, EVEX_CD8<32, CD8VT4>;
990defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
991 v8f32x_info, v4f32x_info>,
992 EVEX_V256, EVEX_CD8<32, CD8VT4>;
993}
994let Predicates = [HasVLX, HasDQI] in {
995defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
996 v4i64x_info, v2i64x_info>, VEX_W,
997 EVEX_V256, EVEX_CD8<64, CD8VT2>;
998defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
999 v4f64x_info, v2f64x_info>, VEX_W,
1000 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1001}
1002let Predicates = [HasDQI] in {
1003defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1004 v8i64_info, v2i64x_info>, VEX_W,
1005 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1006defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1007 v16i32_info, v8i32x_info>,
1008 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1009defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1010 v8f64_info, v2f64x_info>, VEX_W,
1011 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1012defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1013 v16f32_info, v8f32x_info>,
1014 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1015}
Adam Nemet73f72e12014-06-27 00:43:38 +00001016
Igor Bregerfa798a92015-11-02 07:39:36 +00001017multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001018 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001019 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001020 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001021 EVEX_V512;
1022 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001023 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001024 EVEX_V256;
1025}
1026
1027multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001028 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1029 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001030
1031 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001032 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1033 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001034}
1035
1036defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001037 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001038defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001039 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001040
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001041def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001042 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001043def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1044 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1045
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001046def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001047 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001048def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1049 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001050
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001051//===----------------------------------------------------------------------===//
1052// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1053//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001054multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1055 X86VectorVTInfo _, RegisterClass KRC> {
1056 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001057 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001058 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001059}
1060
Asaf Badouh0d957b82015-11-18 09:42:45 +00001061multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1062 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1063 let Predicates = [HasCDI] in
1064 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1065 let Predicates = [HasCDI, HasVLX] in {
1066 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1067 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1068 }
1069}
1070
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001071defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001072 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001073defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001074 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001075
1076//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001077// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001078multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001079 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001080let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001081 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001082 (ins _.RC:$src2, _.RC:$src3),
1083 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001084 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001085 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001086
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001087 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001088 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001089 (ins _.RC:$src2, _.MemOp:$src3),
1090 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001091 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001092 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1093 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001094 }
1095}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001096multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001097 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001098 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001099 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001100 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1101 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1102 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001103 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001104 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001105 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001106}
1107
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001108multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001109 AVX512VLVectorVTInfo VTInfo,
1110 AVX512VLVectorVTInfo ShuffleMask> {
1111 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1112 ShuffleMask.info512>,
1113 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1114 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001115 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001116 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1117 ShuffleMask.info128>,
1118 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1119 ShuffleMask.info128>, EVEX_V128;
1120 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1121 ShuffleMask.info256>,
1122 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1123 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001124 }
1125}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001126
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001127multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001128 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001129 AVX512VLVectorVTInfo Idx,
1130 Predicate Prd> {
1131 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1133 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001134 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001135 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1136 Idx.info128>, EVEX_V128;
1137 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1138 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001139 }
1140}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001141
Craig Topperaad5f112015-11-30 00:13:24 +00001142defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1143 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1144defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1145 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001146defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1147 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1148 VEX_W, EVEX_CD8<16, CD8VF>;
1149defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1150 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1151 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001152defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1153 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1154defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1155 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001156
Craig Topperaad5f112015-11-30 00:13:24 +00001157// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001158multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001159 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001160let Constraints = "$src1 = $dst" in {
1161 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1162 (ins IdxVT.RC:$src2, _.RC:$src3),
1163 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001164 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001165 AVX5128IBase;
1166
1167 let mayLoad = 1 in
1168 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1169 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1170 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001171 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001172 (bitconvert (_.LdFrag addr:$src3))))>,
1173 EVEX_4V, AVX5128IBase;
1174 }
1175}
1176multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001177 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001178 let mayLoad = 1, Constraints = "$src1 = $dst" in
1179 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1180 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1181 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1182 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001183 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001184 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1185 AVX5128IBase, EVEX_4V, EVEX_B;
1186}
1187
1188multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001189 AVX512VLVectorVTInfo VTInfo,
1190 AVX512VLVectorVTInfo ShuffleMask> {
1191 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001192 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001193 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001194 ShuffleMask.info512>, EVEX_V512;
1195 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001196 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001197 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001198 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001199 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001200 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001202 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1203 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001204 }
1205}
1206
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001207multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001208 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001209 AVX512VLVectorVTInfo Idx,
1210 Predicate Prd> {
1211 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001212 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1213 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001214 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001215 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1216 Idx.info128>, EVEX_V128;
1217 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1218 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001219 }
1220}
1221
Craig Toppera47576f2015-11-26 20:21:29 +00001222defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001223 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001224defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001225 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001226defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1227 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1228 VEX_W, EVEX_CD8<16, CD8VF>;
1229defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1230 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1231 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001232defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001233 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001234defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001236
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001237//===----------------------------------------------------------------------===//
1238// AVX-512 - BLEND using mask
1239//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001240multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1241 let ExeDomain = _.ExeDomain in {
1242 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1243 (ins _.RC:$src1, _.RC:$src2),
1244 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001245 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001246 []>, EVEX_4V;
1247 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1248 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001249 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001250 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001251 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1252 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1253 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1254 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1255 !strconcat(OpcodeStr,
1256 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1257 []>, EVEX_4V, EVEX_KZ;
1258 let mayLoad = 1 in {
1259 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1260 (ins _.RC:$src1, _.MemOp:$src2),
1261 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001262 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001263 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1264 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1265 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001266 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001267 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001268 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1269 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1270 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1271 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1272 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1273 !strconcat(OpcodeStr,
1274 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1275 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1276 }
1277 }
1278}
1279multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1280
1281 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1282 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1283 !strconcat(OpcodeStr,
1284 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1285 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1286 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1287 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001288 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001289
1290 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1291 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1292 !strconcat(OpcodeStr,
1293 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1294 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001295 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001296
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001297}
1298
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001299multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1300 AVX512VLVectorVTInfo VTInfo> {
1301 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1302 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001303
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001304 let Predicates = [HasVLX] in {
1305 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1306 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1307 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1308 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1309 }
1310}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001311
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001312multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1313 AVX512VLVectorVTInfo VTInfo> {
1314 let Predicates = [HasBWI] in
1315 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001316
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001317 let Predicates = [HasBWI, HasVLX] in {
1318 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1319 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1320 }
1321}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001323
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001324defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1325defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1326defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1327defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1328defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1329defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001330
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001331
Craig Topper0fcf9252016-06-07 07:27:51 +00001332let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001333def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1334 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001335 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001336 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001337 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1338 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1339
1340def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1341 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001342 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001343 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001344 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1345 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1346}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001347//===----------------------------------------------------------------------===//
1348// Compare Instructions
1349//===----------------------------------------------------------------------===//
1350
1351// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001352
1353multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1354
1355 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1356 (outs _.KRC:$dst),
1357 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1358 "vcmp${cc}"#_.Suffix,
1359 "$src2, $src1", "$src1, $src2",
1360 (OpNode (_.VT _.RC:$src1),
1361 (_.VT _.RC:$src2),
1362 imm:$cc)>, EVEX_4V;
1363 let mayLoad = 1 in
1364 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1365 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001366 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001367 "vcmp${cc}"#_.Suffix,
1368 "$src2, $src1", "$src1, $src2",
1369 (OpNode (_.VT _.RC:$src1),
1370 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1371 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1372
1373 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1374 (outs _.KRC:$dst),
1375 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1376 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001377 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001378 (OpNodeRnd (_.VT _.RC:$src1),
1379 (_.VT _.RC:$src2),
1380 imm:$cc,
1381 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1382 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001383 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001384 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1385 (outs VK1:$dst),
1386 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1387 "vcmp"#_.Suffix,
1388 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1389 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1390 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001391 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001392 "vcmp"#_.Suffix,
1393 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1394 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1395
1396 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1397 (outs _.KRC:$dst),
1398 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1399 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001400 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001401 EVEX_4V, EVEX_B;
1402 }// let isAsmParserOnly = 1, hasSideEffects = 0
1403
1404 let isCodeGenOnly = 1 in {
1405 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1406 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1407 !strconcat("vcmp${cc}", _.Suffix,
1408 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1409 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1410 _.FRC:$src2,
1411 imm:$cc))],
1412 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001413 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001414 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1415 (outs _.KRC:$dst),
1416 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1417 !strconcat("vcmp${cc}", _.Suffix,
1418 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1419 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1420 (_.ScalarLdFrag addr:$src2),
1421 imm:$cc))],
1422 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001423 }
1424}
1425
1426let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001427 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1428 AVX512XSIi8Base;
1429 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1430 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001431}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001432
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001433multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1434 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001435 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001436 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1437 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1438 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001439 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001440 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001442 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1443 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1444 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1445 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001446 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001447 def rrk : AVX512BI<opc, MRMSrcReg,
1448 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1449 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1450 "$dst {${mask}}, $src1, $src2}"),
1451 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1452 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1453 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1454 let mayLoad = 1 in
1455 def rmk : AVX512BI<opc, MRMSrcMem,
1456 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1457 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1458 "$dst {${mask}}, $src1, $src2}"),
1459 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1460 (OpNode (_.VT _.RC:$src1),
1461 (_.VT (bitconvert
1462 (_.LdFrag addr:$src2))))))],
1463 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001464}
1465
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001466multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001467 X86VectorVTInfo _> :
1468 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001469 let mayLoad = 1 in {
1470 def rmb : AVX512BI<opc, MRMSrcMem,
1471 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1472 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1473 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1474 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1475 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1476 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1477 def rmbk : AVX512BI<opc, MRMSrcMem,
1478 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1479 _.ScalarMemOp:$src2),
1480 !strconcat(OpcodeStr,
1481 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1482 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1483 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1484 (OpNode (_.VT _.RC:$src1),
1485 (X86VBroadcast
1486 (_.ScalarLdFrag addr:$src2)))))],
1487 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1488 }
1489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001491multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1492 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1493 let Predicates = [prd] in
1494 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1495 EVEX_V512;
1496
1497 let Predicates = [prd, HasVLX] in {
1498 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1499 EVEX_V256;
1500 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1501 EVEX_V128;
1502 }
1503}
1504
1505multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1506 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1507 Predicate prd> {
1508 let Predicates = [prd] in
1509 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1510 EVEX_V512;
1511
1512 let Predicates = [prd, HasVLX] in {
1513 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1514 EVEX_V256;
1515 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1516 EVEX_V128;
1517 }
1518}
1519
1520defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1521 avx512vl_i8_info, HasBWI>,
1522 EVEX_CD8<8, CD8VF>;
1523
1524defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1525 avx512vl_i16_info, HasBWI>,
1526 EVEX_CD8<16, CD8VF>;
1527
Robert Khasanovf70f7982014-09-18 14:06:55 +00001528defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001529 avx512vl_i32_info, HasAVX512>,
1530 EVEX_CD8<32, CD8VF>;
1531
Robert Khasanovf70f7982014-09-18 14:06:55 +00001532defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001533 avx512vl_i64_info, HasAVX512>,
1534 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1535
1536defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1537 avx512vl_i8_info, HasBWI>,
1538 EVEX_CD8<8, CD8VF>;
1539
1540defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1541 avx512vl_i16_info, HasBWI>,
1542 EVEX_CD8<16, CD8VF>;
1543
Robert Khasanovf70f7982014-09-18 14:06:55 +00001544defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001545 avx512vl_i32_info, HasAVX512>,
1546 EVEX_CD8<32, CD8VF>;
1547
Robert Khasanovf70f7982014-09-18 14:06:55 +00001548defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001549 avx512vl_i64_info, HasAVX512>,
1550 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001551
1552def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001553 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001554 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1555 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1556
1557def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001558 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001559 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1560 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1561
Robert Khasanov29e3b962014-08-27 09:34:37 +00001562multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1563 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001564 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001565 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001566 !strconcat("vpcmp${cc}", Suffix,
1567 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001568 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1569 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001570 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001571 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001572 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001573 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001574 !strconcat("vpcmp${cc}", Suffix,
1575 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001576 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1577 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001578 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001579 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1580 def rrik : AVX512AIi8<opc, MRMSrcReg,
1581 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001582 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001583 !strconcat("vpcmp${cc}", Suffix,
1584 "\t{$src2, $src1, $dst {${mask}}|",
1585 "$dst {${mask}}, $src1, $src2}"),
1586 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1587 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001588 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001589 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1590 let mayLoad = 1 in
1591 def rmik : AVX512AIi8<opc, MRMSrcMem,
1592 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001593 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001594 !strconcat("vpcmp${cc}", Suffix,
1595 "\t{$src2, $src1, $dst {${mask}}|",
1596 "$dst {${mask}}, $src1, $src2}"),
1597 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1598 (OpNode (_.VT _.RC:$src1),
1599 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001600 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001601 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1602
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001604 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001605 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001606 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001607 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1608 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001609 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001610 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001612 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1614 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001615 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001616 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1617 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001618 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001619 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001620 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1621 "$dst {${mask}}, $src1, $src2, $cc}"),
1622 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001623 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001624 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1625 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001626 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001627 !strconcat("vpcmp", Suffix,
1628 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1629 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001630 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001631 }
1632}
1633
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001635 X86VectorVTInfo _> :
1636 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001637 def rmib : AVX512AIi8<opc, MRMSrcMem,
1638 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001639 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001640 !strconcat("vpcmp${cc}", Suffix,
1641 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1642 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1643 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1644 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001645 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001646 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1647 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1648 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001649 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001650 !strconcat("vpcmp${cc}", Suffix,
1651 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1652 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1653 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1654 (OpNode (_.VT _.RC:$src1),
1655 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001656 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001658
Robert Khasanov29e3b962014-08-27 09:34:37 +00001659 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001660 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1662 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001663 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664 !strconcat("vpcmp", Suffix,
1665 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1666 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1667 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1668 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1669 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001670 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001671 !strconcat("vpcmp", Suffix,
1672 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1673 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1674 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1675 }
1676}
1677
1678multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1679 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1680 let Predicates = [prd] in
1681 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1682
1683 let Predicates = [prd, HasVLX] in {
1684 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1685 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1686 }
1687}
1688
1689multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1690 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1691 let Predicates = [prd] in
1692 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1693 EVEX_V512;
1694
1695 let Predicates = [prd, HasVLX] in {
1696 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1697 EVEX_V256;
1698 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1699 EVEX_V128;
1700 }
1701}
1702
1703defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1704 HasBWI>, EVEX_CD8<8, CD8VF>;
1705defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1706 HasBWI>, EVEX_CD8<8, CD8VF>;
1707
1708defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1709 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1710defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1711 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1712
Robert Khasanovf70f7982014-09-18 14:06:55 +00001713defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001714 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001715defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001716 HasAVX512>, EVEX_CD8<32, CD8VF>;
1717
Robert Khasanovf70f7982014-09-18 14:06:55 +00001718defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001720defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001721 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001722
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001723multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001725 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1726 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1727 "vcmp${cc}"#_.Suffix,
1728 "$src2, $src1", "$src1, $src2",
1729 (X86cmpm (_.VT _.RC:$src1),
1730 (_.VT _.RC:$src2),
1731 imm:$cc)>;
1732
1733 let mayLoad = 1 in {
1734 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1735 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1736 "vcmp${cc}"#_.Suffix,
1737 "$src2, $src1", "$src1, $src2",
1738 (X86cmpm (_.VT _.RC:$src1),
1739 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1740 imm:$cc)>;
1741
1742 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1743 (outs _.KRC:$dst),
1744 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1745 "vcmp${cc}"#_.Suffix,
1746 "${src2}"##_.BroadcastStr##", $src1",
1747 "$src1, ${src2}"##_.BroadcastStr,
1748 (X86cmpm (_.VT _.RC:$src1),
1749 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1750 imm:$cc)>,EVEX_B;
1751 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001753 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001754 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1755 (outs _.KRC:$dst),
1756 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1757 "vcmp"#_.Suffix,
1758 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1759
1760 let mayLoad = 1 in {
1761 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1762 (outs _.KRC:$dst),
1763 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1764 "vcmp"#_.Suffix,
1765 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1766
1767 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1768 (outs _.KRC:$dst),
1769 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1770 "vcmp"#_.Suffix,
1771 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1772 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1773 }
1774 }
1775}
1776
1777multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1778 // comparison code form (VCMP[EQ/LT/LE/...]
1779 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1780 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1781 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001782 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001783 (X86cmpmRnd (_.VT _.RC:$src1),
1784 (_.VT _.RC:$src2),
1785 imm:$cc,
1786 (i32 FROUND_NO_EXC))>, EVEX_B;
1787
1788 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1789 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1790 (outs _.KRC:$dst),
1791 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1792 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001793 "$cc, {sae}, $src2, $src1",
1794 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001795 }
1796}
1797
1798multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1799 let Predicates = [HasAVX512] in {
1800 defm Z : avx512_vcmp_common<_.info512>,
1801 avx512_vcmp_sae<_.info512>, EVEX_V512;
1802
1803 }
1804 let Predicates = [HasAVX512,HasVLX] in {
1805 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1806 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807 }
1808}
1809
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001810defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1811 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1812defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1813 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814
1815def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1816 (COPY_TO_REGCLASS (VCMPPSZrri
1817 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1818 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1819 imm:$cc), VK8)>;
1820def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1821 (COPY_TO_REGCLASS (VPCMPDZrri
1822 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1823 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1824 imm:$cc), VK8)>;
1825def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1826 (COPY_TO_REGCLASS (VPCMPUDZrri
1827 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1828 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1829 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001830
Asaf Badouh572bbce2015-09-20 08:46:07 +00001831// ----------------------------------------------------------------
1832// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001833//handle fpclass instruction mask = op(reg_scalar,imm)
1834// op(mem_scalar,imm)
1835multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1836 X86VectorVTInfo _, Predicate prd> {
1837 let Predicates = [prd] in {
1838 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1839 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001840 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001841 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1842 (i32 imm:$src2)))], NoItinerary>;
1843 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1844 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1845 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001846 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001847 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1848 (OpNode (_.VT _.RC:$src1),
1849 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1850 let mayLoad = 1, AddedComplexity = 20 in {
1851 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1852 (ins _.MemOp:$src1, i32u8imm:$src2),
1853 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001854 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001855 [(set _.KRC:$dst,
1856 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1857 (i32 imm:$src2)))], NoItinerary>;
1858 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1859 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1860 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001861 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001862 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1863 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1864 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1865 }
1866 }
1867}
1868
Asaf Badouh572bbce2015-09-20 08:46:07 +00001869//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1870// fpclass(reg_vec, mem_vec, imm)
1871// fpclass(reg_vec, broadcast(eltVt), imm)
1872multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1873 X86VectorVTInfo _, string mem, string broadcast>{
1874 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1875 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001876 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001877 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1878 (i32 imm:$src2)))], NoItinerary>;
1879 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1880 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1881 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001882 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001883 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1884 (OpNode (_.VT _.RC:$src1),
1885 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1886 let mayLoad = 1 in {
1887 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1888 (ins _.MemOp:$src1, i32u8imm:$src2),
1889 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001890 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001891 [(set _.KRC:$dst,(OpNode
1892 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1893 (i32 imm:$src2)))], NoItinerary>;
1894 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1895 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1896 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001897 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001898 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1899 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1900 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1901 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1902 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1903 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001904 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001905 ##_.BroadcastStr##", $src2}",
1906 [(set _.KRC:$dst,(OpNode
1907 (_.VT (X86VBroadcast
1908 (_.ScalarLdFrag addr:$src1))),
1909 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1910 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1911 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1912 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001913 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001914 _.BroadcastStr##", $src2}",
1915 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1916 (_.VT (X86VBroadcast
1917 (_.ScalarLdFrag addr:$src1))),
1918 (i32 imm:$src2))))], NoItinerary>,
1919 EVEX_B, EVEX_K;
1920 }
1921}
1922
Asaf Badouh572bbce2015-09-20 08:46:07 +00001923multiclass avx512_vector_fpclass_all<string OpcodeStr,
1924 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1925 string broadcast>{
1926 let Predicates = [prd] in {
1927 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1928 broadcast>, EVEX_V512;
1929 }
1930 let Predicates = [prd, HasVLX] in {
1931 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1932 broadcast>, EVEX_V128;
1933 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1934 broadcast>, EVEX_V256;
1935 }
1936}
1937
1938multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001939 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001940 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001941 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001942 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001943 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1944 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1945 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1946 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1947 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001948}
1949
Asaf Badouh696e8e02015-10-18 11:04:38 +00001950defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1951 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001952
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001953//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001954// Mask register copy, including
1955// - copy between mask registers
1956// - load/store mask registers
1957// - copy from GPR to mask register and vice versa
1958//
1959multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1960 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001961 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001962 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001963 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001964 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965 let mayLoad = 1 in
1966 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001967 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001968 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001969 let mayStore = 1 in
1970 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001971 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1972 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973 }
1974}
1975
1976multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1977 string OpcodeStr,
1978 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001979 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001981 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001982 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001983 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984 }
1985}
1986
Robert Khasanov74acbb72014-07-23 14:49:42 +00001987let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001988 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001989 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1990 VEX, PD;
1991
1992let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001993 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001994 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001995 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001996
1997let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001998 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1999 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002000 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2001 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002002 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2003 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002004 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2005 VEX, XD, VEX_W;
2006}
2007
2008// GR from/to mask register
2009let Predicates = [HasDQI] in {
2010 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2011 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2012 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2013 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2014}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002015let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2017 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2018 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2019 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002020}
2021let Predicates = [HasBWI] in {
2022 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2023 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2024}
2025let Predicates = [HasBWI] in {
2026 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2027 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2028}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029
Robert Khasanov74acbb72014-07-23 14:49:42 +00002030// Load/store kreg
2031let Predicates = [HasDQI] in {
2032 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2033 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002034 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2035 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002036
2037 def : Pat<(store VK4:$src, addr:$dst),
2038 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2039 def : Pat<(store VK2:$src, addr:$dst),
2040 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002041 def : Pat<(store VK1:$src, addr:$dst),
2042 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002043
2044 def : Pat<(v2i1 (load addr:$src)),
2045 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2046 def : Pat<(v4i1 (load addr:$src)),
2047 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002048}
2049let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002050 def : Pat<(store VK1:$src, addr:$dst),
2051 (MOV8mr addr:$dst,
2052 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2053 sub_8bit))>;
2054 def : Pat<(store VK2:$src, addr:$dst),
2055 (MOV8mr addr:$dst,
2056 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2057 sub_8bit))>;
2058 def : Pat<(store VK4:$src, addr:$dst),
2059 (MOV8mr addr:$dst,
2060 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002061 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002062 def : Pat<(store VK8:$src, addr:$dst),
2063 (MOV8mr addr:$dst,
2064 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2065 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002066
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002067 def : Pat<(v8i1 (load addr:$src)),
2068 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2069 def : Pat<(v2i1 (load addr:$src)),
2070 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2071 def : Pat<(v4i1 (load addr:$src)),
2072 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002073}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002074
Robert Khasanov74acbb72014-07-23 14:49:42 +00002075let Predicates = [HasAVX512] in {
2076 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002078 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002079 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002080 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2081 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002082}
2083let Predicates = [HasBWI] in {
2084 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2085 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002086 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2087 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002088 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2089 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002090 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2091 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002092}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002093
Robert Khasanov74acbb72014-07-23 14:49:42 +00002094let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002095 def : Pat<(i1 (trunc (i64 GR64:$src))),
2096 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2097 (i32 1))), VK1)>;
2098
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002099 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002100 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002101
2102 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002103 (COPY_TO_REGCLASS
2104 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2105 VK1)>;
2106 def : Pat<(i1 (trunc (i16 GR16:$src))),
2107 (COPY_TO_REGCLASS
2108 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2109 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002110
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002111 def : Pat<(i32 (zext VK1:$src)),
2112 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002113 def : Pat<(i32 (anyext VK1:$src)),
2114 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002115
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002116 def : Pat<(i8 (zext VK1:$src)),
2117 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002118 (AND32ri (KMOVWrk
2119 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002120 def : Pat<(i8 (anyext VK1:$src)),
2121 (EXTRACT_SUBREG
2122 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2123
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002124 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002125 (AND64ri8 (SUBREG_TO_REG (i64 0),
2126 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002127 def : Pat<(i16 (zext VK1:$src)),
2128 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002129 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2130 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002131}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002132def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2133 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2134def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2135 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2136def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2137 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2138def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2139 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2140def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2141 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2142def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2143 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002144
Igor Bregerd6c187b2016-01-27 08:43:25 +00002145def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2146def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2147def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2148
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002150let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002151 // GR from/to 8-bit mask without native support
2152 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2153 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002154 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002155 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2156 (EXTRACT_SUBREG
2157 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2158 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002159}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002160
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002161let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002162 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002163 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002164 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002165 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002166}
2167let Predicates = [HasBWI] in {
2168 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2169 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2170 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2171 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002172}
2173
2174// Mask unary operation
2175// - KNOT
2176multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002177 RegisterClass KRC, SDPatternOperator OpNode,
2178 Predicate prd> {
2179 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002180 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002181 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182 [(set KRC:$dst, (OpNode KRC:$src))]>;
2183}
2184
Robert Khasanov74acbb72014-07-23 14:49:42 +00002185multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2186 SDPatternOperator OpNode> {
2187 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2188 HasDQI>, VEX, PD;
2189 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2190 HasAVX512>, VEX, PS;
2191 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2192 HasBWI>, VEX, PD, VEX_W;
2193 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2194 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002195}
2196
Robert Khasanov74acbb72014-07-23 14:49:42 +00002197defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002199multiclass avx512_mask_unop_int<string IntName, string InstName> {
2200 let Predicates = [HasAVX512] in
2201 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2202 (i16 GR16:$src)),
2203 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2204 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2205}
2206defm : avx512_mask_unop_int<"knot", "KNOT">;
2207
Robert Khasanov74acbb72014-07-23 14:49:42 +00002208let Predicates = [HasDQI] in
2209def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2210let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002211def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002212let Predicates = [HasBWI] in
2213def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2214let Predicates = [HasBWI] in
2215def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2216
2217// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002218let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2220 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002221def : Pat<(not VK8:$src),
2222 (COPY_TO_REGCLASS
2223 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002224}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002225def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2226 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2227def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2228 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229
2230// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002231// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002233 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002234 Predicate prd, bit IsCommutable> {
2235 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002236 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2237 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002238 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002239 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2240}
2241
Robert Khasanov595683d2014-07-28 13:46:45 +00002242multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002243 SDPatternOperator OpNode, bit IsCommutable,
2244 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002245 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002246 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002247 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002248 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002249 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002250 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002251 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002252 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002253}
2254
2255def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2256def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2257
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002258defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2259defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2260defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2261defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2262defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002263defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002264
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002265multiclass avx512_mask_binop_int<string IntName, string InstName> {
2266 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002267 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2268 (i16 GR16:$src1), (i16 GR16:$src2)),
2269 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2270 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2271 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272}
2273
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002274defm : avx512_mask_binop_int<"kand", "KAND">;
2275defm : avx512_mask_binop_int<"kandn", "KANDN">;
2276defm : avx512_mask_binop_int<"kor", "KOR">;
2277defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2278defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002279
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002281 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2282 // for the DQI set, this type is legal and KxxxB instruction is used
2283 let Predicates = [NoDQI] in
2284 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2285 (COPY_TO_REGCLASS
2286 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2287 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2288
2289 // All types smaller than 8 bits require conversion anyway
2290 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2291 (COPY_TO_REGCLASS (Inst
2292 (COPY_TO_REGCLASS VK1:$src1, VK16),
2293 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2294 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2295 (COPY_TO_REGCLASS (Inst
2296 (COPY_TO_REGCLASS VK2:$src1, VK16),
2297 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2298 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2299 (COPY_TO_REGCLASS (Inst
2300 (COPY_TO_REGCLASS VK4:$src1, VK16),
2301 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302}
2303
2304defm : avx512_binop_pat<and, KANDWrr>;
2305defm : avx512_binop_pat<andn, KANDNWrr>;
2306defm : avx512_binop_pat<or, KORWrr>;
2307defm : avx512_binop_pat<xnor, KXNORWrr>;
2308defm : avx512_binop_pat<xor, KXORWrr>;
2309
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002310def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2311 (KXNORWrr VK16:$src1, VK16:$src2)>;
2312def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002313 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002314def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002315 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002316def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002317 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002318
2319let Predicates = [NoDQI] in
2320def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2321 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2322 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2323
2324def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2325 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2326 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2327
2328def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2329 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2330 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2331
2332def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2333 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2334 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2335
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002337multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2338 RegisterClass KRCSrc, Predicate prd> {
2339 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002340 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002341 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2342 (ins KRC:$src1, KRC:$src2),
2343 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2344 VEX_4V, VEX_L;
2345
2346 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2347 (!cast<Instruction>(NAME##rr)
2348 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2349 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2350 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002351}
2352
Igor Bregera54a1a82015-09-08 13:10:00 +00002353defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2354defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2355defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357// Mask bit testing
2358multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002359 SDNode OpNode, Predicate prd> {
2360 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002361 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002362 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002363 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2364}
2365
Igor Breger5ea0a6812015-08-31 13:30:19 +00002366multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2367 Predicate prdW = HasAVX512> {
2368 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2369 VEX, PD;
2370 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2371 VEX, PS;
2372 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2373 VEX, PS, VEX_W;
2374 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2375 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376}
2377
2378defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002379defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002380
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002381// Mask shift
2382multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2383 SDNode OpNode> {
2384 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002385 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002386 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002387 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002388 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2389}
2390
2391multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2392 SDNode OpNode> {
2393 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002394 VEX, TAPD, VEX_W;
2395 let Predicates = [HasDQI] in
2396 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2397 VEX, TAPD;
2398 let Predicates = [HasBWI] in {
2399 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2400 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002401 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2402 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002403 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404}
2405
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002406defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2407defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408
2409// Mask setting all 0s or 1s
2410multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2411 let Predicates = [HasAVX512] in
2412 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2413 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2414 [(set KRC:$dst, (VT Val))]>;
2415}
2416
2417multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002418 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002420 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2421 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002422}
2423
2424defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2425defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2426
2427// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2428let Predicates = [HasAVX512] in {
2429 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2430 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002431 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2432 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002433 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002434 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2435 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002437
2438// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2439multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2440 RegisterClass RC, ValueType VT> {
2441 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2442 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2443
2444 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2445 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2446}
2447
2448defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2449defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2450defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2451defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2452defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2453
2454defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2455defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2456defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2457defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2458
2459defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2460defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2461defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2462
2463defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2464defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2465
2466defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002467
Igor Breger999ac752016-03-08 15:21:25 +00002468def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2469 (v2i1 (COPY_TO_REGCLASS
2470 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2471 VK2))>;
2472def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2473 (v4i1 (COPY_TO_REGCLASS
2474 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2475 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2477 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002478def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2479 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002480def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2481 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2482
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002483def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002484 (v8i1 (COPY_TO_REGCLASS
2485 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2486 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002487
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002488def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2489 (v4i1 (COPY_TO_REGCLASS
2490 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2491 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492//===----------------------------------------------------------------------===//
2493// AVX-512 - Aligned and unaligned load and store
2494//
2495
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002496
2497multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002498 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002499 bit IsReMaterializable = 1,
2500 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002501 let hasSideEffects = 0 in {
2502 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002503 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002504 _.ExeDomain>, EVEX;
2505 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2506 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002507 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002508 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002509 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2510 (_.VT _.RC:$src),
2511 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002512 EVEX, EVEX_KZ;
2513
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002514 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2515 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002516 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002517 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002518 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2519 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002520
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002521 let Constraints = "$src0 = $dst" in {
2522 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2523 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2524 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2525 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002526 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002527 (_.VT _.RC:$src1),
2528 (_.VT _.RC:$src0))))], _.ExeDomain>,
2529 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002530 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002531 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2532 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002533 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2534 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002535 [(set _.RC:$dst, (_.VT
2536 (vselect _.KRCWM:$mask,
2537 (_.VT (bitconvert (ld_frag addr:$src1))),
2538 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002539 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002540 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002541 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2542 (ins _.KRCWM:$mask, _.MemOp:$src),
2543 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2544 "${dst} {${mask}} {z}, $src}",
2545 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2546 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2547 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002548 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002549 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2550 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2551
2552 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2553 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2554
2555 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2556 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2557 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558}
2559
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002560multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2561 AVX512VLVectorVTInfo _,
2562 Predicate prd,
2563 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002564 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002565 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002566 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002567
2568 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002569 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002570 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002571 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002572 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002573 }
2574}
2575
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002576multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2577 AVX512VLVectorVTInfo _,
2578 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002579 bit IsReMaterializable = 1,
2580 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002581 let Predicates = [prd] in
2582 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002583 masked_load_unaligned, IsReMaterializable,
2584 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002585
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002586 let Predicates = [prd, HasVLX] in {
2587 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002588 masked_load_unaligned, IsReMaterializable,
2589 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002590 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002591 masked_load_unaligned, IsReMaterializable,
2592 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002593 }
2594}
2595
2596multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002597 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002598
Craig Topper99f6b622016-05-01 01:03:56 +00002599 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002600 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2601 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2602 [], _.ExeDomain>, EVEX;
2603 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2604 (ins _.KRCWM:$mask, _.RC:$src),
2605 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2606 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002607 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002608 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002609 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002610 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002611 "${dst} {${mask}} {z}, $src}",
2612 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002613 }
Igor Breger81b79de2015-11-19 07:43:43 +00002614
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002615 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002616 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002617 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002618 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002619 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2620 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2621 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002622
2623 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2624 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2625 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002626}
2627
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002628
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2630 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002631 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002632 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2633 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002634
2635 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002636 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2637 masked_store_unaligned>, EVEX_V256;
2638 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2639 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002640 }
2641}
2642
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002643multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2644 AVX512VLVectorVTInfo _, Predicate prd> {
2645 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002646 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2647 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002648
2649 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002650 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2651 masked_store_aligned256>, EVEX_V256;
2652 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2653 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 }
2655}
2656
2657defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2658 HasAVX512>,
2659 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2660 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2661
2662defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2663 HasAVX512>,
2664 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2665 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2666
Craig Topperc9293492016-02-26 06:50:29 +00002667defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2668 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002670 PS, EVEX_CD8<32, CD8VF>;
2671
Craig Topperc9293492016-02-26 06:50:29 +00002672defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2673 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2675 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002676
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002677defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2678 HasAVX512>,
2679 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2680 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002681
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2683 HasAVX512>,
2684 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2685 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002686
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002687defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2688 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002689 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2690
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2692 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002693 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2694
Craig Topperc9293492016-02-26 06:50:29 +00002695defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2696 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002698 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2699
Craig Topperc9293492016-02-26 06:50:29 +00002700defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2701 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002703 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002704
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002705def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002706 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002707 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002708 VK8), VR512:$src)>;
2709
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002710def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002711 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002712 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002713
Craig Topper33c550c2016-05-22 00:39:30 +00002714// These patterns exist to prevent the above patterns from introducing a second
2715// mask inversion when one already exists.
2716def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2717 (bc_v8i64 (v16i32 immAllZerosV)),
2718 (v8i64 VR512:$src))),
2719 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2720def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2721 (v16i32 immAllZerosV),
2722 (v16i32 VR512:$src))),
2723 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2724
Craig Topper95bdabd2016-05-22 23:44:33 +00002725let Predicates = [HasVLX] in {
2726 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2727 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2728 def : Pat<(alignedstore (v2f64 (extract_subvector
2729 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2730 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2731 def : Pat<(alignedstore (v4f32 (extract_subvector
2732 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2733 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2734 def : Pat<(alignedstore (v2i64 (extract_subvector
2735 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2736 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2737 def : Pat<(alignedstore (v4i32 (extract_subvector
2738 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2739 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2740 def : Pat<(alignedstore (v8i16 (extract_subvector
2741 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2742 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2743 def : Pat<(alignedstore (v16i8 (extract_subvector
2744 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2745 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2746
2747 def : Pat<(store (v2f64 (extract_subvector
2748 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2749 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2750 def : Pat<(store (v4f32 (extract_subvector
2751 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2752 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2753 def : Pat<(store (v2i64 (extract_subvector
2754 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2755 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2756 def : Pat<(store (v4i32 (extract_subvector
2757 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2758 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2759 def : Pat<(store (v8i16 (extract_subvector
2760 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2761 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2762 def : Pat<(store (v16i8 (extract_subvector
2763 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2764 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2765
2766 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2767 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2768 def : Pat<(alignedstore (v2f64 (extract_subvector
2769 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2770 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2771 def : Pat<(alignedstore (v4f32 (extract_subvector
2772 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2773 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2774 def : Pat<(alignedstore (v2i64 (extract_subvector
2775 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2776 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2777 def : Pat<(alignedstore (v4i32 (extract_subvector
2778 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2779 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2780 def : Pat<(alignedstore (v8i16 (extract_subvector
2781 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2782 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2783 def : Pat<(alignedstore (v16i8 (extract_subvector
2784 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2785 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2786
2787 def : Pat<(store (v2f64 (extract_subvector
2788 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2789 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2790 def : Pat<(store (v4f32 (extract_subvector
2791 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2792 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2793 def : Pat<(store (v2i64 (extract_subvector
2794 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2795 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2796 def : Pat<(store (v4i32 (extract_subvector
2797 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2798 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2799 def : Pat<(store (v8i16 (extract_subvector
2800 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2801 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2802 def : Pat<(store (v16i8 (extract_subvector
2803 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2804 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2805
2806 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2807 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2808 def : Pat<(alignedstore (v4f64 (extract_subvector
2809 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2810 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2811 def : Pat<(alignedstore (v8f32 (extract_subvector
2812 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2813 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2814 def : Pat<(alignedstore (v4i64 (extract_subvector
2815 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2816 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2817 def : Pat<(alignedstore (v8i32 (extract_subvector
2818 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2819 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2820 def : Pat<(alignedstore (v16i16 (extract_subvector
2821 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2822 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2823 def : Pat<(alignedstore (v32i8 (extract_subvector
2824 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2825 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2826
2827 def : Pat<(store (v4f64 (extract_subvector
2828 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2829 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2830 def : Pat<(store (v8f32 (extract_subvector
2831 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2832 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2833 def : Pat<(store (v4i64 (extract_subvector
2834 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2835 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2836 def : Pat<(store (v8i32 (extract_subvector
2837 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2838 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2839 def : Pat<(store (v16i16 (extract_subvector
2840 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2841 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2842 def : Pat<(store (v32i8 (extract_subvector
2843 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2844 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2845}
2846
2847
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002848// Move Int Doubleword to Packed Double Int
2849//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002850def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002851 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852 [(set VR128X:$dst,
2853 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002854 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002855def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002856 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002857 [(set VR128X:$dst,
2858 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002859 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002860def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002861 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 [(set VR128X:$dst,
2863 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002864 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002865let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2866def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2867 (ins i64mem:$src),
2868 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002869 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002870let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002871def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002872 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002873 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002875def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002876 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002877 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002878 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002879def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002880 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002881 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2883 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002884}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002885
2886// Move Int Doubleword to Single Scalar
2887//
Craig Topper88adf2a2013-10-12 05:41:08 +00002888let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002889def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002890 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002891 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002892 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002894def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002895 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002897 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002898}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002899
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002900// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002901//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002902def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002903 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002904 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002906 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002907def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002908 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002909 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002910 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002912 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002914// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915//
2916def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002917 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002918 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2919 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002920 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921 Requires<[HasAVX512, In64BitMode]>;
2922
Craig Topperc648c9b2015-12-28 06:11:42 +00002923let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2924def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2925 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002926 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002927 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928
Craig Topperc648c9b2015-12-28 06:11:42 +00002929def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2930 (ins i64mem:$dst, VR128X:$src),
2931 "vmovq\t{$src, $dst|$dst, $src}",
2932 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2933 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002934 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002935 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2936
2937let hasSideEffects = 0 in
2938def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2939 (ins VR128X:$src),
2940 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002941 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002942
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002943// Move Scalar Single to Double Int
2944//
Craig Topper88adf2a2013-10-12 05:41:08 +00002945let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002946def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002947 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002948 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002949 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002950 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002951def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002952 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002953 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002954 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002955 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002956}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957
2958// Move Quadword Int to Packed Quadword Int
2959//
Craig Topperc648c9b2015-12-28 06:11:42 +00002960def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002961 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002962 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002963 [(set VR128X:$dst,
2964 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002965 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002966
2967//===----------------------------------------------------------------------===//
2968// AVX-512 MOVSS, MOVSD
2969//===----------------------------------------------------------------------===//
2970
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002971multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002972 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002973 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002974 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002975 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002976 (_.VT (OpNode (_.VT _.RC:$src1),
2977 (_.VT _.RC:$src2))),
2978 IIC_SSE_MOV_S_RR>, EVEX_4V;
2979 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2980 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002981 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002982 (ins _.ScalarMemOp:$src),
2983 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002984 (_.VT (OpNode (_.VT _.RC:$src1),
2985 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002986 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2987 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002988 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002989 (ins _.RC:$src1, _.FRC:$src2),
2990 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2991 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2992 (scalar_to_vector _.FRC:$src2))))],
2993 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2994 let mayLoad = 1 in
2995 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2996 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2997 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2998 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2999 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003000 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00003001 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3002 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3003 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3004 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003005 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003006 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3007 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3008 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003009 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010}
3011
Asaf Badouh41ecf462015-12-06 13:26:56 +00003012defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3013 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014
Asaf Badouh41ecf462015-12-06 13:26:56 +00003015defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3016 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017
Craig Topper74ed0872016-05-18 06:55:59 +00003018def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003019 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3020 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003021
Craig Topper74ed0872016-05-18 06:55:59 +00003022def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003023 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3024 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003025
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003026def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3027 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3028 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3029
Craig Topper99f6b622016-05-01 01:03:56 +00003030let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003031defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3032 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3033 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3034 XS, EVEX_4V, VEX_LIG;
3035
Craig Topper99f6b622016-05-01 01:03:56 +00003036let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003037defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3038 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3039 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3040 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003041
3042let Predicates = [HasAVX512] in {
3043 let AddedComplexity = 15 in {
3044 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3045 // MOVS{S,D} to the lower bits.
3046 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3047 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3048 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3049 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3050 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3051 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3052 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3053 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3054
3055 // Move low f32 and clear high bits.
3056 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3057 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003058 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3060 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3061 (SUBREG_TO_REG (i32 0),
3062 (VMOVSSZrr (v4i32 (V_SET0)),
3063 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3064 }
3065
3066 let AddedComplexity = 20 in {
3067 // MOVSSrm zeros the high parts of the register; represent this
3068 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3069 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3070 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3071 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3072 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3073 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3074 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3075
3076 // MOVSDrm zeros the high parts of the register; represent this
3077 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3078 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3079 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3080 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3081 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3082 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3083 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3084 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3085 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3086 def : Pat<(v2f64 (X86vzload addr:$src)),
3087 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3088
3089 // Represent the same patterns above but in the form they appear for
3090 // 256-bit types
3091 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3092 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003093 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3095 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3096 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3097 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3098 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3099 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003100 def : Pat<(v4f64 (X86vzload addr:$src)),
3101 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003102
3103 // Represent the same patterns above but in the form they appear for
3104 // 512-bit types
3105 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3106 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3107 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3108 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3109 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3110 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3111 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3112 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3113 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003114 def : Pat<(v8f64 (X86vzload addr:$src)),
3115 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003116 }
3117 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3118 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3119 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3120 FR32X:$src)), sub_xmm)>;
3121 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3122 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3123 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3124 FR64X:$src)), sub_xmm)>;
3125 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3126 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003127 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128
3129 // Move low f64 and clear high bits.
3130 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3131 (SUBREG_TO_REG (i32 0),
3132 (VMOVSDZrr (v2f64 (V_SET0)),
3133 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3134
3135 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3136 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3137 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3138
3139 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003140 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141 addr:$dst),
3142 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143
3144 // Shuffle with VMOVSS
3145 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3146 (VMOVSSZrr (v4i32 VR128X:$src1),
3147 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3148 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3149 (VMOVSSZrr (v4f32 VR128X:$src1),
3150 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3151
3152 // 256-bit variants
3153 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3154 (SUBREG_TO_REG (i32 0),
3155 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3156 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3157 sub_xmm)>;
3158 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3159 (SUBREG_TO_REG (i32 0),
3160 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3161 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3162 sub_xmm)>;
3163
3164 // Shuffle with VMOVSD
3165 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3166 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3167 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3168 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3169 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3170 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3171 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3172 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3173
3174 // 256-bit variants
3175 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3176 (SUBREG_TO_REG (i32 0),
3177 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3178 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3179 sub_xmm)>;
3180 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3181 (SUBREG_TO_REG (i32 0),
3182 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3183 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3184 sub_xmm)>;
3185
3186 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3187 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3188 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3189 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3190 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3191 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3192 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3193 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3194}
3195
3196let AddedComplexity = 15 in
3197def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3198 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003199 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003200 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003201 (v2i64 VR128X:$src))))],
3202 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3203
Igor Breger4ec5abf2015-11-03 07:30:17 +00003204let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003205def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3206 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003207 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003208 [(set VR128X:$dst, (v2i64 (X86vzmovl
3209 (loadv2i64 addr:$src))))],
3210 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3211 EVEX_CD8<8, CD8VT8>;
3212
3213let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003214 let AddedComplexity = 15 in {
3215 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3216 (VMOVDI2PDIZrr GR32:$src)>;
3217
3218 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3219 (VMOV64toPQIZrr GR64:$src)>;
3220
3221 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3222 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3223 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3224 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003225 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3226 let AddedComplexity = 20 in {
3227 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3228 (VMOVDI2PDIZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3231 (VMOVDI2PDIZrm addr:$src)>;
3232 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3233 (VMOVDI2PDIZrm addr:$src)>;
3234 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3235 (VMOVZPQILo2PQIZrm addr:$src)>;
3236 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3237 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003238 def : Pat<(v2i64 (X86vzload addr:$src)),
3239 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003240 def : Pat<(v4i64 (X86vzload addr:$src)),
3241 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003243
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3245 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3246 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3247 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003248
3249 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3250 def : Pat<(v8i64 (X86vzload addr:$src)),
3251 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003252}
3253
3254def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3255 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3256
3257def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3258 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3259
3260def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3261 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3262
3263def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3264 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3265
3266//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003267// AVX-512 - Non-temporals
3268//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003269let SchedRW = [WriteLoad] in {
3270 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3271 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3272 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3273 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3274 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003275
Robert Khasanoved882972014-08-13 10:46:00 +00003276 let Predicates = [HasAVX512, HasVLX] in {
3277 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3278 (ins i256mem:$src),
3279 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3280 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3281 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003282
Robert Khasanoved882972014-08-13 10:46:00 +00003283 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3284 (ins i128mem:$src),
3285 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3286 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3287 EVEX_CD8<64, CD8VF>;
3288 }
Adam Nemetefd07852014-06-18 16:51:10 +00003289}
3290
Igor Bregerd3341f52016-01-20 13:11:47 +00003291multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3292 PatFrag st_frag = alignednontemporalstore,
3293 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003294 let SchedRW = [WriteStore], mayStore = 1,
3295 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003296 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003297 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003298 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3299 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003300}
3301
Igor Bregerd3341f52016-01-20 13:11:47 +00003302multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3303 AVX512VLVectorVTInfo VTInfo> {
3304 let Predicates = [HasAVX512] in
3305 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003306
Igor Bregerd3341f52016-01-20 13:11:47 +00003307 let Predicates = [HasAVX512, HasVLX] in {
3308 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3309 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003310 }
3311}
3312
Igor Bregerd3341f52016-01-20 13:11:47 +00003313defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3314defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3315defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003316
Craig Topper707c89c2016-05-08 23:43:17 +00003317let Predicates = [HasAVX512], AddedComplexity = 400 in {
3318 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3319 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3320 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3321 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3322 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3323 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3324}
3325
Craig Topperc41320d2016-05-08 23:08:45 +00003326let Predicates = [HasVLX], AddedComplexity = 400 in {
3327 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3328 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3329 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3330 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3331 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3332 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3333
3334 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3335 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3336 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3337 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3338 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3339 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3340}
3341
Adam Nemet7f62b232014-06-10 16:39:53 +00003342//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003343// AVX-512 - Integer arithmetic
3344//
3345multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003346 X86VectorVTInfo _, OpndItins itins,
3347 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003348 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003349 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003350 "$src2, $src1", "$src1, $src2",
3351 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003352 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003353 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003354
Robert Khasanov545d1b72014-10-14 14:36:19 +00003355 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003356 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003357 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003358 "$src2, $src1", "$src1, $src2",
3359 (_.VT (OpNode _.RC:$src1,
3360 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003361 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003362 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003363}
3364
3365multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3366 X86VectorVTInfo _, OpndItins itins,
3367 bit IsCommutable = 0> :
3368 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3369 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003370 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003371 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003372 "${src2}"##_.BroadcastStr##", $src1",
3373 "$src1, ${src2}"##_.BroadcastStr,
3374 (_.VT (OpNode _.RC:$src1,
3375 (X86VBroadcast
3376 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003377 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003378 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003379}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003380
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003381multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3382 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3383 Predicate prd, bit IsCommutable = 0> {
3384 let Predicates = [prd] in
3385 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3386 IsCommutable>, EVEX_V512;
3387
3388 let Predicates = [prd, HasVLX] in {
3389 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3390 IsCommutable>, EVEX_V256;
3391 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3392 IsCommutable>, EVEX_V128;
3393 }
3394}
3395
Robert Khasanov545d1b72014-10-14 14:36:19 +00003396multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3397 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3398 Predicate prd, bit IsCommutable = 0> {
3399 let Predicates = [prd] in
3400 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3401 IsCommutable>, EVEX_V512;
3402
3403 let Predicates = [prd, HasVLX] in {
3404 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3405 IsCommutable>, EVEX_V256;
3406 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3407 IsCommutable>, EVEX_V128;
3408 }
3409}
3410
3411multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3412 OpndItins itins, Predicate prd,
3413 bit IsCommutable = 0> {
3414 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3415 itins, prd, IsCommutable>,
3416 VEX_W, EVEX_CD8<64, CD8VF>;
3417}
3418
3419multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3420 OpndItins itins, Predicate prd,
3421 bit IsCommutable = 0> {
3422 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3423 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3424}
3425
3426multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3427 OpndItins itins, Predicate prd,
3428 bit IsCommutable = 0> {
3429 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3430 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3431}
3432
3433multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3434 OpndItins itins, Predicate prd,
3435 bit IsCommutable = 0> {
3436 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3437 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3438}
3439
3440multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3441 SDNode OpNode, OpndItins itins, Predicate prd,
3442 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003443 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003444 IsCommutable>;
3445
Igor Bregerf2460112015-07-26 14:41:44 +00003446 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003447 IsCommutable>;
3448}
3449
3450multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3451 SDNode OpNode, OpndItins itins, Predicate prd,
3452 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003453 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003454 IsCommutable>;
3455
Igor Bregerf2460112015-07-26 14:41:44 +00003456 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003457 IsCommutable>;
3458}
3459
3460multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3461 bits<8> opc_d, bits<8> opc_q,
3462 string OpcodeStr, SDNode OpNode,
3463 OpndItins itins, bit IsCommutable = 0> {
3464 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3465 itins, HasAVX512, IsCommutable>,
3466 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3467 itins, HasBWI, IsCommutable>;
3468}
3469
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003470multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003471 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003472 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3473 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003474 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003475 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003476 "$src2, $src1","$src1, $src2",
3477 (_Dst.VT (OpNode
3478 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003479 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003480 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003481 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003482 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003483 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3484 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3485 "$src2, $src1", "$src1, $src2",
3486 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3487 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003488 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003489 AVX512BIBase, EVEX_4V;
3490
3491 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003492 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003493 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003494 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003495 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003496 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003497 (_Brdct.VT (X86VBroadcast
3498 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003499 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003500 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003501 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003502}
3503
Robert Khasanov545d1b72014-10-14 14:36:19 +00003504defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3505 SSE_INTALU_ITINS_P, 1>;
3506defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3507 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003508defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3509 SSE_INTALU_ITINS_P, HasBWI, 1>;
3510defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3511 SSE_INTALU_ITINS_P, HasBWI, 0>;
3512defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003513 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003514defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003515 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003516defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003517 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003518defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003519 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003520defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003521 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003522defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003523 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003524defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003525 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003526defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003527 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003528defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003529 SSE_INTALU_ITINS_P, HasBWI, 1>;
3530
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003531multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003532 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3533 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3534 let Predicates = [prd] in
3535 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3536 _SrcVTInfo.info512, _DstVTInfo.info512,
3537 v8i64_info, IsCommutable>,
3538 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3539 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003540 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003541 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003542 v4i64x_info, IsCommutable>,
3543 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003544 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003545 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003546 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003547 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3548 }
Michael Liao66233b72015-08-06 09:06:20 +00003549}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003550
3551defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003552 avx512vl_i32_info, avx512vl_i64_info,
3553 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003554defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003555 avx512vl_i32_info, avx512vl_i64_info,
3556 X86pmuludq, HasAVX512, 1>;
3557defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3558 avx512vl_i8_info, avx512vl_i8_info,
3559 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003560
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003561multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3562 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3563 let mayLoad = 1 in {
3564 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003565 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003566 OpcodeStr,
3567 "${src2}"##_Src.BroadcastStr##", $src1",
3568 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003569 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3570 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003571 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003572 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3573 }
3574}
3575
Michael Liao66233b72015-08-06 09:06:20 +00003576multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3577 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003578 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003579 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003580 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003581 "$src2, $src1","$src1, $src2",
3582 (_Dst.VT (OpNode
3583 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003584 (_Src.VT _Src.RC:$src2)))>,
3585 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003586 let mayLoad = 1 in {
3587 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3588 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3589 "$src2, $src1", "$src1, $src2",
3590 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003591 (bitconvert (_Src.LdFrag addr:$src2))))>,
3592 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003593 }
3594}
3595
3596multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3597 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003598 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003599 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3600 v32i16_info>,
3601 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3602 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003603 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003604 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3605 v16i16x_info>,
3606 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3607 v16i16x_info>, EVEX_V256;
3608 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3609 v8i16x_info>,
3610 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3611 v8i16x_info>, EVEX_V128;
3612 }
3613}
3614multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3615 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003616 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003617 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3618 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003619 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003620 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3621 v32i8x_info>, EVEX_V256;
3622 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3623 v16i8x_info>, EVEX_V128;
3624 }
3625}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003626
3627multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3628 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3629 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003630 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003631 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3632 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003633 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003634 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3635 _Dst.info256>, EVEX_V256;
3636 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3637 _Dst.info128>, EVEX_V128;
3638 }
3639}
3640
Craig Topperb6da6542016-05-01 17:38:32 +00003641defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3642defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3643defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3644defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003645
Craig Topper5acb5a12016-05-01 06:24:57 +00003646defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3647 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3648defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3649 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003650
Igor Bregerf2460112015-07-26 14:41:44 +00003651defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003652 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003653defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003654 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003655defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003656 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003657
Igor Bregerf2460112015-07-26 14:41:44 +00003658defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003659 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003660defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003661 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003662defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003663 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003664
Igor Bregerf2460112015-07-26 14:41:44 +00003665defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003666 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003667defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003668 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003669defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003670 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003671
Igor Bregerf2460112015-07-26 14:41:44 +00003672defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003673 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003674defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003675 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003676defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003677 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003678//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003679// AVX-512 Logical Instructions
3680//===----------------------------------------------------------------------===//
3681
Robert Khasanov545d1b72014-10-14 14:36:19 +00003682defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3683 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3684defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3685 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3686defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3687 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3688defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003689 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003690
3691//===----------------------------------------------------------------------===//
3692// AVX-512 FP arithmetic
3693//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003694multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3695 SDNode OpNode, SDNode VecNode, OpndItins itins,
3696 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003697
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003698 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3699 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3700 "$src2, $src1", "$src1, $src2",
3701 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3702 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003703 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003704
3705 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003706 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003707 "$src2, $src1", "$src1, $src2",
3708 (VecNode (_.VT _.RC:$src1),
3709 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3710 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003711 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003712 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3713 Predicates = [HasAVX512] in {
3714 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003715 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003716 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3717 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3718 itins.rr>;
3719 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003720 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003721 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3722 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3723 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3724 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003725}
3726
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003727multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003728 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003729
3730 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3731 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3732 "$rc, $src2, $src1", "$src1, $src2, $rc",
3733 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003734 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003735 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003736}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003737multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3738 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3739
3740 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3741 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003742 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003743 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003744 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003745}
3746
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003747multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3748 SDNode VecNode,
3749 SizeItins itins, bit IsCommutable> {
3750 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3751 itins.s, IsCommutable>,
3752 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3753 itins.s, IsCommutable>,
3754 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3755 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3756 itins.d, IsCommutable>,
3757 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3758 itins.d, IsCommutable>,
3759 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3760}
3761
3762multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3763 SDNode VecNode,
3764 SizeItins itins, bit IsCommutable> {
3765 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3766 itins.s, IsCommutable>,
3767 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3768 itins.s, IsCommutable>,
3769 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3770 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3771 itins.d, IsCommutable>,
3772 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3773 itins.d, IsCommutable>,
3774 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3775}
3776defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3777defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3778defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3779defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3780defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3781defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3782
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003783multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003784 X86VectorVTInfo _, bit IsCommutable> {
3785 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3786 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3787 "$src2, $src1", "$src1, $src2",
3788 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003789 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003790 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3791 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3792 "$src2, $src1", "$src1, $src2",
3793 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3794 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3795 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3796 "${src2}"##_.BroadcastStr##", $src1",
3797 "$src1, ${src2}"##_.BroadcastStr,
3798 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3799 (_.ScalarLdFrag addr:$src2))))>,
3800 EVEX_4V, EVEX_B;
3801 }//let mayLoad = 1
3802}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003803
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003804multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003805 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003806 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3807 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3808 "$rc, $src2, $src1", "$src1, $src2, $rc",
3809 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3810 EVEX_4V, EVEX_B, EVEX_RC;
3811}
3812
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003813
3814multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003815 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003816 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3817 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3818 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3819 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3820 EVEX_4V, EVEX_B;
3821}
3822
Michael Liao66233b72015-08-06 09:06:20 +00003823multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003824 Predicate prd, bit IsCommutable = 0> {
3825 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003826 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3827 IsCommutable>, EVEX_V512, PS,
3828 EVEX_CD8<32, CD8VF>;
3829 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3830 IsCommutable>, EVEX_V512, PD, VEX_W,
3831 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003832 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003833
Robert Khasanov595e5982014-10-29 15:43:02 +00003834 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003835 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003836 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3837 IsCommutable>, EVEX_V128, PS,
3838 EVEX_CD8<32, CD8VF>;
3839 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3840 IsCommutable>, EVEX_V256, PS,
3841 EVEX_CD8<32, CD8VF>;
3842 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3843 IsCommutable>, EVEX_V128, PD, VEX_W,
3844 EVEX_CD8<64, CD8VF>;
3845 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3846 IsCommutable>, EVEX_V256, PD, VEX_W,
3847 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003848 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849}
3850
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003851multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003852 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003853 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003854 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003855 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3856}
3857
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003858multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003859 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003860 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003861 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003862 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3863}
3864
Craig Topperdb290662016-05-01 05:57:06 +00003865defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003866 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003867defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003868 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003869defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003870 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003871defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003872 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003873defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003874 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003875defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003876 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003877let isCodeGenOnly = 1 in {
3878 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3879 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3880}
Craig Topperdb290662016-05-01 05:57:06 +00003881defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3882defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3883defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3884defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003885
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003886multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3887 X86VectorVTInfo _> {
3888 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3889 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3890 "$src2, $src1", "$src1, $src2",
3891 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3892 let mayLoad = 1 in {
3893 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3894 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3895 "$src2, $src1", "$src1, $src2",
3896 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3897 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3898 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3899 "${src2}"##_.BroadcastStr##", $src1",
3900 "$src1, ${src2}"##_.BroadcastStr,
3901 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3902 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3903 EVEX_4V, EVEX_B;
3904 }//let mayLoad = 1
3905}
3906
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003907multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3908 X86VectorVTInfo _> {
3909 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3910 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3911 "$src2, $src1", "$src1, $src2",
3912 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3913 let mayLoad = 1 in {
3914 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003915 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003916 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003917 (OpNode _.RC:$src1,
3918 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3919 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003920 }//let mayLoad = 1
3921}
3922
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003923multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00003924 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003925 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3926 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003927 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003928 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3929 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003930 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
3931 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003932 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003933 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
3934 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003935 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3936
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003937 // Define only if AVX512VL feature is present.
3938 let Predicates = [HasVLX] in {
3939 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3940 EVEX_V128, EVEX_CD8<32, CD8VF>;
3941 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3942 EVEX_V256, EVEX_CD8<32, CD8VF>;
3943 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3944 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3945 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3946 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3947 }
3948}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003949defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003950
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003951//===----------------------------------------------------------------------===//
3952// AVX-512 VPTESTM instructions
3953//===----------------------------------------------------------------------===//
3954
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003955multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3956 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003957 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003958 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3959 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3960 "$src2, $src1", "$src1, $src2",
3961 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3962 EVEX_4V;
3963 let mayLoad = 1 in
3964 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3965 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3966 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003967 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003968 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3969 EVEX_4V,
3970 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003971}
3972
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003973multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3974 X86VectorVTInfo _> {
3975 let mayLoad = 1 in
3976 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3977 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3978 "${src2}"##_.BroadcastStr##", $src1",
3979 "$src1, ${src2}"##_.BroadcastStr,
3980 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3981 (_.ScalarLdFrag addr:$src2))))>,
3982 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003983}
Igor Bregerfca0a342016-01-28 13:19:25 +00003984
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003985// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003986multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3987 X86VectorVTInfo _, string Suffix> {
3988 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3989 (_.KVT (COPY_TO_REGCLASS
3990 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003991 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003992 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003993 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003994 _.RC:$src2, _.SubRegIdx)),
3995 _.KRC))>;
3996}
3997
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003998multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003999 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004000 let Predicates = [HasAVX512] in
4001 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4002 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4003
4004 let Predicates = [HasAVX512, HasVLX] in {
4005 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4006 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4007 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4008 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4009 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004010 let Predicates = [HasAVX512, NoVLX] in {
4011 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4012 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004013 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004014}
4015
4016multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4017 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004018 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004019 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004020 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004021}
4022
4023multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4024 SDNode OpNode> {
4025 let Predicates = [HasBWI] in {
4026 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4027 EVEX_V512, VEX_W;
4028 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4029 EVEX_V512;
4030 }
4031 let Predicates = [HasVLX, HasBWI] in {
4032
4033 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4034 EVEX_V256, VEX_W;
4035 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4036 EVEX_V128, VEX_W;
4037 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4038 EVEX_V256;
4039 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4040 EVEX_V128;
4041 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004042
Igor Bregerfca0a342016-01-28 13:19:25 +00004043 let Predicates = [HasAVX512, NoVLX] in {
4044 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4045 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4046 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4047 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004048 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004049
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004050}
4051
4052multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4053 SDNode OpNode> :
4054 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4055 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4056
4057defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4058defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004059
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004060
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004061//===----------------------------------------------------------------------===//
4062// AVX-512 Shift instructions
4063//===----------------------------------------------------------------------===//
4064multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004065 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00004066 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004067 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004068 "$src2, $src1", "$src1, $src2",
4069 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004070 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004071 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00004072 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004073 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004074 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004075 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4076 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004077 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004078}
4079
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004080multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4081 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
4082 let mayLoad = 1 in
4083 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4084 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4085 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4086 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004087 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004088}
4089
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004090multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004091 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004092 // src2 is always 128-bit
4093 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4094 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4095 "$src2, $src1", "$src1, $src2",
4096 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004097 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004098 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4099 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4100 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004101 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004102 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004103 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004104}
4105
Cameron McInally5fb084e2014-12-11 17:13:05 +00004106multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004107 ValueType SrcVT, PatFrag bc_frag,
4108 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4109 let Predicates = [prd] in
4110 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4111 VTInfo.info512>, EVEX_V512,
4112 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4113 let Predicates = [prd, HasVLX] in {
4114 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4115 VTInfo.info256>, EVEX_V256,
4116 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4117 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4118 VTInfo.info128>, EVEX_V128,
4119 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4120 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004121}
4122
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004123multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4124 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004125 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004126 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004127 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004128 avx512vl_i64_info, HasAVX512>, VEX_W;
4129 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4130 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004131}
4132
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004133multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4134 string OpcodeStr, SDNode OpNode,
4135 AVX512VLVectorVTInfo VTInfo> {
4136 let Predicates = [HasAVX512] in
4137 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4138 VTInfo.info512>,
4139 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4140 VTInfo.info512>, EVEX_V512;
4141 let Predicates = [HasAVX512, HasVLX] in {
4142 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4143 VTInfo.info256>,
4144 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4145 VTInfo.info256>, EVEX_V256;
4146 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4147 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004148 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004149 VTInfo.info128>, EVEX_V128;
4150 }
4151}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004152
Michael Liao66233b72015-08-06 09:06:20 +00004153multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004154 Format ImmFormR, Format ImmFormM,
4155 string OpcodeStr, SDNode OpNode> {
4156 let Predicates = [HasBWI] in
4157 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4158 v32i16_info>, EVEX_V512;
4159 let Predicates = [HasVLX, HasBWI] in {
4160 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4161 v16i16x_info>, EVEX_V256;
4162 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4163 v8i16x_info>, EVEX_V128;
4164 }
4165}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004167multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4168 Format ImmFormR, Format ImmFormM,
4169 string OpcodeStr, SDNode OpNode> {
4170 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4171 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4172 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4173 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4174}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004175
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004176defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004177 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004178
4179defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004180 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004181
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004182defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004183 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004184
Michael Zuckerman298a6802016-01-13 12:39:33 +00004185defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004186defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004187
4188defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4189defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4190defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004191
4192//===-------------------------------------------------------------------===//
4193// Variable Bit Shifts
4194//===-------------------------------------------------------------------===//
4195multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004196 X86VectorVTInfo _> {
4197 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4198 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4199 "$src2, $src1", "$src1, $src2",
4200 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004201 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004202 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004203 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4204 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4205 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004206 (_.VT (OpNode _.RC:$src1,
4207 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004208 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004209 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004210}
4211
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004212multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4213 X86VectorVTInfo _> {
4214 let mayLoad = 1 in
4215 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4216 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4217 "${src2}"##_.BroadcastStr##", $src1",
4218 "$src1, ${src2}"##_.BroadcastStr,
4219 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4220 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004221 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004222 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4223}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004224multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4225 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004226 let Predicates = [HasAVX512] in
4227 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4228 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4229
4230 let Predicates = [HasAVX512, HasVLX] in {
4231 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4232 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4233 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4234 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4235 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004236}
4237
4238multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4239 SDNode OpNode> {
4240 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004241 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004242 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004243 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004244}
4245
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004246// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004247multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4248 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004249 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004250 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004251 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004252 (!cast<Instruction>(NAME#"WZrr")
4253 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4254 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4255 sub_ymm)>;
4256
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004257 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004258 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004259 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004260 (!cast<Instruction>(NAME#"WZrr")
4261 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4262 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4263 sub_xmm)>;
4264 }
4265}
4266
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004267multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4268 SDNode OpNode> {
4269 let Predicates = [HasBWI] in
4270 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4271 EVEX_V512, VEX_W;
4272 let Predicates = [HasVLX, HasBWI] in {
4273
4274 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4275 EVEX_V256, VEX_W;
4276 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4277 EVEX_V128, VEX_W;
4278 }
4279}
4280
4281defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004282 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4283 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004284defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004285 avx512_var_shift_w<0x11, "vpsravw", sra>,
4286 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004287defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004288 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4289 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004290defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4291defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004292
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004293//===-------------------------------------------------------------------===//
4294// 1-src variable permutation VPERMW/D/Q
4295//===-------------------------------------------------------------------===//
4296multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4297 AVX512VLVectorVTInfo _> {
4298 let Predicates = [HasAVX512] in
4299 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4300 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4301
4302 let Predicates = [HasAVX512, HasVLX] in
4303 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4304 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4305}
4306
4307multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4308 string OpcodeStr, SDNode OpNode,
4309 AVX512VLVectorVTInfo VTInfo> {
4310 let Predicates = [HasAVX512] in
4311 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4312 VTInfo.info512>,
4313 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4314 VTInfo.info512>, EVEX_V512;
4315 let Predicates = [HasAVX512, HasVLX] in
4316 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4317 VTInfo.info256>,
4318 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4319 VTInfo.info256>, EVEX_V256;
4320}
4321
Michael Zuckermand9cac592016-01-19 17:07:43 +00004322multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4323 Predicate prd, SDNode OpNode,
4324 AVX512VLVectorVTInfo _> {
4325 let Predicates = [prd] in
4326 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4327 EVEX_V512 ;
4328 let Predicates = [HasVLX, prd] in {
4329 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4330 EVEX_V256 ;
4331 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4332 EVEX_V128 ;
4333 }
4334}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004335
Michael Zuckermand9cac592016-01-19 17:07:43 +00004336defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4337 avx512vl_i16_info>, VEX_W;
4338defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4339 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004340
4341defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4342 avx512vl_i32_info>;
4343defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4344 avx512vl_i64_info>, VEX_W;
4345defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4346 avx512vl_f32_info>;
4347defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4348 avx512vl_f64_info>, VEX_W;
4349
4350defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4351 X86VPermi, avx512vl_i64_info>,
4352 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4353defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4354 X86VPermi, avx512vl_f64_info>,
4355 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004356//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004357// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004358//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004359
Igor Breger78741a12015-10-04 07:20:41 +00004360multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4361 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4362 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4363 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4364 "$src2, $src1", "$src1, $src2",
4365 (_.VT (OpNode _.RC:$src1,
4366 (Ctrl.VT Ctrl.RC:$src2)))>,
4367 T8PD, EVEX_4V;
4368 let mayLoad = 1 in {
4369 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4370 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4371 "$src2, $src1", "$src1, $src2",
4372 (_.VT (OpNode
4373 _.RC:$src1,
4374 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4375 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4376 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4377 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4378 "${src2}"##_.BroadcastStr##", $src1",
4379 "$src1, ${src2}"##_.BroadcastStr,
4380 (_.VT (OpNode
4381 _.RC:$src1,
4382 (Ctrl.VT (X86VBroadcast
4383 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4384 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4385 }//let mayLoad = 1
4386}
4387
4388multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4389 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4390 let Predicates = [HasAVX512] in {
4391 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4392 Ctrl.info512>, EVEX_V512;
4393 }
4394 let Predicates = [HasAVX512, HasVLX] in {
4395 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4396 Ctrl.info128>, EVEX_V128;
4397 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4398 Ctrl.info256>, EVEX_V256;
4399 }
4400}
4401
4402multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4403 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4404
4405 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4406 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4407 X86VPermilpi, _>,
4408 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004409}
4410
4411defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4412 avx512vl_i32_info>;
4413defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4414 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004415//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004416// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4417//===----------------------------------------------------------------------===//
4418
4419defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004420 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004421 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4422defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004423 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004424defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004425 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004426
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004427multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4428 let Predicates = [HasBWI] in
4429 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4430
4431 let Predicates = [HasVLX, HasBWI] in {
4432 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4433 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4434 }
4435}
4436
4437defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4438
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004439//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004440// Move Low to High and High to Low packed FP Instructions
4441//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004442def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4443 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004444 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004445 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4446 IIC_SSE_MOV_LH>, EVEX_4V;
4447def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4448 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004449 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004450 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4451 IIC_SSE_MOV_LH>, EVEX_4V;
4452
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004453let Predicates = [HasAVX512] in {
4454 // MOVLHPS patterns
4455 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4456 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4457 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4458 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004459
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004460 // MOVHLPS patterns
4461 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4462 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4463}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004464
4465//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004466// VMOVHPS/PD VMOVLPS Instructions
4467// All patterns was taken from SSS implementation.
4468//===----------------------------------------------------------------------===//
4469multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4470 X86VectorVTInfo _> {
4471 let mayLoad = 1 in
4472 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4473 (ins _.RC:$src1, f64mem:$src2),
4474 !strconcat(OpcodeStr,
4475 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4476 [(set _.RC:$dst,
4477 (OpNode _.RC:$src1,
4478 (_.VT (bitconvert
4479 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4480 IIC_SSE_MOV_LH>, EVEX_4V;
4481}
4482
4483defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4484 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4485defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4486 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4487defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4488 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4489defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4490 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4491
4492let Predicates = [HasAVX512] in {
4493 // VMOVHPS patterns
4494 def : Pat<(X86Movlhps VR128X:$src1,
4495 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4496 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4497 def : Pat<(X86Movlhps VR128X:$src1,
4498 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4499 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4500 // VMOVHPD patterns
4501 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4502 (scalar_to_vector (loadf64 addr:$src2)))),
4503 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4504 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4505 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4506 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4507 // VMOVLPS patterns
4508 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4509 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4510 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4511 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4512 // VMOVLPD patterns
4513 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4514 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4515 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4516 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4517 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4518 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4519 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4520}
4521
4522let mayStore = 1 in {
4523def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4524 (ins f64mem:$dst, VR128X:$src),
4525 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004526 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004527 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4528 (bc_v2f64 (v4f32 VR128X:$src))),
4529 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4530 EVEX, EVEX_CD8<32, CD8VT2>;
4531def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4532 (ins f64mem:$dst, VR128X:$src),
4533 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004534 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004535 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4536 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4537 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4538def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4539 (ins f64mem:$dst, VR128X:$src),
4540 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004541 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004542 (iPTR 0))), addr:$dst)],
4543 IIC_SSE_MOV_LH>,
4544 EVEX, EVEX_CD8<32, CD8VT2>;
4545def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4546 (ins f64mem:$dst, VR128X:$src),
4547 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004548 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004549 (iPTR 0))), addr:$dst)],
4550 IIC_SSE_MOV_LH>,
4551 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4552}
4553let Predicates = [HasAVX512] in {
4554 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004555 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004556 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4557 (iPTR 0))), addr:$dst),
4558 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4559 // VMOVLPS patterns
4560 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4561 addr:$src1),
4562 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4563 def : Pat<(store (v4i32 (X86Movlps
4564 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4565 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4566 // VMOVLPD patterns
4567 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4568 addr:$src1),
4569 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4570 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4571 addr:$src1),
4572 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4573}
4574//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004575// FMA - Fused Multiply Operations
4576//
Adam Nemet26371ce2014-10-24 00:02:55 +00004577
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004578let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004579multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4580 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004581 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004582 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004583 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004584 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004585 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004586
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004587 let mayLoad = 1 in {
4588 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004589 (ins _.RC:$src2, _.MemOp:$src3),
4590 OpcodeStr, "$src3, $src2", "$src2, $src3",
4591 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004592 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004593
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004594 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004595 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004596 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4597 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4598 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004599 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004600 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004601 }
4602}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004603
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004604multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4605 X86VectorVTInfo _> {
4606 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004607 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4608 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4609 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4610 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004611}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004612} // Constraints = "$src1 = $dst"
4613
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004614multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4615 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4616 let Predicates = [HasAVX512] in {
4617 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4618 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4619 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004620 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004621 let Predicates = [HasVLX, HasAVX512] in {
4622 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4623 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4624 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4625 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004626 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004627}
4628
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004629multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4630 SDNode OpNodeRnd > {
4631 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4632 avx512vl_f32_info>;
4633 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4634 avx512vl_f64_info>, VEX_W;
4635}
4636
4637defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4638defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4639defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4640defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4641defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4642defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4643
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004644
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004645let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004646multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4647 X86VectorVTInfo _> {
4648 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4649 (ins _.RC:$src2, _.RC:$src3),
4650 OpcodeStr, "$src3, $src2", "$src2, $src3",
4651 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4652 AVX512FMA3Base;
4653
4654 let mayLoad = 1 in {
4655 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4656 (ins _.RC:$src2, _.MemOp:$src3),
4657 OpcodeStr, "$src3, $src2", "$src2, $src3",
4658 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4659 AVX512FMA3Base;
4660
4661 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4662 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4663 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4664 "$src2, ${src3}"##_.BroadcastStr,
4665 (_.VT (OpNode _.RC:$src2,
4666 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4667 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4668 }
4669}
4670
4671multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4672 X86VectorVTInfo _> {
4673 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4674 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4675 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4676 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4677 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004678}
4679} // Constraints = "$src1 = $dst"
4680
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004681multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4682 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4683 let Predicates = [HasAVX512] in {
4684 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4685 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4686 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004687 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004688 let Predicates = [HasVLX, HasAVX512] in {
4689 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4690 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4691 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4692 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004693 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004694}
4695
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004696multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4697 SDNode OpNodeRnd > {
4698 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4699 avx512vl_f32_info>;
4700 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4701 avx512vl_f64_info>, VEX_W;
4702}
4703
4704defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4705defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4706defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4707defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4708defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4709defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4710
4711let Constraints = "$src1 = $dst" in {
4712multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4713 X86VectorVTInfo _> {
4714 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4715 (ins _.RC:$src3, _.RC:$src2),
4716 OpcodeStr, "$src2, $src3", "$src3, $src2",
4717 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4718 AVX512FMA3Base;
4719
4720 let mayLoad = 1 in {
4721 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4722 (ins _.RC:$src3, _.MemOp:$src2),
4723 OpcodeStr, "$src2, $src3", "$src3, $src2",
4724 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4725 AVX512FMA3Base;
4726
4727 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4728 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4729 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4730 "$src3, ${src2}"##_.BroadcastStr,
4731 (_.VT (OpNode _.RC:$src1,
4732 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4733 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4734 }
4735}
4736
4737multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4738 X86VectorVTInfo _> {
4739 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4740 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4741 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4742 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4743 AVX512FMA3Base, EVEX_B, EVEX_RC;
4744}
4745} // Constraints = "$src1 = $dst"
4746
4747multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4748 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4749 let Predicates = [HasAVX512] in {
4750 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4751 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4752 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4753 }
4754 let Predicates = [HasVLX, HasAVX512] in {
4755 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4756 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4757 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4758 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4759 }
4760}
4761
4762multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4763 SDNode OpNodeRnd > {
4764 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4765 avx512vl_f32_info>;
4766 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4767 avx512vl_f64_info>, VEX_W;
4768}
4769
4770defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4771defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4772defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4773defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4774defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4775defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004776
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004777// Scalar FMA
4778let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004779multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4780 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4781 dag RHS_r, dag RHS_m > {
4782 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4783 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4784 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004785
Igor Breger15820b02015-07-01 13:24:28 +00004786 let mayLoad = 1 in
4787 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004788 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004789 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4790
4791 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4792 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4793 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4794 AVX512FMA3Base, EVEX_B, EVEX_RC;
4795
4796 let isCodeGenOnly = 1 in {
4797 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4798 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4799 !strconcat(OpcodeStr,
4800 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4801 [RHS_r]>;
4802 let mayLoad = 1 in
4803 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4804 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4805 !strconcat(OpcodeStr,
4806 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4807 [RHS_m]>;
4808 }// isCodeGenOnly = 1
4809}
4810}// Constraints = "$src1 = $dst"
4811
4812multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4813 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4814 string SUFF> {
4815
4816 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004817 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4818 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4819 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004820 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4821 (i32 imm:$rc))),
4822 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4823 _.FRC:$src3))),
4824 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4825 (_.ScalarLdFrag addr:$src3))))>;
4826
4827 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004828 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4829 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004830 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004831 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004832 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4833 (i32 imm:$rc))),
4834 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4835 _.FRC:$src1))),
4836 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4837 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4838
4839 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004840 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4841 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004842 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004843 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004844 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4845 (i32 imm:$rc))),
4846 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4847 _.FRC:$src2))),
4848 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4849 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4850}
4851
4852multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4853 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4854 let Predicates = [HasAVX512] in {
4855 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4856 OpNodeRnd, f32x_info, "SS">,
4857 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4858 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4859 OpNodeRnd, f64x_info, "SD">,
4860 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4861 }
4862}
4863
4864defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4865defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4866defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4867defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868
4869//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004870// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4871//===----------------------------------------------------------------------===//
4872let Constraints = "$src1 = $dst" in {
4873multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4874 X86VectorVTInfo _> {
4875 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4876 (ins _.RC:$src2, _.RC:$src3),
4877 OpcodeStr, "$src3, $src2", "$src2, $src3",
4878 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4879 AVX512FMA3Base;
4880
4881 let mayLoad = 1 in {
4882 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4883 (ins _.RC:$src2, _.MemOp:$src3),
4884 OpcodeStr, "$src3, $src2", "$src2, $src3",
4885 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4886 AVX512FMA3Base;
4887
4888 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4889 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4890 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4891 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4892 (OpNode _.RC:$src1,
4893 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4894 AVX512FMA3Base, EVEX_B;
4895 }
4896}
4897} // Constraints = "$src1 = $dst"
4898
4899multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4900 AVX512VLVectorVTInfo _> {
4901 let Predicates = [HasIFMA] in {
4902 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4903 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4904 }
4905 let Predicates = [HasVLX, HasIFMA] in {
4906 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4907 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4908 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4909 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4910 }
4911}
4912
4913defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4914 avx512vl_i64_info>, VEX_W;
4915defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4916 avx512vl_i64_info>, VEX_W;
4917
4918//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004919// AVX-512 Scalar convert from sign integer to float/double
4920//===----------------------------------------------------------------------===//
4921
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004922multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4923 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4924 PatFrag ld_frag, string asm> {
4925 let hasSideEffects = 0 in {
4926 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4927 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004928 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004929 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004930 let mayLoad = 1 in
4931 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4932 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004933 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004934 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004935 } // hasSideEffects = 0
4936 let isCodeGenOnly = 1 in {
4937 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4938 (ins DstVT.RC:$src1, SrcRC:$src2),
4939 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4940 [(set DstVT.RC:$dst,
4941 (OpNode (DstVT.VT DstVT.RC:$src1),
4942 SrcRC:$src2,
4943 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4944
4945 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4946 (ins DstVT.RC:$src1, x86memop:$src2),
4947 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4948 [(set DstVT.RC:$dst,
4949 (OpNode (DstVT.VT DstVT.RC:$src1),
4950 (ld_frag addr:$src2),
4951 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4952 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004953}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004954
Igor Bregerabe4a792015-06-14 12:44:55 +00004955multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004956 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004957 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4958 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004959 !strconcat(asm,
4960 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004961 [(set DstVT.RC:$dst,
4962 (OpNode (DstVT.VT DstVT.RC:$src1),
4963 SrcRC:$src2,
4964 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4965}
4966
4967multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004968 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4969 PatFrag ld_frag, string asm> {
4970 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4971 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4972 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004973}
4974
Andrew Trick15a47742013-10-09 05:11:10 +00004975let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004976defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004977 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4978 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004979defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004980 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4981 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004982defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004983 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4984 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004985defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004986 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4987 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004988
4989def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4990 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4991def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004992 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004993def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4994 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4995def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004996 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004997
4998def : Pat<(f32 (sint_to_fp GR32:$src)),
4999 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5000def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005001 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005002def : Pat<(f64 (sint_to_fp GR32:$src)),
5003 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5004def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005005 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5006
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005007defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005008 v4f32x_info, i32mem, loadi32,
5009 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005010defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005011 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5012 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005013defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005014 i32mem, loadi32, "cvtusi2sd{l}">,
5015 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005016defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005017 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5018 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005019
5020def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5021 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5022def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5023 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5024def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5025 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5026def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5027 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5028
5029def : Pat<(f32 (uint_to_fp GR32:$src)),
5030 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5031def : Pat<(f32 (uint_to_fp GR64:$src)),
5032 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5033def : Pat<(f64 (uint_to_fp GR32:$src)),
5034 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5035def : Pat<(f64 (uint_to_fp GR64:$src)),
5036 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005037}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005038
5039//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005040// AVX-512 Scalar convert from float/double to integer
5041//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005042multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5043 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00005044 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005045 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005046 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005047 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5048 EVEX, VEX_LIG;
5049 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5050 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
5051 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005052 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
5053 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005054 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5055 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5056 [(set DstVT.RC:$dst, (OpNode
5057 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
5058 (i32 FROUND_CURRENT)))]>,
5059 EVEX, VEX_LIG;
5060 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005061}
Asaf Badouh2744d212015-09-20 14:31:19 +00005062
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005063// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005064defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005065 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005066 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005067defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005068 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005069 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005070defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005071 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005072 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005073defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005074 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005075 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005076defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005077 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005078 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005079defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005080 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005081 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005082defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005083 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005084 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005085defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005086 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005087 EVEX_CD8<64, CD8VT1>;
5088
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005089// The SSE version of these instructions are disabled for AVX512.
5090// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5091let Predicates = [HasAVX512] in {
5092 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5093 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5094 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5095 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5096 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5097 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5098 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5099 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5100} // HasAVX512
5101
Asaf Badouh2744d212015-09-20 14:31:19 +00005102let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005103 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5104 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5105 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5106 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5107 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5108 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5109 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5110 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5111 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5112 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5113 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5114 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005115
Craig Topper9dd48c82014-01-02 17:28:14 +00005116 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5117 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5118 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005119} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005120
5121// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005122multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5123 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005124 SDNode OpNodeRnd>{
5125let Predicates = [HasAVX512] in {
5126 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5127 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5128 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5129 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5130 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5131 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005132 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005133 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005134 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005135 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005136
Asaf Badouh2744d212015-09-20 14:31:19 +00005137 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5138 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5139 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005140 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005141 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5142 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5143 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005144 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005145 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005146 EVEX,VEX_LIG , EVEX_B;
5147 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005148 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005149 (ins _SrcRC.MemOp:$src),
5150 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5151 []>, EVEX, VEX_LIG;
5152
5153 } // isCodeGenOnly = 1, hasSideEffects = 0
5154} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005155}
5156
Asaf Badouh2744d212015-09-20 14:31:19 +00005157
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005158defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005159 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005160 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005161defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005162 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005163 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005164defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005165 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005166 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005167defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005168 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005169 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5170
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005171defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005172 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005173 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005174defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005175 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005176 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005177defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005178 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005179 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005180defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005181 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005182 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5183let Predicates = [HasAVX512] in {
5184 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5185 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5186 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5187 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5188 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5189 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5190 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5191 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5192
Elena Demikhovskycf088092013-12-11 14:31:04 +00005193} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005194//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005195// AVX-512 Convert form float to double and back
5196//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005197multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5198 X86VectorVTInfo _Src, SDNode OpNode> {
5199 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005200 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005201 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005202 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005203 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005204 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5205 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005206 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005207 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005208 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005209 (_Src.VT (scalar_to_vector
5210 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005211 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005212}
5213
Asaf Badouh2744d212015-09-20 14:31:19 +00005214// Scalar Coversion with SAE - suppress all exceptions
5215multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5216 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5217 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005218 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005219 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005220 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005221 (_Src.VT _Src.RC:$src2),
5222 (i32 FROUND_NO_EXC)))>,
5223 EVEX_4V, VEX_LIG, EVEX_B;
5224}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005225
Asaf Badouh2744d212015-09-20 14:31:19 +00005226// Scalar Conversion with rounding control (RC)
5227multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5228 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5229 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005230 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005231 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005232 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005233 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5234 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5235 EVEX_B, EVEX_RC;
5236}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005237multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5238 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005239 X86VectorVTInfo _dst> {
5240 let Predicates = [HasAVX512] in {
5241 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5242 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5243 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5244 EVEX_V512, XD;
5245 }
5246}
5247
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005248multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5249 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005250 X86VectorVTInfo _dst> {
5251 let Predicates = [HasAVX512] in {
5252 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005253 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005254 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5255 }
5256}
5257defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5258 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005259defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005260 X86fpextRnd,f32x_info, f64x_info >;
5261
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005262def : Pat<(f64 (fextend FR32X:$src)),
5263 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005264 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5265 Requires<[HasAVX512]>;
5266def : Pat<(f64 (fextend (loadf32 addr:$src))),
5267 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5268 Requires<[HasAVX512]>;
5269
5270def : Pat<(f64 (extloadf32 addr:$src)),
5271 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005272 Requires<[HasAVX512, OptForSize]>;
5273
Asaf Badouh2744d212015-09-20 14:31:19 +00005274def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005275 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005276 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5277 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005278
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005279def : Pat<(f32 (fround FR64X:$src)),
5280 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005281 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005282 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005283//===----------------------------------------------------------------------===//
5284// AVX-512 Vector convert from signed/unsigned integer to float/double
5285// and from float/double to signed/unsigned integer
5286//===----------------------------------------------------------------------===//
5287
5288multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5289 X86VectorVTInfo _Src, SDNode OpNode,
5290 string Broadcast = _.BroadcastStr,
5291 string Alias = ""> {
5292
5293 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5294 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5295 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5296
5297 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5298 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5299 (_.VT (OpNode (_Src.VT
5300 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5301
5302 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005303 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005304 "${src}"##Broadcast, "${src}"##Broadcast,
5305 (_.VT (OpNode (_Src.VT
5306 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5307 ))>, EVEX, EVEX_B;
5308}
5309// Coversion with SAE - suppress all exceptions
5310multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5311 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5312 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5313 (ins _Src.RC:$src), OpcodeStr,
5314 "{sae}, $src", "$src, {sae}",
5315 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5316 (i32 FROUND_NO_EXC)))>,
5317 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005318}
5319
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005320// Conversion with rounding control (RC)
5321multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5322 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5323 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5324 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5325 "$rc, $src", "$src, $rc",
5326 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5327 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005328}
5329
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005330// Extend Float to Double
5331multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5332 let Predicates = [HasAVX512] in {
5333 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5334 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5335 X86vfpextRnd>, EVEX_V512;
5336 }
5337 let Predicates = [HasVLX] in {
5338 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5339 X86vfpext, "{1to2}">, EVEX_V128;
5340 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5341 EVEX_V256;
5342 }
5343}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005344
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005345// Truncate Double to Float
5346multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5347 let Predicates = [HasAVX512] in {
5348 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5349 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5350 X86vfproundRnd>, EVEX_V512;
5351 }
5352 let Predicates = [HasVLX] in {
5353 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5354 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5355 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5356 "{1to4}", "{y}">, EVEX_V256;
5357 }
5358}
5359
5360defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5361 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5362defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5363 PS, EVEX_CD8<32, CD8VH>;
5364
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005365def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5366 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005367
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005368let Predicates = [HasVLX] in {
5369 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5370 (VCVTPS2PDZ256rm addr:$src)>;
5371}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005372
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005373// Convert Signed/Unsigned Doubleword to Double
5374multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5375 SDNode OpNode128> {
5376 // No rounding in this op
5377 let Predicates = [HasAVX512] in
5378 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5379 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005380
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005381 let Predicates = [HasVLX] in {
5382 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5383 OpNode128, "{1to2}">, EVEX_V128;
5384 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5385 EVEX_V256;
5386 }
5387}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005388
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005389// Convert Signed/Unsigned Doubleword to Float
5390multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5391 SDNode OpNodeRnd> {
5392 let Predicates = [HasAVX512] in
5393 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5394 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5395 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005396
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005397 let Predicates = [HasVLX] in {
5398 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5399 EVEX_V128;
5400 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5401 EVEX_V256;
5402 }
5403}
5404
5405// Convert Float to Signed/Unsigned Doubleword with truncation
5406multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5407 SDNode OpNode, SDNode OpNodeRnd> {
5408 let Predicates = [HasAVX512] in {
5409 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5410 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5411 OpNodeRnd>, EVEX_V512;
5412 }
5413 let Predicates = [HasVLX] in {
5414 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5415 EVEX_V128;
5416 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5417 EVEX_V256;
5418 }
5419}
5420
5421// Convert Float to Signed/Unsigned Doubleword
5422multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5423 SDNode OpNode, SDNode OpNodeRnd> {
5424 let Predicates = [HasAVX512] in {
5425 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5426 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5427 OpNodeRnd>, EVEX_V512;
5428 }
5429 let Predicates = [HasVLX] in {
5430 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5431 EVEX_V128;
5432 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5433 EVEX_V256;
5434 }
5435}
5436
5437// Convert Double to Signed/Unsigned Doubleword with truncation
5438multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5439 SDNode OpNode, SDNode OpNodeRnd> {
5440 let Predicates = [HasAVX512] in {
5441 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5442 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5443 OpNodeRnd>, EVEX_V512;
5444 }
5445 let Predicates = [HasVLX] in {
5446 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5447 // memory forms of these instructions in Asm Parcer. They have the same
5448 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5449 // due to the same reason.
5450 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5451 "{1to2}", "{x}">, EVEX_V128;
5452 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5453 "{1to4}", "{y}">, EVEX_V256;
5454 }
5455}
5456
5457// Convert Double to Signed/Unsigned Doubleword
5458multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5459 SDNode OpNode, SDNode OpNodeRnd> {
5460 let Predicates = [HasAVX512] in {
5461 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5462 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5463 OpNodeRnd>, EVEX_V512;
5464 }
5465 let Predicates = [HasVLX] in {
5466 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5467 // memory forms of these instructions in Asm Parcer. They have the same
5468 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5469 // due to the same reason.
5470 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5471 "{1to2}", "{x}">, EVEX_V128;
5472 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5473 "{1to4}", "{y}">, EVEX_V256;
5474 }
5475}
5476
5477// Convert Double to Signed/Unsigned Quardword
5478multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5479 SDNode OpNode, SDNode OpNodeRnd> {
5480 let Predicates = [HasDQI] in {
5481 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5482 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5483 OpNodeRnd>, EVEX_V512;
5484 }
5485 let Predicates = [HasDQI, HasVLX] in {
5486 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5487 EVEX_V128;
5488 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5489 EVEX_V256;
5490 }
5491}
5492
5493// Convert Double to Signed/Unsigned Quardword with truncation
5494multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5495 SDNode OpNode, SDNode OpNodeRnd> {
5496 let Predicates = [HasDQI] in {
5497 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5498 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5499 OpNodeRnd>, EVEX_V512;
5500 }
5501 let Predicates = [HasDQI, HasVLX] in {
5502 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5503 EVEX_V128;
5504 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5505 EVEX_V256;
5506 }
5507}
5508
5509// Convert Signed/Unsigned Quardword to Double
5510multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5511 SDNode OpNode, SDNode OpNodeRnd> {
5512 let Predicates = [HasDQI] in {
5513 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5514 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5515 OpNodeRnd>, EVEX_V512;
5516 }
5517 let Predicates = [HasDQI, HasVLX] in {
5518 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5519 EVEX_V128;
5520 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5521 EVEX_V256;
5522 }
5523}
5524
5525// Convert Float to Signed/Unsigned Quardword
5526multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5527 SDNode OpNode, SDNode OpNodeRnd> {
5528 let Predicates = [HasDQI] in {
5529 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5530 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5531 OpNodeRnd>, EVEX_V512;
5532 }
5533 let Predicates = [HasDQI, HasVLX] in {
5534 // Explicitly specified broadcast string, since we take only 2 elements
5535 // from v4f32x_info source
5536 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5537 "{1to2}">, EVEX_V128;
5538 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5539 EVEX_V256;
5540 }
5541}
5542
5543// Convert Float to Signed/Unsigned Quardword with truncation
5544multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5545 SDNode OpNode, SDNode OpNodeRnd> {
5546 let Predicates = [HasDQI] in {
5547 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5548 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5549 OpNodeRnd>, EVEX_V512;
5550 }
5551 let Predicates = [HasDQI, HasVLX] in {
5552 // Explicitly specified broadcast string, since we take only 2 elements
5553 // from v4f32x_info source
5554 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5555 "{1to2}">, EVEX_V128;
5556 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5557 EVEX_V256;
5558 }
5559}
5560
5561// Convert Signed/Unsigned Quardword to Float
5562multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5563 SDNode OpNode, SDNode OpNodeRnd> {
5564 let Predicates = [HasDQI] in {
5565 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5566 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5567 OpNodeRnd>, EVEX_V512;
5568 }
5569 let Predicates = [HasDQI, HasVLX] in {
5570 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5571 // memory forms of these instructions in Asm Parcer. They have the same
5572 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5573 // due to the same reason.
5574 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5575 "{1to2}", "{x}">, EVEX_V128;
5576 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5577 "{1to4}", "{y}">, EVEX_V256;
5578 }
5579}
5580
5581defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005582 EVEX_CD8<32, CD8VH>;
5583
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005584defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5585 X86VSintToFpRnd>,
5586 PS, EVEX_CD8<32, CD8VF>;
5587
5588defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5589 X86VFpToSintRnd>,
5590 XS, EVEX_CD8<32, CD8VF>;
5591
5592defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5593 X86VFpToSintRnd>,
5594 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5595
5596defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5597 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005598 EVEX_CD8<32, CD8VF>;
5599
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005600defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5601 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005602 EVEX_CD8<64, CD8VF>;
5603
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005604defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5605 XS, EVEX_CD8<32, CD8VH>;
5606
5607defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5608 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005609 EVEX_CD8<32, CD8VF>;
5610
Craig Topper19e04b62016-05-19 06:13:58 +00005611defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5612 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005613
Craig Topper19e04b62016-05-19 06:13:58 +00005614defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5615 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005616 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005617
Craig Topper19e04b62016-05-19 06:13:58 +00005618defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5619 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005620 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005621defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5622 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005623 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005624
Craig Topper19e04b62016-05-19 06:13:58 +00005625defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5626 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005627 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005628
Craig Topper19e04b62016-05-19 06:13:58 +00005629defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5630 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005631
Craig Topper19e04b62016-05-19 06:13:58 +00005632defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5633 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005634 PD, EVEX_CD8<64, CD8VF>;
5635
Craig Topper19e04b62016-05-19 06:13:58 +00005636defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5637 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005638
5639defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005640 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005641 PD, EVEX_CD8<64, CD8VF>;
5642
5643defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005644 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005645
5646defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005647 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005648 PD, EVEX_CD8<64, CD8VF>;
5649
5650defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005651 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005652
5653defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005654 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005655
5656defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005657 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005658
5659defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005660 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005661
5662defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005663 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005664
Craig Toppere38c57a2015-11-27 05:44:02 +00005665let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005666def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005667 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005668 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005669
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005670def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5671 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5672 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5673
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005674def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5675 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5676 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5677
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005678def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5679 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5680 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005681
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005682def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5683 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5684 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005685
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005686def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5687 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5688 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005689}
5690
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005691let Predicates = [HasAVX512] in {
5692 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5693 (VCVTPD2PSZrm addr:$src)>;
5694 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5695 (VCVTPS2PDZrm addr:$src)>;
5696}
5697
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005698//===----------------------------------------------------------------------===//
5699// Half precision conversion instructions
5700//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005701multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005702 X86MemOperand x86memop, PatFrag ld_frag> {
5703 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5704 "vcvtph2ps", "$src", "$src",
5705 (X86cvtph2ps (_src.VT _src.RC:$src),
5706 (i32 FROUND_CURRENT))>, T8PD;
5707 let hasSideEffects = 0, mayLoad = 1 in {
5708 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005709 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005710 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5711 (i32 FROUND_CURRENT))>, T8PD;
5712 }
5713}
5714
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005715multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005716 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5717 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5718 (X86cvtph2ps (_src.VT _src.RC:$src),
5719 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5720
5721}
5722
5723let Predicates = [HasAVX512] in {
5724 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005725 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005726 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5727 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005728 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005729 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5730 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5731 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5732 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005733}
5734
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005735multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005736 X86MemOperand x86memop> {
5737 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005738 (ins _src.RC:$src1, i32u8imm:$src2),
5739 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005740 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005741 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005742 (i32 FROUND_CURRENT)),
5743 NoItinerary, 0, X86select>, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005744 let hasSideEffects = 0, mayStore = 1 in {
5745 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5746 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005747 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005748 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5749 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5750 addr:$dst)]>;
5751 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5752 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005753 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005754 []>, EVEX_K;
5755 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005756}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005757multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5758 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005759 (ins _src.RC:$src1, i32u8imm:$src2),
5760 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005761 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005762 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005763 (i32 FROUND_NO_EXC)),
5764 NoItinerary, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005765}
5766let Predicates = [HasAVX512] in {
5767 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5768 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5769 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5770 let Predicates = [HasVLX] in {
5771 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5772 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5773 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5774 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5775 }
5776}
Asaf Badouh2489f352015-12-02 08:17:51 +00005777
5778// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5779multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5780 string OpcodeStr> {
5781 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5782 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005783 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005784 (i32 FROUND_NO_EXC)))],
5785 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5786 Sched<[WriteFAdd]>;
5787}
5788
5789let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5790 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5791 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5792 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5793 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5794 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5795 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5796 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5797 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5798}
5799
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005800let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5801 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005802 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005803 EVEX_CD8<32, CD8VT1>;
5804 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005805 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005806 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5807 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005808 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005809 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005810 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005811 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005812 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005813 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5814 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005815 let isCodeGenOnly = 1 in {
5816 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005817 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005818 EVEX_CD8<32, CD8VT1>;
5819 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005820 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005821 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005822
Craig Topper9dd48c82014-01-02 17:28:14 +00005823 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005824 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005825 EVEX_CD8<32, CD8VT1>;
5826 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005827 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005828 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5829 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005830}
Michael Liao5bf95782014-12-04 05:20:33 +00005831
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005832/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005833multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5834 X86VectorVTInfo _> {
5835 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5836 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5837 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5838 "$src2, $src1", "$src1, $src2",
5839 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005840 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005841 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005842 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005843 "$src2, $src1", "$src1, $src2",
5844 (OpNode (_.VT _.RC:$src1),
5845 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005846 }
5847}
5848}
5849
Asaf Badouheaf2da12015-09-21 10:23:53 +00005850defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5851 EVEX_CD8<32, CD8VT1>, T8PD;
5852defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5853 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5854defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5855 EVEX_CD8<32, CD8VT1>, T8PD;
5856defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5857 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005858
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005859/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5860multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005861 X86VectorVTInfo _> {
5862 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5863 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5864 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5865 let mayLoad = 1 in {
5866 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5867 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5868 (OpNode (_.FloatVT
5869 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5870 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5871 (ins _.ScalarMemOp:$src), OpcodeStr,
5872 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5873 (OpNode (_.FloatVT
5874 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5875 EVEX, T8PD, EVEX_B;
5876 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005877}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005878
5879multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5880 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5881 EVEX_V512, EVEX_CD8<32, CD8VF>;
5882 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5883 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5884
5885 // Define only if AVX512VL feature is present.
5886 let Predicates = [HasVLX] in {
5887 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5888 OpNode, v4f32x_info>,
5889 EVEX_V128, EVEX_CD8<32, CD8VF>;
5890 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5891 OpNode, v8f32x_info>,
5892 EVEX_V256, EVEX_CD8<32, CD8VF>;
5893 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5894 OpNode, v2f64x_info>,
5895 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5896 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5897 OpNode, v4f64x_info>,
5898 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5899 }
5900}
5901
5902defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5903defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005904
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005905/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005906multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5907 SDNode OpNode> {
5908
5909 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5910 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5911 "$src2, $src1", "$src1, $src2",
5912 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5913 (i32 FROUND_CURRENT))>;
5914
5915 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5916 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005917 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005918 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005919 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005920
5921 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005922 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005923 "$src2, $src1", "$src1, $src2",
5924 (OpNode (_.VT _.RC:$src1),
5925 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5926 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005927}
5928
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005929multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5930 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5931 EVEX_CD8<32, CD8VT1>;
5932 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5933 EVEX_CD8<64, CD8VT1>, VEX_W;
5934}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005935
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005936let hasSideEffects = 0, Predicates = [HasERI] in {
5937 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5938 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5939}
Igor Breger8352a0d2015-07-28 06:53:28 +00005940
5941defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005942/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005943
5944multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5945 SDNode OpNode> {
5946
5947 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5948 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5949 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5950
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005951 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5952 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5953 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005954 (bitconvert (_.LdFrag addr:$src))),
5955 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005956
5957 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005958 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005959 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005960 (OpNode (_.FloatVT
5961 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5962 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005963}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005964multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5965 SDNode OpNode> {
5966 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5967 (ins _.RC:$src), OpcodeStr,
5968 "{sae}, $src", "$src, {sae}",
5969 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5970}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005971
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005972multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5973 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005974 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5975 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005976 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005977 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5978 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005979}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005980
Asaf Badouh402ebb32015-06-03 13:41:48 +00005981multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5982 SDNode OpNode> {
5983 // Define only if AVX512VL feature is present.
5984 let Predicates = [HasVLX] in {
5985 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5986 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5987 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5988 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5989 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5990 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5991 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5992 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5993 }
5994}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005995let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005996
Asaf Badouh402ebb32015-06-03 13:41:48 +00005997 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5998 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5999 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6000}
6001defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6002 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6003
6004multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6005 SDNode OpNodeRnd, X86VectorVTInfo _>{
6006 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6007 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6008 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6009 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006010}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006011
Robert Khasanoveb126392014-10-28 18:15:20 +00006012multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6013 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006014 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006015 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6016 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
6017 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006018 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006019 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6020 (OpNode (_.FloatVT
6021 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006022
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006023 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006024 (ins _.ScalarMemOp:$src), OpcodeStr,
6025 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6026 (OpNode (_.FloatVT
6027 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6028 EVEX, EVEX_B;
6029 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006030}
6031
Robert Khasanoveb126392014-10-28 18:15:20 +00006032multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6033 SDNode OpNode> {
6034 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6035 v16f32_info>,
6036 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6037 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6038 v8f64_info>,
6039 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6040 // Define only if AVX512VL feature is present.
6041 let Predicates = [HasVLX] in {
6042 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6043 OpNode, v4f32x_info>,
6044 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6045 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6046 OpNode, v8f32x_info>,
6047 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6048 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6049 OpNode, v2f64x_info>,
6050 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6051 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6052 OpNode, v4f64x_info>,
6053 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6054 }
6055}
6056
Asaf Badouh402ebb32015-06-03 13:41:48 +00006057multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6058 SDNode OpNodeRnd> {
6059 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6060 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6061 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6062 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6063}
6064
Igor Breger4c4cd782015-09-20 09:13:41 +00006065multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6066 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6067
6068 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6069 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6070 "$src2, $src1", "$src1, $src2",
6071 (OpNodeRnd (_.VT _.RC:$src1),
6072 (_.VT _.RC:$src2),
6073 (i32 FROUND_CURRENT))>;
6074 let mayLoad = 1 in
6075 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006076 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00006077 "$src2, $src1", "$src1, $src2",
6078 (OpNodeRnd (_.VT _.RC:$src1),
6079 (_.VT (scalar_to_vector
6080 (_.ScalarLdFrag addr:$src2))),
6081 (i32 FROUND_CURRENT))>;
6082
6083 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6084 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6085 "$rc, $src2, $src1", "$src1, $src2, $rc",
6086 (OpNodeRnd (_.VT _.RC:$src1),
6087 (_.VT _.RC:$src2),
6088 (i32 imm:$rc))>,
6089 EVEX_B, EVEX_RC;
6090
6091 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006092 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006093 (ins _.FRC:$src1, _.FRC:$src2),
6094 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6095
6096 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006097 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006098 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6099 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6100 }
6101
6102 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6103 (!cast<Instruction>(NAME#SUFF#Zr)
6104 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6105
6106 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6107 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006108 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006109}
6110
6111multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6112 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6113 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6114 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6115 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6116}
6117
Asaf Badouh402ebb32015-06-03 13:41:48 +00006118defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6119 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006120
Igor Breger4c4cd782015-09-20 09:13:41 +00006121defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006122
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006123let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006124 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006125 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006126 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006127 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006128 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006129 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006130 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006131 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006132 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006133 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006134}
6135
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006136multiclass
6137avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006138
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006139 let ExeDomain = _.ExeDomain in {
6140 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6141 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6142 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006143 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006144 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6145
6146 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6147 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006148 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6149 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006150 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006151
6152 let mayLoad = 1 in
6153 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006154 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6155 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006156 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006157 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006158 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6159 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6160 }
6161 let Predicates = [HasAVX512] in {
6162 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6163 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6164 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6165 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6166 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6167 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6168 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6169 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6170 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6171 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6172 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6173 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6174 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6175 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6176 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6177
6178 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6179 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6180 addr:$src, (i32 0x1))), _.FRC)>;
6181 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6182 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6183 addr:$src, (i32 0x2))), _.FRC)>;
6184 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6185 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6186 addr:$src, (i32 0x3))), _.FRC)>;
6187 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6188 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6189 addr:$src, (i32 0x4))), _.FRC)>;
6190 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6191 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6192 addr:$src, (i32 0xc))), _.FRC)>;
6193 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006194}
6195
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006196defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6197 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006198
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006199defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6200 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006201
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006202//-------------------------------------------------
6203// Integer truncate and extend operations
6204//-------------------------------------------------
6205
Igor Breger074a64e2015-07-24 17:24:15 +00006206multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6207 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6208 X86MemOperand x86memop> {
6209
6210 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6211 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6212 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6213 EVEX, T8XS;
6214
6215 // for intrinsic patter match
6216 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6217 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6218 undef)),
6219 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6220 SrcInfo.RC:$src1)>;
6221
6222 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6223 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6224 DestInfo.ImmAllZerosV)),
6225 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6226 SrcInfo.RC:$src1)>;
6227
6228 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6229 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6230 DestInfo.RC:$src0)),
6231 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6232 DestInfo.KRCWM:$mask ,
6233 SrcInfo.RC:$src1)>;
6234
Craig Topper99f6b622016-05-01 01:03:56 +00006235 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006236 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6237 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006238 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006239 []>, EVEX;
6240
Igor Breger074a64e2015-07-24 17:24:15 +00006241 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6242 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006243 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006244 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006245 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006246}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006247
Igor Breger074a64e2015-07-24 17:24:15 +00006248multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6249 X86VectorVTInfo DestInfo,
6250 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006251
Igor Breger074a64e2015-07-24 17:24:15 +00006252 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6253 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6254 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006255
Igor Breger074a64e2015-07-24 17:24:15 +00006256 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6257 (SrcInfo.VT SrcInfo.RC:$src)),
6258 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6259 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6260}
6261
6262multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6263 X86VectorVTInfo DestInfo, string sat > {
6264
6265 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6266 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6267 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6268 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6269 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6270 (SrcInfo.VT SrcInfo.RC:$src))>;
6271
6272 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6273 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6274 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6275 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6276 (SrcInfo.VT SrcInfo.RC:$src))>;
6277}
6278
6279multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6280 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6281 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6282 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6283 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6284 Predicate prd = HasAVX512>{
6285
6286 let Predicates = [HasVLX, prd] in {
6287 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6288 DestInfoZ128, x86memopZ128>,
6289 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6290 truncFrag, mtruncFrag>, EVEX_V128;
6291
6292 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6293 DestInfoZ256, x86memopZ256>,
6294 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6295 truncFrag, mtruncFrag>, EVEX_V256;
6296 }
6297 let Predicates = [prd] in
6298 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6299 DestInfoZ, x86memopZ>,
6300 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6301 truncFrag, mtruncFrag>, EVEX_V512;
6302}
6303
6304multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6305 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6306 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6307 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6308 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6309
6310 let Predicates = [HasVLX, prd] in {
6311 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6312 DestInfoZ128, x86memopZ128>,
6313 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6314 sat>, EVEX_V128;
6315
6316 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6317 DestInfoZ256, x86memopZ256>,
6318 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6319 sat>, EVEX_V256;
6320 }
6321 let Predicates = [prd] in
6322 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6323 DestInfoZ, x86memopZ>,
6324 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6325 sat>, EVEX_V512;
6326}
6327
6328multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6329 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6330 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6331 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6332}
6333multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6334 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6335 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6336 sat>, EVEX_CD8<8, CD8VO>;
6337}
6338
6339multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6340 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6341 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6342 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6343}
6344multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6345 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6346 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6347 sat>, EVEX_CD8<16, CD8VQ>;
6348}
6349
6350multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6351 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6352 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6353 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6354}
6355multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6356 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6357 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6358 sat>, EVEX_CD8<32, CD8VH>;
6359}
6360
6361multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6362 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6363 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6364 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6365}
6366multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6367 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6368 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6369 sat>, EVEX_CD8<8, CD8VQ>;
6370}
6371
6372multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6373 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6374 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6375 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6376}
6377multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6378 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6379 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6380 sat>, EVEX_CD8<16, CD8VH>;
6381}
6382
6383multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6384 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6385 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6386 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6387}
6388multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6389 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6390 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6391 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6392}
6393
6394defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6395defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6396defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6397
6398defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6399defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6400defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6401
6402defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6403defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6404defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6405
6406defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6407defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6408defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6409
6410defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6411defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6412defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6413
6414defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6415defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6416defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006417
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006418let Predicates = [HasAVX512, NoVLX] in {
6419def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6420 (v8i16 (EXTRACT_SUBREG
6421 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6422 VR256X:$src, sub_ymm)))), sub_xmm))>;
6423def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6424 (v4i32 (EXTRACT_SUBREG
6425 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6426 VR256X:$src, sub_ymm)))), sub_xmm))>;
6427}
6428
6429let Predicates = [HasBWI, NoVLX] in {
6430def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6431 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6432 VR256X:$src, sub_ymm))), sub_xmm))>;
6433}
6434
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006435multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006436 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6437 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode,
6438 bit IsCodeGenOnly>{
6439 let isCodeGenOnly = IsCodeGenOnly in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006440 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6441 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6442 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6443 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006444
6445 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006446 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6447 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6448 (DestInfo.VT (LdFrag addr:$src))>,
6449 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006450 }
Igor Breger2ba64ab2016-05-22 10:21:04 +00006451 }//isCodeGenOnly
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006452}
6453
Igor Bregerc7ba5692016-02-24 08:15:20 +00006454// support full register inputs (like SSE paterns)
Igor Breger2ba64ab2016-05-22 10:21:04 +00006455multiclass avx512_extend_lowering<SDPatternOperator OpNode, X86VectorVTInfo To,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006456 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6457 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6458 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6459 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6460}
6461
Igor Breger2ba64ab2016-05-22 10:21:04 +00006462multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
6463 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006464 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6465 let Predicates = [HasVLX, HasBWI] in {
6466 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006467 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006468 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006469
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006470 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006471 v16i8x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006472 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006473 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6474 }
6475 let Predicates = [HasBWI] in {
6476 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006477 v32i8x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006478 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6479 }
6480}
6481
Igor Breger2ba64ab2016-05-22 10:21:04 +00006482multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
6483 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006484 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6485 let Predicates = [HasVLX, HasAVX512] in {
6486 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006487 v16i8x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006488 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6489
6490 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006491 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006492 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006493 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6494 }
6495 let Predicates = [HasAVX512] in {
6496 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006497 v16i8x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006498 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6499 }
6500}
6501
Igor Breger2ba64ab2016-05-22 10:21:04 +00006502multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
6503 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006504 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6505 let Predicates = [HasVLX, HasAVX512] in {
6506 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006507 v16i8x_info, i16mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006508 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6509
6510 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006511 v16i8x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006512 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006513 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6514 }
6515 let Predicates = [HasAVX512] in {
6516 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006517 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006518 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6519 }
6520}
6521
Igor Breger2ba64ab2016-05-22 10:21:04 +00006522multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
6523 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006524 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6525 let Predicates = [HasVLX, HasAVX512] in {
6526 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006527 v8i16x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006528 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6529
6530 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006531 v8i16x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006532 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006533 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6534 }
6535 let Predicates = [HasAVX512] in {
6536 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006537 v16i16x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006538 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6539 }
6540}
6541
Igor Breger2ba64ab2016-05-22 10:21:04 +00006542multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
6543 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006544 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6545 let Predicates = [HasVLX, HasAVX512] in {
6546 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006547 v8i16x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006548 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6549
6550 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006551 v8i16x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006552 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006553 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6554 }
6555 let Predicates = [HasAVX512] in {
6556 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006557 v8i16x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006558 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6559 }
6560}
6561
Igor Breger2ba64ab2016-05-22 10:21:04 +00006562multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
6563 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006564 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6565
6566 let Predicates = [HasVLX, HasAVX512] in {
6567 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006568 v4i32x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006569 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6570
6571 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006572 v4i32x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006573 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006574 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6575 }
6576 let Predicates = [HasAVX512] in {
6577 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006578 v8i32x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006579 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6580 }
6581}
6582
Igor Breger2ba64ab2016-05-22 10:21:04 +00006583defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, 0, "z">;
6584defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, 0, "z">;
6585defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, 0, "z">;
6586defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, 0, "z">;
6587defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, 0, "z">;
6588defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, 0, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006589
Igor Breger2ba64ab2016-05-22 10:21:04 +00006590defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, 0, "s">;
6591defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, 0, "s">;
6592defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, 0, "s">;
6593defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, 0, "s">;
6594defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, 0, "s">;
6595defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, 0, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006596
Igor Breger2ba64ab2016-05-22 10:21:04 +00006597// EXTLOAD patterns, implemented using vpmovz
6598defm VPMOVAXBW : avx512_extend_BW<0x30, "vpmovzxbw", null_frag, 1, "">;
6599defm VPMOVAXBD : avx512_extend_BD<0x31, "vpmovzxbd", null_frag, 1, "">;
6600defm VPMOVAXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", null_frag, 1, "">;
6601defm VPMOVAXWD : avx512_extend_WD<0x33, "vpmovzxwd", null_frag, 1, "">;
6602defm VPMOVAXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", null_frag, 1, "">;
6603defm VPMOVAXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", null_frag, 1, "">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006604
6605//===----------------------------------------------------------------------===//
6606// GATHER - SCATTER Operations
6607
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006608multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6609 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006610 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6611 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006612 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6613 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006614 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006615 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006616 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6617 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6618 vectoraddr:$src2))]>, EVEX, EVEX_K,
6619 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006620}
Cameron McInally45325962014-03-26 13:50:50 +00006621
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006622multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6623 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6624 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006625 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006626 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006627 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006628let Predicates = [HasVLX] in {
6629 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006630 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006631 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006632 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006633 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006634 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006635 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006636 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006637}
Cameron McInally45325962014-03-26 13:50:50 +00006638}
6639
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006640multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6641 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006642 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006643 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006644 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006645 mgatherv8i64>, EVEX_V512;
6646let Predicates = [HasVLX] in {
6647 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006648 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006649 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006650 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006651 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006652 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006653 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6654 vx64xmem, mgatherv2i64>, EVEX_V128;
6655}
Cameron McInally45325962014-03-26 13:50:50 +00006656}
Michael Liao5bf95782014-12-04 05:20:33 +00006657
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006658
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006659defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6660 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6661
6662defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6663 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006664
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006665multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6666 X86MemOperand memop, PatFrag ScatterNode> {
6667
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006668let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006669
6670 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6671 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006672 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006673 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6674 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6675 _.KRCWM:$mask, vectoraddr:$dst))]>,
6676 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006677}
6678
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006679multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6680 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6681 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006682 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006683 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006684 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006685let Predicates = [HasVLX] in {
6686 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006687 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006688 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006689 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006690 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006691 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006692 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006693 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006694}
Cameron McInally45325962014-03-26 13:50:50 +00006695}
6696
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006697multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6698 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006699 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006700 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006701 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006702 mscatterv8i64>, EVEX_V512;
6703let Predicates = [HasVLX] in {
6704 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006705 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006706 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006707 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006708 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006709 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006710 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6711 vx64xmem, mscatterv2i64>, EVEX_V128;
6712}
Cameron McInally45325962014-03-26 13:50:50 +00006713}
6714
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006715defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6716 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006717
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006718defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6719 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006720
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006721// prefetch
6722multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6723 RegisterClass KRC, X86MemOperand memop> {
6724 let Predicates = [HasPFI], hasSideEffects = 1 in
6725 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006726 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006727 []>, EVEX, EVEX_K;
6728}
6729
6730defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006731 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006732
6733defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006734 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006735
6736defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006737 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006738
6739defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006740 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006741
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006742defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006743 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006744
6745defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006746 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006747
6748defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006749 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006750
6751defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006752 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006753
6754defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006755 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006756
6757defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006758 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006759
6760defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006761 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006762
6763defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006764 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006765
6766defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006767 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006768
6769defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006770 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006771
6772defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006773 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006774
6775defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006776 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006777
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006778// Helper fragments to match sext vXi1 to vXiY.
6779def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6780def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6781
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006782multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006783def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006784 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006785 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6786}
Michael Liao5bf95782014-12-04 05:20:33 +00006787
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006788multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6789 string OpcodeStr, Predicate prd> {
6790let Predicates = [prd] in
6791 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6792
6793 let Predicates = [prd, HasVLX] in {
6794 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6795 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6796 }
6797}
6798
6799multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6800 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6801 HasBWI>;
6802 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6803 HasBWI>, VEX_W;
6804 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6805 HasDQI>;
6806 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6807 HasDQI>, VEX_W;
6808}
Michael Liao5bf95782014-12-04 05:20:33 +00006809
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006810defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006811
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006812multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006813 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6814 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6815 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6816}
6817
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006818// Use 512bit version to implement 128/256 bit in case NoVLX.
6819multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006820 X86VectorVTInfo _> {
6821
6822 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6823 (_.KVT (COPY_TO_REGCLASS
6824 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006825 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006826 _.RC:$src, _.SubRegIdx)),
6827 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006828}
6829
6830multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006831 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6832 let Predicates = [prd] in
6833 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6834 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006835
6836 let Predicates = [prd, HasVLX] in {
6837 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006838 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006839 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006840 EVEX_V128;
6841 }
6842 let Predicates = [prd, NoVLX] in {
6843 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6844 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006845 }
6846}
6847
6848defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6849 avx512vl_i8_info, HasBWI>;
6850defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6851 avx512vl_i16_info, HasBWI>, VEX_W;
6852defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6853 avx512vl_i32_info, HasDQI>;
6854defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6855 avx512vl_i64_info, HasDQI>, VEX_W;
6856
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006857//===----------------------------------------------------------------------===//
6858// AVX-512 - COMPRESS and EXPAND
6859//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006860
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006861multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6862 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006863 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006864 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006865 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006866
6867 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006868 def mr : AVX5128I<opc, MRMDestMem, (outs),
6869 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006870 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006871 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6872
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006873 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6874 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006875 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006876 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006877 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006878 addr:$dst)]>,
6879 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6880 }
6881}
6882
6883multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6884 AVX512VLVectorVTInfo VTInfo> {
6885 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6886
6887 let Predicates = [HasVLX] in {
6888 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6889 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6890 }
6891}
6892
6893defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6894 EVEX;
6895defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6896 EVEX, VEX_W;
6897defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6898 EVEX;
6899defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6900 EVEX, VEX_W;
6901
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006902// expand
6903multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6904 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006905 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006906 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006907 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006908
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006909 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006910 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6911 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6912 (_.VT (X86expand (_.VT (bitconvert
6913 (_.LdFrag addr:$src1)))))>,
6914 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006915}
6916
6917multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6918 AVX512VLVectorVTInfo VTInfo> {
6919 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6920
6921 let Predicates = [HasVLX] in {
6922 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6923 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6924 }
6925}
6926
6927defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6928 EVEX;
6929defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6930 EVEX, VEX_W;
6931defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6932 EVEX;
6933defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6934 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006935
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006936//handle instruction reg_vec1 = op(reg_vec,imm)
6937// op(mem_vec,imm)
6938// op(broadcast(eltVt),imm)
6939//all instruction created with FROUND_CURRENT
6940multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6941 X86VectorVTInfo _>{
6942 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6943 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006944 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006945 (OpNode (_.VT _.RC:$src1),
6946 (i32 imm:$src2),
6947 (i32 FROUND_CURRENT))>;
6948 let mayLoad = 1 in {
6949 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6950 (ins _.MemOp:$src1, i32u8imm:$src2),
6951 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6952 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6953 (i32 imm:$src2),
6954 (i32 FROUND_CURRENT))>;
6955 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6956 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6957 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6958 "${src1}"##_.BroadcastStr##", $src2",
6959 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6960 (i32 imm:$src2),
6961 (i32 FROUND_CURRENT))>, EVEX_B;
6962 }
6963}
6964
6965//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6966multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6967 SDNode OpNode, X86VectorVTInfo _>{
6968 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6969 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006970 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006971 "$src1, {sae}, $src2",
6972 (OpNode (_.VT _.RC:$src1),
6973 (i32 imm:$src2),
6974 (i32 FROUND_NO_EXC))>, EVEX_B;
6975}
6976
6977multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6978 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6979 let Predicates = [prd] in {
6980 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6981 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6982 EVEX_V512;
6983 }
6984 let Predicates = [prd, HasVLX] in {
6985 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6986 EVEX_V128;
6987 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6988 EVEX_V256;
6989 }
6990}
6991
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006992//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6993// op(reg_vec2,mem_vec,imm)
6994// op(reg_vec2,broadcast(eltVt),imm)
6995//all instruction created with FROUND_CURRENT
6996multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6997 X86VectorVTInfo _>{
6998 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006999 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007000 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7001 (OpNode (_.VT _.RC:$src1),
7002 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007003 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007004 (i32 FROUND_CURRENT))>;
7005 let mayLoad = 1 in {
7006 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007007 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007008 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7009 (OpNode (_.VT _.RC:$src1),
7010 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007011 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007012 (i32 FROUND_CURRENT))>;
7013 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007014 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007015 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7016 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7017 (OpNode (_.VT _.RC:$src1),
7018 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007019 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007020 (i32 FROUND_CURRENT))>, EVEX_B;
7021 }
7022}
7023
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007024//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7025// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007026multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7027 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
7028
7029 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7030 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7031 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7032 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7033 (SrcInfo.VT SrcInfo.RC:$src2),
7034 (i8 imm:$src3)))>;
7035 let mayLoad = 1 in
7036 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7037 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7038 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7039 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7040 (SrcInfo.VT (bitconvert
7041 (SrcInfo.LdFrag addr:$src2))),
7042 (i8 imm:$src3)))>;
7043}
7044
7045//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7046// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007047// op(reg_vec2,broadcast(eltVt),imm)
7048multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007049 X86VectorVTInfo _>:
7050 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7051
7052 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007053 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7054 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7055 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7056 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7057 (OpNode (_.VT _.RC:$src1),
7058 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7059 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007060}
7061
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007062//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7063// op(reg_vec2,mem_scalar,imm)
7064//all instruction created with FROUND_CURRENT
7065multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7066 X86VectorVTInfo _> {
7067
7068 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007069 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007070 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7071 (OpNode (_.VT _.RC:$src1),
7072 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007073 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007074 (i32 FROUND_CURRENT))>;
7075 let mayLoad = 1 in {
7076 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007077 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007078 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7079 (OpNode (_.VT _.RC:$src1),
7080 (_.VT (scalar_to_vector
7081 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007082 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007083 (i32 FROUND_CURRENT))>;
7084
7085 let isAsmParserOnly = 1 in {
7086 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7087 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7088 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7089 []>;
7090 }
7091 }
7092}
7093
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007094//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7095multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7096 SDNode OpNode, X86VectorVTInfo _>{
7097 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007098 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007099 OpcodeStr, "$src3, {sae}, $src2, $src1",
7100 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007101 (OpNode (_.VT _.RC:$src1),
7102 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007103 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007104 (i32 FROUND_NO_EXC))>, EVEX_B;
7105}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007106//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7107multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7108 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007109 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7110 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007111 OpcodeStr, "$src3, {sae}, $src2, $src1",
7112 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007113 (OpNode (_.VT _.RC:$src1),
7114 (_.VT _.RC:$src2),
7115 (i32 imm:$src3),
7116 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007117}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007118
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007119multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7120 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007121 let Predicates = [prd] in {
7122 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007123 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007124 EVEX_V512;
7125
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007126 }
7127 let Predicates = [prd, HasVLX] in {
7128 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007129 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007130 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007131 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007132 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007133}
7134
Igor Breger2ae0fe32015-08-31 11:14:02 +00007135multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7136 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7137 let Predicates = [HasBWI] in {
7138 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7139 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7140 }
7141 let Predicates = [HasBWI, HasVLX] in {
7142 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7143 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7144 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7145 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7146 }
7147}
7148
Igor Breger00d9f842015-06-08 14:03:17 +00007149multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7150 bits<8> opc, SDNode OpNode>{
7151 let Predicates = [HasAVX512] in {
7152 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7153 }
7154 let Predicates = [HasAVX512, HasVLX] in {
7155 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7156 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7157 }
7158}
7159
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007160multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7161 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7162 let Predicates = [prd] in {
7163 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7164 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007165 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007166}
7167
Igor Breger1e58e8a2015-09-02 11:18:55 +00007168multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7169 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7170 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7171 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7172 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7173 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007174}
7175
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007176
Igor Breger1e58e8a2015-09-02 11:18:55 +00007177defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7178 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7179defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7180 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7181defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7182 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7183
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007184
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007185defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7186 0x50, X86VRange, HasDQI>,
7187 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7188defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7189 0x50, X86VRange, HasDQI>,
7190 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7191
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007192defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7193 0x51, X86VRange, HasDQI>,
7194 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7195defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7196 0x51, X86VRange, HasDQI>,
7197 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7198
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007199defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7200 0x57, X86Reduces, HasDQI>,
7201 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7202defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7203 0x57, X86Reduces, HasDQI>,
7204 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007205
Igor Breger1e58e8a2015-09-02 11:18:55 +00007206defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7207 0x27, X86GetMants, HasAVX512>,
7208 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7209defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7210 0x27, X86GetMants, HasAVX512>,
7211 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7212
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007213multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7214 bits<8> opc, SDNode OpNode = X86Shuf128>{
7215 let Predicates = [HasAVX512] in {
7216 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7217
7218 }
7219 let Predicates = [HasAVX512, HasVLX] in {
7220 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7221 }
7222}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007223let Predicates = [HasAVX512] in {
7224def : Pat<(v16f32 (ffloor VR512:$src)),
7225 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7226def : Pat<(v16f32 (fnearbyint VR512:$src)),
7227 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7228def : Pat<(v16f32 (fceil VR512:$src)),
7229 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7230def : Pat<(v16f32 (frint VR512:$src)),
7231 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7232def : Pat<(v16f32 (ftrunc VR512:$src)),
7233 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7234
7235def : Pat<(v8f64 (ffloor VR512:$src)),
7236 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7237def : Pat<(v8f64 (fnearbyint VR512:$src)),
7238 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7239def : Pat<(v8f64 (fceil VR512:$src)),
7240 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7241def : Pat<(v8f64 (frint VR512:$src)),
7242 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7243def : Pat<(v8f64 (ftrunc VR512:$src)),
7244 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7245}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007246
7247defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7248 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7249defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7250 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7251defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7252 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7253defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7254 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007255
Craig Topperc48fa892015-12-27 19:45:21 +00007256multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007257 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7258 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007259}
7260
Craig Topperc48fa892015-12-27 19:45:21 +00007261defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007262 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007263defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007264 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007265
Igor Breger2ae0fe32015-08-31 11:14:02 +00007266multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7267 let Predicates = p in
7268 def NAME#_.VTName#rri:
7269 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7270 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7271 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7272}
7273
7274multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7275 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7276 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7277 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7278
7279defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7280 avx512vl_i8_info, avx512vl_i8_info>,
7281 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7282 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7283 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7284 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7285 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7286 EVEX_CD8<8, CD8VF>;
7287
Igor Bregerf3ded812015-08-31 13:09:30 +00007288defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7289 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7290
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007291multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7292 X86VectorVTInfo _> {
7293 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007294 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007295 "$src1", "$src1",
7296 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7297
7298 let mayLoad = 1 in
7299 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007300 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007301 "$src1", "$src1",
7302 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7303 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7304}
7305
7306multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7307 X86VectorVTInfo _> :
7308 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7309 let mayLoad = 1 in
7310 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007311 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007312 "${src1}"##_.BroadcastStr,
7313 "${src1}"##_.BroadcastStr,
7314 (_.VT (OpNode (X86VBroadcast
7315 (_.ScalarLdFrag addr:$src1))))>,
7316 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7317}
7318
7319multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7320 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7321 let Predicates = [prd] in
7322 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7323
7324 let Predicates = [prd, HasVLX] in {
7325 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7326 EVEX_V256;
7327 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7328 EVEX_V128;
7329 }
7330}
7331
7332multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7333 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7334 let Predicates = [prd] in
7335 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7336 EVEX_V512;
7337
7338 let Predicates = [prd, HasVLX] in {
7339 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7340 EVEX_V256;
7341 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7342 EVEX_V128;
7343 }
7344}
7345
7346multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7347 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007348 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007349 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007350 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7351 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007352}
7353
7354multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7355 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007356 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7357 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007358}
7359
7360multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7361 bits<8> opc_d, bits<8> opc_q,
7362 string OpcodeStr, SDNode OpNode> {
7363 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7364 HasAVX512>,
7365 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7366 HasBWI>;
7367}
7368
7369defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7370
7371def : Pat<(xor
7372 (bc_v16i32 (v16i1sextv16i32)),
7373 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7374 (VPABSDZrr VR512:$src)>;
7375def : Pat<(xor
7376 (bc_v8i64 (v8i1sextv8i64)),
7377 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7378 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007379
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007380multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7381
7382 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007383}
7384
7385defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7386defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7387
Igor Breger24cab0f2015-11-16 07:22:00 +00007388//===---------------------------------------------------------------------===//
7389// Replicate Single FP - MOVSHDUP and MOVSLDUP
7390//===---------------------------------------------------------------------===//
7391multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7392 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7393 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007394}
7395
7396defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7397defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007398
7399//===----------------------------------------------------------------------===//
7400// AVX-512 - MOVDDUP
7401//===----------------------------------------------------------------------===//
7402
7403multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7404 X86VectorVTInfo _> {
7405 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7406 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7407 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7408 let mayLoad = 1 in
7409 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7410 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7411 (_.VT (OpNode (_.VT (scalar_to_vector
7412 (_.ScalarLdFrag addr:$src)))))>,
7413 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7414}
7415
7416multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7417 AVX512VLVectorVTInfo VTInfo> {
7418
7419 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7420
7421 let Predicates = [HasAVX512, HasVLX] in {
7422 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7423 EVEX_V256;
7424 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7425 EVEX_V128;
7426 }
7427}
7428
7429multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7430 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7431 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007432}
7433
7434defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7435
7436def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7437 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7438def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7439 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7440
Igor Bregerf2460112015-07-26 14:41:44 +00007441//===----------------------------------------------------------------------===//
7442// AVX-512 - Unpack Instructions
7443//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007444defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7445defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007446
7447defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7448 SSE_INTALU_ITINS_P, HasBWI>;
7449defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7450 SSE_INTALU_ITINS_P, HasBWI>;
7451defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7452 SSE_INTALU_ITINS_P, HasBWI>;
7453defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7454 SSE_INTALU_ITINS_P, HasBWI>;
7455
7456defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7457 SSE_INTALU_ITINS_P, HasAVX512>;
7458defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7459 SSE_INTALU_ITINS_P, HasAVX512>;
7460defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7461 SSE_INTALU_ITINS_P, HasAVX512>;
7462defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7463 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007464
7465//===----------------------------------------------------------------------===//
7466// AVX-512 - Extract & Insert Integer Instructions
7467//===----------------------------------------------------------------------===//
7468
7469multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7470 X86VectorVTInfo _> {
7471 let mayStore = 1 in
7472 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7473 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7474 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7475 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7476 imm:$src2)))),
7477 addr:$dst)]>,
7478 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7479}
7480
7481multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7482 let Predicates = [HasBWI] in {
7483 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7484 (ins _.RC:$src1, u8imm:$src2),
7485 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7486 [(set GR32orGR64:$dst,
7487 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7488 EVEX, TAPD;
7489
7490 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7491 }
7492}
7493
7494multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7495 let Predicates = [HasBWI] in {
7496 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7497 (ins _.RC:$src1, u8imm:$src2),
7498 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7499 [(set GR32orGR64:$dst,
7500 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7501 EVEX, PD;
7502
Craig Topper99f6b622016-05-01 01:03:56 +00007503 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007504 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7505 (ins _.RC:$src1, u8imm:$src2),
7506 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7507 EVEX, TAPD;
7508
Igor Bregerdefab3c2015-10-08 12:55:01 +00007509 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7510 }
7511}
7512
7513multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7514 RegisterClass GRC> {
7515 let Predicates = [HasDQI] in {
7516 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7517 (ins _.RC:$src1, u8imm:$src2),
7518 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7519 [(set GRC:$dst,
7520 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7521 EVEX, TAPD;
7522
7523 let mayStore = 1 in
7524 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7525 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7526 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7527 [(store (extractelt (_.VT _.RC:$src1),
7528 imm:$src2),addr:$dst)]>,
7529 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7530 }
7531}
7532
7533defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7534defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7535defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7536defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7537
7538multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7539 X86VectorVTInfo _, PatFrag LdFrag> {
7540 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7541 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7542 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7543 [(set _.RC:$dst,
7544 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7545 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7546}
7547
7548multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7549 X86VectorVTInfo _, PatFrag LdFrag> {
7550 let Predicates = [HasBWI] in {
7551 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7552 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7553 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7554 [(set _.RC:$dst,
7555 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7556
7557 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7558 }
7559}
7560
7561multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7562 X86VectorVTInfo _, RegisterClass GRC> {
7563 let Predicates = [HasDQI] in {
7564 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7565 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7566 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7567 [(set _.RC:$dst,
7568 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7569 EVEX_4V, TAPD;
7570
7571 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7572 _.ScalarLdFrag>, TAPD;
7573 }
7574}
7575
7576defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7577 extloadi8>, TAPD;
7578defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7579 extloadi16>, PD;
7580defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7581defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007582//===----------------------------------------------------------------------===//
7583// VSHUFPS - VSHUFPD Operations
7584//===----------------------------------------------------------------------===//
7585multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7586 AVX512VLVectorVTInfo VTInfo_FP>{
7587 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7588 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7589 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007590}
7591
7592defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7593defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007594//===----------------------------------------------------------------------===//
7595// AVX-512 - Byte shift Left/Right
7596//===----------------------------------------------------------------------===//
7597
7598multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7599 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7600 def rr : AVX512<opc, MRMr,
7601 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7602 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7603 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7604 let mayLoad = 1 in
7605 def rm : AVX512<opc, MRMm,
7606 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7607 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007608 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007609 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7610}
7611
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007612multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007613 Format MRMm, string OpcodeStr, Predicate prd>{
7614 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007615 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007616 OpcodeStr, v8i64_info>, EVEX_V512;
7617 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007618 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007619 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007620 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007621 OpcodeStr, v2i64x_info>, EVEX_V128;
7622 }
7623}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007624defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007625 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007626defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007627 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7628
7629
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007630multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007631 string OpcodeStr, X86VectorVTInfo _dst,
7632 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007633 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007634 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007635 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007636 [(set _dst.RC:$dst,(_dst.VT
7637 (OpNode (_src.VT _src.RC:$src1),
7638 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007639 let mayLoad = 1 in
7640 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007641 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007642 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007643 [(set _dst.RC:$dst,(_dst.VT
7644 (OpNode (_src.VT _src.RC:$src1),
7645 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007646 (_src.LdFrag addr:$src2))))))]>;
7647}
7648
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007649multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007650 string OpcodeStr, Predicate prd> {
7651 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007652 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7653 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007654 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007655 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7656 v32i8x_info>, EVEX_V256;
7657 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7658 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007659 }
7660}
7661
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007662defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007663 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007664
7665multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7666 X86VectorVTInfo _>{
7667 let Constraints = "$src1 = $dst" in {
7668 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7669 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007670 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007671 (OpNode (_.VT _.RC:$src1),
7672 (_.VT _.RC:$src2),
7673 (_.VT _.RC:$src3),
7674 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7675 let mayLoad = 1 in {
7676 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7677 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007678 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007679 (OpNode (_.VT _.RC:$src1),
7680 (_.VT _.RC:$src2),
7681 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7682 (i8 imm:$src4))>,
7683 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7684 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7685 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7686 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7687 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7688 (OpNode (_.VT _.RC:$src1),
7689 (_.VT _.RC:$src2),
7690 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7691 (i8 imm:$src4))>, EVEX_B,
7692 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7693 }
7694 }// Constraints = "$src1 = $dst"
7695}
7696
7697multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7698 let Predicates = [HasAVX512] in
7699 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7700 let Predicates = [HasAVX512, HasVLX] in {
7701 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7702 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7703 }
7704}
7705
7706defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7707defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7708
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007709//===----------------------------------------------------------------------===//
7710// AVX-512 - FixupImm
7711//===----------------------------------------------------------------------===//
7712
7713multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7714 X86VectorVTInfo _>{
7715 let Constraints = "$src1 = $dst" in {
7716 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7717 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7718 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7719 (OpNode (_.VT _.RC:$src1),
7720 (_.VT _.RC:$src2),
7721 (_.IntVT _.RC:$src3),
7722 (i32 imm:$src4),
7723 (i32 FROUND_CURRENT))>;
7724 let mayLoad = 1 in {
7725 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7726 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007727 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007728 (OpNode (_.VT _.RC:$src1),
7729 (_.VT _.RC:$src2),
7730 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7731 (i32 imm:$src4),
7732 (i32 FROUND_CURRENT))>;
7733 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7734 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7735 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7736 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7737 (OpNode (_.VT _.RC:$src1),
7738 (_.VT _.RC:$src2),
7739 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7740 (i32 imm:$src4),
7741 (i32 FROUND_CURRENT))>, EVEX_B;
7742 }
7743 } // Constraints = "$src1 = $dst"
7744}
7745
7746multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7747 SDNode OpNode, X86VectorVTInfo _>{
7748let Constraints = "$src1 = $dst" in {
7749 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7750 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007751 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007752 "$src2, $src3, {sae}, $src4",
7753 (OpNode (_.VT _.RC:$src1),
7754 (_.VT _.RC:$src2),
7755 (_.IntVT _.RC:$src3),
7756 (i32 imm:$src4),
7757 (i32 FROUND_NO_EXC))>, EVEX_B;
7758 }
7759}
7760
7761multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7762 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7763 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7764 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7765 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7766 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7767 (OpNode (_.VT _.RC:$src1),
7768 (_.VT _.RC:$src2),
7769 (_src3VT.VT _src3VT.RC:$src3),
7770 (i32 imm:$src4),
7771 (i32 FROUND_CURRENT))>;
7772
7773 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7774 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7775 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7776 "$src2, $src3, {sae}, $src4",
7777 (OpNode (_.VT _.RC:$src1),
7778 (_.VT _.RC:$src2),
7779 (_src3VT.VT _src3VT.RC:$src3),
7780 (i32 imm:$src4),
7781 (i32 FROUND_NO_EXC))>, EVEX_B;
7782 let mayLoad = 1 in
7783 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7784 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7785 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7786 (OpNode (_.VT _.RC:$src1),
7787 (_.VT _.RC:$src2),
7788 (_src3VT.VT (scalar_to_vector
7789 (_src3VT.ScalarLdFrag addr:$src3))),
7790 (i32 imm:$src4),
7791 (i32 FROUND_CURRENT))>;
7792 }
7793}
7794
7795multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7796 let Predicates = [HasAVX512] in
7797 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7798 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7799 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7800 let Predicates = [HasAVX512, HasVLX] in {
7801 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7802 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7803 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7804 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7805 }
7806}
7807
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007808defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7809 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007810 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007811defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7812 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007813 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007814defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007815 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007816defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007817 EVEX_CD8<64, CD8VF>, VEX_W;